blob: 74a456fe487f46d3fb8a76fdc9412a7f8a6a28d3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000061 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010062 return false;
63
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010065 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000066 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010067 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000109 return i915_modparams.inject_load_failure &&
110 i915_load_fail_count == i915_modparams.inject_load_failure;
Chris Wilson0673ad42016-06-24 14:00:22 +0100111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300135 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800138 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
139 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
140 else
141 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100142 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100143 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100144 ret = PCH_SPT;
145 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700146 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700147 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700148 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100149 }
150
151 return ret;
152}
153
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000154static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800155{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200156 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800157
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
159 * (which really amounts to a PCH but no South Display).
160 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000161 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700162 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 return;
164 }
165
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800166 /*
167 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
168 * make graphics device passthrough work easy for VMM, that only
169 * need to expose ISA bridge to let driver know the real hardware
170 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800171 *
172 * In some virtualized environments (e.g. XEN), there is irrelevant
173 * ISA bridge in the system. To work reliably, we should scan trhough
174 * all the ISA bridge devices and check for the first match, instead
175 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800176 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200177 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800178 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200179 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300180
181 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700182
Jesse Barnes90711d52011-04-28 14:48:02 -0700183 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
184 dev_priv->pch_type = PCH_IBX;
185 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100186 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700187 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800188 dev_priv->pch_type = PCH_CPT;
189 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300190 WARN_ON(!IS_GEN6(dev_priv) &&
191 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700192 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
193 /* PantherPoint is CPT compatible */
194 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300195 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300196 WARN_ON(!IS_GEN6(dev_priv) &&
197 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300198 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
206 dev_priv->pch_type = PCH_LPT;
207 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100208 WARN_ON(!IS_HASWELL(dev_priv) &&
209 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100210 WARN_ON(!IS_HSW_ULT(dev_priv) &&
211 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300212 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
213 /* WildcatPoint is LPT compatible */
214 dev_priv->pch_type = PCH_LPT;
215 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
216 WARN_ON(!IS_HASWELL(dev_priv) &&
217 !IS_BROADWELL(dev_priv));
218 WARN_ON(IS_HSW_ULT(dev_priv) ||
219 IS_BDW_ULT(dev_priv));
220 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
221 /* WildcatPoint is LPT compatible */
222 dev_priv->pch_type = PCH_LPT;
223 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
224 WARN_ON(!IS_HASWELL(dev_priv) &&
225 !IS_BROADWELL(dev_priv));
226 WARN_ON(!IS_HSW_ULT(dev_priv) &&
227 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530228 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
229 dev_priv->pch_type = PCH_SPT;
230 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100231 WARN_ON(!IS_SKYLAKE(dev_priv) &&
232 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300233 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530234 dev_priv->pch_type = PCH_SPT;
235 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100236 WARN_ON(!IS_SKYLAKE(dev_priv) &&
237 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700238 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_KBP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700240 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
Jani Nikula85327742017-02-01 15:46:09 +0200241 WARN_ON(!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivieb371932017-08-21 16:50:56 -0700242 !IS_KABYLAKE(dev_priv) &&
243 !IS_COFFEELAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700244 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
245 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700246 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700247 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
248 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300249 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700250 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700251 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700252 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
253 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300254 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
255 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
256 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200257 pch->subsystem_vendor ==
258 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
259 pch->subsystem_device ==
260 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100261 dev_priv->pch_type =
262 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200263 } else
264 continue;
265
Rui Guo6a9c4b32013-06-19 21:10:23 +0800266 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800268 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800269 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270 DRM_DEBUG_KMS("No PCH found.\n");
271
272 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800273}
274
Chris Wilson0673ad42016-06-24 14:00:22 +0100275static int i915_getparam(struct drm_device *dev, void *data,
276 struct drm_file *file_priv)
277{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100278 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300279 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 drm_i915_getparam_t *param = data;
281 int value;
282
283 switch (param->param) {
284 case I915_PARAM_IRQ_ACTIVE:
285 case I915_PARAM_ALLOW_BATCHBUFFER:
286 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800287 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 /* Reject all old ums/dri params. */
289 return -ENODEV;
290 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300291 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 break;
293 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300294 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 case I915_PARAM_NUM_FENCES_AVAIL:
297 value = dev_priv->num_fence_regs;
298 break;
299 case I915_PARAM_HAS_OVERLAY:
300 value = dev_priv->overlay ? 1 : 0;
301 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530303 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 break;
305 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530306 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 break;
308 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530309 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 break;
311 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530312 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 break;
317 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300318 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300321 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
323 case I915_PARAM_HAS_SEMAPHORES:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000324 value = i915_modparams.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 case I915_PARAM_HAS_SECURE_BATCHES:
327 value = capable(CAP_SYS_ADMIN);
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_CMD_PARSER_VERSION:
330 value = i915_cmd_parser_get_version(dev_priv);
331 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300333 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 if (!value)
335 return -ENODEV;
336 break;
337 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300338 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 if (!value)
340 return -ENODEV;
341 break;
342 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000343 value = i915_modparams.enable_hangcheck &&
344 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100345 if (value && intel_has_reset_engine(dev_priv))
346 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
348 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300349 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100351 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300352 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100353 break;
354 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300355 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100356 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800357 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530358 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800359 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530360 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800361 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100362 case I915_PARAM_MMAP_GTT_VERSION:
363 /* Though we've started our numbering from 1, and so class all
364 * earlier versions as 0, in effect their value is undefined as
365 * the ioctl will report EINVAL for the unknown param!
366 */
367 value = i915_gem_mmap_gtt_version();
368 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000369 case I915_PARAM_HAS_SCHEDULER:
370 value = dev_priv->engine[RCS] &&
371 dev_priv->engine[RCS]->schedule;
372 break;
David Weinehall16162472016-09-02 13:46:17 +0300373 case I915_PARAM_MMAP_VERSION:
374 /* Remember to bump this if the version changes! */
375 case I915_PARAM_HAS_GEM:
376 case I915_PARAM_HAS_PAGEFLIPPING:
377 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
378 case I915_PARAM_HAS_RELAXED_FENCING:
379 case I915_PARAM_HAS_COHERENT_RINGS:
380 case I915_PARAM_HAS_RELAXED_DELTA:
381 case I915_PARAM_HAS_GEN7_SOL_RESET:
382 case I915_PARAM_HAS_WAIT_TIMEOUT:
383 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
384 case I915_PARAM_HAS_PINNED_BATCHES:
385 case I915_PARAM_HAS_EXEC_NO_RELOC:
386 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
387 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
388 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000389 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000390 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100391 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100392 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100393 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300394 /* For the time being all of these are always true;
395 * if some supported hardware does not have one of these
396 * features this value needs to be provided from
397 * INTEL_INFO(), a feature macro, or similar.
398 */
399 value = 1;
400 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100401 case I915_PARAM_SLICE_MASK:
402 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
403 if (!value)
404 return -ENODEV;
405 break;
Robert Braggf5320232017-06-13 12:23:00 +0100406 case I915_PARAM_SUBSLICE_MASK:
407 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
408 if (!value)
409 return -ENODEV;
410 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100411 default:
412 DRM_DEBUG("Unknown parameter %d\n", param->param);
413 return -EINVAL;
414 }
415
Chris Wilsondda33002016-06-24 14:00:23 +0100416 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100417 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100418
419 return 0;
420}
421
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000422static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100423{
Chris Wilson0673ad42016-06-24 14:00:22 +0100424 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
425 if (!dev_priv->bridge_dev) {
426 DRM_ERROR("bridge device not found\n");
427 return -1;
428 }
429 return 0;
430}
431
432/* Allocate space for the MCH regs if needed, return nonzero on error */
433static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000434intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100435{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000436 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100437 u32 temp_lo, temp_hi = 0;
438 u64 mchbar_addr;
439 int ret;
440
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000441 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100442 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
443 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
444 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
445
446 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
447#ifdef CONFIG_PNP
448 if (mchbar_addr &&
449 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
450 return 0;
451#endif
452
453 /* Get some space for it */
454 dev_priv->mch_res.name = "i915 MCHBAR";
455 dev_priv->mch_res.flags = IORESOURCE_MEM;
456 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
457 &dev_priv->mch_res,
458 MCHBAR_SIZE, MCHBAR_SIZE,
459 PCIBIOS_MIN_MEM,
460 0, pcibios_align_resource,
461 dev_priv->bridge_dev);
462 if (ret) {
463 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
464 dev_priv->mch_res.start = 0;
465 return ret;
466 }
467
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000468 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100469 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
470 upper_32_bits(dev_priv->mch_res.start));
471
472 pci_write_config_dword(dev_priv->bridge_dev, reg,
473 lower_32_bits(dev_priv->mch_res.start));
474 return 0;
475}
476
477/* Setup MCHBAR if possible, return true if we should disable it again */
478static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000479intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100480{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000481 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100482 u32 temp;
483 bool enabled;
484
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100485 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100486 return;
487
488 dev_priv->mchbar_need_disable = false;
489
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100490 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100491 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
492 enabled = !!(temp & DEVEN_MCHBAR_EN);
493 } else {
494 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
495 enabled = temp & 1;
496 }
497
498 /* If it's already enabled, don't have to do anything */
499 if (enabled)
500 return;
501
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000502 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100503 return;
504
505 dev_priv->mchbar_need_disable = true;
506
507 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100508 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100509 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
510 temp | DEVEN_MCHBAR_EN);
511 } else {
512 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
513 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
514 }
515}
516
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521
522 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100523 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100524 u32 deven_val;
525
526 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
527 &deven_val);
528 deven_val &= ~DEVEN_MCHBAR_EN;
529 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
530 deven_val);
531 } else {
532 u32 mchbar_val;
533
534 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
535 &mchbar_val);
536 mchbar_val &= ~1;
537 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
538 mchbar_val);
539 }
540 }
541
542 if (dev_priv->mch_res.start)
543 release_resource(&dev_priv->mch_res);
544}
545
546/* true = enable decode, false = disable decoder */
547static unsigned int i915_vga_set_decode(void *cookie, bool state)
548{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000549 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100550
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000551 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100552 if (state)
553 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
554 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
555 else
556 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
557}
558
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000559static int i915_resume_switcheroo(struct drm_device *dev);
560static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
561
Chris Wilson0673ad42016-06-24 14:00:22 +0100562static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
563{
564 struct drm_device *dev = pci_get_drvdata(pdev);
565 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
566
567 if (state == VGA_SWITCHEROO_ON) {
568 pr_info("switched on\n");
569 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
570 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300571 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 i915_resume_switcheroo(dev);
573 dev->switch_power_state = DRM_SWITCH_POWER_ON;
574 } else {
575 pr_info("switched off\n");
576 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
577 i915_suspend_switcheroo(dev, pmm);
578 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
579 }
580}
581
582static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
583{
584 struct drm_device *dev = pci_get_drvdata(pdev);
585
586 /*
587 * FIXME: open_count is protected by drm_global_mutex but that would lead to
588 * locking inversion with the driver load path. And the access here is
589 * completely racy anyway. So don't bother with locking for now.
590 */
591 return dev->open_count == 0;
592}
593
594static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
595 .set_gpu_state = i915_switcheroo_set_state,
596 .reprobe = NULL,
597 .can_switch = i915_switcheroo_can_switch,
598};
599
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100600static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100601{
Chris Wilson3b19f162017-07-18 14:41:24 +0100602 /* Flush any outstanding unpin_work. */
603 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100604
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100605 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700606 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000607 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100608 i915_gem_contexts_fini(dev_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +0100609 i915_gem_cleanup_userptr(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100610 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000612 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100613
Chris Wilson829a0af2017-06-20 12:05:45 +0100614 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100615}
616
617static int i915_load_modeset_init(struct drm_device *dev)
618{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100619 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300620 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100621 int ret;
622
623 if (i915_inject_load_failure())
624 return -ENODEV;
625
Jani Nikula66578852017-03-10 15:27:57 +0200626 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100627
628 /* If we have > 1 VGA cards, then we need to arbitrate access
629 * to the common VGA resources.
630 *
631 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
632 * then we do not take part in VGA arbitration and the
633 * vga_client_register() fails with -ENODEV.
634 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000635 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636 if (ret && ret != -ENODEV)
637 goto out;
638
639 intel_register_dsm_handler();
640
David Weinehall52a05c32016-08-22 13:32:44 +0300641 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642 if (ret)
643 goto cleanup_vga_client;
644
645 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
646 intel_update_rawclk(dev_priv);
647
648 intel_power_domains_init_hw(dev_priv, false);
649
650 intel_csr_ucode_init(dev_priv);
651
652 ret = intel_irq_install(dev_priv);
653 if (ret)
654 goto cleanup_csr;
655
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000656 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100657
658 /* Important: The output setup functions called by modeset_init need
659 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300660 ret = intel_modeset_init(dev);
661 if (ret)
662 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100663
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100664 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100665
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000666 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100667 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700668 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100669
670 intel_modeset_gem_init(dev);
671
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000672 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100673 return 0;
674
675 ret = intel_fbdev_init(dev);
676 if (ret)
677 goto cleanup_gem;
678
679 /* Only enable hotplug handling once the fbdev is fully set up. */
680 intel_hpd_init(dev_priv);
681
682 drm_kms_helper_poll_init(dev);
683
684 return 0;
685
686cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000687 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300688 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100689 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700690cleanup_uc:
691 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100692cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000694 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100695cleanup_csr:
696 intel_csr_ucode_fini(dev_priv);
697 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300698 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100699cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300700 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100701out:
702 return ret;
703}
704
Chris Wilson0673ad42016-06-24 14:00:22 +0100705static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
706{
707 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100708 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100709 struct i915_ggtt *ggtt = &dev_priv->ggtt;
710 bool primary;
711 int ret;
712
713 ap = alloc_apertures(1);
714 if (!ap)
715 return -ENOMEM;
716
717 ap->ranges[0].base = ggtt->mappable_base;
718 ap->ranges[0].size = ggtt->mappable_end;
719
720 primary =
721 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
722
Daniel Vetter44adece2016-08-10 18:52:34 +0200723 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100724
725 kfree(ap);
726
727 return ret;
728}
Chris Wilson0673ad42016-06-24 14:00:22 +0100729
730#if !defined(CONFIG_VGA_CONSOLE)
731static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
732{
733 return 0;
734}
735#elif !defined(CONFIG_DUMMY_CONSOLE)
736static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
737{
738 return -ENODEV;
739}
740#else
741static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
742{
743 int ret = 0;
744
745 DRM_INFO("Replacing VGA console driver\n");
746
747 console_lock();
748 if (con_is_bound(&vga_con))
749 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
750 if (ret == 0) {
751 ret = do_unregister_con_driver(&vga_con);
752
753 /* Ignore "already unregistered". */
754 if (ret == -ENODEV)
755 ret = 0;
756 }
757 console_unlock();
758
759 return ret;
760}
761#endif
762
Chris Wilson0673ad42016-06-24 14:00:22 +0100763static void intel_init_dpio(struct drm_i915_private *dev_priv)
764{
765 /*
766 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
767 * CHV x1 PHY (DP/HDMI D)
768 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
769 */
770 if (IS_CHERRYVIEW(dev_priv)) {
771 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
772 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
773 } else if (IS_VALLEYVIEW(dev_priv)) {
774 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
775 }
776}
777
778static int i915_workqueues_init(struct drm_i915_private *dev_priv)
779{
780 /*
781 * The i915 workqueue is primarily used for batched retirement of
782 * requests (and thus managing bo) once the task has been completed
783 * by the GPU. i915_gem_retire_requests() is called directly when we
784 * need high-priority retirement, such as waiting for an explicit
785 * bo.
786 *
787 * It is also used for periodic low-priority events, such as
788 * idle-timers and recording error state.
789 *
790 * All tasks on the workqueue are expected to acquire the dev mutex
791 * so there is no point in running more than one instance of the
792 * workqueue at any time. Use an ordered one.
793 */
794 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
795 if (dev_priv->wq == NULL)
796 goto out_err;
797
798 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
799 if (dev_priv->hotplug.dp_wq == NULL)
800 goto out_free_wq;
801
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 return 0;
803
Chris Wilson0673ad42016-06-24 14:00:22 +0100804out_free_wq:
805 destroy_workqueue(dev_priv->wq);
806out_err:
807 DRM_ERROR("Failed to allocate workqueues.\n");
808
809 return -ENOMEM;
810}
811
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000812static void i915_engines_cleanup(struct drm_i915_private *i915)
813{
814 struct intel_engine_cs *engine;
815 enum intel_engine_id id;
816
817 for_each_engine(engine, i915, id)
818 kfree(engine);
819}
820
Chris Wilson0673ad42016-06-24 14:00:22 +0100821static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
822{
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 destroy_workqueue(dev_priv->hotplug.dp_wq);
824 destroy_workqueue(dev_priv->wq);
825}
826
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300827/*
828 * We don't keep the workarounds for pre-production hardware, so we expect our
829 * driver to fail on these machines in one way or another. A little warning on
830 * dmesg may help both the user and the bug triagers.
831 */
832static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
833{
Chris Wilson248a1242017-01-30 10:44:56 +0000834 bool pre = false;
835
836 pre |= IS_HSW_EARLY_SDV(dev_priv);
837 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000838 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000839
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000840 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300841 DRM_ERROR("This is a pre-production stepping. "
842 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000843 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
844 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845}
846
Chris Wilson0673ad42016-06-24 14:00:22 +0100847/**
848 * i915_driver_init_early - setup state not requiring device access
849 * @dev_priv: device private
850 *
851 * Initialize everything that is a "SW-only" state, that is state not
852 * requiring accessing the device or exposing the driver via kernel internal
853 * or userspace interfaces. Example steps belonging here: lock initialization,
854 * system memory allocation, setting up device specific attributes and
855 * function hooks not requiring accessing the device.
856 */
857static int i915_driver_init_early(struct drm_i915_private *dev_priv,
858 const struct pci_device_id *ent)
859{
860 const struct intel_device_info *match_info =
861 (struct intel_device_info *)ent->driver_data;
862 struct intel_device_info *device_info;
863 int ret = 0;
864
865 if (i915_inject_load_failure())
866 return -ENODEV;
867
868 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100869 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870 memcpy(device_info, match_info, sizeof(*device_info));
871 device_info->device_id = dev_priv->drm.pdev->device;
872
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100873 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
874 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
875 device_info->platform_mask = BIT(device_info->platform);
876
Chris Wilson0673ad42016-06-24 14:00:22 +0100877 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
878 device_info->gen_mask = BIT(device_info->gen - 1);
879
880 spin_lock_init(&dev_priv->irq_lock);
881 spin_lock_init(&dev_priv->gpu_error.lock);
882 mutex_init(&dev_priv->backlight_lock);
883 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500884
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 spin_lock_init(&dev_priv->mm.object_stat_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100886 mutex_init(&dev_priv->sb_lock);
887 mutex_init(&dev_priv->modeset_restore_lock);
888 mutex_init(&dev_priv->av_mutex);
889 mutex_init(&dev_priv->wm.wm_mutex);
890 mutex_init(&dev_priv->pps_mutex);
891
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100892 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100893 i915_memcpy_init_early(dev_priv);
894
Chris Wilson0673ad42016-06-24 14:00:22 +0100895 ret = i915_workqueues_init(dev_priv);
896 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000897 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100898
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000900 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100901
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000902 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 intel_init_dpio(dev_priv);
904 intel_power_domains_init(dev_priv);
905 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200906 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 intel_init_display_hooks(dev_priv);
908 intel_init_clock_gating_hooks(dev_priv);
909 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000910 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100911 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300912 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100913
David Weinehall36cdd012016-08-22 13:59:31 +0300914 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100915
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100916 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300918 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919
Robert Braggeec688e2016-11-07 19:49:47 +0000920 i915_perf_init(dev_priv);
921
Chris Wilson0673ad42016-06-24 14:00:22 +0100922 return 0;
923
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300924err_irq:
925 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100926 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000927err_engines:
928 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 return ret;
930}
931
932/**
933 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
934 * @dev_priv: device private
935 */
936static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
937{
Robert Braggeec688e2016-11-07 19:49:47 +0000938 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000939 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300940 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000942 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100943}
944
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000945static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100946{
David Weinehall52a05c32016-08-22 13:32:44 +0300947 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 int mmio_bar;
949 int mmio_size;
950
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100951 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100952 /*
953 * Before gen4, the registers and the GTT are behind different BARs.
954 * However, from gen4 onwards, the registers and the GTT are shared
955 * in the same BAR, so we want to restrict this ioremap from
956 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
957 * the register BAR remains the same size for all the earlier
958 * generations up to Ironlake.
959 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000960 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 mmio_size = 512 * 1024;
962 else
963 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300964 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100965 if (dev_priv->regs == NULL) {
966 DRM_ERROR("failed to map registers\n");
967
968 return -EIO;
969 }
970
971 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000972 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100973
974 return 0;
975}
976
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000977static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100978{
David Weinehall52a05c32016-08-22 13:32:44 +0300979 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100980
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000981 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300982 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100983}
984
985/**
986 * i915_driver_init_mmio - setup device MMIO
987 * @dev_priv: device private
988 *
989 * Setup minimal device state necessary for MMIO accesses later in the
990 * initialization sequence. The setup here should avoid any other device-wide
991 * side effects or exposing the driver via kernel internal or user space
992 * interfaces.
993 */
994static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
995{
Chris Wilson0673ad42016-06-24 14:00:22 +0100996 int ret;
997
998 if (i915_inject_load_failure())
999 return -ENODEV;
1000
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001001 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001002 return -EIO;
1003
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001004 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001005 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001006 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001007
1008 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001009
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001010 intel_uc_init_mmio(dev_priv);
1011
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001012 ret = intel_engines_init_mmio(dev_priv);
1013 if (ret)
1014 goto err_uncore;
1015
Chris Wilson24145512017-01-24 11:01:35 +00001016 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001017
1018 return 0;
1019
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001020err_uncore:
1021 intel_uncore_fini(dev_priv);
1022err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001023 pci_dev_put(dev_priv->bridge_dev);
1024
1025 return ret;
1026}
1027
1028/**
1029 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1030 * @dev_priv: device private
1031 */
1032static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1033{
Chris Wilson0673ad42016-06-24 14:00:22 +01001034 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001035 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001036 pci_dev_put(dev_priv->bridge_dev);
1037}
1038
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001039static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1040{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001041 i915_modparams.enable_execlists =
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001042 intel_sanitize_enable_execlists(dev_priv,
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001043 i915_modparams.enable_execlists);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001044
1045 /*
1046 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1047 * user's requested state against the hardware/driver capabilities. We
1048 * do this now so that we can print out any log messages once rather
1049 * than every time we check intel_enable_ppgtt().
1050 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001051 i915_modparams.enable_ppgtt =
1052 intel_sanitize_enable_ppgtt(dev_priv,
1053 i915_modparams.enable_ppgtt);
1054 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001055
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001056 i915_modparams.semaphores =
1057 intel_sanitize_semaphores(dev_priv, i915_modparams.semaphores);
1058 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n",
1059 yesno(i915_modparams.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001060
1061 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001062
1063 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001064}
1065
Chris Wilson0673ad42016-06-24 14:00:22 +01001066/**
1067 * i915_driver_init_hw - setup state requiring device access
1068 * @dev_priv: device private
1069 *
1070 * Setup state that requires accessing the device, but doesn't require
1071 * exposing the driver via kernel internal or userspace interfaces.
1072 */
1073static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1074{
David Weinehall52a05c32016-08-22 13:32:44 +03001075 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001076 int ret;
1077
1078 if (i915_inject_load_failure())
1079 return -ENODEV;
1080
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001081 intel_device_info_runtime_init(dev_priv);
1082
1083 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001084
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001085 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001086 if (ret)
1087 return ret;
1088
Chris Wilson0673ad42016-06-24 14:00:22 +01001089 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1090 * otherwise the vga fbdev driver falls over. */
1091 ret = i915_kick_out_firmware_fb(dev_priv);
1092 if (ret) {
1093 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1094 goto out_ggtt;
1095 }
1096
1097 ret = i915_kick_out_vgacon(dev_priv);
1098 if (ret) {
1099 DRM_ERROR("failed to remove conflicting VGA console\n");
1100 goto out_ggtt;
1101 }
1102
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001103 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001104 if (ret)
1105 return ret;
1106
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001107 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001108 if (ret) {
1109 DRM_ERROR("failed to enable GGTT\n");
1110 goto out_ggtt;
1111 }
1112
David Weinehall52a05c32016-08-22 13:32:44 +03001113 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001114
1115 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001116 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001117 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001118 if (ret) {
1119 DRM_ERROR("failed to set DMA mask\n");
1120
1121 goto out_ggtt;
1122 }
1123 }
1124
Chris Wilson0673ad42016-06-24 14:00:22 +01001125 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1126 * using 32bit addressing, overwriting memory if HWS is located
1127 * above 4GB.
1128 *
1129 * The documentation also mentions an issue with undefined
1130 * behaviour if any general state is accessed within a page above 4GB,
1131 * which also needs to be handled carefully.
1132 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001133 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001134 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001135
1136 if (ret) {
1137 DRM_ERROR("failed to set DMA mask\n");
1138
1139 goto out_ggtt;
1140 }
1141 }
1142
Chris Wilson0673ad42016-06-24 14:00:22 +01001143 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1144 PM_QOS_DEFAULT_VALUE);
1145
1146 intel_uncore_sanitize(dev_priv);
1147
1148 intel_opregion_setup(dev_priv);
1149
1150 i915_gem_load_init_fences(dev_priv);
1151
1152 /* On the 945G/GM, the chipset reports the MSI capability on the
1153 * integrated graphics even though the support isn't actually there
1154 * according to the published specs. It doesn't appear to function
1155 * correctly in testing on 945G.
1156 * This may be a side effect of MSI having been made available for PEG
1157 * and the registers being closely associated.
1158 *
1159 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001160 * be lost or delayed, and was defeatured. MSI interrupts seem to
1161 * get lost on g4x as well, and interrupt delivery seems to stay
1162 * properly dead afterwards. So we'll just disable them for all
1163 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001164 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001165 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001166 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001167 DRM_DEBUG_DRIVER("can't enable MSI");
1168 }
1169
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001170 ret = intel_gvt_init(dev_priv);
1171 if (ret)
1172 goto out_ggtt;
1173
Chris Wilson0673ad42016-06-24 14:00:22 +01001174 return 0;
1175
1176out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001177 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001178
1179 return ret;
1180}
1181
1182/**
1183 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1184 * @dev_priv: device private
1185 */
1186static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1187{
David Weinehall52a05c32016-08-22 13:32:44 +03001188 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001189
David Weinehall52a05c32016-08-22 13:32:44 +03001190 if (pdev->msi_enabled)
1191 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001192
1193 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001194 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001195}
1196
1197/**
1198 * i915_driver_register - register the driver with the rest of the system
1199 * @dev_priv: device private
1200 *
1201 * Perform any steps necessary to make the driver available via kernel
1202 * internal or userspace interfaces.
1203 */
1204static void i915_driver_register(struct drm_i915_private *dev_priv)
1205{
Chris Wilson91c8a322016-07-05 10:40:23 +01001206 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001207
1208 i915_gem_shrinker_init(dev_priv);
1209
1210 /*
1211 * Notify a valid surface after modesetting,
1212 * when running inside a VM.
1213 */
1214 if (intel_vgpu_active(dev_priv))
1215 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1216
1217 /* Reveal our presence to userspace */
1218 if (drm_dev_register(dev, 0) == 0) {
1219 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001220 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001221 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001222
1223 /* Depends on sysfs having been initialized */
1224 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001225 } else
1226 DRM_ERROR("Failed to register driver for userspace access!\n");
1227
1228 if (INTEL_INFO(dev_priv)->num_pipes) {
1229 /* Must be done after probing outputs */
1230 intel_opregion_register(dev_priv);
1231 acpi_video_register();
1232 }
1233
1234 if (IS_GEN5(dev_priv))
1235 intel_gpu_ips_init(dev_priv);
1236
Jerome Anandeef57322017-01-25 04:27:49 +05301237 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001238
1239 /*
1240 * Some ports require correctly set-up hpd registers for detection to
1241 * work properly (leading to ghost connected connector status), e.g. VGA
1242 * on gm45. Hence we can only set up the initial fbdev config after hpd
1243 * irqs are fully enabled. We do it last so that the async config
1244 * cannot run before the connectors are registered.
1245 */
1246 intel_fbdev_initial_config_async(dev);
1247}
1248
1249/**
1250 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1251 * @dev_priv: device private
1252 */
1253static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1254{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001255 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301256 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001257
1258 intel_gpu_ips_teardown();
1259 acpi_video_unregister();
1260 intel_opregion_unregister(dev_priv);
1261
Robert Bragg442b8c02016-11-07 19:49:53 +00001262 i915_perf_unregister(dev_priv);
1263
David Weinehall694c2822016-08-22 13:32:43 +03001264 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001265 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001266 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001267
1268 i915_gem_shrinker_cleanup(dev_priv);
1269}
1270
1271/**
1272 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001273 * @pdev: PCI device
1274 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001275 *
1276 * The driver load routine has to do several things:
1277 * - drive output discovery via intel_modeset_init()
1278 * - initialize the memory manager
1279 * - allocate initial config memory
1280 * - setup the DRM framebuffer with the allocated memory
1281 */
Chris Wilson42f55512016-06-24 14:00:26 +01001282int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001283{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001284 const struct intel_device_info *match_info =
1285 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001286 struct drm_i915_private *dev_priv;
1287 int ret;
1288
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001289 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001290 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001291 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001292
Chris Wilson0673ad42016-06-24 14:00:22 +01001293 ret = -ENOMEM;
1294 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1295 if (dev_priv)
1296 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1297 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001298 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001299 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001300 }
1301
Chris Wilson0673ad42016-06-24 14:00:22 +01001302 dev_priv->drm.pdev = pdev;
1303 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001304
1305 ret = pci_enable_device(pdev);
1306 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001307 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001308
1309 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001310 /*
1311 * Disable the system suspend direct complete optimization, which can
1312 * leave the device suspended skipping the driver's suspend handlers
1313 * if the device was already runtime suspended. This is needed due to
1314 * the difference in our runtime and system suspend sequence and
1315 * becaue the HDA driver may require us to enable the audio power
1316 * domain during system suspend.
1317 */
1318 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001319
1320 ret = i915_driver_init_early(dev_priv, ent);
1321 if (ret < 0)
1322 goto out_pci_disable;
1323
1324 intel_runtime_pm_get(dev_priv);
1325
1326 ret = i915_driver_init_mmio(dev_priv);
1327 if (ret < 0)
1328 goto out_runtime_pm_put;
1329
1330 ret = i915_driver_init_hw(dev_priv);
1331 if (ret < 0)
1332 goto out_cleanup_mmio;
1333
1334 /*
1335 * TODO: move the vblank init and parts of modeset init steps into one
1336 * of the i915_driver_init_/i915_driver_register functions according
1337 * to the role/effect of the given init step.
1338 */
1339 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001340 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001341 INTEL_INFO(dev_priv)->num_pipes);
1342 if (ret)
1343 goto out_cleanup_hw;
1344 }
1345
Chris Wilson91c8a322016-07-05 10:40:23 +01001346 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001347 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001348 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001349
1350 i915_driver_register(dev_priv);
1351
1352 intel_runtime_pm_enable(dev_priv);
1353
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301354 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301355
Chris Wilson0525a062016-10-14 14:27:07 +01001356 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1357 DRM_INFO("DRM_I915_DEBUG enabled\n");
1358 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1359 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001360
Chris Wilson0673ad42016-06-24 14:00:22 +01001361 intel_runtime_pm_put(dev_priv);
1362
1363 return 0;
1364
Chris Wilson0673ad42016-06-24 14:00:22 +01001365out_cleanup_hw:
1366 i915_driver_cleanup_hw(dev_priv);
1367out_cleanup_mmio:
1368 i915_driver_cleanup_mmio(dev_priv);
1369out_runtime_pm_put:
1370 intel_runtime_pm_put(dev_priv);
1371 i915_driver_cleanup_early(dev_priv);
1372out_pci_disable:
1373 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001374out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001375 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001376 drm_dev_fini(&dev_priv->drm);
1377out_free:
1378 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001379 return ret;
1380}
1381
Chris Wilson42f55512016-06-24 14:00:26 +01001382void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001383{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001384 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001385 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001386
Daniel Vetter99c539b2017-07-15 00:46:56 +02001387 i915_driver_unregister(dev_priv);
1388
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001389 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001390 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001391
1392 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1393
Daniel Vetter18dddad2017-03-21 17:41:49 +01001394 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001395
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001396 intel_gvt_cleanup(dev_priv);
1397
Chris Wilson0673ad42016-06-24 14:00:22 +01001398 intel_modeset_cleanup(dev);
1399
1400 /*
1401 * free the memory space allocated for the child device
1402 * config parsed from VBT
1403 */
1404 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1405 kfree(dev_priv->vbt.child_dev);
1406 dev_priv->vbt.child_dev = NULL;
1407 dev_priv->vbt.child_dev_num = 0;
1408 }
1409 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1410 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1411 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1412 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1413
David Weinehall52a05c32016-08-22 13:32:44 +03001414 vga_switcheroo_unregister_client(pdev);
1415 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001416
1417 intel_csr_ucode_fini(dev_priv);
1418
1419 /* Free error state after interrupts are fully disabled. */
1420 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001421 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001422
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001423 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001424 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001425 intel_fbc_cleanup_cfb(dev_priv);
1426
1427 intel_power_domains_fini(dev_priv);
1428
1429 i915_driver_cleanup_hw(dev_priv);
1430 i915_driver_cleanup_mmio(dev_priv);
1431
1432 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001433}
1434
1435static void i915_driver_release(struct drm_device *dev)
1436{
1437 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001438
1439 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001440 drm_dev_fini(&dev_priv->drm);
1441
1442 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001443}
1444
1445static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1446{
Chris Wilson829a0af2017-06-20 12:05:45 +01001447 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001448 int ret;
1449
Chris Wilson829a0af2017-06-20 12:05:45 +01001450 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001451 if (ret)
1452 return ret;
1453
1454 return 0;
1455}
1456
1457/**
1458 * i915_driver_lastclose - clean up after all DRM clients have exited
1459 * @dev: DRM device
1460 *
1461 * Take care of cleaning up after all DRM clients have exited. In the
1462 * mode setting case, we want to restore the kernel's initial mode (just
1463 * in case the last client left us in a bad state).
1464 *
1465 * Additionally, in the non-mode setting case, we'll tear down the GTT
1466 * and DMA structures, since the kernel won't be using them, and clea
1467 * up any GEM state.
1468 */
1469static void i915_driver_lastclose(struct drm_device *dev)
1470{
1471 intel_fbdev_restore_mode(dev);
1472 vga_switcheroo_process_delayed_switch();
1473}
1474
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001475static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001476{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001477 struct drm_i915_file_private *file_priv = file->driver_priv;
1478
Chris Wilson0673ad42016-06-24 14:00:22 +01001479 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001480 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001481 i915_gem_release(dev, file);
1482 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001483
1484 kfree(file_priv);
1485}
1486
Imre Deak07f9cd02014-08-18 14:42:45 +03001487static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1488{
Chris Wilson91c8a322016-07-05 10:40:23 +01001489 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001490 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001491
1492 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001493 for_each_intel_encoder(dev, encoder)
1494 if (encoder->suspend)
1495 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001496 drm_modeset_unlock_all(dev);
1497}
1498
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001499static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1500 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001501static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301502
Imre Deakbc872292015-11-18 17:32:30 +02001503static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1504{
1505#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1506 if (acpi_target_system_state() < ACPI_STATE_S3)
1507 return true;
1508#endif
1509 return false;
1510}
Sagar Kambleebc32822014-08-13 23:07:05 +05301511
Imre Deak5e365c32014-10-23 19:23:25 +03001512static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001513{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001514 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001515 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001516 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001517 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001518
Zhang Ruib8efb172013-02-05 15:41:53 +08001519 /* ignore lid events during suspend */
1520 mutex_lock(&dev_priv->modeset_restore_lock);
1521 dev_priv->modeset_restore = MODESET_SUSPENDED;
1522 mutex_unlock(&dev_priv->modeset_restore_lock);
1523
Imre Deak1f814da2015-12-16 02:52:19 +02001524 disable_rpm_wakeref_asserts(dev_priv);
1525
Paulo Zanonic67a4702013-08-19 13:18:09 -03001526 /* We do a lot of poking in a lot of registers, make sure they work
1527 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001528 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001529
Dave Airlie5bcf7192010-12-07 09:20:40 +10001530 drm_kms_helper_poll_disable(dev);
1531
David Weinehall52a05c32016-08-22 13:32:44 +03001532 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001533
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001534 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001535 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001536 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001537 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001538 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001539 }
1540
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001541 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001542
1543 intel_dp_mst_suspend(dev);
1544
1545 intel_runtime_pm_disable_interrupts(dev_priv);
1546 intel_hpd_cancel_work(dev_priv);
1547
1548 intel_suspend_encoders(dev_priv);
1549
Ville Syrjälä712bf362016-10-31 22:37:23 +02001550 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001551
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001552 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001553
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001554 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001555
Imre Deakbc872292015-11-18 17:32:30 +02001556 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001557 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001558
Hans de Goede68f60942017-02-10 11:28:01 +01001559 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001560 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001561
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001562 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001563
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001564 dev_priv->suspend_count++;
1565
Imre Deakf74ed082016-04-18 14:48:21 +03001566 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001567
Imre Deak1f814da2015-12-16 02:52:19 +02001568out:
1569 enable_rpm_wakeref_asserts(dev_priv);
1570
1571 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001572}
1573
David Weinehallc49d13e2016-08-22 13:32:42 +03001574static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001575{
David Weinehallc49d13e2016-08-22 13:32:42 +03001576 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001577 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001578 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001579 int ret;
1580
Imre Deak1f814da2015-12-16 02:52:19 +02001581 disable_rpm_wakeref_asserts(dev_priv);
1582
Imre Deak4c494a52016-10-13 14:34:06 +03001583 intel_display_set_init_power(dev_priv, false);
1584
Imre Deakdd9f31c2017-08-16 17:46:07 +03001585 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001586 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001587 /*
1588 * In case of firmware assisted context save/restore don't manually
1589 * deinit the power domains. This also means the CSR/DMC firmware will
1590 * stay active, it will power down any HW resources as required and
1591 * also enable deeper system power states that would be blocked if the
1592 * firmware was inactive.
1593 */
1594 if (!fw_csr)
1595 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001596
Imre Deak507e1262016-04-20 20:27:54 +03001597 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001598 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001599 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001600 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001601 hsw_enable_pc8(dev_priv);
1602 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1603 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001604
1605 if (ret) {
1606 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001607 if (!fw_csr)
1608 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001609
Imre Deak1f814da2015-12-16 02:52:19 +02001610 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001611 }
1612
David Weinehall52a05c32016-08-22 13:32:44 +03001613 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001614 /*
Imre Deak54875572015-06-30 17:06:47 +03001615 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001616 * the device even though it's already in D3 and hang the machine. So
1617 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001618 * power down the device properly. The issue was seen on multiple old
1619 * GENs with different BIOS vendors, so having an explicit blacklist
1620 * is inpractical; apply the workaround on everything pre GEN6. The
1621 * platforms where the issue was seen:
1622 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1623 * Fujitsu FSC S7110
1624 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001625 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001626 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001627 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001628
Imre Deakbc872292015-11-18 17:32:30 +02001629 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1630
Imre Deak1f814da2015-12-16 02:52:19 +02001631out:
1632 enable_rpm_wakeref_asserts(dev_priv);
1633
1634 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001635}
1636
Matthew Aulda9a251c2016-12-02 10:24:11 +00001637static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001638{
1639 int error;
1640
Chris Wilsonded8b072016-07-05 10:40:22 +01001641 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001642 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001643 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001644 return -ENODEV;
1645 }
1646
Imre Deak0b14cbd2014-09-10 18:16:55 +03001647 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1648 state.event != PM_EVENT_FREEZE))
1649 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001650
1651 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1652 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001653
Imre Deak5e365c32014-10-23 19:23:25 +03001654 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001655 if (error)
1656 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001657
Imre Deakab3be732015-03-02 13:04:41 +02001658 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001659}
1660
Imre Deak5e365c32014-10-23 19:23:25 +03001661static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001662{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001663 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001664 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001665
Imre Deak1f814da2015-12-16 02:52:19 +02001666 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001667 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001668
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001669 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001670 if (ret)
1671 DRM_ERROR("failed to re-enable GGTT\n");
1672
Imre Deakf74ed082016-04-18 14:48:21 +03001673 intel_csr_ucode_resume(dev_priv);
1674
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001675 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001676
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001677 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001678 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001679 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001680
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001681 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001682
Peter Antoine364aece2015-05-11 08:50:45 +01001683 /*
1684 * Interrupts have to be enabled before any batches are run. If not the
1685 * GPU will hang. i915_gem_init_hw() will initiate batches to
1686 * update/restore the context.
1687 *
Imre Deak908764f2016-11-29 21:40:29 +02001688 * drm_mode_config_reset() needs AUX interrupts.
1689 *
Peter Antoine364aece2015-05-11 08:50:45 +01001690 * Modeset enabling in intel_modeset_init_hw() also needs working
1691 * interrupts.
1692 */
1693 intel_runtime_pm_enable_interrupts(dev_priv);
1694
Imre Deak908764f2016-11-29 21:40:29 +02001695 drm_mode_config_reset(dev);
1696
Daniel Vetterd5818932015-02-23 12:03:26 +01001697 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001698 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001699 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001700 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001701 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001702 mutex_unlock(&dev->struct_mutex);
1703
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001704 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001705
Daniel Vetterd5818932015-02-23 12:03:26 +01001706 intel_modeset_init_hw(dev);
1707
1708 spin_lock_irq(&dev_priv->irq_lock);
1709 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001710 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001711 spin_unlock_irq(&dev_priv->irq_lock);
1712
Daniel Vetterd5818932015-02-23 12:03:26 +01001713 intel_dp_mst_resume(dev);
1714
Lyudea16b7652016-03-11 10:57:01 -05001715 intel_display_resume(dev);
1716
Lyudee0b70062016-11-01 21:06:30 -04001717 drm_kms_helper_poll_enable(dev);
1718
Daniel Vetterd5818932015-02-23 12:03:26 +01001719 /*
1720 * ... but also need to make sure that hotplug processing
1721 * doesn't cause havoc. Like in the driver load code we don't
1722 * bother with the tiny race here where we might loose hotplug
1723 * notifications.
1724 * */
1725 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001726
Chris Wilson03d92e42016-05-23 15:08:10 +01001727 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001728
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001729 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001730
Zhang Ruib8efb172013-02-05 15:41:53 +08001731 mutex_lock(&dev_priv->modeset_restore_lock);
1732 dev_priv->modeset_restore = MODESET_DONE;
1733 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001734
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001735 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001736
Chris Wilson54b4f682016-07-21 21:16:19 +01001737 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001738
Imre Deak1f814da2015-12-16 02:52:19 +02001739 enable_rpm_wakeref_asserts(dev_priv);
1740
Chris Wilson074c6ad2014-04-09 09:19:43 +01001741 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001742}
1743
Imre Deak5e365c32014-10-23 19:23:25 +03001744static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001745{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001746 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001747 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001748 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001749
Imre Deak76c4b252014-04-01 19:55:22 +03001750 /*
1751 * We have a resume ordering issue with the snd-hda driver also
1752 * requiring our device to be power up. Due to the lack of a
1753 * parent/child relationship we currently solve this with an early
1754 * resume hook.
1755 *
1756 * FIXME: This should be solved with a special hdmi sink device or
1757 * similar so that power domains can be employed.
1758 */
Imre Deak44410cd2016-04-18 14:45:54 +03001759
1760 /*
1761 * Note that we need to set the power state explicitly, since we
1762 * powered off the device during freeze and the PCI core won't power
1763 * it back up for us during thaw. Powering off the device during
1764 * freeze is not a hard requirement though, and during the
1765 * suspend/resume phases the PCI core makes sure we get here with the
1766 * device powered on. So in case we change our freeze logic and keep
1767 * the device powered we can also remove the following set power state
1768 * call.
1769 */
David Weinehall52a05c32016-08-22 13:32:44 +03001770 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001771 if (ret) {
1772 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1773 goto out;
1774 }
1775
1776 /*
1777 * Note that pci_enable_device() first enables any parent bridge
1778 * device and only then sets the power state for this device. The
1779 * bridge enabling is a nop though, since bridge devices are resumed
1780 * first. The order of enabling power and enabling the device is
1781 * imposed by the PCI core as described above, so here we preserve the
1782 * same order for the freeze/thaw phases.
1783 *
1784 * TODO: eventually we should remove pci_disable_device() /
1785 * pci_enable_enable_device() from suspend/resume. Due to how they
1786 * depend on the device enable refcount we can't anyway depend on them
1787 * disabling/enabling the device.
1788 */
David Weinehall52a05c32016-08-22 13:32:44 +03001789 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001790 ret = -EIO;
1791 goto out;
1792 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001793
David Weinehall52a05c32016-08-22 13:32:44 +03001794 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001795
Imre Deak1f814da2015-12-16 02:52:19 +02001796 disable_rpm_wakeref_asserts(dev_priv);
1797
Wayne Boyer666a4532015-12-09 12:29:35 -08001798 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001799 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001800 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001801 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1802 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001803
Hans de Goede68f60942017-02-10 11:28:01 +01001804 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001805
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001806 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001807 if (!dev_priv->suspended_to_idle)
1808 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001809 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001810 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001811 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001812 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001813
Chris Wilsondc979972016-05-10 14:10:04 +01001814 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001815
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001816 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001817 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001818 intel_power_domains_init_hw(dev_priv, true);
1819
Chris Wilson24145512017-01-24 11:01:35 +00001820 i915_gem_sanitize(dev_priv);
1821
Imre Deak6e35e8a2016-04-18 10:04:19 +03001822 enable_rpm_wakeref_asserts(dev_priv);
1823
Imre Deakbc872292015-11-18 17:32:30 +02001824out:
1825 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001826
1827 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001828}
1829
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001830static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001831{
Imre Deak50a00722014-10-23 19:23:17 +03001832 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001833
Imre Deak097dd832014-10-23 19:23:19 +03001834 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1835 return 0;
1836
Imre Deak5e365c32014-10-23 19:23:25 +03001837 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001838 if (ret)
1839 return ret;
1840
Imre Deak5a175142014-10-23 19:23:18 +03001841 return i915_drm_resume(dev);
1842}
1843
Ben Gamari11ed50e2009-09-14 17:48:45 -04001844/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001845 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001846 * @i915: #drm_i915_private to reset
1847 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001848 *
Chris Wilson780f2622016-09-09 14:11:52 +01001849 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1850 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001851 *
Chris Wilson221fe792016-09-09 14:11:51 +01001852 * Caller must hold the struct_mutex.
1853 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001854 * Procedure is fairly simple:
1855 * - reset the chip using the reset reg
1856 * - re-init context state
1857 * - re-init hardware status page
1858 * - re-init ring buffer
1859 * - re-init interrupt state
1860 * - re-init display
1861 */
Chris Wilson535275d2017-07-21 13:32:37 +01001862void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001863{
Chris Wilson535275d2017-07-21 13:32:37 +01001864 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001865 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001866
Chris Wilson535275d2017-07-21 13:32:37 +01001867 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001868 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001869
Chris Wilson8c185ec2017-03-16 17:13:02 +00001870 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001871 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001872
Chris Wilsond98c52c2016-04-13 17:35:05 +01001873 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001874 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001875 goto wakeup;
1876
Chris Wilson535275d2017-07-21 13:32:37 +01001877 if (!(flags & I915_RESET_QUIET))
1878 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001879 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001880
Chris Wilson535275d2017-07-21 13:32:37 +01001881 disable_irq(i915->drm.irq);
1882 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001883 if (ret) {
1884 DRM_ERROR("GPU recovery failed\n");
Chris Wilson535275d2017-07-21 13:32:37 +01001885 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001886 goto error;
1887 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001888
Chris Wilson535275d2017-07-21 13:32:37 +01001889 ret = intel_gpu_reset(i915, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001890 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001891 if (ret != -ENODEV)
1892 DRM_ERROR("Failed to reset chip: %i\n", ret);
1893 else
1894 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001895 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001896 }
1897
Chris Wilson535275d2017-07-21 13:32:37 +01001898 i915_gem_reset(i915);
1899 intel_overlay_reset(i915);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001900
Ben Gamari11ed50e2009-09-14 17:48:45 -04001901 /* Ok, now get things going again... */
1902
1903 /*
1904 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001905 * there.
1906 */
1907 ret = i915_ggtt_enable_hw(i915);
1908 if (ret) {
1909 DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret);
1910 goto error;
1911 }
1912
1913 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001914 * Next we need to restore the context, but we don't use those
1915 * yet either...
1916 *
1917 * Ring buffer needs to be re-initialized in the KMS case, or if X
1918 * was running at the time of the reset (i.e. we weren't VT
1919 * switched away).
1920 */
Chris Wilson535275d2017-07-21 13:32:37 +01001921 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001922 if (ret) {
1923 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001924 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001925 }
1926
Chris Wilson535275d2017-07-21 13:32:37 +01001927 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001928
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001929finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001930 i915_gem_reset_finish(i915);
1931 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001932
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001933wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001934 clear_bit(I915_RESET_HANDOFF, &error->flags);
1935 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001936 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001937
1938error:
Chris Wilson535275d2017-07-21 13:32:37 +01001939 i915_gem_set_wedged(i915);
1940 i915_gem_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001941 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001942}
1943
Michel Thierry142bc7d2017-06-20 10:57:46 +01001944/**
1945 * i915_reset_engine - reset GPU engine to recover from a hang
1946 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01001947 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01001948 *
1949 * Reset a specific GPU engine. Useful if a hang is detected.
1950 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001951 *
1952 * Procedure is:
1953 * - identifies the request that caused the hang and it is dropped
1954 * - reset engine (which will force the engine to idle)
1955 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01001956 */
Chris Wilson535275d2017-07-21 13:32:37 +01001957int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001958{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001959 struct i915_gpu_error *error = &engine->i915->gpu_error;
1960 struct drm_i915_gem_request *active_request;
1961 int ret;
1962
1963 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
1964
Chris Wilson535275d2017-07-21 13:32:37 +01001965 if (!(flags & I915_RESET_QUIET)) {
1966 dev_notice(engine->i915->drm.dev,
1967 "Resetting %s after gpu hang\n", engine->name);
1968 }
Chris Wilson73676122017-07-21 13:32:31 +01001969 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001970
1971 active_request = i915_gem_reset_prepare_engine(engine);
1972 if (IS_ERR(active_request)) {
1973 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
1974 ret = PTR_ERR(active_request);
1975 goto out;
1976 }
1977
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001978 ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine));
Chris Wilson0364cd12017-07-21 13:32:21 +01001979 if (ret) {
1980 /* If we fail here, we expect to fallback to a global reset */
1981 DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n",
1982 engine->name, ret);
1983 goto out;
1984 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001985
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001986 /*
1987 * The request that caused the hang is stuck on elsp, we know the
1988 * active request and can drop it, adjust head to skip the offending
1989 * request to resume executing remaining requests in the queue.
1990 */
1991 i915_gem_reset_engine(engine, active_request);
1992
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001993 /*
1994 * The engine and its registers (and workarounds in case of render)
1995 * have been reset to their default values. Follow the init_ring
1996 * process to program RING_MODE, HWSP and re-enable submission.
1997 */
1998 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01001999 if (ret)
2000 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002001
2002out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002003 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002004 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002005}
2006
David Weinehallc49d13e2016-08-22 13:32:42 +03002007static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002008{
David Weinehallc49d13e2016-08-22 13:32:42 +03002009 struct pci_dev *pdev = to_pci_dev(kdev);
2010 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002011
David Weinehallc49d13e2016-08-22 13:32:42 +03002012 if (!dev) {
2013 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002014 return -ENODEV;
2015 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002016
David Weinehallc49d13e2016-08-22 13:32:42 +03002017 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002018 return 0;
2019
David Weinehallc49d13e2016-08-22 13:32:42 +03002020 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002021}
2022
David Weinehallc49d13e2016-08-22 13:32:42 +03002023static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002024{
David Weinehallc49d13e2016-08-22 13:32:42 +03002025 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002026
2027 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002028 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002029 * requiring our device to be power up. Due to the lack of a
2030 * parent/child relationship we currently solve this with an late
2031 * suspend hook.
2032 *
2033 * FIXME: This should be solved with a special hdmi sink device or
2034 * similar so that power domains can be employed.
2035 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002036 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002037 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002038
David Weinehallc49d13e2016-08-22 13:32:42 +03002039 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002040}
2041
David Weinehallc49d13e2016-08-22 13:32:42 +03002042static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002043{
David Weinehallc49d13e2016-08-22 13:32:42 +03002044 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002045
David Weinehallc49d13e2016-08-22 13:32:42 +03002046 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002047 return 0;
2048
David Weinehallc49d13e2016-08-22 13:32:42 +03002049 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002050}
2051
David Weinehallc49d13e2016-08-22 13:32:42 +03002052static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002053{
David Weinehallc49d13e2016-08-22 13:32:42 +03002054 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002055
David Weinehallc49d13e2016-08-22 13:32:42 +03002056 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002057 return 0;
2058
David Weinehallc49d13e2016-08-22 13:32:42 +03002059 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002060}
2061
David Weinehallc49d13e2016-08-22 13:32:42 +03002062static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002063{
David Weinehallc49d13e2016-08-22 13:32:42 +03002064 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002065
David Weinehallc49d13e2016-08-22 13:32:42 +03002066 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002067 return 0;
2068
David Weinehallc49d13e2016-08-22 13:32:42 +03002069 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002070}
2071
Chris Wilson1f19ac22016-05-14 07:26:32 +01002072/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002073static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002074{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002075 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002076 int ret;
2077
Imre Deakdd9f31c2017-08-16 17:46:07 +03002078 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2079 ret = i915_drm_suspend(dev);
2080 if (ret)
2081 return ret;
2082 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002083
2084 ret = i915_gem_freeze(kdev_to_i915(kdev));
2085 if (ret)
2086 return ret;
2087
2088 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002089}
2090
David Weinehallc49d13e2016-08-22 13:32:42 +03002091static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002092{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002093 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002094 int ret;
2095
Imre Deakdd9f31c2017-08-16 17:46:07 +03002096 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2097 ret = i915_drm_suspend_late(dev, true);
2098 if (ret)
2099 return ret;
2100 }
Chris Wilson461fb992016-05-14 07:26:33 +01002101
David Weinehallc49d13e2016-08-22 13:32:42 +03002102 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002103 if (ret)
2104 return ret;
2105
2106 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002107}
2108
2109/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002110static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002111{
David Weinehallc49d13e2016-08-22 13:32:42 +03002112 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002113}
2114
David Weinehallc49d13e2016-08-22 13:32:42 +03002115static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002116{
David Weinehallc49d13e2016-08-22 13:32:42 +03002117 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002118}
2119
2120/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002121static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002122{
David Weinehallc49d13e2016-08-22 13:32:42 +03002123 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002124}
2125
David Weinehallc49d13e2016-08-22 13:32:42 +03002126static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002127{
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002129}
2130
Imre Deakddeea5b2014-05-05 15:19:56 +03002131/*
2132 * Save all Gunit registers that may be lost after a D3 and a subsequent
2133 * S0i[R123] transition. The list of registers needing a save/restore is
2134 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2135 * registers in the following way:
2136 * - Driver: saved/restored by the driver
2137 * - Punit : saved/restored by the Punit firmware
2138 * - No, w/o marking: no need to save/restore, since the register is R/O or
2139 * used internally by the HW in a way that doesn't depend
2140 * keeping the content across a suspend/resume.
2141 * - Debug : used for debugging
2142 *
2143 * We save/restore all registers marked with 'Driver', with the following
2144 * exceptions:
2145 * - Registers out of use, including also registers marked with 'Debug'.
2146 * These have no effect on the driver's operation, so we don't save/restore
2147 * them to reduce the overhead.
2148 * - Registers that are fully setup by an initialization function called from
2149 * the resume path. For example many clock gating and RPS/RC6 registers.
2150 * - Registers that provide the right functionality with their reset defaults.
2151 *
2152 * TODO: Except for registers that based on the above 3 criteria can be safely
2153 * ignored, we save/restore all others, practically treating the HW context as
2154 * a black-box for the driver. Further investigation is needed to reduce the
2155 * saved/restored registers even further, by following the same 3 criteria.
2156 */
2157static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2158{
2159 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2160 int i;
2161
2162 /* GAM 0x4000-0x4770 */
2163 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2164 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2165 s->arb_mode = I915_READ(ARB_MODE);
2166 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2167 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2168
2169 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002170 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002171
2172 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002173 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002174
2175 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2176 s->ecochk = I915_READ(GAM_ECOCHK);
2177 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2178 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2179
2180 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2181
2182 /* MBC 0x9024-0x91D0, 0x8500 */
2183 s->g3dctl = I915_READ(VLV_G3DCTL);
2184 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2185 s->mbctl = I915_READ(GEN6_MBCTL);
2186
2187 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2188 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2189 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2190 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2191 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2192 s->rstctl = I915_READ(GEN6_RSTCTL);
2193 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2194
2195 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2196 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2197 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2198 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2199 s->ecobus = I915_READ(ECOBUS);
2200 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2201 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2202 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2203 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2204 s->rcedata = I915_READ(VLV_RCEDATA);
2205 s->spare2gh = I915_READ(VLV_SPAREG2H);
2206
2207 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2208 s->gt_imr = I915_READ(GTIMR);
2209 s->gt_ier = I915_READ(GTIER);
2210 s->pm_imr = I915_READ(GEN6_PMIMR);
2211 s->pm_ier = I915_READ(GEN6_PMIER);
2212
2213 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002214 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002215
2216 /* GT SA CZ domain, 0x100000-0x138124 */
2217 s->tilectl = I915_READ(TILECTL);
2218 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2219 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2220 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2221 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2222
2223 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2224 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2225 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002226 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002227 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2228
2229 /*
2230 * Not saving any of:
2231 * DFT, 0x9800-0x9EC0
2232 * SARB, 0xB000-0xB1FC
2233 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2234 * PCI CFG
2235 */
2236}
2237
2238static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2239{
2240 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2241 u32 val;
2242 int i;
2243
2244 /* GAM 0x4000-0x4770 */
2245 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2246 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2247 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2248 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2249 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2250
2251 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002252 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002253
2254 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002255 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002256
2257 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2258 I915_WRITE(GAM_ECOCHK, s->ecochk);
2259 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2260 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2261
2262 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2263
2264 /* MBC 0x9024-0x91D0, 0x8500 */
2265 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2266 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2267 I915_WRITE(GEN6_MBCTL, s->mbctl);
2268
2269 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2270 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2271 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2272 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2273 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2274 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2275 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2276
2277 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2278 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2279 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2280 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2281 I915_WRITE(ECOBUS, s->ecobus);
2282 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2283 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2284 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2285 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2286 I915_WRITE(VLV_RCEDATA, s->rcedata);
2287 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2288
2289 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2290 I915_WRITE(GTIMR, s->gt_imr);
2291 I915_WRITE(GTIER, s->gt_ier);
2292 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2293 I915_WRITE(GEN6_PMIER, s->pm_ier);
2294
2295 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002296 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002297
2298 /* GT SA CZ domain, 0x100000-0x138124 */
2299 I915_WRITE(TILECTL, s->tilectl);
2300 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2301 /*
2302 * Preserve the GT allow wake and GFX force clock bit, they are not
2303 * be restored, as they are used to control the s0ix suspend/resume
2304 * sequence by the caller.
2305 */
2306 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2307 val &= VLV_GTLC_ALLOWWAKEREQ;
2308 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2309 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2310
2311 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2312 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2313 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2314 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2315
2316 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2317
2318 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2319 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2320 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002321 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002322 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2323}
2324
Chris Wilson3dd14c02017-04-21 14:58:15 +01002325static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2326 u32 mask, u32 val)
2327{
2328 /* The HW does not like us polling for PW_STATUS frequently, so
2329 * use the sleeping loop rather than risk the busy spin within
2330 * intel_wait_for_register().
2331 *
2332 * Transitioning between RC6 states should be at most 2ms (see
2333 * valleyview_enable_rps) so use a 3ms timeout.
2334 */
2335 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2336 3);
2337}
2338
Imre Deak650ad972014-04-18 16:35:02 +03002339int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2340{
2341 u32 val;
2342 int err;
2343
Imre Deak650ad972014-04-18 16:35:02 +03002344 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2345 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2346 if (force_on)
2347 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2348 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2349
2350 if (!force_on)
2351 return 0;
2352
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002353 err = intel_wait_for_register(dev_priv,
2354 VLV_GTLC_SURVIVABILITY_REG,
2355 VLV_GFX_CLK_STATUS_BIT,
2356 VLV_GFX_CLK_STATUS_BIT,
2357 20);
Imre Deak650ad972014-04-18 16:35:02 +03002358 if (err)
2359 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2360 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2361
2362 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002363}
2364
Imre Deakddeea5b2014-05-05 15:19:56 +03002365static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2366{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002367 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002368 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002369 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002370
2371 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2372 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2373 if (allow)
2374 val |= VLV_GTLC_ALLOWWAKEREQ;
2375 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2376 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2377
Chris Wilson3dd14c02017-04-21 14:58:15 +01002378 mask = VLV_GTLC_ALLOWWAKEACK;
2379 val = allow ? mask : 0;
2380
2381 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002382 if (err)
2383 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002384
Imre Deakddeea5b2014-05-05 15:19:56 +03002385 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002386}
2387
Chris Wilson3dd14c02017-04-21 14:58:15 +01002388static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2389 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002390{
2391 u32 mask;
2392 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002393
2394 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2395 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002396
2397 /*
2398 * RC6 transitioning can be delayed up to 2 msec (see
2399 * valleyview_enable_rps), use 3 msec for safety.
2400 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002401 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002402 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002403 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002404}
2405
2406static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2407{
2408 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2409 return;
2410
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002411 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002412 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2413}
2414
Sagar Kambleebc32822014-08-13 23:07:05 +05302415static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002416{
2417 u32 mask;
2418 int err;
2419
2420 /*
2421 * Bspec defines the following GT well on flags as debug only, so
2422 * don't treat them as hard failures.
2423 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002424 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002425
2426 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2427 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2428
2429 vlv_check_no_gt_access(dev_priv);
2430
2431 err = vlv_force_gfx_clock(dev_priv, true);
2432 if (err)
2433 goto err1;
2434
2435 err = vlv_allow_gt_wake(dev_priv, false);
2436 if (err)
2437 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302438
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002439 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302440 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002441
2442 err = vlv_force_gfx_clock(dev_priv, false);
2443 if (err)
2444 goto err2;
2445
2446 return 0;
2447
2448err2:
2449 /* For safety always re-enable waking and disable gfx clock forcing */
2450 vlv_allow_gt_wake(dev_priv, true);
2451err1:
2452 vlv_force_gfx_clock(dev_priv, false);
2453
2454 return err;
2455}
2456
Sagar Kamble016970b2014-08-13 23:07:06 +05302457static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2458 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002459{
Imre Deakddeea5b2014-05-05 15:19:56 +03002460 int err;
2461 int ret;
2462
2463 /*
2464 * If any of the steps fail just try to continue, that's the best we
2465 * can do at this point. Return the first error code (which will also
2466 * leave RPM permanently disabled).
2467 */
2468 ret = vlv_force_gfx_clock(dev_priv, true);
2469
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002470 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302471 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002472
2473 err = vlv_allow_gt_wake(dev_priv, true);
2474 if (!ret)
2475 ret = err;
2476
2477 err = vlv_force_gfx_clock(dev_priv, false);
2478 if (!ret)
2479 ret = err;
2480
2481 vlv_check_no_gt_access(dev_priv);
2482
Chris Wilson7c108fd2016-10-24 13:42:18 +01002483 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002484 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002485
2486 return ret;
2487}
2488
David Weinehallc49d13e2016-08-22 13:32:42 +03002489static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002490{
David Weinehallc49d13e2016-08-22 13:32:42 +03002491 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002492 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002493 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002494 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002495
Chris Wilsondc979972016-05-10 14:10:04 +01002496 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002497 return -ENODEV;
2498
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002499 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002500 return -ENODEV;
2501
Paulo Zanoni8a187452013-12-06 20:32:13 -02002502 DRM_DEBUG_KMS("Suspending device\n");
2503
Imre Deak1f814da2015-12-16 02:52:19 +02002504 disable_rpm_wakeref_asserts(dev_priv);
2505
Imre Deakd6102972014-05-07 19:57:49 +03002506 /*
2507 * We are safe here against re-faults, since the fault handler takes
2508 * an RPM reference.
2509 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002510 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002511
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002512 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002513
Imre Deak2eb52522014-11-19 15:30:05 +02002514 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002515
Imre Deak507e1262016-04-20 20:27:54 +03002516 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002517 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002518 bxt_display_core_uninit(dev_priv);
2519 bxt_enable_dc9(dev_priv);
2520 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2521 hsw_enable_pc8(dev_priv);
2522 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2523 ret = vlv_suspend_complete(dev_priv);
2524 }
2525
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002526 if (ret) {
2527 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002528 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002529
Imre Deak1f814da2015-12-16 02:52:19 +02002530 enable_rpm_wakeref_asserts(dev_priv);
2531
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002532 return ret;
2533 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002534
Hans de Goede68f60942017-02-10 11:28:01 +01002535 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002536
2537 enable_rpm_wakeref_asserts(dev_priv);
2538 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002539
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002540 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002541 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2542
Paulo Zanoni8a187452013-12-06 20:32:13 -02002543 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002544
2545 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002546 * FIXME: We really should find a document that references the arguments
2547 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002548 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002549 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002550 /*
2551 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2552 * being detected, and the call we do at intel_runtime_resume()
2553 * won't be able to restore them. Since PCI_D3hot matches the
2554 * actual specification and appears to be working, use it.
2555 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002556 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002557 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002558 /*
2559 * current versions of firmware which depend on this opregion
2560 * notification have repurposed the D1 definition to mean
2561 * "runtime suspended" vs. what you would normally expect (D3)
2562 * to distinguish it from notifications that might be sent via
2563 * the suspend path.
2564 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002565 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002566 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002567
Mika Kuoppala59bad942015-01-16 11:34:40 +02002568 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002569
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002570 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002571 intel_hpd_poll_init(dev_priv);
2572
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002573 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002574 return 0;
2575}
2576
David Weinehallc49d13e2016-08-22 13:32:42 +03002577static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002578{
David Weinehallc49d13e2016-08-22 13:32:42 +03002579 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002580 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002581 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002582 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002583
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002584 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002585 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002586
2587 DRM_DEBUG_KMS("Resuming device\n");
2588
Imre Deak1f814da2015-12-16 02:52:19 +02002589 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2590 disable_rpm_wakeref_asserts(dev_priv);
2591
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002592 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002593 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002594 if (intel_uncore_unclaimed_mmio(dev_priv))
2595 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002596
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002597 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002598
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002599 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002600 bxt_disable_dc9(dev_priv);
2601 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002602 if (dev_priv->csr.dmc_payload &&
2603 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2604 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002605 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002606 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002607 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002608 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002609 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002610
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002611 /*
2612 * No point of rolling back things in case of an error, as the best
2613 * we can do is to hope that things will still work (and disable RPM).
2614 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002615 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002616 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002617
Daniel Vetterb9632912014-09-30 10:56:44 +02002618 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002619
2620 /*
2621 * On VLV/CHV display interrupts are part of the display
2622 * power well, so hpd is reinitialized from there. For
2623 * everyone else do it here.
2624 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002625 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002626 intel_hpd_init(dev_priv);
2627
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302628 intel_enable_ipc(dev_priv);
2629
Imre Deak1f814da2015-12-16 02:52:19 +02002630 enable_rpm_wakeref_asserts(dev_priv);
2631
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002632 if (ret)
2633 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2634 else
2635 DRM_DEBUG_KMS("Device resumed\n");
2636
2637 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002638}
2639
Chris Wilson42f55512016-06-24 14:00:26 +01002640const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002641 /*
2642 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2643 * PMSG_RESUME]
2644 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002646 .suspend_late = i915_pm_suspend_late,
2647 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002648 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002649
2650 /*
2651 * S4 event handlers
2652 * @freeze, @freeze_late : called (1) before creating the
2653 * hibernation image [PMSG_FREEZE] and
2654 * (2) after rebooting, before restoring
2655 * the image [PMSG_QUIESCE]
2656 * @thaw, @thaw_early : called (1) after creating the hibernation
2657 * image, before writing it [PMSG_THAW]
2658 * and (2) after failing to create or
2659 * restore the image [PMSG_RECOVER]
2660 * @poweroff, @poweroff_late: called after writing the hibernation
2661 * image, before rebooting [PMSG_HIBERNATE]
2662 * @restore, @restore_early : called after rebooting and restoring the
2663 * hibernation image [PMSG_RESTORE]
2664 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002665 .freeze = i915_pm_freeze,
2666 .freeze_late = i915_pm_freeze_late,
2667 .thaw_early = i915_pm_thaw_early,
2668 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002669 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002670 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002671 .restore_early = i915_pm_restore_early,
2672 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002673
2674 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002675 .runtime_suspend = intel_runtime_suspend,
2676 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002677};
2678
Laurent Pinchart78b68552012-05-17 13:27:22 +02002679static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002680 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002681 .open = drm_gem_vm_open,
2682 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002683};
2684
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002685static const struct file_operations i915_driver_fops = {
2686 .owner = THIS_MODULE,
2687 .open = drm_open,
2688 .release = drm_release,
2689 .unlocked_ioctl = drm_ioctl,
2690 .mmap = drm_gem_mmap,
2691 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002692 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002693 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002694 .llseek = noop_llseek,
2695};
2696
Chris Wilson0673ad42016-06-24 14:00:22 +01002697static int
2698i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2699 struct drm_file *file)
2700{
2701 return -ENODEV;
2702}
2703
2704static const struct drm_ioctl_desc i915_ioctls[] = {
2705 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2706 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2707 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2708 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2709 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2710 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2711 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2712 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2713 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2714 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2715 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2716 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2717 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2718 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2719 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2720 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2721 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2722 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2723 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002724 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002725 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2726 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2727 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2728 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2729 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2730 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2731 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2732 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2733 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2734 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2735 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2736 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2737 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2738 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2739 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002740 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2741 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002742 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2743 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2744 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2745 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2746 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2747 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2748 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2749 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2750 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2751 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2752 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2753 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2754 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2755 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2756 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002757 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002758 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2759 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002760};
2761
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002763 /* Don't use MTRRs here; the Xserver or userspace app should
2764 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002765 */
Eric Anholt673a3942008-07-30 12:06:12 -07002766 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002767 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002768 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002769 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002770 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002771 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002772 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002773
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002774 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002775 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002776 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002777
2778 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2779 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2780 .gem_prime_export = i915_gem_prime_export,
2781 .gem_prime_import = i915_gem_prime_import,
2782
Dave Airlieff72145b2011-02-07 12:16:14 +10002783 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002784 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002786 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002787 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002788 .name = DRIVER_NAME,
2789 .desc = DRIVER_DESC,
2790 .date = DRIVER_DATE,
2791 .major = DRIVER_MAJOR,
2792 .minor = DRIVER_MINOR,
2793 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002795
2796#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2797#include "selftests/mock_drm.c"
2798#endif