blob: d22a1d8fe5b76007356d778c825c5174d2e8eb4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Robert Beckett30c964a2015-08-28 13:10:22 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
128 if (IS_GEN5(dev)) {
129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
131 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
134 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700137 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100177 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100181 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700182 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
183 /* PantherPoint is CPT compatible */
184 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300185 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100186 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300187 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
188 dev_priv->pch_type = PCH_LPT;
189 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800190 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
191 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800192 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
193 dev_priv->pch_type = PCH_LPT;
194 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800195 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
196 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530197 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_SPT;
199 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700200 WARN_ON(!IS_SKYLAKE(dev) &&
201 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530202 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
203 dev_priv->pch_type = PCH_SPT;
204 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700205 WARN_ON(!IS_SKYLAKE(dev) &&
206 !IS_KABYLAKE(dev));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700207 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
208 dev_priv->pch_type = PCH_KBP;
209 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
210 WARN_ON(!IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100211 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700212 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100213 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200214 pch->subsystem_vendor ==
215 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
216 pch->subsystem_device ==
217 PCI_SUBDEVICE_ID_QEMU)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100218 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200219 } else
220 continue;
221
Rui Guo6a9c4b32013-06-19 21:10:23 +0800222 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800223 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800224 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800225 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 DRM_DEBUG_KMS("No PCH found.\n");
227
228 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800229}
230
Chris Wilson0673ad42016-06-24 14:00:22 +0100231static int i915_getparam(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100234 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300235 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100236 drm_i915_getparam_t *param = data;
237 int value;
238
239 switch (param->param) {
240 case I915_PARAM_IRQ_ACTIVE:
241 case I915_PARAM_ALLOW_BATCHBUFFER:
242 case I915_PARAM_LAST_DISPATCH:
243 /* Reject all old ums/dri params. */
244 return -ENODEV;
245 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300246 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100247 break;
248 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300249 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100250 break;
251 case I915_PARAM_HAS_GEM:
252 value = 1;
253 break;
254 case I915_PARAM_NUM_FENCES_AVAIL:
255 value = dev_priv->num_fence_regs;
256 break;
257 case I915_PARAM_HAS_OVERLAY:
258 value = dev_priv->overlay ? 1 : 0;
259 break;
260 case I915_PARAM_HAS_PAGEFLIPPING:
261 value = 1;
262 break;
263 case I915_PARAM_HAS_EXECBUF2:
264 /* depends on GEM */
265 value = 1;
266 break;
267 case I915_PARAM_HAS_BSD:
268 value = intel_engine_initialized(&dev_priv->engine[VCS]);
269 break;
270 case I915_PARAM_HAS_BLT:
271 value = intel_engine_initialized(&dev_priv->engine[BCS]);
272 break;
273 case I915_PARAM_HAS_VEBOX:
274 value = intel_engine_initialized(&dev_priv->engine[VECS]);
275 break;
276 case I915_PARAM_HAS_BSD2:
277 value = intel_engine_initialized(&dev_priv->engine[VCS2]);
278 break;
279 case I915_PARAM_HAS_RELAXED_FENCING:
280 value = 1;
281 break;
282 case I915_PARAM_HAS_COHERENT_RINGS:
283 value = 1;
284 break;
285 case I915_PARAM_HAS_EXEC_CONSTANTS:
286 value = INTEL_INFO(dev)->gen >= 4;
287 break;
288 case I915_PARAM_HAS_RELAXED_DELTA:
289 value = 1;
290 break;
291 case I915_PARAM_HAS_GEN7_SOL_RESET:
292 value = 1;
293 break;
294 case I915_PARAM_HAS_LLC:
295 value = HAS_LLC(dev);
296 break;
297 case I915_PARAM_HAS_WT:
298 value = HAS_WT(dev);
299 break;
300 case I915_PARAM_HAS_ALIASING_PPGTT:
301 value = USES_PPGTT(dev);
302 break;
303 case I915_PARAM_HAS_WAIT_TIMEOUT:
304 value = 1;
305 break;
306 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100307 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100308 break;
309 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
310 value = 1;
311 break;
312 case I915_PARAM_HAS_SECURE_BATCHES:
313 value = capable(CAP_SYS_ADMIN);
314 break;
315 case I915_PARAM_HAS_PINNED_BATCHES:
316 value = 1;
317 break;
318 case I915_PARAM_HAS_EXEC_NO_RELOC:
319 value = 1;
320 break;
321 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
322 value = 1;
323 break;
324 case I915_PARAM_CMD_PARSER_VERSION:
325 value = i915_cmd_parser_get_version(dev_priv);
326 break;
327 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
328 value = 1;
329 break;
330 case I915_PARAM_MMAP_VERSION:
331 value = 1;
332 break;
333 case I915_PARAM_SUBSLICE_TOTAL:
334 value = INTEL_INFO(dev)->subslice_total;
335 if (!value)
336 return -ENODEV;
337 break;
338 case I915_PARAM_EU_TOTAL:
339 value = INTEL_INFO(dev)->eu_total;
340 if (!value)
341 return -ENODEV;
342 break;
343 case I915_PARAM_HAS_GPU_RESET:
344 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
345 break;
346 case I915_PARAM_HAS_RESOURCE_STREAMER:
347 value = HAS_RESOURCE_STREAMER(dev);
348 break;
349 case I915_PARAM_HAS_EXEC_SOFTPIN:
350 value = 1;
351 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100352 case I915_PARAM_HAS_POOLED_EU:
353 value = HAS_POOLED_EU(dev);
354 break;
355 case I915_PARAM_MIN_EU_IN_POOL:
356 value = INTEL_INFO(dev)->min_eu_in_pool;
357 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100358 default:
359 DRM_DEBUG("Unknown parameter %d\n", param->param);
360 return -EINVAL;
361 }
362
Chris Wilsondda33002016-06-24 14:00:23 +0100363 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100365
366 return 0;
367}
368
369static int i915_get_bridge_dev(struct drm_device *dev)
370{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100371 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100372
373 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
374 if (!dev_priv->bridge_dev) {
375 DRM_ERROR("bridge device not found\n");
376 return -1;
377 }
378 return 0;
379}
380
381/* Allocate space for the MCH regs if needed, return nonzero on error */
382static int
383intel_alloc_mchbar_resource(struct drm_device *dev)
384{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100385 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
387 u32 temp_lo, temp_hi = 0;
388 u64 mchbar_addr;
389 int ret;
390
391 if (INTEL_INFO(dev)->gen >= 4)
392 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
393 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
394 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
395
396 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
397#ifdef CONFIG_PNP
398 if (mchbar_addr &&
399 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
400 return 0;
401#endif
402
403 /* Get some space for it */
404 dev_priv->mch_res.name = "i915 MCHBAR";
405 dev_priv->mch_res.flags = IORESOURCE_MEM;
406 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
407 &dev_priv->mch_res,
408 MCHBAR_SIZE, MCHBAR_SIZE,
409 PCIBIOS_MIN_MEM,
410 0, pcibios_align_resource,
411 dev_priv->bridge_dev);
412 if (ret) {
413 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
414 dev_priv->mch_res.start = 0;
415 return ret;
416 }
417
418 if (INTEL_INFO(dev)->gen >= 4)
419 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
420 upper_32_bits(dev_priv->mch_res.start));
421
422 pci_write_config_dword(dev_priv->bridge_dev, reg,
423 lower_32_bits(dev_priv->mch_res.start));
424 return 0;
425}
426
427/* Setup MCHBAR if possible, return true if we should disable it again */
428static void
429intel_setup_mchbar(struct drm_device *dev)
430{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100431 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100432 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
433 u32 temp;
434 bool enabled;
435
436 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
437 return;
438
439 dev_priv->mchbar_need_disable = false;
440
441 if (IS_I915G(dev) || IS_I915GM(dev)) {
442 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
443 enabled = !!(temp & DEVEN_MCHBAR_EN);
444 } else {
445 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
446 enabled = temp & 1;
447 }
448
449 /* If it's already enabled, don't have to do anything */
450 if (enabled)
451 return;
452
453 if (intel_alloc_mchbar_resource(dev))
454 return;
455
456 dev_priv->mchbar_need_disable = true;
457
458 /* Space is allocated or reserved, so enable it. */
459 if (IS_I915G(dev) || IS_I915GM(dev)) {
460 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
461 temp | DEVEN_MCHBAR_EN);
462 } else {
463 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
464 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
465 }
466}
467
468static void
469intel_teardown_mchbar(struct drm_device *dev)
470{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100471 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100472 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
473
474 if (dev_priv->mchbar_need_disable) {
475 if (IS_I915G(dev) || IS_I915GM(dev)) {
476 u32 deven_val;
477
478 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
479 &deven_val);
480 deven_val &= ~DEVEN_MCHBAR_EN;
481 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
482 deven_val);
483 } else {
484 u32 mchbar_val;
485
486 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 &mchbar_val);
488 mchbar_val &= ~1;
489 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
490 mchbar_val);
491 }
492 }
493
494 if (dev_priv->mch_res.start)
495 release_resource(&dev_priv->mch_res);
496}
497
498/* true = enable decode, false = disable decoder */
499static unsigned int i915_vga_set_decode(void *cookie, bool state)
500{
501 struct drm_device *dev = cookie;
502
503 intel_modeset_vga_set_state(dev, state);
504 if (state)
505 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
506 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
507 else
508 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
509}
510
511static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
515
516 if (state == VGA_SWITCHEROO_ON) {
517 pr_info("switched on\n");
518 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
519 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300520 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 i915_resume_switcheroo(dev);
522 dev->switch_power_state = DRM_SWITCH_POWER_ON;
523 } else {
524 pr_info("switched off\n");
525 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
526 i915_suspend_switcheroo(dev, pmm);
527 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
528 }
529}
530
531static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
532{
533 struct drm_device *dev = pci_get_drvdata(pdev);
534
535 /*
536 * FIXME: open_count is protected by drm_global_mutex but that would lead to
537 * locking inversion with the driver load path. And the access here is
538 * completely racy anyway. So don't bother with locking for now.
539 */
540 return dev->open_count == 0;
541}
542
543static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
544 .set_gpu_state = i915_switcheroo_set_state,
545 .reprobe = NULL,
546 .can_switch = i915_switcheroo_can_switch,
547};
548
549static void i915_gem_fini(struct drm_device *dev)
550{
551 struct drm_i915_private *dev_priv = to_i915(dev);
552
553 /*
554 * Neither the BIOS, ourselves or any other kernel
555 * expects the system to be in execlists mode on startup,
556 * so we need to reset the GPU back to legacy mode. And the only
557 * known way to disable logical contexts is through a GPU reset.
558 *
559 * So in order to leave the system in a known default configuration,
560 * always reset the GPU upon unload. Afterwards we then clean up the
561 * GEM state tracking, flushing off the requests and leaving the
562 * system in a known idle state.
563 *
564 * Note that is of the upmost importance that the GPU is idle and
565 * all stray writes are flushed *before* we dismantle the backing
566 * storage for the pinned objects.
567 *
568 * However, since we are uncertain that reseting the GPU on older
569 * machines is a good idea, we don't - just in case it leaves the
570 * machine in an unusable condition.
571 */
572 if (HAS_HW_CONTEXTS(dev)) {
573 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
574 WARN_ON(reset && reset != -ENODEV);
575 }
576
577 mutex_lock(&dev->struct_mutex);
578 i915_gem_reset(dev);
579 i915_gem_cleanup_engines(dev);
580 i915_gem_context_fini(dev);
581 mutex_unlock(&dev->struct_mutex);
582
583 WARN_ON(!list_empty(&to_i915(dev)->context_list));
584}
585
586static int i915_load_modeset_init(struct drm_device *dev)
587{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100588 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300589 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100590 int ret;
591
592 if (i915_inject_load_failure())
593 return -ENODEV;
594
595 ret = intel_bios_init(dev_priv);
596 if (ret)
597 DRM_INFO("failed to find VBIOS tables\n");
598
599 /* If we have > 1 VGA cards, then we need to arbitrate access
600 * to the common VGA resources.
601 *
602 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
603 * then we do not take part in VGA arbitration and the
604 * vga_client_register() fails with -ENODEV.
605 */
David Weinehall52a05c32016-08-22 13:32:44 +0300606 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100607 if (ret && ret != -ENODEV)
608 goto out;
609
610 intel_register_dsm_handler();
611
David Weinehall52a05c32016-08-22 13:32:44 +0300612 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100613 if (ret)
614 goto cleanup_vga_client;
615
616 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
617 intel_update_rawclk(dev_priv);
618
619 intel_power_domains_init_hw(dev_priv, false);
620
621 intel_csr_ucode_init(dev_priv);
622
623 ret = intel_irq_install(dev_priv);
624 if (ret)
625 goto cleanup_csr;
626
627 intel_setup_gmbus(dev);
628
629 /* Important: The output setup functions called by modeset_init need
630 * working irqs for e.g. gmbus and dp aux transfers. */
631 intel_modeset_init(dev);
632
633 intel_guc_init(dev);
634
635 ret = i915_gem_init(dev);
636 if (ret)
637 goto cleanup_irq;
638
639 intel_modeset_gem_init(dev);
640
641 if (INTEL_INFO(dev)->num_pipes == 0)
642 return 0;
643
644 ret = intel_fbdev_init(dev);
645 if (ret)
646 goto cleanup_gem;
647
648 /* Only enable hotplug handling once the fbdev is fully set up. */
649 intel_hpd_init(dev_priv);
650
651 drm_kms_helper_poll_init(dev);
652
653 return 0;
654
655cleanup_gem:
656 i915_gem_fini(dev);
657cleanup_irq:
658 intel_guc_fini(dev);
659 drm_irq_uninstall(dev);
660 intel_teardown_gmbus(dev);
661cleanup_csr:
662 intel_csr_ucode_fini(dev_priv);
663 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300664 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100665cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300666 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100667out:
668 return ret;
669}
670
671#if IS_ENABLED(CONFIG_FB)
672static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
673{
674 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100675 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100676 struct i915_ggtt *ggtt = &dev_priv->ggtt;
677 bool primary;
678 int ret;
679
680 ap = alloc_apertures(1);
681 if (!ap)
682 return -ENOMEM;
683
684 ap->ranges[0].base = ggtt->mappable_base;
685 ap->ranges[0].size = ggtt->mappable_end;
686
687 primary =
688 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
689
Daniel Vetter44adece2016-08-10 18:52:34 +0200690 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
692 kfree(ap);
693
694 return ret;
695}
696#else
697static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
698{
699 return 0;
700}
701#endif
702
703#if !defined(CONFIG_VGA_CONSOLE)
704static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
705{
706 return 0;
707}
708#elif !defined(CONFIG_DUMMY_CONSOLE)
709static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
710{
711 return -ENODEV;
712}
713#else
714static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
715{
716 int ret = 0;
717
718 DRM_INFO("Replacing VGA console driver\n");
719
720 console_lock();
721 if (con_is_bound(&vga_con))
722 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
723 if (ret == 0) {
724 ret = do_unregister_con_driver(&vga_con);
725
726 /* Ignore "already unregistered". */
727 if (ret == -ENODEV)
728 ret = 0;
729 }
730 console_unlock();
731
732 return ret;
733}
734#endif
735
Chris Wilson0673ad42016-06-24 14:00:22 +0100736static void intel_init_dpio(struct drm_i915_private *dev_priv)
737{
738 /*
739 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
740 * CHV x1 PHY (DP/HDMI D)
741 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
742 */
743 if (IS_CHERRYVIEW(dev_priv)) {
744 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
745 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
746 } else if (IS_VALLEYVIEW(dev_priv)) {
747 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
748 }
749}
750
751static int i915_workqueues_init(struct drm_i915_private *dev_priv)
752{
753 /*
754 * The i915 workqueue is primarily used for batched retirement of
755 * requests (and thus managing bo) once the task has been completed
756 * by the GPU. i915_gem_retire_requests() is called directly when we
757 * need high-priority retirement, such as waiting for an explicit
758 * bo.
759 *
760 * It is also used for periodic low-priority events, such as
761 * idle-timers and recording error state.
762 *
763 * All tasks on the workqueue are expected to acquire the dev mutex
764 * so there is no point in running more than one instance of the
765 * workqueue at any time. Use an ordered one.
766 */
767 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
768 if (dev_priv->wq == NULL)
769 goto out_err;
770
771 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
772 if (dev_priv->hotplug.dp_wq == NULL)
773 goto out_free_wq;
774
Chris Wilson0673ad42016-06-24 14:00:22 +0100775 return 0;
776
Chris Wilson0673ad42016-06-24 14:00:22 +0100777out_free_wq:
778 destroy_workqueue(dev_priv->wq);
779out_err:
780 DRM_ERROR("Failed to allocate workqueues.\n");
781
782 return -ENOMEM;
783}
784
785static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
786{
Chris Wilson0673ad42016-06-24 14:00:22 +0100787 destroy_workqueue(dev_priv->hotplug.dp_wq);
788 destroy_workqueue(dev_priv->wq);
789}
790
791/**
792 * i915_driver_init_early - setup state not requiring device access
793 * @dev_priv: device private
794 *
795 * Initialize everything that is a "SW-only" state, that is state not
796 * requiring accessing the device or exposing the driver via kernel internal
797 * or userspace interfaces. Example steps belonging here: lock initialization,
798 * system memory allocation, setting up device specific attributes and
799 * function hooks not requiring accessing the device.
800 */
801static int i915_driver_init_early(struct drm_i915_private *dev_priv,
802 const struct pci_device_id *ent)
803{
804 const struct intel_device_info *match_info =
805 (struct intel_device_info *)ent->driver_data;
806 struct intel_device_info *device_info;
807 int ret = 0;
808
809 if (i915_inject_load_failure())
810 return -ENODEV;
811
812 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100813 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100814 memcpy(device_info, match_info, sizeof(*device_info));
815 device_info->device_id = dev_priv->drm.pdev->device;
816
817 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
818 device_info->gen_mask = BIT(device_info->gen - 1);
819
820 spin_lock_init(&dev_priv->irq_lock);
821 spin_lock_init(&dev_priv->gpu_error.lock);
822 mutex_init(&dev_priv->backlight_lock);
823 spin_lock_init(&dev_priv->uncore.lock);
824 spin_lock_init(&dev_priv->mm.object_stat_lock);
825 spin_lock_init(&dev_priv->mmio_flip_lock);
826 mutex_init(&dev_priv->sb_lock);
827 mutex_init(&dev_priv->modeset_restore_lock);
828 mutex_init(&dev_priv->av_mutex);
829 mutex_init(&dev_priv->wm.wm_mutex);
830 mutex_init(&dev_priv->pps_mutex);
831
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100832 i915_memcpy_init_early(dev_priv);
833
Chris Wilson0673ad42016-06-24 14:00:22 +0100834 ret = i915_workqueues_init(dev_priv);
835 if (ret < 0)
836 return ret;
837
838 ret = intel_gvt_init(dev_priv);
839 if (ret < 0)
840 goto err_workqueues;
841
842 /* This must be called before any calls to HAS_PCH_* */
843 intel_detect_pch(&dev_priv->drm);
844
845 intel_pm_setup(&dev_priv->drm);
846 intel_init_dpio(dev_priv);
847 intel_power_domains_init(dev_priv);
848 intel_irq_init(dev_priv);
849 intel_init_display_hooks(dev_priv);
850 intel_init_clock_gating_hooks(dev_priv);
851 intel_init_audio_hooks(dev_priv);
852 i915_gem_load_init(&dev_priv->drm);
853
854 intel_display_crc_init(&dev_priv->drm);
855
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100856 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100857
858 /* Not all pre-production machines fall into this category, only the
859 * very first ones. Almost everything should work, except for maybe
860 * suspend/resume. And we don't implement workarounds that affect only
861 * pre-production machines. */
862 if (IS_HSW_EARLY_SDV(dev_priv))
863 DRM_INFO("This is an early pre-production Haswell machine. "
864 "It may not be fully functional.\n");
865
866 return 0;
867
868err_workqueues:
869 i915_workqueues_cleanup(dev_priv);
870 return ret;
871}
872
873/**
874 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
875 * @dev_priv: device private
876 */
877static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
878{
Chris Wilson91c8a322016-07-05 10:40:23 +0100879 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100880 i915_workqueues_cleanup(dev_priv);
881}
882
883static int i915_mmio_setup(struct drm_device *dev)
884{
885 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300886 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 int mmio_bar;
888 int mmio_size;
889
890 mmio_bar = IS_GEN2(dev) ? 1 : 0;
891 /*
892 * Before gen4, the registers and the GTT are behind different BARs.
893 * However, from gen4 onwards, the registers and the GTT are shared
894 * in the same BAR, so we want to restrict this ioremap from
895 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
896 * the register BAR remains the same size for all the earlier
897 * generations up to Ironlake.
898 */
899 if (INTEL_INFO(dev)->gen < 5)
900 mmio_size = 512 * 1024;
901 else
902 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300903 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 if (dev_priv->regs == NULL) {
905 DRM_ERROR("failed to map registers\n");
906
907 return -EIO;
908 }
909
910 /* Try to make sure MCHBAR is enabled before poking at it */
911 intel_setup_mchbar(dev);
912
913 return 0;
914}
915
916static void i915_mmio_cleanup(struct drm_device *dev)
917{
918 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300919 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100920
921 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300922 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923}
924
925/**
926 * i915_driver_init_mmio - setup device MMIO
927 * @dev_priv: device private
928 *
929 * Setup minimal device state necessary for MMIO accesses later in the
930 * initialization sequence. The setup here should avoid any other device-wide
931 * side effects or exposing the driver via kernel internal or user space
932 * interfaces.
933 */
934static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
935{
Chris Wilson91c8a322016-07-05 10:40:23 +0100936 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100937 int ret;
938
939 if (i915_inject_load_failure())
940 return -ENODEV;
941
942 if (i915_get_bridge_dev(dev))
943 return -EIO;
944
945 ret = i915_mmio_setup(dev);
946 if (ret < 0)
947 goto put_bridge;
948
949 intel_uncore_init(dev_priv);
950
951 return 0;
952
953put_bridge:
954 pci_dev_put(dev_priv->bridge_dev);
955
956 return ret;
957}
958
959/**
960 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
961 * @dev_priv: device private
962 */
963static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
964{
Chris Wilson91c8a322016-07-05 10:40:23 +0100965 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100966
967 intel_uncore_fini(dev_priv);
968 i915_mmio_cleanup(dev);
969 pci_dev_put(dev_priv->bridge_dev);
970}
971
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100972static void intel_sanitize_options(struct drm_i915_private *dev_priv)
973{
974 i915.enable_execlists =
975 intel_sanitize_enable_execlists(dev_priv,
976 i915.enable_execlists);
977
978 /*
979 * i915.enable_ppgtt is read-only, so do an early pass to validate the
980 * user's requested state against the hardware/driver capabilities. We
981 * do this now so that we can print out any log messages once rather
982 * than every time we check intel_enable_ppgtt().
983 */
984 i915.enable_ppgtt =
985 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
986 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100987
988 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
989 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100990}
991
Chris Wilson0673ad42016-06-24 14:00:22 +0100992/**
993 * i915_driver_init_hw - setup state requiring device access
994 * @dev_priv: device private
995 *
996 * Setup state that requires accessing the device, but doesn't require
997 * exposing the driver via kernel internal or userspace interfaces.
998 */
999static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1000{
David Weinehall52a05c32016-08-22 13:32:44 +03001001 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson91c8a322016-07-05 10:40:23 +01001002 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 int ret;
1004
1005 if (i915_inject_load_failure())
1006 return -ENODEV;
1007
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001008 intel_device_info_runtime_init(dev_priv);
1009
1010 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001011
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001012 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001013 if (ret)
1014 return ret;
1015
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1017 * otherwise the vga fbdev driver falls over. */
1018 ret = i915_kick_out_firmware_fb(dev_priv);
1019 if (ret) {
1020 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1021 goto out_ggtt;
1022 }
1023
1024 ret = i915_kick_out_vgacon(dev_priv);
1025 if (ret) {
1026 DRM_ERROR("failed to remove conflicting VGA console\n");
1027 goto out_ggtt;
1028 }
1029
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001030 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001031 if (ret)
1032 return ret;
1033
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001034 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001035 if (ret) {
1036 DRM_ERROR("failed to enable GGTT\n");
1037 goto out_ggtt;
1038 }
1039
David Weinehall52a05c32016-08-22 13:32:44 +03001040 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001041
1042 /* overlay on gen2 is broken and can't address above 1G */
1043 if (IS_GEN2(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001044 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001045 if (ret) {
1046 DRM_ERROR("failed to set DMA mask\n");
1047
1048 goto out_ggtt;
1049 }
1050 }
1051
Chris Wilson0673ad42016-06-24 14:00:22 +01001052 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1053 * using 32bit addressing, overwriting memory if HWS is located
1054 * above 4GB.
1055 *
1056 * The documentation also mentions an issue with undefined
1057 * behaviour if any general state is accessed within a page above 4GB,
1058 * which also needs to be handled carefully.
1059 */
1060 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001061 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001062
1063 if (ret) {
1064 DRM_ERROR("failed to set DMA mask\n");
1065
1066 goto out_ggtt;
1067 }
1068 }
1069
Chris Wilson0673ad42016-06-24 14:00:22 +01001070 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1071 PM_QOS_DEFAULT_VALUE);
1072
1073 intel_uncore_sanitize(dev_priv);
1074
1075 intel_opregion_setup(dev_priv);
1076
1077 i915_gem_load_init_fences(dev_priv);
1078
1079 /* On the 945G/GM, the chipset reports the MSI capability on the
1080 * integrated graphics even though the support isn't actually there
1081 * according to the published specs. It doesn't appear to function
1082 * correctly in testing on 945G.
1083 * This may be a side effect of MSI having been made available for PEG
1084 * and the registers being closely associated.
1085 *
1086 * According to chipset errata, on the 965GM, MSI interrupts may
1087 * be lost or delayed, but we use them anyways to avoid
1088 * stuck interrupts on some machines.
1089 */
1090 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001091 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001092 DRM_DEBUG_DRIVER("can't enable MSI");
1093 }
1094
1095 return 0;
1096
1097out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001098 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001099
1100 return ret;
1101}
1102
1103/**
1104 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1105 * @dev_priv: device private
1106 */
1107static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1108{
David Weinehall52a05c32016-08-22 13:32:44 +03001109 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001110
David Weinehall52a05c32016-08-22 13:32:44 +03001111 if (pdev->msi_enabled)
1112 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001113
1114 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001115 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001116}
1117
1118/**
1119 * i915_driver_register - register the driver with the rest of the system
1120 * @dev_priv: device private
1121 *
1122 * Perform any steps necessary to make the driver available via kernel
1123 * internal or userspace interfaces.
1124 */
1125static void i915_driver_register(struct drm_i915_private *dev_priv)
1126{
Chris Wilson91c8a322016-07-05 10:40:23 +01001127 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001128
1129 i915_gem_shrinker_init(dev_priv);
1130
1131 /*
1132 * Notify a valid surface after modesetting,
1133 * when running inside a VM.
1134 */
1135 if (intel_vgpu_active(dev_priv))
1136 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1137
1138 /* Reveal our presence to userspace */
1139 if (drm_dev_register(dev, 0) == 0) {
1140 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001141 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001142 } else
1143 DRM_ERROR("Failed to register driver for userspace access!\n");
1144
1145 if (INTEL_INFO(dev_priv)->num_pipes) {
1146 /* Must be done after probing outputs */
1147 intel_opregion_register(dev_priv);
1148 acpi_video_register();
1149 }
1150
1151 if (IS_GEN5(dev_priv))
1152 intel_gpu_ips_init(dev_priv);
1153
1154 i915_audio_component_init(dev_priv);
1155
1156 /*
1157 * Some ports require correctly set-up hpd registers for detection to
1158 * work properly (leading to ghost connected connector status), e.g. VGA
1159 * on gm45. Hence we can only set up the initial fbdev config after hpd
1160 * irqs are fully enabled. We do it last so that the async config
1161 * cannot run before the connectors are registered.
1162 */
1163 intel_fbdev_initial_config_async(dev);
1164}
1165
1166/**
1167 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1168 * @dev_priv: device private
1169 */
1170static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1171{
1172 i915_audio_component_cleanup(dev_priv);
1173
1174 intel_gpu_ips_teardown();
1175 acpi_video_unregister();
1176 intel_opregion_unregister(dev_priv);
1177
David Weinehall694c2822016-08-22 13:32:43 +03001178 i915_teardown_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001179 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001180 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001181
1182 i915_gem_shrinker_cleanup(dev_priv);
1183}
1184
1185/**
1186 * i915_driver_load - setup chip and create an initial config
1187 * @dev: DRM device
1188 * @flags: startup flags
1189 *
1190 * The driver load routine has to do several things:
1191 * - drive output discovery via intel_modeset_init()
1192 * - initialize the memory manager
1193 * - allocate initial config memory
1194 * - setup the DRM framebuffer with the allocated memory
1195 */
Chris Wilson42f55512016-06-24 14:00:26 +01001196int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001197{
1198 struct drm_i915_private *dev_priv;
1199 int ret;
1200
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001201 if (i915.nuclear_pageflip)
1202 driver.driver_features |= DRIVER_ATOMIC;
1203
Chris Wilson0673ad42016-06-24 14:00:22 +01001204 ret = -ENOMEM;
1205 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1206 if (dev_priv)
1207 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1208 if (ret) {
1209 dev_printk(KERN_ERR, &pdev->dev,
1210 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1211 kfree(dev_priv);
1212 return ret;
1213 }
1214
Chris Wilson0673ad42016-06-24 14:00:22 +01001215 dev_priv->drm.pdev = pdev;
1216 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001217
1218 ret = pci_enable_device(pdev);
1219 if (ret)
1220 goto out_free_priv;
1221
1222 pci_set_drvdata(pdev, &dev_priv->drm);
1223
1224 ret = i915_driver_init_early(dev_priv, ent);
1225 if (ret < 0)
1226 goto out_pci_disable;
1227
1228 intel_runtime_pm_get(dev_priv);
1229
1230 ret = i915_driver_init_mmio(dev_priv);
1231 if (ret < 0)
1232 goto out_runtime_pm_put;
1233
1234 ret = i915_driver_init_hw(dev_priv);
1235 if (ret < 0)
1236 goto out_cleanup_mmio;
1237
1238 /*
1239 * TODO: move the vblank init and parts of modeset init steps into one
1240 * of the i915_driver_init_/i915_driver_register functions according
1241 * to the role/effect of the given init step.
1242 */
1243 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001244 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001245 INTEL_INFO(dev_priv)->num_pipes);
1246 if (ret)
1247 goto out_cleanup_hw;
1248 }
1249
Chris Wilson91c8a322016-07-05 10:40:23 +01001250 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001251 if (ret < 0)
1252 goto out_cleanup_vblank;
1253
1254 i915_driver_register(dev_priv);
1255
1256 intel_runtime_pm_enable(dev_priv);
1257
1258 intel_runtime_pm_put(dev_priv);
1259
1260 return 0;
1261
1262out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001263 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001264out_cleanup_hw:
1265 i915_driver_cleanup_hw(dev_priv);
1266out_cleanup_mmio:
1267 i915_driver_cleanup_mmio(dev_priv);
1268out_runtime_pm_put:
1269 intel_runtime_pm_put(dev_priv);
1270 i915_driver_cleanup_early(dev_priv);
1271out_pci_disable:
1272 pci_disable_device(pdev);
1273out_free_priv:
1274 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1275 drm_dev_unref(&dev_priv->drm);
1276 return ret;
1277}
1278
Chris Wilson42f55512016-06-24 14:00:26 +01001279void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001280{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001281 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001282 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001283
1284 intel_fbdev_fini(dev);
1285
Chris Wilson42f55512016-06-24 14:00:26 +01001286 if (i915_gem_suspend(dev))
1287 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001288
1289 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1290
1291 i915_driver_unregister(dev_priv);
1292
1293 drm_vblank_cleanup(dev);
1294
1295 intel_modeset_cleanup(dev);
1296
1297 /*
1298 * free the memory space allocated for the child device
1299 * config parsed from VBT
1300 */
1301 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1302 kfree(dev_priv->vbt.child_dev);
1303 dev_priv->vbt.child_dev = NULL;
1304 dev_priv->vbt.child_dev_num = 0;
1305 }
1306 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1307 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1308 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1309 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1310
David Weinehall52a05c32016-08-22 13:32:44 +03001311 vga_switcheroo_unregister_client(pdev);
1312 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001313
1314 intel_csr_ucode_fini(dev_priv);
1315
1316 /* Free error state after interrupts are fully disabled. */
1317 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1318 i915_destroy_error_state(dev);
1319
1320 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001321 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001322
1323 intel_guc_fini(dev);
1324 i915_gem_fini(dev);
1325 intel_fbc_cleanup_cfb(dev_priv);
1326
1327 intel_power_domains_fini(dev_priv);
1328
1329 i915_driver_cleanup_hw(dev_priv);
1330 i915_driver_cleanup_mmio(dev_priv);
1331
1332 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1333
1334 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001335}
1336
1337static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1338{
1339 int ret;
1340
1341 ret = i915_gem_open(dev, file);
1342 if (ret)
1343 return ret;
1344
1345 return 0;
1346}
1347
1348/**
1349 * i915_driver_lastclose - clean up after all DRM clients have exited
1350 * @dev: DRM device
1351 *
1352 * Take care of cleaning up after all DRM clients have exited. In the
1353 * mode setting case, we want to restore the kernel's initial mode (just
1354 * in case the last client left us in a bad state).
1355 *
1356 * Additionally, in the non-mode setting case, we'll tear down the GTT
1357 * and DMA structures, since the kernel won't be using them, and clea
1358 * up any GEM state.
1359 */
1360static void i915_driver_lastclose(struct drm_device *dev)
1361{
1362 intel_fbdev_restore_mode(dev);
1363 vga_switcheroo_process_delayed_switch();
1364}
1365
1366static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1367{
1368 mutex_lock(&dev->struct_mutex);
1369 i915_gem_context_close(dev, file);
1370 i915_gem_release(dev, file);
1371 mutex_unlock(&dev->struct_mutex);
1372}
1373
1374static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1375{
1376 struct drm_i915_file_private *file_priv = file->driver_priv;
1377
1378 kfree(file_priv);
1379}
1380
Imre Deak07f9cd02014-08-18 14:42:45 +03001381static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1382{
Chris Wilson91c8a322016-07-05 10:40:23 +01001383 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001384 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001385
1386 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001387 for_each_intel_encoder(dev, encoder)
1388 if (encoder->suspend)
1389 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001390 drm_modeset_unlock_all(dev);
1391}
1392
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001393static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1394 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001395static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301396
Imre Deakbc872292015-11-18 17:32:30 +02001397static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1398{
1399#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1400 if (acpi_target_system_state() < ACPI_STATE_S3)
1401 return true;
1402#endif
1403 return false;
1404}
Sagar Kambleebc32822014-08-13 23:07:05 +05301405
Imre Deak5e365c32014-10-23 19:23:25 +03001406static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001407{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001408 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001409 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001410 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001411 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001412
Zhang Ruib8efb172013-02-05 15:41:53 +08001413 /* ignore lid events during suspend */
1414 mutex_lock(&dev_priv->modeset_restore_lock);
1415 dev_priv->modeset_restore = MODESET_SUSPENDED;
1416 mutex_unlock(&dev_priv->modeset_restore_lock);
1417
Imre Deak1f814da2015-12-16 02:52:19 +02001418 disable_rpm_wakeref_asserts(dev_priv);
1419
Paulo Zanonic67a4702013-08-19 13:18:09 -03001420 /* We do a lot of poking in a lot of registers, make sure they work
1421 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001422 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001423
Dave Airlie5bcf7192010-12-07 09:20:40 +10001424 drm_kms_helper_poll_disable(dev);
1425
David Weinehall52a05c32016-08-22 13:32:44 +03001426 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001427
Daniel Vetterd5818932015-02-23 12:03:26 +01001428 error = i915_gem_suspend(dev);
1429 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001430 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001431 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001432 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001433 }
1434
Alex Daia1c41992015-09-30 09:46:37 -07001435 intel_guc_suspend(dev);
1436
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001437 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001438
1439 intel_dp_mst_suspend(dev);
1440
1441 intel_runtime_pm_disable_interrupts(dev_priv);
1442 intel_hpd_cancel_work(dev_priv);
1443
1444 intel_suspend_encoders(dev_priv);
1445
1446 intel_suspend_hw(dev);
1447
Ben Widawsky828c7902013-10-16 09:21:30 -07001448 i915_gem_suspend_gtt_mappings(dev);
1449
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001450 i915_save_state(dev);
1451
Imre Deakbc872292015-11-18 17:32:30 +02001452 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001453 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001454
Chris Wilsondc979972016-05-10 14:10:04 +01001455 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001456 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001457
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001458 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001459
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001460 dev_priv->suspend_count++;
1461
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -07001462 intel_display_set_init_power(dev_priv, false);
1463
Imre Deakf74ed082016-04-18 14:48:21 +03001464 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001465
Imre Deak1f814da2015-12-16 02:52:19 +02001466out:
1467 enable_rpm_wakeref_asserts(dev_priv);
1468
1469 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001470}
1471
David Weinehallc49d13e2016-08-22 13:32:42 +03001472static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001473{
David Weinehallc49d13e2016-08-22 13:32:42 +03001474 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001475 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001476 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001477 int ret;
1478
Imre Deak1f814da2015-12-16 02:52:19 +02001479 disable_rpm_wakeref_asserts(dev_priv);
1480
Imre Deaka7c81252016-04-01 16:02:38 +03001481 fw_csr = !IS_BROXTON(dev_priv) &&
1482 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001483 /*
1484 * In case of firmware assisted context save/restore don't manually
1485 * deinit the power domains. This also means the CSR/DMC firmware will
1486 * stay active, it will power down any HW resources as required and
1487 * also enable deeper system power states that would be blocked if the
1488 * firmware was inactive.
1489 */
1490 if (!fw_csr)
1491 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001492
Imre Deak507e1262016-04-20 20:27:54 +03001493 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001494 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001495 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001496 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001497 hsw_enable_pc8(dev_priv);
1498 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1499 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001500
1501 if (ret) {
1502 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001503 if (!fw_csr)
1504 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001505
Imre Deak1f814da2015-12-16 02:52:19 +02001506 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001507 }
1508
David Weinehall52a05c32016-08-22 13:32:44 +03001509 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001510 /*
Imre Deak54875572015-06-30 17:06:47 +03001511 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001512 * the device even though it's already in D3 and hang the machine. So
1513 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001514 * power down the device properly. The issue was seen on multiple old
1515 * GENs with different BIOS vendors, so having an explicit blacklist
1516 * is inpractical; apply the workaround on everything pre GEN6. The
1517 * platforms where the issue was seen:
1518 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1519 * Fujitsu FSC S7110
1520 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001521 */
Imre Deak54875572015-06-30 17:06:47 +03001522 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001523 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001524
Imre Deakbc872292015-11-18 17:32:30 +02001525 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1526
Imre Deak1f814da2015-12-16 02:52:19 +02001527out:
1528 enable_rpm_wakeref_asserts(dev_priv);
1529
1530 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001531}
1532
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001533int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001534{
1535 int error;
1536
Chris Wilsonded8b072016-07-05 10:40:22 +01001537 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001538 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001539 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001540 return -ENODEV;
1541 }
1542
Imre Deak0b14cbd2014-09-10 18:16:55 +03001543 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1544 state.event != PM_EVENT_FREEZE))
1545 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001546
1547 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1548 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001549
Imre Deak5e365c32014-10-23 19:23:25 +03001550 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001551 if (error)
1552 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001553
Imre Deakab3be732015-03-02 13:04:41 +02001554 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001555}
1556
Imre Deak5e365c32014-10-23 19:23:25 +03001557static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001558{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001559 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001560 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001561
Imre Deak1f814da2015-12-16 02:52:19 +02001562 disable_rpm_wakeref_asserts(dev_priv);
1563
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001564 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001565 if (ret)
1566 DRM_ERROR("failed to re-enable GGTT\n");
1567
Imre Deakf74ed082016-04-18 14:48:21 +03001568 intel_csr_ucode_resume(dev_priv);
1569
Chris Wilson5ab57c72016-07-15 14:56:20 +01001570 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001571
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001572 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001573 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001574 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001575
Daniel Vetterd5818932015-02-23 12:03:26 +01001576 intel_init_pch_refclk(dev);
1577 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001578
Peter Antoine364aece2015-05-11 08:50:45 +01001579 /*
1580 * Interrupts have to be enabled before any batches are run. If not the
1581 * GPU will hang. i915_gem_init_hw() will initiate batches to
1582 * update/restore the context.
1583 *
1584 * Modeset enabling in intel_modeset_init_hw() also needs working
1585 * interrupts.
1586 */
1587 intel_runtime_pm_enable_interrupts(dev_priv);
1588
Daniel Vetterd5818932015-02-23 12:03:26 +01001589 mutex_lock(&dev->struct_mutex);
1590 if (i915_gem_init_hw(dev)) {
1591 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson338d0ee2016-07-02 15:35:58 +01001592 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001593 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001594 mutex_unlock(&dev->struct_mutex);
1595
Alex Daia1c41992015-09-30 09:46:37 -07001596 intel_guc_resume(dev);
1597
Daniel Vetterd5818932015-02-23 12:03:26 +01001598 intel_modeset_init_hw(dev);
1599
1600 spin_lock_irq(&dev_priv->irq_lock);
1601 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001602 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001603 spin_unlock_irq(&dev_priv->irq_lock);
1604
Daniel Vetterd5818932015-02-23 12:03:26 +01001605 intel_dp_mst_resume(dev);
1606
Lyudea16b7652016-03-11 10:57:01 -05001607 intel_display_resume(dev);
1608
Daniel Vetterd5818932015-02-23 12:03:26 +01001609 /*
1610 * ... but also need to make sure that hotplug processing
1611 * doesn't cause havoc. Like in the driver load code we don't
1612 * bother with the tiny race here where we might loose hotplug
1613 * notifications.
1614 * */
1615 intel_hpd_init(dev_priv);
1616 /* Config may have changed between suspend and resume */
1617 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001618
Chris Wilson03d92e42016-05-23 15:08:10 +01001619 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001620
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001621 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001622
Zhang Ruib8efb172013-02-05 15:41:53 +08001623 mutex_lock(&dev_priv->modeset_restore_lock);
1624 dev_priv->modeset_restore = MODESET_DONE;
1625 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001626
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001627 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001628
Chris Wilson54b4f682016-07-21 21:16:19 +01001629 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001630 drm_kms_helper_poll_enable(dev);
1631
Imre Deak1f814da2015-12-16 02:52:19 +02001632 enable_rpm_wakeref_asserts(dev_priv);
1633
Chris Wilson074c6ad2014-04-09 09:19:43 +01001634 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001635}
1636
Imre Deak5e365c32014-10-23 19:23:25 +03001637static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001639 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001640 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001641 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001642
Imre Deak76c4b252014-04-01 19:55:22 +03001643 /*
1644 * We have a resume ordering issue with the snd-hda driver also
1645 * requiring our device to be power up. Due to the lack of a
1646 * parent/child relationship we currently solve this with an early
1647 * resume hook.
1648 *
1649 * FIXME: This should be solved with a special hdmi sink device or
1650 * similar so that power domains can be employed.
1651 */
Imre Deak44410cd2016-04-18 14:45:54 +03001652
1653 /*
1654 * Note that we need to set the power state explicitly, since we
1655 * powered off the device during freeze and the PCI core won't power
1656 * it back up for us during thaw. Powering off the device during
1657 * freeze is not a hard requirement though, and during the
1658 * suspend/resume phases the PCI core makes sure we get here with the
1659 * device powered on. So in case we change our freeze logic and keep
1660 * the device powered we can also remove the following set power state
1661 * call.
1662 */
David Weinehall52a05c32016-08-22 13:32:44 +03001663 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001664 if (ret) {
1665 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1666 goto out;
1667 }
1668
1669 /*
1670 * Note that pci_enable_device() first enables any parent bridge
1671 * device and only then sets the power state for this device. The
1672 * bridge enabling is a nop though, since bridge devices are resumed
1673 * first. The order of enabling power and enabling the device is
1674 * imposed by the PCI core as described above, so here we preserve the
1675 * same order for the freeze/thaw phases.
1676 *
1677 * TODO: eventually we should remove pci_disable_device() /
1678 * pci_enable_enable_device() from suspend/resume. Due to how they
1679 * depend on the device enable refcount we can't anyway depend on them
1680 * disabling/enabling the device.
1681 */
David Weinehall52a05c32016-08-22 13:32:44 +03001682 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001683 ret = -EIO;
1684 goto out;
1685 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001686
David Weinehall52a05c32016-08-22 13:32:44 +03001687 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001688
Imre Deak1f814da2015-12-16 02:52:19 +02001689 disable_rpm_wakeref_asserts(dev_priv);
1690
Wayne Boyer666a4532015-12-09 12:29:35 -08001691 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001692 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001693 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001694 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1695 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001696
Chris Wilsondc979972016-05-10 14:10:04 +01001697 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001698
Chris Wilsondc979972016-05-10 14:10:04 +01001699 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001700 if (!dev_priv->suspended_to_idle)
1701 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001702 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001703 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001704 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001705 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001706
Chris Wilsondc979972016-05-10 14:10:04 +01001707 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001708
Imre Deaka7c81252016-04-01 16:02:38 +03001709 if (IS_BROXTON(dev_priv) ||
1710 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001711 intel_power_domains_init_hw(dev_priv, true);
1712
Imre Deak6e35e8a2016-04-18 10:04:19 +03001713 enable_rpm_wakeref_asserts(dev_priv);
1714
Imre Deakbc872292015-11-18 17:32:30 +02001715out:
1716 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001717
1718 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001719}
1720
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001721int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001722{
Imre Deak50a00722014-10-23 19:23:17 +03001723 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001724
Imre Deak097dd832014-10-23 19:23:19 +03001725 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1726 return 0;
1727
Imre Deak5e365c32014-10-23 19:23:25 +03001728 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001729 if (ret)
1730 return ret;
1731
Imre Deak5a175142014-10-23 19:23:18 +03001732 return i915_drm_resume(dev);
1733}
1734
Ben Gamari11ed50e2009-09-14 17:48:45 -04001735/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001736 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001737 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001738 *
1739 * Reset the chip. Useful if a hang is detected. Returns zero on successful
1740 * reset or otherwise an error code.
1741 *
1742 * Procedure is fairly simple:
1743 * - reset the chip using the reset reg
1744 * - re-init context state
1745 * - re-init hardware status page
1746 * - re-init ring buffer
1747 * - re-init interrupt state
1748 * - re-init display
1749 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001750int i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001751{
Chris Wilson91c8a322016-07-05 10:40:23 +01001752 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001753 struct i915_gpu_error *error = &dev_priv->gpu_error;
1754 unsigned reset_counter;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001755 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001756
Daniel Vetterd54a02c2012-07-04 22:18:39 +02001757 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001758
Chris Wilsond98c52c2016-04-13 17:35:05 +01001759 /* Clear any previous failed attempts at recovery. Time to try again. */
1760 atomic_andnot(I915_WEDGED, &error->reset_counter);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001761
Chris Wilsond98c52c2016-04-13 17:35:05 +01001762 /* Clear the reset-in-progress flag and increment the reset epoch. */
1763 reset_counter = atomic_inc_return(&error->reset_counter);
1764 if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
1765 ret = -EIO;
1766 goto error;
1767 }
1768
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001769 pr_notice("drm/i915: Resetting chip after gpu hang\n");
1770
Chris Wilsond98c52c2016-04-13 17:35:05 +01001771 i915_gem_reset(dev);
Chris Wilson2e7c8ee2013-05-28 10:38:44 +01001772
Chris Wilsondc979972016-05-10 14:10:04 +01001773 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001774 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001775 if (ret != -ENODEV)
1776 DRM_ERROR("Failed to reset chip: %i\n", ret);
1777 else
1778 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001779 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001780 }
1781
Ville Syrjälä1362b772014-11-26 17:07:29 +02001782 intel_overlay_reset(dev_priv);
1783
Ben Gamari11ed50e2009-09-14 17:48:45 -04001784 /* Ok, now get things going again... */
1785
1786 /*
1787 * Everything depends on having the GTT running, so we need to start
1788 * there. Fortunately we don't need to do this unless we reset the
1789 * chip at a PCI level.
1790 *
1791 * Next we need to restore the context, but we don't use those
1792 * yet either...
1793 *
1794 * Ring buffer needs to be re-initialized in the KMS case, or if X
1795 * was running at the time of the reset (i.e. we weren't VT
1796 * switched away).
1797 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001798 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001799 if (ret) {
1800 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001801 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001802 }
1803
Chris Wilsond98c52c2016-04-13 17:35:05 +01001804 mutex_unlock(&dev->struct_mutex);
1805
Daniel Vetter33d30a92015-02-23 12:03:27 +01001806 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +01001807 * rps/rc6 re-init is necessary to restore state lost after the
1808 * reset and the re-install of gt irqs. Skip for ironlake per
1809 * previous concerns that it doesn't respond well to some forms
1810 * of re-init after reset.
1811 */
Chris Wilson54b4f682016-07-21 21:16:19 +01001812 intel_autoenable_gt_powersave(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001813
Ben Gamari11ed50e2009-09-14 17:48:45 -04001814 return 0;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001815
1816error:
1817 atomic_or(I915_WEDGED, &error->reset_counter);
1818 mutex_unlock(&dev->struct_mutex);
1819 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001820}
1821
David Weinehallc49d13e2016-08-22 13:32:42 +03001822static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001823{
David Weinehallc49d13e2016-08-22 13:32:42 +03001824 struct pci_dev *pdev = to_pci_dev(kdev);
1825 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001826
David Weinehallc49d13e2016-08-22 13:32:42 +03001827 if (!dev) {
1828 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001829 return -ENODEV;
1830 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001831
David Weinehallc49d13e2016-08-22 13:32:42 +03001832 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001833 return 0;
1834
David Weinehallc49d13e2016-08-22 13:32:42 +03001835 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001836}
1837
David Weinehallc49d13e2016-08-22 13:32:42 +03001838static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001839{
David Weinehallc49d13e2016-08-22 13:32:42 +03001840 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001841
1842 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001843 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001844 * requiring our device to be power up. Due to the lack of a
1845 * parent/child relationship we currently solve this with an late
1846 * suspend hook.
1847 *
1848 * FIXME: This should be solved with a special hdmi sink device or
1849 * similar so that power domains can be employed.
1850 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001851 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001852 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001853
David Weinehallc49d13e2016-08-22 13:32:42 +03001854 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001855}
1856
David Weinehallc49d13e2016-08-22 13:32:42 +03001857static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001858{
David Weinehallc49d13e2016-08-22 13:32:42 +03001859 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001860
David Weinehallc49d13e2016-08-22 13:32:42 +03001861 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001862 return 0;
1863
David Weinehallc49d13e2016-08-22 13:32:42 +03001864 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001865}
1866
David Weinehallc49d13e2016-08-22 13:32:42 +03001867static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001868{
David Weinehallc49d13e2016-08-22 13:32:42 +03001869 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001870
David Weinehallc49d13e2016-08-22 13:32:42 +03001871 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001872 return 0;
1873
David Weinehallc49d13e2016-08-22 13:32:42 +03001874 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001875}
1876
David Weinehallc49d13e2016-08-22 13:32:42 +03001877static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001878{
David Weinehallc49d13e2016-08-22 13:32:42 +03001879 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001880
David Weinehallc49d13e2016-08-22 13:32:42 +03001881 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001882 return 0;
1883
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001885}
1886
Chris Wilson1f19ac22016-05-14 07:26:32 +01001887/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001888static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001889{
David Weinehallc49d13e2016-08-22 13:32:42 +03001890 return i915_pm_suspend(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001891}
1892
David Weinehallc49d13e2016-08-22 13:32:42 +03001893static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001894{
Chris Wilson461fb992016-05-14 07:26:33 +01001895 int ret;
1896
David Weinehallc49d13e2016-08-22 13:32:42 +03001897 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001898 if (ret)
1899 return ret;
1900
David Weinehallc49d13e2016-08-22 13:32:42 +03001901 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001902 if (ret)
1903 return ret;
1904
1905 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001906}
1907
1908/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001909static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001910{
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001912}
1913
David Weinehallc49d13e2016-08-22 13:32:42 +03001914static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001915{
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001917}
1918
1919/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001920static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001921{
David Weinehallc49d13e2016-08-22 13:32:42 +03001922 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001923}
1924
David Weinehallc49d13e2016-08-22 13:32:42 +03001925static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001926{
David Weinehallc49d13e2016-08-22 13:32:42 +03001927 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001928}
1929
Imre Deakddeea5b2014-05-05 15:19:56 +03001930/*
1931 * Save all Gunit registers that may be lost after a D3 and a subsequent
1932 * S0i[R123] transition. The list of registers needing a save/restore is
1933 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1934 * registers in the following way:
1935 * - Driver: saved/restored by the driver
1936 * - Punit : saved/restored by the Punit firmware
1937 * - No, w/o marking: no need to save/restore, since the register is R/O or
1938 * used internally by the HW in a way that doesn't depend
1939 * keeping the content across a suspend/resume.
1940 * - Debug : used for debugging
1941 *
1942 * We save/restore all registers marked with 'Driver', with the following
1943 * exceptions:
1944 * - Registers out of use, including also registers marked with 'Debug'.
1945 * These have no effect on the driver's operation, so we don't save/restore
1946 * them to reduce the overhead.
1947 * - Registers that are fully setup by an initialization function called from
1948 * the resume path. For example many clock gating and RPS/RC6 registers.
1949 * - Registers that provide the right functionality with their reset defaults.
1950 *
1951 * TODO: Except for registers that based on the above 3 criteria can be safely
1952 * ignored, we save/restore all others, practically treating the HW context as
1953 * a black-box for the driver. Further investigation is needed to reduce the
1954 * saved/restored registers even further, by following the same 3 criteria.
1955 */
1956static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1957{
1958 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1959 int i;
1960
1961 /* GAM 0x4000-0x4770 */
1962 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1963 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1964 s->arb_mode = I915_READ(ARB_MODE);
1965 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1966 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1967
1968 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001969 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001970
1971 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001972 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001973
1974 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1975 s->ecochk = I915_READ(GAM_ECOCHK);
1976 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1977 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1978
1979 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1980
1981 /* MBC 0x9024-0x91D0, 0x8500 */
1982 s->g3dctl = I915_READ(VLV_G3DCTL);
1983 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1984 s->mbctl = I915_READ(GEN6_MBCTL);
1985
1986 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1987 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1988 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1989 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1990 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1991 s->rstctl = I915_READ(GEN6_RSTCTL);
1992 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1993
1994 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1995 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1996 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1997 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1998 s->ecobus = I915_READ(ECOBUS);
1999 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2000 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2001 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2002 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2003 s->rcedata = I915_READ(VLV_RCEDATA);
2004 s->spare2gh = I915_READ(VLV_SPAREG2H);
2005
2006 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2007 s->gt_imr = I915_READ(GTIMR);
2008 s->gt_ier = I915_READ(GTIER);
2009 s->pm_imr = I915_READ(GEN6_PMIMR);
2010 s->pm_ier = I915_READ(GEN6_PMIER);
2011
2012 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002013 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002014
2015 /* GT SA CZ domain, 0x100000-0x138124 */
2016 s->tilectl = I915_READ(TILECTL);
2017 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2018 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2019 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2020 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2021
2022 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2023 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2024 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002025 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002026 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2027
2028 /*
2029 * Not saving any of:
2030 * DFT, 0x9800-0x9EC0
2031 * SARB, 0xB000-0xB1FC
2032 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2033 * PCI CFG
2034 */
2035}
2036
2037static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2038{
2039 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2040 u32 val;
2041 int i;
2042
2043 /* GAM 0x4000-0x4770 */
2044 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2045 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2046 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2047 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2048 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2049
2050 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002051 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002052
2053 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002054 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002055
2056 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2057 I915_WRITE(GAM_ECOCHK, s->ecochk);
2058 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2059 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2060
2061 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2062
2063 /* MBC 0x9024-0x91D0, 0x8500 */
2064 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2065 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2066 I915_WRITE(GEN6_MBCTL, s->mbctl);
2067
2068 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2069 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2070 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2071 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2072 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2073 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2074 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2075
2076 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2077 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2078 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2079 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2080 I915_WRITE(ECOBUS, s->ecobus);
2081 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2082 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2083 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2084 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2085 I915_WRITE(VLV_RCEDATA, s->rcedata);
2086 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2087
2088 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2089 I915_WRITE(GTIMR, s->gt_imr);
2090 I915_WRITE(GTIER, s->gt_ier);
2091 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2092 I915_WRITE(GEN6_PMIER, s->pm_ier);
2093
2094 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002095 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002096
2097 /* GT SA CZ domain, 0x100000-0x138124 */
2098 I915_WRITE(TILECTL, s->tilectl);
2099 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2100 /*
2101 * Preserve the GT allow wake and GFX force clock bit, they are not
2102 * be restored, as they are used to control the s0ix suspend/resume
2103 * sequence by the caller.
2104 */
2105 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2106 val &= VLV_GTLC_ALLOWWAKEREQ;
2107 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2108 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2109
2110 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2111 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2112 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2113 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2114
2115 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2116
2117 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2118 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2119 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002120 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002121 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2122}
2123
Imre Deak650ad972014-04-18 16:35:02 +03002124int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2125{
2126 u32 val;
2127 int err;
2128
Imre Deak650ad972014-04-18 16:35:02 +03002129 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2130 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2131 if (force_on)
2132 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2133 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2134
2135 if (!force_on)
2136 return 0;
2137
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002138 err = intel_wait_for_register(dev_priv,
2139 VLV_GTLC_SURVIVABILITY_REG,
2140 VLV_GFX_CLK_STATUS_BIT,
2141 VLV_GFX_CLK_STATUS_BIT,
2142 20);
Imre Deak650ad972014-04-18 16:35:02 +03002143 if (err)
2144 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2145 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2146
2147 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002148}
2149
Imre Deakddeea5b2014-05-05 15:19:56 +03002150static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2151{
2152 u32 val;
2153 int err = 0;
2154
2155 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2156 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2157 if (allow)
2158 val |= VLV_GTLC_ALLOWWAKEREQ;
2159 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2160 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2161
Chris Wilsonb2736692016-06-30 15:32:47 +01002162 err = intel_wait_for_register(dev_priv,
2163 VLV_GTLC_PW_STATUS,
2164 VLV_GTLC_ALLOWWAKEACK,
2165 allow,
2166 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002167 if (err)
2168 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002169
Imre Deakddeea5b2014-05-05 15:19:56 +03002170 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002171}
2172
2173static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2174 bool wait_for_on)
2175{
2176 u32 mask;
2177 u32 val;
2178 int err;
2179
2180 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2181 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002182 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002183 return 0;
2184
2185 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002186 onoff(wait_for_on),
2187 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002188
2189 /*
2190 * RC6 transitioning can be delayed up to 2 msec (see
2191 * valleyview_enable_rps), use 3 msec for safety.
2192 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002193 err = intel_wait_for_register(dev_priv,
2194 VLV_GTLC_PW_STATUS, mask, val,
2195 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002196 if (err)
2197 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002198 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002199
2200 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002201}
2202
2203static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2204{
2205 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2206 return;
2207
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002208 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002209 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2210}
2211
Sagar Kambleebc32822014-08-13 23:07:05 +05302212static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002213{
2214 u32 mask;
2215 int err;
2216
2217 /*
2218 * Bspec defines the following GT well on flags as debug only, so
2219 * don't treat them as hard failures.
2220 */
2221 (void)vlv_wait_for_gt_wells(dev_priv, false);
2222
2223 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2224 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2225
2226 vlv_check_no_gt_access(dev_priv);
2227
2228 err = vlv_force_gfx_clock(dev_priv, true);
2229 if (err)
2230 goto err1;
2231
2232 err = vlv_allow_gt_wake(dev_priv, false);
2233 if (err)
2234 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302235
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002236 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302237 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002238
2239 err = vlv_force_gfx_clock(dev_priv, false);
2240 if (err)
2241 goto err2;
2242
2243 return 0;
2244
2245err2:
2246 /* For safety always re-enable waking and disable gfx clock forcing */
2247 vlv_allow_gt_wake(dev_priv, true);
2248err1:
2249 vlv_force_gfx_clock(dev_priv, false);
2250
2251 return err;
2252}
2253
Sagar Kamble016970b2014-08-13 23:07:06 +05302254static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2255 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002256{
Chris Wilson91c8a322016-07-05 10:40:23 +01002257 struct drm_device *dev = &dev_priv->drm;
Imre Deakddeea5b2014-05-05 15:19:56 +03002258 int err;
2259 int ret;
2260
2261 /*
2262 * If any of the steps fail just try to continue, that's the best we
2263 * can do at this point. Return the first error code (which will also
2264 * leave RPM permanently disabled).
2265 */
2266 ret = vlv_force_gfx_clock(dev_priv, true);
2267
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002268 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302269 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002270
2271 err = vlv_allow_gt_wake(dev_priv, true);
2272 if (!ret)
2273 ret = err;
2274
2275 err = vlv_force_gfx_clock(dev_priv, false);
2276 if (!ret)
2277 ret = err;
2278
2279 vlv_check_no_gt_access(dev_priv);
2280
Sagar Kamble016970b2014-08-13 23:07:06 +05302281 if (rpm_resume) {
2282 intel_init_clock_gating(dev);
2283 i915_gem_restore_fences(dev);
2284 }
Imre Deakddeea5b2014-05-05 15:19:56 +03002285
2286 return ret;
2287}
2288
David Weinehallc49d13e2016-08-22 13:32:42 +03002289static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002290{
David Weinehallc49d13e2016-08-22 13:32:42 +03002291 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002292 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002293 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002294 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002295
Chris Wilsondc979972016-05-10 14:10:04 +01002296 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002297 return -ENODEV;
2298
Imre Deak604effb2014-08-26 13:26:56 +03002299 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
2300 return -ENODEV;
2301
Paulo Zanoni8a187452013-12-06 20:32:13 -02002302 DRM_DEBUG_KMS("Suspending device\n");
2303
Imre Deak9486db62014-04-22 20:21:07 +03002304 /*
Imre Deakd6102972014-05-07 19:57:49 +03002305 * We could deadlock here in case another thread holding struct_mutex
2306 * calls RPM suspend concurrently, since the RPM suspend will wait
2307 * first for this RPM suspend to finish. In this case the concurrent
2308 * RPM resume will be followed by its RPM suspend counterpart. Still
2309 * for consistency return -EAGAIN, which will reschedule this suspend.
2310 */
2311 if (!mutex_trylock(&dev->struct_mutex)) {
2312 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
2313 /*
2314 * Bump the expiration timestamp, otherwise the suspend won't
2315 * be rescheduled.
2316 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002317 pm_runtime_mark_last_busy(kdev);
Imre Deakd6102972014-05-07 19:57:49 +03002318
2319 return -EAGAIN;
2320 }
Imre Deak1f814da2015-12-16 02:52:19 +02002321
2322 disable_rpm_wakeref_asserts(dev_priv);
2323
Imre Deakd6102972014-05-07 19:57:49 +03002324 /*
2325 * We are safe here against re-faults, since the fault handler takes
2326 * an RPM reference.
2327 */
2328 i915_gem_release_all_mmaps(dev_priv);
2329 mutex_unlock(&dev->struct_mutex);
2330
Alex Daia1c41992015-09-30 09:46:37 -07002331 intel_guc_suspend(dev);
2332
Imre Deak2eb52522014-11-19 15:30:05 +02002333 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002334
Imre Deak507e1262016-04-20 20:27:54 +03002335 ret = 0;
2336 if (IS_BROXTON(dev_priv)) {
2337 bxt_display_core_uninit(dev_priv);
2338 bxt_enable_dc9(dev_priv);
2339 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2340 hsw_enable_pc8(dev_priv);
2341 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2342 ret = vlv_suspend_complete(dev_priv);
2343 }
2344
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002345 if (ret) {
2346 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002347 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002348
Imre Deak1f814da2015-12-16 02:52:19 +02002349 enable_rpm_wakeref_asserts(dev_priv);
2350
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002351 return ret;
2352 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002353
Chris Wilsondc979972016-05-10 14:10:04 +01002354 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002355
2356 enable_rpm_wakeref_asserts(dev_priv);
2357 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002358
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002359 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002360 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2361
Paulo Zanoni8a187452013-12-06 20:32:13 -02002362 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002363
2364 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002365 * FIXME: We really should find a document that references the arguments
2366 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002367 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002368 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002369 /*
2370 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2371 * being detected, and the call we do at intel_runtime_resume()
2372 * won't be able to restore them. Since PCI_D3hot matches the
2373 * actual specification and appears to be working, use it.
2374 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002375 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002376 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002377 /*
2378 * current versions of firmware which depend on this opregion
2379 * notification have repurposed the D1 definition to mean
2380 * "runtime suspended" vs. what you would normally expect (D3)
2381 * to distinguish it from notifications that might be sent via
2382 * the suspend path.
2383 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002384 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002385 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002386
Mika Kuoppala59bad942015-01-16 11:34:40 +02002387 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002388
Lyude19625e82016-06-21 17:03:44 -04002389 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2390 intel_hpd_poll_init(dev_priv);
2391
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002392 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002393 return 0;
2394}
2395
David Weinehallc49d13e2016-08-22 13:32:42 +03002396static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002397{
David Weinehallc49d13e2016-08-22 13:32:42 +03002398 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002399 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002400 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002401 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002402
Imre Deak604effb2014-08-26 13:26:56 +03002403 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
2404 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002405
2406 DRM_DEBUG_KMS("Resuming device\n");
2407
Imre Deak1f814da2015-12-16 02:52:19 +02002408 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2409 disable_rpm_wakeref_asserts(dev_priv);
2410
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002411 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002412 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002413 if (intel_uncore_unclaimed_mmio(dev_priv))
2414 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002415
Alex Daia1c41992015-09-30 09:46:37 -07002416 intel_guc_resume(dev);
2417
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002418 if (IS_GEN6(dev_priv))
2419 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302420
Imre Deak507e1262016-04-20 20:27:54 +03002421 if (IS_BROXTON(dev)) {
2422 bxt_disable_dc9(dev_priv);
2423 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002424 if (dev_priv->csr.dmc_payload &&
2425 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2426 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002427 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002428 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002429 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002430 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002431 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002432
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002433 /*
2434 * No point of rolling back things in case of an error, as the best
2435 * we can do is to hope that things will still work (and disable RPM).
2436 */
Imre Deak92b806d2014-04-14 20:24:39 +03002437 i915_gem_init_swizzling(dev);
Imre Deak92b806d2014-04-14 20:24:39 +03002438
Daniel Vetterb9632912014-09-30 10:56:44 +02002439 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002440
2441 /*
2442 * On VLV/CHV display interrupts are part of the display
2443 * power well, so hpd is reinitialized from there. For
2444 * everyone else do it here.
2445 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002446 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002447 intel_hpd_init(dev_priv);
2448
Imre Deak1f814da2015-12-16 02:52:19 +02002449 enable_rpm_wakeref_asserts(dev_priv);
2450
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002451 if (ret)
2452 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2453 else
2454 DRM_DEBUG_KMS("Device resumed\n");
2455
2456 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002457}
2458
Chris Wilson42f55512016-06-24 14:00:26 +01002459const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002460 /*
2461 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2462 * PMSG_RESUME]
2463 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002464 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002465 .suspend_late = i915_pm_suspend_late,
2466 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002467 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002468
2469 /*
2470 * S4 event handlers
2471 * @freeze, @freeze_late : called (1) before creating the
2472 * hibernation image [PMSG_FREEZE] and
2473 * (2) after rebooting, before restoring
2474 * the image [PMSG_QUIESCE]
2475 * @thaw, @thaw_early : called (1) after creating the hibernation
2476 * image, before writing it [PMSG_THAW]
2477 * and (2) after failing to create or
2478 * restore the image [PMSG_RECOVER]
2479 * @poweroff, @poweroff_late: called after writing the hibernation
2480 * image, before rebooting [PMSG_HIBERNATE]
2481 * @restore, @restore_early : called after rebooting and restoring the
2482 * hibernation image [PMSG_RESTORE]
2483 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002484 .freeze = i915_pm_freeze,
2485 .freeze_late = i915_pm_freeze_late,
2486 .thaw_early = i915_pm_thaw_early,
2487 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002488 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002489 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002490 .restore_early = i915_pm_restore_early,
2491 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002492
2493 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002494 .runtime_suspend = intel_runtime_suspend,
2495 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002496};
2497
Laurent Pinchart78b68552012-05-17 13:27:22 +02002498static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002499 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002500 .open = drm_gem_vm_open,
2501 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002502};
2503
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002504static const struct file_operations i915_driver_fops = {
2505 .owner = THIS_MODULE,
2506 .open = drm_open,
2507 .release = drm_release,
2508 .unlocked_ioctl = drm_ioctl,
2509 .mmap = drm_gem_mmap,
2510 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002511 .read = drm_read,
2512#ifdef CONFIG_COMPAT
2513 .compat_ioctl = i915_compat_ioctl,
2514#endif
2515 .llseek = noop_llseek,
2516};
2517
Chris Wilson0673ad42016-06-24 14:00:22 +01002518static int
2519i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2520 struct drm_file *file)
2521{
2522 return -ENODEV;
2523}
2524
2525static const struct drm_ioctl_desc i915_ioctls[] = {
2526 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2527 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2528 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2529 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2530 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2531 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2532 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2533 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2534 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2535 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2536 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2537 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2538 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2539 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2540 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2541 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2542 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2568 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2569 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2570 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2571 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2572 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2573 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2574 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2575 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2576 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2578};
2579
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002581 /* Don't use MTRRs here; the Xserver or userspace app should
2582 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002583 */
Eric Anholt673a3942008-07-30 12:06:12 -07002584 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002585 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002586 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002587 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002588 .lastclose = i915_driver_lastclose,
2589 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002590 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002591 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002592
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002593 .gem_close_object = i915_gem_close_object,
Eric Anholt673a3942008-07-30 12:06:12 -07002594 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002595 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002596
2597 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2598 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2599 .gem_prime_export = i915_gem_prime_export,
2600 .gem_prime_import = i915_gem_prime_import,
2601
Dave Airlieff72145b2011-02-07 12:16:14 +10002602 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002603 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002604 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002606 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002607 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002608 .name = DRIVER_NAME,
2609 .desc = DRIVER_DESC,
2610 .date = DRIVER_DATE,
2611 .major = DRIVER_MAJOR,
2612 .minor = DRIVER_MINOR,
2613 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614};