blob: 8c2986849236c51581bef13f32c8566fd5ae266f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010070 return true;
71 }
72
73 return false;
74}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000075#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010076
77#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
78#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
79 "providing the dmesg log by booting with drm.debug=0xf"
80
81void
82__i915_printk(struct drm_i915_private *dev_priv, const char *level,
83 const char *fmt, ...)
84{
85 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030086 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010087 bool is_error = level[1] <= KERN_ERR[1];
88 bool is_debug = level[1] == KERN_DEBUG[1];
89 struct va_format vaf;
90 va_list args;
91
92 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
93 return;
94
95 va_start(args, fmt);
96
97 vaf.fmt = fmt;
98 vaf.va = &args;
99
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 __builtin_return_address(0), &vaf);
102
103 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300104 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100105 shown_bug_once = true;
106 }
107
108 va_end(args);
109}
110
111static bool i915_error_injected(struct drm_i915_private *dev_priv)
112{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000113#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000114 return i915_modparams.inject_load_failure &&
115 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000116#else
117 return false;
118#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100119}
120
121#define i915_load_error(dev_priv, fmt, ...) \
122 __i915_printk(dev_priv, \
123 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
124 fmt, ##__VA_ARGS__)
125
Jani Nikulada6c10c22018-02-05 19:31:36 +0200126/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
127static enum intel_pch
128intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
129{
130 switch (id) {
131 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
132 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
133 WARN_ON(!IS_GEN5(dev_priv));
134 return PCH_IBX;
135 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
136 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
137 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
138 return PCH_CPT;
139 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
140 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
141 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
142 /* PantherPoint is CPT compatible */
143 return PCH_CPT;
144 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
145 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
146 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
147 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
148 return PCH_LPT;
149 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
150 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
151 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
152 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
153 return PCH_LPT;
154 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
155 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
156 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
157 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
158 /* WildcatPoint is LPT compatible */
159 return PCH_LPT;
160 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
162 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
163 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
164 /* WildcatPoint is LPT compatible */
165 return PCH_LPT;
166 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
168 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
169 return PCH_SPT;
170 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
171 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
172 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
173 return PCH_SPT;
174 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
175 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
176 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
177 !IS_COFFEELAKE(dev_priv));
178 return PCH_KBP;
179 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
180 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
181 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
182 return PCH_CNP;
183 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
184 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
185 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
186 return PCH_CNP;
187 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
188 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
189 WARN_ON(!IS_ICELAKE(dev_priv));
190 return PCH_ICP;
191 default:
192 return PCH_NONE;
193 }
194}
Chris Wilson0673ad42016-06-24 14:00:22 +0100195
Jani Nikula435ad2c2018-02-05 19:31:37 +0200196static bool intel_is_virt_pch(unsigned short id,
197 unsigned short svendor, unsigned short sdevice)
198{
199 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
200 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
201 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
202 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
203 sdevice == PCI_SUBDEVICE_ID_QEMU));
204}
205
Jani Nikula40ace642018-02-05 19:31:38 +0200206static unsigned short
207intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100208{
Jani Nikula40ace642018-02-05 19:31:38 +0200209 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100210
211 /*
212 * In a virtualized passthrough environment we can be in a
213 * setup where the ISA bridge is not able to be passed through.
214 * In this case, a south bridge can be emulated and we have to
215 * make an educated guess as to which PCH is really there.
216 */
217
Jani Nikula40ace642018-02-05 19:31:38 +0200218 if (IS_GEN5(dev_priv))
219 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
220 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
221 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
222 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
223 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
224 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
225 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
226 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
227 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
228 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
229 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100230
Jani Nikula40ace642018-02-05 19:31:38 +0200231 if (id)
232 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
233 else
234 DRM_DEBUG_KMS("Assuming no PCH\n");
235
236 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100237}
238
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000239static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800240{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200241 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800242
Ben Widawskyce1bb322013-04-05 13:12:44 -0700243 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
244 * (which really amounts to a PCH but no South Display).
245 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000246 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700247 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700248 return;
249 }
250
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800251 /*
252 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
253 * make graphics device passthrough work easy for VMM, that only
254 * need to expose ISA bridge to let driver know the real hardware
255 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800256 *
257 * In some virtualized environments (e.g. XEN), there is irrelevant
258 * ISA bridge in the system. To work reliably, we should scan trhough
259 * all the ISA bridge devices and check for the first match, instead
260 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800261 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200262 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200263 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200264 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300265
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200266 if (pch->vendor != PCI_VENDOR_ID_INTEL)
267 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700268
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200269 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270
Jani Nikulada6c10c22018-02-05 19:31:36 +0200271 pch_type = intel_pch_type(dev_priv, id);
272 if (pch_type != PCH_NONE) {
273 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200274 dev_priv->pch_id = id;
275 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200276 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200277 pch->subsystem_device)) {
278 id = intel_virt_detect_pch(dev_priv);
279 if (id) {
280 pch_type = intel_pch_type(dev_priv, id);
281 if (WARN_ON(pch_type == PCH_NONE))
282 pch_type = PCH_NOP;
283 } else {
284 pch_type = PCH_NOP;
285 }
286 dev_priv->pch_type = pch_type;
287 dev_priv->pch_id = id;
288 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800289 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800290 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800291 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200292 DRM_DEBUG_KMS("No PCH found.\n");
293
294 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800295}
296
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200297static int i915_getparam_ioctl(struct drm_device *dev, void *data,
298 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100299{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100300 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300301 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 drm_i915_getparam_t *param = data;
303 int value;
304
305 switch (param->param) {
306 case I915_PARAM_IRQ_ACTIVE:
307 case I915_PARAM_ALLOW_BATCHBUFFER:
308 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800309 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 /* Reject all old ums/dri params. */
311 return -ENODEV;
312 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300313 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 break;
315 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300316 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100317 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100318 case I915_PARAM_NUM_FENCES_AVAIL:
319 value = dev_priv->num_fence_regs;
320 break;
321 case I915_PARAM_HAS_OVERLAY:
322 value = dev_priv->overlay ? 1 : 0;
323 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530325 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 break;
327 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530328 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 break;
330 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530331 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 break;
333 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530334 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100335 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100336 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300337 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 break;
339 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300340 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 break;
342 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300343 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 break;
345 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000346 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 case I915_PARAM_HAS_SECURE_BATCHES:
349 value = capable(CAP_SYS_ADMIN);
350 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 case I915_PARAM_CMD_PARSER_VERSION:
352 value = i915_cmd_parser_get_version(dev_priv);
353 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300355 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 if (!value)
357 return -ENODEV;
358 break;
359 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300360 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000365 value = i915_modparams.enable_hangcheck &&
366 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100367 if (value && intel_has_reset_engine(dev_priv))
368 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 break;
370 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300371 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100372 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100373 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300374 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100375 break;
376 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300377 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800379 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000380 value = intel_huc_check_status(&dev_priv->huc);
381 if (value < 0)
382 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800383 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100384 case I915_PARAM_MMAP_GTT_VERSION:
385 /* Though we've started our numbering from 1, and so class all
386 * earlier versions as 0, in effect their value is undefined as
387 * the ioctl will report EINVAL for the unknown param!
388 */
389 value = i915_gem_mmap_gtt_version();
390 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000391 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000392 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000393 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100394
David Weinehall16162472016-09-02 13:46:17 +0300395 case I915_PARAM_MMAP_VERSION:
396 /* Remember to bump this if the version changes! */
397 case I915_PARAM_HAS_GEM:
398 case I915_PARAM_HAS_PAGEFLIPPING:
399 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
400 case I915_PARAM_HAS_RELAXED_FENCING:
401 case I915_PARAM_HAS_COHERENT_RINGS:
402 case I915_PARAM_HAS_RELAXED_DELTA:
403 case I915_PARAM_HAS_GEN7_SOL_RESET:
404 case I915_PARAM_HAS_WAIT_TIMEOUT:
405 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
406 case I915_PARAM_HAS_PINNED_BATCHES:
407 case I915_PARAM_HAS_EXEC_NO_RELOC:
408 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
409 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
410 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000411 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000412 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100413 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100414 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100415 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300416 /* For the time being all of these are always true;
417 * if some supported hardware does not have one of these
418 * features this value needs to be provided from
419 * INTEL_INFO(), a feature macro, or similar.
420 */
421 value = 1;
422 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000423 case I915_PARAM_HAS_CONTEXT_ISOLATION:
424 value = intel_engines_has_context_isolation(dev_priv);
425 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100426 case I915_PARAM_SLICE_MASK:
427 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
428 if (!value)
429 return -ENODEV;
430 break;
Robert Braggf5320232017-06-13 12:23:00 +0100431 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000432 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100433 if (!value)
434 return -ENODEV;
435 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000436 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000437 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000438 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 default:
440 DRM_DEBUG("Unknown parameter %d\n", param->param);
441 return -EINVAL;
442 }
443
Chris Wilsondda33002016-06-24 14:00:23 +0100444 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100445 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100446
447 return 0;
448}
449
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000450static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100451{
Sinan Kaya57b296462017-11-27 11:57:46 -0500452 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
453
454 dev_priv->bridge_dev =
455 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100456 if (!dev_priv->bridge_dev) {
457 DRM_ERROR("bridge device not found\n");
458 return -1;
459 }
460 return 0;
461}
462
463/* Allocate space for the MCH regs if needed, return nonzero on error */
464static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000465intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100466{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000467 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100468 u32 temp_lo, temp_hi = 0;
469 u64 mchbar_addr;
470 int ret;
471
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000472 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100473 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
474 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
475 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
476
477 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
478#ifdef CONFIG_PNP
479 if (mchbar_addr &&
480 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
481 return 0;
482#endif
483
484 /* Get some space for it */
485 dev_priv->mch_res.name = "i915 MCHBAR";
486 dev_priv->mch_res.flags = IORESOURCE_MEM;
487 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
488 &dev_priv->mch_res,
489 MCHBAR_SIZE, MCHBAR_SIZE,
490 PCIBIOS_MIN_MEM,
491 0, pcibios_align_resource,
492 dev_priv->bridge_dev);
493 if (ret) {
494 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
495 dev_priv->mch_res.start = 0;
496 return ret;
497 }
498
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000499 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100500 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
501 upper_32_bits(dev_priv->mch_res.start));
502
503 pci_write_config_dword(dev_priv->bridge_dev, reg,
504 lower_32_bits(dev_priv->mch_res.start));
505 return 0;
506}
507
508/* Setup MCHBAR if possible, return true if we should disable it again */
509static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000510intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100511{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000512 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100513 u32 temp;
514 bool enabled;
515
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100516 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100517 return;
518
519 dev_priv->mchbar_need_disable = false;
520
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100521 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100522 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
523 enabled = !!(temp & DEVEN_MCHBAR_EN);
524 } else {
525 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
526 enabled = temp & 1;
527 }
528
529 /* If it's already enabled, don't have to do anything */
530 if (enabled)
531 return;
532
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000533 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100534 return;
535
536 dev_priv->mchbar_need_disable = true;
537
538 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100539 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100540 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
541 temp | DEVEN_MCHBAR_EN);
542 } else {
543 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
544 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
545 }
546}
547
548static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000549intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100550{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000551 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100552
553 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100554 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100555 u32 deven_val;
556
557 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
558 &deven_val);
559 deven_val &= ~DEVEN_MCHBAR_EN;
560 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
561 deven_val);
562 } else {
563 u32 mchbar_val;
564
565 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
566 &mchbar_val);
567 mchbar_val &= ~1;
568 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
569 mchbar_val);
570 }
571 }
572
573 if (dev_priv->mch_res.start)
574 release_resource(&dev_priv->mch_res);
575}
576
577/* true = enable decode, false = disable decoder */
578static unsigned int i915_vga_set_decode(void *cookie, bool state)
579{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000580 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100581
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000582 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100583 if (state)
584 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
585 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
586 else
587 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
588}
589
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000590static int i915_resume_switcheroo(struct drm_device *dev);
591static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
592
Chris Wilson0673ad42016-06-24 14:00:22 +0100593static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
594{
595 struct drm_device *dev = pci_get_drvdata(pdev);
596 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
597
598 if (state == VGA_SWITCHEROO_ON) {
599 pr_info("switched on\n");
600 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
601 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300602 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100603 i915_resume_switcheroo(dev);
604 dev->switch_power_state = DRM_SWITCH_POWER_ON;
605 } else {
606 pr_info("switched off\n");
607 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
608 i915_suspend_switcheroo(dev, pmm);
609 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
610 }
611}
612
613static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
614{
615 struct drm_device *dev = pci_get_drvdata(pdev);
616
617 /*
618 * FIXME: open_count is protected by drm_global_mutex but that would lead to
619 * locking inversion with the driver load path. And the access here is
620 * completely racy anyway. So don't bother with locking for now.
621 */
622 return dev->open_count == 0;
623}
624
625static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
626 .set_gpu_state = i915_switcheroo_set_state,
627 .reprobe = NULL,
628 .can_switch = i915_switcheroo_can_switch,
629};
630
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100631static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100632{
Chris Wilson3b19f162017-07-18 14:41:24 +0100633 /* Flush any outstanding unpin_work. */
634 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100635
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100636 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700637 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100638 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000639 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100640 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100641 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530643 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100644 i915_gem_cleanup_userptr(dev_priv);
645
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000646 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100647
Chris Wilson829a0af2017-06-20 12:05:45 +0100648 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100649}
650
651static int i915_load_modeset_init(struct drm_device *dev)
652{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100653 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300654 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100655 int ret;
656
657 if (i915_inject_load_failure())
658 return -ENODEV;
659
Jani Nikula66578852017-03-10 15:27:57 +0200660 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100661
662 /* If we have > 1 VGA cards, then we need to arbitrate access
663 * to the common VGA resources.
664 *
665 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
666 * then we do not take part in VGA arbitration and the
667 * vga_client_register() fails with -ENODEV.
668 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000669 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100670 if (ret && ret != -ENODEV)
671 goto out;
672
673 intel_register_dsm_handler();
674
David Weinehall52a05c32016-08-22 13:32:44 +0300675 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100676 if (ret)
677 goto cleanup_vga_client;
678
679 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
680 intel_update_rawclk(dev_priv);
681
682 intel_power_domains_init_hw(dev_priv, false);
683
684 intel_csr_ucode_init(dev_priv);
685
686 ret = intel_irq_install(dev_priv);
687 if (ret)
688 goto cleanup_csr;
689
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000690 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
692 /* Important: The output setup functions called by modeset_init need
693 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300694 ret = intel_modeset_init(dev);
695 if (ret)
696 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100697
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000698 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100699 if (ret)
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000700 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100701
Chris Wilsond378a3e2017-11-10 14:26:31 +0000702 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100703
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000704 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100705 return 0;
706
707 ret = intel_fbdev_init(dev);
708 if (ret)
709 goto cleanup_gem;
710
711 /* Only enable hotplug handling once the fbdev is fully set up. */
712 intel_hpd_init(dev_priv);
713
Chris Wilson0673ad42016-06-24 14:00:22 +0100714 return 0;
715
716cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000717 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300718 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100719 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100720cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100721 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000722 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100723cleanup_csr:
724 intel_csr_ucode_fini(dev_priv);
725 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300726 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100727cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300728 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100729out:
730 return ret;
731}
732
Chris Wilson0673ad42016-06-24 14:00:22 +0100733static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
734{
735 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100736 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100737 struct i915_ggtt *ggtt = &dev_priv->ggtt;
738 bool primary;
739 int ret;
740
741 ap = alloc_apertures(1);
742 if (!ap)
743 return -ENOMEM;
744
Matthew Auld73ebd502017-12-11 15:18:20 +0000745 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100746 ap->ranges[0].size = ggtt->mappable_end;
747
748 primary =
749 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
750
Daniel Vetter44adece2016-08-10 18:52:34 +0200751 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100752
753 kfree(ap);
754
755 return ret;
756}
Chris Wilson0673ad42016-06-24 14:00:22 +0100757
758#if !defined(CONFIG_VGA_CONSOLE)
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 return 0;
762}
763#elif !defined(CONFIG_DUMMY_CONSOLE)
764static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
765{
766 return -ENODEV;
767}
768#else
769static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
770{
771 int ret = 0;
772
773 DRM_INFO("Replacing VGA console driver\n");
774
775 console_lock();
776 if (con_is_bound(&vga_con))
777 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
778 if (ret == 0) {
779 ret = do_unregister_con_driver(&vga_con);
780
781 /* Ignore "already unregistered". */
782 if (ret == -ENODEV)
783 ret = 0;
784 }
785 console_unlock();
786
787 return ret;
788}
789#endif
790
Chris Wilson0673ad42016-06-24 14:00:22 +0100791static void intel_init_dpio(struct drm_i915_private *dev_priv)
792{
793 /*
794 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
795 * CHV x1 PHY (DP/HDMI D)
796 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
797 */
798 if (IS_CHERRYVIEW(dev_priv)) {
799 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
800 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
801 } else if (IS_VALLEYVIEW(dev_priv)) {
802 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
803 }
804}
805
806static int i915_workqueues_init(struct drm_i915_private *dev_priv)
807{
808 /*
809 * The i915 workqueue is primarily used for batched retirement of
810 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000811 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100812 * need high-priority retirement, such as waiting for an explicit
813 * bo.
814 *
815 * It is also used for periodic low-priority events, such as
816 * idle-timers and recording error state.
817 *
818 * All tasks on the workqueue are expected to acquire the dev mutex
819 * so there is no point in running more than one instance of the
820 * workqueue at any time. Use an ordered one.
821 */
822 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
823 if (dev_priv->wq == NULL)
824 goto out_err;
825
826 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
827 if (dev_priv->hotplug.dp_wq == NULL)
828 goto out_free_wq;
829
Chris Wilson0673ad42016-06-24 14:00:22 +0100830 return 0;
831
Chris Wilson0673ad42016-06-24 14:00:22 +0100832out_free_wq:
833 destroy_workqueue(dev_priv->wq);
834out_err:
835 DRM_ERROR("Failed to allocate workqueues.\n");
836
837 return -ENOMEM;
838}
839
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000840static void i915_engines_cleanup(struct drm_i915_private *i915)
841{
842 struct intel_engine_cs *engine;
843 enum intel_engine_id id;
844
845 for_each_engine(engine, i915, id)
846 kfree(engine);
847}
848
Chris Wilson0673ad42016-06-24 14:00:22 +0100849static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
850{
Chris Wilson0673ad42016-06-24 14:00:22 +0100851 destroy_workqueue(dev_priv->hotplug.dp_wq);
852 destroy_workqueue(dev_priv->wq);
853}
854
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300855/*
856 * We don't keep the workarounds for pre-production hardware, so we expect our
857 * driver to fail on these machines in one way or another. A little warning on
858 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000859 *
860 * Our policy for removing pre-production workarounds is to keep the
861 * current gen workarounds as a guide to the bring-up of the next gen
862 * (workarounds have a habit of persisting!). Anything older than that
863 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 */
865static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
866{
Chris Wilson248a1242017-01-30 10:44:56 +0000867 bool pre = false;
868
869 pre |= IS_HSW_EARLY_SDV(dev_priv);
870 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000871 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000872
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000873 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300874 DRM_ERROR("This is a pre-production stepping. "
875 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000876 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
877 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300878}
879
Chris Wilson0673ad42016-06-24 14:00:22 +0100880/**
881 * i915_driver_init_early - setup state not requiring device access
882 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000883 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100884 *
885 * Initialize everything that is a "SW-only" state, that is state not
886 * requiring accessing the device or exposing the driver via kernel internal
887 * or userspace interfaces. Example steps belonging here: lock initialization,
888 * system memory allocation, setting up device specific attributes and
889 * function hooks not requiring accessing the device.
890 */
891static int i915_driver_init_early(struct drm_i915_private *dev_priv,
892 const struct pci_device_id *ent)
893{
894 const struct intel_device_info *match_info =
895 (struct intel_device_info *)ent->driver_data;
896 struct intel_device_info *device_info;
897 int ret = 0;
898
899 if (i915_inject_load_failure())
900 return -ENODEV;
901
902 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100903 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 memcpy(device_info, match_info, sizeof(*device_info));
905 device_info->device_id = dev_priv->drm.pdev->device;
906
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100907 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
908 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100909 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910 spin_lock_init(&dev_priv->irq_lock);
911 spin_lock_init(&dev_priv->gpu_error.lock);
912 mutex_init(&dev_priv->backlight_lock);
913 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500914
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 mutex_init(&dev_priv->sb_lock);
916 mutex_init(&dev_priv->modeset_restore_lock);
917 mutex_init(&dev_priv->av_mutex);
918 mutex_init(&dev_priv->wm.wm_mutex);
919 mutex_init(&dev_priv->pps_mutex);
920
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100921 i915_memcpy_init_early(dev_priv);
922
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 ret = i915_workqueues_init(dev_priv);
924 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000925 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100926
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000927 ret = i915_gem_init_early(dev_priv);
928 if (ret < 0)
929 goto err_workqueues;
930
Chris Wilson0673ad42016-06-24 14:00:22 +0100931 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000932 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100933
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000934 intel_wopcm_init_early(&dev_priv->wopcm);
935 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000936 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937 intel_init_dpio(dev_priv);
938 intel_power_domains_init(dev_priv);
939 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200940 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 intel_init_display_hooks(dev_priv);
942 intel_init_clock_gating_hooks(dev_priv);
943 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300944 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100945
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300946 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947
948 return 0;
949
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000950err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000952err_engines:
953 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 return ret;
955}
956
957/**
958 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
959 * @dev_priv: device private
960 */
961static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
962{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300963 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000964 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000965 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100966 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000967 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100968}
969
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000970static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100971{
David Weinehall52a05c32016-08-22 13:32:44 +0300972 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 int mmio_bar;
974 int mmio_size;
975
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100976 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100977 /*
978 * Before gen4, the registers and the GTT are behind different BARs.
979 * However, from gen4 onwards, the registers and the GTT are shared
980 * in the same BAR, so we want to restrict this ioremap from
981 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
982 * the register BAR remains the same size for all the earlier
983 * generations up to Ironlake.
984 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000985 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100986 mmio_size = 512 * 1024;
987 else
988 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300989 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100990 if (dev_priv->regs == NULL) {
991 DRM_ERROR("failed to map registers\n");
992
993 return -EIO;
994 }
995
996 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000997 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100998
999 return 0;
1000}
1001
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001002static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001003{
David Weinehall52a05c32016-08-22 13:32:44 +03001004 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001005
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001006 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001007 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001008}
1009
1010/**
1011 * i915_driver_init_mmio - setup device MMIO
1012 * @dev_priv: device private
1013 *
1014 * Setup minimal device state necessary for MMIO accesses later in the
1015 * initialization sequence. The setup here should avoid any other device-wide
1016 * side effects or exposing the driver via kernel internal or user space
1017 * interfaces.
1018 */
1019static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1020{
Chris Wilson0673ad42016-06-24 14:00:22 +01001021 int ret;
1022
1023 if (i915_inject_load_failure())
1024 return -ENODEV;
1025
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001026 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 return -EIO;
1028
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001029 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001030 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001031 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001032
1033 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001034
Oscar Mateo26376a72018-03-16 14:14:49 +02001035 intel_device_info_init_mmio(dev_priv);
1036
1037 intel_uncore_prune(dev_priv);
1038
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001039 intel_uc_init_mmio(dev_priv);
1040
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001041 ret = intel_engines_init_mmio(dev_priv);
1042 if (ret)
1043 goto err_uncore;
1044
Chris Wilson24145512017-01-24 11:01:35 +00001045 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001046
1047 return 0;
1048
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001049err_uncore:
1050 intel_uncore_fini(dev_priv);
1051err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001052 pci_dev_put(dev_priv->bridge_dev);
1053
1054 return ret;
1055}
1056
1057/**
1058 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1059 * @dev_priv: device private
1060 */
1061static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1062{
Chris Wilson0673ad42016-06-24 14:00:22 +01001063 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001064 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001065 pci_dev_put(dev_priv->bridge_dev);
1066}
1067
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001068static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1069{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001070 /*
1071 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1072 * user's requested state against the hardware/driver capabilities. We
1073 * do this now so that we can print out any log messages once rather
1074 * than every time we check intel_enable_ppgtt().
1075 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001076 i915_modparams.enable_ppgtt =
1077 intel_sanitize_enable_ppgtt(dev_priv,
1078 i915_modparams.enable_ppgtt);
1079 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001080
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001081 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001082}
1083
Chris Wilson0673ad42016-06-24 14:00:22 +01001084/**
1085 * i915_driver_init_hw - setup state requiring device access
1086 * @dev_priv: device private
1087 *
1088 * Setup state that requires accessing the device, but doesn't require
1089 * exposing the driver via kernel internal or userspace interfaces.
1090 */
1091static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1092{
David Weinehall52a05c32016-08-22 13:32:44 +03001093 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001094 int ret;
1095
1096 if (i915_inject_load_failure())
1097 return -ENODEV;
1098
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001099 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001100
1101 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001102
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001103 i915_perf_init(dev_priv);
1104
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001105 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001106 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001107 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001108
Chris Wilson9f172f62018-04-14 10:12:33 +01001109 /*
1110 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1111 * otherwise the vga fbdev driver falls over.
1112 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001113 ret = i915_kick_out_firmware_fb(dev_priv);
1114 if (ret) {
1115 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001116 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001117 }
1118
1119 ret = i915_kick_out_vgacon(dev_priv);
1120 if (ret) {
1121 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001122 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001123 }
1124
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001125 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001126 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001127 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001128
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001129 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001130 if (ret) {
1131 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001132 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001133 }
1134
David Weinehall52a05c32016-08-22 13:32:44 +03001135 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001136
1137 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001138 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001139 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001140 if (ret) {
1141 DRM_ERROR("failed to set DMA mask\n");
1142
Chris Wilson9f172f62018-04-14 10:12:33 +01001143 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001144 }
1145 }
1146
Chris Wilson0673ad42016-06-24 14:00:22 +01001147 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1148 * using 32bit addressing, overwriting memory if HWS is located
1149 * above 4GB.
1150 *
1151 * The documentation also mentions an issue with undefined
1152 * behaviour if any general state is accessed within a page above 4GB,
1153 * which also needs to be handled carefully.
1154 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001155 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001156 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001157
1158 if (ret) {
1159 DRM_ERROR("failed to set DMA mask\n");
1160
Chris Wilson9f172f62018-04-14 10:12:33 +01001161 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001162 }
1163 }
1164
Chris Wilson0673ad42016-06-24 14:00:22 +01001165 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1166 PM_QOS_DEFAULT_VALUE);
1167
1168 intel_uncore_sanitize(dev_priv);
1169
1170 intel_opregion_setup(dev_priv);
1171
1172 i915_gem_load_init_fences(dev_priv);
1173
1174 /* On the 945G/GM, the chipset reports the MSI capability on the
1175 * integrated graphics even though the support isn't actually there
1176 * according to the published specs. It doesn't appear to function
1177 * correctly in testing on 945G.
1178 * This may be a side effect of MSI having been made available for PEG
1179 * and the registers being closely associated.
1180 *
1181 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001182 * be lost or delayed, and was defeatured. MSI interrupts seem to
1183 * get lost on g4x as well, and interrupt delivery seems to stay
1184 * properly dead afterwards. So we'll just disable them for all
1185 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001186 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001187 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001188 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001189 DRM_DEBUG_DRIVER("can't enable MSI");
1190 }
1191
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001192 ret = intel_gvt_init(dev_priv);
1193 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001194 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001195
Chris Wilson0673ad42016-06-24 14:00:22 +01001196 return 0;
1197
Chris Wilson9f172f62018-04-14 10:12:33 +01001198err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001199 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001200err_perf:
1201 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001202 return ret;
1203}
1204
1205/**
1206 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1207 * @dev_priv: device private
1208 */
1209static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1210{
David Weinehall52a05c32016-08-22 13:32:44 +03001211 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001212
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001213 i915_perf_fini(dev_priv);
1214
David Weinehall52a05c32016-08-22 13:32:44 +03001215 if (pdev->msi_enabled)
1216 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001217
1218 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001219 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001220}
1221
1222/**
1223 * i915_driver_register - register the driver with the rest of the system
1224 * @dev_priv: device private
1225 *
1226 * Perform any steps necessary to make the driver available via kernel
1227 * internal or userspace interfaces.
1228 */
1229static void i915_driver_register(struct drm_i915_private *dev_priv)
1230{
Chris Wilson91c8a322016-07-05 10:40:23 +01001231 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001232
Chris Wilson848b3652017-11-23 11:53:37 +00001233 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001234 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001235
1236 /*
1237 * Notify a valid surface after modesetting,
1238 * when running inside a VM.
1239 */
1240 if (intel_vgpu_active(dev_priv))
1241 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1242
1243 /* Reveal our presence to userspace */
1244 if (drm_dev_register(dev, 0) == 0) {
1245 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001246 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001247
1248 /* Depends on sysfs having been initialized */
1249 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001250 } else
1251 DRM_ERROR("Failed to register driver for userspace access!\n");
1252
1253 if (INTEL_INFO(dev_priv)->num_pipes) {
1254 /* Must be done after probing outputs */
1255 intel_opregion_register(dev_priv);
1256 acpi_video_register();
1257 }
1258
1259 if (IS_GEN5(dev_priv))
1260 intel_gpu_ips_init(dev_priv);
1261
Jerome Anandeef57322017-01-25 04:27:49 +05301262 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001263
1264 /*
1265 * Some ports require correctly set-up hpd registers for detection to
1266 * work properly (leading to ghost connected connector status), e.g. VGA
1267 * on gm45. Hence we can only set up the initial fbdev config after hpd
1268 * irqs are fully enabled. We do it last so that the async config
1269 * cannot run before the connectors are registered.
1270 */
1271 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001272
1273 /*
1274 * We need to coordinate the hotplugs with the asynchronous fbdev
1275 * configuration, for which we use the fbdev->async_cookie.
1276 */
1277 if (INTEL_INFO(dev_priv)->num_pipes)
1278 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001279}
1280
1281/**
1282 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1283 * @dev_priv: device private
1284 */
1285static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1286{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001287 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301288 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001289
Chris Wilson448aa912017-11-28 11:01:47 +00001290 /*
1291 * After flushing the fbdev (incl. a late async config which will
1292 * have delayed queuing of a hotplug event), then flush the hotplug
1293 * events.
1294 */
1295 drm_kms_helper_poll_fini(&dev_priv->drm);
1296
Chris Wilson0673ad42016-06-24 14:00:22 +01001297 intel_gpu_ips_teardown();
1298 acpi_video_unregister();
1299 intel_opregion_unregister(dev_priv);
1300
Robert Bragg442b8c02016-11-07 19:49:53 +00001301 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001302 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001303
David Weinehall694c2822016-08-22 13:32:43 +03001304 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001305 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001306
Chris Wilson848b3652017-11-23 11:53:37 +00001307 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001308}
1309
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001310static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1311{
1312 if (drm_debug & DRM_UT_DRIVER) {
1313 struct drm_printer p = drm_debug_printer("i915 device info:");
1314
1315 intel_device_info_dump(&dev_priv->info, &p);
1316 intel_device_info_dump_runtime(&dev_priv->info, &p);
1317 }
1318
1319 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1320 DRM_INFO("DRM_I915_DEBUG enabled\n");
1321 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1322 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1323}
1324
Chris Wilson0673ad42016-06-24 14:00:22 +01001325/**
1326 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001327 * @pdev: PCI device
1328 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001329 *
1330 * The driver load routine has to do several things:
1331 * - drive output discovery via intel_modeset_init()
1332 * - initialize the memory manager
1333 * - allocate initial config memory
1334 * - setup the DRM framebuffer with the allocated memory
1335 */
Chris Wilson42f55512016-06-24 14:00:26 +01001336int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001337{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001338 const struct intel_device_info *match_info =
1339 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001340 struct drm_i915_private *dev_priv;
1341 int ret;
1342
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001343 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001344 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001345 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001346
Chris Wilson0673ad42016-06-24 14:00:22 +01001347 ret = -ENOMEM;
1348 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1349 if (dev_priv)
1350 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1351 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001352 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001353 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001354 }
1355
Chris Wilson0673ad42016-06-24 14:00:22 +01001356 dev_priv->drm.pdev = pdev;
1357 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001358
1359 ret = pci_enable_device(pdev);
1360 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001361 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001362
1363 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001364 /*
1365 * Disable the system suspend direct complete optimization, which can
1366 * leave the device suspended skipping the driver's suspend handlers
1367 * if the device was already runtime suspended. This is needed due to
1368 * the difference in our runtime and system suspend sequence and
1369 * becaue the HDA driver may require us to enable the audio power
1370 * domain during system suspend.
1371 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001372 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001373
1374 ret = i915_driver_init_early(dev_priv, ent);
1375 if (ret < 0)
1376 goto out_pci_disable;
1377
1378 intel_runtime_pm_get(dev_priv);
1379
1380 ret = i915_driver_init_mmio(dev_priv);
1381 if (ret < 0)
1382 goto out_runtime_pm_put;
1383
1384 ret = i915_driver_init_hw(dev_priv);
1385 if (ret < 0)
1386 goto out_cleanup_mmio;
1387
1388 /*
1389 * TODO: move the vblank init and parts of modeset init steps into one
1390 * of the i915_driver_init_/i915_driver_register functions according
1391 * to the role/effect of the given init step.
1392 */
1393 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001394 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001395 INTEL_INFO(dev_priv)->num_pipes);
1396 if (ret)
1397 goto out_cleanup_hw;
1398 }
1399
Chris Wilson91c8a322016-07-05 10:40:23 +01001400 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001401 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001402 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001403
1404 i915_driver_register(dev_priv);
1405
1406 intel_runtime_pm_enable(dev_priv);
1407
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301408 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301409
Chris Wilson0673ad42016-06-24 14:00:22 +01001410 intel_runtime_pm_put(dev_priv);
1411
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001412 i915_welcome_messages(dev_priv);
1413
Chris Wilson0673ad42016-06-24 14:00:22 +01001414 return 0;
1415
Chris Wilson0673ad42016-06-24 14:00:22 +01001416out_cleanup_hw:
1417 i915_driver_cleanup_hw(dev_priv);
1418out_cleanup_mmio:
1419 i915_driver_cleanup_mmio(dev_priv);
1420out_runtime_pm_put:
1421 intel_runtime_pm_put(dev_priv);
1422 i915_driver_cleanup_early(dev_priv);
1423out_pci_disable:
1424 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001425out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001426 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001427 drm_dev_fini(&dev_priv->drm);
1428out_free:
1429 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001430 return ret;
1431}
1432
Chris Wilson42f55512016-06-24 14:00:26 +01001433void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001434{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001435 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001436 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001437
Daniel Vetter99c539b2017-07-15 00:46:56 +02001438 i915_driver_unregister(dev_priv);
1439
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001440 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001441 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001442
1443 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1444
Daniel Vetter18dddad2017-03-21 17:41:49 +01001445 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001446
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001447 intel_gvt_cleanup(dev_priv);
1448
Chris Wilson0673ad42016-06-24 14:00:22 +01001449 intel_modeset_cleanup(dev);
1450
Hans de Goede785f0762018-02-14 09:21:49 +01001451 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001452
David Weinehall52a05c32016-08-22 13:32:44 +03001453 vga_switcheroo_unregister_client(pdev);
1454 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001455
1456 intel_csr_ucode_fini(dev_priv);
1457
1458 /* Free error state after interrupts are fully disabled. */
1459 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001460 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001461
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001462 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463 intel_fbc_cleanup_cfb(dev_priv);
1464
1465 intel_power_domains_fini(dev_priv);
1466
1467 i915_driver_cleanup_hw(dev_priv);
1468 i915_driver_cleanup_mmio(dev_priv);
1469
1470 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001471}
1472
1473static void i915_driver_release(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001476
1477 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001478 drm_dev_fini(&dev_priv->drm);
1479
1480 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001481}
1482
1483static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1484{
Chris Wilson829a0af2017-06-20 12:05:45 +01001485 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001486 int ret;
1487
Chris Wilson829a0af2017-06-20 12:05:45 +01001488 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001489 if (ret)
1490 return ret;
1491
1492 return 0;
1493}
1494
1495/**
1496 * i915_driver_lastclose - clean up after all DRM clients have exited
1497 * @dev: DRM device
1498 *
1499 * Take care of cleaning up after all DRM clients have exited. In the
1500 * mode setting case, we want to restore the kernel's initial mode (just
1501 * in case the last client left us in a bad state).
1502 *
1503 * Additionally, in the non-mode setting case, we'll tear down the GTT
1504 * and DMA structures, since the kernel won't be using them, and clea
1505 * up any GEM state.
1506 */
1507static void i915_driver_lastclose(struct drm_device *dev)
1508{
1509 intel_fbdev_restore_mode(dev);
1510 vga_switcheroo_process_delayed_switch();
1511}
1512
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001513static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001514{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001515 struct drm_i915_file_private *file_priv = file->driver_priv;
1516
Chris Wilson0673ad42016-06-24 14:00:22 +01001517 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001518 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001519 i915_gem_release(dev, file);
1520 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001521
1522 kfree(file_priv);
1523}
1524
Imre Deak07f9cd02014-08-18 14:42:45 +03001525static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1526{
Chris Wilson91c8a322016-07-05 10:40:23 +01001527 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001528 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001529
1530 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001531 for_each_intel_encoder(dev, encoder)
1532 if (encoder->suspend)
1533 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001534 drm_modeset_unlock_all(dev);
1535}
1536
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001537static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1538 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001539static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301540
Imre Deakbc872292015-11-18 17:32:30 +02001541static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1542{
1543#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1544 if (acpi_target_system_state() < ACPI_STATE_S3)
1545 return true;
1546#endif
1547 return false;
1548}
Sagar Kambleebc32822014-08-13 23:07:05 +05301549
Imre Deak5e365c32014-10-23 19:23:25 +03001550static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001551{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001552 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001553 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001554 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001555 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001556
Zhang Ruib8efb172013-02-05 15:41:53 +08001557 /* ignore lid events during suspend */
1558 mutex_lock(&dev_priv->modeset_restore_lock);
1559 dev_priv->modeset_restore = MODESET_SUSPENDED;
1560 mutex_unlock(&dev_priv->modeset_restore_lock);
1561
Imre Deak1f814da2015-12-16 02:52:19 +02001562 disable_rpm_wakeref_asserts(dev_priv);
1563
Paulo Zanonic67a4702013-08-19 13:18:09 -03001564 /* We do a lot of poking in a lot of registers, make sure they work
1565 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001566 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001567
Dave Airlie5bcf7192010-12-07 09:20:40 +10001568 drm_kms_helper_poll_disable(dev);
1569
David Weinehall52a05c32016-08-22 13:32:44 +03001570 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001571
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001572 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001573 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001574 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001575 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001576 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001577 }
1578
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001579 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001580
1581 intel_dp_mst_suspend(dev);
1582
1583 intel_runtime_pm_disable_interrupts(dev_priv);
1584 intel_hpd_cancel_work(dev_priv);
1585
1586 intel_suspend_encoders(dev_priv);
1587
Ville Syrjälä712bf362016-10-31 22:37:23 +02001588 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001589
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001590 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001591
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001592 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001593
Imre Deakbc872292015-11-18 17:32:30 +02001594 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001595 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001596
Hans de Goede68f60942017-02-10 11:28:01 +01001597 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001598 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001599
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001600 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001601
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001602 dev_priv->suspend_count++;
1603
Imre Deakf74ed082016-04-18 14:48:21 +03001604 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001605
Imre Deak1f814da2015-12-16 02:52:19 +02001606out:
1607 enable_rpm_wakeref_asserts(dev_priv);
1608
1609 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001610}
1611
David Weinehallc49d13e2016-08-22 13:32:42 +03001612static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001613{
David Weinehallc49d13e2016-08-22 13:32:42 +03001614 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001615 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001616 int ret;
1617
Imre Deak1f814da2015-12-16 02:52:19 +02001618 disable_rpm_wakeref_asserts(dev_priv);
1619
Imre Deak4c494a52016-10-13 14:34:06 +03001620 intel_display_set_init_power(dev_priv, false);
1621
Imre Deakbc872292015-11-18 17:32:30 +02001622 /*
1623 * In case of firmware assisted context save/restore don't manually
1624 * deinit the power domains. This also means the CSR/DMC firmware will
1625 * stay active, it will power down any HW resources as required and
1626 * also enable deeper system power states that would be blocked if the
1627 * firmware was inactive.
1628 */
Imre Deak0f906032018-03-22 16:36:42 +02001629 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1630 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001631 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001632 dev_priv->power_domains_suspended = true;
1633 }
Imre Deak73dfc222015-11-17 17:33:53 +02001634
Imre Deak507e1262016-04-20 20:27:54 +03001635 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001636 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001637 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001638 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001639 hsw_enable_pc8(dev_priv);
1640 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1641 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001642
1643 if (ret) {
1644 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001645 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001646 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001647 dev_priv->power_domains_suspended = false;
1648 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001649
Imre Deak1f814da2015-12-16 02:52:19 +02001650 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001651 }
1652
David Weinehall52a05c32016-08-22 13:32:44 +03001653 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001654 /*
Imre Deak54875572015-06-30 17:06:47 +03001655 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001656 * the device even though it's already in D3 and hang the machine. So
1657 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001658 * power down the device properly. The issue was seen on multiple old
1659 * GENs with different BIOS vendors, so having an explicit blacklist
1660 * is inpractical; apply the workaround on everything pre GEN6. The
1661 * platforms where the issue was seen:
1662 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1663 * Fujitsu FSC S7110
1664 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001665 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001666 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001667 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001668
Imre Deak1f814da2015-12-16 02:52:19 +02001669out:
1670 enable_rpm_wakeref_asserts(dev_priv);
1671
1672 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001673}
1674
Matthew Aulda9a251c2016-12-02 10:24:11 +00001675static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001676{
1677 int error;
1678
Chris Wilsonded8b072016-07-05 10:40:22 +01001679 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001680 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001681 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001682 return -ENODEV;
1683 }
1684
Imre Deak0b14cbd2014-09-10 18:16:55 +03001685 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1686 state.event != PM_EVENT_FREEZE))
1687 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001688
1689 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1690 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001691
Imre Deak5e365c32014-10-23 19:23:25 +03001692 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001693 if (error)
1694 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001695
Imre Deakab3be732015-03-02 13:04:41 +02001696 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001697}
1698
Imre Deak5e365c32014-10-23 19:23:25 +03001699static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001700{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001701 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001702 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001703
Imre Deak1f814da2015-12-16 02:52:19 +02001704 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001705 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001706
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001707 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001708 if (ret)
1709 DRM_ERROR("failed to re-enable GGTT\n");
1710
Imre Deakf74ed082016-04-18 14:48:21 +03001711 intel_csr_ucode_resume(dev_priv);
1712
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001713 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001714 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001715 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001716
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001717 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001718
Peter Antoine364aece2015-05-11 08:50:45 +01001719 /*
1720 * Interrupts have to be enabled before any batches are run. If not the
1721 * GPU will hang. i915_gem_init_hw() will initiate batches to
1722 * update/restore the context.
1723 *
Imre Deak908764f2016-11-29 21:40:29 +02001724 * drm_mode_config_reset() needs AUX interrupts.
1725 *
Peter Antoine364aece2015-05-11 08:50:45 +01001726 * Modeset enabling in intel_modeset_init_hw() also needs working
1727 * interrupts.
1728 */
1729 intel_runtime_pm_enable_interrupts(dev_priv);
1730
Imre Deak908764f2016-11-29 21:40:29 +02001731 drm_mode_config_reset(dev);
1732
Chris Wilson37cd3302017-11-12 11:27:38 +00001733 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001734
Daniel Vetterd5818932015-02-23 12:03:26 +01001735 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001736 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001737
1738 spin_lock_irq(&dev_priv->irq_lock);
1739 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001740 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001741 spin_unlock_irq(&dev_priv->irq_lock);
1742
Daniel Vetterd5818932015-02-23 12:03:26 +01001743 intel_dp_mst_resume(dev);
1744
Lyudea16b7652016-03-11 10:57:01 -05001745 intel_display_resume(dev);
1746
Lyudee0b70062016-11-01 21:06:30 -04001747 drm_kms_helper_poll_enable(dev);
1748
Daniel Vetterd5818932015-02-23 12:03:26 +01001749 /*
1750 * ... but also need to make sure that hotplug processing
1751 * doesn't cause havoc. Like in the driver load code we don't
1752 * bother with the tiny race here where we might loose hotplug
1753 * notifications.
1754 * */
1755 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001756
Chris Wilson03d92e42016-05-23 15:08:10 +01001757 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001758
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001759 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001760
Zhang Ruib8efb172013-02-05 15:41:53 +08001761 mutex_lock(&dev_priv->modeset_restore_lock);
1762 dev_priv->modeset_restore = MODESET_DONE;
1763 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001764
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001765 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001766
Imre Deak1f814da2015-12-16 02:52:19 +02001767 enable_rpm_wakeref_asserts(dev_priv);
1768
Chris Wilson074c6ad2014-04-09 09:19:43 +01001769 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001770}
1771
Imre Deak5e365c32014-10-23 19:23:25 +03001772static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001773{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001774 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001775 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001776 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001777
Imre Deak76c4b252014-04-01 19:55:22 +03001778 /*
1779 * We have a resume ordering issue with the snd-hda driver also
1780 * requiring our device to be power up. Due to the lack of a
1781 * parent/child relationship we currently solve this with an early
1782 * resume hook.
1783 *
1784 * FIXME: This should be solved with a special hdmi sink device or
1785 * similar so that power domains can be employed.
1786 */
Imre Deak44410cd2016-04-18 14:45:54 +03001787
1788 /*
1789 * Note that we need to set the power state explicitly, since we
1790 * powered off the device during freeze and the PCI core won't power
1791 * it back up for us during thaw. Powering off the device during
1792 * freeze is not a hard requirement though, and during the
1793 * suspend/resume phases the PCI core makes sure we get here with the
1794 * device powered on. So in case we change our freeze logic and keep
1795 * the device powered we can also remove the following set power state
1796 * call.
1797 */
David Weinehall52a05c32016-08-22 13:32:44 +03001798 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001799 if (ret) {
1800 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1801 goto out;
1802 }
1803
1804 /*
1805 * Note that pci_enable_device() first enables any parent bridge
1806 * device and only then sets the power state for this device. The
1807 * bridge enabling is a nop though, since bridge devices are resumed
1808 * first. The order of enabling power and enabling the device is
1809 * imposed by the PCI core as described above, so here we preserve the
1810 * same order for the freeze/thaw phases.
1811 *
1812 * TODO: eventually we should remove pci_disable_device() /
1813 * pci_enable_enable_device() from suspend/resume. Due to how they
1814 * depend on the device enable refcount we can't anyway depend on them
1815 * disabling/enabling the device.
1816 */
David Weinehall52a05c32016-08-22 13:32:44 +03001817 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001818 ret = -EIO;
1819 goto out;
1820 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001821
David Weinehall52a05c32016-08-22 13:32:44 +03001822 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001823
Imre Deak1f814da2015-12-16 02:52:19 +02001824 disable_rpm_wakeref_asserts(dev_priv);
1825
Wayne Boyer666a4532015-12-09 12:29:35 -08001826 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001827 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001828 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001829 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1830 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001831
Hans de Goede68f60942017-02-10 11:28:01 +01001832 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001833
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001834 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001835 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001836 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001837 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001838 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001839 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001840
Chris Wilsondc979972016-05-10 14:10:04 +01001841 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001842
Imre Deak0f906032018-03-22 16:36:42 +02001843 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001844 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001845 else
1846 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001847
Chris Wilson24145512017-01-24 11:01:35 +00001848 i915_gem_sanitize(dev_priv);
1849
Imre Deak6e35e8a2016-04-18 10:04:19 +03001850 enable_rpm_wakeref_asserts(dev_priv);
1851
Imre Deakbc872292015-11-18 17:32:30 +02001852out:
Imre Deak0f906032018-03-22 16:36:42 +02001853 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001854
1855 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001856}
1857
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001858static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001859{
Imre Deak50a00722014-10-23 19:23:17 +03001860 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001861
Imre Deak097dd832014-10-23 19:23:19 +03001862 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1863 return 0;
1864
Imre Deak5e365c32014-10-23 19:23:25 +03001865 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001866 if (ret)
1867 return ret;
1868
Imre Deak5a175142014-10-23 19:23:18 +03001869 return i915_drm_resume(dev);
1870}
1871
Ben Gamari11ed50e2009-09-14 17:48:45 -04001872/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001873 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001874 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001875 * @stalled_mask: mask of the stalled engines with the guilty requests
1876 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877 *
Chris Wilson780f2622016-09-09 14:11:52 +01001878 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1879 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001880 *
Chris Wilson221fe792016-09-09 14:11:51 +01001881 * Caller must hold the struct_mutex.
1882 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001883 * Procedure is fairly simple:
1884 * - reset the chip using the reset reg
1885 * - re-init context state
1886 * - re-init hardware status page
1887 * - re-init ring buffer
1888 * - re-init interrupt state
1889 * - re-init display
1890 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001891void i915_reset(struct drm_i915_private *i915,
1892 unsigned int stalled_mask,
1893 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001894{
Chris Wilson535275d2017-07-21 13:32:37 +01001895 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001896 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001897 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001898
Chris Wilson02866672018-03-30 14:18:01 +01001899 GEM_TRACE("flags=%lx\n", error->flags);
1900
Chris Wilsonf7096d42017-12-01 12:20:11 +00001901 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001902 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001903 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001904
Chris Wilson8c185ec2017-03-16 17:13:02 +00001905 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001906 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001907
Chris Wilsond98c52c2016-04-13 17:35:05 +01001908 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001909 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001910 goto wakeup;
1911
Chris Wilsond0667e92018-04-06 23:03:54 +01001912 if (reason)
1913 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001914 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001915
Chris Wilson535275d2017-07-21 13:32:37 +01001916 disable_irq(i915->drm.irq);
1917 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001918 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001919 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001920 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001921 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001922
Chris Wilsonf7096d42017-12-01 12:20:11 +00001923 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001924 if (i915_modparams.reset)
1925 dev_err(i915->drm.dev, "GPU reset not supported\n");
1926 else
1927 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001928 goto error;
1929 }
1930
1931 for (i = 0; i < 3; i++) {
1932 ret = intel_gpu_reset(i915, ALL_ENGINES);
1933 if (ret == 0)
1934 break;
1935
1936 msleep(100);
1937 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001938 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001939 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001940 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001941 }
1942
1943 /* Ok, now get things going again... */
1944
1945 /*
1946 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001947 * there.
1948 */
1949 ret = i915_ggtt_enable_hw(i915);
1950 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001951 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1952 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001953 goto error;
1954 }
1955
Chris Wilsond0667e92018-04-06 23:03:54 +01001956 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001957 intel_overlay_reset(i915);
1958
Chris Wilson0db8c962017-09-06 12:14:05 +01001959 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001960 * Next we need to restore the context, but we don't use those
1961 * yet either...
1962 *
1963 * Ring buffer needs to be re-initialized in the KMS case, or if X
1964 * was running at the time of the reset (i.e. we weren't VT
1965 * switched away).
1966 */
Chris Wilson535275d2017-07-21 13:32:37 +01001967 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001968 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001969 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1970 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001971 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001972 }
1973
Chris Wilson535275d2017-07-21 13:32:37 +01001974 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001975
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001976finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001977 i915_gem_reset_finish(i915);
1978 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001979
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001980wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001981 clear_bit(I915_RESET_HANDOFF, &error->flags);
1982 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001983 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001984
Chris Wilson107783d2017-12-05 17:27:57 +00001985taint:
1986 /*
1987 * History tells us that if we cannot reset the GPU now, we
1988 * never will. This then impacts everything that is run
1989 * subsequently. On failing the reset, we mark the driver
1990 * as wedged, preventing further execution on the GPU.
1991 * We also want to go one step further and add a taint to the
1992 * kernel so that any subsequent faults can be traced back to
1993 * this failure. This is important for CI, where if the
1994 * GPU/driver fails we would like to reboot and restart testing
1995 * rather than continue on into oblivion. For everyone else,
1996 * the system should still plod along, but they have been warned!
1997 */
1998 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001999error:
Chris Wilson535275d2017-07-21 13:32:37 +01002000 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002001 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002002 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002003}
2004
Michel Thierry6acbea82017-10-31 15:53:09 -07002005static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2006 struct intel_engine_cs *engine)
2007{
2008 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2009}
2010
Michel Thierry142bc7d2017-06-20 10:57:46 +01002011/**
2012 * i915_reset_engine - reset GPU engine to recover from a hang
2013 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002014 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002015 *
2016 * Reset a specific GPU engine. Useful if a hang is detected.
2017 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002018 *
2019 * Procedure is:
2020 * - identifies the request that caused the hang and it is dropped
2021 * - reset engine (which will force the engine to idle)
2022 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002023 */
Chris Wilsonce800752018-03-20 10:04:49 +00002024int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002025{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002026 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002027 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002028 int ret;
2029
Chris Wilson02866672018-03-30 14:18:01 +01002030 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002031 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2032
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002033 active_request = i915_gem_reset_prepare_engine(engine);
2034 if (IS_ERR_OR_NULL(active_request)) {
2035 /* Either the previous reset failed, or we pardon the reset. */
2036 ret = PTR_ERR(active_request);
2037 goto out;
2038 }
2039
Chris Wilsonce800752018-03-20 10:04:49 +00002040 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002041 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002042 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002043 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002044
Michel Thierry6acbea82017-10-31 15:53:09 -07002045 if (!engine->i915->guc.execbuf_client)
2046 ret = intel_gt_reset_engine(engine->i915, engine);
2047 else
2048 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002049 if (ret) {
2050 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002051 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2052 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002053 engine->name, ret);
2054 goto out;
2055 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002056
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002057 /*
2058 * The request that caused the hang is stuck on elsp, we know the
2059 * active request and can drop it, adjust head to skip the offending
2060 * request to resume executing remaining requests in the queue.
2061 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002062 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002063
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002064 /*
2065 * The engine and its registers (and workarounds in case of render)
2066 * have been reset to their default values. Follow the init_ring
2067 * process to program RING_MODE, HWSP and re-enable submission.
2068 */
2069 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002070 if (ret)
2071 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002072
2073out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002074 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002075 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002076}
2077
David Weinehallc49d13e2016-08-22 13:32:42 +03002078static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002079{
David Weinehallc49d13e2016-08-22 13:32:42 +03002080 struct pci_dev *pdev = to_pci_dev(kdev);
2081 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002082
David Weinehallc49d13e2016-08-22 13:32:42 +03002083 if (!dev) {
2084 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002085 return -ENODEV;
2086 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002087
David Weinehallc49d13e2016-08-22 13:32:42 +03002088 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002089 return 0;
2090
David Weinehallc49d13e2016-08-22 13:32:42 +03002091 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002092}
2093
David Weinehallc49d13e2016-08-22 13:32:42 +03002094static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002095{
David Weinehallc49d13e2016-08-22 13:32:42 +03002096 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002097
2098 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002099 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002100 * requiring our device to be power up. Due to the lack of a
2101 * parent/child relationship we currently solve this with an late
2102 * suspend hook.
2103 *
2104 * FIXME: This should be solved with a special hdmi sink device or
2105 * similar so that power domains can be employed.
2106 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002107 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002108 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002109
David Weinehallc49d13e2016-08-22 13:32:42 +03002110 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002111}
2112
David Weinehallc49d13e2016-08-22 13:32:42 +03002113static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002114{
David Weinehallc49d13e2016-08-22 13:32:42 +03002115 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002116
David Weinehallc49d13e2016-08-22 13:32:42 +03002117 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002118 return 0;
2119
David Weinehallc49d13e2016-08-22 13:32:42 +03002120 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002121}
2122
David Weinehallc49d13e2016-08-22 13:32:42 +03002123static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002124{
David Weinehallc49d13e2016-08-22 13:32:42 +03002125 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002126
David Weinehallc49d13e2016-08-22 13:32:42 +03002127 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002128 return 0;
2129
David Weinehallc49d13e2016-08-22 13:32:42 +03002130 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002131}
2132
David Weinehallc49d13e2016-08-22 13:32:42 +03002133static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002134{
David Weinehallc49d13e2016-08-22 13:32:42 +03002135 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002136
David Weinehallc49d13e2016-08-22 13:32:42 +03002137 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002138 return 0;
2139
David Weinehallc49d13e2016-08-22 13:32:42 +03002140 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002141}
2142
Chris Wilson1f19ac22016-05-14 07:26:32 +01002143/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002144static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002145{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002146 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002147 int ret;
2148
Imre Deakdd9f31c2017-08-16 17:46:07 +03002149 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2150 ret = i915_drm_suspend(dev);
2151 if (ret)
2152 return ret;
2153 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002154
2155 ret = i915_gem_freeze(kdev_to_i915(kdev));
2156 if (ret)
2157 return ret;
2158
2159 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002160}
2161
David Weinehallc49d13e2016-08-22 13:32:42 +03002162static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002163{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002164 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002165 int ret;
2166
Imre Deakdd9f31c2017-08-16 17:46:07 +03002167 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2168 ret = i915_drm_suspend_late(dev, true);
2169 if (ret)
2170 return ret;
2171 }
Chris Wilson461fb992016-05-14 07:26:33 +01002172
David Weinehallc49d13e2016-08-22 13:32:42 +03002173 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002174 if (ret)
2175 return ret;
2176
2177 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002178}
2179
2180/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002181static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002182{
David Weinehallc49d13e2016-08-22 13:32:42 +03002183 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002184}
2185
David Weinehallc49d13e2016-08-22 13:32:42 +03002186static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002187{
David Weinehallc49d13e2016-08-22 13:32:42 +03002188 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002189}
2190
2191/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002192static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002193{
David Weinehallc49d13e2016-08-22 13:32:42 +03002194 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002195}
2196
David Weinehallc49d13e2016-08-22 13:32:42 +03002197static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002198{
David Weinehallc49d13e2016-08-22 13:32:42 +03002199 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002200}
2201
Imre Deakddeea5b2014-05-05 15:19:56 +03002202/*
2203 * Save all Gunit registers that may be lost after a D3 and a subsequent
2204 * S0i[R123] transition. The list of registers needing a save/restore is
2205 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2206 * registers in the following way:
2207 * - Driver: saved/restored by the driver
2208 * - Punit : saved/restored by the Punit firmware
2209 * - No, w/o marking: no need to save/restore, since the register is R/O or
2210 * used internally by the HW in a way that doesn't depend
2211 * keeping the content across a suspend/resume.
2212 * - Debug : used for debugging
2213 *
2214 * We save/restore all registers marked with 'Driver', with the following
2215 * exceptions:
2216 * - Registers out of use, including also registers marked with 'Debug'.
2217 * These have no effect on the driver's operation, so we don't save/restore
2218 * them to reduce the overhead.
2219 * - Registers that are fully setup by an initialization function called from
2220 * the resume path. For example many clock gating and RPS/RC6 registers.
2221 * - Registers that provide the right functionality with their reset defaults.
2222 *
2223 * TODO: Except for registers that based on the above 3 criteria can be safely
2224 * ignored, we save/restore all others, practically treating the HW context as
2225 * a black-box for the driver. Further investigation is needed to reduce the
2226 * saved/restored registers even further, by following the same 3 criteria.
2227 */
2228static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2229{
2230 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2231 int i;
2232
2233 /* GAM 0x4000-0x4770 */
2234 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2235 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2236 s->arb_mode = I915_READ(ARB_MODE);
2237 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2238 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2239
2240 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002241 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002242
2243 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002244 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002245
2246 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2247 s->ecochk = I915_READ(GAM_ECOCHK);
2248 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2249 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2250
2251 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2252
2253 /* MBC 0x9024-0x91D0, 0x8500 */
2254 s->g3dctl = I915_READ(VLV_G3DCTL);
2255 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2256 s->mbctl = I915_READ(GEN6_MBCTL);
2257
2258 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2259 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2260 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2261 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2262 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2263 s->rstctl = I915_READ(GEN6_RSTCTL);
2264 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2265
2266 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2267 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2268 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2269 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2270 s->ecobus = I915_READ(ECOBUS);
2271 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2272 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2273 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2274 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2275 s->rcedata = I915_READ(VLV_RCEDATA);
2276 s->spare2gh = I915_READ(VLV_SPAREG2H);
2277
2278 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2279 s->gt_imr = I915_READ(GTIMR);
2280 s->gt_ier = I915_READ(GTIER);
2281 s->pm_imr = I915_READ(GEN6_PMIMR);
2282 s->pm_ier = I915_READ(GEN6_PMIER);
2283
2284 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002285 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002286
2287 /* GT SA CZ domain, 0x100000-0x138124 */
2288 s->tilectl = I915_READ(TILECTL);
2289 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2290 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2291 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2292 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2293
2294 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2295 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2296 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002297 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002298 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2299
2300 /*
2301 * Not saving any of:
2302 * DFT, 0x9800-0x9EC0
2303 * SARB, 0xB000-0xB1FC
2304 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2305 * PCI CFG
2306 */
2307}
2308
2309static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2310{
2311 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2312 u32 val;
2313 int i;
2314
2315 /* GAM 0x4000-0x4770 */
2316 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2317 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2318 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2319 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2320 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2321
2322 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002323 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002324
2325 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002326 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002327
2328 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2329 I915_WRITE(GAM_ECOCHK, s->ecochk);
2330 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2331 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2332
2333 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2334
2335 /* MBC 0x9024-0x91D0, 0x8500 */
2336 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2337 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2338 I915_WRITE(GEN6_MBCTL, s->mbctl);
2339
2340 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2341 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2342 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2343 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2344 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2345 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2346 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2347
2348 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2349 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2350 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2351 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2352 I915_WRITE(ECOBUS, s->ecobus);
2353 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2354 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2355 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2356 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2357 I915_WRITE(VLV_RCEDATA, s->rcedata);
2358 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2359
2360 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2361 I915_WRITE(GTIMR, s->gt_imr);
2362 I915_WRITE(GTIER, s->gt_ier);
2363 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2364 I915_WRITE(GEN6_PMIER, s->pm_ier);
2365
2366 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002367 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002368
2369 /* GT SA CZ domain, 0x100000-0x138124 */
2370 I915_WRITE(TILECTL, s->tilectl);
2371 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2372 /*
2373 * Preserve the GT allow wake and GFX force clock bit, they are not
2374 * be restored, as they are used to control the s0ix suspend/resume
2375 * sequence by the caller.
2376 */
2377 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2378 val &= VLV_GTLC_ALLOWWAKEREQ;
2379 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2380 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2381
2382 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2383 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2384 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2385 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2386
2387 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2388
2389 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2390 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2391 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002392 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002393 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2394}
2395
Chris Wilson3dd14c02017-04-21 14:58:15 +01002396static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2397 u32 mask, u32 val)
2398{
2399 /* The HW does not like us polling for PW_STATUS frequently, so
2400 * use the sleeping loop rather than risk the busy spin within
2401 * intel_wait_for_register().
2402 *
2403 * Transitioning between RC6 states should be at most 2ms (see
2404 * valleyview_enable_rps) so use a 3ms timeout.
2405 */
2406 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2407 3);
2408}
2409
Imre Deak650ad972014-04-18 16:35:02 +03002410int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2411{
2412 u32 val;
2413 int err;
2414
Imre Deak650ad972014-04-18 16:35:02 +03002415 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2416 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2417 if (force_on)
2418 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2419 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2420
2421 if (!force_on)
2422 return 0;
2423
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002424 err = intel_wait_for_register(dev_priv,
2425 VLV_GTLC_SURVIVABILITY_REG,
2426 VLV_GFX_CLK_STATUS_BIT,
2427 VLV_GFX_CLK_STATUS_BIT,
2428 20);
Imre Deak650ad972014-04-18 16:35:02 +03002429 if (err)
2430 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2431 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2432
2433 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002434}
2435
Imre Deakddeea5b2014-05-05 15:19:56 +03002436static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2437{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002438 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002439 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002440 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002441
2442 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2443 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2444 if (allow)
2445 val |= VLV_GTLC_ALLOWWAKEREQ;
2446 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2447 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2448
Chris Wilson3dd14c02017-04-21 14:58:15 +01002449 mask = VLV_GTLC_ALLOWWAKEACK;
2450 val = allow ? mask : 0;
2451
2452 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002453 if (err)
2454 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002455
Imre Deakddeea5b2014-05-05 15:19:56 +03002456 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002457}
2458
Chris Wilson3dd14c02017-04-21 14:58:15 +01002459static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2460 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002461{
2462 u32 mask;
2463 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002464
2465 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2466 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002467
2468 /*
2469 * RC6 transitioning can be delayed up to 2 msec (see
2470 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002471 *
2472 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2473 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002474 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002475 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002476 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2477 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002478}
2479
2480static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2481{
2482 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2483 return;
2484
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002485 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002486 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2487}
2488
Sagar Kambleebc32822014-08-13 23:07:05 +05302489static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002490{
2491 u32 mask;
2492 int err;
2493
2494 /*
2495 * Bspec defines the following GT well on flags as debug only, so
2496 * don't treat them as hard failures.
2497 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002498 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002499
2500 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2501 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2502
2503 vlv_check_no_gt_access(dev_priv);
2504
2505 err = vlv_force_gfx_clock(dev_priv, true);
2506 if (err)
2507 goto err1;
2508
2509 err = vlv_allow_gt_wake(dev_priv, false);
2510 if (err)
2511 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302512
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002513 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302514 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002515
2516 err = vlv_force_gfx_clock(dev_priv, false);
2517 if (err)
2518 goto err2;
2519
2520 return 0;
2521
2522err2:
2523 /* For safety always re-enable waking and disable gfx clock forcing */
2524 vlv_allow_gt_wake(dev_priv, true);
2525err1:
2526 vlv_force_gfx_clock(dev_priv, false);
2527
2528 return err;
2529}
2530
Sagar Kamble016970b2014-08-13 23:07:06 +05302531static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2532 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002533{
Imre Deakddeea5b2014-05-05 15:19:56 +03002534 int err;
2535 int ret;
2536
2537 /*
2538 * If any of the steps fail just try to continue, that's the best we
2539 * can do at this point. Return the first error code (which will also
2540 * leave RPM permanently disabled).
2541 */
2542 ret = vlv_force_gfx_clock(dev_priv, true);
2543
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002544 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302545 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002546
2547 err = vlv_allow_gt_wake(dev_priv, true);
2548 if (!ret)
2549 ret = err;
2550
2551 err = vlv_force_gfx_clock(dev_priv, false);
2552 if (!ret)
2553 ret = err;
2554
2555 vlv_check_no_gt_access(dev_priv);
2556
Chris Wilson7c108fd2016-10-24 13:42:18 +01002557 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002558 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002559
2560 return ret;
2561}
2562
David Weinehallc49d13e2016-08-22 13:32:42 +03002563static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002564{
David Weinehallc49d13e2016-08-22 13:32:42 +03002565 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002566 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002567 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002568 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002569
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002570 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002571 return -ENODEV;
2572
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002573 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002574 return -ENODEV;
2575
Paulo Zanoni8a187452013-12-06 20:32:13 -02002576 DRM_DEBUG_KMS("Suspending device\n");
2577
Imre Deak1f814da2015-12-16 02:52:19 +02002578 disable_rpm_wakeref_asserts(dev_priv);
2579
Imre Deakd6102972014-05-07 19:57:49 +03002580 /*
2581 * We are safe here against re-faults, since the fault handler takes
2582 * an RPM reference.
2583 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002584 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002585
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002586 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002587
Imre Deak2eb52522014-11-19 15:30:05 +02002588 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002589
Hans de Goede01c799c2017-11-14 14:55:18 +01002590 intel_uncore_suspend(dev_priv);
2591
Imre Deak507e1262016-04-20 20:27:54 +03002592 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002593 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002594 bxt_display_core_uninit(dev_priv);
2595 bxt_enable_dc9(dev_priv);
2596 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2597 hsw_enable_pc8(dev_priv);
2598 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2599 ret = vlv_suspend_complete(dev_priv);
2600 }
2601
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002602 if (ret) {
2603 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002604 intel_uncore_runtime_resume(dev_priv);
2605
Daniel Vetterb9632912014-09-30 10:56:44 +02002606 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002607
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002608 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302609
2610 i915_gem_init_swizzling(dev_priv);
2611 i915_gem_restore_fences(dev_priv);
2612
Imre Deak1f814da2015-12-16 02:52:19 +02002613 enable_rpm_wakeref_asserts(dev_priv);
2614
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002615 return ret;
2616 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002617
Imre Deak1f814da2015-12-16 02:52:19 +02002618 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002619 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002620
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002621 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002622 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2623
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002624 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002625
2626 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002627 * FIXME: We really should find a document that references the arguments
2628 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002629 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002630 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002631 /*
2632 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2633 * being detected, and the call we do at intel_runtime_resume()
2634 * won't be able to restore them. Since PCI_D3hot matches the
2635 * actual specification and appears to be working, use it.
2636 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002637 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002638 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002639 /*
2640 * current versions of firmware which depend on this opregion
2641 * notification have repurposed the D1 definition to mean
2642 * "runtime suspended" vs. what you would normally expect (D3)
2643 * to distinguish it from notifications that might be sent via
2644 * the suspend path.
2645 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002646 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002647 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002648
Mika Kuoppala59bad942015-01-16 11:34:40 +02002649 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002650
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002651 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002652 intel_hpd_poll_init(dev_priv);
2653
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002654 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002655 return 0;
2656}
2657
David Weinehallc49d13e2016-08-22 13:32:42 +03002658static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002659{
David Weinehallc49d13e2016-08-22 13:32:42 +03002660 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002661 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002662 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002663 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002664
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002665 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002666 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002667
2668 DRM_DEBUG_KMS("Resuming device\n");
2669
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002670 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002671 disable_rpm_wakeref_asserts(dev_priv);
2672
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002673 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002674 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002675 if (intel_uncore_unclaimed_mmio(dev_priv))
2676 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002677
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002678 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002679 bxt_disable_dc9(dev_priv);
2680 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002681 if (dev_priv->csr.dmc_payload &&
2682 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2683 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002684 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002685 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002686 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002687 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002688 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002689
Hans de Goedebedf4d72017-11-14 14:55:17 +01002690 intel_uncore_runtime_resume(dev_priv);
2691
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302692 intel_runtime_pm_enable_interrupts(dev_priv);
2693
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002694 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302695
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002696 /*
2697 * No point of rolling back things in case of an error, as the best
2698 * we can do is to hope that things will still work (and disable RPM).
2699 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002700 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002701 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002702
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002703 /*
2704 * On VLV/CHV display interrupts are part of the display
2705 * power well, so hpd is reinitialized from there. For
2706 * everyone else do it here.
2707 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002708 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002709 intel_hpd_init(dev_priv);
2710
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302711 intel_enable_ipc(dev_priv);
2712
Imre Deak1f814da2015-12-16 02:52:19 +02002713 enable_rpm_wakeref_asserts(dev_priv);
2714
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002715 if (ret)
2716 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2717 else
2718 DRM_DEBUG_KMS("Device resumed\n");
2719
2720 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002721}
2722
Chris Wilson42f55512016-06-24 14:00:26 +01002723const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002724 /*
2725 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2726 * PMSG_RESUME]
2727 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002729 .suspend_late = i915_pm_suspend_late,
2730 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002731 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002732
2733 /*
2734 * S4 event handlers
2735 * @freeze, @freeze_late : called (1) before creating the
2736 * hibernation image [PMSG_FREEZE] and
2737 * (2) after rebooting, before restoring
2738 * the image [PMSG_QUIESCE]
2739 * @thaw, @thaw_early : called (1) after creating the hibernation
2740 * image, before writing it [PMSG_THAW]
2741 * and (2) after failing to create or
2742 * restore the image [PMSG_RECOVER]
2743 * @poweroff, @poweroff_late: called after writing the hibernation
2744 * image, before rebooting [PMSG_HIBERNATE]
2745 * @restore, @restore_early : called after rebooting and restoring the
2746 * hibernation image [PMSG_RESTORE]
2747 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002748 .freeze = i915_pm_freeze,
2749 .freeze_late = i915_pm_freeze_late,
2750 .thaw_early = i915_pm_thaw_early,
2751 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002752 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002753 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002754 .restore_early = i915_pm_restore_early,
2755 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002756
2757 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002758 .runtime_suspend = intel_runtime_suspend,
2759 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002760};
2761
Laurent Pinchart78b68552012-05-17 13:27:22 +02002762static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002763 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002764 .open = drm_gem_vm_open,
2765 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002766};
2767
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002768static const struct file_operations i915_driver_fops = {
2769 .owner = THIS_MODULE,
2770 .open = drm_open,
2771 .release = drm_release,
2772 .unlocked_ioctl = drm_ioctl,
2773 .mmap = drm_gem_mmap,
2774 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002775 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002776 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002777 .llseek = noop_llseek,
2778};
2779
Chris Wilson0673ad42016-06-24 14:00:22 +01002780static int
2781i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2782 struct drm_file *file)
2783{
2784 return -ENODEV;
2785}
2786
2787static const struct drm_ioctl_desc i915_ioctls[] = {
2788 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2789 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2790 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2791 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2792 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2793 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002794 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002795 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2796 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2797 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2798 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2799 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2800 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2801 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2802 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2803 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2804 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2805 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002806 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2807 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002808 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2809 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2810 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2811 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2812 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2814 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2815 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2816 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2817 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2818 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2819 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2820 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2821 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002823 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002825 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002826 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002827 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002830 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002831 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002840 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002841 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2842 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002843 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002844};
2845
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002847 /* Don't use MTRRs here; the Xserver or userspace app should
2848 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002849 */
Eric Anholt673a3942008-07-30 12:06:12 -07002850 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002851 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002852 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002853 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002854 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002855 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002856 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002857
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002858 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002859 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002860 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002861
2862 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2863 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2864 .gem_prime_export = i915_gem_prime_export,
2865 .gem_prime_import = i915_gem_prime_import,
2866
Dave Airlieff72145b2011-02-07 12:16:14 +10002867 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002868 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002870 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002871 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002872 .name = DRIVER_NAME,
2873 .desc = DRIVER_DESC,
2874 .date = DRIVER_DATE,
2875 .major = DRIVER_MAJOR,
2876 .minor = DRIVER_MINOR,
2877 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002879
2880#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2881#include "selftests/mock_drm.c"
2882#endif