blob: 44ad3085695f0756ea60ca2ae06151893e4b2d33 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800231 .has_llc = 1, \
232 GEN_DEFAULT_PIPEOFFSETS, \
233 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234
Jesse Barnesc76b6152011-04-28 14:32:07 -0700235static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700236 GEN7_FEATURES,
237 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244};
245
Ben Widawsky999bcde2013-04-05 13:12:45 -0700246static const struct intel_device_info intel_ivybridge_q_info = {
247 GEN7_FEATURES,
248 .is_ivybridge = 1,
249 .num_pipes = 0, /* legal, last one wins */
250};
251
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800252#define VLV_FEATURES \
253 .gen = 7, .num_pipes = 2, \
254 .need_gfx_hws = 1, .has_hotplug = 1, \
255 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
256 .display_mmio_offset = VLV_DISPLAY_BASE, \
257 GEN_DEFAULT_PIPEOFFSETS, \
258 CURSOR_OFFSETS
259
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800261 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700262 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800263 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700264};
265
266static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800267 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700268 .is_valleyview = 1,
269};
270
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800271#define HSW_FEATURES \
272 GEN7_FEATURES, \
273 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
274 .has_ddi = 1, \
275 .has_fpga_dbg = 1
276
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300277static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800278 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700279 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300280};
281
282static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800283 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700284 .is_haswell = 1,
285 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500286};
287
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800288static const struct intel_device_info intel_broadwell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800289 HSW_FEATURES,
290 .gen = 8,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800291};
292
293static const struct intel_device_info intel_broadwell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800294 HSW_FEATURES,
295 .gen = 8, .is_mobile = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800296};
297
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800298static const struct intel_device_info intel_broadwell_gt3d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800299 HSW_FEATURES,
300 .gen = 8,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800301 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800302};
303
304static const struct intel_device_info intel_broadwell_gt3m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800305 HSW_FEATURES,
306 .gen = 8, .is_mobile = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800307 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800308};
309
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300310static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300311 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300312 .need_gfx_hws = 1, .has_hotplug = 1,
313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800314 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300315 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300316 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300317 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300318};
319
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000320static const struct intel_device_info intel_skylake_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800321 HSW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530322 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800323 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000324};
325
Damien Lespiau719388e2015-02-04 13:22:27 +0000326static const struct intel_device_info intel_skylake_gt3_info = {
Daniel Vettera9287db2015-12-04 16:15:55 +0100327 HSW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000328 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800329 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000330 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000331};
332
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200333static const struct intel_device_info intel_broxton_info = {
334 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700335 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200336 .gen = 9,
337 .need_gfx_hws = 1, .has_hotplug = 1,
338 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
339 .num_pipes = 3,
340 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300341 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200342 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200343 GEN_DEFAULT_PIPEOFFSETS,
344 IVB_CURSOR_OFFSETS,
345};
346
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700347static const struct intel_device_info intel_kabylake_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800348 HSW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700349 .is_preliminary = 1,
350 .is_kabylake = 1,
351 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700352};
353
354static const struct intel_device_info intel_kabylake_gt3_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800355 HSW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700356 .is_preliminary = 1,
357 .is_kabylake = 1,
358 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700359 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700360};
361
Jesse Barnesa0a18072013-07-26 13:32:51 -0700362/*
363 * Make sure any device matches here are from most specific to most
364 * general. For example, since the Quanta match is based on the subsystem
365 * and subvendor IDs, we need it to come before the more general IVB
366 * PCI ID matches, otherwise we'll use the wrong info struct above.
367 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200368static const struct pci_device_id pciidlist[] = {
369 INTEL_I830_IDS(&intel_i830_info),
370 INTEL_I845G_IDS(&intel_845g_info),
371 INTEL_I85X_IDS(&intel_i85x_info),
372 INTEL_I865G_IDS(&intel_i865g_info),
373 INTEL_I915G_IDS(&intel_i915g_info),
374 INTEL_I915GM_IDS(&intel_i915gm_info),
375 INTEL_I945G_IDS(&intel_i945g_info),
376 INTEL_I945GM_IDS(&intel_i945gm_info),
377 INTEL_I965G_IDS(&intel_i965g_info),
378 INTEL_G33_IDS(&intel_g33_info),
379 INTEL_I965GM_IDS(&intel_i965gm_info),
380 INTEL_GM45_IDS(&intel_gm45_info),
381 INTEL_G45_IDS(&intel_g45_info),
382 INTEL_PINEVIEW_IDS(&intel_pineview_info),
383 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
384 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
385 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
386 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
387 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
388 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
389 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
390 INTEL_HSW_D_IDS(&intel_haswell_d_info),
391 INTEL_HSW_M_IDS(&intel_haswell_m_info),
392 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
393 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
394 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
395 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
396 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
397 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
398 INTEL_CHV_IDS(&intel_cherryview_info),
399 INTEL_SKL_GT1_IDS(&intel_skylake_info),
400 INTEL_SKL_GT2_IDS(&intel_skylake_info),
401 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200402 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200403 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700404 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
405 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
406 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700407 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500408 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Jesse Barnes79e53942008-11-07 14:24:08 -0800411MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Robert Beckett30c964a2015-08-28 13:10:22 +0100413static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
414{
415 enum intel_pch ret = PCH_NOP;
416
417 /*
418 * In a virtualized passthrough environment we can be in a
419 * setup where the ISA bridge is not able to be passed through.
420 * In this case, a south bridge can be emulated and we have to
421 * make an educated guess as to which PCH is really there.
422 */
423
424 if (IS_GEN5(dev)) {
425 ret = PCH_IBX;
426 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
427 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
428 ret = PCH_CPT;
429 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
430 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
431 ret = PCH_LPT;
432 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700433 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100434 ret = PCH_SPT;
435 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
436 }
437
438 return ret;
439}
440
Akshay Joshi0206e352011-08-16 15:34:10 -0400441void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800442{
443 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200444 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800445
Ben Widawskyce1bb322013-04-05 13:12:44 -0700446 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
447 * (which really amounts to a PCH but no South Display).
448 */
449 if (INTEL_INFO(dev)->num_pipes == 0) {
450 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700451 return;
452 }
453
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800454 /*
455 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
456 * make graphics device passthrough work easy for VMM, that only
457 * need to expose ISA bridge to let driver know the real hardware
458 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800459 *
460 * In some virtualized environments (e.g. XEN), there is irrelevant
461 * ISA bridge in the system. To work reliably, we should scan trhough
462 * all the ISA bridge devices and check for the first match, instead
463 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800464 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200465 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800466 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200467 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200468 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469
Jesse Barnes90711d52011-04-28 14:48:02 -0700470 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
471 dev_priv->pch_type = PCH_IBX;
472 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100473 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700474 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475 dev_priv->pch_type = PCH_CPT;
476 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100477 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700478 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
479 /* PantherPoint is CPT compatible */
480 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300481 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100482 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300483 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
484 dev_priv->pch_type = PCH_LPT;
485 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800486 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
487 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800488 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800491 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
492 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530493 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_SPT;
495 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700496 WARN_ON(!IS_SKYLAKE(dev) &&
497 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530498 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
499 dev_priv->pch_type = PCH_SPT;
500 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700501 WARN_ON(!IS_SKYLAKE(dev) &&
502 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100503 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
504 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100505 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200506 } else
507 continue;
508
Rui Guo6a9c4b32013-06-19 21:10:23 +0800509 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800511 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800512 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200513 DRM_DEBUG_KMS("No PCH found.\n");
514
515 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800516}
517
Ben Widawsky2911a352012-04-05 14:47:36 -0700518bool i915_semaphore_is_enabled(struct drm_device *dev)
519{
520 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100521 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700522
Jani Nikulad330a952014-01-21 11:24:25 +0200523 if (i915.semaphores >= 0)
524 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700525
Oscar Mateo71386ef2014-07-24 17:04:44 +0100526 /* TODO: make semaphores and Execlists play nicely together */
527 if (i915.enable_execlists)
528 return false;
529
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700530 /* Until we get further testing... */
531 if (IS_GEN8(dev))
532 return false;
533
Daniel Vetter59de3292012-04-02 20:48:43 +0200534#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700535 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200536 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
537 return false;
538#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700539
Daniel Vettera08acaf2013-12-17 09:56:53 +0100540 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700541}
542
Imre Deak07f9cd02014-08-18 14:42:45 +0300543static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
544{
545 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200546 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300547
548 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200549 for_each_intel_encoder(dev, encoder)
550 if (encoder->suspend)
551 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300552 drm_modeset_unlock_all(dev);
553}
554
Sagar Kambleebc32822014-08-13 23:07:05 +0530555static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200556static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
557 bool rpm_resume);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100558static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530559
Imre Deakbc872292015-11-18 17:32:30 +0200560static bool suspend_to_idle(struct drm_i915_private *dev_priv)
561{
562#if IS_ENABLED(CONFIG_ACPI_SLEEP)
563 if (acpi_target_system_state() < ACPI_STATE_S3)
564 return true;
565#endif
566 return false;
567}
Sagar Kambleebc32822014-08-13 23:07:05 +0530568
Imre Deak5e365c32014-10-23 19:23:25 +0300569static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100570{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100571 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700572 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100573 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100574
Zhang Ruib8efb172013-02-05 15:41:53 +0800575 /* ignore lid events during suspend */
576 mutex_lock(&dev_priv->modeset_restore_lock);
577 dev_priv->modeset_restore = MODESET_SUSPENDED;
578 mutex_unlock(&dev_priv->modeset_restore_lock);
579
Paulo Zanonic67a4702013-08-19 13:18:09 -0300580 /* We do a lot of poking in a lot of registers, make sure they work
581 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200582 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200583
Dave Airlie5bcf7192010-12-07 09:20:40 +1000584 drm_kms_helper_poll_disable(dev);
585
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100586 pci_save_state(dev->pdev);
587
Daniel Vetterd5818932015-02-23 12:03:26 +0100588 error = i915_gem_suspend(dev);
589 if (error) {
590 dev_err(&dev->pdev->dev,
591 "GEM idle failed, resume might fail\n");
592 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100593 }
594
Alex Daia1c41992015-09-30 09:46:37 -0700595 intel_guc_suspend(dev);
596
Daniel Vetterd5818932015-02-23 12:03:26 +0100597 intel_suspend_gt_powersave(dev);
598
599 /*
600 * Disable CRTCs directly since we want to preserve sw state
601 * for _thaw. Also, power gate the CRTC power wells.
602 */
603 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200604 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100605 drm_modeset_unlock_all(dev);
606
607 intel_dp_mst_suspend(dev);
608
609 intel_runtime_pm_disable_interrupts(dev_priv);
610 intel_hpd_cancel_work(dev_priv);
611
612 intel_suspend_encoders(dev_priv);
613
614 intel_suspend_hw(dev);
615
Ben Widawsky828c7902013-10-16 09:21:30 -0700616 i915_gem_suspend_gtt_mappings(dev);
617
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100618 i915_save_state(dev);
619
Imre Deakbc872292015-11-18 17:32:30 +0200620 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700621 intel_opregion_notify_adapter(dev, opregion_target_state);
622
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700623 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100624 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100625
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100626 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100627
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200628 dev_priv->suspend_count++;
629
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700630 intel_display_set_init_power(dev_priv, false);
631
Imre Deakf514c2d2015-10-28 23:59:06 +0200632 if (HAS_CSR(dev_priv))
633 flush_work(&dev_priv->csr.work);
634
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100635 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100636}
637
Imre Deakab3be732015-03-02 13:04:41 +0200638static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300639{
640 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200641 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300642 int ret;
643
Imre Deakbc872292015-11-18 17:32:30 +0200644 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
645 /*
646 * In case of firmware assisted context save/restore don't manually
647 * deinit the power domains. This also means the CSR/DMC firmware will
648 * stay active, it will power down any HW resources as required and
649 * also enable deeper system power states that would be blocked if the
650 * firmware was inactive.
651 */
652 if (!fw_csr)
653 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200654
Imre Deakc3c09c92014-10-23 19:23:15 +0300655 ret = intel_suspend_complete(dev_priv);
656
657 if (ret) {
658 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200659 if (!fw_csr)
660 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300661
662 return ret;
663 }
664
665 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200666 /*
Imre Deak54875572015-06-30 17:06:47 +0300667 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200668 * the device even though it's already in D3 and hang the machine. So
669 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300670 * power down the device properly. The issue was seen on multiple old
671 * GENs with different BIOS vendors, so having an explicit blacklist
672 * is inpractical; apply the workaround on everything pre GEN6. The
673 * platforms where the issue was seen:
674 * Lenovo Thinkpad X301, X61s, X60, T60, X41
675 * Fujitsu FSC S7110
676 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200677 */
Imre Deak54875572015-06-30 17:06:47 +0300678 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200679 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300680
Imre Deakbc872292015-11-18 17:32:30 +0200681 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
682
Imre Deakc3c09c92014-10-23 19:23:15 +0300683 return 0;
684}
685
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200686int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100687{
688 int error;
689
690 if (!dev || !dev->dev_private) {
691 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700692 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000693 return -ENODEV;
694 }
695
Imre Deak0b14cbd2014-09-10 18:16:55 +0300696 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
697 state.event != PM_EVENT_FREEZE))
698 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000699
700 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
701 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100702
Imre Deak5e365c32014-10-23 19:23:25 +0300703 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100704 if (error)
705 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000706
Imre Deakab3be732015-03-02 13:04:41 +0200707 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000708}
709
Imre Deak5e365c32014-10-23 19:23:25 +0300710static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000711{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800712 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100713
Daniel Vetterd5818932015-02-23 12:03:26 +0100714 mutex_lock(&dev->struct_mutex);
715 i915_gem_restore_gtt_mappings(dev);
716 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300717
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100718 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100719 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100720
Daniel Vetterd5818932015-02-23 12:03:26 +0100721 intel_init_pch_refclk(dev);
722 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100723
Peter Antoine364aece2015-05-11 08:50:45 +0100724 /*
725 * Interrupts have to be enabled before any batches are run. If not the
726 * GPU will hang. i915_gem_init_hw() will initiate batches to
727 * update/restore the context.
728 *
729 * Modeset enabling in intel_modeset_init_hw() also needs working
730 * interrupts.
731 */
732 intel_runtime_pm_enable_interrupts(dev_priv);
733
Daniel Vetterd5818932015-02-23 12:03:26 +0100734 mutex_lock(&dev->struct_mutex);
735 if (i915_gem_init_hw(dev)) {
736 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200737 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800738 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100739 mutex_unlock(&dev->struct_mutex);
740
Alex Daia1c41992015-09-30 09:46:37 -0700741 intel_guc_resume(dev);
742
Daniel Vetterd5818932015-02-23 12:03:26 +0100743 intel_modeset_init_hw(dev);
744
745 spin_lock_irq(&dev_priv->irq_lock);
746 if (dev_priv->display.hpd_irq_setup)
747 dev_priv->display.hpd_irq_setup(dev);
748 spin_unlock_irq(&dev_priv->irq_lock);
749
750 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200751 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100752 drm_modeset_unlock_all(dev);
753
754 intel_dp_mst_resume(dev);
755
756 /*
757 * ... but also need to make sure that hotplug processing
758 * doesn't cause havoc. Like in the driver load code we don't
759 * bother with the tiny race here where we might loose hotplug
760 * notifications.
761 * */
762 intel_hpd_init(dev_priv);
763 /* Config may have changed between suspend and resume */
764 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800765
Chris Wilson44834a62010-08-19 16:09:23 +0100766 intel_opregion_init(dev);
767
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100768 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700769
Zhang Ruib8efb172013-02-05 15:41:53 +0800770 mutex_lock(&dev_priv->modeset_restore_lock);
771 dev_priv->modeset_restore = MODESET_DONE;
772 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200773
Jesse Barnese5747e32014-06-12 08:35:47 -0700774 intel_opregion_notify_adapter(dev, PCI_D0);
775
Imre Deakee6f2802014-10-23 19:23:22 +0300776 drm_kms_helper_poll_enable(dev);
777
Chris Wilson074c6ad2014-04-09 09:19:43 +0100778 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100779}
780
Imre Deak5e365c32014-10-23 19:23:25 +0300781static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100782{
Imre Deak36d61e62014-10-23 19:23:24 +0300783 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200784 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300785
Imre Deak76c4b252014-04-01 19:55:22 +0300786 /*
787 * We have a resume ordering issue with the snd-hda driver also
788 * requiring our device to be power up. Due to the lack of a
789 * parent/child relationship we currently solve this with an early
790 * resume hook.
791 *
792 * FIXME: This should be solved with a special hdmi sink device or
793 * similar so that power domains can be employed.
794 */
Imre Deakbc872292015-11-18 17:32:30 +0200795 if (pci_enable_device(dev->pdev)) {
796 ret = -EIO;
797 goto out;
798 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100799
800 pci_set_master(dev->pdev);
801
Wayne Boyer666a4532015-12-09 12:29:35 -0800802 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200803 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300804 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100805 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
806 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300807
808 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200809
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100810 if (IS_BROXTON(dev))
811 ret = bxt_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100812 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
813 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200814
Imre Deak36d61e62014-10-23 19:23:24 +0300815 intel_uncore_sanitize(dev);
Imre Deakbc872292015-11-18 17:32:30 +0200816
817 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
818 intel_power_domains_init_hw(dev_priv, true);
819
820out:
821 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300822
823 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300824}
825
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200826int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300827{
Imre Deak50a00722014-10-23 19:23:17 +0300828 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300829
Imre Deak097dd832014-10-23 19:23:19 +0300830 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
831 return 0;
832
Imre Deak5e365c32014-10-23 19:23:25 +0300833 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300834 if (ret)
835 return ret;
836
Imre Deak5a175142014-10-23 19:23:18 +0300837 return i915_drm_resume(dev);
838}
839
Ben Gamari11ed50e2009-09-14 17:48:45 -0400840/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200841 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400842 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400843 *
844 * Reset the chip. Useful if a hang is detected. Returns zero on successful
845 * reset or otherwise an error code.
846 *
847 * Procedure is fairly simple:
848 * - reset the chip using the reset reg
849 * - re-init context state
850 * - re-init hardware status page
851 * - re-init ring buffer
852 * - re-init interrupt state
853 * - re-init display
854 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200855int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400856{
Jani Nikula50227e12014-03-31 14:27:21 +0300857 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100858 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700859 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400860
Imre Deakdbea3ce2014-12-15 18:59:28 +0200861 intel_reset_gt_powersave(dev);
862
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200863 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400864
Chris Wilson069efc12010-09-30 16:53:18 +0100865 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400866
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100867 simulated = dev_priv->gpu_error.stop_rings != 0;
868
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300869 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200870
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300871 /* Also reset the gpu hangman. */
872 if (simulated) {
873 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
874 dev_priv->gpu_error.stop_rings = 0;
875 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100876 DRM_INFO("Reset not implemented, but ignoring "
877 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300878 ret = 0;
879 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100880 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300881
Daniel Vetterd8f27162014-10-01 01:02:04 +0200882 if (i915_stop_ring_allow_warn(dev_priv))
883 pr_notice("drm/i915: Resetting chip after gpu hang\n");
884
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700885 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100886 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100887 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100888 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400889 }
890
Ville Syrjälä1362b772014-11-26 17:07:29 +0200891 intel_overlay_reset(dev_priv);
892
Ben Gamari11ed50e2009-09-14 17:48:45 -0400893 /* Ok, now get things going again... */
894
895 /*
896 * Everything depends on having the GTT running, so we need to start
897 * there. Fortunately we don't need to do this unless we reset the
898 * chip at a PCI level.
899 *
900 * Next we need to restore the context, but we don't use those
901 * yet either...
902 *
903 * Ring buffer needs to be re-initialized in the KMS case, or if X
904 * was running at the time of the reset (i.e. we weren't VT
905 * switched away).
906 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100907
Daniel Vetter33d30a92015-02-23 12:03:27 +0100908 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
909 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100910
Daniel Vetter33d30a92015-02-23 12:03:27 +0100911 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100912
Daniel Vetter33d30a92015-02-23 12:03:27 +0100913 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200914
Daniel Vetter33d30a92015-02-23 12:03:27 +0100915 mutex_unlock(&dev->struct_mutex);
916 if (ret) {
917 DRM_ERROR("Failed hw init on reset %d\n", ret);
918 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400919 }
920
Daniel Vetter33d30a92015-02-23 12:03:27 +0100921 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100922 * rps/rc6 re-init is necessary to restore state lost after the
923 * reset and the re-install of gt irqs. Skip for ironlake per
924 * previous concerns that it doesn't respond well to some forms
925 * of re-init after reset.
926 */
927 if (INTEL_INFO(dev)->gen > 5)
928 intel_enable_gt_powersave(dev);
929
Ben Gamari11ed50e2009-09-14 17:48:45 -0400930 return 0;
931}
932
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800933static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500934{
Daniel Vetter01a06852012-06-25 15:58:49 +0200935 struct intel_device_info *intel_info =
936 (struct intel_device_info *) ent->driver_data;
937
Jani Nikulad330a952014-01-21 11:24:25 +0200938 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700939 DRM_INFO("This hardware requires preliminary hardware support.\n"
940 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
941 return -ENODEV;
942 }
943
Chris Wilson5fe49d82011-02-01 19:43:02 +0000944 /* Only bind to function 0 of the device. Early generations
945 * used function 1 as a placeholder for multi-head. This causes
946 * us confusion instead, especially on the systems where both
947 * functions have the same PCI-ID!
948 */
949 if (PCI_FUNC(pdev->devfn))
950 return -ENODEV;
951
Jordan Crousedcdb1672010-05-27 13:40:25 -0600952 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500953}
954
955static void
956i915_pci_remove(struct pci_dev *pdev)
957{
958 struct drm_device *dev = pci_get_drvdata(pdev);
959
960 drm_put_dev(dev);
961}
962
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100963static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500964{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100965 struct pci_dev *pdev = to_pci_dev(dev);
966 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500967
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100968 if (!drm_dev || !drm_dev->dev_private) {
969 dev_err(dev, "DRM not initialized, aborting suspend.\n");
970 return -ENODEV;
971 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500972
Dave Airlie5bcf7192010-12-07 09:20:40 +1000973 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
974 return 0;
975
Imre Deak5e365c32014-10-23 19:23:25 +0300976 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300977}
978
979static int i915_pm_suspend_late(struct device *dev)
980{
Imre Deak888d0d42015-01-08 17:54:13 +0200981 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +0300982
983 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +0100984 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +0300985 * requiring our device to be power up. Due to the lack of a
986 * parent/child relationship we currently solve this with an late
987 * suspend hook.
988 *
989 * FIXME: This should be solved with a special hdmi sink device or
990 * similar so that power domains can be employed.
991 */
992 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
993 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500994
Imre Deakab3be732015-03-02 13:04:41 +0200995 return i915_drm_suspend_late(drm_dev, false);
996}
997
998static int i915_pm_poweroff_late(struct device *dev)
999{
1000 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1001
1002 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1003 return 0;
1004
1005 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001006}
1007
Imre Deak76c4b252014-04-01 19:55:22 +03001008static int i915_pm_resume_early(struct device *dev)
1009{
Imre Deak888d0d42015-01-08 17:54:13 +02001010 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001011
Imre Deak097dd832014-10-23 19:23:19 +03001012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
1014
Imre Deak5e365c32014-10-23 19:23:25 +03001015 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001016}
1017
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001018static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001019{
Imre Deak888d0d42015-01-08 17:54:13 +02001020 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001021
Imre Deak097dd832014-10-23 19:23:19 +03001022 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1023 return 0;
1024
Imre Deak5a175142014-10-23 19:23:18 +03001025 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001026}
1027
Sagar Kambleebc32822014-08-13 23:07:05 +05301028static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001029{
Paulo Zanoni414de7a02014-03-07 20:12:35 -03001030 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001031
1032 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001033}
1034
Suketu Shah31335ce2014-11-24 13:37:45 +05301035static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1036{
1037 struct drm_device *dev = dev_priv->dev;
1038
1039 /* TODO: when DC5 support is added disable DC5 here. */
1040
1041 broxton_ddi_phy_uninit(dev);
1042 broxton_uninit_cdclk(dev);
1043 bxt_enable_dc9(dev_priv);
1044
1045 return 0;
1046}
1047
1048static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1049{
1050 struct drm_device *dev = dev_priv->dev;
1051
1052 /* TODO: when CSR FW support is added make sure the FW is loaded */
1053
1054 bxt_disable_dc9(dev_priv);
1055
1056 /*
1057 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1058 * is available.
1059 */
1060 broxton_init_cdclk(dev);
1061 broxton_ddi_phy_init(dev);
1062 intel_prepare_ddi(dev);
1063
1064 return 0;
1065}
1066
Imre Deakddeea5b2014-05-05 15:19:56 +03001067/*
1068 * Save all Gunit registers that may be lost after a D3 and a subsequent
1069 * S0i[R123] transition. The list of registers needing a save/restore is
1070 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1071 * registers in the following way:
1072 * - Driver: saved/restored by the driver
1073 * - Punit : saved/restored by the Punit firmware
1074 * - No, w/o marking: no need to save/restore, since the register is R/O or
1075 * used internally by the HW in a way that doesn't depend
1076 * keeping the content across a suspend/resume.
1077 * - Debug : used for debugging
1078 *
1079 * We save/restore all registers marked with 'Driver', with the following
1080 * exceptions:
1081 * - Registers out of use, including also registers marked with 'Debug'.
1082 * These have no effect on the driver's operation, so we don't save/restore
1083 * them to reduce the overhead.
1084 * - Registers that are fully setup by an initialization function called from
1085 * the resume path. For example many clock gating and RPS/RC6 registers.
1086 * - Registers that provide the right functionality with their reset defaults.
1087 *
1088 * TODO: Except for registers that based on the above 3 criteria can be safely
1089 * ignored, we save/restore all others, practically treating the HW context as
1090 * a black-box for the driver. Further investigation is needed to reduce the
1091 * saved/restored registers even further, by following the same 3 criteria.
1092 */
1093static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1094{
1095 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1096 int i;
1097
1098 /* GAM 0x4000-0x4770 */
1099 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1100 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1101 s->arb_mode = I915_READ(ARB_MODE);
1102 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1103 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1104
1105 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001106 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001107
1108 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001109 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001110
1111 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1112 s->ecochk = I915_READ(GAM_ECOCHK);
1113 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1114 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1115
1116 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1117
1118 /* MBC 0x9024-0x91D0, 0x8500 */
1119 s->g3dctl = I915_READ(VLV_G3DCTL);
1120 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1121 s->mbctl = I915_READ(GEN6_MBCTL);
1122
1123 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1124 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1125 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1126 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1127 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1128 s->rstctl = I915_READ(GEN6_RSTCTL);
1129 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1130
1131 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1132 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1133 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1134 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1135 s->ecobus = I915_READ(ECOBUS);
1136 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1137 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1138 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1139 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1140 s->rcedata = I915_READ(VLV_RCEDATA);
1141 s->spare2gh = I915_READ(VLV_SPAREG2H);
1142
1143 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1144 s->gt_imr = I915_READ(GTIMR);
1145 s->gt_ier = I915_READ(GTIER);
1146 s->pm_imr = I915_READ(GEN6_PMIMR);
1147 s->pm_ier = I915_READ(GEN6_PMIER);
1148
1149 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001150 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001151
1152 /* GT SA CZ domain, 0x100000-0x138124 */
1153 s->tilectl = I915_READ(TILECTL);
1154 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1155 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1156 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1157 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1158
1159 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1160 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1161 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001162 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001163 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1164
1165 /*
1166 * Not saving any of:
1167 * DFT, 0x9800-0x9EC0
1168 * SARB, 0xB000-0xB1FC
1169 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1170 * PCI CFG
1171 */
1172}
1173
1174static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1175{
1176 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1177 u32 val;
1178 int i;
1179
1180 /* GAM 0x4000-0x4770 */
1181 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1182 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1183 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1184 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1185 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1186
1187 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001188 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001189
1190 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001191 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001192
1193 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1194 I915_WRITE(GAM_ECOCHK, s->ecochk);
1195 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1196 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1197
1198 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1199
1200 /* MBC 0x9024-0x91D0, 0x8500 */
1201 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1202 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1203 I915_WRITE(GEN6_MBCTL, s->mbctl);
1204
1205 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1206 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1207 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1208 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1209 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1210 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1211 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1212
1213 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1214 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1215 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1216 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1217 I915_WRITE(ECOBUS, s->ecobus);
1218 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1219 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1220 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1221 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1222 I915_WRITE(VLV_RCEDATA, s->rcedata);
1223 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1224
1225 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1226 I915_WRITE(GTIMR, s->gt_imr);
1227 I915_WRITE(GTIER, s->gt_ier);
1228 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1229 I915_WRITE(GEN6_PMIER, s->pm_ier);
1230
1231 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001232 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001233
1234 /* GT SA CZ domain, 0x100000-0x138124 */
1235 I915_WRITE(TILECTL, s->tilectl);
1236 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1237 /*
1238 * Preserve the GT allow wake and GFX force clock bit, they are not
1239 * be restored, as they are used to control the s0ix suspend/resume
1240 * sequence by the caller.
1241 */
1242 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1243 val &= VLV_GTLC_ALLOWWAKEREQ;
1244 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1245 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1246
1247 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1248 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1249 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1250 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1251
1252 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1253
1254 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1255 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1256 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001257 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001258 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1259}
1260
Imre Deak650ad972014-04-18 16:35:02 +03001261int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1262{
1263 u32 val;
1264 int err;
1265
Imre Deak650ad972014-04-18 16:35:02 +03001266#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001267
1268 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1269 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1270 if (force_on)
1271 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1272 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1273
1274 if (!force_on)
1275 return 0;
1276
Imre Deak8d4eee92014-04-14 20:24:43 +03001277 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001278 if (err)
1279 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1280 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1281
1282 return err;
1283#undef COND
1284}
1285
Imre Deakddeea5b2014-05-05 15:19:56 +03001286static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1287{
1288 u32 val;
1289 int err = 0;
1290
1291 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1292 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1293 if (allow)
1294 val |= VLV_GTLC_ALLOWWAKEREQ;
1295 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1296 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1297
1298#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1299 allow)
1300 err = wait_for(COND, 1);
1301 if (err)
1302 DRM_ERROR("timeout disabling GT waking\n");
1303 return err;
1304#undef COND
1305}
1306
1307static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1308 bool wait_for_on)
1309{
1310 u32 mask;
1311 u32 val;
1312 int err;
1313
1314 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1315 val = wait_for_on ? mask : 0;
1316#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1317 if (COND)
1318 return 0;
1319
1320 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1321 wait_for_on ? "on" : "off",
1322 I915_READ(VLV_GTLC_PW_STATUS));
1323
1324 /*
1325 * RC6 transitioning can be delayed up to 2 msec (see
1326 * valleyview_enable_rps), use 3 msec for safety.
1327 */
1328 err = wait_for(COND, 3);
1329 if (err)
1330 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1331 wait_for_on ? "on" : "off");
1332
1333 return err;
1334#undef COND
1335}
1336
1337static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1338{
1339 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1340 return;
1341
1342 DRM_ERROR("GT register access while GT waking disabled\n");
1343 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1344}
1345
Sagar Kambleebc32822014-08-13 23:07:05 +05301346static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001347{
1348 u32 mask;
1349 int err;
1350
1351 /*
1352 * Bspec defines the following GT well on flags as debug only, so
1353 * don't treat them as hard failures.
1354 */
1355 (void)vlv_wait_for_gt_wells(dev_priv, false);
1356
1357 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1358 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1359
1360 vlv_check_no_gt_access(dev_priv);
1361
1362 err = vlv_force_gfx_clock(dev_priv, true);
1363 if (err)
1364 goto err1;
1365
1366 err = vlv_allow_gt_wake(dev_priv, false);
1367 if (err)
1368 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301369
1370 if (!IS_CHERRYVIEW(dev_priv->dev))
1371 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001372
1373 err = vlv_force_gfx_clock(dev_priv, false);
1374 if (err)
1375 goto err2;
1376
1377 return 0;
1378
1379err2:
1380 /* For safety always re-enable waking and disable gfx clock forcing */
1381 vlv_allow_gt_wake(dev_priv, true);
1382err1:
1383 vlv_force_gfx_clock(dev_priv, false);
1384
1385 return err;
1386}
1387
Sagar Kamble016970b2014-08-13 23:07:06 +05301388static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1389 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001390{
1391 struct drm_device *dev = dev_priv->dev;
1392 int err;
1393 int ret;
1394
1395 /*
1396 * If any of the steps fail just try to continue, that's the best we
1397 * can do at this point. Return the first error code (which will also
1398 * leave RPM permanently disabled).
1399 */
1400 ret = vlv_force_gfx_clock(dev_priv, true);
1401
Deepak S98711162014-12-12 14:18:16 +05301402 if (!IS_CHERRYVIEW(dev_priv->dev))
1403 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001404
1405 err = vlv_allow_gt_wake(dev_priv, true);
1406 if (!ret)
1407 ret = err;
1408
1409 err = vlv_force_gfx_clock(dev_priv, false);
1410 if (!ret)
1411 ret = err;
1412
1413 vlv_check_no_gt_access(dev_priv);
1414
Sagar Kamble016970b2014-08-13 23:07:06 +05301415 if (rpm_resume) {
1416 intel_init_clock_gating(dev);
1417 i915_gem_restore_fences(dev);
1418 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001419
1420 return ret;
1421}
1422
Paulo Zanoni97bea202014-03-07 20:12:33 -03001423static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001424{
1425 struct pci_dev *pdev = to_pci_dev(device);
1426 struct drm_device *dev = pci_get_drvdata(pdev);
1427 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001428 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001429
Imre Deakaeab0b52014-04-14 20:24:36 +03001430 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001431 return -ENODEV;
1432
Imre Deak604effb2014-08-26 13:26:56 +03001433 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1434 return -ENODEV;
1435
Paulo Zanoni8a187452013-12-06 20:32:13 -02001436 DRM_DEBUG_KMS("Suspending device\n");
1437
Imre Deak9486db62014-04-22 20:21:07 +03001438 /*
Imre Deakd6102972014-05-07 19:57:49 +03001439 * We could deadlock here in case another thread holding struct_mutex
1440 * calls RPM suspend concurrently, since the RPM suspend will wait
1441 * first for this RPM suspend to finish. In this case the concurrent
1442 * RPM resume will be followed by its RPM suspend counterpart. Still
1443 * for consistency return -EAGAIN, which will reschedule this suspend.
1444 */
1445 if (!mutex_trylock(&dev->struct_mutex)) {
1446 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1447 /*
1448 * Bump the expiration timestamp, otherwise the suspend won't
1449 * be rescheduled.
1450 */
1451 pm_runtime_mark_last_busy(device);
1452
1453 return -EAGAIN;
1454 }
1455 /*
1456 * We are safe here against re-faults, since the fault handler takes
1457 * an RPM reference.
1458 */
1459 i915_gem_release_all_mmaps(dev_priv);
1460 mutex_unlock(&dev->struct_mutex);
1461
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001462 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1463
Alex Daia1c41992015-09-30 09:46:37 -07001464 intel_guc_suspend(dev);
1465
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001466 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001467 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001468
Sagar Kambleebc32822014-08-13 23:07:05 +05301469 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001470 if (ret) {
1471 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001472 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001473
1474 return ret;
1475 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001476
Chris Wilsondc9fb092015-01-16 11:34:34 +02001477 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001478 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001479
1480 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001481 * FIXME: We really should find a document that references the arguments
1482 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001483 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001484 if (IS_BROADWELL(dev)) {
1485 /*
1486 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1487 * being detected, and the call we do at intel_runtime_resume()
1488 * won't be able to restore them. Since PCI_D3hot matches the
1489 * actual specification and appears to be working, use it.
1490 */
1491 intel_opregion_notify_adapter(dev, PCI_D3hot);
1492 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001493 /*
1494 * current versions of firmware which depend on this opregion
1495 * notification have repurposed the D1 definition to mean
1496 * "runtime suspended" vs. what you would normally expect (D3)
1497 * to distinguish it from notifications that might be sent via
1498 * the suspend path.
1499 */
1500 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001501 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001502
Mika Kuoppala59bad942015-01-16 11:34:40 +02001503 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001504
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001505 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001506 return 0;
1507}
1508
Paulo Zanoni97bea202014-03-07 20:12:33 -03001509static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001510{
1511 struct pci_dev *pdev = to_pci_dev(device);
1512 struct drm_device *dev = pci_get_drvdata(pdev);
1513 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001514 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001515
Imre Deak604effb2014-08-26 13:26:56 +03001516 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1517 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001518
1519 DRM_DEBUG_KMS("Resuming device\n");
1520
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001521 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001522 dev_priv->pm.suspended = false;
1523
Alex Daia1c41992015-09-30 09:46:37 -07001524 intel_guc_resume(dev);
1525
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001526 if (IS_GEN6(dev_priv))
1527 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301528
1529 if (IS_BROXTON(dev))
1530 ret = bxt_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001531 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1532 hsw_disable_pc8(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001533 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001534 ret = vlv_resume_prepare(dev_priv, true);
1535
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001536 /*
1537 * No point of rolling back things in case of an error, as the best
1538 * we can do is to hope that things will still work (and disable RPM).
1539 */
Imre Deak92b806d2014-04-14 20:24:39 +03001540 i915_gem_init_swizzling(dev);
1541 gen6_update_ring_freq(dev);
1542
Daniel Vetterb9632912014-09-30 10:56:44 +02001543 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001544
1545 /*
1546 * On VLV/CHV display interrupts are part of the display
1547 * power well, so hpd is reinitialized from there. For
1548 * everyone else do it here.
1549 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001550 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001551 intel_hpd_init(dev_priv);
1552
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001553 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001554
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001555 if (ret)
1556 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1557 else
1558 DRM_DEBUG_KMS("Device resumed\n");
1559
1560 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001561}
1562
Sagar Kamble016970b2014-08-13 23:07:06 +05301563/*
1564 * This function implements common functionality of runtime and system
1565 * suspend sequence.
1566 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301567static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1568{
Sagar Kambleebc32822014-08-13 23:07:05 +05301569 int ret;
1570
Damien Lespiau16e44e32015-05-20 14:45:16 +01001571 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301572 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001573 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301574 ret = hsw_suspend_complete(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001575 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301576 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001577 else
1578 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301579
1580 return ret;
1581}
1582
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001583static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001584 /*
1585 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1586 * PMSG_RESUME]
1587 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001588 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001589 .suspend_late = i915_pm_suspend_late,
1590 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001591 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001592
1593 /*
1594 * S4 event handlers
1595 * @freeze, @freeze_late : called (1) before creating the
1596 * hibernation image [PMSG_FREEZE] and
1597 * (2) after rebooting, before restoring
1598 * the image [PMSG_QUIESCE]
1599 * @thaw, @thaw_early : called (1) after creating the hibernation
1600 * image, before writing it [PMSG_THAW]
1601 * and (2) after failing to create or
1602 * restore the image [PMSG_RECOVER]
1603 * @poweroff, @poweroff_late: called after writing the hibernation
1604 * image, before rebooting [PMSG_HIBERNATE]
1605 * @restore, @restore_early : called after rebooting and restoring the
1606 * hibernation image [PMSG_RESTORE]
1607 */
Imre Deak36d61e62014-10-23 19:23:24 +03001608 .freeze = i915_pm_suspend,
1609 .freeze_late = i915_pm_suspend_late,
1610 .thaw_early = i915_pm_resume_early,
1611 .thaw = i915_pm_resume,
1612 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001613 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001614 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001615 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001616
1617 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001618 .runtime_suspend = intel_runtime_suspend,
1619 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001620};
1621
Laurent Pinchart78b68552012-05-17 13:27:22 +02001622static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001623 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001624 .open = drm_gem_vm_open,
1625 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001626};
1627
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001628static const struct file_operations i915_driver_fops = {
1629 .owner = THIS_MODULE,
1630 .open = drm_open,
1631 .release = drm_release,
1632 .unlocked_ioctl = drm_ioctl,
1633 .mmap = drm_gem_mmap,
1634 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001635 .read = drm_read,
1636#ifdef CONFIG_COMPAT
1637 .compat_ioctl = i915_compat_ioctl,
1638#endif
1639 .llseek = noop_llseek,
1640};
1641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001643 /* Don't use MTRRs here; the Xserver or userspace app should
1644 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001645 */
Eric Anholt673a3942008-07-30 12:06:12 -07001646 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001647 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001648 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001649 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001650 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001651 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001652 .lastclose = i915_driver_lastclose,
1653 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001654 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001655 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001656
Ben Gamari955b12d2009-02-17 20:08:49 -05001657#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001658 .debugfs_init = i915_debugfs_init,
1659 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001660#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001661 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001662 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001663
1664 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1665 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1666 .gem_prime_export = i915_gem_prime_export,
1667 .gem_prime_import = i915_gem_prime_import,
1668
Dave Airlieff72145b2011-02-07 12:16:14 +10001669 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001670 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001671 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001673 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001674 .name = DRIVER_NAME,
1675 .desc = DRIVER_DESC,
1676 .date = DRIVER_DATE,
1677 .major = DRIVER_MAJOR,
1678 .minor = DRIVER_MINOR,
1679 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680};
1681
Dave Airlie8410ea32010-12-15 03:16:38 +10001682static struct pci_driver i915_pci_driver = {
1683 .name = DRIVER_NAME,
1684 .id_table = pciidlist,
1685 .probe = i915_pci_probe,
1686 .remove = i915_pci_remove,
1687 .driver.pm = &i915_pm_ops,
1688};
1689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690static int __init i915_init(void)
1691{
1692 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001693
1694 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001695 * Enable KMS by default, unless explicitly overriden by
1696 * either the i915.modeset prarameter or by the
1697 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001698 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001699
1700 if (i915.modeset == 0)
1701 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001702
1703#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001704 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001705 driver.driver_features &= ~DRIVER_MODESET;
1706#endif
1707
Daniel Vetterb30324a2013-11-13 22:11:25 +01001708 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001709 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001710 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001711 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001712 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001713
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001714 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001715 driver.driver_features |= DRIVER_ATOMIC;
1716
Dave Airlie8410ea32010-12-15 03:16:38 +10001717 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718}
1719
1720static void __exit i915_exit(void)
1721{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001722 if (!(driver.driver_features & DRIVER_MODESET))
1723 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001724
Dave Airlie8410ea32010-12-15 03:16:38 +10001725 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726}
1727
1728module_init(i915_init);
1729module_exit(i915_exit);
1730
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001731MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001732MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001733
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001734MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735MODULE_LICENSE("GPL and additional rights");