blob: b1d23c73c147cf3779dc6003095fcc7ca8cdf109 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Chris Wilson51c18bf2018-06-09 12:10:58 +010076
77bool i915_error_injected(void)
78{
79 return i915_load_fail_count && !i915_modparams.inject_load_failure;
80}
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010083
84#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
87
88void
89__i915_printk(struct drm_i915_private *dev_priv, const char *level,
90 const char *fmt, ...)
91{
92 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030093 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 bool is_error = level[1] <= KERN_ERR[1];
95 bool is_debug = level[1] == KERN_DEBUG[1];
96 struct va_format vaf;
97 va_list args;
98
99 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
100 return;
101
102 va_start(args, fmt);
103
104 vaf.fmt = fmt;
105 vaf.va = &args;
106
Chris Wilson8cff1f42018-07-09 14:48:58 +0100107 if (is_error)
108 dev_printk(level, kdev, "%pV", &vaf);
109 else
110 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
111 __builtin_return_address(0), &vaf);
112
113 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100114
115 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100116 /*
117 * Ask the user to file a bug report for the error, except
118 * if they may have caused the bug by fiddling with unsafe
119 * module parameters.
120 */
121 if (!test_taint(TAINT_USER))
122 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100123 shown_bug_once = true;
124 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Jani Nikulada6c10c22018-02-05 19:31:36 +0200127/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
128static enum intel_pch
129intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
130{
131 switch (id) {
132 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
133 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
134 WARN_ON(!IS_GEN5(dev_priv));
135 return PCH_IBX;
136 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
137 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
138 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
139 return PCH_CPT;
140 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
141 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
142 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
143 /* PantherPoint is CPT compatible */
144 return PCH_CPT;
145 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
147 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
148 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
149 return PCH_LPT;
150 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
159 /* WildcatPoint is LPT compatible */
160 return PCH_LPT;
161 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
162 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
163 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
164 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
165 /* WildcatPoint is LPT compatible */
166 return PCH_LPT;
167 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
168 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
169 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
170 return PCH_SPT;
171 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
174 return PCH_SPT;
175 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
176 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
178 !IS_COFFEELAKE(dev_priv));
179 return PCH_KBP;
180 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
182 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
183 return PCH_CNP;
184 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
187 return PCH_CNP;
188 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
189 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
190 WARN_ON(!IS_ICELAKE(dev_priv));
191 return PCH_ICP;
192 default:
193 return PCH_NONE;
194 }
195}
Chris Wilson0673ad42016-06-24 14:00:22 +0100196
Jani Nikula435ad2c2018-02-05 19:31:37 +0200197static bool intel_is_virt_pch(unsigned short id,
198 unsigned short svendor, unsigned short sdevice)
199{
200 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
201 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
202 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
203 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
204 sdevice == PCI_SUBDEVICE_ID_QEMU));
205}
206
Jani Nikula40ace642018-02-05 19:31:38 +0200207static unsigned short
208intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100209{
Jani Nikula40ace642018-02-05 19:31:38 +0200210 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100211
212 /*
213 * In a virtualized passthrough environment we can be in a
214 * setup where the ISA bridge is not able to be passed through.
215 * In this case, a south bridge can be emulated and we have to
216 * make an educated guess as to which PCH is really there.
217 */
218
Jani Nikula40ace642018-02-05 19:31:38 +0200219 if (IS_GEN5(dev_priv))
220 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
221 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
222 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
223 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
224 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
225 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
226 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
227 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
228 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
229 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
230 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700231 else if (IS_ICELAKE(dev_priv))
232 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100233
Jani Nikula40ace642018-02-05 19:31:38 +0200234 if (id)
235 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
236 else
237 DRM_DEBUG_KMS("Assuming no PCH\n");
238
239 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100240}
241
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000242static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800243{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800245
246 /*
247 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
248 * make graphics device passthrough work easy for VMM, that only
249 * need to expose ISA bridge to let driver know the real hardware
250 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800251 *
252 * In some virtualized environments (e.g. XEN), there is irrelevant
253 * ISA bridge in the system. To work reliably, we should scan trhough
254 * all the ISA bridge devices and check for the first match, instead
255 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800256 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200257 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200258 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200259 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300260
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200261 if (pch->vendor != PCI_VENDOR_ID_INTEL)
262 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700263
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200264 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200265
Jani Nikulada6c10c22018-02-05 19:31:36 +0200266 pch_type = intel_pch_type(dev_priv, id);
267 if (pch_type != PCH_NONE) {
268 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200269 dev_priv->pch_id = id;
270 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200271 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200272 pch->subsystem_device)) {
273 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300274 pch_type = intel_pch_type(dev_priv, id);
275
276 /* Sanity check virtual PCH id */
277 if (WARN_ON(id && pch_type == PCH_NONE))
278 id = 0;
279
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_type = pch_type;
281 dev_priv->pch_id = id;
282 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800283 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800284 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300285
286 /*
287 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
288 * display.
289 */
290 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
291 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
292 dev_priv->pch_type = PCH_NOP;
293 dev_priv->pch_id = 0;
294 }
295
Rui Guo6a9c4b32013-06-19 21:10:23 +0800296 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200297 DRM_DEBUG_KMS("No PCH found.\n");
298
299 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800300}
301
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200302static int i915_getparam_ioctl(struct drm_device *dev, void *data,
303 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100304{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100305 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300306 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 drm_i915_getparam_t *param = data;
308 int value;
309
310 switch (param->param) {
311 case I915_PARAM_IRQ_ACTIVE:
312 case I915_PARAM_ALLOW_BATCHBUFFER:
313 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800314 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 /* Reject all old ums/dri params. */
316 return -ENODEV;
317 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300318 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300321 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 case I915_PARAM_NUM_FENCES_AVAIL:
324 value = dev_priv->num_fence_regs;
325 break;
326 case I915_PARAM_HAS_OVERLAY:
327 value = dev_priv->overlay ? 1 : 0;
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530339 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson4bdafb92018-09-26 21:12:22 +0100348 value = min_t(int, INTEL_PPGTT(dev_priv), I915_GEM_PPGTT_FULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000351 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_HAS_SECURE_BATCHES:
354 value = capable(CAP_SYS_ADMIN);
355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_CMD_PARSER_VERSION:
357 value = i915_cmd_parser_get_version(dev_priv);
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300360 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300365 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 if (!value)
367 return -ENODEV;
368 break;
369 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000370 value = i915_modparams.enable_hangcheck &&
371 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100372 if (value && intel_has_reset_engine(dev_priv))
373 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 break;
375 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700376 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300379 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100380 break;
381 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300382 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800384 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000385 value = intel_huc_check_status(&dev_priv->huc);
386 if (value < 0)
387 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800388 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100389 case I915_PARAM_MMAP_GTT_VERSION:
390 /* Though we've started our numbering from 1, and so class all
391 * earlier versions as 0, in effect their value is undefined as
392 * the ioctl will report EINVAL for the unknown param!
393 */
394 value = i915_gem_mmap_gtt_version();
395 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000396 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000397 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000398 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100399
David Weinehall16162472016-09-02 13:46:17 +0300400 case I915_PARAM_MMAP_VERSION:
401 /* Remember to bump this if the version changes! */
402 case I915_PARAM_HAS_GEM:
403 case I915_PARAM_HAS_PAGEFLIPPING:
404 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
405 case I915_PARAM_HAS_RELAXED_FENCING:
406 case I915_PARAM_HAS_COHERENT_RINGS:
407 case I915_PARAM_HAS_RELAXED_DELTA:
408 case I915_PARAM_HAS_GEN7_SOL_RESET:
409 case I915_PARAM_HAS_WAIT_TIMEOUT:
410 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
411 case I915_PARAM_HAS_PINNED_BATCHES:
412 case I915_PARAM_HAS_EXEC_NO_RELOC:
413 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
414 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
415 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000416 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000417 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100418 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100419 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100420 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300421 /* For the time being all of these are always true;
422 * if some supported hardware does not have one of these
423 * features this value needs to be provided from
424 * INTEL_INFO(), a feature macro, or similar.
425 */
426 value = 1;
427 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000428 case I915_PARAM_HAS_CONTEXT_ISOLATION:
429 value = intel_engines_has_context_isolation(dev_priv);
430 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100431 case I915_PARAM_SLICE_MASK:
432 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
433 if (!value)
434 return -ENODEV;
435 break;
Robert Braggf5320232017-06-13 12:23:00 +0100436 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000437 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100438 if (!value)
439 return -ENODEV;
440 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000441 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000442 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000443 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100444 case I915_PARAM_MMAP_GTT_COHERENT:
445 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
446 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 default:
448 DRM_DEBUG("Unknown parameter %d\n", param->param);
449 return -EINVAL;
450 }
451
Chris Wilsondda33002016-06-24 14:00:23 +0100452 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100454
455 return 0;
456}
457
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000458static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100459{
Sinan Kaya57b296462017-11-27 11:57:46 -0500460 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
461
462 dev_priv->bridge_dev =
463 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100464 if (!dev_priv->bridge_dev) {
465 DRM_ERROR("bridge device not found\n");
466 return -1;
467 }
468 return 0;
469}
470
471/* Allocate space for the MCH regs if needed, return nonzero on error */
472static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000473intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100474{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000475 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 temp_lo, temp_hi = 0;
477 u64 mchbar_addr;
478 int ret;
479
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000480 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100481 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
482 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
483 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
484
485 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
486#ifdef CONFIG_PNP
487 if (mchbar_addr &&
488 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
489 return 0;
490#endif
491
492 /* Get some space for it */
493 dev_priv->mch_res.name = "i915 MCHBAR";
494 dev_priv->mch_res.flags = IORESOURCE_MEM;
495 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
496 &dev_priv->mch_res,
497 MCHBAR_SIZE, MCHBAR_SIZE,
498 PCIBIOS_MIN_MEM,
499 0, pcibios_align_resource,
500 dev_priv->bridge_dev);
501 if (ret) {
502 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
503 dev_priv->mch_res.start = 0;
504 return ret;
505 }
506
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000507 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
509 upper_32_bits(dev_priv->mch_res.start));
510
511 pci_write_config_dword(dev_priv->bridge_dev, reg,
512 lower_32_bits(dev_priv->mch_res.start));
513 return 0;
514}
515
516/* Setup MCHBAR if possible, return true if we should disable it again */
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp;
522 bool enabled;
523
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 return;
526
527 dev_priv->mchbar_need_disable = false;
528
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100529 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
531 enabled = !!(temp & DEVEN_MCHBAR_EN);
532 } else {
533 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
534 enabled = temp & 1;
535 }
536
537 /* If it's already enabled, don't have to do anything */
538 if (enabled)
539 return;
540
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000541 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100542 return;
543
544 dev_priv->mchbar_need_disable = true;
545
546 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100547 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100548 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
549 temp | DEVEN_MCHBAR_EN);
550 } else {
551 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
552 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
553 }
554}
555
556static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000557intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100558{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000559 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100560
561 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100562 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 u32 deven_val;
564
565 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
566 &deven_val);
567 deven_val &= ~DEVEN_MCHBAR_EN;
568 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
569 deven_val);
570 } else {
571 u32 mchbar_val;
572
573 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
574 &mchbar_val);
575 mchbar_val &= ~1;
576 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
577 mchbar_val);
578 }
579 }
580
581 if (dev_priv->mch_res.start)
582 release_resource(&dev_priv->mch_res);
583}
584
585/* true = enable decode, false = disable decoder */
586static unsigned int i915_vga_set_decode(void *cookie, bool state)
587{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100589
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (state)
592 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
593 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594 else
595 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596}
597
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000598static int i915_resume_switcheroo(struct drm_device *dev);
599static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
600
Chris Wilson0673ad42016-06-24 14:00:22 +0100601static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
602{
603 struct drm_device *dev = pci_get_drvdata(pdev);
604 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
605
606 if (state == VGA_SWITCHEROO_ON) {
607 pr_info("switched on\n");
608 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
609 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300610 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611 i915_resume_switcheroo(dev);
612 dev->switch_power_state = DRM_SWITCH_POWER_ON;
613 } else {
614 pr_info("switched off\n");
615 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
616 i915_suspend_switcheroo(dev, pmm);
617 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
618 }
619}
620
621static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
622{
623 struct drm_device *dev = pci_get_drvdata(pdev);
624
625 /*
626 * FIXME: open_count is protected by drm_global_mutex but that would lead to
627 * locking inversion with the driver load path. And the access here is
628 * completely racy anyway. So don't bother with locking for now.
629 */
630 return dev->open_count == 0;
631}
632
633static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
634 .set_gpu_state = i915_switcheroo_set_state,
635 .reprobe = NULL,
636 .can_switch = i915_switcheroo_can_switch,
637};
638
Chris Wilson0673ad42016-06-24 14:00:22 +0100639static int i915_load_modeset_init(struct drm_device *dev)
640{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100641 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300642 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 int ret;
644
645 if (i915_inject_load_failure())
646 return -ENODEV;
647
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800648 if (INTEL_INFO(dev_priv)->num_pipes) {
649 ret = drm_vblank_init(&dev_priv->drm,
650 INTEL_INFO(dev_priv)->num_pipes);
651 if (ret)
652 goto out;
653 }
654
Jani Nikula66578852017-03-10 15:27:57 +0200655 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656
657 /* If we have > 1 VGA cards, then we need to arbitrate access
658 * to the common VGA resources.
659 *
660 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
661 * then we do not take part in VGA arbitration and the
662 * vga_client_register() fails with -ENODEV.
663 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000664 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100665 if (ret && ret != -ENODEV)
666 goto out;
667
668 intel_register_dsm_handler();
669
David Weinehall52a05c32016-08-22 13:32:44 +0300670 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100671 if (ret)
672 goto cleanup_vga_client;
673
674 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
675 intel_update_rawclk(dev_priv);
676
677 intel_power_domains_init_hw(dev_priv, false);
678
679 intel_csr_ucode_init(dev_priv);
680
681 ret = intel_irq_install(dev_priv);
682 if (ret)
683 goto cleanup_csr;
684
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000685 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100686
687 /* Important: The output setup functions called by modeset_init need
688 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300689 ret = intel_modeset_init(dev);
690 if (ret)
691 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100692
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000693 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100694 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100695 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100696
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800697 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100698
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000699 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100700 return 0;
701
702 ret = intel_fbdev_init(dev);
703 if (ret)
704 goto cleanup_gem;
705
706 /* Only enable hotplug handling once the fbdev is fully set up. */
707 intel_hpd_init(dev_priv);
708
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800709 intel_init_ipc(dev_priv);
710
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 return 0;
712
713cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000714 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300715 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100716 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100717cleanup_modeset:
718 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100720 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000721 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100722cleanup_csr:
723 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300724 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300725 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100726cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300727 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100728out:
729 return ret;
730}
731
Chris Wilson0673ad42016-06-24 14:00:22 +0100732static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
733{
734 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100735 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 struct i915_ggtt *ggtt = &dev_priv->ggtt;
737 bool primary;
738 int ret;
739
740 ap = alloc_apertures(1);
741 if (!ap)
742 return -ENOMEM;
743
Matthew Auld73ebd502017-12-11 15:18:20 +0000744 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100745 ap->ranges[0].size = ggtt->mappable_end;
746
747 primary =
748 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
749
Daniel Vetter44adece2016-08-10 18:52:34 +0200750 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100751
752 kfree(ap);
753
754 return ret;
755}
Chris Wilson0673ad42016-06-24 14:00:22 +0100756
757#if !defined(CONFIG_VGA_CONSOLE)
758static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
759{
760 return 0;
761}
762#elif !defined(CONFIG_DUMMY_CONSOLE)
763static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
764{
765 return -ENODEV;
766}
767#else
768static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
769{
770 int ret = 0;
771
772 DRM_INFO("Replacing VGA console driver\n");
773
774 console_lock();
775 if (con_is_bound(&vga_con))
776 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
777 if (ret == 0) {
778 ret = do_unregister_con_driver(&vga_con);
779
780 /* Ignore "already unregistered". */
781 if (ret == -ENODEV)
782 ret = 0;
783 }
784 console_unlock();
785
786 return ret;
787}
788#endif
789
Chris Wilson0673ad42016-06-24 14:00:22 +0100790static void intel_init_dpio(struct drm_i915_private *dev_priv)
791{
792 /*
793 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
794 * CHV x1 PHY (DP/HDMI D)
795 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
796 */
797 if (IS_CHERRYVIEW(dev_priv)) {
798 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
799 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
800 } else if (IS_VALLEYVIEW(dev_priv)) {
801 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
802 }
803}
804
805static int i915_workqueues_init(struct drm_i915_private *dev_priv)
806{
807 /*
808 * The i915 workqueue is primarily used for batched retirement of
809 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000810 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100811 * need high-priority retirement, such as waiting for an explicit
812 * bo.
813 *
814 * It is also used for periodic low-priority events, such as
815 * idle-timers and recording error state.
816 *
817 * All tasks on the workqueue are expected to acquire the dev mutex
818 * so there is no point in running more than one instance of the
819 * workqueue at any time. Use an ordered one.
820 */
821 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
822 if (dev_priv->wq == NULL)
823 goto out_err;
824
825 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
826 if (dev_priv->hotplug.dp_wq == NULL)
827 goto out_free_wq;
828
Chris Wilson0673ad42016-06-24 14:00:22 +0100829 return 0;
830
Chris Wilson0673ad42016-06-24 14:00:22 +0100831out_free_wq:
832 destroy_workqueue(dev_priv->wq);
833out_err:
834 DRM_ERROR("Failed to allocate workqueues.\n");
835
836 return -ENOMEM;
837}
838
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000839static void i915_engines_cleanup(struct drm_i915_private *i915)
840{
841 struct intel_engine_cs *engine;
842 enum intel_engine_id id;
843
844 for_each_engine(engine, i915, id)
845 kfree(engine);
846}
847
Chris Wilson0673ad42016-06-24 14:00:22 +0100848static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
849{
Chris Wilson0673ad42016-06-24 14:00:22 +0100850 destroy_workqueue(dev_priv->hotplug.dp_wq);
851 destroy_workqueue(dev_priv->wq);
852}
853
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300854/*
855 * We don't keep the workarounds for pre-production hardware, so we expect our
856 * driver to fail on these machines in one way or another. A little warning on
857 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000858 *
859 * Our policy for removing pre-production workarounds is to keep the
860 * current gen workarounds as a guide to the bring-up of the next gen
861 * (workarounds have a habit of persisting!). Anything older than that
862 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300863 */
864static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
865{
Chris Wilson248a1242017-01-30 10:44:56 +0000866 bool pre = false;
867
868 pre |= IS_HSW_EARLY_SDV(dev_priv);
869 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000870 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000871
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000872 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300873 DRM_ERROR("This is a pre-production stepping. "
874 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000875 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
876 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300877}
878
Chris Wilson0673ad42016-06-24 14:00:22 +0100879/**
880 * i915_driver_init_early - setup state not requiring device access
881 * @dev_priv: device private
882 *
883 * Initialize everything that is a "SW-only" state, that is state not
884 * requiring accessing the device or exposing the driver via kernel internal
885 * or userspace interfaces. Example steps belonging here: lock initialization,
886 * system memory allocation, setting up device specific attributes and
887 * function hooks not requiring accessing the device.
888 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100889static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100890{
Chris Wilson0673ad42016-06-24 14:00:22 +0100891 int ret = 0;
892
893 if (i915_inject_load_failure())
894 return -ENODEV;
895
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 spin_lock_init(&dev_priv->irq_lock);
897 spin_lock_init(&dev_priv->gpu_error.lock);
898 mutex_init(&dev_priv->backlight_lock);
899 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500900
Chris Wilson0673ad42016-06-24 14:00:22 +0100901 mutex_init(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100902 mutex_init(&dev_priv->av_mutex);
903 mutex_init(&dev_priv->wm.wm_mutex);
904 mutex_init(&dev_priv->pps_mutex);
905
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100906 i915_memcpy_init_early(dev_priv);
907
Chris Wilson0673ad42016-06-24 14:00:22 +0100908 ret = i915_workqueues_init(dev_priv);
909 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000910 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100911
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000912 ret = i915_gem_init_early(dev_priv);
913 if (ret < 0)
914 goto err_workqueues;
915
Chris Wilson0673ad42016-06-24 14:00:22 +0100916 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000917 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100918
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000919 intel_wopcm_init_early(&dev_priv->wopcm);
920 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000921 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100922 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300923 ret = intel_power_domains_init(dev_priv);
924 if (ret < 0)
925 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100926 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200927 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100928 intel_init_display_hooks(dev_priv);
929 intel_init_clock_gating_hooks(dev_priv);
930 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300931 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300933 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
935 return 0;
936
Imre Deakf28ec6f2018-08-06 12:58:37 +0300937err_uc:
938 intel_uc_cleanup_early(dev_priv);
939 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000940err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000942err_engines:
943 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100944 return ret;
945}
946
947/**
948 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
949 * @dev_priv: device private
950 */
951static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
952{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300953 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300954 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000955 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000956 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000958 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100959}
960
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000961static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100962{
David Weinehall52a05c32016-08-22 13:32:44 +0300963 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100964 int mmio_bar;
965 int mmio_size;
966
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100967 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100968 /*
969 * Before gen4, the registers and the GTT are behind different BARs.
970 * However, from gen4 onwards, the registers and the GTT are shared
971 * in the same BAR, so we want to restrict this ioremap from
972 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
973 * the register BAR remains the same size for all the earlier
974 * generations up to Ironlake.
975 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000976 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100977 mmio_size = 512 * 1024;
978 else
979 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300980 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100981 if (dev_priv->regs == NULL) {
982 DRM_ERROR("failed to map registers\n");
983
984 return -EIO;
985 }
986
987 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000988 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100989
990 return 0;
991}
992
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000993static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100994{
David Weinehall52a05c32016-08-22 13:32:44 +0300995 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100996
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000997 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300998 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100999}
1000
1001/**
1002 * i915_driver_init_mmio - setup device MMIO
1003 * @dev_priv: device private
1004 *
1005 * Setup minimal device state necessary for MMIO accesses later in the
1006 * initialization sequence. The setup here should avoid any other device-wide
1007 * side effects or exposing the driver via kernel internal or user space
1008 * interfaces.
1009 */
1010static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1011{
Chris Wilson0673ad42016-06-24 14:00:22 +01001012 int ret;
1013
1014 if (i915_inject_load_failure())
1015 return -ENODEV;
1016
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001017 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001018 return -EIO;
1019
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001020 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001021 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001022 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001023
1024 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001025
Oscar Mateo26376a72018-03-16 14:14:49 +02001026 intel_device_info_init_mmio(dev_priv);
1027
1028 intel_uncore_prune(dev_priv);
1029
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001030 intel_uc_init_mmio(dev_priv);
1031
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001032 ret = intel_engines_init_mmio(dev_priv);
1033 if (ret)
1034 goto err_uncore;
1035
Chris Wilson24145512017-01-24 11:01:35 +00001036 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001037
1038 return 0;
1039
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001040err_uncore:
1041 intel_uncore_fini(dev_priv);
Michal Wajdeczkoc5b083a2018-10-11 13:00:07 +00001042 i915_mmio_cleanup(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001043err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001044 pci_dev_put(dev_priv->bridge_dev);
1045
1046 return ret;
1047}
1048
1049/**
1050 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1051 * @dev_priv: device private
1052 */
1053static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1054{
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001056 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001057 pci_dev_put(dev_priv->bridge_dev);
1058}
1059
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001060static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1061{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001062 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001063}
1064
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301065static enum dram_rank skl_get_dimm_rank(u8 size, u32 rank)
1066{
1067 if (size == 0)
1068 return I915_DRAM_RANK_INVALID;
1069 if (rank == SKL_DRAM_RANK_SINGLE)
1070 return I915_DRAM_RANK_SINGLE;
1071 else if (rank == SKL_DRAM_RANK_DUAL)
1072 return I915_DRAM_RANK_DUAL;
1073
1074 return I915_DRAM_RANK_INVALID;
1075}
1076
Mahesh Kumar86b59282018-08-31 16:39:42 +05301077static bool
1078skl_is_16gb_dimm(enum dram_rank rank, u8 size, u8 width)
1079{
1080 if (rank == I915_DRAM_RANK_SINGLE && width == 8 && size == 16)
1081 return true;
1082 else if (rank == I915_DRAM_RANK_DUAL && width == 8 && size == 32)
1083 return true;
1084 else if (rank == SKL_DRAM_RANK_SINGLE && width == 16 && size == 8)
1085 return true;
1086 else if (rank == SKL_DRAM_RANK_DUAL && width == 16 && size == 16)
1087 return true;
1088
1089 return false;
1090}
1091
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301092static int
1093skl_dram_get_channel_info(struct dram_channel_info *ch, u32 val)
1094{
1095 u32 tmp_l, tmp_s;
1096 u32 s_val = val >> SKL_DRAM_S_SHIFT;
1097
1098 if (!val)
1099 return -EINVAL;
1100
1101 tmp_l = val & SKL_DRAM_SIZE_MASK;
1102 tmp_s = s_val & SKL_DRAM_SIZE_MASK;
1103
1104 if (tmp_l == 0 && tmp_s == 0)
1105 return -EINVAL;
1106
1107 ch->l_info.size = tmp_l;
1108 ch->s_info.size = tmp_s;
1109
1110 tmp_l = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1111 tmp_s = (s_val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1112 ch->l_info.width = (1 << tmp_l) * 8;
1113 ch->s_info.width = (1 << tmp_s) * 8;
1114
1115 tmp_l = val & SKL_DRAM_RANK_MASK;
1116 tmp_s = s_val & SKL_DRAM_RANK_MASK;
1117 ch->l_info.rank = skl_get_dimm_rank(ch->l_info.size, tmp_l);
1118 ch->s_info.rank = skl_get_dimm_rank(ch->s_info.size, tmp_s);
1119
1120 if (ch->l_info.rank == I915_DRAM_RANK_DUAL ||
1121 ch->s_info.rank == I915_DRAM_RANK_DUAL)
1122 ch->rank = I915_DRAM_RANK_DUAL;
1123 else if (ch->l_info.rank == I915_DRAM_RANK_SINGLE &&
1124 ch->s_info.rank == I915_DRAM_RANK_SINGLE)
1125 ch->rank = I915_DRAM_RANK_DUAL;
1126 else
1127 ch->rank = I915_DRAM_RANK_SINGLE;
1128
Mahesh Kumar86b59282018-08-31 16:39:42 +05301129 ch->is_16gb_dimm = skl_is_16gb_dimm(ch->l_info.rank, ch->l_info.size,
1130 ch->l_info.width) ||
1131 skl_is_16gb_dimm(ch->s_info.rank, ch->s_info.size,
1132 ch->s_info.width);
1133
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301134 DRM_DEBUG_KMS("(size:width:rank) L(%dGB:X%d:%s) S(%dGB:X%d:%s)\n",
1135 ch->l_info.size, ch->l_info.width,
1136 ch->l_info.rank ? "dual" : "single",
1137 ch->s_info.size, ch->s_info.width,
1138 ch->s_info.rank ? "dual" : "single");
1139
1140 return 0;
1141}
1142
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301143static bool
1144intel_is_dram_symmetric(u32 val_ch0, u32 val_ch1,
1145 struct dram_channel_info *ch0)
1146{
1147 return (val_ch0 == val_ch1 &&
1148 (ch0->s_info.size == 0 ||
1149 (ch0->l_info.size == ch0->s_info.size &&
1150 ch0->l_info.width == ch0->s_info.width &&
1151 ch0->l_info.rank == ch0->s_info.rank)));
1152}
1153
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301154static int
1155skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1156{
1157 struct dram_info *dram_info = &dev_priv->dram_info;
1158 struct dram_channel_info ch0, ch1;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301159 u32 val_ch0, val_ch1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301160 int ret;
1161
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301162 val_ch0 = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
1163 ret = skl_dram_get_channel_info(&ch0, val_ch0);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301164 if (ret == 0)
1165 dram_info->num_channels++;
1166
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301167 val_ch1 = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
1168 ret = skl_dram_get_channel_info(&ch1, val_ch1);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301169 if (ret == 0)
1170 dram_info->num_channels++;
1171
1172 if (dram_info->num_channels == 0) {
1173 DRM_INFO("Number of memory channels is zero\n");
1174 return -EINVAL;
1175 }
1176
1177 /*
1178 * If any of the channel is single rank channel, worst case output
1179 * will be same as if single rank memory, so consider single rank
1180 * memory.
1181 */
1182 if (ch0.rank == I915_DRAM_RANK_SINGLE ||
1183 ch1.rank == I915_DRAM_RANK_SINGLE)
1184 dram_info->rank = I915_DRAM_RANK_SINGLE;
1185 else
1186 dram_info->rank = max(ch0.rank, ch1.rank);
1187
1188 if (dram_info->rank == I915_DRAM_RANK_INVALID) {
1189 DRM_INFO("couldn't get memory rank information\n");
1190 return -EINVAL;
1191 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301192
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001193 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301194
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301195 dev_priv->dram_info.symmetric_memory = intel_is_dram_symmetric(val_ch0,
1196 val_ch1,
1197 &ch0);
1198
1199 DRM_DEBUG_KMS("memory configuration is %sSymmetric memory\n",
1200 dev_priv->dram_info.symmetric_memory ? "" : "not ");
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301201 return 0;
1202}
1203
1204static int
1205skl_get_dram_info(struct drm_i915_private *dev_priv)
1206{
1207 struct dram_info *dram_info = &dev_priv->dram_info;
1208 u32 mem_freq_khz, val;
1209 int ret;
1210
1211 ret = skl_dram_get_channels_info(dev_priv);
1212 if (ret)
1213 return ret;
1214
1215 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1216 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1217 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1218
1219 dram_info->bandwidth_kbps = dram_info->num_channels *
1220 mem_freq_khz * 8;
1221
1222 if (dram_info->bandwidth_kbps == 0) {
1223 DRM_INFO("Couldn't get system memory bandwidth\n");
1224 return -EINVAL;
1225 }
1226
1227 dram_info->valid = true;
1228 return 0;
1229}
1230
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301231static int
1232bxt_get_dram_info(struct drm_i915_private *dev_priv)
1233{
1234 struct dram_info *dram_info = &dev_priv->dram_info;
1235 u32 dram_channels;
1236 u32 mem_freq_khz, val;
1237 u8 num_active_channels;
1238 int i;
1239
1240 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1241 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1242 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1243
1244 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1245 num_active_channels = hweight32(dram_channels);
1246
1247 /* Each active bit represents 4-byte channel */
1248 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1249
1250 if (dram_info->bandwidth_kbps == 0) {
1251 DRM_INFO("Couldn't get system memory bandwidth\n");
1252 return -EINVAL;
1253 }
1254
1255 /*
1256 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1257 */
1258 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
1259 u8 size, width;
1260 enum dram_rank rank;
1261 u32 tmp;
1262
1263 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1264 if (val == 0xFFFFFFFF)
1265 continue;
1266
1267 dram_info->num_channels++;
1268 tmp = val & BXT_DRAM_RANK_MASK;
1269
1270 if (tmp == BXT_DRAM_RANK_SINGLE)
1271 rank = I915_DRAM_RANK_SINGLE;
1272 else if (tmp == BXT_DRAM_RANK_DUAL)
1273 rank = I915_DRAM_RANK_DUAL;
1274 else
1275 rank = I915_DRAM_RANK_INVALID;
1276
1277 tmp = val & BXT_DRAM_SIZE_MASK;
1278 if (tmp == BXT_DRAM_SIZE_4GB)
1279 size = 4;
1280 else if (tmp == BXT_DRAM_SIZE_6GB)
1281 size = 6;
1282 else if (tmp == BXT_DRAM_SIZE_8GB)
1283 size = 8;
1284 else if (tmp == BXT_DRAM_SIZE_12GB)
1285 size = 12;
1286 else if (tmp == BXT_DRAM_SIZE_16GB)
1287 size = 16;
1288 else
1289 size = 0;
1290
1291 tmp = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1292 width = (1 << tmp) * 8;
1293 DRM_DEBUG_KMS("dram size:%dGB width:X%d rank:%s\n", size,
1294 width, rank == I915_DRAM_RANK_SINGLE ? "single" :
1295 rank == I915_DRAM_RANK_DUAL ? "dual" : "unknown");
1296
1297 /*
1298 * If any of the channel is single rank channel,
1299 * worst case output will be same as if single rank
1300 * memory, so consider single rank memory.
1301 */
1302 if (dram_info->rank == I915_DRAM_RANK_INVALID)
1303 dram_info->rank = rank;
1304 else if (rank == I915_DRAM_RANK_SINGLE)
1305 dram_info->rank = I915_DRAM_RANK_SINGLE;
1306 }
1307
1308 if (dram_info->rank == I915_DRAM_RANK_INVALID) {
1309 DRM_INFO("couldn't get memory rank information\n");
1310 return -EINVAL;
1311 }
1312
1313 dram_info->valid = true;
1314 return 0;
1315}
1316
1317static void
1318intel_get_dram_info(struct drm_i915_private *dev_priv)
1319{
1320 struct dram_info *dram_info = &dev_priv->dram_info;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301321 char bandwidth_str[32];
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301322 int ret;
1323
1324 dram_info->valid = false;
1325 dram_info->rank = I915_DRAM_RANK_INVALID;
1326 dram_info->bandwidth_kbps = 0;
1327 dram_info->num_channels = 0;
1328
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001329 /*
1330 * Assume 16Gb DIMMs are present until proven otherwise.
1331 * This is only used for the level 0 watermark latency
1332 * w/a which does not apply to bxt/glk.
1333 */
1334 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1335
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301336 if (INTEL_GEN(dev_priv) < 9 || IS_GEMINILAKE(dev_priv))
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301337 return;
1338
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301339 /* Need to calculate bandwidth only for Gen9 */
1340 if (IS_BROXTON(dev_priv))
1341 ret = bxt_get_dram_info(dev_priv);
Rodrigo Vivi9e783372018-10-26 12:51:42 -07001342 else if (IS_GEN9(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301343 ret = skl_get_dram_info(dev_priv);
1344 else
1345 ret = skl_dram_get_channels_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301346 if (ret)
1347 return;
1348
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301349 if (dram_info->bandwidth_kbps)
1350 sprintf(bandwidth_str, "%d KBps", dram_info->bandwidth_kbps);
1351 else
1352 sprintf(bandwidth_str, "unknown");
1353 DRM_DEBUG_KMS("DRAM bandwidth:%s, total-channels: %u\n",
1354 bandwidth_str, dram_info->num_channels);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301355 DRM_DEBUG_KMS("DRAM rank: %s rank 16GB-dimm:%s\n",
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301356 (dram_info->rank == I915_DRAM_RANK_DUAL) ?
Mahesh Kumar86b59282018-08-31 16:39:42 +05301357 "dual" : "single", yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301358}
1359
Chris Wilson0673ad42016-06-24 14:00:22 +01001360/**
1361 * i915_driver_init_hw - setup state requiring device access
1362 * @dev_priv: device private
1363 *
1364 * Setup state that requires accessing the device, but doesn't require
1365 * exposing the driver via kernel internal or userspace interfaces.
1366 */
1367static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1368{
David Weinehall52a05c32016-08-22 13:32:44 +03001369 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001370 int ret;
1371
1372 if (i915_inject_load_failure())
1373 return -ENODEV;
1374
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001375 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001376
Chris Wilson4bdafb92018-09-26 21:12:22 +01001377 if (HAS_PPGTT(dev_priv)) {
1378 if (intel_vgpu_active(dev_priv) &&
1379 !intel_vgpu_has_full_48bit_ppgtt(dev_priv)) {
1380 i915_report_error(dev_priv,
1381 "incompatible vGPU found, support for isolated ppGTT required\n");
1382 return -ENXIO;
1383 }
1384 }
1385
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001386 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001387
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001388 i915_perf_init(dev_priv);
1389
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001390 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001391 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001392 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001393
Chris Wilson9f172f62018-04-14 10:12:33 +01001394 /*
1395 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1396 * otherwise the vga fbdev driver falls over.
1397 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001398 ret = i915_kick_out_firmware_fb(dev_priv);
1399 if (ret) {
1400 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001401 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001402 }
1403
1404 ret = i915_kick_out_vgacon(dev_priv);
1405 if (ret) {
1406 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001407 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001408 }
1409
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001410 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001411 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001412 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001413
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001414 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001415 if (ret) {
1416 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001417 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001418 }
1419
David Weinehall52a05c32016-08-22 13:32:44 +03001420 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001421
1422 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001423 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001424 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001425 if (ret) {
1426 DRM_ERROR("failed to set DMA mask\n");
1427
Chris Wilson9f172f62018-04-14 10:12:33 +01001428 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001429 }
1430 }
1431
Chris Wilson0673ad42016-06-24 14:00:22 +01001432 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1433 * using 32bit addressing, overwriting memory if HWS is located
1434 * above 4GB.
1435 *
1436 * The documentation also mentions an issue with undefined
1437 * behaviour if any general state is accessed within a page above 4GB,
1438 * which also needs to be handled carefully.
1439 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001440 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001441 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001442
1443 if (ret) {
1444 DRM_ERROR("failed to set DMA mask\n");
1445
Chris Wilson9f172f62018-04-14 10:12:33 +01001446 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001447 }
1448 }
1449
Chris Wilson0673ad42016-06-24 14:00:22 +01001450 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1451 PM_QOS_DEFAULT_VALUE);
1452
1453 intel_uncore_sanitize(dev_priv);
1454
Chris Wilson0673ad42016-06-24 14:00:22 +01001455 i915_gem_load_init_fences(dev_priv);
1456
1457 /* On the 945G/GM, the chipset reports the MSI capability on the
1458 * integrated graphics even though the support isn't actually there
1459 * according to the published specs. It doesn't appear to function
1460 * correctly in testing on 945G.
1461 * This may be a side effect of MSI having been made available for PEG
1462 * and the registers being closely associated.
1463 *
1464 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001465 * be lost or delayed, and was defeatured. MSI interrupts seem to
1466 * get lost on g4x as well, and interrupt delivery seems to stay
1467 * properly dead afterwards. So we'll just disable them for all
1468 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001469 *
1470 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1471 * interrupts even when in MSI mode. This results in spurious
1472 * interrupt warnings if the legacy irq no. is shared with another
1473 * device. The kernel then disables that interrupt source and so
1474 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001475 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001476 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001477 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001478 DRM_DEBUG_DRIVER("can't enable MSI");
1479 }
1480
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001481 ret = intel_gvt_init(dev_priv);
1482 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001483 goto err_msi;
1484
1485 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301486 /*
1487 * Fill the dram structure to get the system raw bandwidth and
1488 * dram info. This will be used for memory latency calculation.
1489 */
1490 intel_get_dram_info(dev_priv);
1491
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001492
Chris Wilson0673ad42016-06-24 14:00:22 +01001493 return 0;
1494
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001495err_msi:
1496 if (pdev->msi_enabled)
1497 pci_disable_msi(pdev);
1498 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001499err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001500 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001501err_perf:
1502 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001503 return ret;
1504}
1505
1506/**
1507 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1508 * @dev_priv: device private
1509 */
1510static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1511{
David Weinehall52a05c32016-08-22 13:32:44 +03001512 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001513
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001514 i915_perf_fini(dev_priv);
1515
David Weinehall52a05c32016-08-22 13:32:44 +03001516 if (pdev->msi_enabled)
1517 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001518
1519 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001520 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001521}
1522
1523/**
1524 * i915_driver_register - register the driver with the rest of the system
1525 * @dev_priv: device private
1526 *
1527 * Perform any steps necessary to make the driver available via kernel
1528 * internal or userspace interfaces.
1529 */
1530static void i915_driver_register(struct drm_i915_private *dev_priv)
1531{
Chris Wilson91c8a322016-07-05 10:40:23 +01001532 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001533
Chris Wilson848b3652017-11-23 11:53:37 +00001534 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001535 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001536
1537 /*
1538 * Notify a valid surface after modesetting,
1539 * when running inside a VM.
1540 */
1541 if (intel_vgpu_active(dev_priv))
1542 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1543
1544 /* Reveal our presence to userspace */
1545 if (drm_dev_register(dev, 0) == 0) {
1546 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001547 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001548
1549 /* Depends on sysfs having been initialized */
1550 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001551 } else
1552 DRM_ERROR("Failed to register driver for userspace access!\n");
1553
1554 if (INTEL_INFO(dev_priv)->num_pipes) {
1555 /* Must be done after probing outputs */
1556 intel_opregion_register(dev_priv);
1557 acpi_video_register();
1558 }
1559
1560 if (IS_GEN5(dev_priv))
1561 intel_gpu_ips_init(dev_priv);
1562
Jerome Anandeef57322017-01-25 04:27:49 +05301563 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001564
1565 /*
1566 * Some ports require correctly set-up hpd registers for detection to
1567 * work properly (leading to ghost connected connector status), e.g. VGA
1568 * on gm45. Hence we can only set up the initial fbdev config after hpd
1569 * irqs are fully enabled. We do it last so that the async config
1570 * cannot run before the connectors are registered.
1571 */
1572 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001573
1574 /*
1575 * We need to coordinate the hotplugs with the asynchronous fbdev
1576 * configuration, for which we use the fbdev->async_cookie.
1577 */
1578 if (INTEL_INFO(dev_priv)->num_pipes)
1579 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001580
Imre Deak2cd9a682018-08-16 15:37:57 +03001581 intel_power_domains_enable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001582 intel_runtime_pm_enable(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001583}
1584
1585/**
1586 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1587 * @dev_priv: device private
1588 */
1589static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1590{
Chris Wilson07d80572018-08-16 15:37:56 +03001591 intel_runtime_pm_disable(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001592 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001593
Daniel Vetter4f256d82017-07-15 00:46:55 +02001594 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301595 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001596
Chris Wilson448aa912017-11-28 11:01:47 +00001597 /*
1598 * After flushing the fbdev (incl. a late async config which will
1599 * have delayed queuing of a hotplug event), then flush the hotplug
1600 * events.
1601 */
1602 drm_kms_helper_poll_fini(&dev_priv->drm);
1603
Chris Wilson0673ad42016-06-24 14:00:22 +01001604 intel_gpu_ips_teardown();
1605 acpi_video_unregister();
1606 intel_opregion_unregister(dev_priv);
1607
Robert Bragg442b8c02016-11-07 19:49:53 +00001608 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001609 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001610
David Weinehall694c2822016-08-22 13:32:43 +03001611 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001612 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001613
Chris Wilson848b3652017-11-23 11:53:37 +00001614 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001615}
1616
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001617static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1618{
1619 if (drm_debug & DRM_UT_DRIVER) {
1620 struct drm_printer p = drm_debug_printer("i915 device info:");
1621
1622 intel_device_info_dump(&dev_priv->info, &p);
1623 intel_device_info_dump_runtime(&dev_priv->info, &p);
1624 }
1625
1626 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1627 DRM_INFO("DRM_I915_DEBUG enabled\n");
1628 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1629 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001630 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1631 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001632}
1633
Chris Wilson55ac5a12018-09-05 15:09:20 +01001634static struct drm_i915_private *
1635i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1636{
1637 const struct intel_device_info *match_info =
1638 (struct intel_device_info *)ent->driver_data;
1639 struct intel_device_info *device_info;
1640 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001641 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001642
1643 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1644 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001645 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001646
Andi Shyti2ddcc982018-10-02 12:20:47 +03001647 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1648 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001649 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001650 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001651 }
1652
1653 i915->drm.pdev = pdev;
1654 i915->drm.dev_private = i915;
1655 pci_set_drvdata(pdev, &i915->drm);
1656
1657 /* Setup the write-once "constant" device info */
1658 device_info = mkwrite_device_info(i915);
1659 memcpy(device_info, match_info, sizeof(*device_info));
1660 device_info->device_id = pdev->device;
1661
1662 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
Chris Wilson74f6e182018-09-26 11:47:07 +01001663 BITS_PER_TYPE(device_info->platform_mask));
1664 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001665
1666 return i915;
1667}
1668
Chris Wilson31962ca2018-09-05 15:09:21 +01001669static void i915_driver_destroy(struct drm_i915_private *i915)
1670{
1671 struct pci_dev *pdev = i915->drm.pdev;
1672
1673 drm_dev_fini(&i915->drm);
1674 kfree(i915);
1675
1676 /* And make sure we never chase our dangling pointer from pci_dev */
1677 pci_set_drvdata(pdev, NULL);
1678}
1679
Chris Wilson0673ad42016-06-24 14:00:22 +01001680/**
1681 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001682 * @pdev: PCI device
1683 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001684 *
1685 * The driver load routine has to do several things:
1686 * - drive output discovery via intel_modeset_init()
1687 * - initialize the memory manager
1688 * - allocate initial config memory
1689 * - setup the DRM framebuffer with the allocated memory
1690 */
Chris Wilson42f55512016-06-24 14:00:26 +01001691int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001692{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001693 const struct intel_device_info *match_info =
1694 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001695 struct drm_i915_private *dev_priv;
1696 int ret;
1697
Chris Wilson55ac5a12018-09-05 15:09:20 +01001698 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001699 if (IS_ERR(dev_priv))
1700 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001701
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001702 /* Disable nuclear pageflip by default on pre-ILK */
1703 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1704 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1705
Chris Wilson0673ad42016-06-24 14:00:22 +01001706 ret = pci_enable_device(pdev);
1707 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001708 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001709
Chris Wilson55ac5a12018-09-05 15:09:20 +01001710 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001711 if (ret < 0)
1712 goto out_pci_disable;
1713
Imre Deak2cd9a682018-08-16 15:37:57 +03001714 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001715
1716 ret = i915_driver_init_mmio(dev_priv);
1717 if (ret < 0)
1718 goto out_runtime_pm_put;
1719
1720 ret = i915_driver_init_hw(dev_priv);
1721 if (ret < 0)
1722 goto out_cleanup_mmio;
1723
Chris Wilson91c8a322016-07-05 10:40:23 +01001724 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001725 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001726 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001727
1728 i915_driver_register(dev_priv);
1729
Imre Deak2cd9a682018-08-16 15:37:57 +03001730 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001731
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001732 i915_welcome_messages(dev_priv);
1733
Chris Wilson0673ad42016-06-24 14:00:22 +01001734 return 0;
1735
Chris Wilson0673ad42016-06-24 14:00:22 +01001736out_cleanup_hw:
1737 i915_driver_cleanup_hw(dev_priv);
1738out_cleanup_mmio:
1739 i915_driver_cleanup_mmio(dev_priv);
1740out_runtime_pm_put:
Imre Deak2cd9a682018-08-16 15:37:57 +03001741 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001742 i915_driver_cleanup_early(dev_priv);
1743out_pci_disable:
1744 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001745out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001746 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001747 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001748 return ret;
1749}
1750
Chris Wilson42f55512016-06-24 14:00:26 +01001751void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001752{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001753 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001754 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001755
Imre Deak2cd9a682018-08-16 15:37:57 +03001756 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001757
Daniel Vetter99c539b2017-07-15 00:46:56 +02001758 i915_driver_unregister(dev_priv);
1759
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001760 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001761 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001762
Daniel Vetter18dddad2017-03-21 17:41:49 +01001763 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001764
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001765 intel_gvt_cleanup(dev_priv);
1766
Chris Wilson0673ad42016-06-24 14:00:22 +01001767 intel_modeset_cleanup(dev);
1768
Hans de Goede785f0762018-02-14 09:21:49 +01001769 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001770
David Weinehall52a05c32016-08-22 13:32:44 +03001771 vga_switcheroo_unregister_client(pdev);
1772 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001773
1774 intel_csr_ucode_fini(dev_priv);
1775
1776 /* Free error state after interrupts are fully disabled. */
1777 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001778 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001779
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001780 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001781
Imre Deak48a287e2018-08-06 12:58:35 +03001782 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001783
1784 i915_driver_cleanup_hw(dev_priv);
1785 i915_driver_cleanup_mmio(dev_priv);
1786
Imre Deak2cd9a682018-08-16 15:37:57 +03001787 enable_rpm_wakeref_asserts(dev_priv);
1788
Chris Wilson07d80572018-08-16 15:37:56 +03001789 WARN_ON(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Chris Wilsoncad36882017-02-10 16:35:21 +00001790}
1791
1792static void i915_driver_release(struct drm_device *dev)
1793{
1794 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001795
1796 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001797 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001798}
1799
1800static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1801{
Chris Wilson829a0af2017-06-20 12:05:45 +01001802 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001803 int ret;
1804
Chris Wilson829a0af2017-06-20 12:05:45 +01001805 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001806 if (ret)
1807 return ret;
1808
1809 return 0;
1810}
1811
1812/**
1813 * i915_driver_lastclose - clean up after all DRM clients have exited
1814 * @dev: DRM device
1815 *
1816 * Take care of cleaning up after all DRM clients have exited. In the
1817 * mode setting case, we want to restore the kernel's initial mode (just
1818 * in case the last client left us in a bad state).
1819 *
1820 * Additionally, in the non-mode setting case, we'll tear down the GTT
1821 * and DMA structures, since the kernel won't be using them, and clea
1822 * up any GEM state.
1823 */
1824static void i915_driver_lastclose(struct drm_device *dev)
1825{
1826 intel_fbdev_restore_mode(dev);
1827 vga_switcheroo_process_delayed_switch();
1828}
1829
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001830static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001831{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001832 struct drm_i915_file_private *file_priv = file->driver_priv;
1833
Chris Wilson0673ad42016-06-24 14:00:22 +01001834 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001835 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001836 i915_gem_release(dev, file);
1837 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001838
1839 kfree(file_priv);
1840}
1841
Imre Deak07f9cd02014-08-18 14:42:45 +03001842static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1843{
Chris Wilson91c8a322016-07-05 10:40:23 +01001844 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001845 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001846
1847 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001848 for_each_intel_encoder(dev, encoder)
1849 if (encoder->suspend)
1850 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001851 drm_modeset_unlock_all(dev);
1852}
1853
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001854static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1855 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001856static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301857
Imre Deakbc872292015-11-18 17:32:30 +02001858static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1859{
1860#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1861 if (acpi_target_system_state() < ACPI_STATE_S3)
1862 return true;
1863#endif
1864 return false;
1865}
Sagar Kambleebc32822014-08-13 23:07:05 +05301866
Chris Wilson73b66f82018-05-25 10:26:29 +01001867static int i915_drm_prepare(struct drm_device *dev)
1868{
1869 struct drm_i915_private *i915 = to_i915(dev);
1870 int err;
1871
1872 /*
1873 * NB intel_display_suspend() may issue new requests after we've
1874 * ostensibly marked the GPU as ready-to-sleep here. We need to
1875 * split out that work and pull it forward so that after point,
1876 * the GPU is not woken again.
1877 */
1878 err = i915_gem_suspend(i915);
1879 if (err)
1880 dev_err(&i915->drm.pdev->dev,
1881 "GEM idle failed, suspend/resume might fail\n");
1882
1883 return err;
1884}
1885
Imre Deak5e365c32014-10-23 19:23:25 +03001886static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001887{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001888 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001889 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001890 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001891
Imre Deak1f814da2015-12-16 02:52:19 +02001892 disable_rpm_wakeref_asserts(dev_priv);
1893
Paulo Zanonic67a4702013-08-19 13:18:09 -03001894 /* We do a lot of poking in a lot of registers, make sure they work
1895 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03001896 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02001897
Dave Airlie5bcf7192010-12-07 09:20:40 +10001898 drm_kms_helper_poll_disable(dev);
1899
David Weinehall52a05c32016-08-22 13:32:44 +03001900 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001901
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001902 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001903
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001904 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001905
1906 intel_runtime_pm_disable_interrupts(dev_priv);
1907 intel_hpd_cancel_work(dev_priv);
1908
1909 intel_suspend_encoders(dev_priv);
1910
Ville Syrjälä712bf362016-10-31 22:37:23 +02001911 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001912
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001913 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001914
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001915 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001916
Imre Deakbc872292015-11-18 17:32:30 +02001917 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00001918 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001919
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001920 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001921
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001922 dev_priv->suspend_count++;
1923
Imre Deakf74ed082016-04-18 14:48:21 +03001924 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001925
Imre Deak1f814da2015-12-16 02:52:19 +02001926 enable_rpm_wakeref_asserts(dev_priv);
1927
Chris Wilson73b66f82018-05-25 10:26:29 +01001928 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001929}
1930
Imre Deak2cd9a682018-08-16 15:37:57 +03001931static enum i915_drm_suspend_mode
1932get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
1933{
1934 if (hibernate)
1935 return I915_DRM_SUSPEND_HIBERNATE;
1936
1937 if (suspend_to_idle(dev_priv))
1938 return I915_DRM_SUSPEND_IDLE;
1939
1940 return I915_DRM_SUSPEND_MEM;
1941}
1942
David Weinehallc49d13e2016-08-22 13:32:42 +03001943static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001944{
David Weinehallc49d13e2016-08-22 13:32:42 +03001945 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001946 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001947 int ret;
1948
Imre Deak1f814da2015-12-16 02:52:19 +02001949 disable_rpm_wakeref_asserts(dev_priv);
1950
Chris Wilsonec92ad02018-05-31 09:22:46 +01001951 i915_gem_suspend_late(dev_priv);
1952
Chris Wilsonec92ad02018-05-31 09:22:46 +01001953 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001954
Imre Deak2cd9a682018-08-16 15:37:57 +03001955 intel_power_domains_suspend(dev_priv,
1956 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02001957
Imre Deak507e1262016-04-20 20:27:54 +03001958 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07001959 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001960 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001961 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001962 hsw_enable_pc8(dev_priv);
1963 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1964 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001965
1966 if (ret) {
1967 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03001968 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001969
Imre Deak1f814da2015-12-16 02:52:19 +02001970 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001971 }
1972
David Weinehall52a05c32016-08-22 13:32:44 +03001973 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001974 /*
Imre Deak54875572015-06-30 17:06:47 +03001975 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001976 * the device even though it's already in D3 and hang the machine. So
1977 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001978 * power down the device properly. The issue was seen on multiple old
1979 * GENs with different BIOS vendors, so having an explicit blacklist
1980 * is inpractical; apply the workaround on everything pre GEN6. The
1981 * platforms where the issue was seen:
1982 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1983 * Fujitsu FSC S7110
1984 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001985 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001986 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001987 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001988
Imre Deak1f814da2015-12-16 02:52:19 +02001989out:
1990 enable_rpm_wakeref_asserts(dev_priv);
1991
1992 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001993}
1994
Matthew Aulda9a251c2016-12-02 10:24:11 +00001995static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001996{
1997 int error;
1998
Chris Wilsonded8b072016-07-05 10:40:22 +01001999 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002000 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002001 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002002 return -ENODEV;
2003 }
2004
Imre Deak0b14cbd2014-09-10 18:16:55 +03002005 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2006 state.event != PM_EVENT_FREEZE))
2007 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002008
2009 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2010 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002011
Imre Deak5e365c32014-10-23 19:23:25 +03002012 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002013 if (error)
2014 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002015
Imre Deakab3be732015-03-02 13:04:41 +02002016 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002017}
2018
Imre Deak5e365c32014-10-23 19:23:25 +03002019static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002020{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002021 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002022 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002023
Imre Deak1f814da2015-12-16 02:52:19 +02002024 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002025 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002026
Chris Wilson12887862018-06-14 10:40:59 +01002027 i915_gem_sanitize(dev_priv);
2028
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002029 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002030 if (ret)
2031 DRM_ERROR("failed to re-enable GGTT\n");
2032
Imre Deakf74ed082016-04-18 14:48:21 +03002033 intel_csr_ucode_resume(dev_priv);
2034
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002035 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002036 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002037
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002038 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002039
Peter Antoine364aece2015-05-11 08:50:45 +01002040 /*
2041 * Interrupts have to be enabled before any batches are run. If not the
2042 * GPU will hang. i915_gem_init_hw() will initiate batches to
2043 * update/restore the context.
2044 *
Imre Deak908764f2016-11-29 21:40:29 +02002045 * drm_mode_config_reset() needs AUX interrupts.
2046 *
Peter Antoine364aece2015-05-11 08:50:45 +01002047 * Modeset enabling in intel_modeset_init_hw() also needs working
2048 * interrupts.
2049 */
2050 intel_runtime_pm_enable_interrupts(dev_priv);
2051
Imre Deak908764f2016-11-29 21:40:29 +02002052 drm_mode_config_reset(dev);
2053
Chris Wilson37cd3302017-11-12 11:27:38 +00002054 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002055
Daniel Vetterd5818932015-02-23 12:03:26 +01002056 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002057 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002058
2059 spin_lock_irq(&dev_priv->irq_lock);
2060 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002061 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002062 spin_unlock_irq(&dev_priv->irq_lock);
2063
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002064 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002065
Lyudea16b7652016-03-11 10:57:01 -05002066 intel_display_resume(dev);
2067
Lyudee0b70062016-11-01 21:06:30 -04002068 drm_kms_helper_poll_enable(dev);
2069
Daniel Vetterd5818932015-02-23 12:03:26 +01002070 /*
2071 * ... but also need to make sure that hotplug processing
2072 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002073 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002074 * notifications.
2075 * */
2076 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002077
Chris Wilsona950adc2018-10-30 11:05:54 +00002078 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002079
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002080 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002081
Imre Deak2cd9a682018-08-16 15:37:57 +03002082 intel_power_domains_enable(dev_priv);
2083
Imre Deak1f814da2015-12-16 02:52:19 +02002084 enable_rpm_wakeref_asserts(dev_priv);
2085
Chris Wilson074c6ad2014-04-09 09:19:43 +01002086 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002087}
2088
Imre Deak5e365c32014-10-23 19:23:25 +03002089static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002090{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002091 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002092 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002093 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002094
Imre Deak76c4b252014-04-01 19:55:22 +03002095 /*
2096 * We have a resume ordering issue with the snd-hda driver also
2097 * requiring our device to be power up. Due to the lack of a
2098 * parent/child relationship we currently solve this with an early
2099 * resume hook.
2100 *
2101 * FIXME: This should be solved with a special hdmi sink device or
2102 * similar so that power domains can be employed.
2103 */
Imre Deak44410cd2016-04-18 14:45:54 +03002104
2105 /*
2106 * Note that we need to set the power state explicitly, since we
2107 * powered off the device during freeze and the PCI core won't power
2108 * it back up for us during thaw. Powering off the device during
2109 * freeze is not a hard requirement though, and during the
2110 * suspend/resume phases the PCI core makes sure we get here with the
2111 * device powered on. So in case we change our freeze logic and keep
2112 * the device powered we can also remove the following set power state
2113 * call.
2114 */
David Weinehall52a05c32016-08-22 13:32:44 +03002115 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002116 if (ret) {
2117 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002118 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002119 }
2120
2121 /*
2122 * Note that pci_enable_device() first enables any parent bridge
2123 * device and only then sets the power state for this device. The
2124 * bridge enabling is a nop though, since bridge devices are resumed
2125 * first. The order of enabling power and enabling the device is
2126 * imposed by the PCI core as described above, so here we preserve the
2127 * same order for the freeze/thaw phases.
2128 *
2129 * TODO: eventually we should remove pci_disable_device() /
2130 * pci_enable_enable_device() from suspend/resume. Due to how they
2131 * depend on the device enable refcount we can't anyway depend on them
2132 * disabling/enabling the device.
2133 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002134 if (pci_enable_device(pdev))
2135 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002136
David Weinehall52a05c32016-08-22 13:32:44 +03002137 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002138
Imre Deak1f814da2015-12-16 02:52:19 +02002139 disable_rpm_wakeref_asserts(dev_priv);
2140
Wayne Boyer666a4532015-12-09 12:29:35 -08002141 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002142 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002143 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002144 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2145 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002146
Hans de Goede68f60942017-02-10 11:28:01 +01002147 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002148
Animesh Manna3e689282018-10-29 15:14:10 -07002149 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002150 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002151 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002152 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002153 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002154 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002155
Chris Wilsondc979972016-05-10 14:10:04 +01002156 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002157
Imre Deak2cd9a682018-08-16 15:37:57 +03002158 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002159
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002160 intel_engines_sanitize(dev_priv);
2161
Imre Deak6e35e8a2016-04-18 10:04:19 +03002162 enable_rpm_wakeref_asserts(dev_priv);
2163
Imre Deak36d61e62014-10-23 19:23:24 +03002164 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002165}
2166
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002167static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002168{
Imre Deak50a00722014-10-23 19:23:17 +03002169 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002170
Imre Deak097dd832014-10-23 19:23:19 +03002171 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2172 return 0;
2173
Imre Deak5e365c32014-10-23 19:23:25 +03002174 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002175 if (ret)
2176 return ret;
2177
Imre Deak5a175142014-10-23 19:23:18 +03002178 return i915_drm_resume(dev);
2179}
2180
Ben Gamari11ed50e2009-09-14 17:48:45 -04002181/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02002182 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01002183 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01002184 * @stalled_mask: mask of the stalled engines with the guilty requests
2185 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04002186 *
Chris Wilson780f2622016-09-09 14:11:52 +01002187 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
2188 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002189 *
Chris Wilson221fe792016-09-09 14:11:51 +01002190 * Caller must hold the struct_mutex.
2191 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04002192 * Procedure is fairly simple:
2193 * - reset the chip using the reset reg
2194 * - re-init context state
2195 * - re-init hardware status page
2196 * - re-init ring buffer
2197 * - re-init interrupt state
2198 * - re-init display
2199 */
Chris Wilsond0667e92018-04-06 23:03:54 +01002200void i915_reset(struct drm_i915_private *i915,
2201 unsigned int stalled_mask,
2202 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04002203{
Chris Wilson535275d2017-07-21 13:32:37 +01002204 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07002205 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00002206 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002207
Chris Wilson02866672018-03-30 14:18:01 +01002208 GEM_TRACE("flags=%lx\n", error->flags);
2209
Chris Wilsonf7096d42017-12-01 12:20:11 +00002210 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01002211 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002212 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01002213
Chris Wilson8c185ec2017-03-16 17:13:02 +00002214 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01002215 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002216
Chris Wilsond98c52c2016-04-13 17:35:05 +01002217 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01002218 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002219 goto wakeup;
2220
Chris Wilsond0667e92018-04-06 23:03:54 +01002221 if (reason)
2222 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01002223 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01002224
Chris Wilson535275d2017-07-21 13:32:37 +01002225 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002226 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00002227 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00002228 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002229 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01002230
Chris Wilsonf7096d42017-12-01 12:20:11 +00002231 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00002232 if (i915_modparams.reset)
2233 dev_err(i915->drm.dev, "GPU reset not supported\n");
2234 else
2235 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00002236 goto error;
2237 }
2238
2239 for (i = 0; i < 3; i++) {
2240 ret = intel_gpu_reset(i915, ALL_ENGINES);
2241 if (ret == 0)
2242 break;
2243
2244 msleep(100);
2245 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07002246 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00002247 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00002248 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002249 }
2250
2251 /* Ok, now get things going again... */
2252
2253 /*
2254 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01002255 * there.
2256 */
2257 ret = i915_ggtt_enable_hw(i915);
2258 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00002259 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
2260 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01002261 goto error;
2262 }
2263
Chris Wilsond0667e92018-04-06 23:03:54 +01002264 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00002265 intel_overlay_reset(i915);
2266
Chris Wilson0db8c962017-09-06 12:14:05 +01002267 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04002268 * Next we need to restore the context, but we don't use those
2269 * yet either...
2270 *
2271 * Ring buffer needs to be re-initialized in the KMS case, or if X
2272 * was running at the time of the reset (i.e. we weren't VT
2273 * switched away).
2274 */
Chris Wilson535275d2017-07-21 13:32:37 +01002275 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01002276 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00002277 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
2278 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002279 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002280 }
2281
Chris Wilson535275d2017-07-21 13:32:37 +01002282 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00002283
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002284finish:
Chris Wilson535275d2017-07-21 13:32:37 +01002285 i915_gem_reset_finish(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002286wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00002287 clear_bit(I915_RESET_HANDOFF, &error->flags);
2288 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01002289 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01002290
Chris Wilson107783d2017-12-05 17:27:57 +00002291taint:
2292 /*
2293 * History tells us that if we cannot reset the GPU now, we
2294 * never will. This then impacts everything that is run
2295 * subsequently. On failing the reset, we mark the driver
2296 * as wedged, preventing further execution on the GPU.
2297 * We also want to go one step further and add a taint to the
2298 * kernel so that any subsequent faults can be traced back to
2299 * this failure. This is important for CI, where if the
2300 * GPU/driver fails we would like to reboot and restart testing
2301 * rather than continue on into oblivion. For everyone else,
2302 * the system should still plod along, but they have been warned!
2303 */
2304 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002305error:
Chris Wilson535275d2017-07-21 13:32:37 +01002306 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002307 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002308 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002309}
2310
Michel Thierry6acbea82017-10-31 15:53:09 -07002311static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2312 struct intel_engine_cs *engine)
2313{
2314 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2315}
2316
Michel Thierry142bc7d2017-06-20 10:57:46 +01002317/**
2318 * i915_reset_engine - reset GPU engine to recover from a hang
2319 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002320 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002321 *
2322 * Reset a specific GPU engine. Useful if a hang is detected.
2323 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002324 *
2325 * Procedure is:
2326 * - identifies the request that caused the hang and it is dropped
2327 * - reset engine (which will force the engine to idle)
2328 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002329 */
Chris Wilsonce800752018-03-20 10:04:49 +00002330int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002331{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002332 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002333 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002334 int ret;
2335
Chris Wilson02866672018-03-30 14:18:01 +01002336 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002337 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2338
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002339 active_request = i915_gem_reset_prepare_engine(engine);
2340 if (IS_ERR_OR_NULL(active_request)) {
2341 /* Either the previous reset failed, or we pardon the reset. */
2342 ret = PTR_ERR(active_request);
2343 goto out;
2344 }
2345
Chris Wilsonce800752018-03-20 10:04:49 +00002346 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002347 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002348 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002349 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002350
Michel Thierry6acbea82017-10-31 15:53:09 -07002351 if (!engine->i915->guc.execbuf_client)
2352 ret = intel_gt_reset_engine(engine->i915, engine);
2353 else
2354 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002355 if (ret) {
2356 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002357 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2358 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002359 engine->name, ret);
2360 goto out;
2361 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002362
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002363 /*
2364 * The request that caused the hang is stuck on elsp, we know the
2365 * active request and can drop it, adjust head to skip the offending
2366 * request to resume executing remaining requests in the queue.
2367 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002368 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002369
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002370 /*
2371 * The engine and its registers (and workarounds in case of render)
2372 * have been reset to their default values. Follow the init_ring
2373 * process to program RING_MODE, HWSP and re-enable submission.
2374 */
2375 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002376 if (ret)
2377 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002378
2379out:
Chris Wilsona99b32a2018-08-14 18:18:57 +01002380 intel_engine_cancel_stop_cs(engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002381 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002382 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002383}
2384
Chris Wilson73b66f82018-05-25 10:26:29 +01002385static int i915_pm_prepare(struct device *kdev)
2386{
2387 struct pci_dev *pdev = to_pci_dev(kdev);
2388 struct drm_device *dev = pci_get_drvdata(pdev);
2389
2390 if (!dev) {
2391 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2392 return -ENODEV;
2393 }
2394
2395 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2396 return 0;
2397
2398 return i915_drm_prepare(dev);
2399}
2400
David Weinehallc49d13e2016-08-22 13:32:42 +03002401static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002402{
David Weinehallc49d13e2016-08-22 13:32:42 +03002403 struct pci_dev *pdev = to_pci_dev(kdev);
2404 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002405
David Weinehallc49d13e2016-08-22 13:32:42 +03002406 if (!dev) {
2407 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002408 return -ENODEV;
2409 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002410
David Weinehallc49d13e2016-08-22 13:32:42 +03002411 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002412 return 0;
2413
David Weinehallc49d13e2016-08-22 13:32:42 +03002414 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002415}
2416
David Weinehallc49d13e2016-08-22 13:32:42 +03002417static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002418{
David Weinehallc49d13e2016-08-22 13:32:42 +03002419 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002420
2421 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002422 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002423 * requiring our device to be power up. Due to the lack of a
2424 * parent/child relationship we currently solve this with an late
2425 * suspend hook.
2426 *
2427 * FIXME: This should be solved with a special hdmi sink device or
2428 * similar so that power domains can be employed.
2429 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002430 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002431 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002432
David Weinehallc49d13e2016-08-22 13:32:42 +03002433 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002434}
2435
David Weinehallc49d13e2016-08-22 13:32:42 +03002436static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002437{
David Weinehallc49d13e2016-08-22 13:32:42 +03002438 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002439
David Weinehallc49d13e2016-08-22 13:32:42 +03002440 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002441 return 0;
2442
David Weinehallc49d13e2016-08-22 13:32:42 +03002443 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002444}
2445
David Weinehallc49d13e2016-08-22 13:32:42 +03002446static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002447{
David Weinehallc49d13e2016-08-22 13:32:42 +03002448 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002449
David Weinehallc49d13e2016-08-22 13:32:42 +03002450 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002451 return 0;
2452
David Weinehallc49d13e2016-08-22 13:32:42 +03002453 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002454}
2455
David Weinehallc49d13e2016-08-22 13:32:42 +03002456static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002457{
David Weinehallc49d13e2016-08-22 13:32:42 +03002458 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002459
David Weinehallc49d13e2016-08-22 13:32:42 +03002460 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002461 return 0;
2462
David Weinehallc49d13e2016-08-22 13:32:42 +03002463 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002464}
2465
Chris Wilson1f19ac22016-05-14 07:26:32 +01002466/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002467static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002468{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002469 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002470 int ret;
2471
Imre Deakdd9f31c2017-08-16 17:46:07 +03002472 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2473 ret = i915_drm_suspend(dev);
2474 if (ret)
2475 return ret;
2476 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002477
2478 ret = i915_gem_freeze(kdev_to_i915(kdev));
2479 if (ret)
2480 return ret;
2481
2482 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002483}
2484
David Weinehallc49d13e2016-08-22 13:32:42 +03002485static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002486{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002487 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002488 int ret;
2489
Imre Deakdd9f31c2017-08-16 17:46:07 +03002490 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2491 ret = i915_drm_suspend_late(dev, true);
2492 if (ret)
2493 return ret;
2494 }
Chris Wilson461fb992016-05-14 07:26:33 +01002495
David Weinehallc49d13e2016-08-22 13:32:42 +03002496 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002497 if (ret)
2498 return ret;
2499
2500 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002501}
2502
2503/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002504static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002505{
David Weinehallc49d13e2016-08-22 13:32:42 +03002506 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002507}
2508
David Weinehallc49d13e2016-08-22 13:32:42 +03002509static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002510{
David Weinehallc49d13e2016-08-22 13:32:42 +03002511 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002512}
2513
2514/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002515static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002516{
David Weinehallc49d13e2016-08-22 13:32:42 +03002517 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002518}
2519
David Weinehallc49d13e2016-08-22 13:32:42 +03002520static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002521{
David Weinehallc49d13e2016-08-22 13:32:42 +03002522 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002523}
2524
Imre Deakddeea5b2014-05-05 15:19:56 +03002525/*
2526 * Save all Gunit registers that may be lost after a D3 and a subsequent
2527 * S0i[R123] transition. The list of registers needing a save/restore is
2528 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2529 * registers in the following way:
2530 * - Driver: saved/restored by the driver
2531 * - Punit : saved/restored by the Punit firmware
2532 * - No, w/o marking: no need to save/restore, since the register is R/O or
2533 * used internally by the HW in a way that doesn't depend
2534 * keeping the content across a suspend/resume.
2535 * - Debug : used for debugging
2536 *
2537 * We save/restore all registers marked with 'Driver', with the following
2538 * exceptions:
2539 * - Registers out of use, including also registers marked with 'Debug'.
2540 * These have no effect on the driver's operation, so we don't save/restore
2541 * them to reduce the overhead.
2542 * - Registers that are fully setup by an initialization function called from
2543 * the resume path. For example many clock gating and RPS/RC6 registers.
2544 * - Registers that provide the right functionality with their reset defaults.
2545 *
2546 * TODO: Except for registers that based on the above 3 criteria can be safely
2547 * ignored, we save/restore all others, practically treating the HW context as
2548 * a black-box for the driver. Further investigation is needed to reduce the
2549 * saved/restored registers even further, by following the same 3 criteria.
2550 */
2551static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2552{
2553 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2554 int i;
2555
2556 /* GAM 0x4000-0x4770 */
2557 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2558 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2559 s->arb_mode = I915_READ(ARB_MODE);
2560 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2561 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2562
2563 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002564 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002565
2566 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002567 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002568
2569 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2570 s->ecochk = I915_READ(GAM_ECOCHK);
2571 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2572 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2573
2574 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2575
2576 /* MBC 0x9024-0x91D0, 0x8500 */
2577 s->g3dctl = I915_READ(VLV_G3DCTL);
2578 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2579 s->mbctl = I915_READ(GEN6_MBCTL);
2580
2581 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2582 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2583 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2584 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2585 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2586 s->rstctl = I915_READ(GEN6_RSTCTL);
2587 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2588
2589 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2590 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2591 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2592 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2593 s->ecobus = I915_READ(ECOBUS);
2594 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2595 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2596 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2597 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2598 s->rcedata = I915_READ(VLV_RCEDATA);
2599 s->spare2gh = I915_READ(VLV_SPAREG2H);
2600
2601 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2602 s->gt_imr = I915_READ(GTIMR);
2603 s->gt_ier = I915_READ(GTIER);
2604 s->pm_imr = I915_READ(GEN6_PMIMR);
2605 s->pm_ier = I915_READ(GEN6_PMIER);
2606
2607 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002608 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002609
2610 /* GT SA CZ domain, 0x100000-0x138124 */
2611 s->tilectl = I915_READ(TILECTL);
2612 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2613 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2614 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2615 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2616
2617 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2618 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2619 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002620 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002621 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2622
2623 /*
2624 * Not saving any of:
2625 * DFT, 0x9800-0x9EC0
2626 * SARB, 0xB000-0xB1FC
2627 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2628 * PCI CFG
2629 */
2630}
2631
2632static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2633{
2634 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2635 u32 val;
2636 int i;
2637
2638 /* GAM 0x4000-0x4770 */
2639 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2640 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2641 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2642 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2643 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2644
2645 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002646 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002647
2648 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002649 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002650
2651 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2652 I915_WRITE(GAM_ECOCHK, s->ecochk);
2653 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2654 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2655
2656 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2657
2658 /* MBC 0x9024-0x91D0, 0x8500 */
2659 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2660 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2661 I915_WRITE(GEN6_MBCTL, s->mbctl);
2662
2663 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2664 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2665 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2666 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2667 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2668 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2669 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2670
2671 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2672 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2673 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2674 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2675 I915_WRITE(ECOBUS, s->ecobus);
2676 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2677 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2678 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2679 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2680 I915_WRITE(VLV_RCEDATA, s->rcedata);
2681 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2682
2683 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2684 I915_WRITE(GTIMR, s->gt_imr);
2685 I915_WRITE(GTIER, s->gt_ier);
2686 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2687 I915_WRITE(GEN6_PMIER, s->pm_ier);
2688
2689 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002690 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002691
2692 /* GT SA CZ domain, 0x100000-0x138124 */
2693 I915_WRITE(TILECTL, s->tilectl);
2694 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2695 /*
2696 * Preserve the GT allow wake and GFX force clock bit, they are not
2697 * be restored, as they are used to control the s0ix suspend/resume
2698 * sequence by the caller.
2699 */
2700 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2701 val &= VLV_GTLC_ALLOWWAKEREQ;
2702 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2703 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2704
2705 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2706 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2707 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2708 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2709
2710 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2711
2712 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2713 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2714 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002715 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002716 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2717}
2718
Chris Wilson3dd14c02017-04-21 14:58:15 +01002719static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2720 u32 mask, u32 val)
2721{
2722 /* The HW does not like us polling for PW_STATUS frequently, so
2723 * use the sleeping loop rather than risk the busy spin within
2724 * intel_wait_for_register().
2725 *
2726 * Transitioning between RC6 states should be at most 2ms (see
2727 * valleyview_enable_rps) so use a 3ms timeout.
2728 */
2729 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2730 3);
2731}
2732
Imre Deak650ad972014-04-18 16:35:02 +03002733int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2734{
2735 u32 val;
2736 int err;
2737
Imre Deak650ad972014-04-18 16:35:02 +03002738 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2739 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2740 if (force_on)
2741 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2742 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2743
2744 if (!force_on)
2745 return 0;
2746
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002747 err = intel_wait_for_register(dev_priv,
2748 VLV_GTLC_SURVIVABILITY_REG,
2749 VLV_GFX_CLK_STATUS_BIT,
2750 VLV_GFX_CLK_STATUS_BIT,
2751 20);
Imre Deak650ad972014-04-18 16:35:02 +03002752 if (err)
2753 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2754 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2755
2756 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002757}
2758
Imre Deakddeea5b2014-05-05 15:19:56 +03002759static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2760{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002761 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002762 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002763 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002764
2765 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2766 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2767 if (allow)
2768 val |= VLV_GTLC_ALLOWWAKEREQ;
2769 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2770 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2771
Chris Wilson3dd14c02017-04-21 14:58:15 +01002772 mask = VLV_GTLC_ALLOWWAKEACK;
2773 val = allow ? mask : 0;
2774
2775 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002776 if (err)
2777 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002778
Imre Deakddeea5b2014-05-05 15:19:56 +03002779 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002780}
2781
Chris Wilson3dd14c02017-04-21 14:58:15 +01002782static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2783 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002784{
2785 u32 mask;
2786 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002787
2788 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2789 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002790
2791 /*
2792 * RC6 transitioning can be delayed up to 2 msec (see
2793 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002794 *
2795 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2796 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002797 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002798 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002799 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2800 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002801}
2802
2803static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2804{
2805 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2806 return;
2807
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002808 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002809 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2810}
2811
Sagar Kambleebc32822014-08-13 23:07:05 +05302812static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002813{
2814 u32 mask;
2815 int err;
2816
2817 /*
2818 * Bspec defines the following GT well on flags as debug only, so
2819 * don't treat them as hard failures.
2820 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002821 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002822
2823 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2824 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2825
2826 vlv_check_no_gt_access(dev_priv);
2827
2828 err = vlv_force_gfx_clock(dev_priv, true);
2829 if (err)
2830 goto err1;
2831
2832 err = vlv_allow_gt_wake(dev_priv, false);
2833 if (err)
2834 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302835
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002836 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302837 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002838
2839 err = vlv_force_gfx_clock(dev_priv, false);
2840 if (err)
2841 goto err2;
2842
2843 return 0;
2844
2845err2:
2846 /* For safety always re-enable waking and disable gfx clock forcing */
2847 vlv_allow_gt_wake(dev_priv, true);
2848err1:
2849 vlv_force_gfx_clock(dev_priv, false);
2850
2851 return err;
2852}
2853
Sagar Kamble016970b2014-08-13 23:07:06 +05302854static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2855 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002856{
Imre Deakddeea5b2014-05-05 15:19:56 +03002857 int err;
2858 int ret;
2859
2860 /*
2861 * If any of the steps fail just try to continue, that's the best we
2862 * can do at this point. Return the first error code (which will also
2863 * leave RPM permanently disabled).
2864 */
2865 ret = vlv_force_gfx_clock(dev_priv, true);
2866
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002867 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302868 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002869
2870 err = vlv_allow_gt_wake(dev_priv, true);
2871 if (!ret)
2872 ret = err;
2873
2874 err = vlv_force_gfx_clock(dev_priv, false);
2875 if (!ret)
2876 ret = err;
2877
2878 vlv_check_no_gt_access(dev_priv);
2879
Chris Wilson7c108fd2016-10-24 13:42:18 +01002880 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002881 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002882
2883 return ret;
2884}
2885
David Weinehallc49d13e2016-08-22 13:32:42 +03002886static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002887{
David Weinehallc49d13e2016-08-22 13:32:42 +03002888 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002889 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002890 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002891 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002892
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002893 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002894 return -ENODEV;
2895
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002896 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002897 return -ENODEV;
2898
Paulo Zanoni8a187452013-12-06 20:32:13 -02002899 DRM_DEBUG_KMS("Suspending device\n");
2900
Imre Deak1f814da2015-12-16 02:52:19 +02002901 disable_rpm_wakeref_asserts(dev_priv);
2902
Imre Deakd6102972014-05-07 19:57:49 +03002903 /*
2904 * We are safe here against re-faults, since the fault handler takes
2905 * an RPM reference.
2906 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002907 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002908
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002909 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002910
Imre Deak2eb52522014-11-19 15:30:05 +02002911 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002912
Hans de Goede01c799c2017-11-14 14:55:18 +01002913 intel_uncore_suspend(dev_priv);
2914
Imre Deak507e1262016-04-20 20:27:54 +03002915 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002916 if (INTEL_GEN(dev_priv) >= 11) {
2917 icl_display_core_uninit(dev_priv);
2918 bxt_enable_dc9(dev_priv);
2919 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002920 bxt_display_core_uninit(dev_priv);
2921 bxt_enable_dc9(dev_priv);
2922 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2923 hsw_enable_pc8(dev_priv);
2924 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2925 ret = vlv_suspend_complete(dev_priv);
2926 }
2927
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002928 if (ret) {
2929 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002930 intel_uncore_runtime_resume(dev_priv);
2931
Daniel Vetterb9632912014-09-30 10:56:44 +02002932 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002933
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002934 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302935
2936 i915_gem_init_swizzling(dev_priv);
2937 i915_gem_restore_fences(dev_priv);
2938
Imre Deak1f814da2015-12-16 02:52:19 +02002939 enable_rpm_wakeref_asserts(dev_priv);
2940
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002941 return ret;
2942 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002943
Imre Deak1f814da2015-12-16 02:52:19 +02002944 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002945 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002946
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002947 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002948 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2949
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002950 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002951
2952 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002953 * FIXME: We really should find a document that references the arguments
2954 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002955 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002956 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002957 /*
2958 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2959 * being detected, and the call we do at intel_runtime_resume()
2960 * won't be able to restore them. Since PCI_D3hot matches the
2961 * actual specification and appears to be working, use it.
2962 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002963 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002964 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002965 /*
2966 * current versions of firmware which depend on this opregion
2967 * notification have repurposed the D1 definition to mean
2968 * "runtime suspended" vs. what you would normally expect (D3)
2969 * to distinguish it from notifications that might be sent via
2970 * the suspend path.
2971 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002972 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002973 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002974
Mika Kuoppala59bad942015-01-16 11:34:40 +02002975 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002976
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002977 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002978 intel_hpd_poll_init(dev_priv);
2979
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002980 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002981 return 0;
2982}
2983
David Weinehallc49d13e2016-08-22 13:32:42 +03002984static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002985{
David Weinehallc49d13e2016-08-22 13:32:42 +03002986 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002987 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002988 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002989 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002990
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002991 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002992 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002993
2994 DRM_DEBUG_KMS("Resuming device\n");
2995
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002996 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002997 disable_rpm_wakeref_asserts(dev_priv);
2998
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002999 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01003000 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003001 if (intel_uncore_unclaimed_mmio(dev_priv))
3002 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003003
Animesh Manna3e689282018-10-29 15:14:10 -07003004 if (INTEL_GEN(dev_priv) >= 11) {
3005 bxt_disable_dc9(dev_priv);
3006 icl_display_core_init(dev_priv, true);
3007 if (dev_priv->csr.dmc_payload) {
3008 if (dev_priv->csr.allowed_dc_mask &
3009 DC_STATE_EN_UPTO_DC6)
3010 skl_enable_dc6(dev_priv);
3011 else if (dev_priv->csr.allowed_dc_mask &
3012 DC_STATE_EN_UPTO_DC5)
3013 gen9_enable_dc5(dev_priv);
3014 }
3015 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003016 bxt_disable_dc9(dev_priv);
3017 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003018 if (dev_priv->csr.dmc_payload &&
3019 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3020 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003021 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003022 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003023 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003024 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003025 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003026
Hans de Goedebedf4d72017-11-14 14:55:17 +01003027 intel_uncore_runtime_resume(dev_priv);
3028
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303029 intel_runtime_pm_enable_interrupts(dev_priv);
3030
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00003031 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303032
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003033 /*
3034 * No point of rolling back things in case of an error, as the best
3035 * we can do is to hope that things will still work (and disable RPM).
3036 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003037 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003038 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003039
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003040 /*
3041 * On VLV/CHV display interrupts are part of the display
3042 * power well, so hpd is reinitialized from there. For
3043 * everyone else do it here.
3044 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003045 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003046 intel_hpd_init(dev_priv);
3047
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303048 intel_enable_ipc(dev_priv);
3049
Imre Deak1f814da2015-12-16 02:52:19 +02003050 enable_rpm_wakeref_asserts(dev_priv);
3051
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003052 if (ret)
3053 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3054 else
3055 DRM_DEBUG_KMS("Device resumed\n");
3056
3057 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003058}
3059
Chris Wilson42f55512016-06-24 14:00:26 +01003060const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003061 /*
3062 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3063 * PMSG_RESUME]
3064 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003065 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003066 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003067 .suspend_late = i915_pm_suspend_late,
3068 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003069 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003070
3071 /*
3072 * S4 event handlers
3073 * @freeze, @freeze_late : called (1) before creating the
3074 * hibernation image [PMSG_FREEZE] and
3075 * (2) after rebooting, before restoring
3076 * the image [PMSG_QUIESCE]
3077 * @thaw, @thaw_early : called (1) after creating the hibernation
3078 * image, before writing it [PMSG_THAW]
3079 * and (2) after failing to create or
3080 * restore the image [PMSG_RECOVER]
3081 * @poweroff, @poweroff_late: called after writing the hibernation
3082 * image, before rebooting [PMSG_HIBERNATE]
3083 * @restore, @restore_early : called after rebooting and restoring the
3084 * hibernation image [PMSG_RESTORE]
3085 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003086 .freeze = i915_pm_freeze,
3087 .freeze_late = i915_pm_freeze_late,
3088 .thaw_early = i915_pm_thaw_early,
3089 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003090 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003091 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003092 .restore_early = i915_pm_restore_early,
3093 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003094
3095 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003096 .runtime_suspend = intel_runtime_suspend,
3097 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003098};
3099
Laurent Pinchart78b68552012-05-17 13:27:22 +02003100static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003101 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003102 .open = drm_gem_vm_open,
3103 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003104};
3105
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003106static const struct file_operations i915_driver_fops = {
3107 .owner = THIS_MODULE,
3108 .open = drm_open,
3109 .release = drm_release,
3110 .unlocked_ioctl = drm_ioctl,
3111 .mmap = drm_gem_mmap,
3112 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003113 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003114 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003115 .llseek = noop_llseek,
3116};
3117
Chris Wilson0673ad42016-06-24 14:00:22 +01003118static int
3119i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3120 struct drm_file *file)
3121{
3122 return -ENODEV;
3123}
3124
3125static const struct drm_ioctl_desc i915_ioctls[] = {
3126 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3127 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3128 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3129 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3130 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3131 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003132 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003133 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3134 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3135 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3136 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3137 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3138 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3139 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3140 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3141 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3142 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3143 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003144 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
3145 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003146 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3147 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3148 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3149 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3150 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
3151 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3152 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3153 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3154 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3155 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3156 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3157 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3158 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3159 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3160 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003161 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3162 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003163 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003164 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003165 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003166 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3167 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3168 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3169 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Chris Wilson0673ad42016-06-24 14:00:22 +01003170 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3171 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
3172 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3173 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3174 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3175 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3176 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3177 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003178 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003179 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3180 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003181 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003182};
3183
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003185 /* Don't use MTRRs here; the Xserver or userspace app should
3186 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003187 */
Eric Anholt673a3942008-07-30 12:06:12 -07003188 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02003189 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003190 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003191 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003192 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003193 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003194 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003195
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003196 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003197 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003198 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003199
3200 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3201 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3202 .gem_prime_export = i915_gem_prime_export,
3203 .gem_prime_import = i915_gem_prime_import,
3204
Dave Airlieff72145b2011-02-07 12:16:14 +10003205 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003206 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003208 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003209 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003210 .name = DRIVER_NAME,
3211 .desc = DRIVER_DESC,
3212 .date = DRIVER_DATE,
3213 .major = DRIVER_MAJOR,
3214 .minor = DRIVER_MINOR,
3215 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003216};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003217
3218#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3219#include "selftests/mock_drm.c"
3220#endif