blob: 0ca57dc5da5c209b004b6156eee53fa7701bdd2f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030051#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000052#include "i915_pmu.h"
Chris Wilson9f588922019-01-16 15:33:04 +000053#include "i915_reset.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000054#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010055#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070056#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080057#include "intel_uc.h"
Tvrtko Ursulin094304b2018-12-03 12:50:10 +000058#include "intel_workarounds.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Kristian Høgsberg112b7152009-01-04 16:55:33 -050060static struct drm_driver driver;
61
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000062#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010063static unsigned int i915_load_fail_count;
64
65bool __i915_inject_load_failure(const char *func, int line)
66{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010068 return false;
69
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000070 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010071 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000072 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010073 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010074 return true;
75 }
76
77 return false;
78}
Chris Wilson51c18bf2018-06-09 12:10:58 +010079
80bool i915_error_injected(void)
81{
82 return i915_load_fail_count && !i915_modparams.inject_load_failure;
83}
84
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000085#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010086
87#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
88#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
89 "providing the dmesg log by booting with drm.debug=0xf"
90
91void
92__i915_printk(struct drm_i915_private *dev_priv, const char *level,
93 const char *fmt, ...)
94{
95 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030096 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010097 bool is_error = level[1] <= KERN_ERR[1];
98 bool is_debug = level[1] == KERN_DEBUG[1];
99 struct va_format vaf;
100 va_list args;
101
102 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
103 return;
104
105 va_start(args, fmt);
106
107 vaf.fmt = fmt;
108 vaf.va = &args;
109
Chris Wilson8cff1f42018-07-09 14:48:58 +0100110 if (is_error)
111 dev_printk(level, kdev, "%pV", &vaf);
112 else
113 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
114 __builtin_return_address(0), &vaf);
115
116 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100117
118 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100119 /*
120 * Ask the user to file a bug report for the error, except
121 * if they may have caused the bug by fiddling with unsafe
122 * module parameters.
123 */
124 if (!test_taint(TAINT_USER))
125 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100126 shown_bug_once = true;
127 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100128}
129
Jani Nikulada6c10c22018-02-05 19:31:36 +0200130/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
131static enum intel_pch
132intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
133{
134 switch (id) {
135 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
136 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800137 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200138 return PCH_IBX;
139 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
140 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800141 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200142 return PCH_CPT;
143 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
144 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800145 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200146 /* PantherPoint is CPT compatible */
147 return PCH_CPT;
148 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
149 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
150 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
151 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
152 return PCH_LPT;
153 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
154 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
155 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
156 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
157 return PCH_LPT;
158 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
159 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
160 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
161 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
162 /* WildcatPoint is LPT compatible */
163 return PCH_LPT;
164 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
165 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
166 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
167 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
168 /* WildcatPoint is LPT compatible */
169 return PCH_LPT;
170 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
171 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
172 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
173 return PCH_SPT;
174 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
175 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
176 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
177 return PCH_SPT;
178 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
179 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
180 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
181 !IS_COFFEELAKE(dev_priv));
182 return PCH_KBP;
183 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
184 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
185 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
186 return PCH_CNP;
187 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
188 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
189 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
190 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700191 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
192 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
193 WARN_ON(!IS_COFFEELAKE(dev_priv));
194 /* CometPoint is CNP Compatible */
195 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200196 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
197 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
198 WARN_ON(!IS_ICELAKE(dev_priv));
199 return PCH_ICP;
200 default:
201 return PCH_NONE;
202 }
203}
Chris Wilson0673ad42016-06-24 14:00:22 +0100204
Jani Nikula435ad2c2018-02-05 19:31:37 +0200205static bool intel_is_virt_pch(unsigned short id,
206 unsigned short svendor, unsigned short sdevice)
207{
208 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
209 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
210 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
211 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
212 sdevice == PCI_SUBDEVICE_ID_QEMU));
213}
214
Jani Nikula40ace642018-02-05 19:31:38 +0200215static unsigned short
216intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100217{
Jani Nikula40ace642018-02-05 19:31:38 +0200218 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100219
220 /*
221 * In a virtualized passthrough environment we can be in a
222 * setup where the ISA bridge is not able to be passed through.
223 * In this case, a south bridge can be emulated and we have to
224 * make an educated guess as to which PCH is really there.
225 */
226
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800227 if (IS_ICELAKE(dev_priv))
228 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
229 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
230 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
231 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
232 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200233 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
234 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
235 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
236 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800237 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
238 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
239 else if (IS_GEN(dev_priv, 5))
240 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100241
Jani Nikula40ace642018-02-05 19:31:38 +0200242 if (id)
243 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
244 else
245 DRM_DEBUG_KMS("Assuming no PCH\n");
246
247 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100248}
249
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000250static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800251{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200252 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800253
254 /*
255 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
256 * make graphics device passthrough work easy for VMM, that only
257 * need to expose ISA bridge to let driver know the real hardware
258 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800259 *
260 * In some virtualized environments (e.g. XEN), there is irrelevant
261 * ISA bridge in the system. To work reliably, we should scan trhough
262 * all the ISA bridge devices and check for the first match, instead
263 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800264 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200265 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200266 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200267 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300268
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200269 if (pch->vendor != PCI_VENDOR_ID_INTEL)
270 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700271
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200272 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200273
Jani Nikulada6c10c22018-02-05 19:31:36 +0200274 pch_type = intel_pch_type(dev_priv, id);
275 if (pch_type != PCH_NONE) {
276 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200277 dev_priv->pch_id = id;
278 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200279 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200280 pch->subsystem_device)) {
281 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300282 pch_type = intel_pch_type(dev_priv, id);
283
284 /* Sanity check virtual PCH id */
285 if (WARN_ON(id && pch_type == PCH_NONE))
286 id = 0;
287
Jani Nikula40ace642018-02-05 19:31:38 +0200288 dev_priv->pch_type = pch_type;
289 dev_priv->pch_id = id;
290 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800291 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800292 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300293
294 /*
295 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
296 * display.
297 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800298 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300299 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
300 dev_priv->pch_type = PCH_NOP;
301 dev_priv->pch_id = 0;
302 }
303
Rui Guo6a9c4b32013-06-19 21:10:23 +0800304 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200305 DRM_DEBUG_KMS("No PCH found.\n");
306
307 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800308}
309
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200310static int i915_getparam_ioctl(struct drm_device *dev, void *data,
311 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100312{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100313 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300314 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 drm_i915_getparam_t *param = data;
316 int value;
317
318 switch (param->param) {
319 case I915_PARAM_IRQ_ACTIVE:
320 case I915_PARAM_ALLOW_BATCHBUFFER:
321 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800322 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 /* Reject all old ums/dri params. */
324 return -ENODEV;
325 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300326 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100327 break;
328 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300329 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 case I915_PARAM_NUM_FENCES_AVAIL:
332 value = dev_priv->num_fence_regs;
333 break;
334 case I915_PARAM_HAS_OVERLAY:
335 value = dev_priv->overlay ? 1 : 0;
336 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000338 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 break;
340 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000341 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100342 break;
343 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000344 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100345 break;
346 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000347 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300350 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 break;
352 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300353 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 break;
355 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000356 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100357 break;
358 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000359 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 case I915_PARAM_HAS_SECURE_BATCHES:
362 value = capable(CAP_SYS_ADMIN);
363 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 case I915_PARAM_CMD_PARSER_VERSION:
365 value = i915_cmd_parser_get_version(dev_priv);
366 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 case I915_PARAM_SUBSLICE_TOTAL:
Jani Nikula02584042018-12-31 16:56:41 +0200368 value = sseu_subslice_total(&RUNTIME_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 if (!value)
370 return -ENODEV;
371 break;
372 case I915_PARAM_EU_TOTAL:
Jani Nikula02584042018-12-31 16:56:41 +0200373 value = RUNTIME_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 if (!value)
375 return -ENODEV;
376 break;
377 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000378 value = i915_modparams.enable_hangcheck &&
379 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100380 if (value && intel_has_reset_engine(dev_priv))
381 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100382 break;
383 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700384 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100386 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300387 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100388 break;
389 case I915_PARAM_MIN_EU_IN_POOL:
Jani Nikula02584042018-12-31 16:56:41 +0200390 value = RUNTIME_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100391 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800392 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000393 value = intel_huc_check_status(&dev_priv->huc);
394 if (value < 0)
395 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800396 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100397 case I915_PARAM_MMAP_GTT_VERSION:
398 /* Though we've started our numbering from 1, and so class all
399 * earlier versions as 0, in effect their value is undefined as
400 * the ioctl will report EINVAL for the unknown param!
401 */
402 value = i915_gem_mmap_gtt_version();
403 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000404 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000405 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000406 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100407
David Weinehall16162472016-09-02 13:46:17 +0300408 case I915_PARAM_MMAP_VERSION:
409 /* Remember to bump this if the version changes! */
410 case I915_PARAM_HAS_GEM:
411 case I915_PARAM_HAS_PAGEFLIPPING:
412 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
413 case I915_PARAM_HAS_RELAXED_FENCING:
414 case I915_PARAM_HAS_COHERENT_RINGS:
415 case I915_PARAM_HAS_RELAXED_DELTA:
416 case I915_PARAM_HAS_GEN7_SOL_RESET:
417 case I915_PARAM_HAS_WAIT_TIMEOUT:
418 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
419 case I915_PARAM_HAS_PINNED_BATCHES:
420 case I915_PARAM_HAS_EXEC_NO_RELOC:
421 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
422 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
423 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000424 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000425 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100426 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100427 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100428 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300429 /* For the time being all of these are always true;
430 * if some supported hardware does not have one of these
431 * features this value needs to be provided from
432 * INTEL_INFO(), a feature macro, or similar.
433 */
434 value = 1;
435 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000436 case I915_PARAM_HAS_CONTEXT_ISOLATION:
437 value = intel_engines_has_context_isolation(dev_priv);
438 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100439 case I915_PARAM_SLICE_MASK:
Jani Nikula02584042018-12-31 16:56:41 +0200440 value = RUNTIME_INFO(dev_priv)->sseu.slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100441 if (!value)
442 return -ENODEV;
443 break;
Robert Braggf5320232017-06-13 12:23:00 +0100444 case I915_PARAM_SUBSLICE_MASK:
Jani Nikula02584042018-12-31 16:56:41 +0200445 value = RUNTIME_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100446 if (!value)
447 return -ENODEV;
448 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000449 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200450 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000451 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100452 case I915_PARAM_MMAP_GTT_COHERENT:
453 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
454 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 default:
456 DRM_DEBUG("Unknown parameter %d\n", param->param);
457 return -EINVAL;
458 }
459
Chris Wilsondda33002016-06-24 14:00:23 +0100460 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100461 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100462
463 return 0;
464}
465
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000466static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100467{
Sinan Kaya57b296462017-11-27 11:57:46 -0500468 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
469
470 dev_priv->bridge_dev =
471 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100472 if (!dev_priv->bridge_dev) {
473 DRM_ERROR("bridge device not found\n");
474 return -1;
475 }
476 return 0;
477}
478
479/* Allocate space for the MCH regs if needed, return nonzero on error */
480static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000481intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100482{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000483 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100484 u32 temp_lo, temp_hi = 0;
485 u64 mchbar_addr;
486 int ret;
487
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000488 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100489 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
490 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
491 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
492
493 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
494#ifdef CONFIG_PNP
495 if (mchbar_addr &&
496 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
497 return 0;
498#endif
499
500 /* Get some space for it */
501 dev_priv->mch_res.name = "i915 MCHBAR";
502 dev_priv->mch_res.flags = IORESOURCE_MEM;
503 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
504 &dev_priv->mch_res,
505 MCHBAR_SIZE, MCHBAR_SIZE,
506 PCIBIOS_MIN_MEM,
507 0, pcibios_align_resource,
508 dev_priv->bridge_dev);
509 if (ret) {
510 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
511 dev_priv->mch_res.start = 0;
512 return ret;
513 }
514
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000515 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100516 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
517 upper_32_bits(dev_priv->mch_res.start));
518
519 pci_write_config_dword(dev_priv->bridge_dev, reg,
520 lower_32_bits(dev_priv->mch_res.start));
521 return 0;
522}
523
524/* Setup MCHBAR if possible, return true if we should disable it again */
525static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000526intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100527{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000528 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100529 u32 temp;
530 bool enabled;
531
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100532 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100533 return;
534
535 dev_priv->mchbar_need_disable = false;
536
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100537 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100538 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
539 enabled = !!(temp & DEVEN_MCHBAR_EN);
540 } else {
541 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
542 enabled = temp & 1;
543 }
544
545 /* If it's already enabled, don't have to do anything */
546 if (enabled)
547 return;
548
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000549 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100550 return;
551
552 dev_priv->mchbar_need_disable = true;
553
554 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100555 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100556 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
557 temp | DEVEN_MCHBAR_EN);
558 } else {
559 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
560 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
561 }
562}
563
564static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000565intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100566{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000567 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100568
569 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100570 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100571 u32 deven_val;
572
573 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
574 &deven_val);
575 deven_val &= ~DEVEN_MCHBAR_EN;
576 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
577 deven_val);
578 } else {
579 u32 mchbar_val;
580
581 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
582 &mchbar_val);
583 mchbar_val &= ~1;
584 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
585 mchbar_val);
586 }
587 }
588
589 if (dev_priv->mch_res.start)
590 release_resource(&dev_priv->mch_res);
591}
592
593/* true = enable decode, false = disable decoder */
594static unsigned int i915_vga_set_decode(void *cookie, bool state)
595{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000596 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100597
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000598 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100599 if (state)
600 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
601 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
602 else
603 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
604}
605
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000606static int i915_resume_switcheroo(struct drm_device *dev);
607static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
608
Chris Wilson0673ad42016-06-24 14:00:22 +0100609static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
610{
611 struct drm_device *dev = pci_get_drvdata(pdev);
612 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
613
614 if (state == VGA_SWITCHEROO_ON) {
615 pr_info("switched on\n");
616 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
617 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300618 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100619 i915_resume_switcheroo(dev);
620 dev->switch_power_state = DRM_SWITCH_POWER_ON;
621 } else {
622 pr_info("switched off\n");
623 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
624 i915_suspend_switcheroo(dev, pmm);
625 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
626 }
627}
628
629static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
630{
631 struct drm_device *dev = pci_get_drvdata(pdev);
632
633 /*
634 * FIXME: open_count is protected by drm_global_mutex but that would lead to
635 * locking inversion with the driver load path. And the access here is
636 * completely racy anyway. So don't bother with locking for now.
637 */
638 return dev->open_count == 0;
639}
640
641static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
642 .set_gpu_state = i915_switcheroo_set_state,
643 .reprobe = NULL,
644 .can_switch = i915_switcheroo_can_switch,
645};
646
Chris Wilson0673ad42016-06-24 14:00:22 +0100647static int i915_load_modeset_init(struct drm_device *dev)
648{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100649 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300650 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100651 int ret;
652
653 if (i915_inject_load_failure())
654 return -ENODEV;
655
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800656 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800657 ret = drm_vblank_init(&dev_priv->drm,
658 INTEL_INFO(dev_priv)->num_pipes);
659 if (ret)
660 goto out;
661 }
662
Jani Nikula66578852017-03-10 15:27:57 +0200663 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664
665 /* If we have > 1 VGA cards, then we need to arbitrate access
666 * to the common VGA resources.
667 *
668 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
669 * then we do not take part in VGA arbitration and the
670 * vga_client_register() fails with -ENODEV.
671 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000672 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100673 if (ret && ret != -ENODEV)
674 goto out;
675
676 intel_register_dsm_handler();
677
David Weinehall52a05c32016-08-22 13:32:44 +0300678 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679 if (ret)
680 goto cleanup_vga_client;
681
682 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
683 intel_update_rawclk(dev_priv);
684
685 intel_power_domains_init_hw(dev_priv, false);
686
687 intel_csr_ucode_init(dev_priv);
688
689 ret = intel_irq_install(dev_priv);
690 if (ret)
691 goto cleanup_csr;
692
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000693 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100694
695 /* Important: The output setup functions called by modeset_init need
696 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300697 ret = intel_modeset_init(dev);
698 if (ret)
699 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100700
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000701 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100703 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100704
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800705 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100706
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800707 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100708 return 0;
709
710 ret = intel_fbdev_init(dev);
711 if (ret)
712 goto cleanup_gem;
713
714 /* Only enable hotplug handling once the fbdev is fully set up. */
715 intel_hpd_init(dev_priv);
716
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800717 intel_init_ipc(dev_priv);
718
Chris Wilson0673ad42016-06-24 14:00:22 +0100719 return 0;
720
721cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000722 i915_gem_suspend(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100723 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100724cleanup_modeset:
725 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100726cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000728 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100729cleanup_csr:
730 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300731 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300732 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100733cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300734 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100735out:
736 return ret;
737}
738
Chris Wilson0673ad42016-06-24 14:00:22 +0100739static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
740{
741 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100742 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100743 struct i915_ggtt *ggtt = &dev_priv->ggtt;
744 bool primary;
745 int ret;
746
747 ap = alloc_apertures(1);
748 if (!ap)
749 return -ENOMEM;
750
Matthew Auld73ebd502017-12-11 15:18:20 +0000751 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100752 ap->ranges[0].size = ggtt->mappable_end;
753
754 primary =
755 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
756
Daniel Vetter44adece2016-08-10 18:52:34 +0200757 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100758
759 kfree(ap);
760
761 return ret;
762}
Chris Wilson0673ad42016-06-24 14:00:22 +0100763
Chris Wilson0673ad42016-06-24 14:00:22 +0100764static void intel_init_dpio(struct drm_i915_private *dev_priv)
765{
766 /*
767 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
768 * CHV x1 PHY (DP/HDMI D)
769 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
770 */
771 if (IS_CHERRYVIEW(dev_priv)) {
772 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
773 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
774 } else if (IS_VALLEYVIEW(dev_priv)) {
775 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
776 }
777}
778
779static int i915_workqueues_init(struct drm_i915_private *dev_priv)
780{
781 /*
782 * The i915 workqueue is primarily used for batched retirement of
783 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000784 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100785 * need high-priority retirement, such as waiting for an explicit
786 * bo.
787 *
788 * It is also used for periodic low-priority events, such as
789 * idle-timers and recording error state.
790 *
791 * All tasks on the workqueue are expected to acquire the dev mutex
792 * so there is no point in running more than one instance of the
793 * workqueue at any time. Use an ordered one.
794 */
795 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
796 if (dev_priv->wq == NULL)
797 goto out_err;
798
799 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
800 if (dev_priv->hotplug.dp_wq == NULL)
801 goto out_free_wq;
802
Chris Wilson0673ad42016-06-24 14:00:22 +0100803 return 0;
804
Chris Wilson0673ad42016-06-24 14:00:22 +0100805out_free_wq:
806 destroy_workqueue(dev_priv->wq);
807out_err:
808 DRM_ERROR("Failed to allocate workqueues.\n");
809
810 return -ENOMEM;
811}
812
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000813static void i915_engines_cleanup(struct drm_i915_private *i915)
814{
815 struct intel_engine_cs *engine;
816 enum intel_engine_id id;
817
818 for_each_engine(engine, i915, id)
819 kfree(engine);
820}
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
823{
Chris Wilson0673ad42016-06-24 14:00:22 +0100824 destroy_workqueue(dev_priv->hotplug.dp_wq);
825 destroy_workqueue(dev_priv->wq);
826}
827
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300828/*
829 * We don't keep the workarounds for pre-production hardware, so we expect our
830 * driver to fail on these machines in one way or another. A little warning on
831 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000832 *
833 * Our policy for removing pre-production workarounds is to keep the
834 * current gen workarounds as a guide to the bring-up of the next gen
835 * (workarounds have a habit of persisting!). Anything older than that
836 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300837 */
838static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
839{
Chris Wilson248a1242017-01-30 10:44:56 +0000840 bool pre = false;
841
842 pre |= IS_HSW_EARLY_SDV(dev_priv);
843 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000844 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000845 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000846
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000847 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300848 DRM_ERROR("This is a pre-production stepping. "
849 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000850 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
851 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300852}
853
Chris Wilson0673ad42016-06-24 14:00:22 +0100854/**
855 * i915_driver_init_early - setup state not requiring device access
856 * @dev_priv: device private
857 *
858 * Initialize everything that is a "SW-only" state, that is state not
859 * requiring accessing the device or exposing the driver via kernel internal
860 * or userspace interfaces. Example steps belonging here: lock initialization,
861 * system memory allocation, setting up device specific attributes and
862 * function hooks not requiring accessing the device.
863 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100864static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100865{
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 int ret = 0;
867
868 if (i915_inject_load_failure())
869 return -ENODEV;
870
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000871 intel_device_info_subplatform_init(dev_priv);
872
Chris Wilson0673ad42016-06-24 14:00:22 +0100873 spin_lock_init(&dev_priv->irq_lock);
874 spin_lock_init(&dev_priv->gpu_error.lock);
875 mutex_init(&dev_priv->backlight_lock);
876 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500877
Chris Wilson0673ad42016-06-24 14:00:22 +0100878 mutex_init(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100879 mutex_init(&dev_priv->av_mutex);
880 mutex_init(&dev_priv->wm.wm_mutex);
881 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530882 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100883
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100884 i915_memcpy_init_early(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +0000885 intel_runtime_pm_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100886
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 ret = i915_workqueues_init(dev_priv);
888 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000889 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100890
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000891 ret = i915_gem_init_early(dev_priv);
892 if (ret < 0)
893 goto err_workqueues;
894
Chris Wilson0673ad42016-06-24 14:00:22 +0100895 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000896 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000898 intel_wopcm_init_early(&dev_priv->wopcm);
899 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000900 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100901 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300902 ret = intel_power_domains_init(dev_priv);
903 if (ret < 0)
904 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200906 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 intel_init_display_hooks(dev_priv);
908 intel_init_clock_gating_hooks(dev_priv);
909 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300910 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300912 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100913
914 return 0;
915
Imre Deakf28ec6f2018-08-06 12:58:37 +0300916err_uc:
917 intel_uc_cleanup_early(dev_priv);
918 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000919err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000921err_engines:
922 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 return ret;
924}
925
926/**
927 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
928 * @dev_priv: device private
929 */
930static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
931{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300932 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300933 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000934 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000935 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000937 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100938}
939
Chris Wilson0673ad42016-06-24 14:00:22 +0100940/**
941 * i915_driver_init_mmio - setup device MMIO
942 * @dev_priv: device private
943 *
944 * Setup minimal device state necessary for MMIO accesses later in the
945 * initialization sequence. The setup here should avoid any other device-wide
946 * side effects or exposing the driver via kernel internal or user space
947 * interfaces.
948 */
949static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
950{
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 int ret;
952
953 if (i915_inject_load_failure())
954 return -ENODEV;
955
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000956 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 return -EIO;
958
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700959 ret = intel_uncore_init(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100960 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300961 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100962
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700963 /* Try to make sure MCHBAR is enabled before poking at it */
964 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300965
Oscar Mateo26376a72018-03-16 14:14:49 +0200966 intel_device_info_init_mmio(dev_priv);
967
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -0700968 intel_uncore_prune(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +0200969
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000970 intel_uc_init_mmio(dev_priv);
971
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300972 ret = intel_engines_init_mmio(dev_priv);
973 if (ret)
974 goto err_uncore;
975
Chris Wilson24145512017-01-24 11:01:35 +0000976 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100977
978 return 0;
979
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300980err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700981 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -0700982 intel_uncore_fini(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300983err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100984 pci_dev_put(dev_priv->bridge_dev);
985
986 return ret;
987}
988
989/**
990 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
991 * @dev_priv: device private
992 */
993static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
994{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700995 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -0700996 intel_uncore_fini(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997 pci_dev_put(dev_priv->bridge_dev);
998}
999
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001000static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1001{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001002 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001003}
1004
Ville Syrjäläb185a352019-03-06 22:35:51 +02001005#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1006
1007static const char *intel_dram_type_str(enum intel_dram_type type)
1008{
1009 static const char * const str[] = {
1010 DRAM_TYPE_STR(UNKNOWN),
1011 DRAM_TYPE_STR(DDR3),
1012 DRAM_TYPE_STR(DDR4),
1013 DRAM_TYPE_STR(LPDDR3),
1014 DRAM_TYPE_STR(LPDDR4),
1015 };
1016
1017 if (type >= ARRAY_SIZE(str))
1018 type = INTEL_DRAM_UNKNOWN;
1019
1020 return str[type];
1021}
1022
1023#undef DRAM_TYPE_STR
1024
Ville Syrjälä54561b22019-03-06 22:35:42 +02001025static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1026{
1027 return dimm->ranks * 64 / (dimm->width ?: 1);
1028}
1029
Ville Syrjäläea411e62019-03-06 22:35:41 +02001030/* Returns total GB for the whole DIMM */
1031static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301032{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001033 return val & SKL_DRAM_SIZE_MASK;
1034}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301035
Ville Syrjäläea411e62019-03-06 22:35:41 +02001036static int skl_get_dimm_width(u16 val)
1037{
1038 if (skl_get_dimm_size(val) == 0)
1039 return 0;
1040
1041 switch (val & SKL_DRAM_WIDTH_MASK) {
1042 case SKL_DRAM_WIDTH_X8:
1043 case SKL_DRAM_WIDTH_X16:
1044 case SKL_DRAM_WIDTH_X32:
1045 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1046 return 8 << val;
1047 default:
1048 MISSING_CASE(val);
1049 return 0;
1050 }
1051}
1052
1053static int skl_get_dimm_ranks(u16 val)
1054{
1055 if (skl_get_dimm_size(val) == 0)
1056 return 0;
1057
1058 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1059
1060 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301061}
1062
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001063/* Returns total GB for the whole DIMM */
1064static int cnl_get_dimm_size(u16 val)
1065{
1066 return (val & CNL_DRAM_SIZE_MASK) / 2;
1067}
1068
1069static int cnl_get_dimm_width(u16 val)
1070{
1071 if (cnl_get_dimm_size(val) == 0)
1072 return 0;
1073
1074 switch (val & CNL_DRAM_WIDTH_MASK) {
1075 case CNL_DRAM_WIDTH_X8:
1076 case CNL_DRAM_WIDTH_X16:
1077 case CNL_DRAM_WIDTH_X32:
1078 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1079 return 8 << val;
1080 default:
1081 MISSING_CASE(val);
1082 return 0;
1083 }
1084}
1085
1086static int cnl_get_dimm_ranks(u16 val)
1087{
1088 if (cnl_get_dimm_size(val) == 0)
1089 return 0;
1090
1091 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1092
1093 return val + 1;
1094}
1095
Mahesh Kumar86b59282018-08-31 16:39:42 +05301096static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001097skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301098{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001099 /* Convert total GB to Gb per DRAM device */
1100 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301101}
1102
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001103static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001104skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1105 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001106 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301107{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001108 if (INTEL_GEN(dev_priv) >= 10) {
1109 dimm->size = cnl_get_dimm_size(val);
1110 dimm->width = cnl_get_dimm_width(val);
1111 dimm->ranks = cnl_get_dimm_ranks(val);
1112 } else {
1113 dimm->size = skl_get_dimm_size(val);
1114 dimm->width = skl_get_dimm_width(val);
1115 dimm->ranks = skl_get_dimm_ranks(val);
1116 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301117
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001118 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1119 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1120 yesno(skl_is_16gb_dimm(dimm)));
1121}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001122
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001123static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001124skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1125 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001126 int channel, u32 val)
1127{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001128 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1129 channel, 'L', val & 0xffff);
1130 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1131 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001132
Ville Syrjälä1d559672019-03-06 22:35:48 +02001133 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001134 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301135 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001136 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301137
Ville Syrjälä1d559672019-03-06 22:35:48 +02001138 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001139 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001140 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001141 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301142 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001143 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301144
Ville Syrjälä54561b22019-03-06 22:35:42 +02001145 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001146 skl_is_16gb_dimm(&ch->dimm_l) ||
1147 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301148
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001149 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1150 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301151
1152 return 0;
1153}
1154
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301155static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001156intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1157 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301158{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001159 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001160 (ch0->dimm_s.size == 0 ||
1161 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301162}
1163
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301164static int
1165skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1166{
1167 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001168 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001169 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301170 int ret;
1171
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001172 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001173 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301174 if (ret == 0)
1175 dram_info->num_channels++;
1176
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001177 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001178 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301179 if (ret == 0)
1180 dram_info->num_channels++;
1181
1182 if (dram_info->num_channels == 0) {
1183 DRM_INFO("Number of memory channels is zero\n");
1184 return -EINVAL;
1185 }
1186
1187 /*
1188 * If any of the channel is single rank channel, worst case output
1189 * will be same as if single rank memory, so consider single rank
1190 * memory.
1191 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001192 if (ch0.ranks == 1 || ch1.ranks == 1)
1193 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301194 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001195 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301196
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001197 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301198 DRM_INFO("couldn't get memory rank information\n");
1199 return -EINVAL;
1200 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301201
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001202 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301203
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001204 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301205
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001206 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1207 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301208 return 0;
1209}
1210
Ville Syrjäläb185a352019-03-06 22:35:51 +02001211static enum intel_dram_type
1212skl_get_dram_type(struct drm_i915_private *dev_priv)
1213{
1214 u32 val;
1215
1216 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1217
1218 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1219 case SKL_DRAM_DDR_TYPE_DDR3:
1220 return INTEL_DRAM_DDR3;
1221 case SKL_DRAM_DDR_TYPE_DDR4:
1222 return INTEL_DRAM_DDR4;
1223 case SKL_DRAM_DDR_TYPE_LPDDR3:
1224 return INTEL_DRAM_LPDDR3;
1225 case SKL_DRAM_DDR_TYPE_LPDDR4:
1226 return INTEL_DRAM_LPDDR4;
1227 default:
1228 MISSING_CASE(val);
1229 return INTEL_DRAM_UNKNOWN;
1230 }
1231}
1232
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301233static int
1234skl_get_dram_info(struct drm_i915_private *dev_priv)
1235{
1236 struct dram_info *dram_info = &dev_priv->dram_info;
1237 u32 mem_freq_khz, val;
1238 int ret;
1239
Ville Syrjäläb185a352019-03-06 22:35:51 +02001240 dram_info->type = skl_get_dram_type(dev_priv);
1241 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1242
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301243 ret = skl_dram_get_channels_info(dev_priv);
1244 if (ret)
1245 return ret;
1246
1247 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1248 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1249 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1250
1251 dram_info->bandwidth_kbps = dram_info->num_channels *
1252 mem_freq_khz * 8;
1253
1254 if (dram_info->bandwidth_kbps == 0) {
1255 DRM_INFO("Couldn't get system memory bandwidth\n");
1256 return -EINVAL;
1257 }
1258
1259 dram_info->valid = true;
1260 return 0;
1261}
1262
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001263/* Returns Gb per DRAM device */
1264static int bxt_get_dimm_size(u32 val)
1265{
1266 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001267 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001268 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001269 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001270 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001271 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001272 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001273 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001274 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001275 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001276 return 16;
1277 default:
1278 MISSING_CASE(val);
1279 return 0;
1280 }
1281}
1282
1283static int bxt_get_dimm_width(u32 val)
1284{
1285 if (!bxt_get_dimm_size(val))
1286 return 0;
1287
1288 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1289
1290 return 8 << val;
1291}
1292
1293static int bxt_get_dimm_ranks(u32 val)
1294{
1295 if (!bxt_get_dimm_size(val))
1296 return 0;
1297
1298 switch (val & BXT_DRAM_RANK_MASK) {
1299 case BXT_DRAM_RANK_SINGLE:
1300 return 1;
1301 case BXT_DRAM_RANK_DUAL:
1302 return 2;
1303 default:
1304 MISSING_CASE(val);
1305 return 0;
1306 }
1307}
1308
Ville Syrjäläb185a352019-03-06 22:35:51 +02001309static enum intel_dram_type bxt_get_dimm_type(u32 val)
1310{
1311 if (!bxt_get_dimm_size(val))
1312 return INTEL_DRAM_UNKNOWN;
1313
1314 switch (val & BXT_DRAM_TYPE_MASK) {
1315 case BXT_DRAM_TYPE_DDR3:
1316 return INTEL_DRAM_DDR3;
1317 case BXT_DRAM_TYPE_LPDDR3:
1318 return INTEL_DRAM_LPDDR3;
1319 case BXT_DRAM_TYPE_DDR4:
1320 return INTEL_DRAM_DDR4;
1321 case BXT_DRAM_TYPE_LPDDR4:
1322 return INTEL_DRAM_LPDDR4;
1323 default:
1324 MISSING_CASE(val);
1325 return INTEL_DRAM_UNKNOWN;
1326 }
1327}
1328
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001329static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1330 u32 val)
1331{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001332 dimm->width = bxt_get_dimm_width(val);
1333 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001334
1335 /*
1336 * Size in register is Gb per DRAM device. Convert to total
1337 * GB to match the way we report this for non-LP platforms.
1338 */
1339 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001340}
1341
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301342static int
1343bxt_get_dram_info(struct drm_i915_private *dev_priv)
1344{
1345 struct dram_info *dram_info = &dev_priv->dram_info;
1346 u32 dram_channels;
1347 u32 mem_freq_khz, val;
1348 u8 num_active_channels;
1349 int i;
1350
1351 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1352 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1353 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1354
1355 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1356 num_active_channels = hweight32(dram_channels);
1357
1358 /* Each active bit represents 4-byte channel */
1359 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1360
1361 if (dram_info->bandwidth_kbps == 0) {
1362 DRM_INFO("Couldn't get system memory bandwidth\n");
1363 return -EINVAL;
1364 }
1365
1366 /*
1367 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1368 */
1369 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001370 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001371 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301372
1373 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1374 if (val == 0xFFFFFFFF)
1375 continue;
1376
1377 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301378
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001379 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001380 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301381
Ville Syrjäläb185a352019-03-06 22:35:51 +02001382 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1383 dram_info->type != INTEL_DRAM_UNKNOWN &&
1384 dram_info->type != type);
1385
1386 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001387 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001388 dimm.size, dimm.width, dimm.ranks,
1389 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301390
1391 /*
1392 * If any of the channel is single rank channel,
1393 * worst case output will be same as if single rank
1394 * memory, so consider single rank memory.
1395 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001396 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001397 dram_info->ranks = dimm.ranks;
1398 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001399 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001400
1401 if (type != INTEL_DRAM_UNKNOWN)
1402 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301403 }
1404
Ville Syrjäläb185a352019-03-06 22:35:51 +02001405 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1406 dram_info->ranks == 0) {
1407 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301408 return -EINVAL;
1409 }
1410
1411 dram_info->valid = true;
1412 return 0;
1413}
1414
1415static void
1416intel_get_dram_info(struct drm_i915_private *dev_priv)
1417{
1418 struct dram_info *dram_info = &dev_priv->dram_info;
1419 int ret;
1420
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001421 /*
1422 * Assume 16Gb DIMMs are present until proven otherwise.
1423 * This is only used for the level 0 watermark latency
1424 * w/a which does not apply to bxt/glk.
1425 */
1426 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1427
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001428 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301429 return;
1430
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001431 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301432 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301433 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001434 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301435 if (ret)
1436 return;
1437
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001438 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1439 dram_info->bandwidth_kbps,
1440 dram_info->num_channels);
1441
Ville Syrjälä54561b22019-03-06 22:35:42 +02001442 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001443 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301444}
1445
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001446static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1447{
1448 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1449 const unsigned int sets[4] = { 1, 1, 2, 2 };
1450
1451 return EDRAM_NUM_BANKS(cap) *
1452 ways[EDRAM_WAYS_IDX(cap)] *
1453 sets[EDRAM_SETS_IDX(cap)];
1454}
1455
1456static void edram_detect(struct drm_i915_private *dev_priv)
1457{
1458 u32 edram_cap = 0;
1459
1460 if (!(IS_HASWELL(dev_priv) ||
1461 IS_BROADWELL(dev_priv) ||
1462 INTEL_GEN(dev_priv) >= 9))
1463 return;
1464
1465 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1466
1467 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1468
1469 if (!(edram_cap & EDRAM_ENABLED))
1470 return;
1471
1472 /*
1473 * The needed capability bits for size calculation are not there with
1474 * pre gen9 so return 128MB always.
1475 */
1476 if (INTEL_GEN(dev_priv) < 9)
1477 dev_priv->edram_size_mb = 128;
1478 else
1479 dev_priv->edram_size_mb =
1480 gen9_edram_size_mb(dev_priv, edram_cap);
1481
1482 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1483}
1484
Chris Wilson0673ad42016-06-24 14:00:22 +01001485/**
1486 * i915_driver_init_hw - setup state requiring device access
1487 * @dev_priv: device private
1488 *
1489 * Setup state that requires accessing the device, but doesn't require
1490 * exposing the driver via kernel internal or userspace interfaces.
1491 */
1492static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1493{
David Weinehall52a05c32016-08-22 13:32:44 +03001494 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001495 int ret;
1496
1497 if (i915_inject_load_failure())
1498 return -ENODEV;
1499
Jani Nikula1400cc72018-12-31 16:56:43 +02001500 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001501
Chris Wilson4bdafb92018-09-26 21:12:22 +01001502 if (HAS_PPGTT(dev_priv)) {
1503 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001504 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001505 i915_report_error(dev_priv,
1506 "incompatible vGPU found, support for isolated ppGTT required\n");
1507 return -ENXIO;
1508 }
1509 }
1510
Chris Wilson46592892018-11-30 12:59:54 +00001511 if (HAS_EXECLISTS(dev_priv)) {
1512 /*
1513 * Older GVT emulation depends upon intercepting CSB mmio,
1514 * which we no longer use, preferring to use the HWSP cache
1515 * instead.
1516 */
1517 if (intel_vgpu_active(dev_priv) &&
1518 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1519 i915_report_error(dev_priv,
1520 "old vGPU host found, support for HWSP emulation required\n");
1521 return -ENXIO;
1522 }
1523 }
1524
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001525 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001526
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001527 /* needs to be done before ggtt probe */
1528 edram_detect(dev_priv);
1529
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001530 i915_perf_init(dev_priv);
1531
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001532 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001533 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001534 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001535
Chris Wilson9f172f62018-04-14 10:12:33 +01001536 /*
1537 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1538 * otherwise the vga fbdev driver falls over.
1539 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001540 ret = i915_kick_out_firmware_fb(dev_priv);
1541 if (ret) {
1542 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001543 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001544 }
1545
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001546 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001547 if (ret) {
1548 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001549 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001550 }
1551
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001552 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001553 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001554 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001555
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001556 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001557 if (ret) {
1558 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001559 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001560 }
1561
David Weinehall52a05c32016-08-22 13:32:44 +03001562 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001563
1564 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001565 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001566 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001567 if (ret) {
1568 DRM_ERROR("failed to set DMA mask\n");
1569
Chris Wilson9f172f62018-04-14 10:12:33 +01001570 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001571 }
1572 }
1573
Chris Wilson0673ad42016-06-24 14:00:22 +01001574 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1575 * using 32bit addressing, overwriting memory if HWS is located
1576 * above 4GB.
1577 *
1578 * The documentation also mentions an issue with undefined
1579 * behaviour if any general state is accessed within a page above 4GB,
1580 * which also needs to be handled carefully.
1581 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001582 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001583 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001584
1585 if (ret) {
1586 DRM_ERROR("failed to set DMA mask\n");
1587
Chris Wilson9f172f62018-04-14 10:12:33 +01001588 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001589 }
1590 }
1591
Chris Wilson0673ad42016-06-24 14:00:22 +01001592 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1593 PM_QOS_DEFAULT_VALUE);
1594
1595 intel_uncore_sanitize(dev_priv);
1596
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001597 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001598 i915_gem_load_init_fences(dev_priv);
1599
1600 /* On the 945G/GM, the chipset reports the MSI capability on the
1601 * integrated graphics even though the support isn't actually there
1602 * according to the published specs. It doesn't appear to function
1603 * correctly in testing on 945G.
1604 * This may be a side effect of MSI having been made available for PEG
1605 * and the registers being closely associated.
1606 *
1607 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001608 * be lost or delayed, and was defeatured. MSI interrupts seem to
1609 * get lost on g4x as well, and interrupt delivery seems to stay
1610 * properly dead afterwards. So we'll just disable them for all
1611 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001612 *
1613 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1614 * interrupts even when in MSI mode. This results in spurious
1615 * interrupt warnings if the legacy irq no. is shared with another
1616 * device. The kernel then disables that interrupt source and so
1617 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001618 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001619 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001620 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001621 DRM_DEBUG_DRIVER("can't enable MSI");
1622 }
1623
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001624 ret = intel_gvt_init(dev_priv);
1625 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001626 goto err_msi;
1627
1628 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301629 /*
1630 * Fill the dram structure to get the system raw bandwidth and
1631 * dram info. This will be used for memory latency calculation.
1632 */
1633 intel_get_dram_info(dev_priv);
1634
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001635
Chris Wilson0673ad42016-06-24 14:00:22 +01001636 return 0;
1637
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001638err_msi:
1639 if (pdev->msi_enabled)
1640 pci_disable_msi(pdev);
1641 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001642err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001643 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001644err_perf:
1645 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001646 return ret;
1647}
1648
1649/**
1650 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1651 * @dev_priv: device private
1652 */
1653static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1654{
David Weinehall52a05c32016-08-22 13:32:44 +03001655 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001656
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001657 i915_perf_fini(dev_priv);
1658
David Weinehall52a05c32016-08-22 13:32:44 +03001659 if (pdev->msi_enabled)
1660 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001661
1662 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001663 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001664}
1665
1666/**
1667 * i915_driver_register - register the driver with the rest of the system
1668 * @dev_priv: device private
1669 *
1670 * Perform any steps necessary to make the driver available via kernel
1671 * internal or userspace interfaces.
1672 */
1673static void i915_driver_register(struct drm_i915_private *dev_priv)
1674{
Chris Wilson91c8a322016-07-05 10:40:23 +01001675 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001676
Chris Wilson848b3652017-11-23 11:53:37 +00001677 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001678 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001679
1680 /*
1681 * Notify a valid surface after modesetting,
1682 * when running inside a VM.
1683 */
1684 if (intel_vgpu_active(dev_priv))
1685 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1686
1687 /* Reveal our presence to userspace */
1688 if (drm_dev_register(dev, 0) == 0) {
1689 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001690 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001691
1692 /* Depends on sysfs having been initialized */
1693 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001694 } else
1695 DRM_ERROR("Failed to register driver for userspace access!\n");
1696
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001697 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001698 /* Must be done after probing outputs */
1699 intel_opregion_register(dev_priv);
1700 acpi_video_register();
1701 }
1702
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001703 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001704 intel_gpu_ips_init(dev_priv);
1705
Jerome Anandeef57322017-01-25 04:27:49 +05301706 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001707
1708 /*
1709 * Some ports require correctly set-up hpd registers for detection to
1710 * work properly (leading to ghost connected connector status), e.g. VGA
1711 * on gm45. Hence we can only set up the initial fbdev config after hpd
1712 * irqs are fully enabled. We do it last so that the async config
1713 * cannot run before the connectors are registered.
1714 */
1715 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001716
1717 /*
1718 * We need to coordinate the hotplugs with the asynchronous fbdev
1719 * configuration, for which we use the fbdev->async_cookie.
1720 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001721 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001722 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001723
Imre Deak2cd9a682018-08-16 15:37:57 +03001724 intel_power_domains_enable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001725 intel_runtime_pm_enable(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001726}
1727
1728/**
1729 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1730 * @dev_priv: device private
1731 */
1732static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1733{
Chris Wilson07d80572018-08-16 15:37:56 +03001734 intel_runtime_pm_disable(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001735 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001736
Daniel Vetter4f256d82017-07-15 00:46:55 +02001737 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301738 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001739
Chris Wilson448aa912017-11-28 11:01:47 +00001740 /*
1741 * After flushing the fbdev (incl. a late async config which will
1742 * have delayed queuing of a hotplug event), then flush the hotplug
1743 * events.
1744 */
1745 drm_kms_helper_poll_fini(&dev_priv->drm);
1746
Chris Wilson0673ad42016-06-24 14:00:22 +01001747 intel_gpu_ips_teardown();
1748 acpi_video_unregister();
1749 intel_opregion_unregister(dev_priv);
1750
Robert Bragg442b8c02016-11-07 19:49:53 +00001751 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001752 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001753
David Weinehall694c2822016-08-22 13:32:43 +03001754 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001755 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001756
Chris Wilson848b3652017-11-23 11:53:37 +00001757 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001758}
1759
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001760static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1761{
1762 if (drm_debug & DRM_UT_DRIVER) {
1763 struct drm_printer p = drm_debug_printer("i915 device info:");
1764
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001765 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001766 INTEL_DEVID(dev_priv),
1767 INTEL_REVID(dev_priv),
1768 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001769 intel_subplatform(RUNTIME_INFO(dev_priv),
1770 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001771 INTEL_GEN(dev_priv));
1772
1773 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001774 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001775 }
1776
1777 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1778 DRM_INFO("DRM_I915_DEBUG enabled\n");
1779 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1780 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001781 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1782 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001783}
1784
Chris Wilson55ac5a12018-09-05 15:09:20 +01001785static struct drm_i915_private *
1786i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1787{
1788 const struct intel_device_info *match_info =
1789 (struct intel_device_info *)ent->driver_data;
1790 struct intel_device_info *device_info;
1791 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001792 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001793
1794 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1795 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001796 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001797
Andi Shyti2ddcc982018-10-02 12:20:47 +03001798 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1799 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001800 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001801 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001802 }
1803
1804 i915->drm.pdev = pdev;
1805 i915->drm.dev_private = i915;
1806 pci_set_drvdata(pdev, &i915->drm);
1807
1808 /* Setup the write-once "constant" device info */
1809 device_info = mkwrite_device_info(i915);
1810 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001811 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001812
Chris Wilson74f6e182018-09-26 11:47:07 +01001813 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001814
1815 return i915;
1816}
1817
Chris Wilson31962ca2018-09-05 15:09:21 +01001818static void i915_driver_destroy(struct drm_i915_private *i915)
1819{
1820 struct pci_dev *pdev = i915->drm.pdev;
1821
1822 drm_dev_fini(&i915->drm);
1823 kfree(i915);
1824
1825 /* And make sure we never chase our dangling pointer from pci_dev */
1826 pci_set_drvdata(pdev, NULL);
1827}
1828
Chris Wilson0673ad42016-06-24 14:00:22 +01001829/**
1830 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001831 * @pdev: PCI device
1832 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001833 *
1834 * The driver load routine has to do several things:
1835 * - drive output discovery via intel_modeset_init()
1836 * - initialize the memory manager
1837 * - allocate initial config memory
1838 * - setup the DRM framebuffer with the allocated memory
1839 */
Chris Wilson42f55512016-06-24 14:00:26 +01001840int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001841{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001842 const struct intel_device_info *match_info =
1843 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001844 struct drm_i915_private *dev_priv;
1845 int ret;
1846
Chris Wilson55ac5a12018-09-05 15:09:20 +01001847 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001848 if (IS_ERR(dev_priv))
1849 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001850
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001851 /* Disable nuclear pageflip by default on pre-ILK */
1852 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1853 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1854
Chris Wilson0673ad42016-06-24 14:00:22 +01001855 ret = pci_enable_device(pdev);
1856 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001857 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001858
Chris Wilson55ac5a12018-09-05 15:09:20 +01001859 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001860 if (ret < 0)
1861 goto out_pci_disable;
1862
Imre Deak2cd9a682018-08-16 15:37:57 +03001863 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001864
1865 ret = i915_driver_init_mmio(dev_priv);
1866 if (ret < 0)
1867 goto out_runtime_pm_put;
1868
1869 ret = i915_driver_init_hw(dev_priv);
1870 if (ret < 0)
1871 goto out_cleanup_mmio;
1872
Chris Wilson91c8a322016-07-05 10:40:23 +01001873 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001874 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001875 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001876
1877 i915_driver_register(dev_priv);
1878
Imre Deak2cd9a682018-08-16 15:37:57 +03001879 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001880
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001881 i915_welcome_messages(dev_priv);
1882
Chris Wilson0673ad42016-06-24 14:00:22 +01001883 return 0;
1884
Chris Wilson0673ad42016-06-24 14:00:22 +01001885out_cleanup_hw:
1886 i915_driver_cleanup_hw(dev_priv);
1887out_cleanup_mmio:
1888 i915_driver_cleanup_mmio(dev_priv);
1889out_runtime_pm_put:
Imre Deak2cd9a682018-08-16 15:37:57 +03001890 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001891 i915_driver_cleanup_early(dev_priv);
1892out_pci_disable:
1893 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001894out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001895 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001896 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001897 return ret;
1898}
1899
Chris Wilson42f55512016-06-24 14:00:26 +01001900void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001901{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001902 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001903 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001904
Imre Deak2cd9a682018-08-16 15:37:57 +03001905 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001906
Daniel Vetter99c539b2017-07-15 00:46:56 +02001907 i915_driver_unregister(dev_priv);
1908
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001909 /* Flush any external code that still may be under the RCU lock */
1910 synchronize_rcu();
1911
Chris Wilson5861b012019-03-08 09:36:54 +00001912 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001913
Daniel Vetter18dddad2017-03-21 17:41:49 +01001914 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001915
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001916 intel_gvt_cleanup(dev_priv);
1917
Chris Wilson0673ad42016-06-24 14:00:22 +01001918 intel_modeset_cleanup(dev);
1919
Hans de Goede785f0762018-02-14 09:21:49 +01001920 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001921
David Weinehall52a05c32016-08-22 13:32:44 +03001922 vga_switcheroo_unregister_client(pdev);
1923 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001924
1925 intel_csr_ucode_fini(dev_priv);
1926
1927 /* Free error state after interrupts are fully disabled. */
1928 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001929 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001930
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001931 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001932
Imre Deak48a287e2018-08-06 12:58:35 +03001933 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001934
1935 i915_driver_cleanup_hw(dev_priv);
1936 i915_driver_cleanup_mmio(dev_priv);
1937
Imre Deak2cd9a682018-08-16 15:37:57 +03001938 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00001939 intel_runtime_pm_cleanup(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001940}
1941
1942static void i915_driver_release(struct drm_device *dev)
1943{
1944 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001945
1946 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001947 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001948}
1949
1950static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1951{
Chris Wilson829a0af2017-06-20 12:05:45 +01001952 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001953 int ret;
1954
Chris Wilson829a0af2017-06-20 12:05:45 +01001955 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001956 if (ret)
1957 return ret;
1958
1959 return 0;
1960}
1961
1962/**
1963 * i915_driver_lastclose - clean up after all DRM clients have exited
1964 * @dev: DRM device
1965 *
1966 * Take care of cleaning up after all DRM clients have exited. In the
1967 * mode setting case, we want to restore the kernel's initial mode (just
1968 * in case the last client left us in a bad state).
1969 *
1970 * Additionally, in the non-mode setting case, we'll tear down the GTT
1971 * and DMA structures, since the kernel won't be using them, and clea
1972 * up any GEM state.
1973 */
1974static void i915_driver_lastclose(struct drm_device *dev)
1975{
1976 intel_fbdev_restore_mode(dev);
1977 vga_switcheroo_process_delayed_switch();
1978}
1979
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001980static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001981{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001982 struct drm_i915_file_private *file_priv = file->driver_priv;
1983
Chris Wilson0673ad42016-06-24 14:00:22 +01001984 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001985 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001986 i915_gem_release(dev, file);
1987 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001988
1989 kfree(file_priv);
1990}
1991
Imre Deak07f9cd02014-08-18 14:42:45 +03001992static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1993{
Chris Wilson91c8a322016-07-05 10:40:23 +01001994 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001995 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001996
1997 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001998 for_each_intel_encoder(dev, encoder)
1999 if (encoder->suspend)
2000 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002001 drm_modeset_unlock_all(dev);
2002}
2003
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002004static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2005 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002006static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302007
Imre Deakbc872292015-11-18 17:32:30 +02002008static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2009{
2010#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2011 if (acpi_target_system_state() < ACPI_STATE_S3)
2012 return true;
2013#endif
2014 return false;
2015}
Sagar Kambleebc32822014-08-13 23:07:05 +05302016
Chris Wilson73b66f82018-05-25 10:26:29 +01002017static int i915_drm_prepare(struct drm_device *dev)
2018{
2019 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002020
2021 /*
2022 * NB intel_display_suspend() may issue new requests after we've
2023 * ostensibly marked the GPU as ready-to-sleep here. We need to
2024 * split out that work and pull it forward so that after point,
2025 * the GPU is not woken again.
2026 */
Chris Wilson5861b012019-03-08 09:36:54 +00002027 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002028
Chris Wilson5861b012019-03-08 09:36:54 +00002029 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002030}
2031
Imre Deak5e365c32014-10-23 19:23:25 +03002032static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002033{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002034 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002035 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002036 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002037
Imre Deak1f814da2015-12-16 02:52:19 +02002038 disable_rpm_wakeref_asserts(dev_priv);
2039
Paulo Zanonic67a4702013-08-19 13:18:09 -03002040 /* We do a lot of poking in a lot of registers, make sure they work
2041 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002042 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002043
Dave Airlie5bcf7192010-12-07 09:20:40 +10002044 drm_kms_helper_poll_disable(dev);
2045
David Weinehall52a05c32016-08-22 13:32:44 +03002046 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002047
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002048 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002049
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002050 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002051
2052 intel_runtime_pm_disable_interrupts(dev_priv);
2053 intel_hpd_cancel_work(dev_priv);
2054
2055 intel_suspend_encoders(dev_priv);
2056
Ville Syrjälä712bf362016-10-31 22:37:23 +02002057 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002058
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002059 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002060
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002061 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002062
Imre Deakbc872292015-11-18 17:32:30 +02002063 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002064 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002065
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002066 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002067
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002068 dev_priv->suspend_count++;
2069
Imre Deakf74ed082016-04-18 14:48:21 +03002070 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002071
Imre Deak1f814da2015-12-16 02:52:19 +02002072 enable_rpm_wakeref_asserts(dev_priv);
2073
Chris Wilson73b66f82018-05-25 10:26:29 +01002074 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002075}
2076
Imre Deak2cd9a682018-08-16 15:37:57 +03002077static enum i915_drm_suspend_mode
2078get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2079{
2080 if (hibernate)
2081 return I915_DRM_SUSPEND_HIBERNATE;
2082
2083 if (suspend_to_idle(dev_priv))
2084 return I915_DRM_SUSPEND_IDLE;
2085
2086 return I915_DRM_SUSPEND_MEM;
2087}
2088
David Weinehallc49d13e2016-08-22 13:32:42 +03002089static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002090{
David Weinehallc49d13e2016-08-22 13:32:42 +03002091 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002092 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03002093 int ret;
2094
Imre Deak1f814da2015-12-16 02:52:19 +02002095 disable_rpm_wakeref_asserts(dev_priv);
2096
Chris Wilsonec92ad02018-05-31 09:22:46 +01002097 i915_gem_suspend_late(dev_priv);
2098
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002099 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002100
Imre Deak2cd9a682018-08-16 15:37:57 +03002101 intel_power_domains_suspend(dev_priv,
2102 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002103
Imre Deak507e1262016-04-20 20:27:54 +03002104 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002105 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002106 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002107 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002108 hsw_enable_pc8(dev_priv);
2109 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2110 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002111
2112 if (ret) {
2113 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002114 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002115
Imre Deak1f814da2015-12-16 02:52:19 +02002116 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002117 }
2118
David Weinehall52a05c32016-08-22 13:32:44 +03002119 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002120 /*
Imre Deak54875572015-06-30 17:06:47 +03002121 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002122 * the device even though it's already in D3 and hang the machine. So
2123 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002124 * power down the device properly. The issue was seen on multiple old
2125 * GENs with different BIOS vendors, so having an explicit blacklist
2126 * is inpractical; apply the workaround on everything pre GEN6. The
2127 * platforms where the issue was seen:
2128 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2129 * Fujitsu FSC S7110
2130 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002131 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002132 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002133 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002134
Imre Deak1f814da2015-12-16 02:52:19 +02002135out:
2136 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002137 if (!dev_priv->uncore.user_forcewake.count)
2138 intel_runtime_pm_cleanup(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002139
2140 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002141}
2142
Matthew Aulda9a251c2016-12-02 10:24:11 +00002143static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002144{
2145 int error;
2146
Chris Wilsonded8b072016-07-05 10:40:22 +01002147 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002148 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002149 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002150 return -ENODEV;
2151 }
2152
Imre Deak0b14cbd2014-09-10 18:16:55 +03002153 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2154 state.event != PM_EVENT_FREEZE))
2155 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002156
2157 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2158 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002159
Imre Deak5e365c32014-10-23 19:23:25 +03002160 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002161 if (error)
2162 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002163
Imre Deakab3be732015-03-02 13:04:41 +02002164 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002165}
2166
Imre Deak5e365c32014-10-23 19:23:25 +03002167static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002168{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002169 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002170 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002171
Imre Deak1f814da2015-12-16 02:52:19 +02002172 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002173 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002174
Chris Wilson12887862018-06-14 10:40:59 +01002175 i915_gem_sanitize(dev_priv);
2176
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002177 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002178 if (ret)
2179 DRM_ERROR("failed to re-enable GGTT\n");
2180
Imre Deakf74ed082016-04-18 14:48:21 +03002181 intel_csr_ucode_resume(dev_priv);
2182
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002183 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002184 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002185
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002186 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002187
Peter Antoine364aece2015-05-11 08:50:45 +01002188 /*
2189 * Interrupts have to be enabled before any batches are run. If not the
2190 * GPU will hang. i915_gem_init_hw() will initiate batches to
2191 * update/restore the context.
2192 *
Imre Deak908764f2016-11-29 21:40:29 +02002193 * drm_mode_config_reset() needs AUX interrupts.
2194 *
Peter Antoine364aece2015-05-11 08:50:45 +01002195 * Modeset enabling in intel_modeset_init_hw() also needs working
2196 * interrupts.
2197 */
2198 intel_runtime_pm_enable_interrupts(dev_priv);
2199
Imre Deak908764f2016-11-29 21:40:29 +02002200 drm_mode_config_reset(dev);
2201
Chris Wilson37cd3302017-11-12 11:27:38 +00002202 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002203
Daniel Vetterd5818932015-02-23 12:03:26 +01002204 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002205 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002206
2207 spin_lock_irq(&dev_priv->irq_lock);
2208 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002209 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002210 spin_unlock_irq(&dev_priv->irq_lock);
2211
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002212 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002213
Lyudea16b7652016-03-11 10:57:01 -05002214 intel_display_resume(dev);
2215
Lyudee0b70062016-11-01 21:06:30 -04002216 drm_kms_helper_poll_enable(dev);
2217
Daniel Vetterd5818932015-02-23 12:03:26 +01002218 /*
2219 * ... but also need to make sure that hotplug processing
2220 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002221 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002222 * notifications.
2223 * */
2224 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002225
Chris Wilsona950adc2018-10-30 11:05:54 +00002226 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002227
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002228 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002229
Imre Deak2cd9a682018-08-16 15:37:57 +03002230 intel_power_domains_enable(dev_priv);
2231
Imre Deak1f814da2015-12-16 02:52:19 +02002232 enable_rpm_wakeref_asserts(dev_priv);
2233
Chris Wilson074c6ad2014-04-09 09:19:43 +01002234 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002235}
2236
Imre Deak5e365c32014-10-23 19:23:25 +03002237static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002238{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002239 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002240 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002241 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002242
Imre Deak76c4b252014-04-01 19:55:22 +03002243 /*
2244 * We have a resume ordering issue with the snd-hda driver also
2245 * requiring our device to be power up. Due to the lack of a
2246 * parent/child relationship we currently solve this with an early
2247 * resume hook.
2248 *
2249 * FIXME: This should be solved with a special hdmi sink device or
2250 * similar so that power domains can be employed.
2251 */
Imre Deak44410cd2016-04-18 14:45:54 +03002252
2253 /*
2254 * Note that we need to set the power state explicitly, since we
2255 * powered off the device during freeze and the PCI core won't power
2256 * it back up for us during thaw. Powering off the device during
2257 * freeze is not a hard requirement though, and during the
2258 * suspend/resume phases the PCI core makes sure we get here with the
2259 * device powered on. So in case we change our freeze logic and keep
2260 * the device powered we can also remove the following set power state
2261 * call.
2262 */
David Weinehall52a05c32016-08-22 13:32:44 +03002263 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002264 if (ret) {
2265 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002266 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002267 }
2268
2269 /*
2270 * Note that pci_enable_device() first enables any parent bridge
2271 * device and only then sets the power state for this device. The
2272 * bridge enabling is a nop though, since bridge devices are resumed
2273 * first. The order of enabling power and enabling the device is
2274 * imposed by the PCI core as described above, so here we preserve the
2275 * same order for the freeze/thaw phases.
2276 *
2277 * TODO: eventually we should remove pci_disable_device() /
2278 * pci_enable_enable_device() from suspend/resume. Due to how they
2279 * depend on the device enable refcount we can't anyway depend on them
2280 * disabling/enabling the device.
2281 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002282 if (pci_enable_device(pdev))
2283 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002284
David Weinehall52a05c32016-08-22 13:32:44 +03002285 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002286
Imre Deak1f814da2015-12-16 02:52:19 +02002287 disable_rpm_wakeref_asserts(dev_priv);
2288
Wayne Boyer666a4532015-12-09 12:29:35 -08002289 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002290 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002291 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002292 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2293 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002294
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002295 intel_uncore_resume_early(&dev_priv->uncore);
2296
2297 i915_check_and_clear_faults(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002298
Animesh Manna3e689282018-10-29 15:14:10 -07002299 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002300 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002301 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002302 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002303 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002304 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002305
Chris Wilsondc979972016-05-10 14:10:04 +01002306 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002307
Imre Deak2cd9a682018-08-16 15:37:57 +03002308 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002309
Chris Wilson55277e12019-01-03 11:21:04 +00002310 intel_engines_sanitize(dev_priv, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002311
Imre Deak6e35e8a2016-04-18 10:04:19 +03002312 enable_rpm_wakeref_asserts(dev_priv);
2313
Imre Deak36d61e62014-10-23 19:23:24 +03002314 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002315}
2316
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002317static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002318{
Imre Deak50a00722014-10-23 19:23:17 +03002319 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002320
Imre Deak097dd832014-10-23 19:23:19 +03002321 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2322 return 0;
2323
Imre Deak5e365c32014-10-23 19:23:25 +03002324 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002325 if (ret)
2326 return ret;
2327
Imre Deak5a175142014-10-23 19:23:18 +03002328 return i915_drm_resume(dev);
2329}
2330
Chris Wilson73b66f82018-05-25 10:26:29 +01002331static int i915_pm_prepare(struct device *kdev)
2332{
2333 struct pci_dev *pdev = to_pci_dev(kdev);
2334 struct drm_device *dev = pci_get_drvdata(pdev);
2335
2336 if (!dev) {
2337 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2338 return -ENODEV;
2339 }
2340
2341 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2342 return 0;
2343
2344 return i915_drm_prepare(dev);
2345}
2346
David Weinehallc49d13e2016-08-22 13:32:42 +03002347static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002348{
David Weinehallc49d13e2016-08-22 13:32:42 +03002349 struct pci_dev *pdev = to_pci_dev(kdev);
2350 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002351
David Weinehallc49d13e2016-08-22 13:32:42 +03002352 if (!dev) {
2353 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002354 return -ENODEV;
2355 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002356
David Weinehallc49d13e2016-08-22 13:32:42 +03002357 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002358 return 0;
2359
David Weinehallc49d13e2016-08-22 13:32:42 +03002360 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002361}
2362
David Weinehallc49d13e2016-08-22 13:32:42 +03002363static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002364{
David Weinehallc49d13e2016-08-22 13:32:42 +03002365 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002366
2367 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002368 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002369 * requiring our device to be power up. Due to the lack of a
2370 * parent/child relationship we currently solve this with an late
2371 * suspend hook.
2372 *
2373 * FIXME: This should be solved with a special hdmi sink device or
2374 * similar so that power domains can be employed.
2375 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002376 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002377 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002378
David Weinehallc49d13e2016-08-22 13:32:42 +03002379 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002380}
2381
David Weinehallc49d13e2016-08-22 13:32:42 +03002382static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002383{
David Weinehallc49d13e2016-08-22 13:32:42 +03002384 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002385
David Weinehallc49d13e2016-08-22 13:32:42 +03002386 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002387 return 0;
2388
David Weinehallc49d13e2016-08-22 13:32:42 +03002389 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002390}
2391
David Weinehallc49d13e2016-08-22 13:32:42 +03002392static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002393{
David Weinehallc49d13e2016-08-22 13:32:42 +03002394 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002395
David Weinehallc49d13e2016-08-22 13:32:42 +03002396 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002397 return 0;
2398
David Weinehallc49d13e2016-08-22 13:32:42 +03002399 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002400}
2401
David Weinehallc49d13e2016-08-22 13:32:42 +03002402static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002403{
David Weinehallc49d13e2016-08-22 13:32:42 +03002404 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002405
David Weinehallc49d13e2016-08-22 13:32:42 +03002406 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002407 return 0;
2408
David Weinehallc49d13e2016-08-22 13:32:42 +03002409 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002410}
2411
Chris Wilson1f19ac22016-05-14 07:26:32 +01002412/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002413static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002414{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002415 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002416 int ret;
2417
Imre Deakdd9f31c2017-08-16 17:46:07 +03002418 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2419 ret = i915_drm_suspend(dev);
2420 if (ret)
2421 return ret;
2422 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002423
2424 ret = i915_gem_freeze(kdev_to_i915(kdev));
2425 if (ret)
2426 return ret;
2427
2428 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002429}
2430
David Weinehallc49d13e2016-08-22 13:32:42 +03002431static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002432{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002433 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002434 int ret;
2435
Imre Deakdd9f31c2017-08-16 17:46:07 +03002436 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2437 ret = i915_drm_suspend_late(dev, true);
2438 if (ret)
2439 return ret;
2440 }
Chris Wilson461fb992016-05-14 07:26:33 +01002441
David Weinehallc49d13e2016-08-22 13:32:42 +03002442 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002443 if (ret)
2444 return ret;
2445
2446 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002447}
2448
2449/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002450static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002451{
David Weinehallc49d13e2016-08-22 13:32:42 +03002452 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002453}
2454
David Weinehallc49d13e2016-08-22 13:32:42 +03002455static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002456{
David Weinehallc49d13e2016-08-22 13:32:42 +03002457 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002458}
2459
2460/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002461static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002462{
David Weinehallc49d13e2016-08-22 13:32:42 +03002463 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002464}
2465
David Weinehallc49d13e2016-08-22 13:32:42 +03002466static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002467{
David Weinehallc49d13e2016-08-22 13:32:42 +03002468 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002469}
2470
Imre Deakddeea5b2014-05-05 15:19:56 +03002471/*
2472 * Save all Gunit registers that may be lost after a D3 and a subsequent
2473 * S0i[R123] transition. The list of registers needing a save/restore is
2474 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2475 * registers in the following way:
2476 * - Driver: saved/restored by the driver
2477 * - Punit : saved/restored by the Punit firmware
2478 * - No, w/o marking: no need to save/restore, since the register is R/O or
2479 * used internally by the HW in a way that doesn't depend
2480 * keeping the content across a suspend/resume.
2481 * - Debug : used for debugging
2482 *
2483 * We save/restore all registers marked with 'Driver', with the following
2484 * exceptions:
2485 * - Registers out of use, including also registers marked with 'Debug'.
2486 * These have no effect on the driver's operation, so we don't save/restore
2487 * them to reduce the overhead.
2488 * - Registers that are fully setup by an initialization function called from
2489 * the resume path. For example many clock gating and RPS/RC6 registers.
2490 * - Registers that provide the right functionality with their reset defaults.
2491 *
2492 * TODO: Except for registers that based on the above 3 criteria can be safely
2493 * ignored, we save/restore all others, practically treating the HW context as
2494 * a black-box for the driver. Further investigation is needed to reduce the
2495 * saved/restored registers even further, by following the same 3 criteria.
2496 */
2497static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2498{
2499 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2500 int i;
2501
2502 /* GAM 0x4000-0x4770 */
2503 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2504 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2505 s->arb_mode = I915_READ(ARB_MODE);
2506 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2507 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2508
2509 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002510 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002511
2512 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002513 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002514
2515 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2516 s->ecochk = I915_READ(GAM_ECOCHK);
2517 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2518 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2519
2520 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2521
2522 /* MBC 0x9024-0x91D0, 0x8500 */
2523 s->g3dctl = I915_READ(VLV_G3DCTL);
2524 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2525 s->mbctl = I915_READ(GEN6_MBCTL);
2526
2527 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2528 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2529 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2530 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2531 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2532 s->rstctl = I915_READ(GEN6_RSTCTL);
2533 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2534
2535 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2536 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2537 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2538 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2539 s->ecobus = I915_READ(ECOBUS);
2540 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2541 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2542 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2543 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2544 s->rcedata = I915_READ(VLV_RCEDATA);
2545 s->spare2gh = I915_READ(VLV_SPAREG2H);
2546
2547 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2548 s->gt_imr = I915_READ(GTIMR);
2549 s->gt_ier = I915_READ(GTIER);
2550 s->pm_imr = I915_READ(GEN6_PMIMR);
2551 s->pm_ier = I915_READ(GEN6_PMIER);
2552
2553 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002554 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002555
2556 /* GT SA CZ domain, 0x100000-0x138124 */
2557 s->tilectl = I915_READ(TILECTL);
2558 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2559 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2560 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2561 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2562
2563 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2564 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2565 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002566 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002567 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2568
2569 /*
2570 * Not saving any of:
2571 * DFT, 0x9800-0x9EC0
2572 * SARB, 0xB000-0xB1FC
2573 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2574 * PCI CFG
2575 */
2576}
2577
2578static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2579{
2580 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2581 u32 val;
2582 int i;
2583
2584 /* GAM 0x4000-0x4770 */
2585 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2586 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2587 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2588 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2589 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2590
2591 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002592 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002593
2594 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002595 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002596
2597 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2598 I915_WRITE(GAM_ECOCHK, s->ecochk);
2599 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2600 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2601
2602 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2603
2604 /* MBC 0x9024-0x91D0, 0x8500 */
2605 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2606 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2607 I915_WRITE(GEN6_MBCTL, s->mbctl);
2608
2609 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2610 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2611 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2612 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2613 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2614 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2615 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2616
2617 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2618 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2619 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2620 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2621 I915_WRITE(ECOBUS, s->ecobus);
2622 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2623 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2624 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2625 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2626 I915_WRITE(VLV_RCEDATA, s->rcedata);
2627 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2628
2629 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2630 I915_WRITE(GTIMR, s->gt_imr);
2631 I915_WRITE(GTIER, s->gt_ier);
2632 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2633 I915_WRITE(GEN6_PMIER, s->pm_ier);
2634
2635 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002636 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002637
2638 /* GT SA CZ domain, 0x100000-0x138124 */
2639 I915_WRITE(TILECTL, s->tilectl);
2640 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2641 /*
2642 * Preserve the GT allow wake and GFX force clock bit, they are not
2643 * be restored, as they are used to control the s0ix suspend/resume
2644 * sequence by the caller.
2645 */
2646 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2647 val &= VLV_GTLC_ALLOWWAKEREQ;
2648 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2649 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2650
2651 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2652 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2653 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2654 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2655
2656 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2657
2658 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2659 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2660 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002661 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002662 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2663}
2664
Chris Wilson3dd14c02017-04-21 14:58:15 +01002665static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2666 u32 mask, u32 val)
2667{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002668 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2669 u32 reg_value;
2670 int ret;
2671
Chris Wilson3dd14c02017-04-21 14:58:15 +01002672 /* The HW does not like us polling for PW_STATUS frequently, so
2673 * use the sleeping loop rather than risk the busy spin within
2674 * intel_wait_for_register().
2675 *
2676 * Transitioning between RC6 states should be at most 2ms (see
2677 * valleyview_enable_rps) so use a 3ms timeout.
2678 */
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002679 ret = wait_for(((reg_value = I915_READ_NOTRACE(reg)) & mask) == val, 3);
2680
2681 /* just trace the final value */
2682 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2683
2684 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002685}
2686
Imre Deak650ad972014-04-18 16:35:02 +03002687int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2688{
2689 u32 val;
2690 int err;
2691
Imre Deak650ad972014-04-18 16:35:02 +03002692 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2693 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2694 if (force_on)
2695 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2696 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2697
2698 if (!force_on)
2699 return 0;
2700
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002701 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002702 VLV_GTLC_SURVIVABILITY_REG,
2703 VLV_GFX_CLK_STATUS_BIT,
2704 VLV_GFX_CLK_STATUS_BIT,
2705 20);
Imre Deak650ad972014-04-18 16:35:02 +03002706 if (err)
2707 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2708 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2709
2710 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002711}
2712
Imre Deakddeea5b2014-05-05 15:19:56 +03002713static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2714{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002715 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002716 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002717 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002718
2719 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2720 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2721 if (allow)
2722 val |= VLV_GTLC_ALLOWWAKEREQ;
2723 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2724 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2725
Chris Wilson3dd14c02017-04-21 14:58:15 +01002726 mask = VLV_GTLC_ALLOWWAKEACK;
2727 val = allow ? mask : 0;
2728
2729 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002730 if (err)
2731 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002732
Imre Deakddeea5b2014-05-05 15:19:56 +03002733 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002734}
2735
Chris Wilson3dd14c02017-04-21 14:58:15 +01002736static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2737 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002738{
2739 u32 mask;
2740 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002741
2742 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2743 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002744
2745 /*
2746 * RC6 transitioning can be delayed up to 2 msec (see
2747 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002748 *
2749 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2750 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002751 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002752 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002753 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2754 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002755}
2756
2757static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2758{
2759 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2760 return;
2761
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002762 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002763 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2764}
2765
Sagar Kambleebc32822014-08-13 23:07:05 +05302766static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002767{
2768 u32 mask;
2769 int err;
2770
2771 /*
2772 * Bspec defines the following GT well on flags as debug only, so
2773 * don't treat them as hard failures.
2774 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002775 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002776
2777 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2778 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2779
2780 vlv_check_no_gt_access(dev_priv);
2781
2782 err = vlv_force_gfx_clock(dev_priv, true);
2783 if (err)
2784 goto err1;
2785
2786 err = vlv_allow_gt_wake(dev_priv, false);
2787 if (err)
2788 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302789
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002790 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302791 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002792
2793 err = vlv_force_gfx_clock(dev_priv, false);
2794 if (err)
2795 goto err2;
2796
2797 return 0;
2798
2799err2:
2800 /* For safety always re-enable waking and disable gfx clock forcing */
2801 vlv_allow_gt_wake(dev_priv, true);
2802err1:
2803 vlv_force_gfx_clock(dev_priv, false);
2804
2805 return err;
2806}
2807
Sagar Kamble016970b2014-08-13 23:07:06 +05302808static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2809 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002810{
Imre Deakddeea5b2014-05-05 15:19:56 +03002811 int err;
2812 int ret;
2813
2814 /*
2815 * If any of the steps fail just try to continue, that's the best we
2816 * can do at this point. Return the first error code (which will also
2817 * leave RPM permanently disabled).
2818 */
2819 ret = vlv_force_gfx_clock(dev_priv, true);
2820
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002821 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302822 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002823
2824 err = vlv_allow_gt_wake(dev_priv, true);
2825 if (!ret)
2826 ret = err;
2827
2828 err = vlv_force_gfx_clock(dev_priv, false);
2829 if (!ret)
2830 ret = err;
2831
2832 vlv_check_no_gt_access(dev_priv);
2833
Chris Wilson7c108fd2016-10-24 13:42:18 +01002834 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002835 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002836
2837 return ret;
2838}
2839
David Weinehallc49d13e2016-08-22 13:32:42 +03002840static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002841{
David Weinehallc49d13e2016-08-22 13:32:42 +03002842 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002843 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002844 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002845 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002846
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002847 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002848 return -ENODEV;
2849
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002850 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002851 return -ENODEV;
2852
Paulo Zanoni8a187452013-12-06 20:32:13 -02002853 DRM_DEBUG_KMS("Suspending device\n");
2854
Imre Deak1f814da2015-12-16 02:52:19 +02002855 disable_rpm_wakeref_asserts(dev_priv);
2856
Imre Deakd6102972014-05-07 19:57:49 +03002857 /*
2858 * We are safe here against re-faults, since the fault handler takes
2859 * an RPM reference.
2860 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002861 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002862
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002863 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002864
Imre Deak2eb52522014-11-19 15:30:05 +02002865 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002866
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002867 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002868
Imre Deak507e1262016-04-20 20:27:54 +03002869 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002870 if (INTEL_GEN(dev_priv) >= 11) {
2871 icl_display_core_uninit(dev_priv);
2872 bxt_enable_dc9(dev_priv);
2873 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002874 bxt_display_core_uninit(dev_priv);
2875 bxt_enable_dc9(dev_priv);
2876 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2877 hsw_enable_pc8(dev_priv);
2878 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2879 ret = vlv_suspend_complete(dev_priv);
2880 }
2881
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002882 if (ret) {
2883 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002884 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002885
Daniel Vetterb9632912014-09-30 10:56:44 +02002886 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002887
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002888 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302889
2890 i915_gem_init_swizzling(dev_priv);
2891 i915_gem_restore_fences(dev_priv);
2892
Imre Deak1f814da2015-12-16 02:52:19 +02002893 enable_rpm_wakeref_asserts(dev_priv);
2894
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002895 return ret;
2896 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002897
Imre Deak1f814da2015-12-16 02:52:19 +02002898 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002899 intel_runtime_pm_cleanup(dev_priv);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002900
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002901 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002902 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2903
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002904 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002905
2906 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002907 * FIXME: We really should find a document that references the arguments
2908 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002909 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002910 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002911 /*
2912 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2913 * being detected, and the call we do at intel_runtime_resume()
2914 * won't be able to restore them. Since PCI_D3hot matches the
2915 * actual specification and appears to be working, use it.
2916 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002917 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002918 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002919 /*
2920 * current versions of firmware which depend on this opregion
2921 * notification have repurposed the D1 definition to mean
2922 * "runtime suspended" vs. what you would normally expect (D3)
2923 * to distinguish it from notifications that might be sent via
2924 * the suspend path.
2925 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002926 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002927 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002928
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002929 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002930
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002931 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002932 intel_hpd_poll_init(dev_priv);
2933
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002934 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002935 return 0;
2936}
2937
David Weinehallc49d13e2016-08-22 13:32:42 +03002938static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002939{
David Weinehallc49d13e2016-08-22 13:32:42 +03002940 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002941 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002942 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002943 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002944
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002945 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002946 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002947
2948 DRM_DEBUG_KMS("Resuming device\n");
2949
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002950 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002951 disable_rpm_wakeref_asserts(dev_priv);
2952
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002953 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002954 dev_priv->runtime_pm.suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002955 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002956 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002957
Animesh Manna3e689282018-10-29 15:14:10 -07002958 if (INTEL_GEN(dev_priv) >= 11) {
2959 bxt_disable_dc9(dev_priv);
2960 icl_display_core_init(dev_priv, true);
2961 if (dev_priv->csr.dmc_payload) {
2962 if (dev_priv->csr.allowed_dc_mask &
2963 DC_STATE_EN_UPTO_DC6)
2964 skl_enable_dc6(dev_priv);
2965 else if (dev_priv->csr.allowed_dc_mask &
2966 DC_STATE_EN_UPTO_DC5)
2967 gen9_enable_dc5(dev_priv);
2968 }
2969 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002970 bxt_disable_dc9(dev_priv);
2971 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002972 if (dev_priv->csr.dmc_payload &&
2973 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2974 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002975 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002976 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002977 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002978 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002979 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002980
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002981 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01002982
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302983 intel_runtime_pm_enable_interrupts(dev_priv);
2984
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002985 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302986
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002987 /*
2988 * No point of rolling back things in case of an error, as the best
2989 * we can do is to hope that things will still work (and disable RPM).
2990 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002991 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002992 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002993
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002994 /*
2995 * On VLV/CHV display interrupts are part of the display
2996 * power well, so hpd is reinitialized from there. For
2997 * everyone else do it here.
2998 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002999 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003000 intel_hpd_init(dev_priv);
3001
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303002 intel_enable_ipc(dev_priv);
3003
Imre Deak1f814da2015-12-16 02:52:19 +02003004 enable_rpm_wakeref_asserts(dev_priv);
3005
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003006 if (ret)
3007 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3008 else
3009 DRM_DEBUG_KMS("Device resumed\n");
3010
3011 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003012}
3013
Chris Wilson42f55512016-06-24 14:00:26 +01003014const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003015 /*
3016 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3017 * PMSG_RESUME]
3018 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003019 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003020 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003021 .suspend_late = i915_pm_suspend_late,
3022 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003023 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003024
3025 /*
3026 * S4 event handlers
3027 * @freeze, @freeze_late : called (1) before creating the
3028 * hibernation image [PMSG_FREEZE] and
3029 * (2) after rebooting, before restoring
3030 * the image [PMSG_QUIESCE]
3031 * @thaw, @thaw_early : called (1) after creating the hibernation
3032 * image, before writing it [PMSG_THAW]
3033 * and (2) after failing to create or
3034 * restore the image [PMSG_RECOVER]
3035 * @poweroff, @poweroff_late: called after writing the hibernation
3036 * image, before rebooting [PMSG_HIBERNATE]
3037 * @restore, @restore_early : called after rebooting and restoring the
3038 * hibernation image [PMSG_RESTORE]
3039 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003040 .freeze = i915_pm_freeze,
3041 .freeze_late = i915_pm_freeze_late,
3042 .thaw_early = i915_pm_thaw_early,
3043 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003044 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003045 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003046 .restore_early = i915_pm_restore_early,
3047 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003048
3049 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003050 .runtime_suspend = intel_runtime_suspend,
3051 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003052};
3053
Laurent Pinchart78b68552012-05-17 13:27:22 +02003054static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003055 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003056 .open = drm_gem_vm_open,
3057 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003058};
3059
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003060static const struct file_operations i915_driver_fops = {
3061 .owner = THIS_MODULE,
3062 .open = drm_open,
3063 .release = drm_release,
3064 .unlocked_ioctl = drm_ioctl,
3065 .mmap = drm_gem_mmap,
3066 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003067 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003068 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003069 .llseek = noop_llseek,
3070};
3071
Chris Wilson0673ad42016-06-24 14:00:22 +01003072static int
3073i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3074 struct drm_file *file)
3075{
3076 return -ENODEV;
3077}
3078
3079static const struct drm_ioctl_desc i915_ioctls[] = {
3080 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3081 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3082 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3083 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3084 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3085 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003086 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003087 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3088 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3089 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3090 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3091 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3092 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3093 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3094 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3095 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3096 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3097 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003098 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
3099 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003100 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3101 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3102 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3103 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3104 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
3105 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3106 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3107 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3108 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3109 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3110 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3111 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3112 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3113 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3114 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003115 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3116 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003117 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003118 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003119 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003120 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3121 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3122 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3123 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Chris Wilson0673ad42016-06-24 14:00:22 +01003124 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003125 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003126 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3127 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3128 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3129 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3130 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3131 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003132 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003133 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3134 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003135 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003136};
3137
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003139 /* Don't use MTRRs here; the Xserver or userspace app should
3140 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003141 */
Eric Anholt673a3942008-07-30 12:06:12 -07003142 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003143 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003144 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003145 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003146 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003147 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003148 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003149
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003150 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003151 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003152 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003153
3154 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3155 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3156 .gem_prime_export = i915_gem_prime_export,
3157 .gem_prime_import = i915_gem_prime_import,
3158
Dave Airlieff72145b2011-02-07 12:16:14 +10003159 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003160 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003162 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003163 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003164 .name = DRIVER_NAME,
3165 .desc = DRIVER_DESC,
3166 .date = DRIVER_DATE,
3167 .major = DRIVER_MAJOR,
3168 .minor = DRIVER_MINOR,
3169 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003171
3172#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3173#include "selftests/mock_drm.c"
3174#endif