blob: 8183743ef422684e5ad49459d0a1ede0a6cfbdc8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Robert Beckett30c964a2015-08-28 13:10:22 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
128 if (IS_GEN5(dev)) {
129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
131 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
134 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700137 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100177 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100181 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700182 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
183 /* PantherPoint is CPT compatible */
184 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300185 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100186 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300187 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
188 dev_priv->pch_type = PCH_LPT;
189 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800190 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
191 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800192 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
193 dev_priv->pch_type = PCH_LPT;
194 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800195 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
196 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530197 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_SPT;
199 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700200 WARN_ON(!IS_SKYLAKE(dev) &&
201 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530202 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
203 dev_priv->pch_type = PCH_SPT;
204 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700205 WARN_ON(!IS_SKYLAKE(dev) &&
206 !IS_KABYLAKE(dev));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700207 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
208 dev_priv->pch_type = PCH_KBP;
209 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
210 WARN_ON(!IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100211 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700212 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100213 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200214 pch->subsystem_vendor ==
215 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
216 pch->subsystem_device ==
217 PCI_SUBDEVICE_ID_QEMU)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100218 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200219 } else
220 continue;
221
Rui Guo6a9c4b32013-06-19 21:10:23 +0800222 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800223 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800224 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800225 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 DRM_DEBUG_KMS("No PCH found.\n");
227
228 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800229}
230
Chris Wilson0673ad42016-06-24 14:00:22 +0100231static int i915_getparam(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100234 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300235 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100236 drm_i915_getparam_t *param = data;
237 int value;
238
239 switch (param->param) {
240 case I915_PARAM_IRQ_ACTIVE:
241 case I915_PARAM_ALLOW_BATCHBUFFER:
242 case I915_PARAM_LAST_DISPATCH:
243 /* Reject all old ums/dri params. */
244 return -ENODEV;
245 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300246 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100247 break;
248 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300249 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100250 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100251 case I915_PARAM_NUM_FENCES_AVAIL:
252 value = dev_priv->num_fence_regs;
253 break;
254 case I915_PARAM_HAS_OVERLAY:
255 value = dev_priv->overlay ? 1 : 0;
256 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530258 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 break;
260 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530261 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100262 break;
263 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530264 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100265 break;
266 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530267 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100268 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300270 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100271 break;
272 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300273 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100274 break;
275 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300276 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 break;
278 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300279 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 break;
281 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100282 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100283 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 case I915_PARAM_HAS_SECURE_BATCHES:
285 value = capable(CAP_SYS_ADMIN);
286 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 case I915_PARAM_CMD_PARSER_VERSION:
288 value = i915_cmd_parser_get_version(dev_priv);
289 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300291 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 if (!value)
293 return -ENODEV;
294 break;
295 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300296 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 if (!value)
298 return -ENODEV;
299 break;
300 case I915_PARAM_HAS_GPU_RESET:
301 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
302 break;
303 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300304 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100305 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100306 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300307 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100308 break;
309 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300310 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100311 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100312 case I915_PARAM_MMAP_GTT_VERSION:
313 /* Though we've started our numbering from 1, and so class all
314 * earlier versions as 0, in effect their value is undefined as
315 * the ioctl will report EINVAL for the unknown param!
316 */
317 value = i915_gem_mmap_gtt_version();
318 break;
David Weinehall16162472016-09-02 13:46:17 +0300319 case I915_PARAM_MMAP_VERSION:
320 /* Remember to bump this if the version changes! */
321 case I915_PARAM_HAS_GEM:
322 case I915_PARAM_HAS_PAGEFLIPPING:
323 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
324 case I915_PARAM_HAS_RELAXED_FENCING:
325 case I915_PARAM_HAS_COHERENT_RINGS:
326 case I915_PARAM_HAS_RELAXED_DELTA:
327 case I915_PARAM_HAS_GEN7_SOL_RESET:
328 case I915_PARAM_HAS_WAIT_TIMEOUT:
329 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
330 case I915_PARAM_HAS_PINNED_BATCHES:
331 case I915_PARAM_HAS_EXEC_NO_RELOC:
332 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
333 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
334 case I915_PARAM_HAS_EXEC_SOFTPIN:
335 /* For the time being all of these are always true;
336 * if some supported hardware does not have one of these
337 * features this value needs to be provided from
338 * INTEL_INFO(), a feature macro, or similar.
339 */
340 value = 1;
341 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100342 default:
343 DRM_DEBUG("Unknown parameter %d\n", param->param);
344 return -EINVAL;
345 }
346
Chris Wilsondda33002016-06-24 14:00:23 +0100347 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100349
350 return 0;
351}
352
353static int i915_get_bridge_dev(struct drm_device *dev)
354{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100355 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100356
357 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
358 if (!dev_priv->bridge_dev) {
359 DRM_ERROR("bridge device not found\n");
360 return -1;
361 }
362 return 0;
363}
364
365/* Allocate space for the MCH regs if needed, return nonzero on error */
366static int
367intel_alloc_mchbar_resource(struct drm_device *dev)
368{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100369 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
371 u32 temp_lo, temp_hi = 0;
372 u64 mchbar_addr;
373 int ret;
374
375 if (INTEL_INFO(dev)->gen >= 4)
376 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
377 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
378 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
379
380 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
381#ifdef CONFIG_PNP
382 if (mchbar_addr &&
383 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
384 return 0;
385#endif
386
387 /* Get some space for it */
388 dev_priv->mch_res.name = "i915 MCHBAR";
389 dev_priv->mch_res.flags = IORESOURCE_MEM;
390 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
391 &dev_priv->mch_res,
392 MCHBAR_SIZE, MCHBAR_SIZE,
393 PCIBIOS_MIN_MEM,
394 0, pcibios_align_resource,
395 dev_priv->bridge_dev);
396 if (ret) {
397 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
398 dev_priv->mch_res.start = 0;
399 return ret;
400 }
401
402 if (INTEL_INFO(dev)->gen >= 4)
403 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
404 upper_32_bits(dev_priv->mch_res.start));
405
406 pci_write_config_dword(dev_priv->bridge_dev, reg,
407 lower_32_bits(dev_priv->mch_res.start));
408 return 0;
409}
410
411/* Setup MCHBAR if possible, return true if we should disable it again */
412static void
413intel_setup_mchbar(struct drm_device *dev)
414{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100415 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100416 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
417 u32 temp;
418 bool enabled;
419
420 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
421 return;
422
423 dev_priv->mchbar_need_disable = false;
424
425 if (IS_I915G(dev) || IS_I915GM(dev)) {
426 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
427 enabled = !!(temp & DEVEN_MCHBAR_EN);
428 } else {
429 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
430 enabled = temp & 1;
431 }
432
433 /* If it's already enabled, don't have to do anything */
434 if (enabled)
435 return;
436
437 if (intel_alloc_mchbar_resource(dev))
438 return;
439
440 dev_priv->mchbar_need_disable = true;
441
442 /* Space is allocated or reserved, so enable it. */
443 if (IS_I915G(dev) || IS_I915GM(dev)) {
444 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
445 temp | DEVEN_MCHBAR_EN);
446 } else {
447 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
448 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
449 }
450}
451
452static void
453intel_teardown_mchbar(struct drm_device *dev)
454{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100455 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100456 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
457
458 if (dev_priv->mchbar_need_disable) {
459 if (IS_I915G(dev) || IS_I915GM(dev)) {
460 u32 deven_val;
461
462 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
463 &deven_val);
464 deven_val &= ~DEVEN_MCHBAR_EN;
465 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
466 deven_val);
467 } else {
468 u32 mchbar_val;
469
470 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
471 &mchbar_val);
472 mchbar_val &= ~1;
473 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
474 mchbar_val);
475 }
476 }
477
478 if (dev_priv->mch_res.start)
479 release_resource(&dev_priv->mch_res);
480}
481
482/* true = enable decode, false = disable decoder */
483static unsigned int i915_vga_set_decode(void *cookie, bool state)
484{
485 struct drm_device *dev = cookie;
486
487 intel_modeset_vga_set_state(dev, state);
488 if (state)
489 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
490 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
491 else
492 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
493}
494
495static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
496{
497 struct drm_device *dev = pci_get_drvdata(pdev);
498 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
499
500 if (state == VGA_SWITCHEROO_ON) {
501 pr_info("switched on\n");
502 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
503 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300504 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100505 i915_resume_switcheroo(dev);
506 dev->switch_power_state = DRM_SWITCH_POWER_ON;
507 } else {
508 pr_info("switched off\n");
509 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
510 i915_suspend_switcheroo(dev, pmm);
511 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
512 }
513}
514
515static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
516{
517 struct drm_device *dev = pci_get_drvdata(pdev);
518
519 /*
520 * FIXME: open_count is protected by drm_global_mutex but that would lead to
521 * locking inversion with the driver load path. And the access here is
522 * completely racy anyway. So don't bother with locking for now.
523 */
524 return dev->open_count == 0;
525}
526
527static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
528 .set_gpu_state = i915_switcheroo_set_state,
529 .reprobe = NULL,
530 .can_switch = i915_switcheroo_can_switch,
531};
532
533static void i915_gem_fini(struct drm_device *dev)
534{
Chris Wilson0673ad42016-06-24 14:00:22 +0100535 mutex_lock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100536 i915_gem_cleanup_engines(dev);
537 i915_gem_context_fini(dev);
538 mutex_unlock(&dev->struct_mutex);
539
540 WARN_ON(!list_empty(&to_i915(dev)->context_list));
541}
542
543static int i915_load_modeset_init(struct drm_device *dev)
544{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100545 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300546 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100547 int ret;
548
549 if (i915_inject_load_failure())
550 return -ENODEV;
551
552 ret = intel_bios_init(dev_priv);
553 if (ret)
554 DRM_INFO("failed to find VBIOS tables\n");
555
556 /* If we have > 1 VGA cards, then we need to arbitrate access
557 * to the common VGA resources.
558 *
559 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
560 * then we do not take part in VGA arbitration and the
561 * vga_client_register() fails with -ENODEV.
562 */
David Weinehall52a05c32016-08-22 13:32:44 +0300563 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100564 if (ret && ret != -ENODEV)
565 goto out;
566
567 intel_register_dsm_handler();
568
David Weinehall52a05c32016-08-22 13:32:44 +0300569 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100570 if (ret)
571 goto cleanup_vga_client;
572
573 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
574 intel_update_rawclk(dev_priv);
575
576 intel_power_domains_init_hw(dev_priv, false);
577
578 intel_csr_ucode_init(dev_priv);
579
580 ret = intel_irq_install(dev_priv);
581 if (ret)
582 goto cleanup_csr;
583
584 intel_setup_gmbus(dev);
585
586 /* Important: The output setup functions called by modeset_init need
587 * working irqs for e.g. gmbus and dp aux transfers. */
588 intel_modeset_init(dev);
589
590 intel_guc_init(dev);
591
592 ret = i915_gem_init(dev);
593 if (ret)
594 goto cleanup_irq;
595
596 intel_modeset_gem_init(dev);
597
598 if (INTEL_INFO(dev)->num_pipes == 0)
599 return 0;
600
601 ret = intel_fbdev_init(dev);
602 if (ret)
603 goto cleanup_gem;
604
605 /* Only enable hotplug handling once the fbdev is fully set up. */
606 intel_hpd_init(dev_priv);
607
608 drm_kms_helper_poll_init(dev);
609
610 return 0;
611
612cleanup_gem:
Imre Deak1c777c52016-10-12 17:46:37 +0300613 if (i915_gem_suspend(dev))
614 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100615 i915_gem_fini(dev);
616cleanup_irq:
617 intel_guc_fini(dev);
618 drm_irq_uninstall(dev);
619 intel_teardown_gmbus(dev);
620cleanup_csr:
621 intel_csr_ucode_fini(dev_priv);
622 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300623 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100624cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300625 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100626out:
627 return ret;
628}
629
630#if IS_ENABLED(CONFIG_FB)
631static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
632{
633 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100634 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100635 struct i915_ggtt *ggtt = &dev_priv->ggtt;
636 bool primary;
637 int ret;
638
639 ap = alloc_apertures(1);
640 if (!ap)
641 return -ENOMEM;
642
643 ap->ranges[0].base = ggtt->mappable_base;
644 ap->ranges[0].size = ggtt->mappable_end;
645
646 primary =
647 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
648
Daniel Vetter44adece2016-08-10 18:52:34 +0200649 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650
651 kfree(ap);
652
653 return ret;
654}
655#else
656static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
657{
658 return 0;
659}
660#endif
661
662#if !defined(CONFIG_VGA_CONSOLE)
663static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
664{
665 return 0;
666}
667#elif !defined(CONFIG_DUMMY_CONSOLE)
668static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
669{
670 return -ENODEV;
671}
672#else
673static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
674{
675 int ret = 0;
676
677 DRM_INFO("Replacing VGA console driver\n");
678
679 console_lock();
680 if (con_is_bound(&vga_con))
681 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
682 if (ret == 0) {
683 ret = do_unregister_con_driver(&vga_con);
684
685 /* Ignore "already unregistered". */
686 if (ret == -ENODEV)
687 ret = 0;
688 }
689 console_unlock();
690
691 return ret;
692}
693#endif
694
Chris Wilson0673ad42016-06-24 14:00:22 +0100695static void intel_init_dpio(struct drm_i915_private *dev_priv)
696{
697 /*
698 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
699 * CHV x1 PHY (DP/HDMI D)
700 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
701 */
702 if (IS_CHERRYVIEW(dev_priv)) {
703 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
704 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
705 } else if (IS_VALLEYVIEW(dev_priv)) {
706 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
707 }
708}
709
710static int i915_workqueues_init(struct drm_i915_private *dev_priv)
711{
712 /*
713 * The i915 workqueue is primarily used for batched retirement of
714 * requests (and thus managing bo) once the task has been completed
715 * by the GPU. i915_gem_retire_requests() is called directly when we
716 * need high-priority retirement, such as waiting for an explicit
717 * bo.
718 *
719 * It is also used for periodic low-priority events, such as
720 * idle-timers and recording error state.
721 *
722 * All tasks on the workqueue are expected to acquire the dev mutex
723 * so there is no point in running more than one instance of the
724 * workqueue at any time. Use an ordered one.
725 */
726 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
727 if (dev_priv->wq == NULL)
728 goto out_err;
729
730 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
731 if (dev_priv->hotplug.dp_wq == NULL)
732 goto out_free_wq;
733
Chris Wilson0673ad42016-06-24 14:00:22 +0100734 return 0;
735
Chris Wilson0673ad42016-06-24 14:00:22 +0100736out_free_wq:
737 destroy_workqueue(dev_priv->wq);
738out_err:
739 DRM_ERROR("Failed to allocate workqueues.\n");
740
741 return -ENOMEM;
742}
743
744static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
745{
Chris Wilson0673ad42016-06-24 14:00:22 +0100746 destroy_workqueue(dev_priv->hotplug.dp_wq);
747 destroy_workqueue(dev_priv->wq);
748}
749
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300750/*
751 * We don't keep the workarounds for pre-production hardware, so we expect our
752 * driver to fail on these machines in one way or another. A little warning on
753 * dmesg may help both the user and the bug triagers.
754 */
755static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
756{
757 if (IS_HSW_EARLY_SDV(dev_priv) ||
758 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
759 DRM_ERROR("This is a pre-production stepping. "
760 "It may not be fully functional.\n");
761}
762
Chris Wilson0673ad42016-06-24 14:00:22 +0100763/**
764 * i915_driver_init_early - setup state not requiring device access
765 * @dev_priv: device private
766 *
767 * Initialize everything that is a "SW-only" state, that is state not
768 * requiring accessing the device or exposing the driver via kernel internal
769 * or userspace interfaces. Example steps belonging here: lock initialization,
770 * system memory allocation, setting up device specific attributes and
771 * function hooks not requiring accessing the device.
772 */
773static int i915_driver_init_early(struct drm_i915_private *dev_priv,
774 const struct pci_device_id *ent)
775{
776 const struct intel_device_info *match_info =
777 (struct intel_device_info *)ent->driver_data;
778 struct intel_device_info *device_info;
779 int ret = 0;
780
781 if (i915_inject_load_failure())
782 return -ENODEV;
783
784 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100785 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100786 memcpy(device_info, match_info, sizeof(*device_info));
787 device_info->device_id = dev_priv->drm.pdev->device;
788
789 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
790 device_info->gen_mask = BIT(device_info->gen - 1);
791
792 spin_lock_init(&dev_priv->irq_lock);
793 spin_lock_init(&dev_priv->gpu_error.lock);
794 mutex_init(&dev_priv->backlight_lock);
795 spin_lock_init(&dev_priv->uncore.lock);
796 spin_lock_init(&dev_priv->mm.object_stat_lock);
797 spin_lock_init(&dev_priv->mmio_flip_lock);
798 mutex_init(&dev_priv->sb_lock);
799 mutex_init(&dev_priv->modeset_restore_lock);
800 mutex_init(&dev_priv->av_mutex);
801 mutex_init(&dev_priv->wm.wm_mutex);
802 mutex_init(&dev_priv->pps_mutex);
803
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100804 i915_memcpy_init_early(dev_priv);
805
Chris Wilson0673ad42016-06-24 14:00:22 +0100806 ret = i915_workqueues_init(dev_priv);
807 if (ret < 0)
808 return ret;
809
810 ret = intel_gvt_init(dev_priv);
811 if (ret < 0)
812 goto err_workqueues;
813
814 /* This must be called before any calls to HAS_PCH_* */
815 intel_detect_pch(&dev_priv->drm);
816
817 intel_pm_setup(&dev_priv->drm);
818 intel_init_dpio(dev_priv);
819 intel_power_domains_init(dev_priv);
820 intel_irq_init(dev_priv);
821 intel_init_display_hooks(dev_priv);
822 intel_init_clock_gating_hooks(dev_priv);
823 intel_init_audio_hooks(dev_priv);
824 i915_gem_load_init(&dev_priv->drm);
825
David Weinehall36cdd012016-08-22 13:59:31 +0300826 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100827
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100828 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100829
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300830 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100831
832 return 0;
833
834err_workqueues:
835 i915_workqueues_cleanup(dev_priv);
836 return ret;
837}
838
839/**
840 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
841 * @dev_priv: device private
842 */
843static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
844{
Chris Wilson91c8a322016-07-05 10:40:23 +0100845 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100846 i915_workqueues_cleanup(dev_priv);
847}
848
849static int i915_mmio_setup(struct drm_device *dev)
850{
851 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300852 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100853 int mmio_bar;
854 int mmio_size;
855
856 mmio_bar = IS_GEN2(dev) ? 1 : 0;
857 /*
858 * Before gen4, the registers and the GTT are behind different BARs.
859 * However, from gen4 onwards, the registers and the GTT are shared
860 * in the same BAR, so we want to restrict this ioremap from
861 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
862 * the register BAR remains the same size for all the earlier
863 * generations up to Ironlake.
864 */
865 if (INTEL_INFO(dev)->gen < 5)
866 mmio_size = 512 * 1024;
867 else
868 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300869 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870 if (dev_priv->regs == NULL) {
871 DRM_ERROR("failed to map registers\n");
872
873 return -EIO;
874 }
875
876 /* Try to make sure MCHBAR is enabled before poking at it */
877 intel_setup_mchbar(dev);
878
879 return 0;
880}
881
882static void i915_mmio_cleanup(struct drm_device *dev)
883{
884 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300885 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100886
887 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300888 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100889}
890
891/**
892 * i915_driver_init_mmio - setup device MMIO
893 * @dev_priv: device private
894 *
895 * Setup minimal device state necessary for MMIO accesses later in the
896 * initialization sequence. The setup here should avoid any other device-wide
897 * side effects or exposing the driver via kernel internal or user space
898 * interfaces.
899 */
900static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
901{
Chris Wilson91c8a322016-07-05 10:40:23 +0100902 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 int ret;
904
905 if (i915_inject_load_failure())
906 return -ENODEV;
907
908 if (i915_get_bridge_dev(dev))
909 return -EIO;
910
911 ret = i915_mmio_setup(dev);
912 if (ret < 0)
913 goto put_bridge;
914
915 intel_uncore_init(dev_priv);
916
917 return 0;
918
919put_bridge:
920 pci_dev_put(dev_priv->bridge_dev);
921
922 return ret;
923}
924
925/**
926 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
927 * @dev_priv: device private
928 */
929static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
930{
Chris Wilson91c8a322016-07-05 10:40:23 +0100931 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
933 intel_uncore_fini(dev_priv);
934 i915_mmio_cleanup(dev);
935 pci_dev_put(dev_priv->bridge_dev);
936}
937
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100938static void intel_sanitize_options(struct drm_i915_private *dev_priv)
939{
940 i915.enable_execlists =
941 intel_sanitize_enable_execlists(dev_priv,
942 i915.enable_execlists);
943
944 /*
945 * i915.enable_ppgtt is read-only, so do an early pass to validate the
946 * user's requested state against the hardware/driver capabilities. We
947 * do this now so that we can print out any log messages once rather
948 * than every time we check intel_enable_ppgtt().
949 */
950 i915.enable_ppgtt =
951 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
952 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100953
954 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
955 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100956}
957
Chris Wilson0673ad42016-06-24 14:00:22 +0100958/**
959 * i915_driver_init_hw - setup state requiring device access
960 * @dev_priv: device private
961 *
962 * Setup state that requires accessing the device, but doesn't require
963 * exposing the driver via kernel internal or userspace interfaces.
964 */
965static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
966{
David Weinehall52a05c32016-08-22 13:32:44 +0300967 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson91c8a322016-07-05 10:40:23 +0100968 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 int ret;
970
971 if (i915_inject_load_failure())
972 return -ENODEV;
973
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100974 intel_device_info_runtime_init(dev_priv);
975
976 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100977
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100978 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100979 if (ret)
980 return ret;
981
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
983 * otherwise the vga fbdev driver falls over. */
984 ret = i915_kick_out_firmware_fb(dev_priv);
985 if (ret) {
986 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
987 goto out_ggtt;
988 }
989
990 ret = i915_kick_out_vgacon(dev_priv);
991 if (ret) {
992 DRM_ERROR("failed to remove conflicting VGA console\n");
993 goto out_ggtt;
994 }
995
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100996 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +0100997 if (ret)
998 return ret;
999
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001000 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001001 if (ret) {
1002 DRM_ERROR("failed to enable GGTT\n");
1003 goto out_ggtt;
1004 }
1005
David Weinehall52a05c32016-08-22 13:32:44 +03001006 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001007
1008 /* overlay on gen2 is broken and can't address above 1G */
1009 if (IS_GEN2(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001010 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001011 if (ret) {
1012 DRM_ERROR("failed to set DMA mask\n");
1013
1014 goto out_ggtt;
1015 }
1016 }
1017
Chris Wilson0673ad42016-06-24 14:00:22 +01001018 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1019 * using 32bit addressing, overwriting memory if HWS is located
1020 * above 4GB.
1021 *
1022 * The documentation also mentions an issue with undefined
1023 * behaviour if any general state is accessed within a page above 4GB,
1024 * which also needs to be handled carefully.
1025 */
1026 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001027 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001028
1029 if (ret) {
1030 DRM_ERROR("failed to set DMA mask\n");
1031
1032 goto out_ggtt;
1033 }
1034 }
1035
Chris Wilson0673ad42016-06-24 14:00:22 +01001036 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1037 PM_QOS_DEFAULT_VALUE);
1038
1039 intel_uncore_sanitize(dev_priv);
1040
1041 intel_opregion_setup(dev_priv);
1042
1043 i915_gem_load_init_fences(dev_priv);
1044
1045 /* On the 945G/GM, the chipset reports the MSI capability on the
1046 * integrated graphics even though the support isn't actually there
1047 * according to the published specs. It doesn't appear to function
1048 * correctly in testing on 945G.
1049 * This may be a side effect of MSI having been made available for PEG
1050 * and the registers being closely associated.
1051 *
1052 * According to chipset errata, on the 965GM, MSI interrupts may
1053 * be lost or delayed, but we use them anyways to avoid
1054 * stuck interrupts on some machines.
1055 */
1056 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001057 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001058 DRM_DEBUG_DRIVER("can't enable MSI");
1059 }
1060
1061 return 0;
1062
1063out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001064 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001065
1066 return ret;
1067}
1068
1069/**
1070 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1071 * @dev_priv: device private
1072 */
1073static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1074{
David Weinehall52a05c32016-08-22 13:32:44 +03001075 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001076
David Weinehall52a05c32016-08-22 13:32:44 +03001077 if (pdev->msi_enabled)
1078 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001079
1080 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001081 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001082}
1083
1084/**
1085 * i915_driver_register - register the driver with the rest of the system
1086 * @dev_priv: device private
1087 *
1088 * Perform any steps necessary to make the driver available via kernel
1089 * internal or userspace interfaces.
1090 */
1091static void i915_driver_register(struct drm_i915_private *dev_priv)
1092{
Chris Wilson91c8a322016-07-05 10:40:23 +01001093 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001094
1095 i915_gem_shrinker_init(dev_priv);
1096
1097 /*
1098 * Notify a valid surface after modesetting,
1099 * when running inside a VM.
1100 */
1101 if (intel_vgpu_active(dev_priv))
1102 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1103
1104 /* Reveal our presence to userspace */
1105 if (drm_dev_register(dev, 0) == 0) {
1106 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001107 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001108 } else
1109 DRM_ERROR("Failed to register driver for userspace access!\n");
1110
1111 if (INTEL_INFO(dev_priv)->num_pipes) {
1112 /* Must be done after probing outputs */
1113 intel_opregion_register(dev_priv);
1114 acpi_video_register();
1115 }
1116
1117 if (IS_GEN5(dev_priv))
1118 intel_gpu_ips_init(dev_priv);
1119
1120 i915_audio_component_init(dev_priv);
1121
1122 /*
1123 * Some ports require correctly set-up hpd registers for detection to
1124 * work properly (leading to ghost connected connector status), e.g. VGA
1125 * on gm45. Hence we can only set up the initial fbdev config after hpd
1126 * irqs are fully enabled. We do it last so that the async config
1127 * cannot run before the connectors are registered.
1128 */
1129 intel_fbdev_initial_config_async(dev);
1130}
1131
1132/**
1133 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1134 * @dev_priv: device private
1135 */
1136static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1137{
1138 i915_audio_component_cleanup(dev_priv);
1139
1140 intel_gpu_ips_teardown();
1141 acpi_video_unregister();
1142 intel_opregion_unregister(dev_priv);
1143
David Weinehall694c2822016-08-22 13:32:43 +03001144 i915_teardown_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001145 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001146 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001147
1148 i915_gem_shrinker_cleanup(dev_priv);
1149}
1150
1151/**
1152 * i915_driver_load - setup chip and create an initial config
1153 * @dev: DRM device
1154 * @flags: startup flags
1155 *
1156 * The driver load routine has to do several things:
1157 * - drive output discovery via intel_modeset_init()
1158 * - initialize the memory manager
1159 * - allocate initial config memory
1160 * - setup the DRM framebuffer with the allocated memory
1161 */
Chris Wilson42f55512016-06-24 14:00:26 +01001162int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001163{
1164 struct drm_i915_private *dev_priv;
1165 int ret;
1166
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001167 if (i915.nuclear_pageflip)
1168 driver.driver_features |= DRIVER_ATOMIC;
1169
Chris Wilson0673ad42016-06-24 14:00:22 +01001170 ret = -ENOMEM;
1171 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1172 if (dev_priv)
1173 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1174 if (ret) {
1175 dev_printk(KERN_ERR, &pdev->dev,
1176 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1177 kfree(dev_priv);
1178 return ret;
1179 }
1180
Chris Wilson0673ad42016-06-24 14:00:22 +01001181 dev_priv->drm.pdev = pdev;
1182 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001183
1184 ret = pci_enable_device(pdev);
1185 if (ret)
1186 goto out_free_priv;
1187
1188 pci_set_drvdata(pdev, &dev_priv->drm);
1189
1190 ret = i915_driver_init_early(dev_priv, ent);
1191 if (ret < 0)
1192 goto out_pci_disable;
1193
1194 intel_runtime_pm_get(dev_priv);
1195
1196 ret = i915_driver_init_mmio(dev_priv);
1197 if (ret < 0)
1198 goto out_runtime_pm_put;
1199
1200 ret = i915_driver_init_hw(dev_priv);
1201 if (ret < 0)
1202 goto out_cleanup_mmio;
1203
1204 /*
1205 * TODO: move the vblank init and parts of modeset init steps into one
1206 * of the i915_driver_init_/i915_driver_register functions according
1207 * to the role/effect of the given init step.
1208 */
1209 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001210 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001211 INTEL_INFO(dev_priv)->num_pipes);
1212 if (ret)
1213 goto out_cleanup_hw;
1214 }
1215
Chris Wilson91c8a322016-07-05 10:40:23 +01001216 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001217 if (ret < 0)
1218 goto out_cleanup_vblank;
1219
1220 i915_driver_register(dev_priv);
1221
1222 intel_runtime_pm_enable(dev_priv);
1223
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001224 /* Everything is in place, we can now relax! */
1225 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1226 driver.name, driver.major, driver.minor, driver.patchlevel,
1227 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
1228
Chris Wilson0673ad42016-06-24 14:00:22 +01001229 intel_runtime_pm_put(dev_priv);
1230
1231 return 0;
1232
1233out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001234 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001235out_cleanup_hw:
1236 i915_driver_cleanup_hw(dev_priv);
1237out_cleanup_mmio:
1238 i915_driver_cleanup_mmio(dev_priv);
1239out_runtime_pm_put:
1240 intel_runtime_pm_put(dev_priv);
1241 i915_driver_cleanup_early(dev_priv);
1242out_pci_disable:
1243 pci_disable_device(pdev);
1244out_free_priv:
1245 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1246 drm_dev_unref(&dev_priv->drm);
1247 return ret;
1248}
1249
Chris Wilson42f55512016-06-24 14:00:26 +01001250void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001251{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001252 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001253 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001254
1255 intel_fbdev_fini(dev);
1256
Chris Wilson42f55512016-06-24 14:00:26 +01001257 if (i915_gem_suspend(dev))
1258 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001259
1260 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1261
1262 i915_driver_unregister(dev_priv);
1263
1264 drm_vblank_cleanup(dev);
1265
1266 intel_modeset_cleanup(dev);
1267
1268 /*
1269 * free the memory space allocated for the child device
1270 * config parsed from VBT
1271 */
1272 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1273 kfree(dev_priv->vbt.child_dev);
1274 dev_priv->vbt.child_dev = NULL;
1275 dev_priv->vbt.child_dev_num = 0;
1276 }
1277 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1278 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1279 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1280 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1281
David Weinehall52a05c32016-08-22 13:32:44 +03001282 vga_switcheroo_unregister_client(pdev);
1283 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001284
1285 intel_csr_ucode_fini(dev_priv);
1286
1287 /* Free error state after interrupts are fully disabled. */
1288 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1289 i915_destroy_error_state(dev);
1290
1291 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001292 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001293
1294 intel_guc_fini(dev);
1295 i915_gem_fini(dev);
1296 intel_fbc_cleanup_cfb(dev_priv);
1297
1298 intel_power_domains_fini(dev_priv);
1299
1300 i915_driver_cleanup_hw(dev_priv);
1301 i915_driver_cleanup_mmio(dev_priv);
1302
1303 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1304
1305 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001306}
1307
1308static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1309{
1310 int ret;
1311
1312 ret = i915_gem_open(dev, file);
1313 if (ret)
1314 return ret;
1315
1316 return 0;
1317}
1318
1319/**
1320 * i915_driver_lastclose - clean up after all DRM clients have exited
1321 * @dev: DRM device
1322 *
1323 * Take care of cleaning up after all DRM clients have exited. In the
1324 * mode setting case, we want to restore the kernel's initial mode (just
1325 * in case the last client left us in a bad state).
1326 *
1327 * Additionally, in the non-mode setting case, we'll tear down the GTT
1328 * and DMA structures, since the kernel won't be using them, and clea
1329 * up any GEM state.
1330 */
1331static void i915_driver_lastclose(struct drm_device *dev)
1332{
1333 intel_fbdev_restore_mode(dev);
1334 vga_switcheroo_process_delayed_switch();
1335}
1336
1337static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1338{
1339 mutex_lock(&dev->struct_mutex);
1340 i915_gem_context_close(dev, file);
1341 i915_gem_release(dev, file);
1342 mutex_unlock(&dev->struct_mutex);
1343}
1344
1345static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1346{
1347 struct drm_i915_file_private *file_priv = file->driver_priv;
1348
1349 kfree(file_priv);
1350}
1351
Imre Deak07f9cd02014-08-18 14:42:45 +03001352static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1353{
Chris Wilson91c8a322016-07-05 10:40:23 +01001354 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001355 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001356
1357 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001358 for_each_intel_encoder(dev, encoder)
1359 if (encoder->suspend)
1360 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001361 drm_modeset_unlock_all(dev);
1362}
1363
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001364static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1365 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001366static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301367
Imre Deakbc872292015-11-18 17:32:30 +02001368static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1369{
1370#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1371 if (acpi_target_system_state() < ACPI_STATE_S3)
1372 return true;
1373#endif
1374 return false;
1375}
Sagar Kambleebc32822014-08-13 23:07:05 +05301376
Imre Deak5e365c32014-10-23 19:23:25 +03001377static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001378{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001379 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001380 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001381 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001382 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001383
Zhang Ruib8efb172013-02-05 15:41:53 +08001384 /* ignore lid events during suspend */
1385 mutex_lock(&dev_priv->modeset_restore_lock);
1386 dev_priv->modeset_restore = MODESET_SUSPENDED;
1387 mutex_unlock(&dev_priv->modeset_restore_lock);
1388
Imre Deak1f814da2015-12-16 02:52:19 +02001389 disable_rpm_wakeref_asserts(dev_priv);
1390
Paulo Zanonic67a4702013-08-19 13:18:09 -03001391 /* We do a lot of poking in a lot of registers, make sure they work
1392 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001393 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001394
Dave Airlie5bcf7192010-12-07 09:20:40 +10001395 drm_kms_helper_poll_disable(dev);
1396
David Weinehall52a05c32016-08-22 13:32:44 +03001397 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001398
Daniel Vetterd5818932015-02-23 12:03:26 +01001399 error = i915_gem_suspend(dev);
1400 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001401 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001402 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001403 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001404 }
1405
Alex Daia1c41992015-09-30 09:46:37 -07001406 intel_guc_suspend(dev);
1407
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001408 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001409
1410 intel_dp_mst_suspend(dev);
1411
1412 intel_runtime_pm_disable_interrupts(dev_priv);
1413 intel_hpd_cancel_work(dev_priv);
1414
1415 intel_suspend_encoders(dev_priv);
1416
1417 intel_suspend_hw(dev);
1418
Ben Widawsky828c7902013-10-16 09:21:30 -07001419 i915_gem_suspend_gtt_mappings(dev);
1420
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001421 i915_save_state(dev);
1422
Imre Deakbc872292015-11-18 17:32:30 +02001423 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001424 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001425
Chris Wilsondc979972016-05-10 14:10:04 +01001426 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001427 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001428
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001429 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001430
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001431 dev_priv->suspend_count++;
1432
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -07001433 intel_display_set_init_power(dev_priv, false);
1434
Imre Deakf74ed082016-04-18 14:48:21 +03001435 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001436
Imre Deak1f814da2015-12-16 02:52:19 +02001437out:
1438 enable_rpm_wakeref_asserts(dev_priv);
1439
1440 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001441}
1442
David Weinehallc49d13e2016-08-22 13:32:42 +03001443static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001444{
David Weinehallc49d13e2016-08-22 13:32:42 +03001445 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001446 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001447 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001448 int ret;
1449
Imre Deak1f814da2015-12-16 02:52:19 +02001450 disable_rpm_wakeref_asserts(dev_priv);
1451
Imre Deaka7c81252016-04-01 16:02:38 +03001452 fw_csr = !IS_BROXTON(dev_priv) &&
1453 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001454 /*
1455 * In case of firmware assisted context save/restore don't manually
1456 * deinit the power domains. This also means the CSR/DMC firmware will
1457 * stay active, it will power down any HW resources as required and
1458 * also enable deeper system power states that would be blocked if the
1459 * firmware was inactive.
1460 */
1461 if (!fw_csr)
1462 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001463
Imre Deak507e1262016-04-20 20:27:54 +03001464 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001465 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001466 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001467 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001468 hsw_enable_pc8(dev_priv);
1469 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1470 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001471
1472 if (ret) {
1473 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001474 if (!fw_csr)
1475 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001476
Imre Deak1f814da2015-12-16 02:52:19 +02001477 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001478 }
1479
David Weinehall52a05c32016-08-22 13:32:44 +03001480 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001481 /*
Imre Deak54875572015-06-30 17:06:47 +03001482 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001483 * the device even though it's already in D3 and hang the machine. So
1484 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001485 * power down the device properly. The issue was seen on multiple old
1486 * GENs with different BIOS vendors, so having an explicit blacklist
1487 * is inpractical; apply the workaround on everything pre GEN6. The
1488 * platforms where the issue was seen:
1489 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1490 * Fujitsu FSC S7110
1491 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001492 */
Imre Deak54875572015-06-30 17:06:47 +03001493 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001494 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001495
Imre Deakbc872292015-11-18 17:32:30 +02001496 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1497
Imre Deak1f814da2015-12-16 02:52:19 +02001498out:
1499 enable_rpm_wakeref_asserts(dev_priv);
1500
1501 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001502}
1503
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001504int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001505{
1506 int error;
1507
Chris Wilsonded8b072016-07-05 10:40:22 +01001508 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001509 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001510 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001511 return -ENODEV;
1512 }
1513
Imre Deak0b14cbd2014-09-10 18:16:55 +03001514 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1515 state.event != PM_EVENT_FREEZE))
1516 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001517
1518 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1519 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001520
Imre Deak5e365c32014-10-23 19:23:25 +03001521 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001522 if (error)
1523 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001524
Imre Deakab3be732015-03-02 13:04:41 +02001525 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001526}
1527
Imre Deak5e365c32014-10-23 19:23:25 +03001528static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001530 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001531 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001532
Imre Deak1f814da2015-12-16 02:52:19 +02001533 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001534 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001535
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001536 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001537 if (ret)
1538 DRM_ERROR("failed to re-enable GGTT\n");
1539
Imre Deakf74ed082016-04-18 14:48:21 +03001540 intel_csr_ucode_resume(dev_priv);
1541
Chris Wilson5ab57c72016-07-15 14:56:20 +01001542 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001543
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001544 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001545 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001546 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001547
Daniel Vetterd5818932015-02-23 12:03:26 +01001548 intel_init_pch_refclk(dev);
1549 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001550
Peter Antoine364aece2015-05-11 08:50:45 +01001551 /*
1552 * Interrupts have to be enabled before any batches are run. If not the
1553 * GPU will hang. i915_gem_init_hw() will initiate batches to
1554 * update/restore the context.
1555 *
1556 * Modeset enabling in intel_modeset_init_hw() also needs working
1557 * interrupts.
1558 */
1559 intel_runtime_pm_enable_interrupts(dev_priv);
1560
Daniel Vetterd5818932015-02-23 12:03:26 +01001561 mutex_lock(&dev->struct_mutex);
1562 if (i915_gem_init_hw(dev)) {
1563 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001564 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001565 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001566 mutex_unlock(&dev->struct_mutex);
1567
Alex Daia1c41992015-09-30 09:46:37 -07001568 intel_guc_resume(dev);
1569
Daniel Vetterd5818932015-02-23 12:03:26 +01001570 intel_modeset_init_hw(dev);
1571
1572 spin_lock_irq(&dev_priv->irq_lock);
1573 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001574 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001575 spin_unlock_irq(&dev_priv->irq_lock);
1576
Daniel Vetterd5818932015-02-23 12:03:26 +01001577 intel_dp_mst_resume(dev);
1578
Lyudea16b7652016-03-11 10:57:01 -05001579 intel_display_resume(dev);
1580
Daniel Vetterd5818932015-02-23 12:03:26 +01001581 /*
1582 * ... but also need to make sure that hotplug processing
1583 * doesn't cause havoc. Like in the driver load code we don't
1584 * bother with the tiny race here where we might loose hotplug
1585 * notifications.
1586 * */
1587 intel_hpd_init(dev_priv);
1588 /* Config may have changed between suspend and resume */
1589 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001590
Chris Wilson03d92e42016-05-23 15:08:10 +01001591 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001592
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001593 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001594
Zhang Ruib8efb172013-02-05 15:41:53 +08001595 mutex_lock(&dev_priv->modeset_restore_lock);
1596 dev_priv->modeset_restore = MODESET_DONE;
1597 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001598
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001599 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001600
Chris Wilson54b4f682016-07-21 21:16:19 +01001601 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001602 drm_kms_helper_poll_enable(dev);
1603
Imre Deak1f814da2015-12-16 02:52:19 +02001604 enable_rpm_wakeref_asserts(dev_priv);
1605
Chris Wilson074c6ad2014-04-09 09:19:43 +01001606 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001607}
1608
Imre Deak5e365c32014-10-23 19:23:25 +03001609static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001610{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001611 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001612 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001613 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001614
Imre Deak76c4b252014-04-01 19:55:22 +03001615 /*
1616 * We have a resume ordering issue with the snd-hda driver also
1617 * requiring our device to be power up. Due to the lack of a
1618 * parent/child relationship we currently solve this with an early
1619 * resume hook.
1620 *
1621 * FIXME: This should be solved with a special hdmi sink device or
1622 * similar so that power domains can be employed.
1623 */
Imre Deak44410cd2016-04-18 14:45:54 +03001624
1625 /*
1626 * Note that we need to set the power state explicitly, since we
1627 * powered off the device during freeze and the PCI core won't power
1628 * it back up for us during thaw. Powering off the device during
1629 * freeze is not a hard requirement though, and during the
1630 * suspend/resume phases the PCI core makes sure we get here with the
1631 * device powered on. So in case we change our freeze logic and keep
1632 * the device powered we can also remove the following set power state
1633 * call.
1634 */
David Weinehall52a05c32016-08-22 13:32:44 +03001635 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001636 if (ret) {
1637 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1638 goto out;
1639 }
1640
1641 /*
1642 * Note that pci_enable_device() first enables any parent bridge
1643 * device and only then sets the power state for this device. The
1644 * bridge enabling is a nop though, since bridge devices are resumed
1645 * first. The order of enabling power and enabling the device is
1646 * imposed by the PCI core as described above, so here we preserve the
1647 * same order for the freeze/thaw phases.
1648 *
1649 * TODO: eventually we should remove pci_disable_device() /
1650 * pci_enable_enable_device() from suspend/resume. Due to how they
1651 * depend on the device enable refcount we can't anyway depend on them
1652 * disabling/enabling the device.
1653 */
David Weinehall52a05c32016-08-22 13:32:44 +03001654 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001655 ret = -EIO;
1656 goto out;
1657 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001658
David Weinehall52a05c32016-08-22 13:32:44 +03001659 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001660
Imre Deak1f814da2015-12-16 02:52:19 +02001661 disable_rpm_wakeref_asserts(dev_priv);
1662
Wayne Boyer666a4532015-12-09 12:29:35 -08001663 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001664 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001665 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001666 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1667 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001668
Chris Wilsondc979972016-05-10 14:10:04 +01001669 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001670
Chris Wilsondc979972016-05-10 14:10:04 +01001671 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001672 if (!dev_priv->suspended_to_idle)
1673 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001674 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001675 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001676 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001677 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001678
Chris Wilsondc979972016-05-10 14:10:04 +01001679 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001680
Imre Deaka7c81252016-04-01 16:02:38 +03001681 if (IS_BROXTON(dev_priv) ||
1682 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001683 intel_power_domains_init_hw(dev_priv, true);
1684
Imre Deak6e35e8a2016-04-18 10:04:19 +03001685 enable_rpm_wakeref_asserts(dev_priv);
1686
Imre Deakbc872292015-11-18 17:32:30 +02001687out:
1688 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001689
1690 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001691}
1692
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001693int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001694{
Imre Deak50a00722014-10-23 19:23:17 +03001695 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001696
Imre Deak097dd832014-10-23 19:23:19 +03001697 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1698 return 0;
1699
Imre Deak5e365c32014-10-23 19:23:25 +03001700 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001701 if (ret)
1702 return ret;
1703
Imre Deak5a175142014-10-23 19:23:18 +03001704 return i915_drm_resume(dev);
1705}
1706
Chris Wilson9e60ab02016-10-04 21:11:28 +01001707static void disable_engines_irq(struct drm_i915_private *dev_priv)
1708{
1709 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301710 enum intel_engine_id id;
Chris Wilson9e60ab02016-10-04 21:11:28 +01001711
1712 /* Ensure irq handler finishes, and not run again. */
1713 disable_irq(dev_priv->drm.irq);
Akash Goel3b3f1652016-10-13 22:44:48 +05301714 for_each_engine(engine, dev_priv, id)
Chris Wilson9e60ab02016-10-04 21:11:28 +01001715 tasklet_kill(&engine->irq_tasklet);
1716}
1717
1718static void enable_engines_irq(struct drm_i915_private *dev_priv)
1719{
1720 enable_irq(dev_priv->drm.irq);
1721}
1722
Ben Gamari11ed50e2009-09-14 17:48:45 -04001723/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001724 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001725 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001726 *
Chris Wilson780f2622016-09-09 14:11:52 +01001727 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1728 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001729 *
Chris Wilson221fe792016-09-09 14:11:51 +01001730 * Caller must hold the struct_mutex.
1731 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001732 * Procedure is fairly simple:
1733 * - reset the chip using the reset reg
1734 * - re-init context state
1735 * - re-init hardware status page
1736 * - re-init ring buffer
1737 * - re-init interrupt state
1738 * - re-init display
1739 */
Chris Wilson780f2622016-09-09 14:11:52 +01001740void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001741{
Chris Wilson91c8a322016-07-05 10:40:23 +01001742 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001743 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001744 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001745
Chris Wilson221fe792016-09-09 14:11:51 +01001746 lockdep_assert_held(&dev->struct_mutex);
1747
1748 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001749 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001750
Chris Wilsond98c52c2016-04-13 17:35:05 +01001751 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001752 __clear_bit(I915_WEDGED, &error->flags);
1753 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001754
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001755 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson9e60ab02016-10-04 21:11:28 +01001756
1757 disable_engines_irq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001758 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Chris Wilson9e60ab02016-10-04 21:11:28 +01001759 enable_engines_irq(dev_priv);
1760
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001761 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001762 if (ret != -ENODEV)
1763 DRM_ERROR("Failed to reset chip: %i\n", ret);
1764 else
1765 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001766 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001767 }
1768
Chris Wilson821ed7d2016-09-09 14:11:53 +01001769 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001770 intel_overlay_reset(dev_priv);
1771
Ben Gamari11ed50e2009-09-14 17:48:45 -04001772 /* Ok, now get things going again... */
1773
1774 /*
1775 * Everything depends on having the GTT running, so we need to start
1776 * there. Fortunately we don't need to do this unless we reset the
1777 * chip at a PCI level.
1778 *
1779 * Next we need to restore the context, but we don't use those
1780 * yet either...
1781 *
1782 * Ring buffer needs to be re-initialized in the KMS case, or if X
1783 * was running at the time of the reset (i.e. we weren't VT
1784 * switched away).
1785 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001786 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001787 if (ret) {
1788 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001789 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001790 }
1791
Chris Wilson780f2622016-09-09 14:11:52 +01001792wakeup:
1793 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1794 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001795
1796error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001797 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001798 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001799}
1800
David Weinehallc49d13e2016-08-22 13:32:42 +03001801static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001802{
David Weinehallc49d13e2016-08-22 13:32:42 +03001803 struct pci_dev *pdev = to_pci_dev(kdev);
1804 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001805
David Weinehallc49d13e2016-08-22 13:32:42 +03001806 if (!dev) {
1807 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001808 return -ENODEV;
1809 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001810
David Weinehallc49d13e2016-08-22 13:32:42 +03001811 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001812 return 0;
1813
David Weinehallc49d13e2016-08-22 13:32:42 +03001814 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001815}
1816
David Weinehallc49d13e2016-08-22 13:32:42 +03001817static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001818{
David Weinehallc49d13e2016-08-22 13:32:42 +03001819 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001820
1821 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001822 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001823 * requiring our device to be power up. Due to the lack of a
1824 * parent/child relationship we currently solve this with an late
1825 * suspend hook.
1826 *
1827 * FIXME: This should be solved with a special hdmi sink device or
1828 * similar so that power domains can be employed.
1829 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001830 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001831 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001832
David Weinehallc49d13e2016-08-22 13:32:42 +03001833 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001834}
1835
David Weinehallc49d13e2016-08-22 13:32:42 +03001836static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001837{
David Weinehallc49d13e2016-08-22 13:32:42 +03001838 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001839
David Weinehallc49d13e2016-08-22 13:32:42 +03001840 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001841 return 0;
1842
David Weinehallc49d13e2016-08-22 13:32:42 +03001843 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001844}
1845
David Weinehallc49d13e2016-08-22 13:32:42 +03001846static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001847{
David Weinehallc49d13e2016-08-22 13:32:42 +03001848 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001849
David Weinehallc49d13e2016-08-22 13:32:42 +03001850 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001851 return 0;
1852
David Weinehallc49d13e2016-08-22 13:32:42 +03001853 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001854}
1855
David Weinehallc49d13e2016-08-22 13:32:42 +03001856static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001857{
David Weinehallc49d13e2016-08-22 13:32:42 +03001858 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001859
David Weinehallc49d13e2016-08-22 13:32:42 +03001860 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001861 return 0;
1862
David Weinehallc49d13e2016-08-22 13:32:42 +03001863 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001864}
1865
Chris Wilson1f19ac22016-05-14 07:26:32 +01001866/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001867static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001868{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001869 int ret;
1870
1871 ret = i915_pm_suspend(kdev);
1872 if (ret)
1873 return ret;
1874
1875 ret = i915_gem_freeze(kdev_to_i915(kdev));
1876 if (ret)
1877 return ret;
1878
1879 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001880}
1881
David Weinehallc49d13e2016-08-22 13:32:42 +03001882static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001883{
Chris Wilson461fb992016-05-14 07:26:33 +01001884 int ret;
1885
David Weinehallc49d13e2016-08-22 13:32:42 +03001886 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001887 if (ret)
1888 return ret;
1889
David Weinehallc49d13e2016-08-22 13:32:42 +03001890 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001891 if (ret)
1892 return ret;
1893
1894 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001895}
1896
1897/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001898static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001899{
David Weinehallc49d13e2016-08-22 13:32:42 +03001900 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001901}
1902
David Weinehallc49d13e2016-08-22 13:32:42 +03001903static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001904{
David Weinehallc49d13e2016-08-22 13:32:42 +03001905 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001906}
1907
1908/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001909static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001910{
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001912}
1913
David Weinehallc49d13e2016-08-22 13:32:42 +03001914static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001915{
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001917}
1918
Imre Deakddeea5b2014-05-05 15:19:56 +03001919/*
1920 * Save all Gunit registers that may be lost after a D3 and a subsequent
1921 * S0i[R123] transition. The list of registers needing a save/restore is
1922 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1923 * registers in the following way:
1924 * - Driver: saved/restored by the driver
1925 * - Punit : saved/restored by the Punit firmware
1926 * - No, w/o marking: no need to save/restore, since the register is R/O or
1927 * used internally by the HW in a way that doesn't depend
1928 * keeping the content across a suspend/resume.
1929 * - Debug : used for debugging
1930 *
1931 * We save/restore all registers marked with 'Driver', with the following
1932 * exceptions:
1933 * - Registers out of use, including also registers marked with 'Debug'.
1934 * These have no effect on the driver's operation, so we don't save/restore
1935 * them to reduce the overhead.
1936 * - Registers that are fully setup by an initialization function called from
1937 * the resume path. For example many clock gating and RPS/RC6 registers.
1938 * - Registers that provide the right functionality with their reset defaults.
1939 *
1940 * TODO: Except for registers that based on the above 3 criteria can be safely
1941 * ignored, we save/restore all others, practically treating the HW context as
1942 * a black-box for the driver. Further investigation is needed to reduce the
1943 * saved/restored registers even further, by following the same 3 criteria.
1944 */
1945static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1946{
1947 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1948 int i;
1949
1950 /* GAM 0x4000-0x4770 */
1951 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1952 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1953 s->arb_mode = I915_READ(ARB_MODE);
1954 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1955 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1956
1957 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001958 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001959
1960 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001961 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001962
1963 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1964 s->ecochk = I915_READ(GAM_ECOCHK);
1965 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1966 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1967
1968 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1969
1970 /* MBC 0x9024-0x91D0, 0x8500 */
1971 s->g3dctl = I915_READ(VLV_G3DCTL);
1972 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1973 s->mbctl = I915_READ(GEN6_MBCTL);
1974
1975 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1976 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1977 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1978 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1979 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1980 s->rstctl = I915_READ(GEN6_RSTCTL);
1981 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1982
1983 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1984 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1985 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1986 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1987 s->ecobus = I915_READ(ECOBUS);
1988 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1989 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1990 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1991 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1992 s->rcedata = I915_READ(VLV_RCEDATA);
1993 s->spare2gh = I915_READ(VLV_SPAREG2H);
1994
1995 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1996 s->gt_imr = I915_READ(GTIMR);
1997 s->gt_ier = I915_READ(GTIER);
1998 s->pm_imr = I915_READ(GEN6_PMIMR);
1999 s->pm_ier = I915_READ(GEN6_PMIER);
2000
2001 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002002 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002003
2004 /* GT SA CZ domain, 0x100000-0x138124 */
2005 s->tilectl = I915_READ(TILECTL);
2006 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2007 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2008 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2009 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2010
2011 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2012 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2013 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002014 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002015 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2016
2017 /*
2018 * Not saving any of:
2019 * DFT, 0x9800-0x9EC0
2020 * SARB, 0xB000-0xB1FC
2021 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2022 * PCI CFG
2023 */
2024}
2025
2026static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2027{
2028 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2029 u32 val;
2030 int i;
2031
2032 /* GAM 0x4000-0x4770 */
2033 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2034 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2035 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2036 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2037 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2038
2039 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002040 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002041
2042 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002043 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002044
2045 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2046 I915_WRITE(GAM_ECOCHK, s->ecochk);
2047 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2048 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2049
2050 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2051
2052 /* MBC 0x9024-0x91D0, 0x8500 */
2053 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2054 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2055 I915_WRITE(GEN6_MBCTL, s->mbctl);
2056
2057 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2058 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2059 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2060 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2061 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2062 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2063 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2064
2065 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2066 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2067 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2068 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2069 I915_WRITE(ECOBUS, s->ecobus);
2070 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2071 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2072 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2073 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2074 I915_WRITE(VLV_RCEDATA, s->rcedata);
2075 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2076
2077 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2078 I915_WRITE(GTIMR, s->gt_imr);
2079 I915_WRITE(GTIER, s->gt_ier);
2080 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2081 I915_WRITE(GEN6_PMIER, s->pm_ier);
2082
2083 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002084 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002085
2086 /* GT SA CZ domain, 0x100000-0x138124 */
2087 I915_WRITE(TILECTL, s->tilectl);
2088 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2089 /*
2090 * Preserve the GT allow wake and GFX force clock bit, they are not
2091 * be restored, as they are used to control the s0ix suspend/resume
2092 * sequence by the caller.
2093 */
2094 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2095 val &= VLV_GTLC_ALLOWWAKEREQ;
2096 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2097 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2098
2099 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2100 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2101 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2102 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2103
2104 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2105
2106 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2107 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2108 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002109 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002110 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2111}
2112
Imre Deak650ad972014-04-18 16:35:02 +03002113int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2114{
2115 u32 val;
2116 int err;
2117
Imre Deak650ad972014-04-18 16:35:02 +03002118 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2119 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2120 if (force_on)
2121 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2122 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2123
2124 if (!force_on)
2125 return 0;
2126
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002127 err = intel_wait_for_register(dev_priv,
2128 VLV_GTLC_SURVIVABILITY_REG,
2129 VLV_GFX_CLK_STATUS_BIT,
2130 VLV_GFX_CLK_STATUS_BIT,
2131 20);
Imre Deak650ad972014-04-18 16:35:02 +03002132 if (err)
2133 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2134 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2135
2136 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002137}
2138
Imre Deakddeea5b2014-05-05 15:19:56 +03002139static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2140{
2141 u32 val;
2142 int err = 0;
2143
2144 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2145 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2146 if (allow)
2147 val |= VLV_GTLC_ALLOWWAKEREQ;
2148 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2149 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2150
Chris Wilsonb2736692016-06-30 15:32:47 +01002151 err = intel_wait_for_register(dev_priv,
2152 VLV_GTLC_PW_STATUS,
2153 VLV_GTLC_ALLOWWAKEACK,
2154 allow,
2155 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002156 if (err)
2157 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002158
Imre Deakddeea5b2014-05-05 15:19:56 +03002159 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002160}
2161
2162static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2163 bool wait_for_on)
2164{
2165 u32 mask;
2166 u32 val;
2167 int err;
2168
2169 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2170 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002171 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002172 return 0;
2173
2174 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002175 onoff(wait_for_on),
2176 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002177
2178 /*
2179 * RC6 transitioning can be delayed up to 2 msec (see
2180 * valleyview_enable_rps), use 3 msec for safety.
2181 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002182 err = intel_wait_for_register(dev_priv,
2183 VLV_GTLC_PW_STATUS, mask, val,
2184 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002185 if (err)
2186 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002187 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002188
2189 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002190}
2191
2192static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2193{
2194 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2195 return;
2196
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002197 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002198 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2199}
2200
Sagar Kambleebc32822014-08-13 23:07:05 +05302201static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002202{
2203 u32 mask;
2204 int err;
2205
2206 /*
2207 * Bspec defines the following GT well on flags as debug only, so
2208 * don't treat them as hard failures.
2209 */
2210 (void)vlv_wait_for_gt_wells(dev_priv, false);
2211
2212 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2213 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2214
2215 vlv_check_no_gt_access(dev_priv);
2216
2217 err = vlv_force_gfx_clock(dev_priv, true);
2218 if (err)
2219 goto err1;
2220
2221 err = vlv_allow_gt_wake(dev_priv, false);
2222 if (err)
2223 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302224
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002225 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302226 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002227
2228 err = vlv_force_gfx_clock(dev_priv, false);
2229 if (err)
2230 goto err2;
2231
2232 return 0;
2233
2234err2:
2235 /* For safety always re-enable waking and disable gfx clock forcing */
2236 vlv_allow_gt_wake(dev_priv, true);
2237err1:
2238 vlv_force_gfx_clock(dev_priv, false);
2239
2240 return err;
2241}
2242
Sagar Kamble016970b2014-08-13 23:07:06 +05302243static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2244 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002245{
Chris Wilson91c8a322016-07-05 10:40:23 +01002246 struct drm_device *dev = &dev_priv->drm;
Imre Deakddeea5b2014-05-05 15:19:56 +03002247 int err;
2248 int ret;
2249
2250 /*
2251 * If any of the steps fail just try to continue, that's the best we
2252 * can do at this point. Return the first error code (which will also
2253 * leave RPM permanently disabled).
2254 */
2255 ret = vlv_force_gfx_clock(dev_priv, true);
2256
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002257 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302258 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002259
2260 err = vlv_allow_gt_wake(dev_priv, true);
2261 if (!ret)
2262 ret = err;
2263
2264 err = vlv_force_gfx_clock(dev_priv, false);
2265 if (!ret)
2266 ret = err;
2267
2268 vlv_check_no_gt_access(dev_priv);
2269
Sagar Kamble016970b2014-08-13 23:07:06 +05302270 if (rpm_resume) {
2271 intel_init_clock_gating(dev);
2272 i915_gem_restore_fences(dev);
2273 }
Imre Deakddeea5b2014-05-05 15:19:56 +03002274
2275 return ret;
2276}
2277
David Weinehallc49d13e2016-08-22 13:32:42 +03002278static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002279{
David Weinehallc49d13e2016-08-22 13:32:42 +03002280 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002281 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002282 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002283 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002284
Chris Wilsondc979972016-05-10 14:10:04 +01002285 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002286 return -ENODEV;
2287
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002288 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002289 return -ENODEV;
2290
Paulo Zanoni8a187452013-12-06 20:32:13 -02002291 DRM_DEBUG_KMS("Suspending device\n");
2292
Imre Deak9486db62014-04-22 20:21:07 +03002293 /*
Imre Deakd6102972014-05-07 19:57:49 +03002294 * We could deadlock here in case another thread holding struct_mutex
2295 * calls RPM suspend concurrently, since the RPM suspend will wait
2296 * first for this RPM suspend to finish. In this case the concurrent
2297 * RPM resume will be followed by its RPM suspend counterpart. Still
2298 * for consistency return -EAGAIN, which will reschedule this suspend.
2299 */
2300 if (!mutex_trylock(&dev->struct_mutex)) {
2301 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
2302 /*
2303 * Bump the expiration timestamp, otherwise the suspend won't
2304 * be rescheduled.
2305 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002306 pm_runtime_mark_last_busy(kdev);
Imre Deakd6102972014-05-07 19:57:49 +03002307
2308 return -EAGAIN;
2309 }
Imre Deak1f814da2015-12-16 02:52:19 +02002310
2311 disable_rpm_wakeref_asserts(dev_priv);
2312
Imre Deakd6102972014-05-07 19:57:49 +03002313 /*
2314 * We are safe here against re-faults, since the fault handler takes
2315 * an RPM reference.
2316 */
2317 i915_gem_release_all_mmaps(dev_priv);
2318 mutex_unlock(&dev->struct_mutex);
2319
Alex Daia1c41992015-09-30 09:46:37 -07002320 intel_guc_suspend(dev);
2321
Imre Deak2eb52522014-11-19 15:30:05 +02002322 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002323
Imre Deak507e1262016-04-20 20:27:54 +03002324 ret = 0;
2325 if (IS_BROXTON(dev_priv)) {
2326 bxt_display_core_uninit(dev_priv);
2327 bxt_enable_dc9(dev_priv);
2328 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2329 hsw_enable_pc8(dev_priv);
2330 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2331 ret = vlv_suspend_complete(dev_priv);
2332 }
2333
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002334 if (ret) {
2335 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002336 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002337
Imre Deak1f814da2015-12-16 02:52:19 +02002338 enable_rpm_wakeref_asserts(dev_priv);
2339
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002340 return ret;
2341 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002342
Chris Wilsondc979972016-05-10 14:10:04 +01002343 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002344
2345 enable_rpm_wakeref_asserts(dev_priv);
2346 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002347
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002348 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002349 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2350
Paulo Zanoni8a187452013-12-06 20:32:13 -02002351 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002352
2353 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002354 * FIXME: We really should find a document that references the arguments
2355 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002356 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002357 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002358 /*
2359 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2360 * being detected, and the call we do at intel_runtime_resume()
2361 * won't be able to restore them. Since PCI_D3hot matches the
2362 * actual specification and appears to be working, use it.
2363 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002364 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002365 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002366 /*
2367 * current versions of firmware which depend on this opregion
2368 * notification have repurposed the D1 definition to mean
2369 * "runtime suspended" vs. what you would normally expect (D3)
2370 * to distinguish it from notifications that might be sent via
2371 * the suspend path.
2372 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002373 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002374 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002375
Mika Kuoppala59bad942015-01-16 11:34:40 +02002376 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002377
Lyude19625e82016-06-21 17:03:44 -04002378 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2379 intel_hpd_poll_init(dev_priv);
2380
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002381 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002382 return 0;
2383}
2384
David Weinehallc49d13e2016-08-22 13:32:42 +03002385static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002386{
David Weinehallc49d13e2016-08-22 13:32:42 +03002387 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002388 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002389 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002390 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002391
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002392 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002393 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002394
2395 DRM_DEBUG_KMS("Resuming device\n");
2396
Imre Deak1f814da2015-12-16 02:52:19 +02002397 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2398 disable_rpm_wakeref_asserts(dev_priv);
2399
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002400 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002401 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002402 if (intel_uncore_unclaimed_mmio(dev_priv))
2403 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002404
Alex Daia1c41992015-09-30 09:46:37 -07002405 intel_guc_resume(dev);
2406
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002407 if (IS_GEN6(dev_priv))
2408 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302409
Imre Deak507e1262016-04-20 20:27:54 +03002410 if (IS_BROXTON(dev)) {
2411 bxt_disable_dc9(dev_priv);
2412 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002413 if (dev_priv->csr.dmc_payload &&
2414 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2415 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002416 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002417 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002418 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002419 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002420 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002421
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002422 /*
2423 * No point of rolling back things in case of an error, as the best
2424 * we can do is to hope that things will still work (and disable RPM).
2425 */
Imre Deak92b806d2014-04-14 20:24:39 +03002426 i915_gem_init_swizzling(dev);
Imre Deak92b806d2014-04-14 20:24:39 +03002427
Daniel Vetterb9632912014-09-30 10:56:44 +02002428 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002429
2430 /*
2431 * On VLV/CHV display interrupts are part of the display
2432 * power well, so hpd is reinitialized from there. For
2433 * everyone else do it here.
2434 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002435 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002436 intel_hpd_init(dev_priv);
2437
Imre Deak1f814da2015-12-16 02:52:19 +02002438 enable_rpm_wakeref_asserts(dev_priv);
2439
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002440 if (ret)
2441 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2442 else
2443 DRM_DEBUG_KMS("Device resumed\n");
2444
2445 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002446}
2447
Chris Wilson42f55512016-06-24 14:00:26 +01002448const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002449 /*
2450 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2451 * PMSG_RESUME]
2452 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002453 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002454 .suspend_late = i915_pm_suspend_late,
2455 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002456 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002457
2458 /*
2459 * S4 event handlers
2460 * @freeze, @freeze_late : called (1) before creating the
2461 * hibernation image [PMSG_FREEZE] and
2462 * (2) after rebooting, before restoring
2463 * the image [PMSG_QUIESCE]
2464 * @thaw, @thaw_early : called (1) after creating the hibernation
2465 * image, before writing it [PMSG_THAW]
2466 * and (2) after failing to create or
2467 * restore the image [PMSG_RECOVER]
2468 * @poweroff, @poweroff_late: called after writing the hibernation
2469 * image, before rebooting [PMSG_HIBERNATE]
2470 * @restore, @restore_early : called after rebooting and restoring the
2471 * hibernation image [PMSG_RESTORE]
2472 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002473 .freeze = i915_pm_freeze,
2474 .freeze_late = i915_pm_freeze_late,
2475 .thaw_early = i915_pm_thaw_early,
2476 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002477 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002478 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002479 .restore_early = i915_pm_restore_early,
2480 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002481
2482 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002483 .runtime_suspend = intel_runtime_suspend,
2484 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002485};
2486
Laurent Pinchart78b68552012-05-17 13:27:22 +02002487static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002488 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002489 .open = drm_gem_vm_open,
2490 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002491};
2492
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002493static const struct file_operations i915_driver_fops = {
2494 .owner = THIS_MODULE,
2495 .open = drm_open,
2496 .release = drm_release,
2497 .unlocked_ioctl = drm_ioctl,
2498 .mmap = drm_gem_mmap,
2499 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002500 .read = drm_read,
2501#ifdef CONFIG_COMPAT
2502 .compat_ioctl = i915_compat_ioctl,
2503#endif
2504 .llseek = noop_llseek,
2505};
2506
Chris Wilson0673ad42016-06-24 14:00:22 +01002507static int
2508i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file)
2510{
2511 return -ENODEV;
2512}
2513
2514static const struct drm_ioctl_desc i915_ioctls[] = {
2515 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2516 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2517 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2518 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2522 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2523 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2524 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2525 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2526 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2527 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2528 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2529 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2530 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2531 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2532 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2533 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2567};
2568
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002570 /* Don't use MTRRs here; the Xserver or userspace app should
2571 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002572 */
Eric Anholt673a3942008-07-30 12:06:12 -07002573 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002574 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002575 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002576 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002577 .lastclose = i915_driver_lastclose,
2578 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002579 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002580 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002581
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002582 .gem_close_object = i915_gem_close_object,
Eric Anholt673a3942008-07-30 12:06:12 -07002583 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002584 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002585
2586 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2587 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2588 .gem_prime_export = i915_gem_prime_export,
2589 .gem_prime_import = i915_gem_prime_import,
2590
Dave Airlieff72145b2011-02-07 12:16:14 +10002591 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002592 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002593 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002595 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002596 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002597 .name = DRIVER_NAME,
2598 .desc = DRIVER_DESC,
2599 .date = DRIVER_DATE,
2600 .major = DRIVER_MAJOR,
2601 .minor = DRIVER_MINOR,
2602 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603};