blob: 728ca3ea74d2c85df8734ddaa9285e126bc2c82c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100128 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100131 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100134 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000153 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200216 WARN_ON(!IS_SKYLAKE(dev_priv) &&
217 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100218 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700219 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100220 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200221 pch->subsystem_vendor ==
222 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
223 pch->subsystem_device ==
224 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100225 dev_priv->pch_type =
226 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200227 } else
228 continue;
229
Rui Guo6a9c4b32013-06-19 21:10:23 +0800230 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800233 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200234 DRM_DEBUG_KMS("No PCH found.\n");
235
236 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800237}
238
Chris Wilson0673ad42016-06-24 14:00:22 +0100239static int i915_getparam(struct drm_device *dev, void *data,
240 struct drm_file *file_priv)
241{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100242 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300243 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100244 drm_i915_getparam_t *param = data;
245 int value;
246
247 switch (param->param) {
248 case I915_PARAM_IRQ_ACTIVE:
249 case I915_PARAM_ALLOW_BATCHBUFFER:
250 case I915_PARAM_LAST_DISPATCH:
251 /* Reject all old ums/dri params. */
252 return -ENODEV;
253 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300254 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100255 break;
256 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300257 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 case I915_PARAM_NUM_FENCES_AVAIL:
260 value = dev_priv->num_fence_regs;
261 break;
262 case I915_PARAM_HAS_OVERLAY:
263 value = dev_priv->overlay ? 1 : 0;
264 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100265 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530266 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 break;
268 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530269 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 break;
271 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530272 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100273 break;
274 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530275 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300278 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 break;
280 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300281 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100282 break;
283 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300284 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
286 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300287 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 break;
289 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100290 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 case I915_PARAM_HAS_SECURE_BATCHES:
293 value = capable(CAP_SYS_ADMIN);
294 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 case I915_PARAM_CMD_PARSER_VERSION:
296 value = i915_cmd_parser_get_version(dev_priv);
297 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100298 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300299 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 if (!value)
301 return -ENODEV;
302 break;
303 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300304 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100305 if (!value)
306 return -ENODEV;
307 break;
308 case I915_PARAM_HAS_GPU_RESET:
309 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
310 break;
311 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300312 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100314 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100316 break;
317 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300318 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100319 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100320 case I915_PARAM_MMAP_GTT_VERSION:
321 /* Though we've started our numbering from 1, and so class all
322 * earlier versions as 0, in effect their value is undefined as
323 * the ioctl will report EINVAL for the unknown param!
324 */
325 value = i915_gem_mmap_gtt_version();
326 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000327 case I915_PARAM_HAS_SCHEDULER:
328 value = dev_priv->engine[RCS] &&
329 dev_priv->engine[RCS]->schedule;
330 break;
David Weinehall16162472016-09-02 13:46:17 +0300331 case I915_PARAM_MMAP_VERSION:
332 /* Remember to bump this if the version changes! */
333 case I915_PARAM_HAS_GEM:
334 case I915_PARAM_HAS_PAGEFLIPPING:
335 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
336 case I915_PARAM_HAS_RELAXED_FENCING:
337 case I915_PARAM_HAS_COHERENT_RINGS:
338 case I915_PARAM_HAS_RELAXED_DELTA:
339 case I915_PARAM_HAS_GEN7_SOL_RESET:
340 case I915_PARAM_HAS_WAIT_TIMEOUT:
341 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
342 case I915_PARAM_HAS_PINNED_BATCHES:
343 case I915_PARAM_HAS_EXEC_NO_RELOC:
344 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
345 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
346 case I915_PARAM_HAS_EXEC_SOFTPIN:
347 /* For the time being all of these are always true;
348 * if some supported hardware does not have one of these
349 * features this value needs to be provided from
350 * INTEL_INFO(), a feature macro, or similar.
351 */
352 value = 1;
353 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 default:
355 DRM_DEBUG("Unknown parameter %d\n", param->param);
356 return -EINVAL;
357 }
358
Chris Wilsondda33002016-06-24 14:00:23 +0100359 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361
362 return 0;
363}
364
365static int i915_get_bridge_dev(struct drm_device *dev)
366{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100367 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100368
369 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
370 if (!dev_priv->bridge_dev) {
371 DRM_ERROR("bridge device not found\n");
372 return -1;
373 }
374 return 0;
375}
376
377/* Allocate space for the MCH regs if needed, return nonzero on error */
378static int
379intel_alloc_mchbar_resource(struct drm_device *dev)
380{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100381 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000382 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100383 u32 temp_lo, temp_hi = 0;
384 u64 mchbar_addr;
385 int ret;
386
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000387 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100388 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
389 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
390 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
391
392 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
393#ifdef CONFIG_PNP
394 if (mchbar_addr &&
395 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
396 return 0;
397#endif
398
399 /* Get some space for it */
400 dev_priv->mch_res.name = "i915 MCHBAR";
401 dev_priv->mch_res.flags = IORESOURCE_MEM;
402 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
403 &dev_priv->mch_res,
404 MCHBAR_SIZE, MCHBAR_SIZE,
405 PCIBIOS_MIN_MEM,
406 0, pcibios_align_resource,
407 dev_priv->bridge_dev);
408 if (ret) {
409 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
410 dev_priv->mch_res.start = 0;
411 return ret;
412 }
413
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000414 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100415 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
416 upper_32_bits(dev_priv->mch_res.start));
417
418 pci_write_config_dword(dev_priv->bridge_dev, reg,
419 lower_32_bits(dev_priv->mch_res.start));
420 return 0;
421}
422
423/* Setup MCHBAR if possible, return true if we should disable it again */
424static void
425intel_setup_mchbar(struct drm_device *dev)
426{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100427 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000428 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100429 u32 temp;
430 bool enabled;
431
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100432 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100433 return;
434
435 dev_priv->mchbar_need_disable = false;
436
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100437 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100438 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
439 enabled = !!(temp & DEVEN_MCHBAR_EN);
440 } else {
441 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
442 enabled = temp & 1;
443 }
444
445 /* If it's already enabled, don't have to do anything */
446 if (enabled)
447 return;
448
449 if (intel_alloc_mchbar_resource(dev))
450 return;
451
452 dev_priv->mchbar_need_disable = true;
453
454 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100455 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100456 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
457 temp | DEVEN_MCHBAR_EN);
458 } else {
459 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
460 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
461 }
462}
463
464static void
465intel_teardown_mchbar(struct drm_device *dev)
466{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100467 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000468 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100469
470 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100471 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100472 u32 deven_val;
473
474 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
475 &deven_val);
476 deven_val &= ~DEVEN_MCHBAR_EN;
477 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
478 deven_val);
479 } else {
480 u32 mchbar_val;
481
482 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
483 &mchbar_val);
484 mchbar_val &= ~1;
485 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
486 mchbar_val);
487 }
488 }
489
490 if (dev_priv->mch_res.start)
491 release_resource(&dev_priv->mch_res);
492}
493
494/* true = enable decode, false = disable decoder */
495static unsigned int i915_vga_set_decode(void *cookie, bool state)
496{
497 struct drm_device *dev = cookie;
498
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000499 intel_modeset_vga_set_state(to_i915(dev), state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100500 if (state)
501 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
502 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
503 else
504 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
505}
506
507static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
508{
509 struct drm_device *dev = pci_get_drvdata(pdev);
510 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
511
512 if (state == VGA_SWITCHEROO_ON) {
513 pr_info("switched on\n");
514 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
515 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300516 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100517 i915_resume_switcheroo(dev);
518 dev->switch_power_state = DRM_SWITCH_POWER_ON;
519 } else {
520 pr_info("switched off\n");
521 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
522 i915_suspend_switcheroo(dev, pmm);
523 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
524 }
525}
526
527static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
528{
529 struct drm_device *dev = pci_get_drvdata(pdev);
530
531 /*
532 * FIXME: open_count is protected by drm_global_mutex but that would lead to
533 * locking inversion with the driver load path. And the access here is
534 * completely racy anyway. So don't bother with locking for now.
535 */
536 return dev->open_count == 0;
537}
538
539static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
540 .set_gpu_state = i915_switcheroo_set_state,
541 .reprobe = NULL,
542 .can_switch = i915_switcheroo_can_switch,
543};
544
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100545static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100546{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100547 mutex_lock(&dev_priv->drm.struct_mutex);
548 i915_gem_cleanup_engines(&dev_priv->drm);
549 i915_gem_context_fini(&dev_priv->drm);
550 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100551
Chris Wilson7d5d59e2016-11-01 08:48:41 +0000552 rcu_barrier();
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100553 flush_work(&dev_priv->mm.free_work);
554
555 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100556}
557
558static int i915_load_modeset_init(struct drm_device *dev)
559{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100560 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300561 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100562 int ret;
563
564 if (i915_inject_load_failure())
565 return -ENODEV;
566
567 ret = intel_bios_init(dev_priv);
568 if (ret)
569 DRM_INFO("failed to find VBIOS tables\n");
570
571 /* If we have > 1 VGA cards, then we need to arbitrate access
572 * to the common VGA resources.
573 *
574 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
575 * then we do not take part in VGA arbitration and the
576 * vga_client_register() fails with -ENODEV.
577 */
David Weinehall52a05c32016-08-22 13:32:44 +0300578 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100579 if (ret && ret != -ENODEV)
580 goto out;
581
582 intel_register_dsm_handler();
583
David Weinehall52a05c32016-08-22 13:32:44 +0300584 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 if (ret)
586 goto cleanup_vga_client;
587
588 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
589 intel_update_rawclk(dev_priv);
590
591 intel_power_domains_init_hw(dev_priv, false);
592
593 intel_csr_ucode_init(dev_priv);
594
595 ret = intel_irq_install(dev_priv);
596 if (ret)
597 goto cleanup_csr;
598
599 intel_setup_gmbus(dev);
600
601 /* Important: The output setup functions called by modeset_init need
602 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300603 ret = intel_modeset_init(dev);
604 if (ret)
605 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100606
607 intel_guc_init(dev);
608
609 ret = i915_gem_init(dev);
610 if (ret)
611 goto cleanup_irq;
612
613 intel_modeset_gem_init(dev);
614
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000615 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100616 return 0;
617
618 ret = intel_fbdev_init(dev);
619 if (ret)
620 goto cleanup_gem;
621
622 /* Only enable hotplug handling once the fbdev is fully set up. */
623 intel_hpd_init(dev_priv);
624
625 drm_kms_helper_poll_init(dev);
626
627 return 0;
628
629cleanup_gem:
Imre Deak1c777c52016-10-12 17:46:37 +0300630 if (i915_gem_suspend(dev))
631 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100632 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100633cleanup_irq:
634 intel_guc_fini(dev);
635 drm_irq_uninstall(dev);
636 intel_teardown_gmbus(dev);
637cleanup_csr:
638 intel_csr_ucode_fini(dev_priv);
639 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300640 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300642 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100643out:
644 return ret;
645}
646
647#if IS_ENABLED(CONFIG_FB)
648static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
649{
650 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100651 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100652 struct i915_ggtt *ggtt = &dev_priv->ggtt;
653 bool primary;
654 int ret;
655
656 ap = alloc_apertures(1);
657 if (!ap)
658 return -ENOMEM;
659
660 ap->ranges[0].base = ggtt->mappable_base;
661 ap->ranges[0].size = ggtt->mappable_end;
662
663 primary =
664 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
665
Daniel Vetter44adece2016-08-10 18:52:34 +0200666 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100667
668 kfree(ap);
669
670 return ret;
671}
672#else
673static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
674{
675 return 0;
676}
677#endif
678
679#if !defined(CONFIG_VGA_CONSOLE)
680static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
681{
682 return 0;
683}
684#elif !defined(CONFIG_DUMMY_CONSOLE)
685static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
686{
687 return -ENODEV;
688}
689#else
690static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
691{
692 int ret = 0;
693
694 DRM_INFO("Replacing VGA console driver\n");
695
696 console_lock();
697 if (con_is_bound(&vga_con))
698 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
699 if (ret == 0) {
700 ret = do_unregister_con_driver(&vga_con);
701
702 /* Ignore "already unregistered". */
703 if (ret == -ENODEV)
704 ret = 0;
705 }
706 console_unlock();
707
708 return ret;
709}
710#endif
711
Chris Wilson0673ad42016-06-24 14:00:22 +0100712static void intel_init_dpio(struct drm_i915_private *dev_priv)
713{
714 /*
715 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
716 * CHV x1 PHY (DP/HDMI D)
717 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
718 */
719 if (IS_CHERRYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
721 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
722 } else if (IS_VALLEYVIEW(dev_priv)) {
723 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
724 }
725}
726
727static int i915_workqueues_init(struct drm_i915_private *dev_priv)
728{
729 /*
730 * The i915 workqueue is primarily used for batched retirement of
731 * requests (and thus managing bo) once the task has been completed
732 * by the GPU. i915_gem_retire_requests() is called directly when we
733 * need high-priority retirement, such as waiting for an explicit
734 * bo.
735 *
736 * It is also used for periodic low-priority events, such as
737 * idle-timers and recording error state.
738 *
739 * All tasks on the workqueue are expected to acquire the dev mutex
740 * so there is no point in running more than one instance of the
741 * workqueue at any time. Use an ordered one.
742 */
743 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
744 if (dev_priv->wq == NULL)
745 goto out_err;
746
747 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
748 if (dev_priv->hotplug.dp_wq == NULL)
749 goto out_free_wq;
750
Chris Wilson0673ad42016-06-24 14:00:22 +0100751 return 0;
752
Chris Wilson0673ad42016-06-24 14:00:22 +0100753out_free_wq:
754 destroy_workqueue(dev_priv->wq);
755out_err:
756 DRM_ERROR("Failed to allocate workqueues.\n");
757
758 return -ENOMEM;
759}
760
761static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
762{
Chris Wilson0673ad42016-06-24 14:00:22 +0100763 destroy_workqueue(dev_priv->hotplug.dp_wq);
764 destroy_workqueue(dev_priv->wq);
765}
766
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300767/*
768 * We don't keep the workarounds for pre-production hardware, so we expect our
769 * driver to fail on these machines in one way or another. A little warning on
770 * dmesg may help both the user and the bug triagers.
771 */
772static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
773{
774 if (IS_HSW_EARLY_SDV(dev_priv) ||
775 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
776 DRM_ERROR("This is a pre-production stepping. "
777 "It may not be fully functional.\n");
778}
779
Chris Wilson0673ad42016-06-24 14:00:22 +0100780/**
781 * i915_driver_init_early - setup state not requiring device access
782 * @dev_priv: device private
783 *
784 * Initialize everything that is a "SW-only" state, that is state not
785 * requiring accessing the device or exposing the driver via kernel internal
786 * or userspace interfaces. Example steps belonging here: lock initialization,
787 * system memory allocation, setting up device specific attributes and
788 * function hooks not requiring accessing the device.
789 */
790static int i915_driver_init_early(struct drm_i915_private *dev_priv,
791 const struct pci_device_id *ent)
792{
793 const struct intel_device_info *match_info =
794 (struct intel_device_info *)ent->driver_data;
795 struct intel_device_info *device_info;
796 int ret = 0;
797
798 if (i915_inject_load_failure())
799 return -ENODEV;
800
801 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100802 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100803 memcpy(device_info, match_info, sizeof(*device_info));
804 device_info->device_id = dev_priv->drm.pdev->device;
805
806 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
807 device_info->gen_mask = BIT(device_info->gen - 1);
808
809 spin_lock_init(&dev_priv->irq_lock);
810 spin_lock_init(&dev_priv->gpu_error.lock);
811 mutex_init(&dev_priv->backlight_lock);
812 spin_lock_init(&dev_priv->uncore.lock);
813 spin_lock_init(&dev_priv->mm.object_stat_lock);
814 spin_lock_init(&dev_priv->mmio_flip_lock);
815 mutex_init(&dev_priv->sb_lock);
816 mutex_init(&dev_priv->modeset_restore_lock);
817 mutex_init(&dev_priv->av_mutex);
818 mutex_init(&dev_priv->wm.wm_mutex);
819 mutex_init(&dev_priv->pps_mutex);
820
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100821 i915_memcpy_init_early(dev_priv);
822
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 ret = i915_workqueues_init(dev_priv);
824 if (ret < 0)
825 return ret;
826
827 ret = intel_gvt_init(dev_priv);
828 if (ret < 0)
829 goto err_workqueues;
830
831 /* This must be called before any calls to HAS_PCH_* */
832 intel_detect_pch(&dev_priv->drm);
833
834 intel_pm_setup(&dev_priv->drm);
835 intel_init_dpio(dev_priv);
836 intel_power_domains_init(dev_priv);
837 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200838 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100839 intel_init_display_hooks(dev_priv);
840 intel_init_clock_gating_hooks(dev_priv);
841 intel_init_audio_hooks(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100842 ret = i915_gem_load_init(&dev_priv->drm);
843 if (ret < 0)
844 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100845
David Weinehall36cdd012016-08-22 13:59:31 +0300846 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100848 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100849
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300850 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100851
852 return 0;
853
Chris Wilson73cb9702016-10-28 13:58:46 +0100854err_gvt:
855 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100856err_workqueues:
857 i915_workqueues_cleanup(dev_priv);
858 return ret;
859}
860
861/**
862 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
863 * @dev_priv: device private
864 */
865static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
866{
Chris Wilson91c8a322016-07-05 10:40:23 +0100867 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100868 i915_workqueues_cleanup(dev_priv);
869}
870
871static int i915_mmio_setup(struct drm_device *dev)
872{
873 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300874 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100875 int mmio_bar;
876 int mmio_size;
877
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100878 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100879 /*
880 * Before gen4, the registers and the GTT are behind different BARs.
881 * However, from gen4 onwards, the registers and the GTT are shared
882 * in the same BAR, so we want to restrict this ioremap from
883 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
884 * the register BAR remains the same size for all the earlier
885 * generations up to Ironlake.
886 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000887 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100888 mmio_size = 512 * 1024;
889 else
890 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300891 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 if (dev_priv->regs == NULL) {
893 DRM_ERROR("failed to map registers\n");
894
895 return -EIO;
896 }
897
898 /* Try to make sure MCHBAR is enabled before poking at it */
899 intel_setup_mchbar(dev);
900
901 return 0;
902}
903
904static void i915_mmio_cleanup(struct drm_device *dev)
905{
906 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300907 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100908
909 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300910 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911}
912
913/**
914 * i915_driver_init_mmio - setup device MMIO
915 * @dev_priv: device private
916 *
917 * Setup minimal device state necessary for MMIO accesses later in the
918 * initialization sequence. The setup here should avoid any other device-wide
919 * side effects or exposing the driver via kernel internal or user space
920 * interfaces.
921 */
922static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
923{
Chris Wilson91c8a322016-07-05 10:40:23 +0100924 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 int ret;
926
927 if (i915_inject_load_failure())
928 return -ENODEV;
929
930 if (i915_get_bridge_dev(dev))
931 return -EIO;
932
933 ret = i915_mmio_setup(dev);
934 if (ret < 0)
935 goto put_bridge;
936
937 intel_uncore_init(dev_priv);
938
939 return 0;
940
941put_bridge:
942 pci_dev_put(dev_priv->bridge_dev);
943
944 return ret;
945}
946
947/**
948 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
949 * @dev_priv: device private
950 */
951static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
952{
Chris Wilson91c8a322016-07-05 10:40:23 +0100953 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100954
955 intel_uncore_fini(dev_priv);
956 i915_mmio_cleanup(dev);
957 pci_dev_put(dev_priv->bridge_dev);
958}
959
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100960static void intel_sanitize_options(struct drm_i915_private *dev_priv)
961{
962 i915.enable_execlists =
963 intel_sanitize_enable_execlists(dev_priv,
964 i915.enable_execlists);
965
966 /*
967 * i915.enable_ppgtt is read-only, so do an early pass to validate the
968 * user's requested state against the hardware/driver capabilities. We
969 * do this now so that we can print out any log messages once rather
970 * than every time we check intel_enable_ppgtt().
971 */
972 i915.enable_ppgtt =
973 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
974 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100975
976 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
977 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100978}
979
Chris Wilson0673ad42016-06-24 14:00:22 +0100980/**
981 * i915_driver_init_hw - setup state requiring device access
982 * @dev_priv: device private
983 *
984 * Setup state that requires accessing the device, but doesn't require
985 * exposing the driver via kernel internal or userspace interfaces.
986 */
987static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
988{
David Weinehall52a05c32016-08-22 13:32:44 +0300989 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100990 int ret;
991
992 if (i915_inject_load_failure())
993 return -ENODEV;
994
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100995 intel_device_info_runtime_init(dev_priv);
996
997 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100998
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100999 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001000 if (ret)
1001 return ret;
1002
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1004 * otherwise the vga fbdev driver falls over. */
1005 ret = i915_kick_out_firmware_fb(dev_priv);
1006 if (ret) {
1007 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1008 goto out_ggtt;
1009 }
1010
1011 ret = i915_kick_out_vgacon(dev_priv);
1012 if (ret) {
1013 DRM_ERROR("failed to remove conflicting VGA console\n");
1014 goto out_ggtt;
1015 }
1016
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001017 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001018 if (ret)
1019 return ret;
1020
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001021 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001022 if (ret) {
1023 DRM_ERROR("failed to enable GGTT\n");
1024 goto out_ggtt;
1025 }
1026
David Weinehall52a05c32016-08-22 13:32:44 +03001027 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001028
1029 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001030 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001031 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001032 if (ret) {
1033 DRM_ERROR("failed to set DMA mask\n");
1034
1035 goto out_ggtt;
1036 }
1037 }
1038
Chris Wilson0673ad42016-06-24 14:00:22 +01001039 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1040 * using 32bit addressing, overwriting memory if HWS is located
1041 * above 4GB.
1042 *
1043 * The documentation also mentions an issue with undefined
1044 * behaviour if any general state is accessed within a page above 4GB,
1045 * which also needs to be handled carefully.
1046 */
Ville Syrjäläa26e5232016-10-31 22:37:19 +02001047 if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001048 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001049
1050 if (ret) {
1051 DRM_ERROR("failed to set DMA mask\n");
1052
1053 goto out_ggtt;
1054 }
1055 }
1056
Chris Wilson0673ad42016-06-24 14:00:22 +01001057 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1058 PM_QOS_DEFAULT_VALUE);
1059
1060 intel_uncore_sanitize(dev_priv);
1061
1062 intel_opregion_setup(dev_priv);
1063
1064 i915_gem_load_init_fences(dev_priv);
1065
1066 /* On the 945G/GM, the chipset reports the MSI capability on the
1067 * integrated graphics even though the support isn't actually there
1068 * according to the published specs. It doesn't appear to function
1069 * correctly in testing on 945G.
1070 * This may be a side effect of MSI having been made available for PEG
1071 * and the registers being closely associated.
1072 *
1073 * According to chipset errata, on the 965GM, MSI interrupts may
1074 * be lost or delayed, but we use them anyways to avoid
1075 * stuck interrupts on some machines.
1076 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001077 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001078 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001079 DRM_DEBUG_DRIVER("can't enable MSI");
1080 }
1081
1082 return 0;
1083
1084out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001085 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001086
1087 return ret;
1088}
1089
1090/**
1091 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1092 * @dev_priv: device private
1093 */
1094static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1095{
David Weinehall52a05c32016-08-22 13:32:44 +03001096 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001097
David Weinehall52a05c32016-08-22 13:32:44 +03001098 if (pdev->msi_enabled)
1099 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001100
1101 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001102 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001103}
1104
1105/**
1106 * i915_driver_register - register the driver with the rest of the system
1107 * @dev_priv: device private
1108 *
1109 * Perform any steps necessary to make the driver available via kernel
1110 * internal or userspace interfaces.
1111 */
1112static void i915_driver_register(struct drm_i915_private *dev_priv)
1113{
Chris Wilson91c8a322016-07-05 10:40:23 +01001114 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001115
1116 i915_gem_shrinker_init(dev_priv);
1117
1118 /*
1119 * Notify a valid surface after modesetting,
1120 * when running inside a VM.
1121 */
1122 if (intel_vgpu_active(dev_priv))
1123 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1124
1125 /* Reveal our presence to userspace */
1126 if (drm_dev_register(dev, 0) == 0) {
1127 i915_debugfs_register(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301128 i915_guc_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001129 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001130 } else
1131 DRM_ERROR("Failed to register driver for userspace access!\n");
1132
1133 if (INTEL_INFO(dev_priv)->num_pipes) {
1134 /* Must be done after probing outputs */
1135 intel_opregion_register(dev_priv);
1136 acpi_video_register();
1137 }
1138
1139 if (IS_GEN5(dev_priv))
1140 intel_gpu_ips_init(dev_priv);
1141
1142 i915_audio_component_init(dev_priv);
1143
1144 /*
1145 * Some ports require correctly set-up hpd registers for detection to
1146 * work properly (leading to ghost connected connector status), e.g. VGA
1147 * on gm45. Hence we can only set up the initial fbdev config after hpd
1148 * irqs are fully enabled. We do it last so that the async config
1149 * cannot run before the connectors are registered.
1150 */
1151 intel_fbdev_initial_config_async(dev);
1152}
1153
1154/**
1155 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1156 * @dev_priv: device private
1157 */
1158static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1159{
1160 i915_audio_component_cleanup(dev_priv);
1161
1162 intel_gpu_ips_teardown();
1163 acpi_video_unregister();
1164 intel_opregion_unregister(dev_priv);
1165
David Weinehall694c2822016-08-22 13:32:43 +03001166 i915_teardown_sysfs(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301167 i915_guc_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001168 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001169 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001170
1171 i915_gem_shrinker_cleanup(dev_priv);
1172}
1173
1174/**
1175 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001176 * @pdev: PCI device
1177 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001178 *
1179 * The driver load routine has to do several things:
1180 * - drive output discovery via intel_modeset_init()
1181 * - initialize the memory manager
1182 * - allocate initial config memory
1183 * - setup the DRM framebuffer with the allocated memory
1184 */
Chris Wilson42f55512016-06-24 14:00:26 +01001185int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001186{
1187 struct drm_i915_private *dev_priv;
1188 int ret;
1189
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001190 if (i915.nuclear_pageflip)
1191 driver.driver_features |= DRIVER_ATOMIC;
1192
Chris Wilson0673ad42016-06-24 14:00:22 +01001193 ret = -ENOMEM;
1194 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1195 if (dev_priv)
1196 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1197 if (ret) {
1198 dev_printk(KERN_ERR, &pdev->dev,
1199 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1200 kfree(dev_priv);
1201 return ret;
1202 }
1203
Chris Wilson0673ad42016-06-24 14:00:22 +01001204 dev_priv->drm.pdev = pdev;
1205 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001206
1207 ret = pci_enable_device(pdev);
1208 if (ret)
1209 goto out_free_priv;
1210
1211 pci_set_drvdata(pdev, &dev_priv->drm);
1212
1213 ret = i915_driver_init_early(dev_priv, ent);
1214 if (ret < 0)
1215 goto out_pci_disable;
1216
1217 intel_runtime_pm_get(dev_priv);
1218
1219 ret = i915_driver_init_mmio(dev_priv);
1220 if (ret < 0)
1221 goto out_runtime_pm_put;
1222
1223 ret = i915_driver_init_hw(dev_priv);
1224 if (ret < 0)
1225 goto out_cleanup_mmio;
1226
1227 /*
1228 * TODO: move the vblank init and parts of modeset init steps into one
1229 * of the i915_driver_init_/i915_driver_register functions according
1230 * to the role/effect of the given init step.
1231 */
1232 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001233 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001234 INTEL_INFO(dev_priv)->num_pipes);
1235 if (ret)
1236 goto out_cleanup_hw;
1237 }
1238
Chris Wilson91c8a322016-07-05 10:40:23 +01001239 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001240 if (ret < 0)
1241 goto out_cleanup_vblank;
1242
1243 i915_driver_register(dev_priv);
1244
1245 intel_runtime_pm_enable(dev_priv);
1246
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001247 /* Everything is in place, we can now relax! */
1248 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1249 driver.name, driver.major, driver.minor, driver.patchlevel,
1250 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001251 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1252 DRM_INFO("DRM_I915_DEBUG enabled\n");
1253 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1254 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001255
Chris Wilson0673ad42016-06-24 14:00:22 +01001256 intel_runtime_pm_put(dev_priv);
1257
1258 return 0;
1259
1260out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001261 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001262out_cleanup_hw:
1263 i915_driver_cleanup_hw(dev_priv);
1264out_cleanup_mmio:
1265 i915_driver_cleanup_mmio(dev_priv);
1266out_runtime_pm_put:
1267 intel_runtime_pm_put(dev_priv);
1268 i915_driver_cleanup_early(dev_priv);
1269out_pci_disable:
1270 pci_disable_device(pdev);
1271out_free_priv:
1272 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1273 drm_dev_unref(&dev_priv->drm);
1274 return ret;
1275}
1276
Chris Wilson42f55512016-06-24 14:00:26 +01001277void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001278{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001279 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001280 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001281
1282 intel_fbdev_fini(dev);
1283
Chris Wilson42f55512016-06-24 14:00:26 +01001284 if (i915_gem_suspend(dev))
1285 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001286
1287 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1288
1289 i915_driver_unregister(dev_priv);
1290
1291 drm_vblank_cleanup(dev);
1292
1293 intel_modeset_cleanup(dev);
1294
1295 /*
1296 * free the memory space allocated for the child device
1297 * config parsed from VBT
1298 */
1299 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1300 kfree(dev_priv->vbt.child_dev);
1301 dev_priv->vbt.child_dev = NULL;
1302 dev_priv->vbt.child_dev_num = 0;
1303 }
1304 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1305 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1306 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1307 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1308
David Weinehall52a05c32016-08-22 13:32:44 +03001309 vga_switcheroo_unregister_client(pdev);
1310 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001311
1312 intel_csr_ucode_fini(dev_priv);
1313
1314 /* Free error state after interrupts are fully disabled. */
1315 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1316 i915_destroy_error_state(dev);
1317
1318 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001319 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001320
1321 intel_guc_fini(dev);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001322 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001323 intel_fbc_cleanup_cfb(dev_priv);
1324
1325 intel_power_domains_fini(dev_priv);
1326
1327 i915_driver_cleanup_hw(dev_priv);
1328 i915_driver_cleanup_mmio(dev_priv);
1329
1330 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1331
1332 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001333}
1334
1335static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1336{
1337 int ret;
1338
1339 ret = i915_gem_open(dev, file);
1340 if (ret)
1341 return ret;
1342
1343 return 0;
1344}
1345
1346/**
1347 * i915_driver_lastclose - clean up after all DRM clients have exited
1348 * @dev: DRM device
1349 *
1350 * Take care of cleaning up after all DRM clients have exited. In the
1351 * mode setting case, we want to restore the kernel's initial mode (just
1352 * in case the last client left us in a bad state).
1353 *
1354 * Additionally, in the non-mode setting case, we'll tear down the GTT
1355 * and DMA structures, since the kernel won't be using them, and clea
1356 * up any GEM state.
1357 */
1358static void i915_driver_lastclose(struct drm_device *dev)
1359{
1360 intel_fbdev_restore_mode(dev);
1361 vga_switcheroo_process_delayed_switch();
1362}
1363
1364static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1365{
1366 mutex_lock(&dev->struct_mutex);
1367 i915_gem_context_close(dev, file);
1368 i915_gem_release(dev, file);
1369 mutex_unlock(&dev->struct_mutex);
1370}
1371
1372static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1373{
1374 struct drm_i915_file_private *file_priv = file->driver_priv;
1375
1376 kfree(file_priv);
1377}
1378
Imre Deak07f9cd02014-08-18 14:42:45 +03001379static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1380{
Chris Wilson91c8a322016-07-05 10:40:23 +01001381 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001382 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001383
1384 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001385 for_each_intel_encoder(dev, encoder)
1386 if (encoder->suspend)
1387 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001388 drm_modeset_unlock_all(dev);
1389}
1390
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001391static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1392 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001393static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301394
Imre Deakbc872292015-11-18 17:32:30 +02001395static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1396{
1397#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1398 if (acpi_target_system_state() < ACPI_STATE_S3)
1399 return true;
1400#endif
1401 return false;
1402}
Sagar Kambleebc32822014-08-13 23:07:05 +05301403
Imre Deak5e365c32014-10-23 19:23:25 +03001404static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001405{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001406 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001407 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001408 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001409 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001410
Zhang Ruib8efb172013-02-05 15:41:53 +08001411 /* ignore lid events during suspend */
1412 mutex_lock(&dev_priv->modeset_restore_lock);
1413 dev_priv->modeset_restore = MODESET_SUSPENDED;
1414 mutex_unlock(&dev_priv->modeset_restore_lock);
1415
Imre Deak1f814da2015-12-16 02:52:19 +02001416 disable_rpm_wakeref_asserts(dev_priv);
1417
Paulo Zanonic67a4702013-08-19 13:18:09 -03001418 /* We do a lot of poking in a lot of registers, make sure they work
1419 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001420 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001421
Dave Airlie5bcf7192010-12-07 09:20:40 +10001422 drm_kms_helper_poll_disable(dev);
1423
David Weinehall52a05c32016-08-22 13:32:44 +03001424 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001425
Daniel Vetterd5818932015-02-23 12:03:26 +01001426 error = i915_gem_suspend(dev);
1427 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001428 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001429 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001430 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001431 }
1432
Alex Daia1c41992015-09-30 09:46:37 -07001433 intel_guc_suspend(dev);
1434
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001435 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001436
1437 intel_dp_mst_suspend(dev);
1438
1439 intel_runtime_pm_disable_interrupts(dev_priv);
1440 intel_hpd_cancel_work(dev_priv);
1441
1442 intel_suspend_encoders(dev_priv);
1443
Ville Syrjälä712bf362016-10-31 22:37:23 +02001444 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001445
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001446 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001447
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001448 i915_save_state(dev);
1449
Imre Deakbc872292015-11-18 17:32:30 +02001450 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001451 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001452
Chris Wilsondc979972016-05-10 14:10:04 +01001453 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001454 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001455
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001456 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001457
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001458 dev_priv->suspend_count++;
1459
Imre Deakf74ed082016-04-18 14:48:21 +03001460 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001461
Imre Deak1f814da2015-12-16 02:52:19 +02001462out:
1463 enable_rpm_wakeref_asserts(dev_priv);
1464
1465 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001466}
1467
David Weinehallc49d13e2016-08-22 13:32:42 +03001468static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001469{
David Weinehallc49d13e2016-08-22 13:32:42 +03001470 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001471 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001472 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001473 int ret;
1474
Imre Deak1f814da2015-12-16 02:52:19 +02001475 disable_rpm_wakeref_asserts(dev_priv);
1476
Imre Deak4c494a52016-10-13 14:34:06 +03001477 intel_display_set_init_power(dev_priv, false);
1478
Imre Deaka7c81252016-04-01 16:02:38 +03001479 fw_csr = !IS_BROXTON(dev_priv) &&
1480 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001481 /*
1482 * In case of firmware assisted context save/restore don't manually
1483 * deinit the power domains. This also means the CSR/DMC firmware will
1484 * stay active, it will power down any HW resources as required and
1485 * also enable deeper system power states that would be blocked if the
1486 * firmware was inactive.
1487 */
1488 if (!fw_csr)
1489 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001490
Imre Deak507e1262016-04-20 20:27:54 +03001491 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001492 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001493 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001494 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001495 hsw_enable_pc8(dev_priv);
1496 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1497 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001498
1499 if (ret) {
1500 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001501 if (!fw_csr)
1502 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001503
Imre Deak1f814da2015-12-16 02:52:19 +02001504 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001505 }
1506
David Weinehall52a05c32016-08-22 13:32:44 +03001507 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001508 /*
Imre Deak54875572015-06-30 17:06:47 +03001509 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001510 * the device even though it's already in D3 and hang the machine. So
1511 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001512 * power down the device properly. The issue was seen on multiple old
1513 * GENs with different BIOS vendors, so having an explicit blacklist
1514 * is inpractical; apply the workaround on everything pre GEN6. The
1515 * platforms where the issue was seen:
1516 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1517 * Fujitsu FSC S7110
1518 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001519 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001520 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001521 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001522
Imre Deakbc872292015-11-18 17:32:30 +02001523 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1524
Imre Deak1f814da2015-12-16 02:52:19 +02001525out:
1526 enable_rpm_wakeref_asserts(dev_priv);
1527
1528 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001529}
1530
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001531int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001532{
1533 int error;
1534
Chris Wilsonded8b072016-07-05 10:40:22 +01001535 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001536 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001537 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001538 return -ENODEV;
1539 }
1540
Imre Deak0b14cbd2014-09-10 18:16:55 +03001541 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1542 state.event != PM_EVENT_FREEZE))
1543 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001544
1545 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1546 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001547
Imre Deak5e365c32014-10-23 19:23:25 +03001548 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001549 if (error)
1550 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001551
Imre Deakab3be732015-03-02 13:04:41 +02001552 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001553}
1554
Imre Deak5e365c32014-10-23 19:23:25 +03001555static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001556{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001557 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001558 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001559
Imre Deak1f814da2015-12-16 02:52:19 +02001560 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001561 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001562
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001563 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001564 if (ret)
1565 DRM_ERROR("failed to re-enable GGTT\n");
1566
Imre Deakf74ed082016-04-18 14:48:21 +03001567 intel_csr_ucode_resume(dev_priv);
1568
Chris Wilson5ab57c72016-07-15 14:56:20 +01001569 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001570
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001571 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001572 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001573 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001574
Daniel Vetterd5818932015-02-23 12:03:26 +01001575 intel_init_pch_refclk(dev);
1576 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001577
Peter Antoine364aece2015-05-11 08:50:45 +01001578 /*
1579 * Interrupts have to be enabled before any batches are run. If not the
1580 * GPU will hang. i915_gem_init_hw() will initiate batches to
1581 * update/restore the context.
1582 *
1583 * Modeset enabling in intel_modeset_init_hw() also needs working
1584 * interrupts.
1585 */
1586 intel_runtime_pm_enable_interrupts(dev_priv);
1587
Daniel Vetterd5818932015-02-23 12:03:26 +01001588 mutex_lock(&dev->struct_mutex);
1589 if (i915_gem_init_hw(dev)) {
1590 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001591 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001592 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001593 mutex_unlock(&dev->struct_mutex);
1594
Alex Daia1c41992015-09-30 09:46:37 -07001595 intel_guc_resume(dev);
1596
Daniel Vetterd5818932015-02-23 12:03:26 +01001597 intel_modeset_init_hw(dev);
1598
1599 spin_lock_irq(&dev_priv->irq_lock);
1600 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001601 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001602 spin_unlock_irq(&dev_priv->irq_lock);
1603
Daniel Vetterd5818932015-02-23 12:03:26 +01001604 intel_dp_mst_resume(dev);
1605
Lyudea16b7652016-03-11 10:57:01 -05001606 intel_display_resume(dev);
1607
Lyudee0b70062016-11-01 21:06:30 -04001608 drm_kms_helper_poll_enable(dev);
1609
Daniel Vetterd5818932015-02-23 12:03:26 +01001610 /*
1611 * ... but also need to make sure that hotplug processing
1612 * doesn't cause havoc. Like in the driver load code we don't
1613 * bother with the tiny race here where we might loose hotplug
1614 * notifications.
1615 * */
1616 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001617
Chris Wilson03d92e42016-05-23 15:08:10 +01001618 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001619
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001620 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001621
Zhang Ruib8efb172013-02-05 15:41:53 +08001622 mutex_lock(&dev_priv->modeset_restore_lock);
1623 dev_priv->modeset_restore = MODESET_DONE;
1624 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001625
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001626 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001627
Chris Wilson54b4f682016-07-21 21:16:19 +01001628 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001629
Imre Deak1f814da2015-12-16 02:52:19 +02001630 enable_rpm_wakeref_asserts(dev_priv);
1631
Chris Wilson074c6ad2014-04-09 09:19:43 +01001632 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001633}
1634
Imre Deak5e365c32014-10-23 19:23:25 +03001635static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001636{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001637 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001638 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001639 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001640
Imre Deak76c4b252014-04-01 19:55:22 +03001641 /*
1642 * We have a resume ordering issue with the snd-hda driver also
1643 * requiring our device to be power up. Due to the lack of a
1644 * parent/child relationship we currently solve this with an early
1645 * resume hook.
1646 *
1647 * FIXME: This should be solved with a special hdmi sink device or
1648 * similar so that power domains can be employed.
1649 */
Imre Deak44410cd2016-04-18 14:45:54 +03001650
1651 /*
1652 * Note that we need to set the power state explicitly, since we
1653 * powered off the device during freeze and the PCI core won't power
1654 * it back up for us during thaw. Powering off the device during
1655 * freeze is not a hard requirement though, and during the
1656 * suspend/resume phases the PCI core makes sure we get here with the
1657 * device powered on. So in case we change our freeze logic and keep
1658 * the device powered we can also remove the following set power state
1659 * call.
1660 */
David Weinehall52a05c32016-08-22 13:32:44 +03001661 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001662 if (ret) {
1663 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1664 goto out;
1665 }
1666
1667 /*
1668 * Note that pci_enable_device() first enables any parent bridge
1669 * device and only then sets the power state for this device. The
1670 * bridge enabling is a nop though, since bridge devices are resumed
1671 * first. The order of enabling power and enabling the device is
1672 * imposed by the PCI core as described above, so here we preserve the
1673 * same order for the freeze/thaw phases.
1674 *
1675 * TODO: eventually we should remove pci_disable_device() /
1676 * pci_enable_enable_device() from suspend/resume. Due to how they
1677 * depend on the device enable refcount we can't anyway depend on them
1678 * disabling/enabling the device.
1679 */
David Weinehall52a05c32016-08-22 13:32:44 +03001680 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001681 ret = -EIO;
1682 goto out;
1683 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001684
David Weinehall52a05c32016-08-22 13:32:44 +03001685 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001686
Imre Deak1f814da2015-12-16 02:52:19 +02001687 disable_rpm_wakeref_asserts(dev_priv);
1688
Wayne Boyer666a4532015-12-09 12:29:35 -08001689 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001690 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001691 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001692 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1693 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001694
Chris Wilsondc979972016-05-10 14:10:04 +01001695 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001696
Chris Wilsondc979972016-05-10 14:10:04 +01001697 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001698 if (!dev_priv->suspended_to_idle)
1699 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001700 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001701 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001702 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001703 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001704
Chris Wilsondc979972016-05-10 14:10:04 +01001705 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001706
Imre Deaka7c81252016-04-01 16:02:38 +03001707 if (IS_BROXTON(dev_priv) ||
1708 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001709 intel_power_domains_init_hw(dev_priv, true);
1710
Imre Deak6e35e8a2016-04-18 10:04:19 +03001711 enable_rpm_wakeref_asserts(dev_priv);
1712
Imre Deakbc872292015-11-18 17:32:30 +02001713out:
1714 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001715
1716 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001717}
1718
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001719int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001720{
Imre Deak50a00722014-10-23 19:23:17 +03001721 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001722
Imre Deak097dd832014-10-23 19:23:19 +03001723 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1724 return 0;
1725
Imre Deak5e365c32014-10-23 19:23:25 +03001726 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001727 if (ret)
1728 return ret;
1729
Imre Deak5a175142014-10-23 19:23:18 +03001730 return i915_drm_resume(dev);
1731}
1732
Chris Wilson9e60ab02016-10-04 21:11:28 +01001733static void disable_engines_irq(struct drm_i915_private *dev_priv)
1734{
1735 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301736 enum intel_engine_id id;
Chris Wilson9e60ab02016-10-04 21:11:28 +01001737
1738 /* Ensure irq handler finishes, and not run again. */
1739 disable_irq(dev_priv->drm.irq);
Akash Goel3b3f1652016-10-13 22:44:48 +05301740 for_each_engine(engine, dev_priv, id)
Chris Wilson9e60ab02016-10-04 21:11:28 +01001741 tasklet_kill(&engine->irq_tasklet);
1742}
1743
1744static void enable_engines_irq(struct drm_i915_private *dev_priv)
1745{
1746 enable_irq(dev_priv->drm.irq);
1747}
1748
Ben Gamari11ed50e2009-09-14 17:48:45 -04001749/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001750 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001751 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001752 *
Chris Wilson780f2622016-09-09 14:11:52 +01001753 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1754 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001755 *
Chris Wilson221fe792016-09-09 14:11:51 +01001756 * Caller must hold the struct_mutex.
1757 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001758 * Procedure is fairly simple:
1759 * - reset the chip using the reset reg
1760 * - re-init context state
1761 * - re-init hardware status page
1762 * - re-init ring buffer
1763 * - re-init interrupt state
1764 * - re-init display
1765 */
Chris Wilson780f2622016-09-09 14:11:52 +01001766void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001767{
Chris Wilson91c8a322016-07-05 10:40:23 +01001768 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001769 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001770 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001771
Chris Wilson221fe792016-09-09 14:11:51 +01001772 lockdep_assert_held(&dev->struct_mutex);
1773
1774 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001775 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001776
Chris Wilsond98c52c2016-04-13 17:35:05 +01001777 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001778 __clear_bit(I915_WEDGED, &error->flags);
1779 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001780
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001781 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson9e60ab02016-10-04 21:11:28 +01001782
1783 disable_engines_irq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001784 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Chris Wilson9e60ab02016-10-04 21:11:28 +01001785 enable_engines_irq(dev_priv);
1786
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001787 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001788 if (ret != -ENODEV)
1789 DRM_ERROR("Failed to reset chip: %i\n", ret);
1790 else
1791 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001792 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001793 }
1794
Chris Wilson821ed7d2016-09-09 14:11:53 +01001795 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001796 intel_overlay_reset(dev_priv);
1797
Ben Gamari11ed50e2009-09-14 17:48:45 -04001798 /* Ok, now get things going again... */
1799
1800 /*
1801 * Everything depends on having the GTT running, so we need to start
1802 * there. Fortunately we don't need to do this unless we reset the
1803 * chip at a PCI level.
1804 *
1805 * Next we need to restore the context, but we don't use those
1806 * yet either...
1807 *
1808 * Ring buffer needs to be re-initialized in the KMS case, or if X
1809 * was running at the time of the reset (i.e. we weren't VT
1810 * switched away).
1811 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001812 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001813 if (ret) {
1814 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001815 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001816 }
1817
Chris Wilson780f2622016-09-09 14:11:52 +01001818wakeup:
1819 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1820 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001821
1822error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001823 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001824 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001825}
1826
David Weinehallc49d13e2016-08-22 13:32:42 +03001827static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001828{
David Weinehallc49d13e2016-08-22 13:32:42 +03001829 struct pci_dev *pdev = to_pci_dev(kdev);
1830 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001831
David Weinehallc49d13e2016-08-22 13:32:42 +03001832 if (!dev) {
1833 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001834 return -ENODEV;
1835 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001836
David Weinehallc49d13e2016-08-22 13:32:42 +03001837 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001838 return 0;
1839
David Weinehallc49d13e2016-08-22 13:32:42 +03001840 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001841}
1842
David Weinehallc49d13e2016-08-22 13:32:42 +03001843static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001844{
David Weinehallc49d13e2016-08-22 13:32:42 +03001845 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001846
1847 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001848 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001849 * requiring our device to be power up. Due to the lack of a
1850 * parent/child relationship we currently solve this with an late
1851 * suspend hook.
1852 *
1853 * FIXME: This should be solved with a special hdmi sink device or
1854 * similar so that power domains can be employed.
1855 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001856 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001857 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001858
David Weinehallc49d13e2016-08-22 13:32:42 +03001859 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001860}
1861
David Weinehallc49d13e2016-08-22 13:32:42 +03001862static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001863{
David Weinehallc49d13e2016-08-22 13:32:42 +03001864 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001865
David Weinehallc49d13e2016-08-22 13:32:42 +03001866 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001867 return 0;
1868
David Weinehallc49d13e2016-08-22 13:32:42 +03001869 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001870}
1871
David Weinehallc49d13e2016-08-22 13:32:42 +03001872static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001873{
David Weinehallc49d13e2016-08-22 13:32:42 +03001874 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001875
David Weinehallc49d13e2016-08-22 13:32:42 +03001876 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001877 return 0;
1878
David Weinehallc49d13e2016-08-22 13:32:42 +03001879 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001880}
1881
David Weinehallc49d13e2016-08-22 13:32:42 +03001882static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001883{
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001885
David Weinehallc49d13e2016-08-22 13:32:42 +03001886 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001887 return 0;
1888
David Weinehallc49d13e2016-08-22 13:32:42 +03001889 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001890}
1891
Chris Wilson1f19ac22016-05-14 07:26:32 +01001892/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001893static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001894{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001895 int ret;
1896
1897 ret = i915_pm_suspend(kdev);
1898 if (ret)
1899 return ret;
1900
1901 ret = i915_gem_freeze(kdev_to_i915(kdev));
1902 if (ret)
1903 return ret;
1904
1905 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001906}
1907
David Weinehallc49d13e2016-08-22 13:32:42 +03001908static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001909{
Chris Wilson461fb992016-05-14 07:26:33 +01001910 int ret;
1911
David Weinehallc49d13e2016-08-22 13:32:42 +03001912 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001913 if (ret)
1914 return ret;
1915
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001917 if (ret)
1918 return ret;
1919
1920 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001921}
1922
1923/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001924static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001925{
David Weinehallc49d13e2016-08-22 13:32:42 +03001926 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001927}
1928
David Weinehallc49d13e2016-08-22 13:32:42 +03001929static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001930{
David Weinehallc49d13e2016-08-22 13:32:42 +03001931 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001932}
1933
1934/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001935static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001936{
David Weinehallc49d13e2016-08-22 13:32:42 +03001937 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001938}
1939
David Weinehallc49d13e2016-08-22 13:32:42 +03001940static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001941{
David Weinehallc49d13e2016-08-22 13:32:42 +03001942 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001943}
1944
Imre Deakddeea5b2014-05-05 15:19:56 +03001945/*
1946 * Save all Gunit registers that may be lost after a D3 and a subsequent
1947 * S0i[R123] transition. The list of registers needing a save/restore is
1948 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1949 * registers in the following way:
1950 * - Driver: saved/restored by the driver
1951 * - Punit : saved/restored by the Punit firmware
1952 * - No, w/o marking: no need to save/restore, since the register is R/O or
1953 * used internally by the HW in a way that doesn't depend
1954 * keeping the content across a suspend/resume.
1955 * - Debug : used for debugging
1956 *
1957 * We save/restore all registers marked with 'Driver', with the following
1958 * exceptions:
1959 * - Registers out of use, including also registers marked with 'Debug'.
1960 * These have no effect on the driver's operation, so we don't save/restore
1961 * them to reduce the overhead.
1962 * - Registers that are fully setup by an initialization function called from
1963 * the resume path. For example many clock gating and RPS/RC6 registers.
1964 * - Registers that provide the right functionality with their reset defaults.
1965 *
1966 * TODO: Except for registers that based on the above 3 criteria can be safely
1967 * ignored, we save/restore all others, practically treating the HW context as
1968 * a black-box for the driver. Further investigation is needed to reduce the
1969 * saved/restored registers even further, by following the same 3 criteria.
1970 */
1971static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1972{
1973 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1974 int i;
1975
1976 /* GAM 0x4000-0x4770 */
1977 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1978 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1979 s->arb_mode = I915_READ(ARB_MODE);
1980 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1981 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1982
1983 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001984 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001985
1986 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001987 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001988
1989 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1990 s->ecochk = I915_READ(GAM_ECOCHK);
1991 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1992 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1993
1994 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1995
1996 /* MBC 0x9024-0x91D0, 0x8500 */
1997 s->g3dctl = I915_READ(VLV_G3DCTL);
1998 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1999 s->mbctl = I915_READ(GEN6_MBCTL);
2000
2001 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2002 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2003 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2004 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2005 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2006 s->rstctl = I915_READ(GEN6_RSTCTL);
2007 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2008
2009 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2010 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2011 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2012 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2013 s->ecobus = I915_READ(ECOBUS);
2014 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2015 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2016 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2017 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2018 s->rcedata = I915_READ(VLV_RCEDATA);
2019 s->spare2gh = I915_READ(VLV_SPAREG2H);
2020
2021 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2022 s->gt_imr = I915_READ(GTIMR);
2023 s->gt_ier = I915_READ(GTIER);
2024 s->pm_imr = I915_READ(GEN6_PMIMR);
2025 s->pm_ier = I915_READ(GEN6_PMIER);
2026
2027 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002028 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002029
2030 /* GT SA CZ domain, 0x100000-0x138124 */
2031 s->tilectl = I915_READ(TILECTL);
2032 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2033 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2034 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2035 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2036
2037 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2038 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2039 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002040 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002041 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2042
2043 /*
2044 * Not saving any of:
2045 * DFT, 0x9800-0x9EC0
2046 * SARB, 0xB000-0xB1FC
2047 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2048 * PCI CFG
2049 */
2050}
2051
2052static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2053{
2054 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2055 u32 val;
2056 int i;
2057
2058 /* GAM 0x4000-0x4770 */
2059 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2060 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2061 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2062 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2063 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2064
2065 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002066 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002067
2068 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002069 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002070
2071 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2072 I915_WRITE(GAM_ECOCHK, s->ecochk);
2073 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2074 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2075
2076 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2077
2078 /* MBC 0x9024-0x91D0, 0x8500 */
2079 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2080 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2081 I915_WRITE(GEN6_MBCTL, s->mbctl);
2082
2083 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2084 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2085 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2086 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2087 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2088 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2089 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2090
2091 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2092 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2093 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2094 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2095 I915_WRITE(ECOBUS, s->ecobus);
2096 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2097 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2098 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2099 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2100 I915_WRITE(VLV_RCEDATA, s->rcedata);
2101 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2102
2103 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2104 I915_WRITE(GTIMR, s->gt_imr);
2105 I915_WRITE(GTIER, s->gt_ier);
2106 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2107 I915_WRITE(GEN6_PMIER, s->pm_ier);
2108
2109 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002110 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002111
2112 /* GT SA CZ domain, 0x100000-0x138124 */
2113 I915_WRITE(TILECTL, s->tilectl);
2114 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2115 /*
2116 * Preserve the GT allow wake and GFX force clock bit, they are not
2117 * be restored, as they are used to control the s0ix suspend/resume
2118 * sequence by the caller.
2119 */
2120 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2121 val &= VLV_GTLC_ALLOWWAKEREQ;
2122 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2123 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2124
2125 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2126 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2127 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2128 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2129
2130 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2131
2132 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2133 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2134 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002135 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002136 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2137}
2138
Imre Deak650ad972014-04-18 16:35:02 +03002139int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2140{
2141 u32 val;
2142 int err;
2143
Imre Deak650ad972014-04-18 16:35:02 +03002144 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2145 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2146 if (force_on)
2147 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2148 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2149
2150 if (!force_on)
2151 return 0;
2152
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002153 err = intel_wait_for_register(dev_priv,
2154 VLV_GTLC_SURVIVABILITY_REG,
2155 VLV_GFX_CLK_STATUS_BIT,
2156 VLV_GFX_CLK_STATUS_BIT,
2157 20);
Imre Deak650ad972014-04-18 16:35:02 +03002158 if (err)
2159 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2160 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2161
2162 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002163}
2164
Imre Deakddeea5b2014-05-05 15:19:56 +03002165static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2166{
2167 u32 val;
2168 int err = 0;
2169
2170 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2171 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2172 if (allow)
2173 val |= VLV_GTLC_ALLOWWAKEREQ;
2174 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2175 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2176
Chris Wilsonb2736692016-06-30 15:32:47 +01002177 err = intel_wait_for_register(dev_priv,
2178 VLV_GTLC_PW_STATUS,
2179 VLV_GTLC_ALLOWWAKEACK,
2180 allow,
2181 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002182 if (err)
2183 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002184
Imre Deakddeea5b2014-05-05 15:19:56 +03002185 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002186}
2187
2188static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2189 bool wait_for_on)
2190{
2191 u32 mask;
2192 u32 val;
2193 int err;
2194
2195 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2196 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002197 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002198 return 0;
2199
2200 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002201 onoff(wait_for_on),
2202 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002203
2204 /*
2205 * RC6 transitioning can be delayed up to 2 msec (see
2206 * valleyview_enable_rps), use 3 msec for safety.
2207 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002208 err = intel_wait_for_register(dev_priv,
2209 VLV_GTLC_PW_STATUS, mask, val,
2210 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002211 if (err)
2212 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002213 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002214
2215 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002216}
2217
2218static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2219{
2220 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2221 return;
2222
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002223 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002224 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2225}
2226
Sagar Kambleebc32822014-08-13 23:07:05 +05302227static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002228{
2229 u32 mask;
2230 int err;
2231
2232 /*
2233 * Bspec defines the following GT well on flags as debug only, so
2234 * don't treat them as hard failures.
2235 */
2236 (void)vlv_wait_for_gt_wells(dev_priv, false);
2237
2238 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2239 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2240
2241 vlv_check_no_gt_access(dev_priv);
2242
2243 err = vlv_force_gfx_clock(dev_priv, true);
2244 if (err)
2245 goto err1;
2246
2247 err = vlv_allow_gt_wake(dev_priv, false);
2248 if (err)
2249 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302250
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002251 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302252 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002253
2254 err = vlv_force_gfx_clock(dev_priv, false);
2255 if (err)
2256 goto err2;
2257
2258 return 0;
2259
2260err2:
2261 /* For safety always re-enable waking and disable gfx clock forcing */
2262 vlv_allow_gt_wake(dev_priv, true);
2263err1:
2264 vlv_force_gfx_clock(dev_priv, false);
2265
2266 return err;
2267}
2268
Sagar Kamble016970b2014-08-13 23:07:06 +05302269static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2270 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002271{
Imre Deakddeea5b2014-05-05 15:19:56 +03002272 int err;
2273 int ret;
2274
2275 /*
2276 * If any of the steps fail just try to continue, that's the best we
2277 * can do at this point. Return the first error code (which will also
2278 * leave RPM permanently disabled).
2279 */
2280 ret = vlv_force_gfx_clock(dev_priv, true);
2281
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002282 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302283 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002284
2285 err = vlv_allow_gt_wake(dev_priv, true);
2286 if (!ret)
2287 ret = err;
2288
2289 err = vlv_force_gfx_clock(dev_priv, false);
2290 if (!ret)
2291 ret = err;
2292
2293 vlv_check_no_gt_access(dev_priv);
2294
Chris Wilson7c108fd2016-10-24 13:42:18 +01002295 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002296 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002297
2298 return ret;
2299}
2300
David Weinehallc49d13e2016-08-22 13:32:42 +03002301static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002302{
David Weinehallc49d13e2016-08-22 13:32:42 +03002303 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002304 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002305 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002306 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002307
Chris Wilsondc979972016-05-10 14:10:04 +01002308 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002309 return -ENODEV;
2310
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002311 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002312 return -ENODEV;
2313
Paulo Zanoni8a187452013-12-06 20:32:13 -02002314 DRM_DEBUG_KMS("Suspending device\n");
2315
Imre Deak1f814da2015-12-16 02:52:19 +02002316 disable_rpm_wakeref_asserts(dev_priv);
2317
Imre Deakd6102972014-05-07 19:57:49 +03002318 /*
2319 * We are safe here against re-faults, since the fault handler takes
2320 * an RPM reference.
2321 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002322 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002323
Alex Daia1c41992015-09-30 09:46:37 -07002324 intel_guc_suspend(dev);
2325
Imre Deak2eb52522014-11-19 15:30:05 +02002326 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002327
Imre Deak507e1262016-04-20 20:27:54 +03002328 ret = 0;
2329 if (IS_BROXTON(dev_priv)) {
2330 bxt_display_core_uninit(dev_priv);
2331 bxt_enable_dc9(dev_priv);
2332 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2333 hsw_enable_pc8(dev_priv);
2334 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2335 ret = vlv_suspend_complete(dev_priv);
2336 }
2337
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002338 if (ret) {
2339 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002340 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002341
Imre Deak1f814da2015-12-16 02:52:19 +02002342 enable_rpm_wakeref_asserts(dev_priv);
2343
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002344 return ret;
2345 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002346
Chris Wilsondc979972016-05-10 14:10:04 +01002347 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002348
2349 enable_rpm_wakeref_asserts(dev_priv);
2350 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002351
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002352 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002353 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2354
Paulo Zanoni8a187452013-12-06 20:32:13 -02002355 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002356
2357 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002358 * FIXME: We really should find a document that references the arguments
2359 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002360 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002361 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002362 /*
2363 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2364 * being detected, and the call we do at intel_runtime_resume()
2365 * won't be able to restore them. Since PCI_D3hot matches the
2366 * actual specification and appears to be working, use it.
2367 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002368 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002369 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002370 /*
2371 * current versions of firmware which depend on this opregion
2372 * notification have repurposed the D1 definition to mean
2373 * "runtime suspended" vs. what you would normally expect (D3)
2374 * to distinguish it from notifications that might be sent via
2375 * the suspend path.
2376 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002377 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002378 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002379
Mika Kuoppala59bad942015-01-16 11:34:40 +02002380 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002381
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002382 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002383 intel_hpd_poll_init(dev_priv);
2384
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002385 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002386 return 0;
2387}
2388
David Weinehallc49d13e2016-08-22 13:32:42 +03002389static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002390{
David Weinehallc49d13e2016-08-22 13:32:42 +03002391 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002392 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002393 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002394 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002395
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002396 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002397 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002398
2399 DRM_DEBUG_KMS("Resuming device\n");
2400
Imre Deak1f814da2015-12-16 02:52:19 +02002401 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2402 disable_rpm_wakeref_asserts(dev_priv);
2403
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002404 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002405 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002406 if (intel_uncore_unclaimed_mmio(dev_priv))
2407 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002408
Alex Daia1c41992015-09-30 09:46:37 -07002409 intel_guc_resume(dev);
2410
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002411 if (IS_GEN6(dev_priv))
2412 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302413
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002414 if (IS_BROXTON(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002415 bxt_disable_dc9(dev_priv);
2416 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002417 if (dev_priv->csr.dmc_payload &&
2418 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2419 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002420 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002421 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002422 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002423 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002424 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002425
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002426 /*
2427 * No point of rolling back things in case of an error, as the best
2428 * we can do is to hope that things will still work (and disable RPM).
2429 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002430 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002431 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002432
Daniel Vetterb9632912014-09-30 10:56:44 +02002433 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002434
2435 /*
2436 * On VLV/CHV display interrupts are part of the display
2437 * power well, so hpd is reinitialized from there. For
2438 * everyone else do it here.
2439 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002440 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002441 intel_hpd_init(dev_priv);
2442
Imre Deak1f814da2015-12-16 02:52:19 +02002443 enable_rpm_wakeref_asserts(dev_priv);
2444
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002445 if (ret)
2446 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2447 else
2448 DRM_DEBUG_KMS("Device resumed\n");
2449
2450 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002451}
2452
Chris Wilson42f55512016-06-24 14:00:26 +01002453const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002454 /*
2455 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2456 * PMSG_RESUME]
2457 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002458 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002459 .suspend_late = i915_pm_suspend_late,
2460 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002461 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002462
2463 /*
2464 * S4 event handlers
2465 * @freeze, @freeze_late : called (1) before creating the
2466 * hibernation image [PMSG_FREEZE] and
2467 * (2) after rebooting, before restoring
2468 * the image [PMSG_QUIESCE]
2469 * @thaw, @thaw_early : called (1) after creating the hibernation
2470 * image, before writing it [PMSG_THAW]
2471 * and (2) after failing to create or
2472 * restore the image [PMSG_RECOVER]
2473 * @poweroff, @poweroff_late: called after writing the hibernation
2474 * image, before rebooting [PMSG_HIBERNATE]
2475 * @restore, @restore_early : called after rebooting and restoring the
2476 * hibernation image [PMSG_RESTORE]
2477 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002478 .freeze = i915_pm_freeze,
2479 .freeze_late = i915_pm_freeze_late,
2480 .thaw_early = i915_pm_thaw_early,
2481 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002482 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002483 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002484 .restore_early = i915_pm_restore_early,
2485 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002486
2487 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002488 .runtime_suspend = intel_runtime_suspend,
2489 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002490};
2491
Laurent Pinchart78b68552012-05-17 13:27:22 +02002492static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002494 .open = drm_gem_vm_open,
2495 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002496};
2497
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002498static const struct file_operations i915_driver_fops = {
2499 .owner = THIS_MODULE,
2500 .open = drm_open,
2501 .release = drm_release,
2502 .unlocked_ioctl = drm_ioctl,
2503 .mmap = drm_gem_mmap,
2504 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002505 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002506 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002507 .llseek = noop_llseek,
2508};
2509
Chris Wilson0673ad42016-06-24 14:00:22 +01002510static int
2511i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2512 struct drm_file *file)
2513{
2514 return -ENODEV;
2515}
2516
2517static const struct drm_ioctl_desc i915_ioctls[] = {
2518 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2519 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2522 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2523 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2524 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2525 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2526 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2527 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2528 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2529 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2530 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2531 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2532 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2533 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2534 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2557 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2568 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2569 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2570};
2571
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002573 /* Don't use MTRRs here; the Xserver or userspace app should
2574 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002575 */
Eric Anholt673a3942008-07-30 12:06:12 -07002576 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002577 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002578 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002579 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002580 .lastclose = i915_driver_lastclose,
2581 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002582 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002583 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002584
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002585 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002586 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002587 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002588
2589 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2590 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2591 .gem_prime_export = i915_gem_prime_export,
2592 .gem_prime_import = i915_gem_prime_import,
2593
Dave Airlieff72145b2011-02-07 12:16:14 +10002594 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002595 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002596 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002598 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002599 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002600 .name = DRIVER_NAME,
2601 .desc = DRIVER_DESC,
2602 .date = DRIVER_DATE,
2603 .major = DRIVER_MAJOR,
2604 .minor = DRIVER_MINOR,
2605 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606};