blob: bcee121bec5adfece6a07b6f99a0a12394fab0ef [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
Jani Nikula27be41d2020-04-17 16:01:09 +030037 * File Layout
38 * ~~~~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030039 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
Jonathan Corbet551bd332019-05-23 10:06:46 -060082 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030083 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
Jonathan Corbet551bd332019-05-23 10:06:46 -0600100 * ~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +0300101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Al Viro502f78c2020-04-23 14:29:05 -0400189static __always_inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
Lucas De Marchi11ffe972020-11-06 13:00:06 -0800233#define _PHY(phy, a, b) _PICK_EVEN(phy, a, b)
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200234
235#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
236#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
237#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
238#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
239#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Lucas De Marchi11ffe972020-11-06 13:00:06 -0800240#define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b))
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200241
242#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
243
244#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
245#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
246#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Aditya Swarup049c6512020-10-14 12:19:30 -0700247#define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__))
248
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300249
Jani Nikulaa7c01492018-10-31 13:04:53 +0200250/*
251 * Device info offset array based helpers for groups of registers with unevenly
252 * spaced base offsets.
253 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200254#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
255 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200256 DISPLAY_MMIO_BASE(dev_priv))
José Roberto de Souza270b9992019-07-30 15:47:51 -0700257#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
258 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
259 DISPLAY_MMIO_BASE(dev_priv))
260#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200261#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
262 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200263 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200264
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100265#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000266#define _MASKED_FIELD(mask, value) ({ \
267 if (__builtin_constant_p(mask)) \
268 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
269 if (__builtin_constant_p(value)) \
270 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
271 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
272 BUILD_BUG_ON_MSG((value) & ~(mask), \
273 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100274 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000275#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
276#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
277
Jesse Barnes585fb112008-07-29 11:54:06 -0700278/* PCI config space */
279
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300280#define MCHBAR_I915 0x44
281#define MCHBAR_I965 0x48
282#define MCHBAR_SIZE (4 * 4096)
283
284#define DEVEN 0x54
285#define DEVEN_MCHBAR_EN (1 << 28)
286
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300287/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300288
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300289#define HPLLCC 0xc0 /* 85x only */
290#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700291#define GC_CLOCK_133_200 (0 << 0)
292#define GC_CLOCK_100_200 (1 << 0)
293#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300294#define GC_CLOCK_133_266 (3 << 0)
295#define GC_CLOCK_133_200_2 (4 << 0)
296#define GC_CLOCK_133_266_2 (5 << 0)
297#define GC_CLOCK_166_266 (6 << 0)
298#define GC_CLOCK_166_250 (7 << 0)
299
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300300#define I915_GDRST 0xc0 /* PCI config register */
301#define GRDOM_FULL (0 << 2)
302#define GRDOM_RENDER (1 << 2)
303#define GRDOM_MEDIA (3 << 2)
304#define GRDOM_MASK (3 << 2)
305#define GRDOM_RESET_STATUS (1 << 1)
306#define GRDOM_RESET_ENABLE (1 << 0)
307
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200308/* BSpec only has register offset, PCI device and bit found empirically */
309#define I830_CLOCK_GATE 0xc8 /* device 0 */
310#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
311
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300312#define GCDGMBUS 0xcc
313
Jesse Barnesf97108d2010-01-29 11:27:07 -0800314#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700315#define GCFGC 0xf0 /* 915+ only */
316#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
317#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100318#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200319#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
320#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
321#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
322#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
323#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
324#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700325#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700326#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
327#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
328#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
329#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
330#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
331#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
332#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
333#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
334#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
335#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
336#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
337#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
338#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
339#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
340#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
341#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
342#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
343#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
344#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100345
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300346#define ASLE 0xe4
347#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700348
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300349#define SWSCI 0xe8
350#define SWSCI_SCISEL (1 << 15)
351#define SWSCI_GSSCIE (1 << 0)
352
353#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
354
Jesse Barnes585fb112008-07-29 11:54:06 -0700355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200356#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700357#define ILK_GRDOM_FULL (0 << 1)
358#define ILK_GRDOM_RENDER (1 << 1)
359#define ILK_GRDOM_MEDIA (3 << 1)
360#define ILK_GRDOM_MASK (3 << 1)
361#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200363#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700364#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700365#define GEN6_MBC_SNPCR_MASK (3 << 21)
366#define GEN6_MBC_SNPCR_MAX (0 << 21)
367#define GEN6_MBC_SNPCR_MED (1 << 21)
368#define GEN6_MBC_SNPCR_LOW (2 << 21)
369#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200371#define VLV_G3DCTL _MMIO(0x9024)
372#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300373
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200374#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100375#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
376#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
377#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
378#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
379#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200381#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800382#define GEN6_GRDOM_FULL (1 << 0)
383#define GEN6_GRDOM_RENDER (1 << 1)
384#define GEN6_GRDOM_MEDIA (1 << 2)
385#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200386#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100387#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200388#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300389/* GEN11 changed all bit defs except for FULL & RENDER */
390#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
391#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
392#define GEN11_GRDOM_BLT (1 << 2)
393#define GEN11_GRDOM_GUC (1 << 3)
394#define GEN11_GRDOM_MEDIA (1 << 5)
395#define GEN11_GRDOM_MEDIA2 (1 << 6)
396#define GEN11_GRDOM_MEDIA3 (1 << 7)
397#define GEN11_GRDOM_MEDIA4 (1 << 8)
John Harrisonddabf722021-07-23 10:42:13 -0700398#define GEN11_GRDOM_MEDIA5 (1 << 9)
399#define GEN11_GRDOM_MEDIA6 (1 << 10)
400#define GEN11_GRDOM_MEDIA7 (1 << 11)
401#define GEN11_GRDOM_MEDIA8 (1 << 12)
Michel Thierrye34b0342018-04-05 17:00:48 +0300402#define GEN11_GRDOM_VECS (1 << 13)
403#define GEN11_GRDOM_VECS2 (1 << 14)
John Harrisonddabf722021-07-23 10:42:13 -0700404#define GEN11_GRDOM_VECS3 (1 << 15)
405#define GEN11_GRDOM_VECS4 (1 << 16)
Oscar Mateof513ac72018-12-13 09:15:22 +0000406#define GEN11_GRDOM_SFC0 (1 << 17)
407#define GEN11_GRDOM_SFC1 (1 << 18)
John Harrisonddabf722021-07-23 10:42:13 -0700408#define GEN11_GRDOM_SFC2 (1 << 19)
409#define GEN11_GRDOM_SFC3 (1 << 20)
Oscar Mateof513ac72018-12-13 09:15:22 +0000410
411#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
412#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
413
414#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
415#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
416#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
417#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
418#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
419
420#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
421#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
422#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
423#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
424#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
425#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800426
Aditya Swarup5b26d572021-05-26 02:48:52 -0700427#define GEN12_HCP_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x2910)
428#define GEN12_HCP_SFC_FORCED_LOCK_BIT REG_BIT(0)
429#define GEN12_HCP_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x2914)
430#define GEN12_HCP_SFC_LOCK_ACK_BIT REG_BIT(1)
431#define GEN12_HCP_SFC_USAGE_BIT REG_BIT(0)
432
Matt Roper82929a212021-07-28 16:34:11 -0700433#define GEN12_SFC_DONE(n) _MMIO(0x1cc000 + (n) * 0x1000)
Mika Kuoppalae50dbdb2019-10-29 18:38:40 +0200434#define GEN12_SFC_DONE_MAX 4
435
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700436#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
437#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
438#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100439#define PP_DIR_DCLV_2G 0xffffffff
440
Chris Wilson6d425722019-04-05 13:38:31 +0100441#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
442#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200444#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600445#define GEN8_RPCS_ENABLE (1 << 31)
446#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
447#define GEN8_RPCS_S_CNT_SHIFT 15
448#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100449#define GEN11_RPCS_S_CNT_SHIFT 12
450#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600451#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
452#define GEN8_RPCS_SS_CNT_SHIFT 8
453#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
454#define GEN8_RPCS_EU_MAX_SHIFT 4
455#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
456#define GEN8_RPCS_EU_MIN_SHIFT 0
457#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
458
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100459#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
460/* HSW only */
461#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
462#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
463#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
464#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
465/* HSW+ */
466#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
467#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
468#define HSW_RCS_INHIBIT (1 << 8)
469/* Gen8 */
470#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
471#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
472#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
473#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
474#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
475#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
476#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
477#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
478#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
479#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200481#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700482#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
483#define ECOCHK_SNB_BIT (1 << 10)
484#define ECOCHK_DIS_TLB (1 << 8)
485#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
486#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
487#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
488#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
489#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
490#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
491#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
492#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100493
Imre Deak2248a282019-10-17 16:38:31 +0300494#define GEN8_RC6_CTX_INFO _MMIO(0x8504)
495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200496#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700497#define ECOBITS_SNB_BIT (1 << 13)
498#define ECOBITS_PPGTT_CACHE64B (3 << 8)
499#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700502#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200503
Matt Roperc256af02021-04-20 14:18:42 +0100504#define GU_CNTL _MMIO(0x101010)
505#define LMEM_INIT REG_BIT(7)
506
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200507#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300508#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
509#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
510#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
511#define GEN6_STOLEN_RESERVED_1M (0 << 4)
512#define GEN6_STOLEN_RESERVED_512K (1 << 4)
513#define GEN6_STOLEN_RESERVED_256K (2 << 4)
514#define GEN6_STOLEN_RESERVED_128K (3 << 4)
515#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
516#define GEN7_STOLEN_RESERVED_1M (0 << 5)
517#define GEN7_STOLEN_RESERVED_256K (1 << 5)
518#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
519#define GEN8_STOLEN_RESERVED_1M (0 << 7)
520#define GEN8_STOLEN_RESERVED_2M (1 << 7)
521#define GEN8_STOLEN_RESERVED_4M (2 << 7)
522#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200523#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700524#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200525
Jesse Barnes585fb112008-07-29 11:54:06 -0700526/* VGA stuff */
527
528#define VGA_ST01_MDA 0x3ba
529#define VGA_ST01_CGA 0x3da
530
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200531#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700532#define VGA_MSR_WRITE 0x3c2
533#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700534#define VGA_MSR_MEM_EN (1 << 1)
535#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700536
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300537#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100538#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300539#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700540
541#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700542#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700543#define VGA_AR_DATA_WRITE 0x3c0
544#define VGA_AR_DATA_READ 0x3c1
545
546#define VGA_GR_INDEX 0x3ce
547#define VGA_GR_DATA 0x3cf
548/* GR05 */
549#define VGA_GR_MEM_READ_MODE_SHIFT 3
550#define VGA_GR_MEM_READ_MODE_PLANE 1
551/* GR06 */
552#define VGA_GR_MEM_MODE_MASK 0xc
553#define VGA_GR_MEM_MODE_SHIFT 2
554#define VGA_GR_MEM_A0000_AFFFF 0
555#define VGA_GR_MEM_A0000_BFFFF 1
556#define VGA_GR_MEM_B0000_B7FFF 2
557#define VGA_GR_MEM_B0000_BFFFF 3
558
559#define VGA_DACMASK 0x3c6
560#define VGA_DACRX 0x3c7
561#define VGA_DACWX 0x3c8
562#define VGA_DACDATA 0x3c9
563
564#define VGA_CR_INDEX_MDA 0x3b4
565#define VGA_CR_DATA_MDA 0x3b5
566#define VGA_CR_INDEX_CGA 0x3d4
567#define VGA_CR_DATA_CGA 0x3d5
568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200569#define MI_PREDICATE_SRC0 _MMIO(0x2400)
570#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
571#define MI_PREDICATE_SRC1 _MMIO(0x2408)
572#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Lionel Landwerlindaed3e42019-10-12 08:23:07 +0100573#define MI_PREDICATE_DATA _MMIO(0x2410)
574#define MI_PREDICATE_RESULT _MMIO(0x2418)
575#define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200576#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700577#define LOWER_SLICE_ENABLED (1 << 0)
578#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300579
Jesse Barnes585fb112008-07-29 11:54:06 -0700580/*
Brad Volkin5947de92014-02-18 10:15:50 -0800581 * Registers used only by the command parser
582 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200583#define BCS_SWCTRL _MMIO(0x22200)
Zbigniew Kempczyński79eb8c72020-04-30 07:49:57 +0100584#define BCS_SRC_Y REG_BIT(0)
585#define BCS_DST_Y REG_BIT(1)
Brad Volkin5947de92014-02-18 10:15:50 -0800586
Jon Bloomfield0f2f3972018-04-23 11:12:15 -0700587/* There are 16 GPR registers */
588#define BCS_GPR(n) _MMIO(0x22600 + (n) * 8)
589#define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4)
590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200591#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
592#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
593#define HS_INVOCATION_COUNT _MMIO(0x2300)
594#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
595#define DS_INVOCATION_COUNT _MMIO(0x2308)
596#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
597#define IA_VERTICES_COUNT _MMIO(0x2310)
598#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
599#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
600#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
601#define VS_INVOCATION_COUNT _MMIO(0x2320)
602#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
603#define GS_INVOCATION_COUNT _MMIO(0x2328)
604#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
605#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
606#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
607#define CL_INVOCATION_COUNT _MMIO(0x2338)
608#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
609#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
610#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
611#define PS_INVOCATION_COUNT _MMIO(0x2348)
612#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
613#define PS_DEPTH_COUNT _MMIO(0x2350)
614#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800615
616/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200617#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
618#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200620#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
621#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
624#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
625#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
626#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
627#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
628#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700629
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200630#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
631#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
632#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700633
Jordan Justen1b850662016-03-06 23:30:29 -0800634/* There are the 16 64-bit CS General Purpose Registers */
635#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
636#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
637
Robert Bragga9417952016-11-07 19:49:48 +0000638#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000639#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
640#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
641#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700642#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
643#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
644#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
645#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
646#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
647#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
648#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
649#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
650#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000651#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700652#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
653#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000654
655#define GEN8_OACTXID _MMIO(0x2364)
656
Robert Bragg19f81df2017-06-13 12:23:03 +0100657#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700658#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
659#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
660#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
661#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100662
Robert Braggd7965152016-11-07 19:49:52 +0000663#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700664#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
665#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
666#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
667#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000668#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700669#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
670#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000671
672#define GEN8_OACTXCONTROL _MMIO(0x2360)
673#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
674#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700675#define GEN8_OA_TIMER_ENABLE (1 << 1)
676#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000677
678#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700679#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
680#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
681#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
682#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000683
Robert Bragg19f81df2017-06-13 12:23:03 +0100684#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000685#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100686#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000687
688#define GEN7_OASTATUS1 _MMIO(0x2364)
689#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700690#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
691#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
692#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000693
694#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100695#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
696#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000697
698#define GEN8_OASTATUS _MMIO(0x2b08)
Lionel Landwerlin059a0be2020-11-17 15:01:24 +0200699#define GEN8_OASTATUS_TAIL_POINTER_WRAP (1 << 17)
700#define GEN8_OASTATUS_HEAD_POINTER_WRAP (1 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700701#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
702#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
703#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
704#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000705
706#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100707#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000708#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100709#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000710
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700711#define OABUFFER_SIZE_128K (0 << 3)
712#define OABUFFER_SIZE_256K (1 << 3)
713#define OABUFFER_SIZE_512K (2 << 3)
714#define OABUFFER_SIZE_1M (3 << 3)
715#define OABUFFER_SIZE_2M (4 << 3)
716#define OABUFFER_SIZE_4M (5 << 3)
717#define OABUFFER_SIZE_8M (6 << 3)
718#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000719
Umesh Nerlige Ramappaa639b0c2020-03-09 14:10:57 -0700720#define GEN12_OA_TLB_INV_CR _MMIO(0xceec)
721
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -0700722/* Gen12 OAR unit */
723#define GEN12_OAR_OACONTROL _MMIO(0x2960)
724#define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
725#define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
726
727#define GEN12_OACTXCONTROL _MMIO(0x2360)
728#define GEN12_OAR_OASTATUS _MMIO(0x2968)
729
730/* Gen12 OAG unit */
731#define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
732#define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
733#define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
734#define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
735
736#define GEN12_OAG_OABUFFER _MMIO(0xdb08)
737#define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
738#define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
739#define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
740
741#define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
742#define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
743#define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
744#define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
745
746#define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
747#define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
748#define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
749
750#define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
751#define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
752#define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
753#define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
754#define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
755
756#define GEN12_OAG_OASTATUS _MMIO(0xdafc)
757#define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
758#define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
759#define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
760
Robert Bragg19f81df2017-06-13 12:23:03 +0100761/*
762 * Flexible, Aggregate EU Counter Registers.
763 * Note: these aren't contiguous
764 */
Robert Braggd7965152016-11-07 19:49:52 +0000765#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100766#define EU_PERF_CNTL1 _MMIO(0xe558)
767#define EU_PERF_CNTL2 _MMIO(0xe658)
768#define EU_PERF_CNTL3 _MMIO(0xe758)
769#define EU_PERF_CNTL4 _MMIO(0xe45c)
770#define EU_PERF_CNTL5 _MMIO(0xe55c)
771#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000772
Robert Braggd7965152016-11-07 19:49:52 +0000773/*
774 * OA Boolean state
775 */
776
Robert Braggd7965152016-11-07 19:49:52 +0000777#define OASTARTTRIG1 _MMIO(0x2710)
778#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
779#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
780
781#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700782#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
783#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
784#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
785#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
786#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
787#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
788#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
789#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
790#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
791#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
792#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
793#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
794#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
795#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
796#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
797#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
798#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
799#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
800#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
801#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
802#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
803#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
804#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
805#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
806#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
807#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
808#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
809#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
810#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000811
812#define OASTARTTRIG3 _MMIO(0x2718)
813#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
814#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
815#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
816#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
817#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
818#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
819#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
820#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
821#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
822
823#define OASTARTTRIG4 _MMIO(0x271c)
824#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
825#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
826#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
827#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
828#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
829#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
830#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
831#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
832#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
833
834#define OASTARTTRIG5 _MMIO(0x2720)
835#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
836#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
837
838#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700839#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
840#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
841#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
842#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
843#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
844#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
845#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
846#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
847#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
848#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
849#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
850#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
851#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
852#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
853#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
854#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
855#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
856#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
857#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
858#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
859#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
860#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
861#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
862#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
863#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
864#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
865#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
866#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
867#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000868
869#define OASTARTTRIG7 _MMIO(0x2728)
870#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
871#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
872#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
873#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
874#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
875#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
876#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
877#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
878#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
879
880#define OASTARTTRIG8 _MMIO(0x272c)
881#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
882#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
883#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
884#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
885#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
886#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
887#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
888#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
889#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
890
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100891#define OAREPORTTRIG1 _MMIO(0x2740)
892#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
Flavio Suligoi6f48fd82020-07-03 14:50:46 +0200893#define OAREPORTTRIG1_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100894
895#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700896#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
897#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
898#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
899#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
900#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
901#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
902#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
903#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
904#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
905#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
906#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
907#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
908#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
909#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
910#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
911#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
912#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
913#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
914#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
915#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
916#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
917#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
918#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
919#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
920#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100921
922#define OAREPORTTRIG3 _MMIO(0x2748)
923#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
924#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
925#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
926#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
927#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
928#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
929#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
930#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
931#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
932
933#define OAREPORTTRIG4 _MMIO(0x274c)
934#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
935#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
936#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
937#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
938#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
939#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
940#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
941#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
942#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
943
944#define OAREPORTTRIG5 _MMIO(0x2750)
945#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
Flavio Suligoi6f48fd82020-07-03 14:50:46 +0200946#define OAREPORTTRIG5_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100947
948#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700949#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
950#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
951#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
952#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
953#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
954#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
955#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
956#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
957#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
958#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
959#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
960#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
961#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
962#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
963#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
964#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
965#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
966#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
967#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
968#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
969#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
970#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
971#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
972#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
973#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100974
975#define OAREPORTTRIG7 _MMIO(0x2758)
976#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
977#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
978#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
979#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
980#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
981#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
982#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
983#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
984#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
985
986#define OAREPORTTRIG8 _MMIO(0x275c)
987#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
988#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
989#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
990#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
991#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
992#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
993#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
994#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
995#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
996
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -0700997/* Same layout as OASTARTTRIGX */
998#define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
999#define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
1000#define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
1001#define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
1002#define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
1003#define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
1004#define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
1005#define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
1006
1007/* Same layout as OAREPORTTRIGX */
1008#define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
1009#define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
1010#define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
1011#define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
1012#define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
1013#define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
1014#define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
1015#define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
1016
Robert Braggd7965152016-11-07 19:49:52 +00001017/* CECX_0 */
1018#define OACEC_COMPARE_LESS_OR_EQUAL 6
1019#define OACEC_COMPARE_NOT_EQUAL 5
1020#define OACEC_COMPARE_LESS_THAN 4
1021#define OACEC_COMPARE_GREATER_OR_EQUAL 3
1022#define OACEC_COMPARE_EQUAL 2
1023#define OACEC_COMPARE_GREATER_THAN 1
1024#define OACEC_COMPARE_ANY_EQUAL 0
1025
1026#define OACEC_COMPARE_VALUE_MASK 0xffff
1027#define OACEC_COMPARE_VALUE_SHIFT 3
1028
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001029#define OACEC_SELECT_NOA (0 << 19)
1030#define OACEC_SELECT_PREV (1 << 19)
1031#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +00001032
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001033/* 11-bit array 0: pass-through, 1: negated */
1034#define GEN12_OASCEC_NEGATE_MASK 0x7ff
1035#define GEN12_OASCEC_NEGATE_SHIFT 21
1036
Robert Braggd7965152016-11-07 19:49:52 +00001037/* CECX_1 */
1038#define OACEC_MASK_MASK 0xffff
1039#define OACEC_CONSIDERATIONS_MASK 0xffff
1040#define OACEC_CONSIDERATIONS_SHIFT 16
1041
1042#define OACEC0_0 _MMIO(0x2770)
1043#define OACEC0_1 _MMIO(0x2774)
1044#define OACEC1_0 _MMIO(0x2778)
1045#define OACEC1_1 _MMIO(0x277c)
1046#define OACEC2_0 _MMIO(0x2780)
1047#define OACEC2_1 _MMIO(0x2784)
1048#define OACEC3_0 _MMIO(0x2788)
1049#define OACEC3_1 _MMIO(0x278c)
1050#define OACEC4_0 _MMIO(0x2790)
1051#define OACEC4_1 _MMIO(0x2794)
1052#define OACEC5_0 _MMIO(0x2798)
1053#define OACEC5_1 _MMIO(0x279c)
1054#define OACEC6_0 _MMIO(0x27a0)
1055#define OACEC6_1 _MMIO(0x27a4)
1056#define OACEC7_0 _MMIO(0x27a8)
1057#define OACEC7_1 _MMIO(0x27ac)
1058
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001059/* Same layout as CECX_Y */
1060#define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1061#define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1062#define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1063#define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1064#define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1065#define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1066#define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1067#define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1068#define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1069#define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1070#define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1071#define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1072#define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1073#define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1074#define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1075#define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1076
1077/* Same layout as CECX_Y + negate 11-bit array */
1078#define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1079#define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1080#define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1081#define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1082#define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1083#define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1084#define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1085#define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1086#define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1087#define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1088#define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1089#define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1090#define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1091#define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1092#define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1093#define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1094
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001095/* OA perf counters */
1096#define OA_PERFCNT1_LO _MMIO(0x91B8)
1097#define OA_PERFCNT1_HI _MMIO(0x91BC)
1098#define OA_PERFCNT2_LO _MMIO(0x91C0)
1099#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001100#define OA_PERFCNT3_LO _MMIO(0x91C8)
1101#define OA_PERFCNT3_HI _MMIO(0x91CC)
1102#define OA_PERFCNT4_LO _MMIO(0x91D8)
1103#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001104
1105#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1106#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1107
1108/* RPM unit config (Gen8+) */
1109#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +00001110#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1111#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1112#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1113#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -02001114#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1115#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1116#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1117#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1118#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1119#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001120#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1121#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1122
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001123#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001124#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001125
Lionel Landwerlindab91782017-11-10 19:08:44 +00001126/* GPM unit config (Gen9+) */
1127#define CTC_MODE _MMIO(0xA26C)
1128#define CTC_SOURCE_PARAMETER_MASK 1
1129#define CTC_SOURCE_CRYSTAL_CLOCK 0
1130#define CTC_SOURCE_DIVIDE_LOGIC 1
1131#define CTC_SHIFT_PARAMETER_SHIFT 1
1132#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1133
Lionel Landwerlin58885762017-11-10 19:08:42 +00001134/* RCP unit config (Gen8+) */
1135#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001136
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001137/* NOA (HSW) */
1138#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1139#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1140#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1141#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1142#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1143#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1144#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1145#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1146#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1147#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1148
1149#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1150
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001151/* NOA (Gen8+) */
1152#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1153
1154#define MICRO_BP0_0 _MMIO(0x9800)
1155#define MICRO_BP0_2 _MMIO(0x9804)
1156#define MICRO_BP0_1 _MMIO(0x9808)
1157
1158#define MICRO_BP1_0 _MMIO(0x980C)
1159#define MICRO_BP1_2 _MMIO(0x9810)
1160#define MICRO_BP1_1 _MMIO(0x9814)
1161
1162#define MICRO_BP2_0 _MMIO(0x9818)
1163#define MICRO_BP2_2 _MMIO(0x981C)
1164#define MICRO_BP2_1 _MMIO(0x9820)
1165
1166#define MICRO_BP3_0 _MMIO(0x9824)
1167#define MICRO_BP3_2 _MMIO(0x9828)
1168#define MICRO_BP3_1 _MMIO(0x982C)
1169
1170#define MICRO_BP_TRIGGER _MMIO(0x9830)
1171#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1172#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1173#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1174
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001175#define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1176#define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1177#define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1178
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001179#define GDT_CHICKEN_BITS _MMIO(0x9840)
1180#define GT_NOA_ENABLE 0x00000080
1181
1182#define NOA_DATA _MMIO(0x986C)
1183#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001184#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001185
Brad Volkin220375a2014-02-18 10:15:51 -08001186#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1187#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001188#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001189
Brad Volkin5947de92014-02-18 10:15:50 -08001190/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001191 * Reset registers
1192 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001194#define DEBUG_RESET_FULL (1 << 7)
1195#define DEBUG_RESET_RENDER (1 << 8)
1196#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001197
Jesse Barnes57f350b2012-03-28 13:39:25 -07001198/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001199 * IOSF sideband
1200 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001201#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001202#define IOSF_DEVFN_SHIFT 24
1203#define IOSF_OPCODE_SHIFT 16
1204#define IOSF_PORT_SHIFT 8
1205#define IOSF_BYTE_ENABLES_SHIFT 4
1206#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001207#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001208#define IOSF_PORT_BUNIT 0x03
1209#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001210#define IOSF_PORT_NC 0x11
1211#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001212#define IOSF_PORT_GPIO_NC 0x13
1213#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001214#define IOSF_PORT_DPIO_2 0x1a
1215#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001216#define IOSF_PORT_GPIO_SC 0x48
1217#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001218#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001219#define CHV_IOSF_PORT_GPIO_N 0x13
1220#define CHV_IOSF_PORT_GPIO_SE 0x48
1221#define CHV_IOSF_PORT_GPIO_E 0xa8
1222#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001223#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1224#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001225
Jesse Barnes30a970c2013-11-04 13:48:12 -08001226/* See configdb bunit SB addr map */
1227#define BUNIT_REG_BISOC 0x11
1228
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001229/* PUNIT_REG_*SSPM0 */
1230#define _SSPM0_SSC(val) ((val) << 0)
1231#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1232#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1233#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1234#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1235#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1236#define _SSPM0_SSS(val) ((val) << 24)
1237#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1238#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1239#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1240#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1241#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1242
1243/* PUNIT_REG_*SSPM1 */
1244#define SSPM1_FREQSTAT_SHIFT 24
1245#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1246#define SSPM1_FREQGUAR_SHIFT 8
1247#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1248#define SSPM1_FREQ_SHIFT 0
1249#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1250
1251#define PUNIT_REG_VEDSSPM0 0x32
1252#define PUNIT_REG_VEDSSPM1 0x33
1253
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001254#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001255#define DSPFREQSTAT_SHIFT_CHV 24
1256#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1257#define DSPFREQGUAR_SHIFT_CHV 8
1258#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001259#define DSPFREQSTAT_SHIFT 30
1260#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1261#define DSPFREQGUAR_SHIFT 14
1262#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001263#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1264#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1265#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001266#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1267#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1268#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1269#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1270#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1271#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1272#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1273#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1274#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1275#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1276#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1277#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001278
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001279#define PUNIT_REG_ISPSSPM0 0x39
1280#define PUNIT_REG_ISPSSPM1 0x3a
1281
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001282#define PUNIT_REG_PWRGT_CTRL 0x60
1283#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001284#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1285#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1286#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1287#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1288#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1289
1290#define PUNIT_PWGT_IDX_RENDER 0
1291#define PUNIT_PWGT_IDX_MEDIA 1
1292#define PUNIT_PWGT_IDX_DISP2D 3
1293#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1294#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1295#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1296#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1297#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1298#define PUNIT_PWGT_IDX_DPIO_RX0 10
1299#define PUNIT_PWGT_IDX_DPIO_RX1 11
1300#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001301
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001302#define PUNIT_REG_GPU_LFM 0xd3
1303#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1304#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001305#define GPLLENABLE (1 << 4)
1306#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001307#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001308#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001309
1310#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1311#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1312
Deepak S095acd52015-01-17 11:05:59 +05301313#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1314#define FB_GFX_FREQ_FUSE_MASK 0xff
1315#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1316#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1317#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1318
1319#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1320#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1321
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001322#define PUNIT_REG_DDR_SETUP2 0x139
1323#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1324#define FORCE_DDR_LOW_FREQ (1 << 1)
1325#define FORCE_DDR_HIGH_FREQ (1 << 0)
1326
Deepak S2b6b3a02014-05-27 15:59:30 +05301327#define PUNIT_GPU_STATUS_REG 0xdb
1328#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1329#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1330#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1331#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1332
1333#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1334#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1335#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1336
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001337#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1338#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1339#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1340#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1341#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1342#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1343#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1344#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1345#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1346#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1347
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001348#define VLV_TURBO_SOC_OVERRIDE 0x04
1349#define VLV_OVERRIDE_EN 1
1350#define VLV_SOC_TDP_EN (1 << 1)
1351#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1352#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301353
ymohanmabe4fc042013-08-27 23:40:56 +03001354/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001355#define CCK_FUSE_REG 0x8
1356#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001357#define CCK_REG_DSI_PLL_FUSE 0x44
1358#define CCK_REG_DSI_PLL_CONTROL 0x48
1359#define DSI_PLL_VCO_EN (1 << 31)
1360#define DSI_PLL_LDO_GATE (1 << 30)
1361#define DSI_PLL_P1_POST_DIV_SHIFT 17
1362#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1363#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1364#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1365#define DSI_PLL_MUX_MASK (3 << 9)
1366#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1367#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1368#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1369#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1370#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1371#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1372#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1373#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1374#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1375#define DSI_PLL_LOCK (1 << 0)
1376#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1377#define DSI_PLL_LFSR (1 << 31)
1378#define DSI_PLL_FRACTION_EN (1 << 30)
1379#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1380#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1381#define DSI_PLL_USYNC_CNT_SHIFT 18
1382#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1383#define DSI_PLL_N1_DIV_SHIFT 16
1384#define DSI_PLL_N1_DIV_MASK (3 << 16)
1385#define DSI_PLL_M1_DIV_SHIFT 0
1386#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001387#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001388#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001389#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001390#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001391#define CCK_TRUNK_FORCE_ON (1 << 17)
1392#define CCK_TRUNK_FORCE_OFF (1 << 16)
1393#define CCK_FREQUENCY_STATUS (0x1f << 8)
1394#define CCK_FREQUENCY_STATUS_SHIFT 8
1395#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001396
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001397/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001398#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001400#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001401#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1402#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1403#define DPIO_SFR_BYPASS (1 << 1)
1404#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001405
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001406#define DPIO_PHY(pipe) ((pipe) >> 1)
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001407
Daniel Vetter598fac62013-04-18 22:01:46 +02001408/*
1409 * Per pipe/PLL DPIO regs
1410 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001411#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001412#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001413#define DPIO_POST_DIV_DAC 0
1414#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1415#define DPIO_POST_DIV_LVDS1 2
1416#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001417#define DPIO_K_SHIFT (24) /* 4 bits */
1418#define DPIO_P1_SHIFT (21) /* 3 bits */
1419#define DPIO_P2_SHIFT (16) /* 5 bits */
1420#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001421#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001422#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1423#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001424#define _VLV_PLL_DW3_CH1 0x802c
1425#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001426
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001427#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001428#define DPIO_REFSEL_OVERRIDE 27
1429#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1430#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1431#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301432#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001433#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1434#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001435#define _VLV_PLL_DW5_CH1 0x8034
1436#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001437
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001438#define _VLV_PLL_DW7_CH0 0x801c
1439#define _VLV_PLL_DW7_CH1 0x803c
1440#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001441
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001442#define _VLV_PLL_DW8_CH0 0x8040
1443#define _VLV_PLL_DW8_CH1 0x8060
1444#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001445
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001446#define VLV_PLL_DW9_BCAST 0xc044
1447#define _VLV_PLL_DW9_CH0 0x8044
1448#define _VLV_PLL_DW9_CH1 0x8064
1449#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001450
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001451#define _VLV_PLL_DW10_CH0 0x8048
1452#define _VLV_PLL_DW10_CH1 0x8068
1453#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001454
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001455#define _VLV_PLL_DW11_CH0 0x804c
1456#define _VLV_PLL_DW11_CH1 0x806c
1457#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001458
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001459/* Spec for ref block start counts at DW10 */
1460#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001461
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001462#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001463
Daniel Vetter598fac62013-04-18 22:01:46 +02001464/*
1465 * Per DDI channel DPIO regs
1466 */
1467
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001468#define _VLV_PCS_DW0_CH0 0x8200
1469#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001470#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1471#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1472#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1473#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001474#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001475
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001476#define _VLV_PCS01_DW0_CH0 0x200
1477#define _VLV_PCS23_DW0_CH0 0x400
1478#define _VLV_PCS01_DW0_CH1 0x2600
1479#define _VLV_PCS23_DW0_CH1 0x2800
1480#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1481#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1482
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001483#define _VLV_PCS_DW1_CH0 0x8204
1484#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001485#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1486#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1487#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001488#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001489#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001490#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001491
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001492#define _VLV_PCS01_DW1_CH0 0x204
1493#define _VLV_PCS23_DW1_CH0 0x404
1494#define _VLV_PCS01_DW1_CH1 0x2604
1495#define _VLV_PCS23_DW1_CH1 0x2804
1496#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1497#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1498
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001499#define _VLV_PCS_DW8_CH0 0x8220
1500#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001501#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1502#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001503#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001504
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001505#define _VLV_PCS01_DW8_CH0 0x0220
1506#define _VLV_PCS23_DW8_CH0 0x0420
1507#define _VLV_PCS01_DW8_CH1 0x2620
1508#define _VLV_PCS23_DW8_CH1 0x2820
1509#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1510#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001511
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001512#define _VLV_PCS_DW9_CH0 0x8224
1513#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001514#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1515#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1516#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1517#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1518#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1519#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001520#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001521
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001522#define _VLV_PCS01_DW9_CH0 0x224
1523#define _VLV_PCS23_DW9_CH0 0x424
1524#define _VLV_PCS01_DW9_CH1 0x2624
1525#define _VLV_PCS23_DW9_CH1 0x2824
1526#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1527#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1528
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001529#define _CHV_PCS_DW10_CH0 0x8228
1530#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001531#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1532#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1533#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1534#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1535#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1536#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1537#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1538#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001539#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1540
Ville Syrjälä1966e592014-04-09 13:29:04 +03001541#define _VLV_PCS01_DW10_CH0 0x0228
1542#define _VLV_PCS23_DW10_CH0 0x0428
1543#define _VLV_PCS01_DW10_CH1 0x2628
1544#define _VLV_PCS23_DW10_CH1 0x2828
1545#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1546#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1547
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001548#define _VLV_PCS_DW11_CH0 0x822c
1549#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001550#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1551#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1552#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1553#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001554#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001555
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001556#define _VLV_PCS01_DW11_CH0 0x022c
1557#define _VLV_PCS23_DW11_CH0 0x042c
1558#define _VLV_PCS01_DW11_CH1 0x262c
1559#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001560#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1561#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001562
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001563#define _VLV_PCS01_DW12_CH0 0x0230
1564#define _VLV_PCS23_DW12_CH0 0x0430
1565#define _VLV_PCS01_DW12_CH1 0x2630
1566#define _VLV_PCS23_DW12_CH1 0x2830
1567#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1568#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1569
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001570#define _VLV_PCS_DW12_CH0 0x8230
1571#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001572#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1573#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1574#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1575#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1576#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001577#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001578
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001579#define _VLV_PCS_DW14_CH0 0x8238
1580#define _VLV_PCS_DW14_CH1 0x8438
1581#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001582
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001583#define _VLV_PCS_DW23_CH0 0x825c
1584#define _VLV_PCS_DW23_CH1 0x845c
1585#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001586
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001587#define _VLV_TX_DW2_CH0 0x8288
1588#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001589#define DPIO_SWING_MARGIN000_SHIFT 16
1590#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001592#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001593
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001594#define _VLV_TX_DW3_CH0 0x828c
1595#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001596/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001597#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001598#define DPIO_SWING_MARGIN101_SHIFT 16
1599#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001600#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1601
1602#define _VLV_TX_DW4_CH0 0x8290
1603#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001604#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1605#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001606#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1607#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001608#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1609
1610#define _VLV_TX3_DW4_CH0 0x690
1611#define _VLV_TX3_DW4_CH1 0x2a90
1612#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1613
1614#define _VLV_TX_DW5_CH0 0x8294
1615#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001616#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001617#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001618
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001619#define _VLV_TX_DW11_CH0 0x82ac
1620#define _VLV_TX_DW11_CH1 0x84ac
1621#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001622
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001623#define _VLV_TX_DW14_CH0 0x82b8
1624#define _VLV_TX_DW14_CH1 0x84b8
1625#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301626
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001627/* CHV dpPhy registers */
1628#define _CHV_PLL_DW0_CH0 0x8000
1629#define _CHV_PLL_DW0_CH1 0x8180
1630#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1631
1632#define _CHV_PLL_DW1_CH0 0x8004
1633#define _CHV_PLL_DW1_CH1 0x8184
1634#define DPIO_CHV_N_DIV_SHIFT 8
1635#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1636#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1637
1638#define _CHV_PLL_DW2_CH0 0x8008
1639#define _CHV_PLL_DW2_CH1 0x8188
1640#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1641
1642#define _CHV_PLL_DW3_CH0 0x800c
1643#define _CHV_PLL_DW3_CH1 0x818c
1644#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1645#define DPIO_CHV_FIRST_MOD (0 << 8)
1646#define DPIO_CHV_SECOND_MOD (1 << 8)
1647#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301648#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1650
1651#define _CHV_PLL_DW6_CH0 0x8018
1652#define _CHV_PLL_DW6_CH1 0x8198
1653#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1654#define DPIO_CHV_INT_COEFF_SHIFT 8
1655#define DPIO_CHV_PROP_COEFF_SHIFT 0
1656#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1657
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301658#define _CHV_PLL_DW8_CH0 0x8020
1659#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301660#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1661#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301662#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1663
1664#define _CHV_PLL_DW9_CH0 0x8024
1665#define _CHV_PLL_DW9_CH1 0x81A4
1666#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301667#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301668#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1669#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1670
Ville Syrjälä6669e392015-07-08 23:46:00 +03001671#define _CHV_CMN_DW0_CH0 0x8100
1672#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1673#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1674#define DPIO_ALLDL_POWERDOWN (1 << 1)
1675#define DPIO_ANYDL_POWERDOWN (1 << 0)
1676
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001677#define _CHV_CMN_DW5_CH0 0x8114
1678#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1679#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1680#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1681#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1682#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1683#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1684#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1685#define CHV_BUFLEFTENA1_MASK (3 << 22)
1686
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001687#define _CHV_CMN_DW13_CH0 0x8134
1688#define _CHV_CMN_DW0_CH1 0x8080
1689#define DPIO_CHV_S1_DIV_SHIFT 21
1690#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1691#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1692#define DPIO_CHV_K_DIV_SHIFT 4
1693#define DPIO_PLL_FREQLOCK (1 << 1)
1694#define DPIO_PLL_LOCK (1 << 0)
1695#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1696
1697#define _CHV_CMN_DW14_CH0 0x8138
1698#define _CHV_CMN_DW1_CH1 0x8084
1699#define DPIO_AFC_RECAL (1 << 14)
1700#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001701#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1702#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1703#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1704#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1705#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1706#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1707#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1708#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001709#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1710
Ville Syrjälä9197c882014-04-09 13:29:05 +03001711#define _CHV_CMN_DW19_CH0 0x814c
1712#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001713#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1714#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001715#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001716#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001717
Ville Syrjälä9197c882014-04-09 13:29:05 +03001718#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1719
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001720#define CHV_CMN_DW28 0x8170
1721#define DPIO_CL1POWERDOWNEN (1 << 23)
1722#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001723#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1724#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1725#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1726#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001727
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001728#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001729#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001730#define DPIO_LRC_BYPASS (1 << 3)
1731
1732#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1733 (lane) * 0x200 + (offset))
1734
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001735#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1736#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1737#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1738#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1739#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1740#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1741#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1742#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1743#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1744#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1745#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001746#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1747#define DPIO_FRC_LATENCY_SHFIT 8
1748#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1749#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301750
1751/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001752#define _BXT_PHY0_BASE 0x6C000
1753#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001754#define _BXT_PHY2_BASE 0x163000
1755#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1756 _BXT_PHY1_BASE, \
1757 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001758
1759#define _BXT_PHY(phy, reg) \
1760 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1761
1762#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1763 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1764 (reg_ch1) - _BXT_PHY0_BASE))
1765#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1766 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001768#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301769#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301770
Imre Deake93da0a2016-06-13 16:44:37 +03001771#define _BXT_PHY_CTL_DDI_A 0x64C00
1772#define _BXT_PHY_CTL_DDI_B 0x64C10
1773#define _BXT_PHY_CTL_DDI_C 0x64C20
1774#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1775#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1776#define BXT_PHY_LANE_ENABLED (1 << 8)
1777#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1778 _BXT_PHY_CTL_DDI_B)
1779
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301780#define _PHY_CTL_FAMILY_EDP 0x64C80
1781#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001782#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301783#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001784#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1785 _PHY_CTL_FAMILY_EDP, \
1786 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301787
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301788/* BXT PHY PLL registers */
1789#define _PORT_PLL_A 0x46074
1790#define _PORT_PLL_B 0x46078
1791#define _PORT_PLL_C 0x4607c
1792#define PORT_PLL_ENABLE (1 << 31)
1793#define PORT_PLL_LOCK (1 << 30)
1794#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001795#define PORT_PLL_POWER_ENABLE (1 << 26)
1796#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001797#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301798
1799#define _PORT_PLL_EBB_0_A 0x162034
1800#define _PORT_PLL_EBB_0_B 0x6C034
1801#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001802#define PORT_PLL_P1_SHIFT 13
1803#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1804#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1805#define PORT_PLL_P2_SHIFT 8
1806#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1807#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001808#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1809 _PORT_PLL_EBB_0_B, \
1810 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301811
1812#define _PORT_PLL_EBB_4_A 0x162038
1813#define _PORT_PLL_EBB_4_B 0x6C038
1814#define _PORT_PLL_EBB_4_C 0x6C344
1815#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1816#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001817#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1818 _PORT_PLL_EBB_4_B, \
1819 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301820
1821#define _PORT_PLL_0_A 0x162100
1822#define _PORT_PLL_0_B 0x6C100
1823#define _PORT_PLL_0_C 0x6C380
1824/* PORT_PLL_0_A */
1825#define PORT_PLL_M2_MASK 0xFF
1826/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001827#define PORT_PLL_N_SHIFT 8
1828#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1829#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301830/* PORT_PLL_2_A */
1831#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1832/* PORT_PLL_3_A */
1833#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1834/* PORT_PLL_6_A */
1835#define PORT_PLL_PROP_COEFF_MASK 0xF
1836#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1837#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1838#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1839#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1840/* PORT_PLL_8_A */
1841#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301842/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001843#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1844#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301845/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001846#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301847#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301848#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001849#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001850#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1851 _PORT_PLL_0_B, \
1852 _PORT_PLL_0_C)
1853#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1854 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301855
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301856/* BXT PHY common lane registers */
1857#define _PORT_CL1CM_DW0_A 0x162000
1858#define _PORT_CL1CM_DW0_BC 0x6C000
1859#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301860#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001861#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301862
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001863#define _PORT_CL1CM_DW9_A 0x162024
1864#define _PORT_CL1CM_DW9_BC 0x6C024
1865#define IREF0RC_OFFSET_SHIFT 8
1866#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1867#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001868
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001869#define _PORT_CL1CM_DW10_A 0x162028
1870#define _PORT_CL1CM_DW10_BC 0x6C028
1871#define IREF1RC_OFFSET_SHIFT 8
1872#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1873#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1874
1875#define _PORT_CL1CM_DW28_A 0x162070
1876#define _PORT_CL1CM_DW28_BC 0x6C070
1877#define OCL1_POWER_DOWN_EN (1 << 23)
1878#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1879#define SUS_CLK_CONFIG 0x3
1880#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1881
1882#define _PORT_CL1CM_DW30_A 0x162078
1883#define _PORT_CL1CM_DW30_BC 0x6C078
1884#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1885#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1886
1887/*
Lucas De Marchia4d082f2021-07-28 14:59:45 -07001888 * ICL Port/COMBO-PHY Registers
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001889 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001890#define _ICL_COMBOPHY_A 0x162000
1891#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001892#define _EHL_COMBOPHY_C 0x160000
Matt Roperaefaa1f2020-06-03 14:15:19 -07001893#define _RKL_COMBOPHY_D 0x161000
Anusha Srivatsaa84b4bd2021-01-25 06:07:47 -08001894#define _ADL_COMBOPHY_E 0x16B000
1895
Matt Roperdc867bc2019-07-09 11:39:32 -07001896#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001897 _ICL_COMBOPHY_B, \
Matt Roperaefaa1f2020-06-03 14:15:19 -07001898 _EHL_COMBOPHY_C, \
Anusha Srivatsaa84b4bd2021-01-25 06:07:47 -08001899 _RKL_COMBOPHY_D, \
1900 _ADL_COMBOPHY_E)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001901
Lucas De Marchia4d082f2021-07-28 14:59:45 -07001902/* ICL Port CL_DW registers */
Matt Roperdc867bc2019-07-09 11:39:32 -07001903#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001904 4 * (dw))
1905
Matt Roperdc867bc2019-07-09 11:39:32 -07001906#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001907#define CL_POWER_DOWN_ENABLE (1 << 4)
1908#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001909
Matt Roperdc867bc2019-07-09 11:39:32 -07001910#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301911#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1912#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1913#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1914#define PWR_UP_ALL_LANES (0x0 << 4)
1915#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1916#define PWR_DOWN_LN_3_2 (0xc << 4)
1917#define PWR_DOWN_LN_3 (0x8 << 4)
1918#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1919#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301920#define PWR_DOWN_LN_3_1 (0xa << 4)
1921#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1922#define PWR_DOWN_LN_MASK (0xf << 4)
1923#define PWR_DOWN_LN_SHIFT 4
José Roberto de Souza81619f42020-07-15 10:56:37 -07001924#define EDP4K2K_MODE_OVRD_EN (1 << 3)
1925#define EDP4K2K_MODE_OVRD_OPTIMIZED (1 << 2)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301926
Matt Roperdc867bc2019-07-09 11:39:32 -07001927#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
Imre Deak67ca07e2018-06-26 17:22:32 +03001928#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001929
Lucas De Marchia4d082f2021-07-28 14:59:45 -07001930/* ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001931#define _ICL_PORT_COMP 0x100
Matt Roperdc867bc2019-07-09 11:39:32 -07001932#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001933 _ICL_PORT_COMP + 4 * (dw))
1934
Matt Roperdc867bc2019-07-09 11:39:32 -07001935#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
Matt Roper3f8210f2020-08-03 21:40:24 -07001936#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301937
Matt Roperdc867bc2019-07-09 11:39:32 -07001938#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001939
Matt Roperdc867bc2019-07-09 11:39:32 -07001940#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001941#define PROCESS_INFO_DOT_0 (0 << 26)
1942#define PROCESS_INFO_DOT_1 (1 << 26)
1943#define PROCESS_INFO_DOT_4 (2 << 26)
1944#define PROCESS_INFO_MASK (7 << 26)
1945#define PROCESS_INFO_SHIFT 26
1946#define VOLTAGE_INFO_0_85V (0 << 24)
1947#define VOLTAGE_INFO_0_95V (1 << 24)
1948#define VOLTAGE_INFO_1_05V (2 << 24)
1949#define VOLTAGE_INFO_MASK (3 << 24)
1950#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301951
Matt Roperdc867bc2019-07-09 11:39:32 -07001952#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
Imre Deak4361cca2019-05-24 20:35:32 +03001953#define IREFGEN (1 << 24)
1954
Matt Roperdc867bc2019-07-09 11:39:32 -07001955#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001956
Matt Roperdc867bc2019-07-09 11:39:32 -07001957#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001958
Lucas De Marchia4d082f2021-07-28 14:59:45 -07001959/* ICL Port PCS registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001960#define _ICL_PORT_PCS_AUX 0x300
1961#define _ICL_PORT_PCS_GRP 0x600
1962#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001963#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001964 _ICL_PORT_PCS_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001965#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001966 _ICL_PORT_PCS_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001967#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001968 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001969#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1970#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
Ville Syrjäläe6908582021-10-06 23:49:25 +03001971#define ICL_PORT_PCS_DW1_LN(ln, phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, ln, phy))
José Roberto de Souza239bef62020-06-25 12:52:52 -07001972#define DCC_MODE_SELECT_MASK (0x3 << 20)
1973#define DCC_MODE_SELECT_CONTINUOSLY (0x3 << 20)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001974#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001975#define LATENCY_OPTIM_MASK (0x3 << 2)
1976#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001977
Lucas De Marchia4d082f2021-07-28 14:59:45 -07001978/* ICL Port TX registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001979#define _ICL_PORT_TX_AUX 0x380
1980#define _ICL_PORT_TX_GRP 0x680
1981#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1982
Matt Roperdc867bc2019-07-09 11:39:32 -07001983#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001984 _ICL_PORT_TX_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001985#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001986 _ICL_PORT_TX_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001987#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001988 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1989
Matt Roperdc867bc2019-07-09 11:39:32 -07001990#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1991#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
Ville Syrjäläe6908582021-10-06 23:49:25 +03001992#define ICL_PORT_TX_DW2_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(2, ln, phy))
Paulo Zanoni74875082018-03-23 12:58:53 -07001993#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001994#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001995#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001996#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301997#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1998#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001999#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002000#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002001
Matt Roperdc867bc2019-07-09 11:39:32 -07002002#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2003#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
Matt Roperdc867bc2019-07-09 11:39:32 -07002004#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002005#define LOADGEN_SELECT (1 << 31)
2006#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002007#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002008#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002009#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002010#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07002011#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002012
Matt Roperdc867bc2019-07-09 11:39:32 -07002013#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2014#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
Ville Syrjäläe6908582021-10-06 23:49:25 +03002015#define ICL_PORT_TX_DW5_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(5, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002016#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07002017#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002018#define TAP3_DISABLE (1 << 29)
2019#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002020#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002021#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002022#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002023
Matt Roperdc867bc2019-07-09 11:39:32 -07002024#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2025#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
Matt Roperdc867bc2019-07-09 11:39:32 -07002026#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002027#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002028#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002029
José Roberto de Souza239bef62020-06-25 12:52:52 -07002030#define ICL_PORT_TX_DW8_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(8, phy))
2031#define ICL_PORT_TX_DW8_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(8, phy))
Ville Syrjäläe6908582021-10-06 23:49:25 +03002032#define ICL_PORT_TX_DW8_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(8, ln, phy))
José Roberto de Souza239bef62020-06-25 12:52:52 -07002033#define ICL_PORT_TX_DW8_ODCC_CLK_SEL REG_BIT(31)
2034#define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK REG_GENMASK(30, 29)
2035#define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_DIV2 REG_FIELD_PREP(ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK, 0x1)
2036
José Roberto de Souza683d6722019-06-19 16:31:34 -07002037#define _ICL_DPHY_CHKN_REG 0x194
2038#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2039#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2040
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002041#define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2042 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
Manasi Navarec92f47b2018-03-23 10:24:15 -07002043
Manasi Navarea38bb302018-07-13 12:43:13 -07002044#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2045#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2046#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2047#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2048#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2049#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2050#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2051#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002052#define MG_TX1_LINK_PARAMS(ln, tc_port) \
2053 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2054 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2055 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002056
Manasi Navarea38bb302018-07-13 12:43:13 -07002057#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2058#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2059#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2060#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2061#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2062#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2063#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2064#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002065#define MG_TX2_LINK_PARAMS(ln, tc_port) \
2066 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2067 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2068 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002069#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002070
Manasi Navarea38bb302018-07-13 12:43:13 -07002071#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2072#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2073#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2074#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2075#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2076#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2077#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2078#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002079#define MG_TX1_PISO_READLOAD(ln, tc_port) \
2080 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2081 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2082 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002083
Manasi Navarea38bb302018-07-13 12:43:13 -07002084#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2085#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2086#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2087#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2088#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2089#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2090#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2091#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002092#define MG_TX2_PISO_READLOAD(ln, tc_port) \
2093 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2094 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2095 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002096#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002097
Manasi Navarea38bb302018-07-13 12:43:13 -07002098#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2099#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2100#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2101#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2102#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2103#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2104#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2105#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002106#define MG_TX1_SWINGCTRL(ln, tc_port) \
2107 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2108 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2109 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002110
Manasi Navarea38bb302018-07-13 12:43:13 -07002111#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2112#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2113#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2114#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2115#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2116#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2117#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2118#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002119#define MG_TX2_SWINGCTRL(ln, tc_port) \
2120 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2121 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2122 MG_TX_SWINGCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002123#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2124#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002125
Manasi Navarea38bb302018-07-13 12:43:13 -07002126#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2127#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2128#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2129#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2130#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2131#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2132#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2133#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002134#define MG_TX1_DRVCTRL(ln, tc_port) \
2135 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2136 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2137 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002138
Manasi Navarea38bb302018-07-13 12:43:13 -07002139#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2140#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2141#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2142#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2143#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2144#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2145#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2146#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002147#define MG_TX2_DRVCTRL(ln, tc_port) \
2148 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2149 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2150 MG_TX_DRVCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002151#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2152#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2153#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2154#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2155#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2156#define CRI_LOADGEN_SEL(x) ((x) << 12)
2157#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2158
2159#define MG_CLKHUB_LN0_PORT1 0x16839C
2160#define MG_CLKHUB_LN1_PORT1 0x16879C
2161#define MG_CLKHUB_LN0_PORT2 0x16939C
2162#define MG_CLKHUB_LN1_PORT2 0x16979C
2163#define MG_CLKHUB_LN0_PORT3 0x16A39C
2164#define MG_CLKHUB_LN1_PORT3 0x16A79C
2165#define MG_CLKHUB_LN0_PORT4 0x16B39C
2166#define MG_CLKHUB_LN1_PORT4 0x16B79C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002167#define MG_CLKHUB(ln, tc_port) \
2168 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2169 MG_CLKHUB_LN0_PORT2, \
2170 MG_CLKHUB_LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002171#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2172
2173#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2174#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2175#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2176#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2177#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2178#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2179#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2180#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002181#define MG_TX1_DCC(ln, tc_port) \
2182 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2183 MG_TX_DCC_TX1LN0_PORT2, \
2184 MG_TX_DCC_TX1LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002185#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2186#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2187#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2188#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2189#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2190#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2191#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2192#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002193#define MG_TX2_DCC(ln, tc_port) \
2194 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2195 MG_TX_DCC_TX2LN0_PORT2, \
2196 MG_TX_DCC_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002197#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2198#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2199#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002200
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002201#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2202#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2203#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2204#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2205#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2206#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2207#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2208#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002209#define MG_DP_MODE(ln, tc_port) \
2210 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2211 MG_DP_MODE_LN0_ACU_PORT2, \
2212 MG_DP_MODE_LN1_ACU_PORT1)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002213#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2214#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
2215
Matt Roper29081002021-07-23 10:42:32 -07002216/*
2217 * DG2 SNPS PHY registers (TC1 = PHY_E)
2218 */
2219#define _SNPS_PHY_A_BASE 0x168000
2220#define _SNPS_PHY_B_BASE 0x169000
2221#define _SNPS_PHY(phy) _PHY(phy, \
2222 _SNPS_PHY_A_BASE, \
2223 _SNPS_PHY_B_BASE)
2224#define _SNPS2(phy, reg) (_SNPS_PHY(phy) - \
2225 _SNPS_PHY_A_BASE + (reg))
2226#define _MMIO_SNPS(phy, reg) _MMIO(_SNPS2(phy, reg))
2227#define _MMIO_SNPS_LN(ln, phy, reg) _MMIO(_SNPS2(phy, \
2228 (reg) + (ln) * 0x10))
2229
2230#define SNPS_PHY_MPLLB_CP(phy) _MMIO_SNPS(phy, 0x168000)
2231#define SNPS_PHY_MPLLB_CP_INT REG_GENMASK(31, 25)
2232#define SNPS_PHY_MPLLB_CP_INT_GS REG_GENMASK(23, 17)
2233#define SNPS_PHY_MPLLB_CP_PROP REG_GENMASK(15, 9)
2234#define SNPS_PHY_MPLLB_CP_PROP_GS REG_GENMASK(7, 1)
2235
2236#define SNPS_PHY_MPLLB_DIV(phy) _MMIO_SNPS(phy, 0x168004)
2237#define SNPS_PHY_MPLLB_FORCE_EN REG_BIT(31)
Animesh Manna45cbbe52021-08-27 13:38:43 +03002238#define SNPS_PHY_MPLLB_DIV_CLK_EN REG_BIT(30)
Matt Roper29081002021-07-23 10:42:32 -07002239#define SNPS_PHY_MPLLB_DIV5_CLK_EN REG_BIT(29)
2240#define SNPS_PHY_MPLLB_V2I REG_GENMASK(27, 26)
2241#define SNPS_PHY_MPLLB_FREQ_VCO REG_GENMASK(25, 24)
Animesh Manna45cbbe52021-08-27 13:38:43 +03002242#define SNPS_PHY_MPLLB_DIV_MULTIPLIER REG_GENMASK(23, 16)
Matt Roper29081002021-07-23 10:42:32 -07002243#define SNPS_PHY_MPLLB_PMIX_EN REG_BIT(10)
Animesh Manna45cbbe52021-08-27 13:38:43 +03002244#define SNPS_PHY_MPLLB_DP2_MODE REG_BIT(9)
2245#define SNPS_PHY_MPLLB_WORD_DIV2_EN REG_BIT(8)
Matt Roper29081002021-07-23 10:42:32 -07002246#define SNPS_PHY_MPLLB_TX_CLK_DIV REG_GENMASK(7, 5)
2247
2248#define SNPS_PHY_MPLLB_FRACN1(phy) _MMIO_SNPS(phy, 0x168008)
2249#define SNPS_PHY_MPLLB_FRACN_EN REG_BIT(31)
2250#define SNPS_PHY_MPLLB_FRACN_CGG_UPDATE_EN REG_BIT(30)
2251#define SNPS_PHY_MPLLB_FRACN_DEN REG_GENMASK(15, 0)
2252
2253#define SNPS_PHY_MPLLB_FRACN2(phy) _MMIO_SNPS(phy, 0x16800C)
2254#define SNPS_PHY_MPLLB_FRACN_REM REG_GENMASK(31, 16)
2255#define SNPS_PHY_MPLLB_FRACN_QUOT REG_GENMASK(15, 0)
2256
2257#define SNPS_PHY_MPLLB_SSCEN(phy) _MMIO_SNPS(phy, 0x168014)
2258#define SNPS_PHY_MPLLB_SSC_EN REG_BIT(31)
Matt Roper865b73e2021-07-23 10:42:33 -07002259#define SNPS_PHY_MPLLB_SSC_UP_SPREAD REG_BIT(30)
Matt Roper29081002021-07-23 10:42:32 -07002260#define SNPS_PHY_MPLLB_SSC_PEAK REG_GENMASK(29, 10)
2261
2262#define SNPS_PHY_MPLLB_SSCSTEP(phy) _MMIO_SNPS(phy, 0x168018)
2263#define SNPS_PHY_MPLLB_SSC_STEPSIZE REG_GENMASK(31, 11)
2264
2265#define SNPS_PHY_MPLLB_DIV2(phy) _MMIO_SNPS(phy, 0x16801C)
Matt Roper865b73e2021-07-23 10:42:33 -07002266#define SNPS_PHY_MPLLB_HDMI_PIXEL_CLK_DIV REG_GENMASK(19, 18)
2267#define SNPS_PHY_MPLLB_HDMI_DIV REG_GENMASK(17, 15)
Matt Roper29081002021-07-23 10:42:32 -07002268#define SNPS_PHY_MPLLB_REF_CLK_DIV REG_GENMASK(14, 12)
2269#define SNPS_PHY_MPLLB_MULTIPLIER REG_GENMASK(11, 0)
2270
2271#define SNPS_PHY_REF_CONTROL(phy) _MMIO_SNPS(phy, 0x168188)
2272#define SNPS_PHY_REF_CONTROL_REF_RANGE REG_GENMASK(31, 27)
2273
Gwan-gyeong Mun77117492021-07-23 10:42:37 -07002274#define SNPS_PHY_TX_REQ(phy) _MMIO_SNPS(phy, 0x168200)
2275#define SNPS_PHY_TX_REQ_LN_DIS_PWR_STATE_PSR REG_GENMASK(31, 30)
2276
Matt Ropera046a0d2021-07-23 10:42:34 -07002277#define SNPS_PHY_TX_EQ(ln, phy) _MMIO_SNPS_LN(ln, phy, 0x168300)
2278#define SNPS_PHY_TX_EQ_MAIN REG_GENMASK(23, 18)
2279#define SNPS_PHY_TX_EQ_POST REG_GENMASK(15, 10)
2280#define SNPS_PHY_TX_EQ_PRE REG_GENMASK(7, 2)
2281
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002282/* The spec defines this only for BXT PHY0, but lets assume that this
2283 * would exist for PHY1 too if it had a second channel.
2284 */
2285#define _PORT_CL2CM_DW6_A 0x162358
2286#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002287#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302288#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2289
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002290#define FIA1_BASE 0x163000
Anusha Srivatsa0caf6252019-07-11 22:57:05 -07002291#define FIA2_BASE 0x16E000
2292#define FIA3_BASE 0x16F000
2293#define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2294#define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002295
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002296/* ICL PHY DFLEX registers */
José Roberto de Souza31d9ae92019-09-20 13:58:06 -07002297#define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2298#define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2299#define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2300#define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2301#define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2302#define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2303#define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002304
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302305/* BXT PHY Ref registers */
2306#define _PORT_REF_DW3_A 0x16218C
2307#define _PORT_REF_DW3_BC 0x6C18C
2308#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002309#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302310
2311#define _PORT_REF_DW6_A 0x162198
2312#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002313#define GRC_CODE_SHIFT 24
2314#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302315#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002316#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302317#define GRC_CODE_SLOW_SHIFT 8
2318#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2319#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002320#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302321
2322#define _PORT_REF_DW8_A 0x1621A0
2323#define _PORT_REF_DW8_BC 0x6C1A0
2324#define GRC_DIS (1 << 15)
2325#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002326#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302327
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302328/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302329#define _PORT_PCS_DW10_LN01_A 0x162428
2330#define _PORT_PCS_DW10_LN01_B 0x6C428
2331#define _PORT_PCS_DW10_LN01_C 0x6C828
2332#define _PORT_PCS_DW10_GRP_A 0x162C28
2333#define _PORT_PCS_DW10_GRP_B 0x6CC28
2334#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002335#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2336 _PORT_PCS_DW10_LN01_B, \
2337 _PORT_PCS_DW10_LN01_C)
2338#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2339 _PORT_PCS_DW10_GRP_B, \
2340 _PORT_PCS_DW10_GRP_C)
2341
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302342#define TX2_SWING_CALC_INIT (1 << 31)
2343#define TX1_SWING_CALC_INIT (1 << 30)
2344
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302345#define _PORT_PCS_DW12_LN01_A 0x162430
2346#define _PORT_PCS_DW12_LN01_B 0x6C430
2347#define _PORT_PCS_DW12_LN01_C 0x6C830
2348#define _PORT_PCS_DW12_LN23_A 0x162630
2349#define _PORT_PCS_DW12_LN23_B 0x6C630
2350#define _PORT_PCS_DW12_LN23_C 0x6CA30
2351#define _PORT_PCS_DW12_GRP_A 0x162c30
2352#define _PORT_PCS_DW12_GRP_B 0x6CC30
2353#define _PORT_PCS_DW12_GRP_C 0x6CE30
2354#define LANESTAGGER_STRAP_OVRD (1 << 6)
2355#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002356#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2357 _PORT_PCS_DW12_LN01_B, \
2358 _PORT_PCS_DW12_LN01_C)
2359#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2360 _PORT_PCS_DW12_LN23_B, \
2361 _PORT_PCS_DW12_LN23_C)
2362#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2363 _PORT_PCS_DW12_GRP_B, \
2364 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302365
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302366/* BXT PHY TX registers */
2367#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2368 ((lane) & 1) * 0x80)
2369
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302370#define _PORT_TX_DW2_LN0_A 0x162508
2371#define _PORT_TX_DW2_LN0_B 0x6C508
2372#define _PORT_TX_DW2_LN0_C 0x6C908
2373#define _PORT_TX_DW2_GRP_A 0x162D08
2374#define _PORT_TX_DW2_GRP_B 0x6CD08
2375#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002376#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2377 _PORT_TX_DW2_LN0_B, \
2378 _PORT_TX_DW2_LN0_C)
2379#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2380 _PORT_TX_DW2_GRP_B, \
2381 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302382#define MARGIN_000_SHIFT 16
2383#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2384#define UNIQ_TRANS_SCALE_SHIFT 8
2385#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2386
2387#define _PORT_TX_DW3_LN0_A 0x16250C
2388#define _PORT_TX_DW3_LN0_B 0x6C50C
2389#define _PORT_TX_DW3_LN0_C 0x6C90C
2390#define _PORT_TX_DW3_GRP_A 0x162D0C
2391#define _PORT_TX_DW3_GRP_B 0x6CD0C
2392#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002393#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2394 _PORT_TX_DW3_LN0_B, \
2395 _PORT_TX_DW3_LN0_C)
2396#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2397 _PORT_TX_DW3_GRP_B, \
2398 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302399#define SCALE_DCOMP_METHOD (1 << 26)
2400#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302401
2402#define _PORT_TX_DW4_LN0_A 0x162510
2403#define _PORT_TX_DW4_LN0_B 0x6C510
2404#define _PORT_TX_DW4_LN0_C 0x6C910
2405#define _PORT_TX_DW4_GRP_A 0x162D10
2406#define _PORT_TX_DW4_GRP_B 0x6CD10
2407#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002408#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2409 _PORT_TX_DW4_LN0_B, \
2410 _PORT_TX_DW4_LN0_C)
2411#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2412 _PORT_TX_DW4_GRP_B, \
2413 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302414#define DEEMPH_SHIFT 24
2415#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2416
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002417#define _PORT_TX_DW5_LN0_A 0x162514
2418#define _PORT_TX_DW5_LN0_B 0x6C514
2419#define _PORT_TX_DW5_LN0_C 0x6C914
2420#define _PORT_TX_DW5_GRP_A 0x162D14
2421#define _PORT_TX_DW5_GRP_B 0x6CD14
2422#define _PORT_TX_DW5_GRP_C 0x6CF14
2423#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2424 _PORT_TX_DW5_LN0_B, \
2425 _PORT_TX_DW5_LN0_C)
2426#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2427 _PORT_TX_DW5_GRP_B, \
2428 _PORT_TX_DW5_GRP_C)
2429#define DCC_DELAY_RANGE_1 (1 << 9)
2430#define DCC_DELAY_RANGE_2 (1 << 8)
2431
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302432#define _PORT_TX_DW14_LN0_A 0x162538
2433#define _PORT_TX_DW14_LN0_B 0x6C538
2434#define _PORT_TX_DW14_LN0_C 0x6C938
2435#define LATENCY_OPTIM_SHIFT 30
2436#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002437#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2438 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2439 _PORT_TX_DW14_LN0_C) + \
2440 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302441
David Weinehallf8896f52015-06-25 11:11:03 +03002442/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002443#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002444/* SKL VccIO mask */
2445#define SKL_VCCIO_MASK 0x1
2446/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002447#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002448/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002449#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2450#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002451/* Balance leg disable bits */
2452#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002453#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002454
Jesse Barnes585fb112008-07-29 11:54:06 -07002455/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002456 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002457 * [0-7] @ 0x2000 gen2,gen3
2458 * [8-15] @ 0x3000 945,g33,pnv
2459 *
2460 * [0-15] @ 0x3000 gen4,gen5
2461 *
2462 * [0-15] @ 0x100000 gen6,vlv,chv
2463 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002464 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002465#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002466#define I830_FENCE_START_MASK 0x07f80000
2467#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002468#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002470#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002471#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002472#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002473#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002474
2475#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002476#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002477
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002478#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2479#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002480#define I965_FENCE_PITCH_SHIFT 2
2481#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002482#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002483#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002484
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002485#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2486#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002487#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002488#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002489
Deepak S2b6b3a02014-05-27 15:59:30 +05302490
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002491/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002492#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002493#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002494#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002495#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2496#define TILECTL_BACKSNOOP_DIS (1 << 3)
2497
Jesse Barnesde151cf2008-11-12 10:03:55 -08002498/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002499 * Instruction and interrupt control regs
2500 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002501#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002502#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2503#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002504#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002505#define PRB0_BASE (0x2030 - 0x30)
2506#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2507#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2508#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2509#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2510#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2511#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002512#define RENDER_RING_BASE 0x02000
2513#define BSD_RING_BASE 0x04000
2514#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002515#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002516#define GEN11_BSD_RING_BASE 0x1c0000
2517#define GEN11_BSD2_RING_BASE 0x1c4000
2518#define GEN11_BSD3_RING_BASE 0x1d0000
2519#define GEN11_BSD4_RING_BASE 0x1d4000
John Harrison938c7782021-07-23 12:10:24 -07002520#define XEHP_BSD5_RING_BASE 0x1e0000
2521#define XEHP_BSD6_RING_BASE 0x1e4000
2522#define XEHP_BSD7_RING_BASE 0x1f0000
2523#define XEHP_BSD8_RING_BASE 0x1f4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002524#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002525#define GEN11_VEBOX_RING_BASE 0x1c8000
2526#define GEN11_VEBOX2_RING_BASE 0x1d8000
John Harrison938c7782021-07-23 12:10:24 -07002527#define XEHP_VEBOX3_RING_BASE 0x1e8000
2528#define XEHP_VEBOX4_RING_BASE 0x1f8000
Chris Wilson549f7362010-10-19 11:19:32 +01002529#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002530#define RING_TAIL(base) _MMIO((base) + 0x30)
2531#define RING_HEAD(base) _MMIO((base) + 0x34)
2532#define RING_START(base) _MMIO((base) + 0x38)
2533#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002534#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002535#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2536#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2537#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002538#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2539#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2540#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2541#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2542#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2543#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2544#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2545#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2546#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2547#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2548#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2549#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002550#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002551#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2552#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2553#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
Stuart Summersda9427502020-10-14 12:19:34 -07002554#define RING_ID(base) _MMIO((base) + 0x8c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002555#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
Ayaz A Siddiquid79a1d72021-09-03 14:51:50 +05302556
2557#define RING_CMD_CCTL(base) _MMIO((base) + 0xc4)
2558/*
2559 * CMD_CCTL read/write fields take a MOCS value and _not_ a table index.
2560 * The lsb of each can be considered a separate enabling bit for encryption.
2561 * 6:0 == default MOCS value for reads => 6:1 == table index for reads.
2562 * 13:7 == default MOCS value for writes => 13:8 == table index for writes.
2563 * 15:14 == Reserved => 31:30 are set to 0.
2564 */
2565#define CMD_CCTL_WRITE_OVERRIDE_MASK REG_GENMASK(13, 7)
2566#define CMD_CCTL_READ_OVERRIDE_MASK REG_GENMASK(6, 0)
2567#define CMD_CCTL_MOCS_MASK (CMD_CCTL_WRITE_OVERRIDE_MASK | \
2568 CMD_CCTL_READ_OVERRIDE_MASK)
2569#define CMD_CCTL_MOCS_OVERRIDE(write, read) \
2570 (REG_FIELD_PREP(CMD_CCTL_WRITE_OVERRIDE_MASK, (write) << 1) | \
2571 REG_FIELD_PREP(CMD_CCTL_READ_OVERRIDE_MASK, (read) << 1))
2572
Ayaz A Siddiquic6b24842021-09-03 14:51:51 +05302573#define BLIT_CCTL(base) _MMIO((base) + 0x204)
2574#define BLIT_CCTL_DST_MOCS_MASK REG_GENMASK(14, 8)
2575#define BLIT_CCTL_SRC_MOCS_MASK REG_GENMASK(6, 0)
2576#define BLIT_CCTL_MASK (BLIT_CCTL_DST_MOCS_MASK | \
2577 BLIT_CCTL_SRC_MOCS_MASK)
2578#define BLIT_CCTL_MOCS(dst, src) \
2579 (REG_FIELD_PREP(BLIT_CCTL_DST_MOCS_MASK, (dst) << 1) | \
2580 REG_FIELD_PREP(BLIT_CCTL_SRC_MOCS_MASK, (src) << 1))
2581
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002582#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002583#define RESET_CTL_CAT_ERROR REG_BIT(2)
2584#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2585#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2586
Mika Kuoppala39e78232018-06-07 20:24:44 +03002587#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002589#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002590#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002591#define GEN7_WR_WATERMARK _MMIO(0x4028)
2592#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2593#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002594#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2595#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002596#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2597#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002598/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002599#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002600#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002601#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2602#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002604#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002605#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2606#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002607#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Lucas De Marchi816753c2021-07-22 17:25:51 -07002608
2609#define _RING_FAULT_REG_RCS 0x4094
2610#define _RING_FAULT_REG_VCS 0x4194
2611#define _RING_FAULT_REG_BCS 0x4294
2612#define _RING_FAULT_REG_VECS 0x4394
2613#define RING_FAULT_REG(engine) _MMIO(_PICK((engine)->class, \
2614 _RING_FAULT_REG_RCS, \
2615 _RING_FAULT_REG_VCS, \
2616 _RING_FAULT_REG_VECS, \
2617 _RING_FAULT_REG_BCS))
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002618#define GEN8_RING_FAULT_REG _MMIO(0x4094)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002619#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002620#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002621#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002622#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2623#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002624#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002625#define DONE_REG _MMIO(0x40b0)
Mika Kuoppala811bb3d2019-10-29 18:38:41 +02002626#define GEN12_GAM_DONE _MMIO(0xcf68)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002627#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2628#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002629#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Michel Thierryb41e63d2019-08-17 02:38:54 -07002630#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002631#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
Mika Kuoppalad248b372020-05-06 19:53:10 +03002632#define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208)
Mika Kuoppala972282c2020-05-07 17:20:45 +03002633#define GEN12_VD0_AUX_NV _MMIO(0x4218)
2634#define GEN12_VD1_AUX_NV _MMIO(0x4228)
2635#define GEN12_VD2_AUX_NV _MMIO(0x4298)
2636#define GEN12_VD3_AUX_NV _MMIO(0x42A8)
2637#define GEN12_VE0_AUX_NV _MMIO(0x4238)
2638#define GEN12_VE1_AUX_NV _MMIO(0x42B8)
Mika Kuoppalad248b372020-05-06 19:53:10 +03002639#define AUX_INV REG_BIT(0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002640#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2641#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002642#define RING_ACTHD(base) _MMIO((base) + 0x74)
2643#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2644#define RING_NOPID(base) _MMIO((base) + 0x94)
2645#define RING_IMR(base) _MMIO((base) + 0xa8)
2646#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2647#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2648#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002649#define TAIL_ADDR 0x001FFFF8
2650#define HEAD_WRAP_COUNT 0xFFE00000
2651#define HEAD_WRAP_ONE 0x00200000
2652#define HEAD_ADDR 0x001FFFFC
2653#define RING_NR_PAGES 0x001FF000
2654#define RING_REPORT_MASK 0x00000006
2655#define RING_REPORT_64K 0x00000002
2656#define RING_REPORT_128K 0x00000004
2657#define RING_NO_REPORT 0x00000000
2658#define RING_VALID_MASK 0x00000001
2659#define RING_VALID 0x00000001
2660#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002661#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2662#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2663#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002664
Michał Winiarski74b20892019-09-26 12:06:33 +02002665/* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2666#define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2667#define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2668
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002669#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Mika Kuoppala6b441c62019-10-24 14:03:31 +03002670#define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
John Harrison1e2b7f42019-07-12 00:07:43 -07002671#define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2672#define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2673#define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2674#define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2675#define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
John Harrison5380d0b2019-06-17 18:01:05 -07002676#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2677#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2678#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2679#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
John Harrison1e2b7f42019-07-12 00:07:43 -07002680#define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2681#define RING_FORCE_TO_NONPRIV_MASK_VALID \
2682 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2683 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
Arun Siluvery33136b02016-01-21 21:43:47 +00002684#define RING_MAX_NONPRIV_SLOTS 12
2685
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002686#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002687
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002688#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002689#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002690
Matthew Auld9a6330c2017-10-06 23:18:22 +01002691#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2692#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002693#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002694
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002695#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002696#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2697#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2698#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002699
Chris Wilson8168bd42010-11-11 17:54:52 +00002700#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002701#define PRB0_TAIL _MMIO(0x2030)
2702#define PRB0_HEAD _MMIO(0x2034)
2703#define PRB0_START _MMIO(0x2038)
2704#define PRB0_CTL _MMIO(0x203c)
2705#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2706#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2707#define PRB1_START _MMIO(0x2048) /* 915+ only */
2708#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002709#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002710#define IPEIR_I965 _MMIO(0x2064)
2711#define IPEHR_I965 _MMIO(0x2068)
2712#define GEN7_SC_INSTDONE _MMIO(0x7100)
Lionel Landwerlinf7043102020-01-29 20:16:38 +02002713#define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104)
2714#define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002715#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2716#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Matt Roper89f2e7a2021-08-05 09:36:41 -07002717#define XEHPG_INSTDONE_GEOM_SVG _MMIO(0x666c)
Matt Roper927dfdd2021-07-29 09:59:55 -07002718#define MCFG_MCR_SELECTOR _MMIO(0xfd0)
2719#define SF_MCR_SELECTOR _MMIO(0xfd8)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002720#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2721#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2722#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2723#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2724#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002725#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2726#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2727#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2728#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002729#define RING_IPEIR(base) _MMIO((base) + 0x64)
2730#define RING_IPEHR(base) _MMIO((base) + 0x68)
Chris Wilson70a76a92020-01-28 20:43:15 +00002731#define RING_EIR(base) _MMIO((base) + 0xb0)
2732#define RING_EMR(base) _MMIO((base) + 0xb4)
2733#define RING_ESR(base) _MMIO((base) + 0xb8)
Imre Deakf1d54342015-09-30 23:00:42 +03002734/*
2735 * On GEN4, only the render ring INSTDONE exists and has a different
2736 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002737 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002738 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002739#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2740#define RING_INSTPS(base) _MMIO((base) + 0x70)
2741#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2742#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2743#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2744#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Mika Kuoppalab8a11812020-04-25 02:06:32 +03002745#define RING_CMD_BUF_CCTL(base) _MMIO((base) + 0x84)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002746#define INSTPS _MMIO(0x2070) /* 965+ only */
2747#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2748#define ACTHD_I965 _MMIO(0x2074)
2749#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002750#define HWS_ADDRESS_MASK 0xfffff000
2751#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002752#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002753#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002754#define IPEIR(base) _MMIO((base) + 0x88)
2755#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756#define GEN2_INSTDONE _MMIO(0x2090)
2757#define NOPID _MMIO(0x2094)
2758#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002759#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002760#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002761#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002762#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2763#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2764#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2765#define RING_BBADDR(base) _MMIO((base) + 0x140)
2766#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2767#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2768#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2769#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2770#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002771
Swathi Dhanavanthricade4692021-03-24 13:05:02 -07002772#define VDBOX_CGCTL3F10(base) _MMIO((base) + 0x3f10)
2773#define IECPUNIT_CLKGATE_DIS REG_BIT(22)
2774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002775#define ERROR_GEN6 _MMIO(0x40a0)
2776#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002777#define ERR_INT_POISON (1 << 31)
2778#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2779#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2780#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2781#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2782#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2783#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2784#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2785#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2786#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002787
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002788#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2789#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002790#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2791#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002792#define FAULT_VA_HIGH_BITS (0xf << 0)
2793#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002794
Lionel Landwerlinba1d18e2019-10-25 15:17:18 +03002795#define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002797#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002798#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002799
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002800#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2801#define CLAIM_ER_CLR (1 << 31)
2802#define CLAIM_ER_OVERFLOW (1 << 16)
2803#define CLAIM_ER_CTR_MASK 0xffff
2804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002806/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002807#define DERRMR_PIPEA_SCANLINE (1 << 0)
2808#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2809#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2810#define DERRMR_PIPEA_VBLANK (1 << 3)
2811#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002812#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002813#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2814#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2815#define DERRMR_PIPEB_VBLANK (1 << 11)
2816#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002817/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002818#define DERRMR_PIPEC_SCANLINE (1 << 14)
2819#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2820#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2821#define DERRMR_PIPEC_VBLANK (1 << 21)
2822#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002823
Chris Wilson0f3b6842013-01-15 12:05:55 +00002824
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002825/* GM45+ chicken bits -- debug workaround bits that may be required
2826 * for various sorts of correct behavior. The top 16 bits of each are
2827 * the enables for writing to the corresponding low bit.
2828 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002829#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002830#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002831#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002832
2833#define FF_SLICE_CHICKEN _MMIO(0x2088)
2834#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2835
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002836/* Disables pipelining of read flushes past the SF-WIZ interface.
2837 * Required on all Ironlake steppings according to the B-Spec, but the
2838 * particular danger of not doing so is not specified.
2839 */
2840# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002841#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002842#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002843#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002844#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002845#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002846#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002847#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002848
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002849#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002850# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002851# define MI_FLUSH_ENABLE (1 << 12)
Matt Roper9e9dfd02021-08-05 09:36:46 -07002852# define TGL_NESTED_BB_EN (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002853# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302854# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002855# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002856
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002857#define GEN6_GT_MODE _MMIO(0x20d0)
2858#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002859#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2860#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2861#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2862#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002863#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002864#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002865#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2866#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002867
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002868/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2869#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2870#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002871#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002872
Tim Goreb1e429f2016-03-21 14:37:29 +00002873/* WaClearTdlStateAckDirtyBits */
2874#define GEN8_STATE_ACK _MMIO(0x20F0)
2875#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2876#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2877#define GEN9_STATE_ACK_TDL0 (1 << 12)
2878#define GEN9_STATE_ACK_TDL1 (1 << 13)
2879#define GEN9_STATE_ACK_TDL2 (1 << 14)
2880#define GEN9_STATE_ACK_TDL3 (1 << 15)
2881#define GEN9_SUBSLICE_TDL_ACK_BITS \
2882 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2883 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002885#define GFX_MODE _MMIO(0x2520)
2886#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002887#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002888#define GFX_RUN_LIST_ENABLE (1 << 15)
2889#define GFX_INTERRUPT_STEERING (1 << 14)
2890#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2891#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2892#define GFX_REPLAY_MODE (1 << 11)
2893#define GFX_PSMI_GRANULARITY (1 << 10)
2894#define GFX_PPGTT_ENABLE (1 << 9)
2895#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002896
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002897#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2898#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2899#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2900#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002901
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002902#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002904#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2905#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2906#define SCPD0 _MMIO(0x209c) /* 915+ only */
Ville Syrjälä5cecf502020-07-02 18:37:23 +03002907#define SCPD_FBC_IGNORE_3D (1 << 6)
Ville Syrjälä7d423af2019-10-03 17:02:31 +03002908#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002909#define GEN2_IER _MMIO(0x20a0)
2910#define GEN2_IIR _MMIO(0x20a4)
2911#define GEN2_IMR _MMIO(0x20a8)
2912#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002913#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002914#define GINT_DIS (1 << 22)
2915#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002916#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2917#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2918#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2919#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2920#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2921#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2922#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302923#define VLV_PCBR_ADDR_SHIFT 12
2924
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002925#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002926#define EIR _MMIO(0x20b0)
2927#define EMR _MMIO(0x20b4)
2928#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002929#define GM45_ERROR_PAGE_TABLE (1 << 5)
2930#define GM45_ERROR_MEM_PRIV (1 << 4)
2931#define I915_ERROR_PAGE_TABLE (1 << 4)
2932#define GM45_ERROR_CP_PRIV (1 << 3)
2933#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2934#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002935#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002936#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2937#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002938 will not assert AGPBUSY# and will only
2939 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002940#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2941#define INSTPM_TLB_INVALIDATE (1 << 9)
2942#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002943#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002945#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2946#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2947#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002948#define FW_BLC _MMIO(0x20d8)
2949#define FW_BLC2 _MMIO(0x20dc)
2950#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002951#define FW_BLC_SELF_EN_MASK (1 << 31)
2952#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2953#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954#define MM_BURST_LENGTH 0x00700000
2955#define MM_FIFO_WATERMARK 0x0001F000
2956#define LM_BURST_LENGTH 0x00000700
2957#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002958#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002959
Matt Roper62afef22020-06-05 19:57:34 -07002960#define _MBUS_ABOX0_CTL 0x45038
2961#define _MBUS_ABOX1_CTL 0x45048
2962#define _MBUS_ABOX2_CTL 0x4504C
2963#define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \
2964 _MBUS_ABOX1_CTL, \
2965 _MBUS_ABOX2_CTL))
Mahesh Kumar78005492018-01-30 11:49:14 -02002966#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2967#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2968#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2969#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2970#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2971#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2972#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2973#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2974
2975#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2976#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2977#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2978 _PIPEB_MBUS_DBOX_CTL)
2979#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2980#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2981#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2982#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2983#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2984#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2985
2986#define MBUS_UBOX_CTL _MMIO(0x4503C)
2987#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2988#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2989
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07002990#define MBUS_CTL _MMIO(0x4438C)
2991#define MBUS_JOIN REG_BIT(31)
2992#define MBUS_HASHING_MODE_MASK REG_BIT(30)
2993#define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0)
2994#define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1)
2995#define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26)
2996#define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe)
2997#define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7)
2998
Matt Roperddff9a602020-07-16 15:05:50 -07002999#define HDPORT_STATE _MMIO(0x45050)
Aditya Swarup80d0f7652021-01-25 06:07:48 -08003000#define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12)
José Roberto de Souzaff7fb442021-01-08 05:48:02 -08003001#define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1)
Matt Roperddff9a602020-07-16 15:05:50 -07003002#define HDPORT_ENABLED REG_BIT(0)
3003
Keith Packard45503de2010-07-19 21:12:35 -07003004/* Make render/texture TLB fetches lower priorty than associated data
3005 * fetches. This is not turned on by default
3006 */
3007#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
3008
3009/* Isoch request wait on GTT enable (Display A/B/C streams).
3010 * Make isoch requests stall on the TLB update. May cause
3011 * display underruns (test mode only)
3012 */
3013#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
3014
3015/* Block grant count for isoch requests when block count is
3016 * set to a finite value.
3017 */
3018#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
3019#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
3020#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
3021#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
3022#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
3023
3024/* Enable render writes to complete in C2/C3/C4 power states.
3025 * If this isn't enabled, render writes are prevented in low
3026 * power states. That seems bad to me.
3027 */
3028#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
3029
3030/* This acknowledges an async flip immediately instead
3031 * of waiting for 2TLB fetches.
3032 */
3033#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
3034
3035/* Enables non-sequential data reads through arbiter
3036 */
Akshay Joshi0206e352011-08-16 15:34:10 -04003037#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07003038
3039/* Disable FSB snooping of cacheable write cycles from binner/render
3040 * command stream
3041 */
3042#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
3043
3044/* Arbiter time slice for non-isoch streams */
3045#define MI_ARB_TIME_SLICE_MASK (7 << 5)
3046#define MI_ARB_TIME_SLICE_1 (0 << 5)
3047#define MI_ARB_TIME_SLICE_2 (1 << 5)
3048#define MI_ARB_TIME_SLICE_4 (2 << 5)
3049#define MI_ARB_TIME_SLICE_6 (3 << 5)
3050#define MI_ARB_TIME_SLICE_8 (4 << 5)
3051#define MI_ARB_TIME_SLICE_10 (5 << 5)
3052#define MI_ARB_TIME_SLICE_14 (6 << 5)
3053#define MI_ARB_TIME_SLICE_16 (7 << 5)
3054
3055/* Low priority grace period page size */
3056#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
3057#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
3058
3059/* Disable display A/B trickle feed */
3060#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
3061
3062/* Set display plane priority */
3063#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
3064#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
3065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003066#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02003067#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
3068#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
3069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003070#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003071#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
3072#define CM0_IZ_OPT_DISABLE (1 << 6)
3073#define CM0_ZR_OPT_DISABLE (1 << 5)
3074#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
3075#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
3076#define CM0_COLOR_EVICT_DISABLE (1 << 3)
3077#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
3078#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003079#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
3080#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003081#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003082#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01003083#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003084#define ECO_GATING_CX_ONLY (1 << 3)
3085#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003087#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003088#define RC_OP_FLUSH_ENABLE (1 << 0)
3089#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003090#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003091#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
3092#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
3093#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07003094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003095#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08003096#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003097#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08003098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003099#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00003100#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Mika Kuoppala99db8c592019-10-15 18:44:48 +03003101#define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02003102#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003103#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02003104
Robert Bragg19f81df2017-06-13 12:23:03 +01003105#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
3106#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
3107
Talha Nassar0b904c82019-01-31 17:08:44 -08003108#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
3109#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
3110
Deepak S693d11c2015-01-16 20:42:16 +05303111/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00003112#define HSW_PAVP_FUSE1 _MMIO(0x911C)
Matt Roperff04f8b2021-09-17 09:12:02 -07003113#define XEHP_SFC_ENABLE_MASK REG_GENMASK(27, 24)
3114#define HSW_F1_EU_DIS_MASK REG_GENMASK(17, 16)
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00003115#define HSW_F1_EU_DIS_10EUS 0
3116#define HSW_F1_EU_DIS_8EUS 1
3117#define HSW_F1_EU_DIS_6EUS 2
3118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08003120#define CHV_FGT_DISABLE_SS0 (1 << 10)
3121#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05303122#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3123#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3124#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3125#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3126#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3127#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3128#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3129#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003131#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003132#define GEN8_F2_SS_DIS_SHIFT 21
3133#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06003134#define GEN8_F2_S_ENA_SHIFT 25
3135#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3136
3137#define GEN9_F2_SS_DIS_SHIFT 20
3138#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3139
Ben Widawsky4e9767b2017-09-20 11:35:24 -07003140#define GEN10_F2_S_ENA_SHIFT 22
3141#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3142#define GEN10_F2_SS_DIS_SHIFT 18
3143#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3144
Yunwei Zhangfe864b72018-05-18 15:41:25 -07003145#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3146#define GEN10_L3BANK_PAIR_COUNT 4
3147#define GEN10_L3BANK_MASK 0x0F
Daniele Ceraolo Spurio3ffe82d2021-07-29 09:59:51 -07003148/* on Xe_HP the same fuses indicates mslices instead of L3 banks */
3149#define GEN12_MAX_MSLICES 4
3150#define GEN12_MEML3_EN_MASK 0x0F
Yunwei Zhangfe864b72018-05-18 15:41:25 -07003151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003152#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003153#define GEN8_EU_DIS0_S0_MASK 0xffffff
3154#define GEN8_EU_DIS0_S1_SHIFT 24
3155#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003157#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003158#define GEN8_EU_DIS1_S1_MASK 0xffff
3159#define GEN8_EU_DIS1_S2_SHIFT 16
3160#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003162#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003163#define GEN8_EU_DIS2_S2_MASK 0xff
3164
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003165#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06003166
Ben Widawsky4e9767b2017-09-20 11:35:24 -07003167#define GEN10_EU_DISABLE3 _MMIO(0x9140)
3168#define GEN10_EU_DIS_SS_MASK 0xff
3169
Oscar Mateo26376a72018-03-16 14:14:49 +02003170#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3171#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3172#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07003173#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02003174
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07003175#define GEN11_EU_DISABLE _MMIO(0x9134)
3176#define GEN11_EU_DIS_MASK 0xFF
3177
3178#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3179#define GEN11_GT_S_ENA_MASK 0xFF
3180
3181#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3182
Stuart Summersd16de9a2021-08-06 10:29:01 -07003183#define GEN12_GT_GEOMETRY_DSS_ENABLE _MMIO(0x913C)
3184#define GEN12_GT_COMPUTE_DSS_ENABLE _MMIO(0x9144)
Daniele Ceraolo Spurio601734f2019-09-13 08:51:37 +01003185
Matthew Auld05b78d22021-07-29 09:59:58 -07003186#define XEHP_EU_ENABLE _MMIO(0x9134)
3187#define XEHP_EU_ENA_MASK 0xFF
3188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003189#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01003190#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3191#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3192#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3193#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003194
Ben Widawskycc609d52013-05-28 19:22:29 -07003195/* On modern GEN architectures interrupt control consists of two sets
3196 * of registers. The first set pertains to the ring generating the
3197 * interrupt. The second control is for the functional block generating the
3198 * interrupt. These are PM, GT, DE, etc.
3199 *
3200 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3201 * GT interrupt bits, so we don't need to duplicate the defines.
3202 *
3203 * These defines should cover us well from SNB->HSW with minor exceptions
3204 * it can also work on ILK.
3205 */
3206#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3207#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3208#define GT_BLT_USER_INTERRUPT (1 << 22)
3209#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3210#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003211#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Chris Wilsonc4e8ba72020-04-07 14:08:11 +01003212#define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
Oscar Mateo73d477f2014-07-24 17:04:31 +01003213#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07003214#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3215#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
Chris Wilson70a76a92020-01-28 20:43:15 +00003216#define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
Ben Widawskycc609d52013-05-28 19:22:29 -07003217#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3218#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3219#define GT_RENDER_USER_INTERRUPT (1 << 0)
3220
Ben Widawsky12638c52013-05-28 19:22:31 -07003221#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3222#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3223
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003224#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003225 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003226 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003227
Ben Widawskycc609d52013-05-28 19:22:29 -07003228/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003229#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003230
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003231#define I915_PM_INTERRUPT (1 << 31)
3232#define I915_ISP_INTERRUPT (1 << 22)
3233#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3234#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3235#define I915_MIPIC_INTERRUPT (1 << 19)
3236#define I915_MIPIA_INTERRUPT (1 << 18)
3237#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3238#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3239#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3240#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003241#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3242#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3243#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3244#define I915_HWB_OOM_INTERRUPT (1 << 13)
3245#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3246#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3247#define I915_MISC_INTERRUPT (1 << 11)
3248#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3249#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3250#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3251#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3252#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3253#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3254#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3255#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3256#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3257#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3258#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3259#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3260#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3261#define I915_DEBUG_INTERRUPT (1 << 2)
3262#define I915_WINVALID_INTERRUPT (1 << 1)
3263#define I915_USER_INTERRUPT (1 << 1)
3264#define I915_ASLE_INTERRUPT (1 << 0)
3265#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003266
Jerome Anandeef57322017-01-25 04:27:49 +05303267#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3268#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3269
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003270/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003271#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3272#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3273
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003274#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3275#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3276#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3277#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3278 _VLV_AUD_PORT_EN_B_DBG, \
3279 _VLV_AUD_PORT_EN_C_DBG, \
3280 _VLV_AUD_PORT_EN_D_DBG)
3281#define VLV_AMP_MUTE (1 << 1)
3282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003283#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003285#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003286#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003287#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Mika Kuoppala561db822020-02-07 17:51:37 +02003288#define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003289#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3290#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3291#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3292#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003293#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003294#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3295#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3296#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3297#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3298#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3299#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3300#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3301#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003302
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003303/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003304 * Framebuffer compression (915+ only)
3305 */
3306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003307#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3308#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3309#define FBC_CONTROL _MMIO(0x3208)
Ville Syrjäläa4c74b22020-04-29 13:10:30 +03003310#define FBC_CTL_EN REG_BIT(31)
3311#define FBC_CTL_PERIODIC REG_BIT(30)
3312#define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
3313#define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
3314#define FBC_CTL_STOP_ON_MOD REG_BIT(15)
3315#define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
3316#define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm */
3317#define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
3318#define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
3319#define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
3320#define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003321#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003322#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003323#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003324#define FBC_STAT_COMPRESSING (1 << 31)
3325#define FBC_STAT_COMPRESSED (1 << 30)
3326#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003327#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003328#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003329#define FBC_CTL_FENCE_DBL (0 << 4)
3330#define FBC_CTL_IDLE_IMM (0 << 2)
3331#define FBC_CTL_IDLE_FULL (1 << 2)
3332#define FBC_CTL_IDLE_LINE (2 << 2)
3333#define FBC_CTL_IDLE_DEBUG (3 << 2)
3334#define FBC_CTL_CPU_FENCE (1 << 1)
3335#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003336#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3337#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003338
3339#define FBC_LL_SIZE (1536)
3340
Mika Kuoppala44fff992016-06-07 17:19:09 +03003341#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003342#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003343
Jesse Barnes74dff282009-09-14 15:39:40 -07003344/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003345#define DPFC_CB_BASE _MMIO(0x3200)
3346#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003347#define DPFC_CTL_EN (1 << 31)
3348#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3349#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3350#define DPFC_CTL_FENCE_EN (1 << 29)
3351#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3352#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3353#define DPFC_SR_EN (1 << 10)
3354#define DPFC_CTL_LIMIT_1X (0 << 6)
3355#define DPFC_CTL_LIMIT_2X (1 << 6)
3356#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003357#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003358#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003359#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3360#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3361#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3362#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003363#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003364#define DPFC_INVAL_SEG_SHIFT (16)
3365#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3366#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003367#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003368#define DPFC_STATUS2 _MMIO(0x3214)
3369#define DPFC_FENCE_YOFF _MMIO(0x3218)
3370#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003371#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003372
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003373/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003374#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3375#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003376#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003377/* The bit 28-8 is reserved */
3378#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003379#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3380#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003381#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3382#define IVB_FBC_STATUS2 _MMIO(0x43214)
3383#define IVB_FBC_COMP_SEG_MASK 0x7ff
3384#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003385#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3386#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003387#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003388#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003389#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjälä2f051f62021-09-21 18:25:15 +03003390#define GLK_FBC_STRIDE _MMIO(0x43228)
3391#define FBC_STRIDE_OVERRIDE REG_BIT(15)
3392#define FBC_STRIDE_MASK REG_GENMASK(14, 0)
3393#define FBC_STRIDE(x) REG_FIELD_PREP(FBC_STRIDE_MASK, (x))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003394#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003395#define ILK_FBC_RT_VALID (1 << 0)
3396#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003398#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003399#define ILK_FBCQ_DIS (1 << 22)
Ville Syrjäläb7a70532021-02-20 12:33:03 +02003400#define ILK_PABSTRETCH_DIS REG_BIT(21)
3401#define ILK_SABSTRETCH_DIS REG_BIT(20)
3402#define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
3403#define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
3404#define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
3405#define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
3406#define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
3407#define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
3408#define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
3409#define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
3410#define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
3411#define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
Yuanhan Liu13982612010-12-15 15:42:31 +08003412
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003413
Jesse Barnes585fb112008-07-29 11:54:06 -07003414/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003415 * Framebuffer compression for Sandybridge
3416 *
3417 * The following two registers are of type GTTMMADR
3418 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003419#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003420#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003421#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003422
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003423/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003424#define IVB_FBC_RT_BASE _MMIO(0x7020)
Matt Roperd0ed5102020-03-11 09:22:57 -07003425#define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003427#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003428#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003430#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003431#define FBC_REND_NUKE (1 << 2)
3432#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003433
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003434/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003435 * GPIO regs
3436 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003437#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3438 4 * (gpio))
3439
Jesse Barnes585fb112008-07-29 11:54:06 -07003440# define GPIO_CLOCK_DIR_MASK (1 << 0)
3441# define GPIO_CLOCK_DIR_IN (0 << 1)
3442# define GPIO_CLOCK_DIR_OUT (1 << 1)
3443# define GPIO_CLOCK_VAL_MASK (1 << 2)
3444# define GPIO_CLOCK_VAL_OUT (1 << 3)
3445# define GPIO_CLOCK_VAL_IN (1 << 4)
3446# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3447# define GPIO_DATA_DIR_MASK (1 << 8)
3448# define GPIO_DATA_DIR_IN (0 << 9)
3449# define GPIO_DATA_DIR_OUT (1 << 9)
3450# define GPIO_DATA_VAL_MASK (1 << 10)
3451# define GPIO_DATA_VAL_OUT (1 << 11)
3452# define GPIO_DATA_VAL_IN (1 << 12)
3453# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3454
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003455#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003456#define GMBUS_AKSV_SELECT (1 << 11)
3457#define GMBUS_RATE_100KHZ (0 << 8)
3458#define GMBUS_RATE_50KHZ (1 << 8)
3459#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3460#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3461#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303462#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003465#define GMBUS_SW_CLR_INT (1 << 31)
3466#define GMBUS_SW_RDY (1 << 30)
3467#define GMBUS_ENT (1 << 29) /* enable timeout */
3468#define GMBUS_CYCLE_NONE (0 << 25)
3469#define GMBUS_CYCLE_WAIT (1 << 25)
3470#define GMBUS_CYCLE_INDEX (2 << 25)
3471#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003472#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003473#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303474#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003475#define GMBUS_SLAVE_INDEX_SHIFT 8
3476#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003477#define GMBUS_SLAVE_READ (1 << 0)
3478#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003479#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003480#define GMBUS_INUSE (1 << 15)
3481#define GMBUS_HW_WAIT_PHASE (1 << 14)
3482#define GMBUS_STALL_TIMEOUT (1 << 13)
3483#define GMBUS_INT (1 << 12)
3484#define GMBUS_HW_RDY (1 << 11)
3485#define GMBUS_SATOER (1 << 10)
3486#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003487#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3488#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003489#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3490#define GMBUS_NAK_EN (1 << 3)
3491#define GMBUS_IDLE_EN (1 << 2)
3492#define GMBUS_HW_WAIT_EN (1 << 1)
3493#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003494#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003495#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003496
Jesse Barnes585fb112008-07-29 11:54:06 -07003497/*
3498 * Clock control & power management
3499 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003500#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3501#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3502#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003503#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003505#define VGA0 _MMIO(0x6000)
3506#define VGA1 _MMIO(0x6004)
3507#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003508#define VGA0_PD_P2_DIV_4 (1 << 7)
3509#define VGA0_PD_P1_DIV_2 (1 << 5)
3510#define VGA0_PD_P1_SHIFT 0
3511#define VGA0_PD_P1_MASK (0x1f << 0)
3512#define VGA1_PD_P2_DIV_4 (1 << 15)
3513#define VGA1_PD_P1_DIV_2 (1 << 13)
3514#define VGA1_PD_P1_SHIFT 8
3515#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003516#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003517#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3518#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003519#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003520#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003521#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003522#define DPLL_VGA_MODE_DIS (1 << 28)
3523#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3524#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3525#define DPLL_MODE_MASK (3 << 26)
3526#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3527#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3528#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3529#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3530#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3531#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003532#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003533#define DPLL_LOCK_VLV (1 << 15)
3534#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3535#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3536#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003537#define DPLL_PORTC_READY_MASK (0xf << 4)
3538#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003539
Jesse Barnes585fb112008-07-29 11:54:06 -07003540#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003541
3542/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003543#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003544#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003546#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003547#define PHY_LDO_DELAY_0NS 0x0
3548#define PHY_LDO_DELAY_200NS 0x1
3549#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003550#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3551#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003552#define PHY_CH_SU_PSR 0x1
3553#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003554#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003555#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003556#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003557#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3558#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3559#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003560
Jesse Barnes585fb112008-07-29 11:54:06 -07003561/*
3562 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3563 * this field (only one bit may be set).
3564 */
3565#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3566#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003567#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003568/* i830, required in DVO non-gang */
3569#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3570#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3571#define PLL_REF_INPUT_DREFCLK (0 << 13)
3572#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3573#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3574#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3575#define PLL_REF_INPUT_MASK (3 << 13)
3576#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003577/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003578# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3579# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003580# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003581# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3582# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3583
Jesse Barnes585fb112008-07-29 11:54:06 -07003584/*
3585 * Parallel to Serial Load Pulse phase selection.
3586 * Selects the phase for the 10X DPLL clock for the PCIe
3587 * digital display port. The range is 4 to 13; 10 or more
3588 * is just a flip delay. The default is 6
3589 */
3590#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3591#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3592/*
3593 * SDVO multiplier for 945G/GM. Not used on 965.
3594 */
3595#define SDVO_MULTIPLIER_MASK 0x000000ff
3596#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3597#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003598
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003599#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3600#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3601#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003602#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003603
Jesse Barnes585fb112008-07-29 11:54:06 -07003604/*
3605 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3606 *
3607 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3608 */
3609#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3610#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3611/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3612#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3613#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3614/*
3615 * SDVO/UDI pixel multiplier.
3616 *
3617 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3618 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3619 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3620 * dummy bytes in the datastream at an increased clock rate, with both sides of
3621 * the link knowing how many bytes are fill.
3622 *
3623 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3624 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3625 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3626 * through an SDVO command.
3627 *
3628 * This register field has values of multiplication factor minus 1, with
3629 * a maximum multiplier of 5 for SDVO.
3630 */
3631#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3632#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3633/*
3634 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3635 * This best be set to the default value (3) or the CRT won't work. No,
3636 * I don't entirely understand what this does...
3637 */
3638#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3639#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003640
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003641#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003643#define _FPA0 0x6040
3644#define _FPA1 0x6044
3645#define _FPB0 0x6048
3646#define _FPB1 0x604c
3647#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3648#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003649#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003650#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003651#define FP_N_DIV_SHIFT 16
3652#define FP_M1_DIV_MASK 0x00003f00
3653#define FP_M1_DIV_SHIFT 8
3654#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003655#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003656#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003657#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003658#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3659#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3660#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3661#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3662#define DPLLB_TEST_N_BYPASS (1 << 19)
3663#define DPLLB_TEST_M_BYPASS (1 << 18)
3664#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3665#define DPLLA_TEST_N_BYPASS (1 << 3)
3666#define DPLLA_TEST_M_BYPASS (1 << 2)
3667#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003668#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003669#define DSTATE_GFX_RESET_I830 (1 << 6)
3670#define DSTATE_PLL_D3_OFF (1 << 3)
3671#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3672#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003673#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003674# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3675# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3676# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3677# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3678# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3679# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3680# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003681# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003682# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3683# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3684# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3685# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3686# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3687# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3688# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3689# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3690# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3691# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3692# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3693# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3694# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3695# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3696# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3697# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3698# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3699# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3700# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3701# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3702# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003703/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003704 * This bit must be set on the 830 to prevent hangs when turning off the
3705 * overlay scaler.
3706 */
3707# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3708# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3709# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3710# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3711# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003713#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003714# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3715# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3716# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3717# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3718# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3719# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3720# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3721# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3722# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003723/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003724# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3725# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3726# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3727# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003728/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003729# define SV_CLOCK_GATE_DISABLE (1 << 0)
3730# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3731# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3732# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3733# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3734# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3735# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3736# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3737# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3738# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3739# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3740# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3741# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3742# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3743# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3744# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3745# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3746# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3747
3748# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003749/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003750# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3751# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3752# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3753# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3754# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3755# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003756/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003757# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3758# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3759# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3760# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3761# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3762# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3763# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3764# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3765# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3766# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3767# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3768# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3769# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3770# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3771# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3772# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3773# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3774# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3775# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3776
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003777#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003778#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3779#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3780#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003782#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003783#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3784
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3786#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003787
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003789#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003791#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003793#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003794#define CDCLK_FREQ_SHIFT 4
3795#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3796#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003797
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003798#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003799#define PFI_CREDIT_63 (9 << 28) /* chv only */
3800#define PFI_CREDIT_31 (8 << 28) /* chv only */
3801#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3802#define PFI_CREDIT_RESEND (1 << 27)
3803#define VGA_FAST_MODE_DISABLE (1 << 14)
3804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003805#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003806
Jesse Barnes585fb112008-07-29 11:54:06 -07003807/*
3808 * Palette regs
3809 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003810#define _PALETTE_A 0xa000
3811#define _PALETTE_B 0xa800
3812#define _CHV_PALETTE_C 0xc000
Swati Sharma8efd0692019-09-09 17:31:42 +05303813#define PALETTE_RED_MASK REG_GENMASK(23, 16)
3814#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3815#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003816#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003817 _PICK((pipe), _PALETTE_A, \
3818 _PALETTE_B, _CHV_PALETTE_C) + \
3819 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003820
Eric Anholt673a3942008-07-30 12:06:12 -07003821/* MCH MMIO space */
3822
3823/*
3824 * MCHBAR mirror.
3825 *
3826 * This mirrors the MCHBAR MMIO space whose location is determined by
3827 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3828 * every way. It is not accessible from the CP register read instructions.
3829 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003830 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3831 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003832 */
3833#define MCHBAR_MIRROR_BASE 0x10000
3834
Yuanhan Liu13982612010-12-15 15:42:31 +08003835#define MCHBAR_MIRROR_BASE_SNB 0x140000
3836
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003837#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3838#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003839#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3840#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003841#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003842
Chris Wilson3ebecd02013-04-12 19:10:13 +01003843/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003844#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003845
Ville Syrjälä646b4262014-04-25 20:14:30 +03003846/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003847#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003848#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3849#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3850#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3851#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3852#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003853#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003854#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003855#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003856
Ville Syrjälä646b4262014-04-25 20:14:30 +03003857/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003858#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003859#define CSHRDDR3CTL_DDR3 (1 << 2)
3860
Ville Syrjälä646b4262014-04-25 20:14:30 +03003861/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjälä924ad0e2021-04-21 18:34:00 +03003862#define C0DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3863#define C1DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003864
Ville Syrjälä646b4262014-04-25 20:14:30 +03003865/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003866#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3867#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3868#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003869#define MAD_DIMM_ECC_MASK (0x3 << 24)
3870#define MAD_DIMM_ECC_OFF (0x0 << 24)
3871#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3872#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3873#define MAD_DIMM_ECC_ON (0x3 << 24)
3874#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3875#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3876#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3877#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3878#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3879#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3880#define MAD_DIMM_A_SELECT (0x1 << 16)
3881/* DIMM sizes are in multiples of 256mb. */
3882#define MAD_DIMM_B_SIZE_SHIFT 8
3883#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3884#define MAD_DIMM_A_SIZE_SHIFT 0
3885#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3886
Ville Syrjälä646b4262014-04-25 20:14:30 +03003887/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003888#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003889#define MCH_SSKPD_WM0_MASK 0x3f
3890#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003891
Keith Packardb11248d2009-06-11 22:28:56 -07003892/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003893#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Ville Syrjälä488e0172020-05-14 15:38:38 +03003894#define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
3895#define CLKCFG_FSB_400_ALT (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003896#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3897#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3898#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3899#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003900#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003901#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003902#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Ville Syrjälä6f62bda2020-05-14 15:38:36 +03003903#define CLKCFG_FSB_1600_ALT (6 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07003904#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003905#define CLKCFG_MEM_533 (1 << 4)
3906#define CLKCFG_MEM_667 (2 << 4)
3907#define CLKCFG_MEM_800 (3 << 4)
3908#define CLKCFG_MEM_MASK (7 << 4)
3909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003910#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3911#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003913#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003914#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003915#define TR1 _MMIO(0x11006)
3916#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003917#define TSFS_SLOPE_MASK 0x0000ff00
3918#define TSFS_SLOPE_SHIFT 8
3919#define TSFS_INTR_MASK 0x000000ff
3920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003921#define CRSTANDVID _MMIO(0x11100)
3922#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003923#define PXVFREQ_PX_MASK 0x7f000000
3924#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003925#define VIDFREQ_BASE _MMIO(0x11110)
3926#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3927#define VIDFREQ2 _MMIO(0x11114)
3928#define VIDFREQ3 _MMIO(0x11118)
3929#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003930#define VIDFREQ_P0_MASK 0x1f000000
3931#define VIDFREQ_P0_SHIFT 24
3932#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3933#define VIDFREQ_P0_CSCLK_SHIFT 20
3934#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3935#define VIDFREQ_P0_CRCLK_SHIFT 16
3936#define VIDFREQ_P1_MASK 0x00001f00
3937#define VIDFREQ_P1_SHIFT 8
3938#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3939#define VIDFREQ_P1_CSCLK_SHIFT 4
3940#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003941#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3942#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003943#define INTTOEXT_MAP3_SHIFT 24
3944#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3945#define INTTOEXT_MAP2_SHIFT 16
3946#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3947#define INTTOEXT_MAP1_SHIFT 8
3948#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3949#define INTTOEXT_MAP0_SHIFT 0
3950#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003951#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003952#define MEMCTL_CMD_MASK 0xe000
3953#define MEMCTL_CMD_SHIFT 13
3954#define MEMCTL_CMD_RCLK_OFF 0
3955#define MEMCTL_CMD_RCLK_ON 1
3956#define MEMCTL_CMD_CHFREQ 2
3957#define MEMCTL_CMD_CHVID 3
3958#define MEMCTL_CMD_VMMOFF 4
3959#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003960#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003961 when command complete */
3962#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3963#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003964#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003965#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003966#define MEMIHYST _MMIO(0x1117c)
3967#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003968#define MEMINT_RSEXIT_EN (1 << 8)
3969#define MEMINT_CX_SUPR_EN (1 << 7)
3970#define MEMINT_CONT_BUSY_EN (1 << 6)
3971#define MEMINT_AVG_BUSY_EN (1 << 5)
3972#define MEMINT_EVAL_CHG_EN (1 << 4)
3973#define MEMINT_MON_IDLE_EN (1 << 3)
3974#define MEMINT_UP_EVAL_EN (1 << 2)
3975#define MEMINT_DOWN_EVAL_EN (1 << 1)
3976#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003977#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003978#define MEM_RSEXIT_MASK 0xc000
3979#define MEM_RSEXIT_SHIFT 14
3980#define MEM_CONT_BUSY_MASK 0x3000
3981#define MEM_CONT_BUSY_SHIFT 12
3982#define MEM_AVG_BUSY_MASK 0x0c00
3983#define MEM_AVG_BUSY_SHIFT 10
3984#define MEM_EVAL_CHG_MASK 0x0300
3985#define MEM_EVAL_BUSY_SHIFT 8
3986#define MEM_MON_IDLE_MASK 0x00c0
3987#define MEM_MON_IDLE_SHIFT 6
3988#define MEM_UP_EVAL_MASK 0x0030
3989#define MEM_UP_EVAL_SHIFT 4
3990#define MEM_DOWN_EVAL_MASK 0x000c
3991#define MEM_DOWN_EVAL_SHIFT 2
3992#define MEM_SW_CMD_MASK 0x0003
3993#define MEM_INT_STEER_GFX 0
3994#define MEM_INT_STEER_CMR 1
3995#define MEM_INT_STEER_SMI 2
3996#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003997#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003998#define MEMINT_RSEXIT (1 << 7)
3999#define MEMINT_CONT_BUSY (1 << 6)
4000#define MEMINT_AVG_BUSY (1 << 5)
4001#define MEMINT_EVAL_CHG (1 << 4)
4002#define MEMINT_MON_IDLE (1 << 3)
4003#define MEMINT_UP_EVAL (1 << 2)
4004#define MEMINT_DOWN_EVAL (1 << 1)
4005#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004006#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004007#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004008#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
4009#define MEMMODE_BOOST_FREQ_SHIFT 24
4010#define MEMMODE_IDLE_MODE_MASK 0x00030000
4011#define MEMMODE_IDLE_MODE_SHIFT 16
4012#define MEMMODE_IDLE_MODE_EVAL 0
4013#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004014#define MEMMODE_HWIDLE_EN (1 << 15)
4015#define MEMMODE_SWMODE_EN (1 << 14)
4016#define MEMMODE_RCLK_GATE (1 << 13)
4017#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004018#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
4019#define MEMMODE_FSTART_SHIFT 8
4020#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
4021#define MEMMODE_FMAX_SHIFT 4
4022#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004023#define RCBMAXAVG _MMIO(0x1119c)
4024#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08004025#define SWMEMCMD_RENDER_OFF (0 << 13)
4026#define SWMEMCMD_RENDER_ON (1 << 13)
4027#define SWMEMCMD_SWFREQ (2 << 13)
4028#define SWMEMCMD_TARVID (3 << 13)
4029#define SWMEMCMD_VRM_OFF (4 << 13)
4030#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004031#define CMDSTS (1 << 12)
4032#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004033#define SWFREQ_MASK 0x0380 /* P0-7 */
4034#define SWFREQ_SHIFT 7
4035#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004036#define MEMSTAT_CTG _MMIO(0x111a0)
4037#define RCBMINAVG _MMIO(0x111a0)
4038#define RCUPEI _MMIO(0x111b0)
4039#define RCDNEI _MMIO(0x111b4)
4040#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004041#define RS1EN (1 << 31)
4042#define RS2EN (1 << 30)
4043#define RS3EN (1 << 29)
4044#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
4045#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
4046#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
4047#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
4048#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
4049#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
4050#define RSX_STATUS_MASK (7 << 20)
4051#define RSX_STATUS_ON (0 << 20)
4052#define RSX_STATUS_RC1 (1 << 20)
4053#define RSX_STATUS_RC1E (2 << 20)
4054#define RSX_STATUS_RS1 (3 << 20)
4055#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
4056#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
4057#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
4058#define RSX_STATUS_RSVD2 (7 << 20)
4059#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
4060#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
4061#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
4062#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
4063#define RS1CONTSAV_MASK (3 << 14)
4064#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
4065#define RS1CONTSAV_RSVD (1 << 14)
4066#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
4067#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
4068#define NORMSLEXLAT_MASK (3 << 12)
4069#define SLOW_RS123 (0 << 12)
4070#define SLOW_RS23 (1 << 12)
4071#define SLOW_RS3 (2 << 12)
4072#define NORMAL_RS123 (3 << 12)
4073#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
4074#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
4075#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
4076#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
4077#define RS_CSTATE_MASK (3 << 4)
4078#define RS_CSTATE_C367_RS1 (0 << 4)
4079#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
4080#define RS_CSTATE_RSVD (2 << 4)
4081#define RS_CSTATE_C367_RS2 (3 << 4)
4082#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
4083#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004084#define VIDCTL _MMIO(0x111c0)
4085#define VIDSTS _MMIO(0x111c8)
4086#define VIDSTART _MMIO(0x111cc) /* 8 bits */
4087#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004088#define MEMSTAT_VID_MASK 0x7f00
4089#define MEMSTAT_VID_SHIFT 8
4090#define MEMSTAT_PSTATE_MASK 0x00f8
4091#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004092#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004093#define MEMSTAT_SRC_CTL_MASK 0x0003
4094#define MEMSTAT_SRC_CTL_CORE 0
4095#define MEMSTAT_SRC_CTL_TRB 1
4096#define MEMSTAT_SRC_CTL_THM 2
4097#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004098#define RCPREVBSYTUPAVG _MMIO(0x113b8)
4099#define RCPREVBSYTDNAVG _MMIO(0x113bc)
4100#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004101#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004102#define SDEW _MMIO(0x1124c)
4103#define CSIEW0 _MMIO(0x11250)
4104#define CSIEW1 _MMIO(0x11254)
4105#define CSIEW2 _MMIO(0x11258)
4106#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
4107#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
4108#define MCHAFE _MMIO(0x112c0)
4109#define CSIEC _MMIO(0x112e0)
4110#define DMIEC _MMIO(0x112e4)
4111#define DDREC _MMIO(0x112e8)
4112#define PEG0EC _MMIO(0x112ec)
4113#define PEG1EC _MMIO(0x112f0)
4114#define GFXEC _MMIO(0x112f4)
4115#define RPPREVBSYTUPAVG _MMIO(0x113b8)
4116#define RPPREVBSYTDNAVG _MMIO(0x113bc)
4117#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004118#define ECR_GPFE (1 << 31)
4119#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07004120#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004121#define OGW0 _MMIO(0x11608)
4122#define OGW1 _MMIO(0x1160c)
4123#define EG0 _MMIO(0x11610)
4124#define EG1 _MMIO(0x11614)
4125#define EG2 _MMIO(0x11618)
4126#define EG3 _MMIO(0x1161c)
4127#define EG4 _MMIO(0x11620)
4128#define EG5 _MMIO(0x11624)
4129#define EG6 _MMIO(0x11628)
4130#define EG7 _MMIO(0x1162c)
4131#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
4132#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
4133#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07004134#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004135#define CSIPLL0 _MMIO(0x12c10)
4136#define DDRMPLL1 _MMIO(0X12c20)
4137#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08004138
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004139#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03004140#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03004141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004142#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4143#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4144#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4145#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
Vinay Belgaumkar025cb072021-07-30 13:21:16 -07004146#define RP0_CAP_MASK REG_GENMASK(7, 0)
4147#define RP1_CAP_MASK REG_GENMASK(15, 8)
4148#define RPN_CAP_MASK REG_GENMASK(23, 16)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004149#define BXT_RP_STATE_CAP _MMIO(0x138170)
Chris Wilson9938ee22020-04-20 18:27:36 +01004150#define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
Matt Roperad482232021-08-05 09:36:44 -07004151#define XEHPSDV_RP_STATE_CAP _MMIO(0x250014)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004152
Ville Syrjälä8a292d02016-04-20 16:43:56 +03004153/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08004154 * Logical Context regs
4155 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07004156#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00004157#define CCID_EN BIT(0)
4158#define CCID_EXTENDED_STATE_RESTORE BIT(2)
4159#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004160/*
4161 * Notes on SNB/IVB/VLV context size:
4162 * - Power context is saved elsewhere (LLC or stolen)
4163 * - Ring/execlist context is saved on SNB, not on IVB
4164 * - Extended context size already includes render context size
4165 * - We always need to follow the extended context size.
4166 * SNB BSpec has comments indicating that we should use the
4167 * render context size instead if execlists are disabled, but
4168 * based on empirical testing that's just nonsense.
4169 * - Pipelined/VF state is saved on SNB/IVB respectively
4170 * - GT1 size just indicates how much of render context
4171 * doesn't need saving on GT1
4172 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004173#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004174#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4175#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4176#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4177#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4178#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004179#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07004180 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4181 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004182#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004183#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4184#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4185#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4186#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4187#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4188#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004189#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07004190 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07004191
Zhi Wangc01fc532016-06-16 08:07:02 -04004192enum {
4193 INTEL_ADVANCED_CONTEXT = 0,
4194 INTEL_LEGACY_32B_CONTEXT,
4195 INTEL_ADVANCED_AD_CONTEXT,
4196 INTEL_LEGACY_64B_CONTEXT
4197};
4198
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004199enum {
4200 FAULT_AND_HANG = 0,
4201 FAULT_AND_HALT, /* Debug only */
4202 FAULT_AND_STREAM,
4203 FAULT_AND_CONTINUE /* Unsupported */
4204};
4205
Matthew Brost3a4cdf12021-07-21 14:50:49 -07004206#define CTX_GTT_ADDRESS_MASK GENMASK(31, 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004207#define GEN8_CTX_VALID (1 << 0)
4208#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4209#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4210#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4211#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004212#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004213
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004214#define GEN8_CTX_ID_SHIFT 32
4215#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004216#define GEN11_SW_CTX_ID_SHIFT 37
4217#define GEN11_SW_CTX_ID_WIDTH 11
4218#define GEN11_ENGINE_CLASS_SHIFT 61
4219#define GEN11_ENGINE_CLASS_WIDTH 3
4220#define GEN11_ENGINE_INSTANCE_SHIFT 48
4221#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004222
Stuart Summers50a9ea02021-07-21 15:30:33 -07004223#define XEHP_SW_CTX_ID_SHIFT 39
4224#define XEHP_SW_CTX_ID_WIDTH 16
4225#define XEHP_SW_COUNTER_SHIFT 58
4226#define XEHP_SW_COUNTER_WIDTH 6
4227
Mika Kuoppala542a6b22014-07-09 14:55:56 +03004228#define CHV_CLK_CTL1 _MMIO(0x101100)
Jesse Barnese454a052013-09-26 17:55:58 -07004229#define VLV_CLK_CTL2 _MMIO(0x101104)
4230#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4231
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08004232/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004233 * Overlay regs
4234 */
4235
4236#define OVADD _MMIO(0x30000)
4237#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004238#define OC_BUF (0x3 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004239#define OGAMC5 _MMIO(0x30010)
4240#define OGAMC4 _MMIO(0x30014)
4241#define OGAMC3 _MMIO(0x30018)
4242#define OGAMC2 _MMIO(0x3001c)
4243#define OGAMC1 _MMIO(0x30020)
4244#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004245
4246/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004247 * GEN9 clock gating regs
4248 */
4249#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004250#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004251#define PWM2_GATING_DIS (1 << 14)
4252#define PWM1_GATING_DIS (1 << 13)
4253
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08004254#define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
4255#define TGL_VRH_GATING_DIS REG_BIT(31)
Stuart Summersda9427502020-10-14 12:19:34 -07004256#define DPT_GATING_DIS REG_BIT(22)
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08004257
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004258#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4259#define BXT_GMBUS_GATING_DIS (1 << 14)
4260
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07004261#define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
4262#define DPCE_GATING_DIS REG_BIT(17)
4263
Imre Deaked69cd42017-10-02 10:55:57 +03004264#define _CLKGATE_DIS_PSL_A 0x46520
4265#define _CLKGATE_DIS_PSL_B 0x46524
4266#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304267#define DUPS1_GATING_DIS (1 << 15)
4268#define DUPS2_GATING_DIS (1 << 19)
4269#define DUPS3_GATING_DIS (1 << 23)
Tejas Upadhyay11408ea2021-09-29 10:54:42 +05304270#define CURSOR_GATING_DIS REG_BIT(28)
Imre Deaked69cd42017-10-02 10:55:57 +03004271#define DPF_GATING_DIS (1 << 10)
4272#define DPF_RAM_GATING_DIS (1 << 9)
4273#define DPFR_GATING_DIS (1 << 8)
4274
4275#define CLKGATE_DIS_PSL(pipe) \
4276 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4277
Imre Deakd965e7ac2015-12-01 10:23:52 +02004278/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004279 * GEN10 clock gating regs
4280 */
4281#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4282#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004283#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004284#define MSCUNIT_CLKGATE_DIS (1 << 10)
Mika Kuoppalada5d2ca2019-10-15 18:44:11 +03004285#define L3_CLKGATE_DIS REG_BIT(16)
4286#define L3_CR2X_CLKGATE_DIS REG_BIT(17)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004287
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004288#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4289#define GWUNIT_CLKGATE_DIS (1 << 16)
4290
Mika Kuoppala65df78b2019-10-15 18:44:44 +03004291#define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4292#define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4293
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004294#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
Matt Roperb9cf9da2019-12-23 17:20:25 -08004295#define VFUNIT_CLKGATE_DIS REG_BIT(20)
4296#define HSUNIT_CLKGATE_DIS REG_BIT(8)
4297#define VSUNIT_CLKGATE_DIS REG_BIT(3)
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004298
Matt Roper4ca15382019-12-23 17:20:26 -08004299#define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4)
4300#define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19)
Matt Roper1cd21a72019-12-31 11:07:13 -08004301#define PSDUNIT_CLKGATE_DIS REG_BIT(5)
Matt Roper4ca15382019-12-23 17:20:26 -08004302
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004303#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4304#define CGPSF_CLKGATE_DIS (1 << 3)
4305
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004306/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004307 * Display engine regs
4308 */
4309
Shuang He8bf1e9f2013-10-15 18:55:27 +01004310/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004311#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004312#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004313/* skl+ source selection */
4314#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4315#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4316#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4317#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4318#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4319#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4320#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4321#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004322/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004323#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4324#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4325#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004326/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004327#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4328#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4329#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4330/* embedded DP port on the north display block, reserved on ivb */
4331#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4332#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004333/* vlv source selection */
4334#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4335#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4336#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4337/* with DP port the pipe source is invalid */
4338#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4339#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4340#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4341/* gen3+ source selection */
4342#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4343#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4344#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4345/* with DP/TV port the pipe source is invalid */
4346#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4347#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4348#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4349#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4350#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4351/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004352#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004353
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004354#define _PIPE_CRC_RES_1_A_IVB 0x60064
4355#define _PIPE_CRC_RES_2_A_IVB 0x60068
4356#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4357#define _PIPE_CRC_RES_4_A_IVB 0x60070
4358#define _PIPE_CRC_RES_5_A_IVB 0x60074
4359
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004360#define _PIPE_CRC_RES_RED_A 0x60060
4361#define _PIPE_CRC_RES_GREEN_A 0x60064
4362#define _PIPE_CRC_RES_BLUE_A 0x60068
4363#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4364#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004365
4366/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004367#define _PIPE_CRC_RES_1_B_IVB 0x61064
4368#define _PIPE_CRC_RES_2_B_IVB 0x61068
4369#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4370#define _PIPE_CRC_RES_4_B_IVB 0x61070
4371#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004373#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4374#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4375#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4376#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4377#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4378#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004379
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004380#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4381#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4382#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4383#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4384#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004385
Jesse Barnes585fb112008-07-29 11:54:06 -07004386/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004387#define _HTOTAL_A 0x60000
4388#define _HBLANK_A 0x60004
4389#define _HSYNC_A 0x60008
4390#define _VTOTAL_A 0x6000c
4391#define _VBLANK_A 0x60010
4392#define _VSYNC_A 0x60014
Anshuman Guptae45e0002019-10-07 15:16:07 +05304393#define _EXITLINE_A 0x60018
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004394#define _PIPEASRC 0x6001c
4395#define _BCLRPAT_A 0x60020
4396#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004397#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004398
4399/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004400#define _HTOTAL_B 0x61000
4401#define _HBLANK_B 0x61004
4402#define _HSYNC_B 0x61008
4403#define _VTOTAL_B 0x6100c
4404#define _VBLANK_B 0x61010
4405#define _VSYNC_B 0x61014
4406#define _PIPEBSRC 0x6101c
4407#define _BCLRPAT_B 0x61020
4408#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004409#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004410
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004411/* DSI 0 timing regs */
4412#define _HTOTAL_DSI0 0x6b000
4413#define _HSYNC_DSI0 0x6b008
4414#define _VTOTAL_DSI0 0x6b00c
4415#define _VSYNC_DSI0 0x6b014
4416#define _VSYNCSHIFT_DSI0 0x6b028
4417
4418/* DSI 1 timing regs */
4419#define _HTOTAL_DSI1 0x6b800
4420#define _HSYNC_DSI1 0x6b808
4421#define _VTOTAL_DSI1 0x6b80c
4422#define _VSYNC_DSI1 0x6b814
4423#define _VSYNCSHIFT_DSI1 0x6b828
4424
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004425#define TRANSCODER_A_OFFSET 0x60000
4426#define TRANSCODER_B_OFFSET 0x61000
4427#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004428#define CHV_TRANSCODER_C_OFFSET 0x63000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07004429#define TRANSCODER_D_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004430#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004431#define TRANSCODER_DSI0_OFFSET 0x6b000
4432#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004434#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4435#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4436#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4437#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4438#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4439#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4440#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4441#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4442#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4443#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004444
Anshuman Guptae45e0002019-10-07 15:16:07 +05304445#define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4446#define EXITLINE_ENABLE REG_BIT(31)
4447#define EXITLINE_MASK REG_GENMASK(12, 0)
4448#define EXITLINE_SHIFT 0
4449
Aditya Swarup106d4ffd2020-03-18 18:59:41 -07004450/* VRR registers */
4451#define _TRANS_VRR_CTL_A 0x60420
4452#define _TRANS_VRR_CTL_B 0x61420
4453#define _TRANS_VRR_CTL_C 0x62420
4454#define _TRANS_VRR_CTL_D 0x63420
Ville Syrjälädc89bb82021-01-22 15:26:38 -08004455#define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
4456#define VRR_CTL_VRR_ENABLE REG_BIT(31)
4457#define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
4458#define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
4459#define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
4460#define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
4461#define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
Manasi Navarebb265db2021-05-25 17:06:55 -07004462#define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
4463#define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
Aditya Swarup106d4ffd2020-03-18 18:59:41 -07004464
4465#define _TRANS_VRR_VMAX_A 0x60424
4466#define _TRANS_VRR_VMAX_B 0x61424
4467#define _TRANS_VRR_VMAX_C 0x62424
4468#define _TRANS_VRR_VMAX_D 0x63424
4469#define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
4470#define VRR_VMAX_MASK REG_GENMASK(19, 0)
4471
4472#define _TRANS_VRR_VMIN_A 0x60434
4473#define _TRANS_VRR_VMIN_B 0x61434
4474#define _TRANS_VRR_VMIN_C 0x62434
4475#define _TRANS_VRR_VMIN_D 0x63434
4476#define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
4477#define VRR_VMIN_MASK REG_GENMASK(15, 0)
4478
4479#define _TRANS_VRR_VMAXSHIFT_A 0x60428
4480#define _TRANS_VRR_VMAXSHIFT_B 0x61428
4481#define _TRANS_VRR_VMAXSHIFT_C 0x62428
4482#define _TRANS_VRR_VMAXSHIFT_D 0x63428
4483#define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
4484 _TRANS_VRR_VMAXSHIFT_A)
4485#define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
4486#define VRR_VMAXSHIFT_DEC REG_BIT(16)
4487#define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
4488
4489#define _TRANS_VRR_STATUS_A 0x6042C
4490#define _TRANS_VRR_STATUS_B 0x6142C
4491#define _TRANS_VRR_STATUS_C 0x6242C
4492#define _TRANS_VRR_STATUS_D 0x6342C
4493#define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
4494#define VRR_STATUS_VMAX_REACHED REG_BIT(31)
4495#define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
4496#define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
4497#define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
4498#define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
4499#define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
4500#define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
4501#define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
4502#define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
4503#define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
4504#define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
4505#define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
4506#define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
4507#define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
4508
4509#define _TRANS_VRR_VTOTAL_PREV_A 0x60480
4510#define _TRANS_VRR_VTOTAL_PREV_B 0x61480
4511#define _TRANS_VRR_VTOTAL_PREV_C 0x62480
4512#define _TRANS_VRR_VTOTAL_PREV_D 0x63480
4513#define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
4514 _TRANS_VRR_VTOTAL_PREV_A)
4515#define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
4516#define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
4517#define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
4518#define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
4519
4520#define _TRANS_VRR_FLIPLINE_A 0x60438
4521#define _TRANS_VRR_FLIPLINE_B 0x61438
4522#define _TRANS_VRR_FLIPLINE_C 0x62438
4523#define _TRANS_VRR_FLIPLINE_D 0x63438
4524#define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
4525 _TRANS_VRR_FLIPLINE_A)
4526#define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
4527
4528#define _TRANS_VRR_STATUS2_A 0x6043C
4529#define _TRANS_VRR_STATUS2_B 0x6143C
4530#define _TRANS_VRR_STATUS2_C 0x6243C
4531#define _TRANS_VRR_STATUS2_D 0x6343C
4532#define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
4533#define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
4534
4535#define _TRANS_PUSH_A 0x60A70
4536#define _TRANS_PUSH_B 0x61A70
4537#define _TRANS_PUSH_C 0x62A70
4538#define _TRANS_PUSH_D 0x63A70
4539#define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
4540#define TRANS_PUSH_EN REG_BIT(31)
4541#define TRANS_PUSH_SEND REG_BIT(30)
4542
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004543/*
4544 * HSW+ eDP PSR registers
4545 *
4546 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4547 * instance of it
4548 */
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004549#define _SRD_CTL_A 0x60800
4550#define _SRD_CTL_EDP 0x6f800
José Roberto de Souzaad264512021-08-27 10:42:51 -07004551#define EDP_PSR_CTL(tran) _MMIO(_TRANS2(tran, _SRD_CTL_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004552#define EDP_PSR_ENABLE (1 << 31)
4553#define BDW_PSR_SINGLE_FRAME (1 << 30)
4554#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4555#define EDP_PSR_LINK_STANDBY (1 << 27)
4556#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4557#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4558#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4559#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4560#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004561#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004562#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4563#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4564#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004565#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004566#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4567#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4568#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4569#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004570#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004571#define EDP_PSR_TP1_TIME_500us (0 << 4)
4572#define EDP_PSR_TP1_TIME_100us (1 << 4)
4573#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4574#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004575#define EDP_PSR_IDLE_FRAME_SHIFT 0
4576
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004577/*
4578 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4579 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4580 * it was for TRANSCODER_EDP)
4581 */
Daniel Vetterfc340442018-04-05 15:00:23 -07004582#define EDP_PSR_IMR _MMIO(0x64834)
4583#define EDP_PSR_IIR _MMIO(0x64838)
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004584#define _PSR_IMR_A 0x60814
4585#define _PSR_IIR_A 0x60818
4586#define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4587#define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
José Roberto de Souza2f3b8712019-09-04 14:34:14 -07004588#define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4589 0 : ((trans) - TRANSCODER_A + 1) * 8)
4590#define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4591#define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4592#define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4593#define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
Daniel Vetterfc340442018-04-05 15:00:23 -07004594
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004595#define _SRD_AUX_DATA_A 0x60814
4596#define _SRD_AUX_DATA_EDP 0x6f814
José Roberto de Souzaad264512021-08-27 10:42:51 -07004597#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_TRANS2(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004598
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004599#define _SRD_STATUS_A 0x60840
4600#define _SRD_STATUS_EDP 0x6f840
José Roberto de Souzaad264512021-08-27 10:42:51 -07004601#define EDP_PSR_STATUS(tran) _MMIO(_TRANS2(tran, _SRD_STATUS_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004602#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304603#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004604#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4605#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4606#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4607#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4608#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4609#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4610#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4611#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4612#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4613#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4614#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004615#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4616#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4617#define EDP_PSR_STATUS_COUNT_SHIFT 16
4618#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004619#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4620#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4621#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4622#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4623#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004624#define EDP_PSR_STATUS_IDLE_MASK 0xf
4625
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004626#define _SRD_PERF_CNT_A 0x60844
4627#define _SRD_PERF_CNT_EDP 0x6f844
José Roberto de Souzaad264512021-08-27 10:42:51 -07004628#define EDP_PSR_PERF_CNT(tran) _MMIO(_TRANS2(tran, _SRD_PERF_CNT_A))
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004629#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004630
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004631/* PSR_MASK on SKL+ */
4632#define _SRD_DEBUG_A 0x60860
4633#define _SRD_DEBUG_EDP 0x6f860
José Roberto de Souzaad264512021-08-27 10:42:51 -07004634#define EDP_PSR_DEBUG(tran) _MMIO(_TRANS2(tran, _SRD_DEBUG_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004635#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4636#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4637#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4638#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004639#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004640#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004641
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004642#define _PSR2_CTL_A 0x60900
4643#define _PSR2_CTL_EDP 0x6f900
4644#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
4645#define EDP_PSR2_ENABLE (1 << 31)
José Roberto de Souza36203e42021-06-25 16:55:59 -07004646#define EDP_SU_TRACK_ENABLE (1 << 30) /* up to adl-p */
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004647#define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28)
4648#define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28)
José Roberto de Souza38f46182021-04-21 15:02:24 -07004649#define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */
José Roberto de Souza61e88732021-06-16 13:31:56 -07004650#define EDP_PSR2_SU_SDP_SCANLINE REG_BIT(25) /* display 13+ */
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004651#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4652#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4653#define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8
4654#define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13)
4655#define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13)
4656#define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5
José Roberto de Souza061093d2021-06-16 13:31:54 -07004657#define TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT 13
4658#define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT)
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004659#define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13)
4660#define EDP_PSR2_FAST_WAKE_MAX_LINES 8
4661#define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11)
4662#define EDP_PSR2_FAST_WAKE_MASK (3 << 11)
4663#define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5
José Roberto de Souza061093d2021-06-16 13:31:54 -07004664#define TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT 10
4665#define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT)
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004666#define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10)
4667#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4668#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4669#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4670#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4671#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4672#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4673#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4674#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4675#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4676#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304677
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004678#define _PSR_EVENT_TRANS_A 0x60848
4679#define _PSR_EVENT_TRANS_B 0x61848
4680#define _PSR_EVENT_TRANS_C 0x62848
4681#define _PSR_EVENT_TRANS_D 0x63848
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004682#define _PSR_EVENT_TRANS_EDP 0x6f848
4683#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004684#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4685#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4686#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4687#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4688#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4689#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4690#define PSR_EVENT_MEMORY_UP (1 << 10)
4691#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4692#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4693#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004694#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004695#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4696#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4697#define PSR_EVENT_VBI_ENABLE (1 << 2)
4698#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4699#define PSR_EVENT_PSR_DISABLE (1 << 0)
4700
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004701#define _PSR2_STATUS_A 0x60940
4702#define _PSR2_STATUS_EDP 0x6f940
4703#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004704#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304705#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004706
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004707#define _PSR2_SU_STATUS_A 0x60914
4708#define _PSR2_SU_STATUS_EDP 0x6f914
4709#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4710#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004711#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4712#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4713#define PSR2_SU_STATUS_FRAMES 8
4714
José Roberto de Souza36203e42021-06-25 16:55:59 -07004715#define _PSR2_MAN_TRK_CTL_A 0x60910
4716#define _PSR2_MAN_TRK_CTL_EDP 0x6f910
4717#define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A)
4718#define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31)
4719#define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21)
4720#define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07004721#define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11)
4722#define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
José Roberto de Souza36203e42021-06-25 16:55:59 -07004723#define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3)
4724#define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2)
4725#define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1)
4726#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(28, 16)
4727#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
4728#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(12, 0)
4729#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
4730#define ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(14)
4731#define ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(13)
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07004732
Ville Syrjälä2849e1a2020-10-06 17:33:30 +03004733/* Icelake DSC Rate Control Range Parameter Registers */
4734#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
4735#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
4736#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
4737#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
4738#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
4739#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
4740#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
4741#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
4742#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
4743#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
4744#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
4745#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
4746#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4747 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
4748 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
4749#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4750 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
4751 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
4752#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4753 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
4754 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
4755#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4756 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
4757 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
4758#define RC_BPG_OFFSET_SHIFT 10
4759#define RC_MAX_QP_SHIFT 5
4760#define RC_MIN_QP_SHIFT 0
4761
4762#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
4763#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
4764#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
4765#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
4766#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
4767#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
4768#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
4769#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
4770#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
4771#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
4772#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
4773#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
4774#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4775 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
4776 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
4777#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4778 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
4779 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
4780#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4781 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
4782 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
4783#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4784 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
4785 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
4786
4787#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
4788#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
4789#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
4790#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
4791#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
4792#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
4793#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
4794#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
4795#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
4796#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
4797#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
4798#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
4799#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4800 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
4801 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
4802#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4803 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
4804 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
4805#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4806 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
4807 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
4808#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4809 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
4810 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
4811
4812#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
4813#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
4814#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
4815#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
4816#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
4817#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
4818#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
4819#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
4820#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
4821#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
4822#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
4823#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
4824#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4825 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
4826 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
4827#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4828 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
4829 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
4830#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4831 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
4832 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
4833#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4834 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
4835 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
4836
Jesse Barnes585fb112008-07-29 11:54:06 -07004837/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004838#define ADPA _MMIO(0x61100)
4839#define PCH_ADPA _MMIO(0xe1100)
4840#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004841
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004842#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004843#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004844#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004845#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004846#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4847#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004848#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004849#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004850#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004851#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4852#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4853#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4854#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4855#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4856#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4857#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4858#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4859#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4860#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4861#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4862#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4863#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4864#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4865#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4866#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4867#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4868#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4869#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004870#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004871#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004872#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004873#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004874#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004875#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004876#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004877#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004878#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004879#define ADPA_DPMS_MASK (~(3 << 10))
4880#define ADPA_DPMS_ON (0 << 10)
4881#define ADPA_DPMS_SUSPEND (1 << 10)
4882#define ADPA_DPMS_STANDBY (2 << 10)
4883#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004884
Chris Wilson939fe4d2010-10-09 10:33:26 +01004885
Jesse Barnes585fb112008-07-29 11:54:06 -07004886/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004887#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004888#define PORTB_HOTPLUG_INT_EN (1 << 29)
4889#define PORTC_HOTPLUG_INT_EN (1 << 28)
4890#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004891#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4892#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4893#define TV_HOTPLUG_INT_EN (1 << 18)
4894#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004895#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4896 PORTC_HOTPLUG_INT_EN | \
4897 PORTD_HOTPLUG_INT_EN | \
4898 SDVOC_HOTPLUG_INT_EN | \
4899 SDVOB_HOTPLUG_INT_EN | \
4900 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004901#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004902#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4903/* must use period 64 on GM45 according to docs */
4904#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4905#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4906#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4907#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4908#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4909#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4910#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4911#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4912#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4913#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4914#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4915#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004916
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004917#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004918/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004919 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004920 *
4921 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4922 * Please check the detailed lore in the commit message for for experimental
4923 * evidence.
4924 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004925/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4926#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4927#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4928#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4929/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4930#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004931#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004932#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004933#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004934#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4935#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004936#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004937#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4938#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004939#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004940#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4941#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004942/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004943#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4944#define TV_HOTPLUG_INT_STATUS (1 << 10)
4945#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4946#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4947#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4948#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004949#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4950#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4951#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004952#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4953
Chris Wilson084b6122012-05-11 18:01:33 +01004954/* SDVO is different across gen3/4 */
4955#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4956#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004957/*
4958 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4959 * since reality corrobates that they're the same as on gen3. But keep these
4960 * bits here (and the comment!) to help any other lost wanderers back onto the
4961 * right tracks.
4962 */
Chris Wilson084b6122012-05-11 18:01:33 +01004963#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4964#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4965#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4966#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004967#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4968 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4969 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4970 PORTB_HOTPLUG_INT_STATUS | \
4971 PORTC_HOTPLUG_INT_STATUS | \
4972 PORTD_HOTPLUG_INT_STATUS)
4973
Egbert Eiche5868a32013-02-28 04:17:12 -05004974#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4975 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4976 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4977 PORTB_HOTPLUG_INT_STATUS | \
4978 PORTC_HOTPLUG_INT_STATUS | \
4979 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004980
Paulo Zanonic20cd312013-02-19 16:21:45 -03004981/* SDVO and HDMI port control.
4982 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004983#define _GEN3_SDVOB 0x61140
4984#define _GEN3_SDVOC 0x61160
4985#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4986#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004987#define GEN4_HDMIB GEN3_SDVOB
4988#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004989#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4990#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4991#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4992#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004993#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004994#define PCH_HDMIC _MMIO(0xe1150)
4995#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004996
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004997#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004998#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004999#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01005000#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02005001#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
5002#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01005003#define PIPE_B_SCRAMBLE_RESET (1 << 1)
5004#define PIPE_A_SCRAMBLE_RESET (1 << 0)
5005
Paulo Zanonic20cd312013-02-19 16:21:45 -03005006/* Gen 3 SDVO bits: */
5007#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03005008#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03005009#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03005010#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03005011#define SDVO_STALL_SELECT (1 << 29)
5012#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005013/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005014 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07005015 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07005016 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
5017 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03005018#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07005019#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03005020#define SDVO_PHASE_SELECT_MASK (15 << 19)
5021#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
5022#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
5023#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
5024#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
5025#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
5026#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005027/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03005028#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
5029 SDVO_INTERRUPT_ENABLE)
5030#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
5031
5032/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03005033#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03005034#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03005035#define SDVO_ENCODING_SDVO (0 << 10)
5036#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03005037#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
5038#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03005039#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03005040#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03005041/* VSYNC/HSYNC bits new with 965, default is to be set */
5042#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
5043#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
5044
5045/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03005046#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03005047#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
5048
5049/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03005050#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03005051#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03005052#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03005053
Chon Ming Lee44f37d12014-04-09 13:28:21 +03005054/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03005055#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03005056#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03005057#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03005058
Jesse Barnes585fb112008-07-29 11:54:06 -07005059
5060/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005061#define _DVOA 0x61120
5062#define DVOA _MMIO(_DVOA)
5063#define _DVOB 0x61140
5064#define DVOB _MMIO(_DVOB)
5065#define _DVOC 0x61160
5066#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005067#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03005068#define DVO_PIPE_SEL_SHIFT 30
5069#define DVO_PIPE_SEL_MASK (1 << 30)
5070#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005071#define DVO_PIPE_STALL_UNUSED (0 << 28)
5072#define DVO_PIPE_STALL (1 << 28)
5073#define DVO_PIPE_STALL_TV (2 << 28)
5074#define DVO_PIPE_STALL_MASK (3 << 28)
5075#define DVO_USE_VGA_SYNC (1 << 15)
5076#define DVO_DATA_ORDER_I740 (0 << 14)
5077#define DVO_DATA_ORDER_FP (1 << 14)
5078#define DVO_VSYNC_DISABLE (1 << 11)
5079#define DVO_HSYNC_DISABLE (1 << 10)
5080#define DVO_VSYNC_TRISTATE (1 << 9)
5081#define DVO_HSYNC_TRISTATE (1 << 8)
5082#define DVO_BORDER_ENABLE (1 << 7)
5083#define DVO_DATA_ORDER_GBRG (1 << 6)
5084#define DVO_DATA_ORDER_RGGB (0 << 6)
5085#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
5086#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
5087#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
5088#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
5089#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
5090#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
5091#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005092#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005093#define DVOA_SRCDIM _MMIO(0x61124)
5094#define DVOB_SRCDIM _MMIO(0x61144)
5095#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07005096#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
5097#define DVO_SRCDIM_VERTICAL_SHIFT 0
5098
5099/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005100#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005101/*
5102 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
5103 * the DPLL semantics change when the LVDS is assigned to that pipe.
5104 */
5105#define LVDS_PORT_EN (1 << 31)
5106/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03005107#define LVDS_PIPE_SEL_SHIFT 30
5108#define LVDS_PIPE_SEL_MASK (1 << 30)
5109#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
5110#define LVDS_PIPE_SEL_SHIFT_CPT 29
5111#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
5112#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08005113/* LVDS dithering flag on 965/g4x platform */
5114#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08005115/* LVDS sync polarity flags. Set to invert (i.e. negative) */
5116#define LVDS_VSYNC_POLARITY (1 << 21)
5117#define LVDS_HSYNC_POLARITY (1 << 20)
5118
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005119/* Enable border for unscaled (or aspect-scaled) display */
5120#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07005121/*
5122 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
5123 * pixel.
5124 */
5125#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
5126#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
5127#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
5128/*
5129 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
5130 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
5131 * on.
5132 */
5133#define LVDS_A3_POWER_MASK (3 << 6)
5134#define LVDS_A3_POWER_DOWN (0 << 6)
5135#define LVDS_A3_POWER_UP (3 << 6)
5136/*
5137 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
5138 * is set.
5139 */
5140#define LVDS_CLKB_POWER_MASK (3 << 4)
5141#define LVDS_CLKB_POWER_DOWN (0 << 4)
5142#define LVDS_CLKB_POWER_UP (3 << 4)
5143/*
5144 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
5145 * setting for whether we are in dual-channel mode. The B3 pair will
5146 * additionally only be powered up when LVDS_A3_POWER_UP is set.
5147 */
5148#define LVDS_B0B3_POWER_MASK (3 << 2)
5149#define LVDS_B0B3_POWER_DOWN (0 << 2)
5150#define LVDS_B0B3_POWER_UP (3 << 2)
5151
David Härdeman3c17fe42010-09-24 21:44:32 +02005152/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005153#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01005154/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03005155 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
5156 * of the infoframe structure specified by CEA-861. */
5157#define VIDEO_DIP_DATA_SIZE 32
Gwan-gyeong Mun922430d2019-09-19 22:53:09 +03005158#define VIDEO_DIP_GMP_DATA_SIZE 36
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03005159#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08005160#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005161#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005162/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02005163#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02005164#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03005165#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02005166#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02005167#define VIDEO_DIP_ENABLE_AVI (1 << 21)
5168#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02005169#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02005170#define VIDEO_DIP_ENABLE_SPD (8 << 21)
5171#define VIDEO_DIP_SELECT_AVI (0 << 19)
5172#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02005173#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02005174#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07005175#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02005176#define VIDEO_DIP_FREQ_ONCE (0 << 16)
5177#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
5178#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03005179#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005180/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05305181#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07005182#define PSR_VSC_BIT_7_SET (1 << 27)
5183#define VSC_SELECT_MASK (0x3 << 25)
5184#define VSC_SELECT_SHIFT 25
5185#define VSC_DIP_HW_HEA_DATA (0 << 25)
5186#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
5187#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
5188#define VSC_DIP_SW_HEA_DATA (3 << 25)
5189#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03005190#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
5191#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005192#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03005193#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
5194#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005195#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02005196
Jesse Barnes585fb112008-07-29 11:54:06 -07005197/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03005198#define PPS_BASE 0x61200
5199#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
5200#define PCH_PPS_BASE 0xC7200
5201
5202#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
5203 PPS_BASE + (reg) + \
5204 (pps_idx) * 0x100)
5205
5206#define _PP_STATUS 0x61200
5207#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02005208#define PP_ON REG_BIT(31)
Jesse Barnes585fb112008-07-29 11:54:06 -07005209/*
5210 * Indicates that all dependencies of the panel are on:
5211 *
5212 * - PLL enabled
5213 * - pipe enabled
5214 * - LVDS/DVOB/DVOC on
5215 */
Jani Nikula09b434d2019-03-15 15:56:18 +02005216#define PP_READY REG_BIT(30)
5217#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005218#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
5219#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
5220#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02005221#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
5222#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005223#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
5224#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
5225#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
5226#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
5227#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
5228#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
5229#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
5230#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
5231#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03005232
5233#define _PP_CONTROL 0x61204
5234#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02005235#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005236#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02005237#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02005238#define EDP_FORCE_VDD REG_BIT(3)
5239#define EDP_BLC_ENABLE REG_BIT(2)
5240#define PANEL_POWER_RESET REG_BIT(1)
5241#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03005242
5243#define _PP_ON_DELAYS 0x61208
5244#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02005245#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005246#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
5247#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
5248#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
5249#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
5250#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02005251#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02005252#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03005253
5254#define _PP_OFF_DELAYS 0x6120C
5255#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02005256#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02005257#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03005258
5259#define _PP_DIVISOR 0x61210
5260#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02005261#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02005262#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005263
5264/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005265#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07005266#define PFIT_ENABLE (1 << 31)
5267#define PFIT_PIPE_MASK (3 << 29)
5268#define PFIT_PIPE_SHIFT 29
Ville Syrjälä9877db72020-02-12 18:17:31 +02005269#define PFIT_PIPE(pipe) ((pipe) << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07005270#define VERT_INTERP_DISABLE (0 << 10)
5271#define VERT_INTERP_BILINEAR (1 << 10)
5272#define VERT_INTERP_MASK (3 << 10)
5273#define VERT_AUTO_SCALE (1 << 9)
5274#define HORIZ_INTERP_DISABLE (0 << 6)
5275#define HORIZ_INTERP_BILINEAR (1 << 6)
5276#define HORIZ_INTERP_MASK (3 << 6)
5277#define HORIZ_AUTO_SCALE (1 << 5)
5278#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08005279#define PFIT_FILTER_FUZZY (0 << 24)
5280#define PFIT_SCALING_AUTO (0 << 26)
5281#define PFIT_SCALING_PROGRAMMED (1 << 26)
5282#define PFIT_SCALING_PILLAR (2 << 26)
5283#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005284#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08005285/* Pre-965 */
5286#define PFIT_VERT_SCALE_SHIFT 20
5287#define PFIT_VERT_SCALE_MASK 0xfff00000
5288#define PFIT_HORIZ_SCALE_SHIFT 4
5289#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
5290/* 965+ */
5291#define PFIT_VERT_SCALE_SHIFT_965 16
5292#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
5293#define PFIT_HORIZ_SCALE_SHIFT_965 0
5294#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
5295
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005296#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07005297
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005298#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
5299#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005300#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
5301 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02005302
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005303#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
5304#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005305#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
5306 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02005307
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005308#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5309#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005310#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
5311 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02005312
Jesse Barnes585fb112008-07-29 11:54:06 -07005313/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005314#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02005315#define BLM_PWM_ENABLE (1 << 31)
5316#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
5317#define BLM_PIPE_SELECT (1 << 29)
5318#define BLM_PIPE_SELECT_IVB (3 << 29)
5319#define BLM_PIPE_A (0 << 29)
5320#define BLM_PIPE_B (1 << 29)
5321#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03005322#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
5323#define BLM_TRANSCODER_B BLM_PIPE_B
5324#define BLM_TRANSCODER_C BLM_PIPE_C
5325#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005326#define BLM_PIPE(pipe) ((pipe) << 29)
5327#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
5328#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
5329#define BLM_PHASE_IN_ENABLE (1 << 25)
5330#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
5331#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
5332#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
5333#define BLM_PHASE_IN_COUNT_SHIFT (8)
5334#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
5335#define BLM_PHASE_IN_INCR_SHIFT (0)
5336#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005337#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01005338/*
5339 * This is the most significant 15 bits of the number of backlight cycles in a
5340 * complete cycle of the modulated backlight control.
5341 *
5342 * The actual value is this field multiplied by two.
5343 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02005344#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5345#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5346#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005347/*
5348 * This is the number of cycles out of the backlight modulation cycle for which
5349 * the backlight is on.
5350 *
5351 * This field must be no greater than the number of cycles in the complete
5352 * backlight modulation cycle.
5353 */
5354#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5355#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02005356#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5357#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005358
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005359#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03005360#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07005361
Daniel Vetter7cf41602012-06-05 10:07:09 +02005362/* New registers for PCH-split platforms. Safe where new bits show up, the
5363 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005364#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5365#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005367#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005368
Daniel Vetter7cf41602012-06-05 10:07:09 +02005369/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5370 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005371#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02005372#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005373#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5374#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005375#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005376
Vandita Kulkarni64ad5322019-11-11 16:40:21 +05305377#define UTIL_PIN_CTL _MMIO(0x48400)
5378#define UTIL_PIN_ENABLE (1 << 31)
5379#define UTIL_PIN_PIPE_MASK (3 << 29)
5380#define UTIL_PIN_PIPE(x) ((x) << 29)
5381#define UTIL_PIN_MODE_MASK (0xf << 24)
5382#define UTIL_PIN_MODE_DATA (0 << 24)
5383#define UTIL_PIN_MODE_PWM (1 << 24)
5384#define UTIL_PIN_MODE_VBLANK (4 << 24)
5385#define UTIL_PIN_MODE_VSYNC (5 << 24)
5386#define UTIL_PIN_MODE_EYE_LEVEL (8 << 24)
5387#define UTIL_PIN_OUTPUT_DATA (1 << 23)
5388#define UTIL_PIN_POLARITY (1 << 22)
5389#define UTIL_PIN_DIRECTION_INPUT (1 << 19)
5390#define UTIL_PIN_INPUT_DATA (1 << 16)
Sunil Kamath022e4e52015-09-30 22:34:57 +05305391
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305392/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05305393#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305394#define BXT_BLC_PWM_ENABLE (1 << 31)
5395#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05305396#define _BXT_BLC_PWM_FREQ1 0xC8254
5397#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305398
Sunil Kamath022e4e52015-09-30 22:34:57 +05305399#define _BXT_BLC_PWM_CTL2 0xC8350
5400#define _BXT_BLC_PWM_FREQ2 0xC8354
5401#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305402
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005403#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305404 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005405#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305406 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005407#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305408 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005410#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005411#define PCH_GTC_ENABLE (1 << 31)
5412
Jesse Barnes585fb112008-07-29 11:54:06 -07005413/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005414#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005415/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07005416# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005417/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03005418# define TV_ENC_PIPE_SEL_SHIFT 30
5419# define TV_ENC_PIPE_SEL_MASK (1 << 30)
5420# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005421/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005422# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005423/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005424# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005425/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005426# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005427/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005428# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5429# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005430/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005431# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005432/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07005433# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005434/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07005435# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005436/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07005437# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005438/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07005439# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02005440# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005441/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07005442# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005443/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005444# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005445/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07005446# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005447/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005448# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005449/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005450 * Enables a fix for the 915GM only.
5451 *
5452 * Not sure what it does.
5453 */
5454# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005455/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08005456# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07005457# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005458/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07005459# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005460/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005461# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005462/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005463# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005464/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07005465# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005466/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07005467# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005468/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005469# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005470/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005471# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005472/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07005473# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005474/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07005475# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005476/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005477 * This test mode forces the DACs to 50% of full output.
5478 *
5479 * This is used for load detection in combination with TVDAC_SENSE_MASK
5480 */
5481# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5482# define TV_TEST_MODE_MASK (7 << 0)
5483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005484#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005485# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005486/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005487 * Reports that DAC state change logic has reported change (RO).
5488 *
5489 * This gets cleared when TV_DAC_STATE_EN is cleared
5490*/
5491# define TVDAC_STATE_CHG (1 << 31)
5492# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005493/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005494# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005495/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005496# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005497/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005498# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005499/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005500 * Enables DAC state detection logic, for load-based TV detection.
5501 *
5502 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5503 * to off, for load detection to work.
5504 */
5505# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005506/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005507# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005508/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005509# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005510/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005511# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005512/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005513# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005514/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005515# define ENC_TVDAC_SLEW_FAST (1 << 6)
5516# define DAC_A_1_3_V (0 << 4)
5517# define DAC_A_1_1_V (1 << 4)
5518# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005519# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005520# define DAC_B_1_3_V (0 << 2)
5521# define DAC_B_1_1_V (1 << 2)
5522# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005523# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005524# define DAC_C_1_3_V (0 << 0)
5525# define DAC_C_1_1_V (1 << 0)
5526# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005527# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005528
Ville Syrjälä646b4262014-04-25 20:14:30 +03005529/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005530 * CSC coefficients are stored in a floating point format with 9 bits of
5531 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5532 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5533 * -1 (0x3) being the only legal negative value.
5534 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005535#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005536# define TV_RY_MASK 0x07ff0000
5537# define TV_RY_SHIFT 16
5538# define TV_GY_MASK 0x00000fff
5539# define TV_GY_SHIFT 0
5540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005541#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005542# define TV_BY_MASK 0x07ff0000
5543# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005544/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005545 * Y attenuation for component video.
5546 *
5547 * Stored in 1.9 fixed point.
5548 */
5549# define TV_AY_MASK 0x000003ff
5550# define TV_AY_SHIFT 0
5551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005552#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005553# define TV_RU_MASK 0x07ff0000
5554# define TV_RU_SHIFT 16
5555# define TV_GU_MASK 0x000007ff
5556# define TV_GU_SHIFT 0
5557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005558#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005559# define TV_BU_MASK 0x07ff0000
5560# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005561/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005562 * U attenuation for component video.
5563 *
5564 * Stored in 1.9 fixed point.
5565 */
5566# define TV_AU_MASK 0x000003ff
5567# define TV_AU_SHIFT 0
5568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005569#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005570# define TV_RV_MASK 0x0fff0000
5571# define TV_RV_SHIFT 16
5572# define TV_GV_MASK 0x000007ff
5573# define TV_GV_SHIFT 0
5574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005575#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005576# define TV_BV_MASK 0x07ff0000
5577# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005578/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005579 * V attenuation for component video.
5580 *
5581 * Stored in 1.9 fixed point.
5582 */
5583# define TV_AV_MASK 0x000007ff
5584# define TV_AV_SHIFT 0
5585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005586#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005587/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005588# define TV_BRIGHTNESS_MASK 0xff000000
5589# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005590/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005591# define TV_CONTRAST_MASK 0x00ff0000
5592# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005593/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005594# define TV_SATURATION_MASK 0x0000ff00
5595# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005596/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005597# define TV_HUE_MASK 0x000000ff
5598# define TV_HUE_SHIFT 0
5599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005600#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005601/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005602# define TV_BLACK_LEVEL_MASK 0x01ff0000
5603# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005604/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005605# define TV_BLANK_LEVEL_MASK 0x000001ff
5606# define TV_BLANK_LEVEL_SHIFT 0
5607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005608#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005609/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005610# define TV_HSYNC_END_MASK 0x1fff0000
5611# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005612/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005613# define TV_HTOTAL_MASK 0x00001fff
5614# define TV_HTOTAL_SHIFT 0
5615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005616#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005617/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005618# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005619/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005620# define TV_HBURST_START_SHIFT 16
5621# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005622/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005623# define TV_HBURST_LEN_SHIFT 0
5624# define TV_HBURST_LEN_MASK 0x0001fff
5625
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005626#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005627/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005628# define TV_HBLANK_END_SHIFT 16
5629# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005630/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005631# define TV_HBLANK_START_SHIFT 0
5632# define TV_HBLANK_START_MASK 0x0001fff
5633
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005634#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005635/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005636# define TV_NBR_END_SHIFT 16
5637# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005638/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005639# define TV_VI_END_F1_SHIFT 8
5640# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005641/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005642# define TV_VI_END_F2_SHIFT 0
5643# define TV_VI_END_F2_MASK 0x0000003f
5644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005645#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005646/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005647# define TV_VSYNC_LEN_MASK 0x07ff0000
5648# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005649/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005650 * number of half lines.
5651 */
5652# define TV_VSYNC_START_F1_MASK 0x00007f00
5653# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005654/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005655 * Offset of the start of vsync in field 2, measured in one less than the
5656 * number of half lines.
5657 */
5658# define TV_VSYNC_START_F2_MASK 0x0000007f
5659# define TV_VSYNC_START_F2_SHIFT 0
5660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005661#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005662/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005663# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005664/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005665# define TV_VEQ_LEN_MASK 0x007f0000
5666# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005667/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005668 * the number of half lines.
5669 */
5670# define TV_VEQ_START_F1_MASK 0x0007f00
5671# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005672/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005673 * Offset of the start of equalization in field 2, measured in one less than
5674 * the number of half lines.
5675 */
5676# define TV_VEQ_START_F2_MASK 0x000007f
5677# define TV_VEQ_START_F2_SHIFT 0
5678
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005679#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005680/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005681 * Offset to start of vertical colorburst, measured in one less than the
5682 * number of lines from vertical start.
5683 */
5684# define TV_VBURST_START_F1_MASK 0x003f0000
5685# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005686/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005687 * Offset to the end of vertical colorburst, measured in one less than the
5688 * number of lines from the start of NBR.
5689 */
5690# define TV_VBURST_END_F1_MASK 0x000000ff
5691# define TV_VBURST_END_F1_SHIFT 0
5692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005693#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005694/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005695 * Offset to start of vertical colorburst, measured in one less than the
5696 * number of lines from vertical start.
5697 */
5698# define TV_VBURST_START_F2_MASK 0x003f0000
5699# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005700/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005701 * Offset to the end of vertical colorburst, measured in one less than the
5702 * number of lines from the start of NBR.
5703 */
5704# define TV_VBURST_END_F2_MASK 0x000000ff
5705# define TV_VBURST_END_F2_SHIFT 0
5706
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005707#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005708/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005709 * Offset to start of vertical colorburst, measured in one less than the
5710 * number of lines from vertical start.
5711 */
5712# define TV_VBURST_START_F3_MASK 0x003f0000
5713# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005714/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005715 * Offset to the end of vertical colorburst, measured in one less than the
5716 * number of lines from the start of NBR.
5717 */
5718# define TV_VBURST_END_F3_MASK 0x000000ff
5719# define TV_VBURST_END_F3_SHIFT 0
5720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005721#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005722/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005723 * Offset to start of vertical colorburst, measured in one less than the
5724 * number of lines from vertical start.
5725 */
5726# define TV_VBURST_START_F4_MASK 0x003f0000
5727# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005728/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005729 * Offset to the end of vertical colorburst, measured in one less than the
5730 * number of lines from the start of NBR.
5731 */
5732# define TV_VBURST_END_F4_MASK 0x000000ff
5733# define TV_VBURST_END_F4_SHIFT 0
5734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005735#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005736/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005737# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005738/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005739# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005740/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005741# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005742/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005743# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005744/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005745# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005746/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005747# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005748/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005749# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005750/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005751# define TV_BURST_LEVEL_MASK 0x00ff0000
5752# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005753/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005754# define TV_SCDDA1_INC_MASK 0x00000fff
5755# define TV_SCDDA1_INC_SHIFT 0
5756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005757#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005758/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005759# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5760# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005761/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005762# define TV_SCDDA2_INC_MASK 0x00007fff
5763# define TV_SCDDA2_INC_SHIFT 0
5764
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005765#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005766/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005767# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5768# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005769/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005770# define TV_SCDDA3_INC_MASK 0x00007fff
5771# define TV_SCDDA3_INC_SHIFT 0
5772
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005773#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005774/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005775# define TV_XPOS_MASK 0x1fff0000
5776# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005777/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005778# define TV_YPOS_MASK 0x00000fff
5779# define TV_YPOS_SHIFT 0
5780
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005781#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005782/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005783# define TV_XSIZE_MASK 0x1fff0000
5784# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005785/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005786 * Vertical size of the display window, measured in pixels.
5787 *
5788 * Must be even for interlaced modes.
5789 */
5790# define TV_YSIZE_MASK 0x00000fff
5791# define TV_YSIZE_SHIFT 0
5792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005793#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005794/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005795 * Enables automatic scaling calculation.
5796 *
5797 * If set, the rest of the registers are ignored, and the calculated values can
5798 * be read back from the register.
5799 */
5800# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005801/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005802 * Disables the vertical filter.
5803 *
5804 * This is required on modes more than 1024 pixels wide */
5805# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005806/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005807# define TV_VADAPT (1 << 28)
5808# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005809/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005810# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005811/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005812# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005813/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005814# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005815/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005816 * Sets the horizontal scaling factor.
5817 *
5818 * This should be the fractional part of the horizontal scaling factor divided
5819 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5820 *
5821 * (src width - 1) / ((oversample * dest width) - 1)
5822 */
5823# define TV_HSCALE_FRAC_MASK 0x00003fff
5824# define TV_HSCALE_FRAC_SHIFT 0
5825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005826#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005827/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005828 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5829 *
5830 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5831 */
5832# define TV_VSCALE_INT_MASK 0x00038000
5833# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005834/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005835 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5836 *
5837 * \sa TV_VSCALE_INT_MASK
5838 */
5839# define TV_VSCALE_FRAC_MASK 0x00007fff
5840# define TV_VSCALE_FRAC_SHIFT 0
5841
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005842#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005843/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005844 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5845 *
5846 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5847 *
5848 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5849 */
5850# define TV_VSCALE_IP_INT_MASK 0x00038000
5851# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005852/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005853 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5854 *
5855 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5856 *
5857 * \sa TV_VSCALE_IP_INT_MASK
5858 */
5859# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5860# define TV_VSCALE_IP_FRAC_SHIFT 0
5861
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005862#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005863# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005864/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005865 * Specifies which field to send the CC data in.
5866 *
5867 * CC data is usually sent in field 0.
5868 */
5869# define TV_CC_FID_MASK (1 << 27)
5870# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005871/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005872# define TV_CC_HOFF_MASK 0x03ff0000
5873# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005874/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005875# define TV_CC_LINE_MASK 0x0000003f
5876# define TV_CC_LINE_SHIFT 0
5877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005878#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005879# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005880/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005881# define TV_CC_DATA_2_MASK 0x007f0000
5882# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005883/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005884# define TV_CC_DATA_1_MASK 0x0000007f
5885# define TV_CC_DATA_1_SHIFT 0
5886
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005887#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5888#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5889#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5890#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005891
Keith Packard040d87f2009-05-30 20:42:33 -07005892/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005893#define DP_A _MMIO(0x64000) /* eDP */
5894#define DP_B _MMIO(0x64100)
5895#define DP_C _MMIO(0x64200)
5896#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005898#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5899#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5900#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005901
Keith Packard040d87f2009-05-30 20:42:33 -07005902#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005903#define DP_PIPE_SEL_SHIFT 30
5904#define DP_PIPE_SEL_MASK (1 << 30)
5905#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5906#define DP_PIPE_SEL_SHIFT_IVB 29
5907#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5908#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5909#define DP_PIPE_SEL_SHIFT_CHV 16
5910#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5911#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005912
Keith Packard040d87f2009-05-30 20:42:33 -07005913/* Link training mode - select a suitable mode for each stage */
5914#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5915#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5916#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5917#define DP_LINK_TRAIN_OFF (3 << 28)
5918#define DP_LINK_TRAIN_MASK (3 << 28)
5919#define DP_LINK_TRAIN_SHIFT 28
5920
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005921/* CPT Link training mode */
5922#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5923#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5924#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5925#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5926#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5927#define DP_LINK_TRAIN_SHIFT_CPT 8
5928
Keith Packard040d87f2009-05-30 20:42:33 -07005929/* Signal voltages. These are mostly controlled by the other end */
5930#define DP_VOLTAGE_0_4 (0 << 25)
5931#define DP_VOLTAGE_0_6 (1 << 25)
5932#define DP_VOLTAGE_0_8 (2 << 25)
5933#define DP_VOLTAGE_1_2 (3 << 25)
5934#define DP_VOLTAGE_MASK (7 << 25)
5935#define DP_VOLTAGE_SHIFT 25
5936
5937/* Signal pre-emphasis levels, like voltages, the other end tells us what
5938 * they want
5939 */
5940#define DP_PRE_EMPHASIS_0 (0 << 22)
5941#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5942#define DP_PRE_EMPHASIS_6 (2 << 22)
5943#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5944#define DP_PRE_EMPHASIS_MASK (7 << 22)
5945#define DP_PRE_EMPHASIS_SHIFT 22
5946
5947/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005948#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005949#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005950#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005951
5952/* Mystic DPCD version 1.1 special mode */
5953#define DP_ENHANCED_FRAMING (1 << 18)
5954
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005955/* eDP */
5956#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005957#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005958#define DP_PLL_FREQ_MASK (3 << 16)
5959
Ville Syrjälä646b4262014-04-25 20:14:30 +03005960/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005961#define DP_PORT_REVERSAL (1 << 15)
5962
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005963/* eDP */
5964#define DP_PLL_ENABLE (1 << 14)
5965
Ville Syrjälä646b4262014-04-25 20:14:30 +03005966/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005967#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5968
5969#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005970#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005971
Ville Syrjälä646b4262014-04-25 20:14:30 +03005972/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005973#define DP_COLOR_RANGE_16_235 (1 << 8)
5974
Ville Syrjälä646b4262014-04-25 20:14:30 +03005975/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005976#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5977
Ville Syrjälä646b4262014-04-25 20:14:30 +03005978/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005979#define DP_SYNC_VS_HIGH (1 << 4)
5980#define DP_SYNC_HS_HIGH (1 << 3)
5981
Ville Syrjälä646b4262014-04-25 20:14:30 +03005982/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005983#define DP_DETECTED (1 << 2)
5984
Ville Syrjälä646b4262014-04-25 20:14:30 +03005985/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005986 * signal sink for DDC etc. Max packet size supported
5987 * is 20 bytes in each direction, hence the 5 fixed
5988 * data registers
5989 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005990#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5991#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005992
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005993#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5994#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005995
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005996#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5997#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005998
5999#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
6000#define DP_AUX_CH_CTL_DONE (1 << 30)
6001#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
6002#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
6003#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
6004#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
6005#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07006006#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07006007#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
6008#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
6009#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
6010#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
6011#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
6012#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
6013#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
6014#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
6015#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
6016#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
6017#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
6018#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
6019#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05306020#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
6021#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
6022#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07006023#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03006024#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05306025#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006026#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07006027
6028/*
6029 * Computing GMCH M and N values for the Display Port link
6030 *
6031 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
6032 *
6033 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
6034 *
6035 * The GMCH value is used internally
6036 *
6037 * bytes_per_pixel is the number of bytes coming out of the plane,
6038 * which is after the LUTs, so we want the bytes for our color format.
6039 * For our current usage, this is always 3, one byte for R, G and B.
6040 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02006041#define _PIPEA_DATA_M_G4X 0x70050
6042#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07006043
6044/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006045#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02006046#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006047#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07006048
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006049#define DATA_LINK_M_N_MASK (0xffffff)
6050#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07006051
Daniel Vettere3b95f12013-05-03 11:49:49 +02006052#define _PIPEA_DATA_N_G4X 0x70054
6053#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07006054#define PIPE_GMCH_DATA_N_MASK (0xffffff)
6055
6056/*
6057 * Computing Link M and N values for the Display Port link
6058 *
6059 * Link M / N = pixel_clock / ls_clk
6060 *
6061 * (the DP spec calls pixel_clock the 'strm_clk')
6062 *
6063 * The Link value is transmitted in the Main Stream
6064 * Attributes and VB-ID.
6065 */
6066
Daniel Vettere3b95f12013-05-03 11:49:49 +02006067#define _PIPEA_LINK_M_G4X 0x70060
6068#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07006069#define PIPEA_DP_LINK_M_MASK (0xffffff)
6070
Daniel Vettere3b95f12013-05-03 11:49:49 +02006071#define _PIPEA_LINK_N_G4X 0x70064
6072#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07006073#define PIPEA_DP_LINK_N_MASK (0xffffff)
6074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006075#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
6076#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
6077#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
6078#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006079
Jesse Barnes585fb112008-07-29 11:54:06 -07006080/* Display & cursor control */
6081
6082/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006083#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03006084#define DSL_LINEMASK_GEN2 0x00000fff
6085#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006086#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006087#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01006088#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006089#define PIPECONF_DOUBLE_WIDE (1 << 30)
6090#define I965_PIPECONF_ACTIVE (1 << 30)
6091#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03006092#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */
6093#define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006094#define PIPECONF_SINGLE_WIDE 0
6095#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006096#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006097#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02006098#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
6099#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
6100#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
6101#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
6102#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
6103#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
6104#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
6105#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01006106#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006107#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01006108/* Note that pre-gen3 does not support interlaced display directly. Panel
6109 * fitting must be disabled on pre-ilk for interlaced. */
6110#define PIPECONF_PROGRESSIVE (0 << 21)
6111#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
6112#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
6113#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
6114#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
6115/* Ironlake and later have a complete new set of values for interlaced. PFIT
6116 * means panel fitter required, PF means progressive fetch, DBL means power
6117 * saving pixel doubling. */
6118#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
6119#define PIPECONF_INTERLACED_ILK (3 << 21)
6120#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
6121#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006122#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05306123#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006124#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05306125#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006126#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Ville Syrjäläd1844602019-07-18 17:50:53 +03006127#define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
6128#define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
6129#define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
6130#define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
Ville Syrjäläac0f01c2019-07-18 17:50:50 +03006131#define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006132#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006133#define PIPECONF_8BPC (0 << 5)
6134#define PIPECONF_10BPC (1 << 5)
6135#define PIPECONF_6BPC (2 << 5)
6136#define PIPECONF_12BPC (3 << 5)
6137#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07006138#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006139#define PIPECONF_DITHER_TYPE_SP (0 << 2)
6140#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
6141#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
6142#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006143#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006144#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
6145#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
6146#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
6147#define PIPE_CRC_DONE_ENABLE (1UL << 28)
6148#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
6149#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
6150#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
6151#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
6152#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
6153#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
6154#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
6155#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
6156#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
6157#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
6158#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
6159#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
6160#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
6161#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
6162#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
6163#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
6164#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
6165#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
6166#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
6167#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
6168#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
6169#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
6170#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
6171#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
6172#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
6173#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
6174#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
6175#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
6176#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
6177#define PIPE_DPST_EVENT_STATUS (1UL << 7)
6178#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
6179#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
6180#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
6181#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
6182#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
6183#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
6184#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
6185#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
6186#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
6187#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
6188#define PIPE_HBLANK_INT_STATUS (1UL << 0)
6189#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07006190
Imre Deak755e9012014-02-10 18:42:47 +02006191#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
6192#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
6193
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03006194#define PIPE_A_OFFSET 0x70000
6195#define PIPE_B_OFFSET 0x71000
6196#define PIPE_C_OFFSET 0x72000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07006197#define PIPE_D_OFFSET 0x73000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03006198#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006199/*
6200 * There's actually no pipe EDP. Some pipe registers have
6201 * simply shifted from the pipe to the transcoder, while
6202 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
6203 * to access such registers in transcoder EDP.
6204 */
6205#define PIPE_EDP_OFFSET 0x7f000
6206
Madhav Chauhan372610f2018-10-15 17:28:04 +03006207/* ICL DSI 0 and 1 */
6208#define PIPE_DSI0_OFFSET 0x7b000
6209#define PIPE_DSI1_OFFSET 0x7b800
6210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006211#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
6212#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
6213#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
6214#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
6215#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01006216
Ville Syrjäläe2625682019-04-01 23:02:29 +03006217#define _PIPEAGCMAX 0x70010
6218#define _PIPEBGCMAX 0x71010
6219#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
6220
Ville Syrjälä0b869522021-05-26 20:36:00 +03006221#define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
6222#define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
6223#define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
6224
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006225#define _PIPE_MISC_A 0x70030
6226#define _PIPE_MISC_B 0x71030
Ville Syrjäläb10d1172019-07-18 17:50:49 +03006227#define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
6228#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
Ville Syrjälä09b25812019-04-12 21:30:09 +03006229#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006230#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
Ville Syrjälä041be482020-02-26 18:30:54 +02006231#define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
Ankit Nautiyal70418a62021-08-11 10:48:57 +05306232/*
6233 * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
6234 * valid values of: 6, 8, 10 BPC.
6235 * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
6236 * 6, 8, 10, 12 BPC.
6237 */
6238#define PIPEMISC_BPC_MASK (7 << 5)
6239#define PIPEMISC_8_BPC (0 << 5)
6240#define PIPEMISC_10_BPC (1 << 5)
6241#define PIPEMISC_6_BPC (2 << 5)
6242#define PIPEMISC_12_BPC_ADLP (4 << 5) /* adlp+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006243#define PIPEMISC_DITHER_ENABLE (1 << 4)
6244#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
6245#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006246#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006247
Anusha Srivatsae2ca7572021-05-18 17:06:24 -07006248#define _PIPE_MISC2_A 0x7002C
6249#define _PIPE_MISC2_B 0x7102C
6250#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN (0x50 << 24)
6251#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS (0x14 << 24)
6252#define PIPE_MISC2_UNDERRUN_BUBBLE_COUNTER_MASK (0xff << 24)
6253#define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A)
6254
Matt Roperc0550302019-01-30 10:51:20 -08006255/* Skylake+ pipe bottom (background) color */
6256#define _SKL_BOTTOM_COLOR_A 0x70034
6257#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
6258#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
6259#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
6260
Matt Roper8bcc0842021-05-25 17:06:54 -07006261#define _ICL_PIPE_A_STATUS 0x70058
6262#define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
6263#define PIPE_STATUS_UNDERRUN REG_BIT(31)
6264#define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
6265#define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
6266#define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
6267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006268#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006269#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
6270#define PIPEB_HLINE_INT_EN (1 << 28)
6271#define PIPEB_VBLANK_INT_EN (1 << 27)
6272#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
6273#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
6274#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
6275#define PIPE_PSR_INT_EN (1 << 22)
6276#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
6277#define PIPEA_HLINE_INT_EN (1 << 20)
6278#define PIPEA_VBLANK_INT_EN (1 << 19)
6279#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
6280#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
6281#define PLANEA_FLIPDONE_INT_EN (1 << 16)
6282#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
6283#define PIPEC_HLINE_INT_EN (1 << 12)
6284#define PIPEC_VBLANK_INT_EN (1 << 11)
6285#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
6286#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
6287#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006289#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006290#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
6291#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
6292#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
6293#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
6294#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
6295#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
6296#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
6297#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
6298#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
6299#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
6300#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
6301#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006302#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03006303#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006304#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
6305#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
6306#define PLANEC_INVALID_GTT_STATUS (1 << 9)
6307#define CURSORC_INVALID_GTT_STATUS (1 << 8)
6308#define CURSORB_INVALID_GTT_STATUS (1 << 7)
6309#define CURSORA_INVALID_GTT_STATUS (1 << 6)
6310#define SPRITED_INVALID_GTT_STATUS (1 << 5)
6311#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
6312#define PLANEB_INVALID_GTT_STATUS (1 << 3)
6313#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
6314#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
6315#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006316#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03006317#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006318
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006319#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07006320#define DSPARB_CSTART_MASK (0x7f << 7)
6321#define DSPARB_CSTART_SHIFT 7
6322#define DSPARB_BSTART_MASK (0x7f)
6323#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08006324#define DSPARB_BEND_SHIFT 9 /* on 855 */
6325#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03006326#define DSPARB_SPRITEA_SHIFT_VLV 0
6327#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
6328#define DSPARB_SPRITEB_SHIFT_VLV 8
6329#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
6330#define DSPARB_SPRITEC_SHIFT_VLV 16
6331#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
6332#define DSPARB_SPRITED_SHIFT_VLV 24
6333#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006334#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03006335#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
6336#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
6337#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
6338#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
6339#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
6340#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
6341#define DSPARB_SPRITED_HI_SHIFT_VLV 12
6342#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
6343#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
6344#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
6345#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
6346#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006347#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03006348#define DSPARB_SPRITEE_SHIFT_VLV 0
6349#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
6350#define DSPARB_SPRITEF_SHIFT_VLV 8
6351#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02006352
Ville Syrjälä0a560672014-06-11 16:51:18 +03006353/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006354#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006355#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006356#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006357#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006358#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006359#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006360#define DSPFW_PLANEB_MASK (0x7f << 8)
6361#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006362#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006363#define DSPFW_PLANEA_MASK (0x7f << 0)
6364#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006365#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006366#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006367#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006368#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006369#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006370#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006371#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006372#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6373#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006374#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006375#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02006376#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006377#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006378#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006379#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6380#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006381#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006382#define DSPFW_HPLL_SR_EN (1 << 31)
6383#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006384#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006385#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08006386#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006387#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006388#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006389#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006390
6391/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006392#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006393#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006394#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006395#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006396#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006397#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006398#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006399#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006400#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006401#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006402#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006403#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006404#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006405#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006406#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006407#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006408#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006409#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006410#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006411#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6412#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006413#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006414#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006415#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006416#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006417#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006418#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006419#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006420#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006421#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006422#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006423#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006424#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006425#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006426#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006427#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006428#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006429#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006430#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006431#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006432#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006433#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006434#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006435#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006436#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006437#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006438#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006439
6440/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006441#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006442#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006443#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006444#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006445#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006446#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006447#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006448#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006449#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006450#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006451#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006452#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006453#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006454#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006455#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006456#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006457#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006458#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006459#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006460#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006461#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006462#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006463#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006464#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006465#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006466#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006467#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006468#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006469#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006470#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006471#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006472#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006473#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006474#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006475#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006476#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006477#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006478#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006479#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006480#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006481#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006482#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006483
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006484/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006485#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006486#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006487#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006488#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006489#define DDL_PRECISION_HIGH (1 << 7)
6490#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306491#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006492
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006493#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006494#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6495#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006496
Ville Syrjäläc2317752016-03-15 16:39:56 +02006497#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006498#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006499
Shaohua Li7662c8b2009-06-26 11:23:55 +08006500/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006501#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006502#define I915_FIFO_LINE_SIZE 64
6503#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006504
Jesse Barnesceb04242012-03-28 13:39:22 -07006505#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006506#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006507#define I965_FIFO_SIZE 512
6508#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006509#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006510#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006511#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006512
Jesse Barnesceb04242012-03-28 13:39:22 -07006513#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006514#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006515#define I915_MAX_WM 0x3f
6516
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006517#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6518#define PINEVIEW_FIFO_LINE_SIZE 64
6519#define PINEVIEW_MAX_WM 0x1ff
6520#define PINEVIEW_DFT_WM 0x3f
6521#define PINEVIEW_DFT_HPLLOFF_WM 0
6522#define PINEVIEW_GUARD_WM 10
6523#define PINEVIEW_CURSOR_FIFO 64
6524#define PINEVIEW_CURSOR_MAX_WM 0x3f
6525#define PINEVIEW_CURSOR_DFT_WM 0
6526#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006527
Jesse Barnesceb04242012-03-28 13:39:22 -07006528#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006529#define I965_CURSOR_FIFO 64
6530#define I965_CURSOR_MAX_WM 32
6531#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006532
Pradeep Bhatfae12672014-11-04 17:06:39 +00006533/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006534#define _CUR_WM_A_0 0x70140
6535#define _CUR_WM_B_0 0x71140
Matt Roper7959ffe2021-05-18 17:06:11 -07006536#define _CUR_WM_SAGV_A 0x70158
6537#define _CUR_WM_SAGV_B 0x71158
6538#define _CUR_WM_SAGV_TRANS_A 0x7015C
6539#define _CUR_WM_SAGV_TRANS_B 0x7115C
6540#define _CUR_WM_TRANS_A 0x70168
6541#define _CUR_WM_TRANS_B 0x71168
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006542#define _PLANE_WM_1_A_0 0x70240
6543#define _PLANE_WM_1_B_0 0x71240
6544#define _PLANE_WM_2_A_0 0x70340
6545#define _PLANE_WM_2_B_0 0x71340
Matt Roper7959ffe2021-05-18 17:06:11 -07006546#define _PLANE_WM_SAGV_1_A 0x70258
6547#define _PLANE_WM_SAGV_1_B 0x71258
6548#define _PLANE_WM_SAGV_2_A 0x70358
6549#define _PLANE_WM_SAGV_2_B 0x71358
6550#define _PLANE_WM_SAGV_TRANS_1_A 0x7025C
6551#define _PLANE_WM_SAGV_TRANS_1_B 0x7125C
6552#define _PLANE_WM_SAGV_TRANS_2_A 0x7035C
6553#define _PLANE_WM_SAGV_TRANS_2_B 0x7135C
6554#define _PLANE_WM_TRANS_1_A 0x70268
6555#define _PLANE_WM_TRANS_1_B 0x71268
6556#define _PLANE_WM_TRANS_2_A 0x70368
6557#define _PLANE_WM_TRANS_2_B 0x71368
Pradeep Bhatfae12672014-11-04 17:06:39 +00006558#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006559#define PLANE_WM_IGNORE_LINES (1 << 30)
Matt Roper47d263a2021-05-14 08:36:59 -07006560#define PLANE_WM_LINES_MASK REG_GENMASK(26, 14)
6561#define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006562
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006563#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006564#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
Matt Roper7959ffe2021-05-18 17:06:11 -07006565#define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B)
6566#define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B)
6567#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B)
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006568#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6569#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Matt Roper7959ffe2021-05-18 17:06:11 -07006570#define _PLANE_WM_BASE(pipe, plane) \
6571 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6572#define PLANE_WM(pipe, plane, level) \
6573 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6574#define _PLANE_WM_SAGV_1(pipe) \
6575 _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B)
6576#define _PLANE_WM_SAGV_2(pipe) \
6577 _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
6578#define PLANE_WM_SAGV(pipe, plane) \
6579 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe)))
6580#define _PLANE_WM_SAGV_TRANS_1(pipe) \
6581 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B)
6582#define _PLANE_WM_SAGV_TRANS_2(pipe) \
6583 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
6584#define PLANE_WM_SAGV_TRANS(pipe, plane) \
6585 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe)))
6586#define _PLANE_WM_TRANS_1(pipe) \
6587 _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B)
6588#define _PLANE_WM_TRANS_2(pipe) \
6589 _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
6590#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006591 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006592
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006593/* define the Watermark register on Ironlake */
Ville Syrjälä96eaeb3d2018-12-12 23:17:38 +02006594#define _WM0_PIPEA_ILK 0x45100
6595#define _WM0_PIPEB_ILK 0x45104
6596#define _WM0_PIPEC_IVB 0x45200
6597#define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
6598 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006599#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006600#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006601#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006602#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006603#define WM0_PIPE_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006604#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006605#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006606#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006607#define WM1_LP_LATENCY_MASK (0x7f << 24)
6608#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006609#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006610#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006611#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006612#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006613#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006614#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006615#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006616#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006617#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006618#define WM1S_LP_ILK _MMIO(0x45120)
6619#define WM2S_LP_IVB _MMIO(0x45124)
6620#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006621#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006622
Paulo Zanonicca32e92013-05-31 11:45:06 -03006623#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6624 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6625 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6626
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006627/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006628#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006629#define MLTR_WM1_SHIFT 0
6630#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006631/* the unit of memory self-refresh latency time is 0.5us */
6632#define ILK_SRLT_MASK 0x3f
6633
Yuanhan Liu13982612010-12-15 15:42:31 +08006634
6635/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006636#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006637#define SSKPD_WM_MASK 0x3f
6638#define SSKPD_WM0_SHIFT 0
6639#define SSKPD_WM1_SHIFT 8
6640#define SSKPD_WM2_SHIFT 16
6641#define SSKPD_WM3_SHIFT 24
6642
Jesse Barnes585fb112008-07-29 11:54:06 -07006643/*
6644 * The two pipe frame counter registers are not synchronized, so
6645 * reading a stable value is somewhat tricky. The following code
6646 * should work:
6647 *
6648 * do {
6649 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6650 * PIPE_FRAME_HIGH_SHIFT;
6651 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6652 * PIPE_FRAME_LOW_SHIFT);
6653 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6654 * PIPE_FRAME_HIGH_SHIFT);
6655 * } while (high1 != high2);
6656 * frame = (high1 << 8) | low1;
6657 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006658#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006659#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6660#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006661#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006662#define PIPE_FRAME_LOW_MASK 0xff000000
6663#define PIPE_FRAME_LOW_SHIFT 24
6664#define PIPE_PIXEL_MASK 0x00ffffff
6665#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006666/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006667#define _PIPEA_FRMCOUNT_G4X 0x70040
6668#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006669#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6670#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006671
6672/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006673#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006674/* Old style CUR*CNTR flags (desktop 8xx) */
6675#define CURSOR_ENABLE 0x80000000
6676#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006677#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006678#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006679#define CURSOR_FORMAT_SHIFT 24
6680#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6681#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6682#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6683#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6684#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6685#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6686/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006687#define MCURSOR_MODE 0x27
6688#define MCURSOR_MODE_DISABLE 0x00
6689#define MCURSOR_MODE_128_32B_AX 0x02
6690#define MCURSOR_MODE_256_32B_AX 0x03
6691#define MCURSOR_MODE_64_32B_AX 0x07
6692#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6693#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6694#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjälä0b869522021-05-26 20:36:00 +03006695#define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
6696#define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006697#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6698#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006699#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006700#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006701#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006702#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006703#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006704#define _CURABASE 0x70084
6705#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006706#define CURSOR_POS_MASK 0x007FF
6707#define CURSOR_POS_SIGN 0x8000
6708#define CURSOR_X_SHIFT 0
6709#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006710#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6711#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6712#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006713#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006714#define _CURBCNTR 0x700c0
6715#define _CURBBASE 0x700c4
6716#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006717
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006718#define _CURBCNTR_IVB 0x71080
6719#define _CURBBASE_IVB 0x71084
6720#define _CURBPOS_IVB 0x71088
6721
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006722#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6723#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6724#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006725#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006726#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006727
6728#define CURSOR_A_OFFSET 0x70080
6729#define CURSOR_B_OFFSET 0x700c0
6730#define CHV_CURSOR_C_OFFSET 0x700e0
6731#define IVB_CURSOR_B_OFFSET 0x71080
6732#define IVB_CURSOR_C_OFFSET 0x72080
Ankit Nautiyal6ea3cee2019-09-24 13:01:52 +05306733#define TGL_CURSOR_D_OFFSET 0x73080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006734
Jesse Barnes585fb112008-07-29 11:54:06 -07006735/* Display A control */
Ville Syrjälä6ede6b062021-01-11 18:37:11 +02006736#define _DSPAADDR_VLV 0x7017C /* vlv/chv */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006737#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006738#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006739#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006740#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006741#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006742#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6743#define DISPPLANE_YUV422 (0x0 << 26)
6744#define DISPPLANE_8BPP (0x2 << 26)
6745#define DISPPLANE_BGRA555 (0x3 << 26)
6746#define DISPPLANE_BGRX555 (0x4 << 26)
6747#define DISPPLANE_BGRX565 (0x5 << 26)
6748#define DISPPLANE_BGRX888 (0x6 << 26)
6749#define DISPPLANE_BGRA888 (0x7 << 26)
6750#define DISPPLANE_RGBX101010 (0x8 << 26)
6751#define DISPPLANE_RGBA101010 (0x9 << 26)
6752#define DISPPLANE_BGRX101010 (0xa << 26)
Ville Syrjälä73263cb2019-10-31 18:56:47 +02006753#define DISPPLANE_BGRA101010 (0xb << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006754#define DISPPLANE_RGBX161616 (0xc << 26)
6755#define DISPPLANE_RGBX888 (0xe << 26)
6756#define DISPPLANE_RGBA888 (0xf << 26)
6757#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006758#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006759#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006760#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006761#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6762#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6763#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006764#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006765#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006766#define DISPPLANE_NO_LINE_DOUBLE 0
6767#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006768#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6769#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6770#define DISPPLANE_ROTATE_180 (1 << 15)
6771#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6772#define DISPPLANE_TILED (1 << 10)
Ville Syrjäläcda195f2021-01-11 18:37:08 +02006773#define DISPPLANE_ASYNC_FLIP (1 << 9) /* g4x+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006774#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006775#define _DSPAADDR 0x70184
6776#define _DSPASTRIDE 0x70188
6777#define _DSPAPOS 0x7018C /* reserved */
6778#define _DSPASIZE 0x70190
6779#define _DSPASURF 0x7019C /* 965+ only */
6780#define _DSPATILEOFF 0x701A4 /* 965+ only */
6781#define _DSPAOFFSET 0x701A4 /* HSW */
6782#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006783#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006784
Ville Syrjälä6ede6b062021-01-11 18:37:11 +02006785#define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006786#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6787#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6788#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6789#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6790#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6791#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6792#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6793#define DSPLINOFF(plane) DSPADDR(plane)
6794#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6795#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006796#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006797
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006798/* CHV pipe B blender and primary plane */
6799#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006800#define CHV_BLEND_LEGACY (0 << 30)
6801#define CHV_BLEND_ANDROID (1 << 30)
6802#define CHV_BLEND_MPO (2 << 30)
6803#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006804#define _CHV_CANVAS_A 0x60a04
6805#define _PRIMPOS_A 0x60a08
6806#define _PRIMSIZE_A 0x60a0c
6807#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006808#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006809
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006810#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6811#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6812#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6813#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6814#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006815
Armin Reese446f2542012-03-30 16:20:16 -07006816/* Display/Sprite base address macros */
6817#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006818#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6819#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006820
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006821/*
6822 * VBIOS flags
6823 * gen2:
6824 * [00:06] alm,mgm
6825 * [10:16] all
6826 * [30:32] alm,mgm
6827 * gen3+:
6828 * [00:0f] all
6829 * [10:1f] all
6830 * [30:32] all
6831 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006832#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6833#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6834#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006835#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006836
6837/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006838#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6839#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6840#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006841#define _PIPEBFRAMEHIGH 0x71040
6842#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006843#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6844#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006845
Jesse Barnes585fb112008-07-29 11:54:06 -07006846
6847/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006848#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006849#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006850#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6851#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6852#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006853#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6854#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6855#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6856#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6857#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6858#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6859#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6860#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006861
Madhav Chauhan372610f2018-10-15 17:28:04 +03006862/* ICL DSI 0 and 1 */
6863#define _PIPEDSI0CONF 0x7b008
6864#define _PIPEDSI1CONF 0x7b808
6865
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006866/* Sprite A control */
6867#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006868#define DVS_ENABLE (1 << 31)
6869#define DVS_GAMMA_ENABLE (1 << 30)
6870#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6871#define DVS_PIXFORMAT_MASK (3 << 25)
6872#define DVS_FORMAT_YUV422 (0 << 25)
6873#define DVS_FORMAT_RGBX101010 (1 << 25)
6874#define DVS_FORMAT_RGBX888 (2 << 25)
6875#define DVS_FORMAT_RGBX161616 (3 << 25)
6876#define DVS_PIPE_CSC_ENABLE (1 << 24)
6877#define DVS_SOURCE_KEY (1 << 22)
6878#define DVS_RGB_ORDER_XBGR (1 << 20)
6879#define DVS_YUV_FORMAT_BT709 (1 << 18)
6880#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6881#define DVS_YUV_ORDER_YUYV (0 << 16)
6882#define DVS_YUV_ORDER_UYVY (1 << 16)
6883#define DVS_YUV_ORDER_YVYU (2 << 16)
6884#define DVS_YUV_ORDER_VYUY (3 << 16)
6885#define DVS_ROTATE_180 (1 << 15)
6886#define DVS_DEST_KEY (1 << 2)
6887#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6888#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006889#define _DVSALINOFF 0x72184
6890#define _DVSASTRIDE 0x72188
6891#define _DVSAPOS 0x7218c
6892#define _DVSASIZE 0x72190
6893#define _DVSAKEYVAL 0x72194
6894#define _DVSAKEYMSK 0x72198
6895#define _DVSASURF 0x7219c
6896#define _DVSAKEYMAXVAL 0x721a0
6897#define _DVSATILEOFF 0x721a4
6898#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006899#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006900#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006901#define DVS_SCALE_ENABLE (1 << 31)
6902#define DVS_FILTER_MASK (3 << 29)
6903#define DVS_FILTER_MEDIUM (0 << 29)
6904#define DVS_FILTER_ENHANCING (1 << 29)
6905#define DVS_FILTER_SOFTENING (2 << 29)
6906#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6907#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006908#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6909#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006910
6911#define _DVSBCNTR 0x73180
6912#define _DVSBLINOFF 0x73184
6913#define _DVSBSTRIDE 0x73188
6914#define _DVSBPOS 0x7318c
6915#define _DVSBSIZE 0x73190
6916#define _DVSBKEYVAL 0x73194
6917#define _DVSBKEYMSK 0x73198
6918#define _DVSBSURF 0x7319c
6919#define _DVSBKEYMAXVAL 0x731a0
6920#define _DVSBTILEOFF 0x731a4
6921#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006922#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006923#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006924#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6925#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006927#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6928#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6929#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6930#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6931#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6932#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6933#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6934#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6935#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6936#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6937#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6938#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006939#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6940#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6941#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006942
6943#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006944#define SPRITE_ENABLE (1 << 31)
6945#define SPRITE_GAMMA_ENABLE (1 << 30)
6946#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6947#define SPRITE_PIXFORMAT_MASK (7 << 25)
6948#define SPRITE_FORMAT_YUV422 (0 << 25)
6949#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6950#define SPRITE_FORMAT_RGBX888 (2 << 25)
6951#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6952#define SPRITE_FORMAT_YUV444 (4 << 25)
6953#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6954#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6955#define SPRITE_SOURCE_KEY (1 << 22)
6956#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6957#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6958#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6959#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6960#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6961#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6962#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6963#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6964#define SPRITE_ROTATE_180 (1 << 15)
6965#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006966#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006967#define SPRITE_TILED (1 << 10)
6968#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006969#define _SPRA_LINOFF 0x70284
6970#define _SPRA_STRIDE 0x70288
6971#define _SPRA_POS 0x7028c
6972#define _SPRA_SIZE 0x70290
6973#define _SPRA_KEYVAL 0x70294
6974#define _SPRA_KEYMSK 0x70298
6975#define _SPRA_SURF 0x7029c
6976#define _SPRA_KEYMAX 0x702a0
6977#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006978#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006979#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006980#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006981#define SPRITE_SCALE_ENABLE (1 << 31)
6982#define SPRITE_FILTER_MASK (3 << 29)
6983#define SPRITE_FILTER_MEDIUM (0 << 29)
6984#define SPRITE_FILTER_ENHANCING (1 << 29)
6985#define SPRITE_FILTER_SOFTENING (2 << 29)
6986#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6987#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006988#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006989#define _SPRA_GAMC16 0x70440
6990#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006991
6992#define _SPRB_CTL 0x71280
6993#define _SPRB_LINOFF 0x71284
6994#define _SPRB_STRIDE 0x71288
6995#define _SPRB_POS 0x7128c
6996#define _SPRB_SIZE 0x71290
6997#define _SPRB_KEYVAL 0x71294
6998#define _SPRB_KEYMSK 0x71298
6999#define _SPRB_SURF 0x7129c
7000#define _SPRB_KEYMAX 0x712a0
7001#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01007002#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02007003#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007004#define _SPRB_SCALE 0x71304
7005#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03007006#define _SPRB_GAMC16 0x71440
7007#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007009#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
7010#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
7011#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
7012#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
7013#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
7014#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
7015#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
7016#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
7017#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
7018#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
7019#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
7020#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03007021#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
7022#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
7023#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007024#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007025
Ville Syrjälä921c3b62013-06-25 14:16:35 +03007026#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007027#define SP_ENABLE (1 << 31)
7028#define SP_GAMMA_ENABLE (1 << 30)
7029#define SP_PIXFORMAT_MASK (0xf << 26)
Ville Syrjäläd8aa1a42019-10-31 18:56:48 +02007030#define SP_FORMAT_YUV422 (0x0 << 26)
Ville Syrjäläed940342019-10-31 18:56:49 +02007031#define SP_FORMAT_8BPP (0x2 << 26)
Ville Syrjäläd8aa1a42019-10-31 18:56:48 +02007032#define SP_FORMAT_BGR565 (0x5 << 26)
7033#define SP_FORMAT_BGRX8888 (0x6 << 26)
7034#define SP_FORMAT_BGRA8888 (0x7 << 26)
7035#define SP_FORMAT_RGBX1010102 (0x8 << 26)
7036#define SP_FORMAT_RGBA1010102 (0x9 << 26)
7037#define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */
7038#define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007039#define SP_FORMAT_RGBX8888 (0xe << 26)
7040#define SP_FORMAT_RGBA8888 (0xf << 26)
7041#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
7042#define SP_SOURCE_KEY (1 << 22)
7043#define SP_YUV_FORMAT_BT709 (1 << 18)
7044#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
7045#define SP_YUV_ORDER_YUYV (0 << 16)
7046#define SP_YUV_ORDER_UYVY (1 << 16)
7047#define SP_YUV_ORDER_YVYU (2 << 16)
7048#define SP_YUV_ORDER_VYUY (3 << 16)
7049#define SP_ROTATE_180 (1 << 15)
7050#define SP_TILED (1 << 10)
7051#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03007052#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
7053#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
7054#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
7055#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
7056#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
7057#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
7058#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
7059#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
7060#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
7061#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007062#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02007063#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
7064#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
7065#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
7066#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
7067#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
7068#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03007069#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07007070
Ville Syrjälä921c3b62013-06-25 14:16:35 +03007071#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
7072#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
7073#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
7074#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
7075#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
7076#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
7077#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
7078#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
7079#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
7080#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
7081#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02007082#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
7083#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03007084#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07007085
Ville Syrjälä94e15722019-07-03 23:08:21 +03007086#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
7087 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007088#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03007089 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007090
7091#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
7092#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
7093#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
7094#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
7095#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
7096#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
7097#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
7098#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
7099#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
7100#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
7101#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02007102#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
7103#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03007104#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07007105
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007106/*
7107 * CHV pipe B sprite CSC
7108 *
7109 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
7110 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
7111 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
7112 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007113#define _MMIO_CHV_SPCSC(plane_id, reg) \
7114 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
7115
7116#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
7117#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
7118#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007119#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
7120#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
7121
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007122#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
7123#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
7124#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
7125#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
7126#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007127#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
7128#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
7129
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007130#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
7131#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
7132#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007133#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
7134#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
7135
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007136#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
7137#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
7138#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007139#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
7140#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
7141
Damien Lespiau70d21f02013-07-03 21:06:04 +01007142/* Skylake plane registers */
7143
7144#define _PLANE_CTL_1_A 0x70180
7145#define _PLANE_CTL_2_A 0x70280
7146#define _PLANE_CTL_3_A 0x70380
7147#define PLANE_CTL_ENABLE (1 << 31)
Ville Syrjälä0b869522021-05-26 20:36:00 +03007148#define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
7149#define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
James Ausmus4036c782017-11-13 10:11:28 -08007150#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02007151#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02007152/*
7153 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
7154 * expanded to include bit 23 as well. However, the shift-24 based values
7155 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
7156 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01007157#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007158#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
7159#define PLANE_CTL_FORMAT_NV12 (1 << 24)
7160#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05307161#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007162#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05307163#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007164#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05307165#define PLANE_CTL_FORMAT_P016 (7 << 24)
Stanislav Lisovskiyda904172020-04-07 14:55:46 -07007166#define PLANE_CTL_FORMAT_XYUV (8 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007167#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
7168#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02007169#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08007170#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05307171#define PLANE_CTL_FORMAT_Y210 (1 << 23)
7172#define PLANE_CTL_FORMAT_Y212 (3 << 23)
7173#define PLANE_CTL_FORMAT_Y216 (5 << 23)
7174#define PLANE_CTL_FORMAT_Y410 (7 << 23)
7175#define PLANE_CTL_FORMAT_Y412 (9 << 23)
7176#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007177#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007178#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
7179#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007180#define PLANE_CTL_ORDER_BGRX (0 << 20)
7181#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02007182#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02007183#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007184#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007185#define PLANE_CTL_YUV422_YUYV (0 << 16)
7186#define PLANE_CTL_YUV422_UYVY (1 << 16)
7187#define PLANE_CTL_YUV422_YVYU (2 << 16)
7188#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07007189#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007190#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
Dhinakaran Pandiyanb3e57bc2019-12-21 14:05:39 +02007191#define PLANE_CTL_CLEAR_COLOR_DISABLE (1 << 13) /* TGL+ */
James Ausmus4036c782017-11-13 10:11:28 -08007192#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01007193#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007194#define PLANE_CTL_TILED_LINEAR (0 << 10)
7195#define PLANE_CTL_TILED_X (1 << 10)
7196#define PLANE_CTL_TILED_Y (4 << 10)
7197#define PLANE_CTL_TILED_YF (5 << 10)
Karthik B Sc5e07e02020-09-21 16:32:04 +05307198#define PLANE_CTL_ASYNC_FLIP (1 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007199#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
Dhinakaran Pandiyan2dfbf9d2019-12-17 15:23:29 +02007200#define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE (1 << 4) /* TGL+ */
James Ausmus4036c782017-11-13 10:11:28 -08007201#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007202#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
7203#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
7204#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01007205#define PLANE_CTL_ROTATE_MASK 0x3
7206#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05307207#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01007208#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05307209#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01007210#define _PLANE_STRIDE_1_A 0x70188
7211#define _PLANE_STRIDE_2_A 0x70288
7212#define _PLANE_STRIDE_3_A 0x70388
7213#define _PLANE_POS_1_A 0x7018c
7214#define _PLANE_POS_2_A 0x7028c
7215#define _PLANE_POS_3_A 0x7038c
7216#define _PLANE_SIZE_1_A 0x70190
7217#define _PLANE_SIZE_2_A 0x70290
7218#define _PLANE_SIZE_3_A 0x70390
7219#define _PLANE_SURF_1_A 0x7019c
7220#define _PLANE_SURF_2_A 0x7029c
7221#define _PLANE_SURF_3_A 0x7039c
7222#define _PLANE_OFFSET_1_A 0x701a4
7223#define _PLANE_OFFSET_2_A 0x702a4
7224#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007225#define _PLANE_KEYVAL_1_A 0x70194
7226#define _PLANE_KEYVAL_2_A 0x70294
7227#define _PLANE_KEYMSK_1_A 0x70198
7228#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02007229#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007230#define _PLANE_KEYMAX_1_A 0x701a0
7231#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02007232#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Radhakrishna Sripadad1e27752021-01-15 23:39:52 +02007233#define _PLANE_CC_VAL_1_A 0x701b4
7234#define _PLANE_CC_VAL_2_A 0x702b4
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07007235#define _PLANE_AUX_DIST_1_A 0x701c0
7236#define _PLANE_AUX_DIST_2_A 0x702c0
7237#define _PLANE_AUX_OFFSET_1_A 0x701c4
7238#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007239#define _PLANE_CUS_CTL_1_A 0x701c8
7240#define _PLANE_CUS_CTL_2_A 0x702c8
7241#define PLANE_CUS_ENABLE (1 << 31)
Matt Roper99e2d8b2020-05-04 15:52:12 -07007242#define PLANE_CUS_PLANE_4_RKL (0 << 30)
7243#define PLANE_CUS_PLANE_5_RKL (1 << 30)
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007244#define PLANE_CUS_PLANE_6 (0 << 30)
7245#define PLANE_CUS_PLANE_7 (1 << 30)
7246#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
7247#define PLANE_CUS_HPHASE_0 (0 << 16)
7248#define PLANE_CUS_HPHASE_0_25 (1 << 16)
7249#define PLANE_CUS_HPHASE_0_5 (2 << 16)
7250#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
7251#define PLANE_CUS_VPHASE_0 (0 << 12)
7252#define PLANE_CUS_VPHASE_0_25 (1 << 12)
7253#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007254#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
7255#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
7256#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07007257#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02007258#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Anshuman Gupta6eba56f2021-09-24 12:14:49 -07007259#define PLANE_COLOR_PLANE_CSC_ENABLE REG_BIT(21) /* ICL+ */
Uma Shankar6a255da2018-11-02 00:40:19 +05307260#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07007261#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02007262#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
Kishore Kadiyalaa0196dd2020-06-01 13:05:44 +05307263#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 (1 << 17)
Ville Syrjälä38f24f22018-02-14 21:23:24 +02007264#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
7265#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
7266#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007267#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08007268#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
7269#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
7270#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
7271#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00007272#define _PLANE_BUF_CFG_1_A 0x7027c
7273#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007274#define _PLANE_NV12_BUF_CFG_1_A 0x70278
7275#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01007276
Radhakrishna Sripadad1e27752021-01-15 23:39:52 +02007277#define _PLANE_CC_VAL_1_B 0x711b4
7278#define _PLANE_CC_VAL_2_B 0x712b4
7279#define _PLANE_CC_VAL_1(pipe) _PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B)
7280#define _PLANE_CC_VAL_2(pipe) _PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B)
7281#define PLANE_CC_VAL(pipe, plane) \
7282 _MMIO_PLANE(plane, _PLANE_CC_VAL_1(pipe), _PLANE_CC_VAL_2(pipe))
7283
Uma Shankar6a255da2018-11-02 00:40:19 +05307284/* Input CSC Register Definitions */
7285#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
7286#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
7287
7288#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
7289#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
7290
7291#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
7292 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
7293 _PLANE_INPUT_CSC_RY_GY_1_B)
7294#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
7295 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
7296 _PLANE_INPUT_CSC_RY_GY_2_B)
7297
7298#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
7299 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
7300 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
7301
7302#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
7303#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
7304
7305#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
7306#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
7307
7308#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
7309 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
7310 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
7311#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
7312 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
7313 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
7314#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
7315 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
7316 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
7317
7318#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
7319#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
7320
7321#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
7322#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
7323
7324#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
7325 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
7326 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
7327#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
7328 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
7329 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
7330#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
7331 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
7332 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007333
Damien Lespiau70d21f02013-07-03 21:06:04 +01007334#define _PLANE_CTL_1_B 0x71180
7335#define _PLANE_CTL_2_B 0x71280
7336#define _PLANE_CTL_3_B 0x71380
7337#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
7338#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
7339#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
7340#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007341 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007342
7343#define _PLANE_STRIDE_1_B 0x71188
7344#define _PLANE_STRIDE_2_B 0x71288
7345#define _PLANE_STRIDE_3_B 0x71388
7346#define _PLANE_STRIDE_1(pipe) \
7347 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
7348#define _PLANE_STRIDE_2(pipe) \
7349 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
7350#define _PLANE_STRIDE_3(pipe) \
7351 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
7352#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007353 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Juha-Pekka Heikkiläe7367af12021-05-06 19:19:26 +03007354#define PLANE_STRIDE_MASK REG_GENMASK(10, 0)
7355#define PLANE_STRIDE_MASK_XELPD REG_GENMASK(11, 0)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007356
7357#define _PLANE_POS_1_B 0x7118c
7358#define _PLANE_POS_2_B 0x7128c
7359#define _PLANE_POS_3_B 0x7138c
7360#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
7361#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
7362#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
7363#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007364 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007365
7366#define _PLANE_SIZE_1_B 0x71190
7367#define _PLANE_SIZE_2_B 0x71290
7368#define _PLANE_SIZE_3_B 0x71390
7369#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
7370#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
7371#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
7372#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007373 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007374
7375#define _PLANE_SURF_1_B 0x7119c
7376#define _PLANE_SURF_2_B 0x7129c
7377#define _PLANE_SURF_3_B 0x7139c
7378#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
7379#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
7380#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
7381#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007382 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Anshuman Guptaef6ba312021-09-24 12:14:48 -07007383#define PLANE_SURF_DECRYPT REG_BIT(2)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007384
7385#define _PLANE_OFFSET_1_B 0x711a4
7386#define _PLANE_OFFSET_2_B 0x712a4
7387#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
7388#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
7389#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007391
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007392#define _PLANE_KEYVAL_1_B 0x71194
7393#define _PLANE_KEYVAL_2_B 0x71294
7394#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
7395#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
7396#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007397 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007398
7399#define _PLANE_KEYMSK_1_B 0x71198
7400#define _PLANE_KEYMSK_2_B 0x71298
7401#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
7402#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
7403#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007405
7406#define _PLANE_KEYMAX_1_B 0x711a0
7407#define _PLANE_KEYMAX_2_B 0x712a0
7408#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
7409#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
7410#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007411 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007412
Damien Lespiau8211bd52014-11-04 17:06:44 +00007413#define _PLANE_BUF_CFG_1_B 0x7127c
7414#define _PLANE_BUF_CFG_2_B 0x7137c
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07007415#define DDB_ENTRY_MASK 0xFFF /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05307416#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00007417#define _PLANE_BUF_CFG_1(pipe) \
7418 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
7419#define _PLANE_BUF_CFG_2(pipe) \
7420 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7421#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007422 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00007423
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007424#define _PLANE_NV12_BUF_CFG_1_B 0x71278
7425#define _PLANE_NV12_BUF_CFG_2_B 0x71378
7426#define _PLANE_NV12_BUF_CFG_1(pipe) \
7427 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7428#define _PLANE_NV12_BUF_CFG_2(pipe) \
7429 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7430#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007431 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007432
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07007433#define _PLANE_AUX_DIST_1_B 0x711c0
7434#define _PLANE_AUX_DIST_2_B 0x712c0
7435#define _PLANE_AUX_DIST_1(pipe) \
7436 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7437#define _PLANE_AUX_DIST_2(pipe) \
7438 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7439#define PLANE_AUX_DIST(pipe, plane) \
7440 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7441
7442#define _PLANE_AUX_OFFSET_1_B 0x711c4
7443#define _PLANE_AUX_OFFSET_2_B 0x712c4
7444#define _PLANE_AUX_OFFSET_1(pipe) \
7445 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7446#define _PLANE_AUX_OFFSET_2(pipe) \
7447 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7448#define PLANE_AUX_OFFSET(pipe, plane) \
7449 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7450
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007451#define _PLANE_CUS_CTL_1_B 0x711c8
7452#define _PLANE_CUS_CTL_2_B 0x712c8
7453#define _PLANE_CUS_CTL_1(pipe) \
7454 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7455#define _PLANE_CUS_CTL_2(pipe) \
7456 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7457#define PLANE_CUS_CTL(pipe, plane) \
7458 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7459
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007460#define _PLANE_COLOR_CTL_1_B 0x711CC
7461#define _PLANE_COLOR_CTL_2_B 0x712CC
7462#define _PLANE_COLOR_CTL_3_B 0x713CC
7463#define _PLANE_COLOR_CTL_1(pipe) \
7464 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7465#define _PLANE_COLOR_CTL_2(pipe) \
7466 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7467#define PLANE_COLOR_CTL(pipe, plane) \
7468 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7469
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07007470#define _SEL_FETCH_PLANE_BASE_1_A 0x70890
7471#define _SEL_FETCH_PLANE_BASE_2_A 0x708B0
7472#define _SEL_FETCH_PLANE_BASE_3_A 0x708D0
7473#define _SEL_FETCH_PLANE_BASE_4_A 0x708F0
7474#define _SEL_FETCH_PLANE_BASE_5_A 0x70920
7475#define _SEL_FETCH_PLANE_BASE_6_A 0x70940
7476#define _SEL_FETCH_PLANE_BASE_7_A 0x70960
7477#define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880
7478#define _SEL_FETCH_PLANE_BASE_1_B 0x70990
7479
7480#define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \
7481 _SEL_FETCH_PLANE_BASE_1_A, \
7482 _SEL_FETCH_PLANE_BASE_2_A, \
7483 _SEL_FETCH_PLANE_BASE_3_A, \
7484 _SEL_FETCH_PLANE_BASE_4_A, \
7485 _SEL_FETCH_PLANE_BASE_5_A, \
7486 _SEL_FETCH_PLANE_BASE_6_A, \
7487 _SEL_FETCH_PLANE_BASE_7_A, \
7488 _SEL_FETCH_PLANE_BASE_CUR_A)
7489#define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B)
7490#define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \
7491 _SEL_FETCH_PLANE_BASE_1_A + \
7492 _SEL_FETCH_PLANE_BASE_A(plane))
7493
7494#define _SEL_FETCH_PLANE_CTL_1_A 0x70890
7495#define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7496 _SEL_FETCH_PLANE_CTL_1_A - \
7497 _SEL_FETCH_PLANE_BASE_1_A)
7498#define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31)
7499
7500#define _SEL_FETCH_PLANE_POS_1_A 0x70894
7501#define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7502 _SEL_FETCH_PLANE_POS_1_A - \
7503 _SEL_FETCH_PLANE_BASE_1_A)
7504
7505#define _SEL_FETCH_PLANE_SIZE_1_A 0x70898
7506#define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7507 _SEL_FETCH_PLANE_SIZE_1_A - \
7508 _SEL_FETCH_PLANE_BASE_1_A)
7509
7510#define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C
7511#define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7512 _SEL_FETCH_PLANE_OFFSET_1_A - \
7513 _SEL_FETCH_PLANE_BASE_1_A)
7514
7515/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00007516#define _CUR_BUF_CFG_A 0x7017c
7517#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007518#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00007519
Jesse Barnes585fb112008-07-29 11:54:06 -07007520/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007521#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07007522# define VGA_DISP_DISABLE (1 << 31)
7523# define VGA_2X_MODE (1 << 30)
7524# define VGA_PIPE_B_SELECT (1 << 29)
7525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007526#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02007527
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007528/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007530#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007531
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007532#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007533#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7534#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7535#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7536#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7537#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7538#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7539#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7540#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7541#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7542#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007543
7544/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007545#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007546#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7547#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007549#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01007550#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007551#define FDI_PLL_BIOS_1 _MMIO(0x46004)
7552#define FDI_PLL_BIOS_2 _MMIO(0x46008)
7553#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7554#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7555#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007557#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07007558# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7559# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7560
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007561#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08007562# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007564#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007565#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007566#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7567#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7568
7569
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007570#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01007571#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007572#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01007573#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007574
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007575#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01007576#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007577#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01007578#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007579
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007580#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007581#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007582#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007583#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007584
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007585#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007586#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007587#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007588#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007589
7590/* PIPEB timing regs are same start from 0x61000 */
7591
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007592#define _PIPEB_DATA_M1 0x61030
7593#define _PIPEB_DATA_N1 0x61034
7594#define _PIPEB_DATA_M2 0x61038
7595#define _PIPEB_DATA_N2 0x6103c
7596#define _PIPEB_LINK_M1 0x61040
7597#define _PIPEB_LINK_N1 0x61044
7598#define _PIPEB_LINK_M2 0x61048
7599#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007601#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7602#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7603#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7604#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7605#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7606#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7607#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7608#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007609
7610/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007611/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7612#define _PFA_CTL_1 0x68080
7613#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007614#define PF_ENABLE (1 << 31)
7615#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7616#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7617#define PF_FILTER_MASK (3 << 23)
7618#define PF_FILTER_PROGRAMMED (0 << 23)
7619#define PF_FILTER_MED_3x3 (1 << 23)
7620#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7621#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007622#define _PFA_WIN_SZ 0x68074
7623#define _PFB_WIN_SZ 0x68874
7624#define _PFA_WIN_POS 0x68070
7625#define _PFB_WIN_POS 0x68870
7626#define _PFA_VSCALE 0x68084
7627#define _PFB_VSCALE 0x68884
7628#define _PFA_HSCALE 0x68090
7629#define _PFB_HSCALE 0x68890
7630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007631#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7632#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7633#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7634#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7635#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007636
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007637#define _PSA_CTL 0x68180
7638#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007639#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007640#define _PSA_WIN_SZ 0x68174
7641#define _PSB_WIN_SZ 0x68974
7642#define _PSA_WIN_POS 0x68170
7643#define _PSB_WIN_POS 0x68970
7644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007645#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7646#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7647#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007648
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007649/*
7650 * Skylake scalers
7651 */
7652#define _PS_1A_CTRL 0x68180
7653#define _PS_2A_CTRL 0x68280
7654#define _PS_1B_CTRL 0x68980
7655#define _PS_2B_CTRL 0x68A80
7656#define _PS_1C_CTRL 0x69180
7657#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007658#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7659#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7660#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307661#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7662#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007663#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007664#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007665#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007666#define PS_FILTER_MASK (3 << 23)
7667#define PS_FILTER_MEDIUM (0 << 23)
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307668#define PS_FILTER_PROGRAMMED (1 << 23)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007669#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7670#define PS_FILTER_BILINEAR (3 << 23)
7671#define PS_VERT3TAP (1 << 21)
7672#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7673#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7674#define PS_PWRUP_PROGRESS (1 << 17)
7675#define PS_V_FILTER_BYPASS (1 << 8)
7676#define PS_VADAPT_EN (1 << 7)
7677#define PS_VADAPT_MODE_MASK (3 << 5)
7678#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7679#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7680#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007681#define PS_PLANE_Y_SEL_MASK (7 << 5)
7682#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307683#define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
7684#define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
7685#define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
7686#define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007687
7688#define _PS_PWR_GATE_1A 0x68160
7689#define _PS_PWR_GATE_2A 0x68260
7690#define _PS_PWR_GATE_1B 0x68960
7691#define _PS_PWR_GATE_2B 0x68A60
7692#define _PS_PWR_GATE_1C 0x69160
7693#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7694#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7695#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7696#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7697#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7698#define PS_PWR_GATE_SLPEN_8 0
7699#define PS_PWR_GATE_SLPEN_16 1
7700#define PS_PWR_GATE_SLPEN_24 2
7701#define PS_PWR_GATE_SLPEN_32 3
7702
7703#define _PS_WIN_POS_1A 0x68170
7704#define _PS_WIN_POS_2A 0x68270
7705#define _PS_WIN_POS_1B 0x68970
7706#define _PS_WIN_POS_2B 0x68A70
7707#define _PS_WIN_POS_1C 0x69170
7708
7709#define _PS_WIN_SZ_1A 0x68174
7710#define _PS_WIN_SZ_2A 0x68274
7711#define _PS_WIN_SZ_1B 0x68974
7712#define _PS_WIN_SZ_2B 0x68A74
7713#define _PS_WIN_SZ_1C 0x69174
7714
7715#define _PS_VSCALE_1A 0x68184
7716#define _PS_VSCALE_2A 0x68284
7717#define _PS_VSCALE_1B 0x68984
7718#define _PS_VSCALE_2B 0x68A84
7719#define _PS_VSCALE_1C 0x69184
7720
7721#define _PS_HSCALE_1A 0x68190
7722#define _PS_HSCALE_2A 0x68290
7723#define _PS_HSCALE_1B 0x68990
7724#define _PS_HSCALE_2B 0x68A90
7725#define _PS_HSCALE_1C 0x69190
7726
7727#define _PS_VPHASE_1A 0x68188
7728#define _PS_VPHASE_2A 0x68288
7729#define _PS_VPHASE_1B 0x68988
7730#define _PS_VPHASE_2B 0x68A88
7731#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007732#define PS_Y_PHASE(x) ((x) << 16)
7733#define PS_UV_RGB_PHASE(x) ((x) << 0)
7734#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7735#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007736
7737#define _PS_HPHASE_1A 0x68194
7738#define _PS_HPHASE_2A 0x68294
7739#define _PS_HPHASE_1B 0x68994
7740#define _PS_HPHASE_2B 0x68A94
7741#define _PS_HPHASE_1C 0x69194
7742
7743#define _PS_ECC_STAT_1A 0x681D0
7744#define _PS_ECC_STAT_2A 0x682D0
7745#define _PS_ECC_STAT_1B 0x689D0
7746#define _PS_ECC_STAT_2B 0x68AD0
7747#define _PS_ECC_STAT_1C 0x691D0
7748
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307749#define _PS_COEF_SET0_INDEX_1A 0x68198
7750#define _PS_COEF_SET0_INDEX_2A 0x68298
7751#define _PS_COEF_SET0_INDEX_1B 0x68998
7752#define _PS_COEF_SET0_INDEX_2B 0x68A98
7753#define PS_COEE_INDEX_AUTO_INC (1 << 10)
7754
7755#define _PS_COEF_SET0_DATA_1A 0x6819C
7756#define _PS_COEF_SET0_DATA_2A 0x6829C
7757#define _PS_COEF_SET0_DATA_1B 0x6899C
7758#define _PS_COEF_SET0_DATA_2B 0x68A9C
7759
Jani Nikulae67005e2018-06-29 13:20:39 +03007760#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007761#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007762 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7763 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007764#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007765 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7766 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007767#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007768 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7769 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007770#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007771 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7772 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007773#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007774 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7775 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007776#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007777 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7778 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007779#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007780 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7781 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007782#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007783 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7784 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007785#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007786 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007787 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Lucas De Marchi4a8b03a2021-07-28 14:59:36 -07007788#define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307789 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
7790 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007791
Lucas De Marchi4a8b03a2021-07-28 14:59:36 -07007792#define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307793 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
7794 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007795/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007796#define _LGC_PALETTE_A 0x4a000
7797#define _LGC_PALETTE_B 0x4a800
Swati Sharma1af22382019-09-04 00:52:55 +05307798#define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7799#define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7800#define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007801#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007802
Ville Syrjälä514462c2019-04-01 23:02:28 +03007803/* ilk/snb precision palette */
7804#define _PREC_PALETTE_A 0x4b000
7805#define _PREC_PALETTE_B 0x4c000
Swati Sharma6b97b112019-09-04 00:52:56 +05307806#define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7807#define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7808#define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
Ville Syrjälä514462c2019-04-01 23:02:28 +03007809#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7810
7811#define _PREC_PIPEAGCMAX 0x4d000
7812#define _PREC_PIPEBGCMAX 0x4d010
7813#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7814
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007815#define _GAMMA_MODE_A 0x4a480
7816#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007817#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307818#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7819#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007820#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307821#define GAMMA_MODE_MODE_8BIT (0 << 0)
7822#define GAMMA_MODE_MODE_10BIT (1 << 0)
7823#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307824#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7825#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007826
Anusha Srivatsa0633cdc2021-05-18 14:34:42 -07007827/* DMC */
Anusha Srivatsa3d5928a2021-06-21 12:14:13 -07007828#define DMC_PROGRAM(addr, i) _MMIO((addr) + (i) * 4)
Anusha Srivatsa0633cdc2021-05-18 14:34:42 -07007829#define DMC_SSP_BASE_ADDR_GEN9 0x00002FC0
7830#define DMC_HTP_ADDR_SKL 0x00500034
7831#define DMC_SSP_BASE _MMIO(0x8F074)
7832#define DMC_HTP_SKL _MMIO(0x8F004)
7833#define DMC_LAST_WRITE _MMIO(0x8F034)
7834#define DMC_LAST_WRITE_VALUE 0xc003b400
7835/* MMIO address range for DMC program (0x80000 - 0x82FFF) */
7836#define DMC_MMIO_START_RANGE 0x80000
7837#define DMC_MMIO_END_RANGE 0x8FFFF
7838#define SKL_DMC_DC3_DC5_COUNT _MMIO(0x80030)
7839#define SKL_DMC_DC5_DC6_COUNT _MMIO(0x8002C)
7840#define BXT_DMC_DC3_DC5_COUNT _MMIO(0x80038)
José Roberto de Souza5d571062019-07-25 17:24:10 -07007841#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7842#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
Anshuman Gupta5bcc95c2020-10-14 12:19:36 -07007843#define DG1_DMC_DEBUG_DC5_COUNT _MMIO(0x134154)
Damien Lespiau83372062015-10-30 17:53:32 +02007844
Anshuman Gupta41286862019-10-03 13:47:38 +05307845#define DMC_DEBUG3 _MMIO(0x101090)
7846
Uma Shankar1d85a292018-08-07 21:15:35 +05307847/* Display Internal Timeout Register */
7848#define RM_TIMEOUT _MMIO(0x42060)
7849#define MMIO_TIMEOUT_US(us) ((us) << 0)
7850
Zhenyu Wangb9055052009-06-05 15:38:38 +08007851/* interrupts */
7852#define DE_MASTER_IRQ_CONTROL (1 << 31)
7853#define DE_SPRITEB_FLIP_DONE (1 << 29)
7854#define DE_SPRITEA_FLIP_DONE (1 << 28)
7855#define DE_PLANEB_FLIP_DONE (1 << 27)
7856#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007857#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007858#define DE_PCU_EVENT (1 << 25)
7859#define DE_GTT_FAULT (1 << 24)
7860#define DE_POISON (1 << 23)
7861#define DE_PERFORM_COUNTER (1 << 22)
7862#define DE_PCH_EVENT (1 << 21)
7863#define DE_AUX_CHANNEL_A (1 << 20)
7864#define DE_DP_A_HOTPLUG (1 << 19)
7865#define DE_GSE (1 << 18)
7866#define DE_PIPEB_VBLANK (1 << 15)
7867#define DE_PIPEB_EVEN_FIELD (1 << 14)
7868#define DE_PIPEB_ODD_FIELD (1 << 13)
7869#define DE_PIPEB_LINE_COMPARE (1 << 12)
7870#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007871#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007872#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7873#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007874#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007875#define DE_PIPEA_EVEN_FIELD (1 << 6)
7876#define DE_PIPEA_ODD_FIELD (1 << 5)
7877#define DE_PIPEA_LINE_COMPARE (1 << 4)
7878#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007879#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007880#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007881#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007882#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007883
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007884/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007885#define DE_ERR_INT_IVB (1 << 30)
7886#define DE_GSE_IVB (1 << 29)
7887#define DE_PCH_EVENT_IVB (1 << 28)
7888#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7889#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7890#define DE_EDP_PSR_INT_HSW (1 << 19)
7891#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7892#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7893#define DE_PIPEC_VBLANK_IVB (1 << 10)
7894#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7895#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7896#define DE_PIPEB_VBLANK_IVB (1 << 5)
7897#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7898#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7899#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7900#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007901#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007904#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007905
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007906#define DEISR _MMIO(0x44000)
7907#define DEIMR _MMIO(0x44004)
7908#define DEIIR _MMIO(0x44008)
7909#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007910
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007911#define GTISR _MMIO(0x44010)
7912#define GTIMR _MMIO(0x44014)
7913#define GTIIR _MMIO(0x44018)
7914#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007916#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007917#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7918#define GEN8_PCU_IRQ (1 << 30)
7919#define GEN8_DE_PCH_IRQ (1 << 23)
7920#define GEN8_DE_MISC_IRQ (1 << 22)
7921#define GEN8_DE_PORT_IRQ (1 << 20)
7922#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7923#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7924#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7925#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7926#define GEN8_GT_VECS_IRQ (1 << 6)
7927#define GEN8_GT_GUC_IRQ (1 << 5)
7928#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007929#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7930#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007931#define GEN8_GT_BCS_IRQ (1 << 1)
7932#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007933
Matt Roper0e53fb82021-05-11 21:21:42 -07007934#define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
7935
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007936#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7937#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7938#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7939#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007940
Ben Widawskyabd58f02013-11-02 21:07:09 -07007941#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007942#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007943#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7944#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007945#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007946#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007948#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7949#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7950#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7951#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007952#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007953#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7954#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
Matt Roper8bcc0842021-05-25 17:06:54 -07007955#define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
7956#define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007957#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7958#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7959#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7960#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007961#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007962#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7963#define GEN8_PIPE_VSYNC (1 << 1)
7964#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007965#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Matt Roperd506a652019-10-08 14:17:16 -07007966#define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7967#define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7968#define GEN11_PIPE_PLANE5_FAULT (1 << 20)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007969#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007970#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7971#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7972#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007973#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007974#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7975#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7976#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007977#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007978#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7979 (GEN8_PIPE_CURSOR_FAULT | \
7980 GEN8_PIPE_SPRITE_FAULT | \
7981 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007982#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7983 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007984 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007985 GEN9_PIPE_PLANE3_FAULT | \
7986 GEN9_PIPE_PLANE2_FAULT | \
7987 GEN9_PIPE_PLANE1_FAULT)
Matt Roperd506a652019-10-08 14:17:16 -07007988#define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7989 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7990 GEN11_PIPE_PLANE7_FAULT | \
7991 GEN11_PIPE_PLANE6_FAULT | \
7992 GEN11_PIPE_PLANE5_FAULT)
Matt Roper99e2d8b2020-05-04 15:52:12 -07007993#define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
7994 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7995 GEN11_PIPE_PLANE5_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007996
Ville Syrjälä8625b222020-10-28 23:33:11 +02007997#define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
Ville Syrjälä5b76e862020-10-28 23:33:14 +02007998#define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
Ville Syrjälä8625b222020-10-28 23:33:11 +02007999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008000#define GEN8_DE_PORT_ISR _MMIO(0x44440)
8001#define GEN8_DE_PORT_IMR _MMIO(0x44444)
8002#define GEN8_DE_PORT_IIR _MMIO(0x44448)
8003#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Vandita Kulkarni64ad5322019-11-11 16:40:21 +05308004#define DSI1_NON_TE (1 << 31)
8005#define DSI0_NON_TE (1 << 30)
James Ausmusbb187e92018-06-11 17:25:12 -07008006#define ICL_AUX_CHANNEL_E (1 << 29)
Lucas De Marchi938a8a92021-07-28 14:59:37 -07008007#define ICL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00008008#define GEN9_AUX_CHANNEL_D (1 << 27)
8009#define GEN9_AUX_CHANNEL_C (1 << 26)
8010#define GEN9_AUX_CHANNEL_B (1 << 25)
Vandita Kulkarni64ad5322019-11-11 16:40:21 +05308011#define DSI1_TE (1 << 24)
8012#define DSI0_TE (1 << 23)
Ville Syrjäläe5abaab2020-10-28 23:33:12 +02008013#define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
8014#define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
8015 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
8016 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
8017#define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
Shashank Sharma9e637432014-08-22 17:40:43 +05308018#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01008019#define GEN8_AUX_CHANNEL_A (1 << 0)
Matt Roper20fe7782021-05-11 21:21:38 -07008020#define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
8021#define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
8022#define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
8023#define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
8024#define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
8025#define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
8026#define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
8027#define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
8028#define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
8029#define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
8030#define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07008031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008032#define GEN8_DE_MISC_ISR _MMIO(0x44460)
8033#define GEN8_DE_MISC_IMR _MMIO(0x44464)
8034#define GEN8_DE_MISC_IIR _MMIO(0x44468)
8035#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07008036#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07008037#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07008038
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008039#define GEN8_PCU_ISR _MMIO(0x444e0)
8040#define GEN8_PCU_IMR _MMIO(0x444e4)
8041#define GEN8_PCU_IIR _MMIO(0x444e8)
8042#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07008043
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07008044#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
8045#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
8046#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
8047#define GEN11_GU_MISC_IER _MMIO(0x444fc)
8048#define GEN11_GU_MISC_GSE (1 << 27)
8049
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008050#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
8051#define GEN11_MASTER_IRQ (1 << 31)
8052#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07008053#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008054#define GEN11_DISPLAY_IRQ (1 << 16)
8055#define GEN11_GT_DW_IRQ(x) (1 << (x))
8056#define GEN11_GT_DW1_IRQ (1 << 1)
8057#define GEN11_GT_DW0_IRQ (1 << 0)
8058
Paulo Zanoni22e26af2021-07-21 15:30:29 -07008059#define DG1_MSTR_TILE_INTR _MMIO(0x190008)
Lucas De Marchi97b492f2020-07-13 11:23:19 -07008060#define DG1_MSTR_IRQ REG_BIT(31)
Paulo Zanoni22e26af2021-07-21 15:30:29 -07008061#define DG1_MSTR_TILE(t) REG_BIT(t)
Lucas De Marchi97b492f2020-07-13 11:23:19 -07008062
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008063#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
8064#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
8065#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
8066#define GEN11_DE_PCH_IRQ (1 << 23)
8067#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008068#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008069#define GEN11_DE_PORT_IRQ (1 << 20)
8070#define GEN11_DE_PIPE_C (1 << 18)
8071#define GEN11_DE_PIPE_B (1 << 17)
8072#define GEN11_DE_PIPE_A (1 << 16)
8073
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008074#define GEN11_DE_HPD_ISR _MMIO(0x44470)
8075#define GEN11_DE_HPD_IMR _MMIO(0x44474)
8076#define GEN11_DE_HPD_IIR _MMIO(0x44478)
8077#define GEN11_DE_HPD_IER _MMIO(0x4447c)
Ville Syrjälä5b76e862020-10-28 23:33:14 +02008078#define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
8079#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
8080 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
8081 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
8082 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
8083 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
8084 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
8085#define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
8086#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
8087 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
8088 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
8089 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
8090 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
8091 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008092
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07008093#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008094#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
Ville Syrjälä5b76e862020-10-28 23:33:14 +02008095#define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8096#define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8097#define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
8098#define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008099
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008100#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
8101#define GEN11_CSME (31)
8102#define GEN11_GUNIT (28)
8103#define GEN11_GUC (25)
8104#define GEN11_WDPERF (20)
8105#define GEN11_KCR (19)
8106#define GEN11_GTPM (16)
8107#define GEN11_BCS (15)
8108#define GEN11_RCS0 (0)
8109
8110#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
8111#define GEN11_VECS(x) (31 - (x))
8112#define GEN11_VCS(x) (x)
8113
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008114#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008115
8116#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
8117#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
8118#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03008119#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
8120#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
8121#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Daniele Ceraolo Spurio3d7b3032019-08-15 18:23:39 -07008122/* irq instances for OTHER_CLASS */
8123#define OTHER_GUC_INSTANCE 0
8124#define OTHER_GTPM_INSTANCE 1
Huang, Sean Z2ae09682021-09-24 12:14:44 -07008125#define OTHER_KCR_INSTANCE 4
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008126
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008127#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008128
8129#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
8130#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
8131
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008132#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008133
8134#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
8135#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
8136#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
8137#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
8138#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
8139#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
8140
8141#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
8142#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
8143#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
8144#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
John Harrison1b16b6b2021-07-23 10:42:12 -07008145#define GEN12_VCS4_VCS5_INTR_MASK _MMIO(0x1900b0)
8146#define GEN12_VCS6_VCS7_INTR_MASK _MMIO(0x1900b4)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008147#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
John Harrison1b16b6b2021-07-23 10:42:12 -07008148#define GEN12_VECS2_VECS3_INTR_MASK _MMIO(0x1900d4)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008149#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
8150#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
8151#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
8152#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
8153
Oscar Mateo54c52a82019-05-27 18:36:08 +00008154#define ENGINE1_MASK REG_GENMASK(31, 16)
8155#define ENGINE0_MASK REG_GENMASK(15, 0)
8156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008157#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07008158/* Required on all Ironlake and Sandybridge according to the B-Spec. */
8159#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008160#define ILK_DPARB_GATE (1 << 22)
8161#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008162#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00008163#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
8164#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
8165#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02008166#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00008167#define ILK_HDCP_DISABLE (1 << 25)
8168#define ILK_eDP_A_DISABLE (1 << 24)
8169#define HSW_CDCLK_LIMIT (1 << 24)
8170#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03008171#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08008172
Ville Syrjälä86761782019-06-04 23:09:33 +03008173#define FUSE_STRAP3 _MMIO(0x42020)
8174#define HSW_REF_CLK_SELECT (1 << 1)
8175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008176#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01008177#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
8178#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
8179#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8180#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
8181#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008183#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08008184# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
8185# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
8186
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07008187#define CHICKEN_PAR1_1 _MMIO(0x42080)
Tejas Upadhyay544021e2021-06-15 16:26:13 +05308188#define IGNORE_KVMR_PIPE_A REG_BIT(23)
Ville Syrjälä562ad8a2020-09-24 22:48:10 +03008189#define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
José Roberto de Souzaa170f4f2020-08-10 10:41:44 -07008190#define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
Ville Syrjälä93564042017-08-24 22:10:51 +03008191#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07008192#define DPA_MASK_VBLANK_SRD (1 << 15)
8193#define FORCE_ARB_IDLE_PLANES (1 << 14)
8194#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
8195#define IGNORE_PSR2_HW_TRACKING (1 << 1)
Paulo Zanoni90a88642013-05-03 17:23:45 -03008196
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008197#define CHICKEN_PAR2_1 _MMIO(0x42090)
8198#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
8199
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02008200#define CHICKEN_MISC_2 _MMIO(0x42084)
Ville Syrjälä562ad8a2020-09-24 22:48:10 +03008201#define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
8202#define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02008203#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03008204#define GLK_CL1_PWR_DOWN (1 << 11)
8205#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07008206
Praveen Paneri5654a162017-08-11 00:00:33 +05308207#define CHICKEN_MISC_4 _MMIO(0x4208c)
Ville Syrjälä2670ff52021-07-02 23:45:59 +03008208#define CHICKEN_FBC_STRIDE_OVERRIDE REG_BIT(13)
8209#define CHICKEN_FBC_STRIDE_MASK REG_GENMASK(12, 0)
8210#define CHICKEN_FBC_STRIDE(x) REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x))
Praveen Paneri5654a162017-08-11 00:00:33 +05308211
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008212#define _CHICKEN_PIPESL_1_A 0x420b0
8213#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjäläb7a70532021-02-20 12:33:03 +02008214#define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
8215#define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
8216#define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
8217#define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
8218#define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
8219#define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
8220#define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
8221#define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
8222#define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
8223#define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008224#define HSW_FBCQ_DIS (1 << 22)
8225#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläd08df3b2021-09-30 22:09:42 +03008226#define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0)
8227#define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0)
8228#define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1)
8229#define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2)
8230#define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008231#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008232
Ville Syrjälä12c4d4c2019-10-24 15:21:36 +03008233#define _CHICKEN_TRANS_A 0x420c0
8234#define _CHICKEN_TRANS_B 0x420c4
8235#define _CHICKEN_TRANS_C 0x420c8
8236#define _CHICKEN_TRANS_EDP 0x420cc
Ville Syrjälä1d581dc2019-10-24 15:21:37 +03008237#define _CHICKEN_TRANS_D 0x420d8
Ville Syrjälä12c4d4c2019-10-24 15:21:36 +03008238#define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
8239 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
8240 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
8241 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
Ville Syrjälä1d581dc2019-10-24 15:21:37 +03008242 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
8243 [TRANSCODER_D] = _CHICKEN_TRANS_D))
Matt Roper3c735532021-07-23 10:06:18 -07008244#define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
8245#define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
Lucas De Marchia4d082f2021-07-28 14:59:45 -07008246#define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */
Matt Roper3c735532021-07-23 10:06:18 -07008247#define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23)
8248#define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19)
José Roberto de Souza641dd822021-09-14 14:25:07 -07008249#define ADLP_1_BASED_X_GRANULARITY REG_BIT(18)
Matt Roper3c735532021-07-23 10:06:18 -07008250#define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18)
8251#define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */
8252#define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */
8253#define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15)
8254#define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05308255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008256#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008257#define DISP_FBC_MEMORY_WAKE (1 << 31)
8258#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
8259#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008260#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008261#define DISP_DATA_PARTITION_5_6 (1 << 6)
8262#define DISP_IPC_ENABLE (1 << 3)
José Roberto de Souza359d0ef2020-10-19 10:39:06 -07008263
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07008264/*
8265 * The below are numbered starting from "S1" on gen11/gen12, but starting
8266 * with gen13 display, the bspec switches to a 0-based numbering scheme
8267 * (although the addresses stay the same so new S0 = old S1, new S1 = old S2).
8268 * We'll just use the 0-based numbering here for all platforms since it's the
8269 * way things will be named by the hardware team going forward, plus it's more
8270 * consistent with how most of the rest of our registers are named.
8271 */
8272#define _DBUF_CTL_S0 0x45008
8273#define _DBUF_CTL_S1 0x44FE8
8274#define _DBUF_CTL_S2 0x44300
8275#define _DBUF_CTL_S3 0x44304
8276#define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \
8277 _DBUF_CTL_S0, \
8278 _DBUF_CTL_S1, \
8279 _DBUF_CTL_S2, \
8280 _DBUF_CTL_S3))
José Roberto de Souza359d0ef2020-10-19 10:39:06 -07008281#define DBUF_POWER_REQUEST REG_BIT(31)
8282#define DBUF_POWER_STATE REG_BIT(30)
8283#define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19)
8284#define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x)
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008285#define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */
8286#define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */
José Roberto de Souza359d0ef2020-10-19 10:39:06 -07008287
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008288#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008289#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
8290#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Matt Roper3fa01d62019-12-05 14:48:48 -08008291
Matt Roper62afef22020-06-05 19:57:34 -07008292#define _BW_BUDDY0_CTL 0x45130
8293#define _BW_BUDDY1_CTL 0x45140
8294#define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
8295 _BW_BUDDY0_CTL, \
8296 _BW_BUDDY1_CTL))
Matt Roper3fa01d62019-12-05 14:48:48 -08008297#define BW_BUDDY_DISABLE REG_BIT(31)
Matt Roper87e04f72020-02-19 13:56:55 -08008298#define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
Matt Roper62afef22020-06-05 19:57:34 -07008299#define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
Matt Roper3fa01d62019-12-05 14:48:48 -08008300
Matt Roper62afef22020-06-05 19:57:34 -07008301#define _BW_BUDDY0_PAGE_MASK 0x45134
8302#define _BW_BUDDY1_PAGE_MASK 0x45144
8303#define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
8304 _BW_BUDDY0_PAGE_MASK, \
8305 _BW_BUDDY1_PAGE_MASK))
Matt Roper3fa01d62019-12-05 14:48:48 -08008306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008307#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008308#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08008309
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03008310#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02008311#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
Lucas De Marchidbac4f32021-07-28 14:59:38 -07008312#define ICL_DELAY_PMRSP (1 << 22)
Paulo Zanoniad186f32018-02-05 13:40:43 -02008313#define MASK_WAKEMEM (1 << 13)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03008314
Matt Atwoodaf9e1032020-06-24 14:57:23 -07008315#define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
8316#define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
8317#define DCPR_MASK_LPMODE REG_BIT(26)
8318#define DCPR_SEND_RESP_IMM REG_BIT(25)
8319#define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
8320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008321#define SKL_DFSM _MMIO(0x51000)
José Roberto de Souza7a40aac2019-10-25 17:13:21 -07008322#define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
José Roberto de Souza74393102019-10-25 17:13:20 -07008323#define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
José Roberto de Souzaa20e26d2019-10-25 17:13:19 -07008324#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
8325#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
8326#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
8327#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
8328#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
José Roberto de Souzaee595882019-10-25 17:13:22 -07008329#define ICL_DFSM_DMC_DISABLE (1 << 23)
José Roberto de Souzaa20e26d2019-10-25 17:13:19 -07008330#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
8331#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
8332#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
8333#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
Lucas De Marchia4d082f2021-07-28 14:59:45 -07008334#define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
Damien Lespiaua9419e82015-06-04 18:21:30 +01008335
Paulo Zanoni186a2772018-02-06 17:33:46 -02008336#define SKL_DSSM _MMIO(0x51004)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008337#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
8338#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
8339#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
8340#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07008341
Arun Siluverya78536e2016-01-21 21:43:53 +00008342#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008343#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00008344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008345#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008346#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
8347#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00008348
Arun Siluvery2c8580e2016-01-21 21:43:50 +00008349#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
Mika Kuoppala99739f92019-10-15 18:44:43 +03008350#define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01008351#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Mika Kuoppala79bfa602019-10-15 18:44:47 +03008352#define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
8353
Arun Siluverye0f3fa02016-01-21 21:43:48 +00008354#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008355#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01008356#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
8357#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
8358#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
8359#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
8360#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00008361
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008362/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008363#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Chris Wilson19f1f622020-06-11 09:01:36 +01008364 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10)
Oscar Mateob1f88822018-05-25 15:05:31 -07008365 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
8366
8367#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
8368 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
8369 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
8370 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
8371 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
8372
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01008373#define GEN8_L3CNTLREG _MMIO(0x7034)
8374 #define GEN8_ERRDETBCTRL (1 << 9)
8375
Stuart Summersda9427502020-10-14 12:19:34 -07008376#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
8377 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12)
8378 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11)
8379 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9)
Kenneth Graunked71de142012-02-08 12:53:52 -08008380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008381#define HIZ_CHICKEN _MMIO(0x7018)
Stuart Summersda9427502020-10-14 12:19:34 -07008382# define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15)
8383# define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14)
8384# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3)
Kenneth Graunked60de812015-01-10 18:02:22 -08008385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008386#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008387#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00008388
Kenneth Graunkeab062632018-01-05 00:59:05 -08008389#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07008390#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08008391
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07008392#define GEN7_SARCHKMD _MMIO(0xB000)
8393#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07008394#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07008395
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008396#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02008397#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
8398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008399#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03008400/*
8401 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
8402 * Using the formula in BSpec leads to a hang, while the formula here works
8403 * fine and matches the formulas for all other platforms. A BSpec change
8404 * request has been filed to clarify this.
8405 */
Imre Deak36579cb2016-05-03 15:54:20 +03008406#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
8407#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07008408#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07008409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008410#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00008411#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008412#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008413#define GEN7_L3CNTLREG2 _MMIO(0xB020)
8414#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008415
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008416#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07008417#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
8418#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
8419#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008421#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008422#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05008423
Tvrtko Ursulinb83a3092019-07-17 19:06:24 +01008424#define GEN11_SCRATCH2 _MMIO(0xb140)
8425#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
8426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008427#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07008428#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
8429#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
8430#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Chris Wilson58586682021-01-25 22:01:52 +00008431#define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00008432
Ben Widawsky63801f22013-12-12 17:26:03 -08008433/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008434#define HDC_CHICKEN0 _MMIO(0x7300)
Oscar Mateocc38cae2018-05-08 14:29:23 -07008435#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008436#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
8437#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
8438#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
8439#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
8440#define HDC_FORCE_NON_COHERENT (1 << 4)
8441#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08008442
Arun Siluvery3669ab62016-01-21 21:43:49 +00008443#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
8444
Ben Widawsky38a39a72015-03-11 10:54:53 +02008445/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008446#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02008447#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
8448
Michel Thierry0c79f9c2018-05-10 13:07:08 -07008449#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
8450#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
8451
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008452/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008453#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008454#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008456#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008457#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008459#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008460#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00008461
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05308462/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08008463#define _PIPEA_CHICKEN 0x70038
8464#define _PIPEB_CHICKEN 0x71038
8465#define _PIPEC_CHICKEN 0x72038
8466#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
8467 _PIPEB_CHICKEN)
Matt Roperba3b0492021-07-27 07:50:56 -07008468#define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30)
8469#define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30)
Aditya Swarup26eeea12019-03-06 18:14:12 -08008470#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
8471#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05308472
Michel Thierryff690b22019-11-28 07:40:05 +05308473#define FF_MODE2 _MMIO(0x6604)
Clint Taylor84f9cbf2020-06-03 15:11:50 -07008474#define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24)
8475#define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
Michel Thierryff690b22019-11-28 07:40:05 +05308476#define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16)
8477#define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
8478
Zhenyu Wangb9055052009-06-05 15:38:38 +08008479/* PCH */
8480
Lucas De Marchidce88872018-07-27 12:36:47 -07008481#define PCH_DISPLAY_BASE 0xc0000u
8482
Adam Jackson23e81d62012-06-06 15:45:44 -04008483/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08008484#define SDE_AUDIO_POWER_D (1 << 27)
8485#define SDE_AUDIO_POWER_C (1 << 26)
8486#define SDE_AUDIO_POWER_B (1 << 25)
8487#define SDE_AUDIO_POWER_SHIFT (25)
8488#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
8489#define SDE_GMBUS (1 << 24)
8490#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
8491#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
8492#define SDE_AUDIO_HDCP_MASK (3 << 22)
8493#define SDE_AUDIO_TRANSB (1 << 21)
8494#define SDE_AUDIO_TRANSA (1 << 20)
8495#define SDE_AUDIO_TRANS_MASK (3 << 20)
8496#define SDE_POISON (1 << 19)
8497/* 18 reserved */
8498#define SDE_FDI_RXB (1 << 17)
8499#define SDE_FDI_RXA (1 << 16)
8500#define SDE_FDI_MASK (3 << 16)
8501#define SDE_AUXD (1 << 15)
8502#define SDE_AUXC (1 << 14)
8503#define SDE_AUXB (1 << 13)
8504#define SDE_AUX_MASK (7 << 13)
8505/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08008506#define SDE_CRT_HOTPLUG (1 << 11)
8507#define SDE_PORTD_HOTPLUG (1 << 10)
8508#define SDE_PORTC_HOTPLUG (1 << 9)
8509#define SDE_PORTB_HOTPLUG (1 << 8)
8510#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05008511#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
8512 SDE_SDVOB_HOTPLUG | \
8513 SDE_PORTB_HOTPLUG | \
8514 SDE_PORTC_HOTPLUG | \
8515 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08008516#define SDE_TRANSB_CRC_DONE (1 << 5)
8517#define SDE_TRANSB_CRC_ERR (1 << 4)
8518#define SDE_TRANSB_FIFO_UNDER (1 << 3)
8519#define SDE_TRANSA_CRC_DONE (1 << 2)
8520#define SDE_TRANSA_CRC_ERR (1 << 1)
8521#define SDE_TRANSA_FIFO_UNDER (1 << 0)
8522#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04008523
Anusha Srivatsa31604222018-06-26 13:52:23 -07008524/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04008525#define SDE_AUDIO_POWER_D_CPT (1 << 31)
8526#define SDE_AUDIO_POWER_C_CPT (1 << 30)
8527#define SDE_AUDIO_POWER_B_CPT (1 << 29)
8528#define SDE_AUDIO_POWER_SHIFT_CPT 29
8529#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
8530#define SDE_AUXD_CPT (1 << 27)
8531#define SDE_AUXC_CPT (1 << 26)
8532#define SDE_AUXB_CPT (1 << 25)
8533#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008534#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03008535#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008536#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
8537#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
8538#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04008539#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01008540#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01008541#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01008542 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01008543 SDE_PORTD_HOTPLUG_CPT | \
8544 SDE_PORTC_HOTPLUG_CPT | \
8545 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008546#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
8547 SDE_PORTD_HOTPLUG_CPT | \
8548 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03008549 SDE_PORTB_HOTPLUG_CPT | \
8550 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04008551#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03008552#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04008553#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
8554#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
8555#define SDE_FDI_RXC_CPT (1 << 8)
8556#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
8557#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
8558#define SDE_FDI_RXB_CPT (1 << 4)
8559#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
8560#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
8561#define SDE_FDI_RXA_CPT (1 << 0)
8562#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
8563 SDE_AUDIO_CP_REQ_B_CPT | \
8564 SDE_AUDIO_CP_REQ_A_CPT)
8565#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
8566 SDE_AUDIO_CP_CHG_B_CPT | \
8567 SDE_AUDIO_CP_CHG_A_CPT)
8568#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
8569 SDE_FDI_RXB_CPT | \
8570 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008571
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008572/* south display engine interrupt: ICP/TGP */
Anusha Srivatsa31604222018-06-26 13:52:23 -07008573#define SDE_GMBUS_ICP (1 << 23)
Ville Syrjälä97011352020-10-28 23:33:15 +02008574#define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
Ville Syrjälä5f371a82020-10-28 23:33:13 +02008575#define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
Ville Syrjäläe76ab2c2020-10-28 23:33:20 +02008576#define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
8577 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
Ville Syrjälä5f371a82020-10-28 23:33:13 +02008578 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
8579 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
Ville Syrjäläe76ab2c2020-10-28 23:33:20 +02008580#define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
Ville Syrjälä97011352020-10-28 23:33:15 +02008581 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
8582 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
8583 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
8584 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
8585 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
Anusha Srivatsa31604222018-06-26 13:52:23 -07008586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008587#define SDEISR _MMIO(0xc4000)
8588#define SDEIMR _MMIO(0xc4004)
8589#define SDEIIR _MMIO(0xc4008)
8590#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008592#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008593#define SERR_INT_POISON (1 << 31)
8594#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03008595
Zhenyu Wangb9055052009-06-05 15:38:38 +08008596/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008597#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03008598#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308599#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03008600#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8601#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8602#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8603#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008604#define PORTD_HOTPLUG_ENABLE (1 << 20)
8605#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8606#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8607#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8608#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8609#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8610#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00008611#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8612#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8613#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008614#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308615#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008616#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8617#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8618#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8619#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8620#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8621#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00008622#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8623#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8624#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008625#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308626#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008627#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8628#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8629#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8630#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8631#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8632#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00008633#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8634#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8635#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308636#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8637 BXT_DDIB_HPD_INVERT | \
8638 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008639
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008640#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008641#define PORTE_HOTPLUG_ENABLE (1 << 4)
8642#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008643#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8644#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8645#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8646
Anusha Srivatsa31604222018-06-26 13:52:23 -07008647/* This register is a reuse of PCH_PORT_HOTPLUG register. The
8648 * functionality covered in PCH_PORT_HOTPLUG is split into
8649 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8650 */
8651
Lucas De Marchied3126f2019-08-29 14:15:23 -07008652#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
Ville Syrjälä5f371a82020-10-28 23:33:13 +02008653#define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
8654#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
8655#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
8656#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
8657#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
8658#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
Anusha Srivatsa31604222018-06-26 13:52:23 -07008659
8660#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
Ville Syrjälä97011352020-10-28 23:33:15 +02008661#define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8662#define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8663#define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
Matt Roperf49108d2019-11-27 14:13:14 -08008664
8665#define SHPD_FILTER_CNT _MMIO(0xc4038)
8666#define SHPD_FILTER_CNT_500_ADJ 0x001D9
8667
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008668#define _PCH_DPLL_A 0xc6014
8669#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008670#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008671
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008672#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008673#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008674#define _PCH_FPA1 0xc6044
8675#define _PCH_FPB0 0xc6048
8676#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008677#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8678#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008679
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008680#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008681
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008682#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008683#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008684#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8685#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8686#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8687#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8688#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8689#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8690#define DREF_SSC_SOURCE_MASK (3 << 11)
8691#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8692#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8693#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8694#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8695#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8696#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8697#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8698#define DREF_SSC4_DOWNSPREAD (0 << 6)
8699#define DREF_SSC4_CENTERSPREAD (1 << 6)
8700#define DREF_SSC1_DISABLE (0 << 1)
8701#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008702#define DREF_SSC4_DISABLE (0)
8703#define DREF_SSC4_ENABLE (1)
8704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008705#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008706#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008707#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008708#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008709#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008710#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008711#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8712#define CNP_RAWCLK_DIV(div) ((div) << 16)
8713#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008714#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008715#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008717#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008718
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008719#define PCH_SSC4_PARMS _MMIO(0xc6210)
8720#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008721
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008722#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008723#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008724#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008725#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008726
Zhenyu Wangb9055052009-06-05 15:38:38 +08008727/* transcoder */
8728
Daniel Vetter275f01b22013-05-03 11:49:47 +02008729#define _PCH_TRANS_HTOTAL_A 0xe0000
8730#define TRANS_HTOTAL_SHIFT 16
8731#define TRANS_HACTIVE_SHIFT 0
8732#define _PCH_TRANS_HBLANK_A 0xe0004
8733#define TRANS_HBLANK_END_SHIFT 16
8734#define TRANS_HBLANK_START_SHIFT 0
8735#define _PCH_TRANS_HSYNC_A 0xe0008
8736#define TRANS_HSYNC_END_SHIFT 16
8737#define TRANS_HSYNC_START_SHIFT 0
8738#define _PCH_TRANS_VTOTAL_A 0xe000c
8739#define TRANS_VTOTAL_SHIFT 16
8740#define TRANS_VACTIVE_SHIFT 0
8741#define _PCH_TRANS_VBLANK_A 0xe0010
8742#define TRANS_VBLANK_END_SHIFT 16
8743#define TRANS_VBLANK_START_SHIFT 0
8744#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008745#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008746#define TRANS_VSYNC_START_SHIFT 0
8747#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008748
Daniel Vettere3b95f12013-05-03 11:49:49 +02008749#define _PCH_TRANSA_DATA_M1 0xe0030
8750#define _PCH_TRANSA_DATA_N1 0xe0034
8751#define _PCH_TRANSA_DATA_M2 0xe0038
8752#define _PCH_TRANSA_DATA_N2 0xe003c
8753#define _PCH_TRANSA_LINK_M1 0xe0040
8754#define _PCH_TRANSA_LINK_N1 0xe0044
8755#define _PCH_TRANSA_LINK_M2 0xe0048
8756#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008757
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008758/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008759#define _VIDEO_DIP_CTL_A 0xe0200
8760#define _VIDEO_DIP_DATA_A 0xe0208
8761#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008762#define GCP_COLOR_INDICATION (1 << 2)
8763#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8764#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008765
8766#define _VIDEO_DIP_CTL_B 0xe1200
8767#define _VIDEO_DIP_DATA_B 0xe1208
8768#define _VIDEO_DIP_GCP_B 0xe1210
8769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008770#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8771#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8772#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008773
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008774/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008775#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8776#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8777#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008778
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008779#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8780#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8781#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008782
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008783#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8784#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8785#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008786
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008787#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008788 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008789 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008790#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008791 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008792 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008793#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008794 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008795 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008796
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008797/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008798
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008799#define _HSW_VIDEO_DIP_CTL_A 0x60200
8800#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8801#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8802#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8803#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8804#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308805#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008806#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8807#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8808#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8809#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8810#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8811#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008812
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008813#define _HSW_VIDEO_DIP_CTL_B 0x61200
8814#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8815#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8816#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8817#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8818#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308819#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008820#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8821#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8822#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8823#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8824#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8825#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008826
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008827/* Icelake PPS_DATA and _ECC DIP Registers.
8828 * These are available for transcoders B,C and eDP.
8829 * Adding the _A so as to reuse the _MMIO_TRANS2
8830 * definition, with which it offsets to the right location.
8831 */
8832
8833#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8834#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8835#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8836#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008838#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008839#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008840#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8841#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8842#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008843#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008844#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308845#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008846#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8847#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008848
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008849#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008850#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008851#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008853#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008854
Daniel Vetter275f01b22013-05-03 11:49:47 +02008855#define _PCH_TRANS_HTOTAL_B 0xe1000
8856#define _PCH_TRANS_HBLANK_B 0xe1004
8857#define _PCH_TRANS_HSYNC_B 0xe1008
8858#define _PCH_TRANS_VTOTAL_B 0xe100c
8859#define _PCH_TRANS_VBLANK_B 0xe1010
8860#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008861#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008863#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8864#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8865#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8866#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8867#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8868#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8869#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008870
Daniel Vettere3b95f12013-05-03 11:49:49 +02008871#define _PCH_TRANSB_DATA_M1 0xe1030
8872#define _PCH_TRANSB_DATA_N1 0xe1034
8873#define _PCH_TRANSB_DATA_M2 0xe1038
8874#define _PCH_TRANSB_DATA_N2 0xe103c
8875#define _PCH_TRANSB_LINK_M1 0xe1040
8876#define _PCH_TRANSB_LINK_N1 0xe1044
8877#define _PCH_TRANSB_LINK_M2 0xe1048
8878#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008880#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8881#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8882#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8883#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8884#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8885#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8886#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8887#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008888
Daniel Vetterab9412b2013-05-03 11:49:46 +02008889#define _PCH_TRANSACONF 0xf0008
8890#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008891#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8892#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008893#define TRANS_DISABLE (0 << 31)
8894#define TRANS_ENABLE (1 << 31)
8895#define TRANS_STATE_MASK (1 << 30)
8896#define TRANS_STATE_DISABLE (0 << 30)
8897#define TRANS_STATE_ENABLE (1 << 30)
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03008898#define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */
8899#define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008900#define TRANS_INTERLACE_MASK (7 << 21)
8901#define TRANS_PROGRESSIVE (0 << 21)
8902#define TRANS_INTERLACED (3 << 21)
8903#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8904#define TRANS_8BPC (0 << 5)
8905#define TRANS_10BPC (1 << 5)
8906#define TRANS_6BPC (2 << 5)
8907#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008908
Daniel Vetterce401412012-10-31 22:52:30 +01008909#define _TRANSA_CHICKEN1 0xf0060
8910#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008911#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008912#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8913#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008914#define _TRANSA_CHICKEN2 0xf0064
8915#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008916#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008917#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8918#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8919#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03008920#define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008921#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8922#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008924#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008925#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8926#define FDIA_PHASE_SYNC_SHIFT_EN 18
Clinton A Taylorb18c1eb2020-10-21 01:20:30 -07008927#define INVERT_DDID_HPD (1 << 18)
8928#define INVERT_DDIC_HPD (1 << 17)
8929#define INVERT_DDIB_HPD (1 << 16)
8930#define INVERT_DDIA_HPD (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008931#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8932#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008933#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008934#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8935#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Matt Roper9b2383a2020-05-01 14:37:01 -07008936#define SBCLK_RUN_REFCLK_DIS (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008937#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008938#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008939#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8940#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8941#define LPT_PWM_GRANULARITY (1 << 5)
8942#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008944#define _FDI_RXA_CHICKEN 0xc200c
8945#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008946#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8947#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008948#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008950#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008951#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8952#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8953#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
José Roberto de Souzac7460632020-07-27 09:47:29 -07008954#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008955#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8956#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8957#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008958
Zhenyu Wangb9055052009-06-05 15:38:38 +08008959/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008960#define _FDI_TXA_CTL 0x60100
8961#define _FDI_TXB_CTL 0x61100
8962#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008963#define FDI_TX_DISABLE (0 << 31)
8964#define FDI_TX_ENABLE (1 << 31)
8965#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8966#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8967#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8968#define FDI_LINK_TRAIN_NONE (3 << 28)
8969#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8970#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8971#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8972#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8973#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8974#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8975#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8976#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008977/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8978 SNB has different settings. */
8979/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008980#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8981#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8982#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8983#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008984/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008985#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8986#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8987#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8988#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8989#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008990#define FDI_DP_PORT_WIDTH_SHIFT 19
8991#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8992#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008993#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008994/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008995#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008996
8997/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008998#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8999#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
9000#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
9001#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07009002
Zhenyu Wangb9055052009-06-05 15:38:38 +08009003/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009004#define FDI_COMPOSITE_SYNC (1 << 11)
9005#define FDI_LINK_TRAIN_AUTO (1 << 10)
9006#define FDI_SCRAMBLING_ENABLE (0 << 7)
9007#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009008
9009/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08009010#define _FDI_RXA_CTL 0xf000c
9011#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009012#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009013#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009014/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009015#define FDI_FS_ERRC_ENABLE (1 << 27)
9016#define FDI_FE_ERRC_ENABLE (1 << 26)
9017#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
9018#define FDI_8BPC (0 << 16)
9019#define FDI_10BPC (1 << 16)
9020#define FDI_6BPC (2 << 16)
9021#define FDI_12BPC (3 << 16)
9022#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
9023#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
9024#define FDI_RX_PLL_ENABLE (1 << 13)
9025#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
9026#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
9027#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
9028#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
9029#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
9030#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009031/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009032#define FDI_AUTO_TRAINING (1 << 10)
9033#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
9034#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
9035#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
9036#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
9037#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009038
Paulo Zanoni04945642012-11-01 21:00:59 -02009039#define _FDI_RXA_MISC 0xf0010
9040#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009041#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
9042#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
9043#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
9044#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
9045#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
9046#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
9047#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009048#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02009049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009050#define _FDI_RXA_TUSIZE1 0xf0030
9051#define _FDI_RXA_TUSIZE2 0xf0038
9052#define _FDI_RXB_TUSIZE1 0xf1030
9053#define _FDI_RXB_TUSIZE2 0xf1038
9054#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
9055#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009056
9057/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009058#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
9059#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
9060#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
9061#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
9062#define FDI_RX_FS_CODE_ERR (1 << 6)
9063#define FDI_RX_FE_CODE_ERR (1 << 5)
9064#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
9065#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
9066#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
9067#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
9068#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009070#define _FDI_RXA_IIR 0xf0014
9071#define _FDI_RXA_IMR 0xf0018
9072#define _FDI_RXB_IIR 0xf1014
9073#define _FDI_RXB_IMR 0xf1018
9074#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
9075#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009077#define FDI_PLL_CTL_1 _MMIO(0xfe000)
9078#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009079
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009080#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009081#define LVDS_DETECTED (1 << 1)
9082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009083#define _PCH_DP_B 0xe4100
9084#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02009085#define _PCH_DPB_AUX_CH_CTL 0xe4110
9086#define _PCH_DPB_AUX_CH_DATA1 0xe4114
9087#define _PCH_DPB_AUX_CH_DATA2 0xe4118
9088#define _PCH_DPB_AUX_CH_DATA3 0xe411c
9089#define _PCH_DPB_AUX_CH_DATA4 0xe4120
9090#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009092#define _PCH_DP_C 0xe4200
9093#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02009094#define _PCH_DPC_AUX_CH_CTL 0xe4210
9095#define _PCH_DPC_AUX_CH_DATA1 0xe4214
9096#define _PCH_DPC_AUX_CH_DATA2 0xe4218
9097#define _PCH_DPC_AUX_CH_DATA3 0xe421c
9098#define _PCH_DPC_AUX_CH_DATA4 0xe4220
9099#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009101#define _PCH_DP_D 0xe4300
9102#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02009103#define _PCH_DPD_AUX_CH_CTL 0xe4310
9104#define _PCH_DPD_AUX_CH_DATA1 0xe4314
9105#define _PCH_DPD_AUX_CH_DATA2 0xe4318
9106#define _PCH_DPD_AUX_CH_DATA3 0xe431c
9107#define _PCH_DPD_AUX_CH_DATA4 0xe4320
9108#define _PCH_DPD_AUX_CH_DATA5 0xe4324
9109
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02009110#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
9111#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009112
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009113/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009114#define _TRANS_DP_CTL_A 0xe0300
9115#define _TRANS_DP_CTL_B 0xe1300
9116#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009117#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009118#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03009119#define TRANS_DP_PORT_SEL_MASK (3 << 29)
9120#define TRANS_DP_PORT_SEL_NONE (3 << 29)
9121#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009122#define TRANS_DP_AUDIO_ONLY (1 << 26)
9123#define TRANS_DP_ENH_FRAMING (1 << 18)
9124#define TRANS_DP_8BPC (0 << 9)
9125#define TRANS_DP_10BPC (1 << 9)
9126#define TRANS_DP_6BPC (2 << 9)
9127#define TRANS_DP_12BPC (3 << 9)
9128#define TRANS_DP_BPC_MASK (3 << 9)
9129#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009130#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009131#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009132#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009133#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009134
Jani Nikula59821ed2021-08-23 19:18:08 +03009135#define _TRANS_DP2_CTL_A 0x600a0
9136#define _TRANS_DP2_CTL_B 0x610a0
9137#define _TRANS_DP2_CTL_C 0x620a0
9138#define _TRANS_DP2_CTL_D 0x630a0
9139#define TRANS_DP2_CTL(trans) _MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B)
9140#define TRANS_DP2_128B132B_CHANNEL_CODING REG_BIT(31)
9141#define TRANS_DP2_PANEL_REPLAY_ENABLE REG_BIT(30)
9142#define TRANS_DP2_DEBUG_ENABLE REG_BIT(23)
9143
Jani Nikula1db18262021-08-23 19:18:10 +03009144#define _TRANS_DP2_VFREQHIGH_A 0x600a4
9145#define _TRANS_DP2_VFREQHIGH_B 0x610a4
9146#define _TRANS_DP2_VFREQHIGH_C 0x620a4
9147#define _TRANS_DP2_VFREQHIGH_D 0x630a4
9148#define TRANS_DP2_VFREQHIGH(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B)
9149#define TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK REG_GENMASK(31, 8)
9150#define TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz) REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz))
9151
9152#define _TRANS_DP2_VFREQLOW_A 0x600a8
9153#define _TRANS_DP2_VFREQLOW_B 0x610a8
9154#define _TRANS_DP2_VFREQLOW_C 0x620a8
9155#define _TRANS_DP2_VFREQLOW_D 0x630a8
9156#define TRANS_DP2_VFREQLOW(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B)
9157
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009158/* SNB eDP training params */
9159/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009160#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
9161#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
9162#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
9163#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009164/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009165#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
9166#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
9167#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
9168#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
9169#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
9170#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009171
Keith Packard1a2eb462011-11-16 16:26:07 -08009172/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009173#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
9174#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
9175#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
9176#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
9177#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
9178#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
9179#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08009180
9181/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009182#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
9183#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
9184#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
9185#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
9186#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08009187
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009188#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08009189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009190#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03009191
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05309192#define RC6_LOCATION _MMIO(0xD40)
9193#define RC6_CTX_IN_DRAM (1 << 0)
9194#define RC6_CTX_BASE _MMIO(0xD48)
9195#define RC6_CTX_BASE_MASK 0xFFFFFFF0
9196#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
9197#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
9198#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
9199#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
9200#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
9201#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009202#define FORCEWAKE _MMIO(0xA18C)
9203#define FORCEWAKE_VLV _MMIO(0x1300b0)
9204#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
9205#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
9206#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
9207#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
9208#define FORCEWAKE_ACK _MMIO(0x130090)
9209#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03009210#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
9211#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
9212#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
9213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009214#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03009215#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
9216#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
9217#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
9218#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009219#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
9220#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02009221#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
9222#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009223#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
Matt Roper55e3c172020-10-09 12:44:40 -07009224#define FORCEWAKE_GT_GEN9 _MMIO(0xa188)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009225#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02009226#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
9227#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009228#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
Matt Roper55e3c172020-10-09 12:44:40 -07009229#define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02009230#define FORCEWAKE_KERNEL BIT(0)
9231#define FORCEWAKE_USER BIT(1)
9232#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009233#define FORCEWAKE_MT_ACK _MMIO(0x130040)
9234#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009235#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009236#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05309237#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
9238#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
9239#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00009240
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009241#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03009242#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
9243#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009244#define GT_FIFO_SBDROPERR (1 << 6)
9245#define GT_FIFO_BLOBDROPERR (1 << 5)
9246#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
9247#define GT_FIFO_DROPERR (1 << 3)
9248#define GT_FIFO_OVFERR (1 << 2)
9249#define GT_FIFO_IAWRERR (1 << 1)
9250#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01009251
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009252#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02009253#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01009254#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05309255#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
9256#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00009257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009258#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07009259#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03009260#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00009261#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03009262#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
9263#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
9264#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07009265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009266#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009267# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03009268# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02009269# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02009270# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02009271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009272#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00009273# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07009274# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07009275# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08009276# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08009277# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08009278# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08009279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009280#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00009281# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03009282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009283#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009284#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
9285#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07009286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009287#define GEN6_RCGCTL1 _MMIO(0x9410)
9288#define GEN6_RCGCTL2 _MMIO(0x9414)
9289#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03009290
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009291#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009292#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
9293#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
9294#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009296#define GEN6_GFXPAUSE _MMIO(0xA000)
9297#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009298#define GEN6_TURBO_DISABLE (1 << 31)
9299#define GEN6_FREQUENCY(x) ((x) << 25)
9300#define HSW_FREQUENCY(x) ((x) << 24)
9301#define GEN9_FREQUENCY(x) ((x) << 23)
9302#define GEN6_OFFSET(x) ((x) << 19)
9303#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Vinay Belgaumkar41e5c172021-07-30 13:21:17 -07009304#define GEN9_SW_REQ_UNSLICE_RATIO_SHIFT 23
9305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009306#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
9307#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009308#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
9309#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
9310#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
9311#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
9312#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
9313#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
9314#define GEN7_RC_CTL_TO_MODE (1 << 28)
9315#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
9316#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009317#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
9318#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
9319#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08009320#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08009321#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05309322#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08009323#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08009324#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05309325#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009326#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009327#define GEN6_RP_MEDIA_TURBO (1 << 11)
9328#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
9329#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
9330#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
9331#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
9332#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
9333#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
9334#define GEN6_RP_ENABLE (1 << 7)
9335#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
9336#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
9337#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
9338#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
9339#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009340#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
9341#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
9342#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01009343#define GEN6_RP_EI_MASK 0xffffff
9344#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009345#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01009346#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009347#define GEN6_RP_PREV_UP _MMIO(0xA058)
9348#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01009349#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009350#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
9351#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
9352#define GEN6_RP_UP_EI _MMIO(0xA068)
9353#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
9354#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
9355#define GEN6_RPDEUHWTC _MMIO(0xA080)
9356#define GEN6_RPDEUC _MMIO(0xA084)
9357#define GEN6_RPDEUCSW _MMIO(0xA088)
9358#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03009359#define RC_SW_TARGET_STATE_SHIFT 16
9360#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009361#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
9362#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
9363#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07009364#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009365#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
9366#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
9367#define GEN6_RC_SLEEP _MMIO(0xA0B0)
9368#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
9369#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
9370#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
9371#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
9372#define VLV_RCEDATA _MMIO(0xA0BC)
9373#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
9374#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009375#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
9376#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03009377#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009378#define VLV_PWRDWNUPCTL _MMIO(0xA294)
9379#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
9380#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
9381#define GEN9_PG_ENABLE _MMIO(0xA210)
Rodrigo Vivi695dc552020-11-11 09:09:36 -05009382#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
9383#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
9384#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
9385#define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n))
9386#define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n))
Imre Deakfc619842016-06-29 19:13:55 +03009387#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
9388#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
9389#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00009390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009391#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05309392#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
9393#define PIXEL_OVERLAP_CNT_SHIFT 30
9394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009395#define GEN6_PMISR _MMIO(0x44020)
9396#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
9397#define GEN6_PMIIR _MMIO(0x44028)
9398#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009399#define GEN6_PM_MBOX_EVENT (1 << 25)
9400#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03009401
9402/*
9403 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
9404 * registers. Shifting is handled on accessing the imr and ier.
9405 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009406#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
9407#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
9408#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
9409#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
9410#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01009411#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
9412 GEN6_PM_RP_UP_THRESHOLD | \
9413 GEN6_PM_RP_DOWN_EI_EXPIRED | \
9414 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07009415 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00009416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009417#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03009418#define GEN7_GT_SCRATCH_REG_NUM 8
9419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009420#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009421#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
9422#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05309423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009424#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
9425#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009426#define VLV_COUNT_RANGE_HIGH (1 << 15)
9427#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
9428#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
9429#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
9430#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009431#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
9432#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
9433#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03009434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009435#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
9436#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
9437#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
9438#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07009439
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009440#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009441#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04009442#define GEN6_PCODE_ERROR_MASK 0xFF
9443#define GEN6_PCODE_SUCCESS 0x0
9444#define GEN6_PCODE_ILLEGAL_CMD 0x1
9445#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
9446#define GEN6_PCODE_TIMEOUT 0x3
9447#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
9448#define GEN7_PCODE_TIMEOUT 0x2
9449#define GEN7_PCODE_ILLEGAL_DATA 0x3
Matt Roperf22fd332020-01-10 17:45:11 -08009450#define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
9451#define GEN11_PCODE_LOCKED 0x6
Stanislav Lisovskiyf136c582020-05-05 13:22:45 +03009452#define GEN11_PCODE_REJECTED 0x11
Lyude87660502016-08-17 15:55:53 -04009453#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03009454#define GEN6_PCODE_WRITE_RC6VIDS 0x4
9455#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01009456#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
9457#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009458#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01009459#define GEN9_PCODE_READ_MEM_LATENCY 0x6
9460#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
9461#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
9462#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
9463#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05009464#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01009465#define SKL_PCODE_CDCLK_CONTROL 0x7
9466#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
9467#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01009468#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
9469#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
9470#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03009471#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
9472#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
9473#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Stanislav Lisovskiy192fbfb2021-05-31 09:48:45 +03009474#define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8))
Stanislav Lisovskiyf136c582020-05-05 13:22:45 +03009475#define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
9476#define ICL_PCODE_POINTS_RESTRICTED 0x0
Stanislav Lisovskiy192fbfb2021-05-31 09:48:45 +03009477#define ICL_PCODE_POINTS_RESTRICTED_MASK 0xf
9478#define ADLS_PSF_PT_SHIFT 8
9479#define ADLS_QGV_PT_MASK REG_GENMASK(7, 0)
9480#define ADLS_PSF_PT_MASK REG_GENMASK(10, 8)
Paulo Zanoni515b2392013-09-10 19:36:37 -03009481#define GEN6_PCODE_READ_D_COMP 0x10
9482#define GEN6_PCODE_WRITE_D_COMP 0x11
José Roberto de Souzafeb7e0e2020-04-14 12:49:52 -07009483#define ICL_PCODE_EXIT_TCCOLD 0x12
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309484#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07009485#define DISPLAY_IPS_CONTROL 0x19
José Roberto de Souza3c029342020-04-14 12:49:54 -07009486#define TGL_PCODE_TCCOLD 0x26
9487#define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
Imre Deak05e31dd2020-08-05 18:00:56 +03009488#define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
9489#define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
Ville Syrjälä61843f02017-09-12 18:34:11 +03009490 /* See also IPS_CTL */
9491#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03009492#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04009493#define GEN9_PCODE_SAGV_CONTROL 0x21
9494#define GEN9_SAGV_DISABLE 0x0
9495#define GEN9_SAGV_IS_DISABLED 0x1
9496#define GEN9_SAGV_ENABLE 0x3
Matt Roperf9c730ed2020-09-30 23:39:17 -07009497#define DG1_PCODE_STATUS 0x7E
9498#define DG1_UNCORE_GET_INIT_STATUS 0x0
9499#define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
James Ausmusda80f042019-10-09 10:23:15 -07009500#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009501#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009502#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01009503#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009504#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00009505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009506#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009507#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08009508#define GEN6_RCn_MASK 7
9509#define GEN6_RC0 0
9510#define GEN6_RC3 2
9511#define GEN6_RC6 3
9512#define GEN6_RC7 4
9513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009514#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02009515#define GEN8_LSLICESTAT_MASK 0x7
9516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009517#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9518#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009519#define CHV_SS_PG_ENABLE (1 << 1)
9520#define CHV_EU08_PG_ENABLE (1 << 9)
9521#define CHV_EU19_PG_ENABLE (1 << 17)
9522#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08009523
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009524#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9525#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009526#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08009527
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009528#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009529#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9530 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009531#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009532#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009533#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009534
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009535#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009536#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9537 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009538#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009539#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9540 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009541#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9542#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9543#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9544#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9545#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9546#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9547#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9548#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009550#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009551#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9552#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9553#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9554#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07009555
Oscar Mateo5bcebe72018-05-08 14:29:25 -07009556#define GEN8_GARBCNTL _MMIO(0xB004)
9557#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9558#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07009559#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9560#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9561
9562#define GEN11_GLBLINVL _MMIO(0xB404)
9563#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9564#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01009565
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009566#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9567#define DFR_DISABLE (1 << 9)
9568
Oscar Mateof4a35712018-05-08 14:29:27 -07009569#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9570#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9571#define GEN11_HASH_CTRL_BIT0 (1 << 0)
9572#define GEN11_HASH_CTRL_BIT4 (1 << 12)
9573
Oscar Mateo6b967dc2018-05-08 14:29:29 -07009574#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9575#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9576#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9577
Oscar Mateof57f9372018-10-30 01:45:04 -07009578#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Clint Taylora91da662020-08-25 19:57:24 -07009579#define ENABLE_SMALLPL REG_BIT(15)
Dongwon Kim397049a2019-04-25 06:50:05 +01009580#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07009581
Ben Widawskye3689192012-05-25 16:56:22 -07009582/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009583#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009584#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9585#define GEN7_PARITY_ERROR_VALID (1 << 13)
9586#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9587#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07009588#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009589 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07009590#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009591 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07009592#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009593 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009594#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07009595
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009596#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07009597#define GEN7_L3LOG_SIZE 0x80
9598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009599#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9600#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009601#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9602#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9603#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9604#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07009605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009606#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009607#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9608#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00009609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009610#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009611#define FLOW_CONTROL_ENABLE (1 << 15)
9612#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9613#define STALL_DOP_GATING_DISABLE (1 << 5)
9614#define THROTTLE_12_5 (7 << 2)
9615#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08009616
José Roberto de Souzaec1e1262020-02-27 14:00:51 -08009617#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9618#define GEN12_DISABLE_EARLY_READ REG_BIT(14)
9619#define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8)
Mika Kuoppala0db1a5f2020-02-07 17:51:38 +02009620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009621#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07009622#define DOP_CLOCK_GATING_DISABLE (1 << 0)
9623#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9624#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07009625
Matt Atwood52c2e4e2020-02-27 14:00:53 -08009626#define GEN9_ROW_CHICKEN4 _MMIO(0xe48c)
9627#define GEN12_DISABLE_TDL_PUSH REG_BIT(9)
Matt Roper14f49be2020-03-11 09:22:58 -07009628#define GEN11_DIS_PICK_2ND_EU REG_BIT(7)
Matt Atwood52c2e4e2020-02-27 14:00:53 -08009629
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009630#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009631#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009633#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009634#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01009635
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009636#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009637#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9638#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9639#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009640#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08009641
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009642#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009643#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9644#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9645#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00009646
Jani Nikulac46f1112014-10-27 16:26:52 +02009647/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02009648#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02009649#define INTEL_AUDIO_DEVCL 0x808629FB
9650#define INTEL_AUDIO_DEVBLC 0x80862801
9651#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08009652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009653#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02009654#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9655#define G4X_ELDV_DEVCTG (1 << 14)
9656#define G4X_ELD_ADDR_MASK (0xf << 5)
9657#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009658#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08009659
Jani Nikulac46f1112014-10-27 16:26:52 +02009660#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9661#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009662#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9663 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009664#define _IBX_AUD_CNTL_ST_A 0xE20B4
9665#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009666#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9667 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009668#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9669#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9670#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009671#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009672#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9673#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009674
Jani Nikulac46f1112014-10-27 16:26:52 +02009675#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9676#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009677#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009678#define _CPT_AUD_CNTL_ST_A 0xE50B4
9679#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009680#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9681#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009682
Jani Nikulac46f1112014-10-27 16:26:52 +02009683#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9684#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009685#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009686#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9687#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009688#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9689#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009690
Eric Anholtae662d32012-01-03 09:23:29 -08009691/* These are the 4 32-bit write offset registers for each stream
9692 * output buffer. It determines the offset from the
9693 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9694 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009695#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009696
Jani Nikulac46f1112014-10-27 16:26:52 +02009697#define _IBX_AUD_CONFIG_A 0xe2000
9698#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009699#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009700#define _CPT_AUD_CONFIG_A 0xe5000
9701#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009702#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009703#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9704#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009705#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009706
Wu Fengguangb6daa022012-01-06 14:41:31 -06009707#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9708#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9709#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009710#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009711#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009712#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009713#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9714#define AUD_CONFIG_N(n) \
9715 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9716 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009717#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009718#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9719#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9720#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9721#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9722#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9723#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9724#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9725#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9726#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9727#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9728#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Kai Vehmanen1aae3062020-03-10 18:23:38 +02009729#define AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 (10 << 16)
9730#define AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 (11 << 16)
9731#define AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 (12 << 16)
9732#define AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 (13 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009733#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9734
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009735/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009736#define _HSW_AUD_CONFIG_A 0x65000
9737#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009738#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009739
Jani Nikulac46f1112014-10-27 16:26:52 +02009740#define _HSW_AUD_MISC_CTRL_A 0x65010
9741#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009742#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009743
Libin Yang6014ac12016-10-25 17:54:18 +03009744#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9745#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009746#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009747#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9748#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9749#define AUD_CONFIG_M_MASK 0xfffff
9750
Jani Nikulac46f1112014-10-27 16:26:52 +02009751#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9752#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009753#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009754
9755/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009756#define _HSW_AUD_DIG_CNVT_1 0x65080
9757#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009758#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009759#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009760
Jani Nikulac46f1112014-10-27 16:26:52 +02009761#define _HSW_AUD_EDID_DATA_A 0x65050
9762#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009763#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009764
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009765#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9766#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009767#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9768#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9769#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9770#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009771
Jani Nikula7d4fed82021-10-01 13:03:16 +03009772#define _AUD_TCA_DP_2DOT0_CTRL 0x650bc
9773#define _AUD_TCB_DP_2DOT0_CTRL 0x651bc
9774#define AUD_DP_2DOT0_CTRL(trans) _MMIO_TRANS(trans, _AUD_TCA_DP_2DOT0_CTRL, _AUD_TCB_DP_2DOT0_CTRL)
9775#define AUD_ENABLE_SDP_SPLIT REG_BIT(31)
9776
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009777#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009778#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9779
Kai Vehmanen87c16942019-09-20 11:39:18 +03009780#define AUD_FREQ_CNTRL _MMIO(0x65900)
Kai Vehmanen1580d3c2019-10-03 11:55:30 +03009781#define AUD_PIN_BUF_CTL _MMIO(0x48414)
9782#define AUD_PIN_BUF_ENABLE REG_BIT(31)
Kai Vehmanen87c16942019-09-20 11:39:18 +03009783
Uma Shankar48b8b042020-04-16 16:24:19 +05309784/* Display Audio Config Reg */
9785#define AUD_CONFIG_BE _MMIO(0x65ef0)
9786#define HBLANK_EARLY_ENABLE_ICL(pipe) (0x1 << (20 - (pipe)))
9787#define HBLANK_EARLY_ENABLE_TGL(pipe) (0x1 << (24 + (pipe)))
9788#define HBLANK_START_COUNT_MASK(pipe) (0x7 << (3 + ((pipe) * 6)))
9789#define HBLANK_START_COUNT(pipe, val) (((val) & 0x7) << (3 + ((pipe)) * 6))
9790#define NUMBER_SAMPLES_PER_LINE_MASK(pipe) (0x3 << ((pipe) * 6))
9791#define NUMBER_SAMPLES_PER_LINE(pipe, val) (((val) & 0x3) << ((pipe) * 6))
9792
9793#define HBLANK_START_COUNT_8 0
9794#define HBLANK_START_COUNT_16 1
9795#define HBLANK_START_COUNT_32 2
9796#define HBLANK_START_COUNT_64 3
9797#define HBLANK_START_COUNT_96 4
9798#define HBLANK_START_COUNT_128 5
9799
Imre Deak9c3a16c2017-08-14 18:15:30 +03009800/*
Imre Deak75e39682018-08-06 12:58:39 +03009801 * HSW - ICL power wells
9802 *
9803 * Platforms have up to 3 power well control register sets, each set
9804 * controlling up to 16 power wells via a request/status HW flag tuple:
9805 * - main (HSW_PWR_WELL_CTL[1-4])
9806 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9807 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9808 * Each control register set consists of up to 4 registers used by different
9809 * sources that can request a power well to be enabled:
9810 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9811 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9812 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9813 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009814 */
Imre Deak75e39682018-08-06 12:58:39 +03009815#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9816#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9817#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9818#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9819#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9820#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009821
Imre Deak75e39682018-08-06 12:58:39 +03009822/* HSW/BDW power well */
9823#define HSW_PW_CTL_IDX_GLOBAL 15
9824
Lucas De Marchia4d082f2021-07-28 14:59:45 -07009825/* SKL/BXT/GLK power wells */
Imre Deak75e39682018-08-06 12:58:39 +03009826#define SKL_PW_CTL_IDX_PW_2 15
9827#define SKL_PW_CTL_IDX_PW_1 14
Imre Deak75e39682018-08-06 12:58:39 +03009828#define GLK_PW_CTL_IDX_AUX_C 10
9829#define GLK_PW_CTL_IDX_AUX_B 9
9830#define GLK_PW_CTL_IDX_AUX_A 8
Imre Deak75e39682018-08-06 12:58:39 +03009831#define SKL_PW_CTL_IDX_DDI_D 4
9832#define SKL_PW_CTL_IDX_DDI_C 3
9833#define SKL_PW_CTL_IDX_DDI_B 2
9834#define SKL_PW_CTL_IDX_DDI_A_E 1
9835#define GLK_PW_CTL_IDX_DDI_A 1
9836#define SKL_PW_CTL_IDX_MISC_IO 0
9837
Imre Deak656409b2019-07-11 10:31:02 -07009838/* ICL/TGL - power wells */
Mika Kahola1db27a72019-07-11 10:31:03 -07009839#define TGL_PW_CTL_IDX_PW_5 4
Imre Deak75e39682018-08-06 12:58:39 +03009840#define ICL_PW_CTL_IDX_PW_4 3
9841#define ICL_PW_CTL_IDX_PW_3 2
9842#define ICL_PW_CTL_IDX_PW_2 1
9843#define ICL_PW_CTL_IDX_PW_1 0
9844
Matt Ropera6922f42021-05-11 21:21:40 -07009845/* XE_LPD - power wells */
9846#define XELPD_PW_CTL_IDX_PW_D 8
9847#define XELPD_PW_CTL_IDX_PW_C 7
9848#define XELPD_PW_CTL_IDX_PW_B 6
9849#define XELPD_PW_CTL_IDX_PW_A 5
9850
Imre Deak75e39682018-08-06 12:58:39 +03009851#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9852#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9853#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
Imre Deak656409b2019-07-11 10:31:02 -07009854#define TGL_PW_CTL_IDX_AUX_TBT6 14
9855#define TGL_PW_CTL_IDX_AUX_TBT5 13
9856#define TGL_PW_CTL_IDX_AUX_TBT4 12
Imre Deak75e39682018-08-06 12:58:39 +03009857#define ICL_PW_CTL_IDX_AUX_TBT4 11
Imre Deak656409b2019-07-11 10:31:02 -07009858#define TGL_PW_CTL_IDX_AUX_TBT3 11
Imre Deak75e39682018-08-06 12:58:39 +03009859#define ICL_PW_CTL_IDX_AUX_TBT3 10
Imre Deak656409b2019-07-11 10:31:02 -07009860#define TGL_PW_CTL_IDX_AUX_TBT2 10
Imre Deak75e39682018-08-06 12:58:39 +03009861#define ICL_PW_CTL_IDX_AUX_TBT2 9
Imre Deak656409b2019-07-11 10:31:02 -07009862#define TGL_PW_CTL_IDX_AUX_TBT1 9
Imre Deak75e39682018-08-06 12:58:39 +03009863#define ICL_PW_CTL_IDX_AUX_TBT1 8
Imre Deak656409b2019-07-11 10:31:02 -07009864#define TGL_PW_CTL_IDX_AUX_TC6 8
Matt Ropera6922f42021-05-11 21:21:40 -07009865#define XELPD_PW_CTL_IDX_AUX_E 8
Imre Deak656409b2019-07-11 10:31:02 -07009866#define TGL_PW_CTL_IDX_AUX_TC5 7
Matt Ropera6922f42021-05-11 21:21:40 -07009867#define XELPD_PW_CTL_IDX_AUX_D 7
Imre Deak656409b2019-07-11 10:31:02 -07009868#define TGL_PW_CTL_IDX_AUX_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009869#define ICL_PW_CTL_IDX_AUX_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009870#define TGL_PW_CTL_IDX_AUX_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009871#define ICL_PW_CTL_IDX_AUX_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009872#define TGL_PW_CTL_IDX_AUX_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009873#define ICL_PW_CTL_IDX_AUX_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009874#define TGL_PW_CTL_IDX_AUX_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009875#define ICL_PW_CTL_IDX_AUX_C 2
9876#define ICL_PW_CTL_IDX_AUX_B 1
9877#define ICL_PW_CTL_IDX_AUX_A 0
9878
9879#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9880#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9881#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
Matt Ropera6922f42021-05-11 21:21:40 -07009882#define XELPD_PW_CTL_IDX_DDI_E 8
Imre Deak656409b2019-07-11 10:31:02 -07009883#define TGL_PW_CTL_IDX_DDI_TC6 8
Matt Ropera6922f42021-05-11 21:21:40 -07009884#define XELPD_PW_CTL_IDX_DDI_D 7
Imre Deak656409b2019-07-11 10:31:02 -07009885#define TGL_PW_CTL_IDX_DDI_TC5 7
9886#define TGL_PW_CTL_IDX_DDI_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009887#define ICL_PW_CTL_IDX_DDI_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009888#define TGL_PW_CTL_IDX_DDI_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009889#define ICL_PW_CTL_IDX_DDI_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009890#define TGL_PW_CTL_IDX_DDI_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009891#define ICL_PW_CTL_IDX_DDI_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009892#define TGL_PW_CTL_IDX_DDI_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009893#define ICL_PW_CTL_IDX_DDI_C 2
9894#define ICL_PW_CTL_IDX_DDI_B 1
9895#define ICL_PW_CTL_IDX_DDI_A 0
9896
9897/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009898#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009899#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9900#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9901#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009902#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009903
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009904/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009905enum skl_power_gate {
9906 SKL_PG0,
9907 SKL_PG1,
9908 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009909 ICL_PG3,
9910 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009911};
9912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009913#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009914#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009915/*
9916 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9917 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9918 */
9919#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9920 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9921/*
9922 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9923 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9924 */
9925#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9926 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009927#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009928
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009929#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9930#define _ICL_AUX_ANAOVRD1_A 0x162398
9931#define _ICL_AUX_ANAOVRD1_B 0x6C398
9932#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9933 _ICL_AUX_ANAOVRD1_A, \
Matt Roperab340252019-12-12 16:15:10 -08009934 _ICL_AUX_ANAOVRD1_B))
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009935#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9936#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9937
Sean Paulee5e5e72018-01-08 14:55:39 -05009938/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309939#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009940#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9941#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309942#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309943#define HDCP_KEY_STATUS _MMIO(0x66c04)
9944#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009945#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309946#define HDCP_FUSE_DONE BIT(5)
9947#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009948#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309949#define HDCP_AKSV_LO _MMIO(0x66c10)
9950#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009951
9952/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309953#define HDCP_REP_CTL _MMIO(0x66d00)
Ramalingam C69205932019-08-28 22:12:16 +05309954#define HDCP_TRANSA_REP_PRESENT BIT(31)
9955#define HDCP_TRANSB_REP_PRESENT BIT(30)
9956#define HDCP_TRANSC_REP_PRESENT BIT(29)
9957#define HDCP_TRANSD_REP_PRESENT BIT(28)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309958#define HDCP_DDIB_REP_PRESENT BIT(30)
9959#define HDCP_DDIA_REP_PRESENT BIT(29)
9960#define HDCP_DDIC_REP_PRESENT BIT(28)
9961#define HDCP_DDID_REP_PRESENT BIT(27)
9962#define HDCP_DDIF_REP_PRESENT BIT(26)
9963#define HDCP_DDIE_REP_PRESENT BIT(25)
Ramalingam C69205932019-08-28 22:12:16 +05309964#define HDCP_TRANSA_SHA1_M0 (1 << 20)
9965#define HDCP_TRANSB_SHA1_M0 (2 << 20)
9966#define HDCP_TRANSC_SHA1_M0 (3 << 20)
9967#define HDCP_TRANSD_SHA1_M0 (4 << 20)
Sean Paulee5e5e72018-01-08 14:55:39 -05009968#define HDCP_DDIB_SHA1_M0 (1 << 20)
9969#define HDCP_DDIA_SHA1_M0 (2 << 20)
9970#define HDCP_DDIC_SHA1_M0 (3 << 20)
9971#define HDCP_DDID_SHA1_M0 (4 << 20)
9972#define HDCP_DDIF_SHA1_M0 (5 << 20)
9973#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309974#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009975#define HDCP_SHA1_READY BIT(17)
9976#define HDCP_SHA1_COMPLETE BIT(18)
9977#define HDCP_SHA1_V_MATCH BIT(19)
9978#define HDCP_SHA1_TEXT_32 (1 << 1)
9979#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9980#define HDCP_SHA1_TEXT_24 (4 << 1)
9981#define HDCP_SHA1_TEXT_16 (5 << 1)
9982#define HDCP_SHA1_TEXT_8 (6 << 1)
9983#define HDCP_SHA1_TEXT_0 (7 << 1)
9984#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9985#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9986#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9987#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9988#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009989#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309990#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009991
9992/* HDCP Auth Registers */
9993#define _PORTA_HDCP_AUTHENC 0x66800
9994#define _PORTB_HDCP_AUTHENC 0x66500
9995#define _PORTC_HDCP_AUTHENC 0x66600
9996#define _PORTD_HDCP_AUTHENC 0x66700
9997#define _PORTE_HDCP_AUTHENC 0x66A00
9998#define _PORTF_HDCP_AUTHENC 0x66900
9999#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
10000 _PORTA_HDCP_AUTHENC, \
10001 _PORTB_HDCP_AUTHENC, \
10002 _PORTC_HDCP_AUTHENC, \
10003 _PORTD_HDCP_AUTHENC, \
10004 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010005 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +053010006#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
Ramalingam C69205932019-08-28 22:12:16 +053010007#define _TRANSA_HDCP_CONF 0x66400
10008#define _TRANSB_HDCP_CONF 0x66500
10009#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
10010 _TRANSB_HDCP_CONF)
10011#define HDCP_CONF(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010012 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010013 TRANS_HDCP_CONF(trans) : \
10014 PORT_HDCP_CONF(port))
10015
Ramalingam C2834d9d2018-02-03 03:39:10 +053010016#define HDCP_CONF_CAPTURE_AN BIT(0)
10017#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
10018#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
Ramalingam C69205932019-08-28 22:12:16 +053010019#define _TRANSA_HDCP_ANINIT 0x66404
10020#define _TRANSB_HDCP_ANINIT 0x66504
10021#define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
10022 _TRANSA_HDCP_ANINIT, \
10023 _TRANSB_HDCP_ANINIT)
10024#define HDCP_ANINIT(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010025 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010026 TRANS_HDCP_ANINIT(trans) : \
10027 PORT_HDCP_ANINIT(port))
10028
Ramalingam C2834d9d2018-02-03 03:39:10 +053010029#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
Ramalingam C69205932019-08-28 22:12:16 +053010030#define _TRANSA_HDCP_ANLO 0x66408
10031#define _TRANSB_HDCP_ANLO 0x66508
10032#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
10033 _TRANSB_HDCP_ANLO)
10034#define HDCP_ANLO(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010035 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010036 TRANS_HDCP_ANLO(trans) : \
10037 PORT_HDCP_ANLO(port))
10038
Ramalingam C2834d9d2018-02-03 03:39:10 +053010039#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
Ramalingam C69205932019-08-28 22:12:16 +053010040#define _TRANSA_HDCP_ANHI 0x6640C
10041#define _TRANSB_HDCP_ANHI 0x6650C
10042#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
10043 _TRANSB_HDCP_ANHI)
10044#define HDCP_ANHI(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010045 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010046 TRANS_HDCP_ANHI(trans) : \
10047 PORT_HDCP_ANHI(port))
10048
Ramalingam C2834d9d2018-02-03 03:39:10 +053010049#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
Ramalingam C69205932019-08-28 22:12:16 +053010050#define _TRANSA_HDCP_BKSVLO 0x66410
10051#define _TRANSB_HDCP_BKSVLO 0x66510
10052#define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
10053 _TRANSA_HDCP_BKSVLO, \
10054 _TRANSB_HDCP_BKSVLO)
10055#define HDCP_BKSVLO(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010056 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010057 TRANS_HDCP_BKSVLO(trans) : \
10058 PORT_HDCP_BKSVLO(port))
10059
Ramalingam C2834d9d2018-02-03 03:39:10 +053010060#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
Ramalingam C69205932019-08-28 22:12:16 +053010061#define _TRANSA_HDCP_BKSVHI 0x66414
10062#define _TRANSB_HDCP_BKSVHI 0x66514
10063#define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
10064 _TRANSA_HDCP_BKSVHI, \
10065 _TRANSB_HDCP_BKSVHI)
10066#define HDCP_BKSVHI(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010067 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010068 TRANS_HDCP_BKSVHI(trans) : \
10069 PORT_HDCP_BKSVHI(port))
10070
Ramalingam C2834d9d2018-02-03 03:39:10 +053010071#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
Ramalingam C69205932019-08-28 22:12:16 +053010072#define _TRANSA_HDCP_RPRIME 0x66418
10073#define _TRANSB_HDCP_RPRIME 0x66518
10074#define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
10075 _TRANSA_HDCP_RPRIME, \
10076 _TRANSB_HDCP_RPRIME)
10077#define HDCP_RPRIME(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010078 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010079 TRANS_HDCP_RPRIME(trans) : \
10080 PORT_HDCP_RPRIME(port))
10081
Ramalingam C2834d9d2018-02-03 03:39:10 +053010082#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Ramalingam C69205932019-08-28 22:12:16 +053010083#define _TRANSA_HDCP_STATUS 0x6641C
10084#define _TRANSB_HDCP_STATUS 0x6651C
10085#define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
10086 _TRANSA_HDCP_STATUS, \
10087 _TRANSB_HDCP_STATUS)
10088#define HDCP_STATUS(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010089 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010090 TRANS_HDCP_STATUS(trans) : \
10091 PORT_HDCP_STATUS(port))
10092
Sean Paulee5e5e72018-01-08 14:55:39 -050010093#define HDCP_STATUS_STREAM_A_ENC BIT(31)
10094#define HDCP_STATUS_STREAM_B_ENC BIT(30)
10095#define HDCP_STATUS_STREAM_C_ENC BIT(29)
10096#define HDCP_STATUS_STREAM_D_ENC BIT(28)
10097#define HDCP_STATUS_AUTH BIT(21)
10098#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +053010099#define HDCP_STATUS_RI_MATCH BIT(19)
10100#define HDCP_STATUS_R0_READY BIT(18)
10101#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -050010102#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010103#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -050010104
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010105/* HDCP2.2 Registers */
10106#define _PORTA_HDCP2_BASE 0x66800
10107#define _PORTB_HDCP2_BASE 0x66500
10108#define _PORTC_HDCP2_BASE 0x66600
10109#define _PORTD_HDCP2_BASE 0x66700
10110#define _PORTE_HDCP2_BASE 0x66A00
10111#define _PORTF_HDCP2_BASE 0x66900
10112#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
10113 _PORTA_HDCP2_BASE, \
10114 _PORTB_HDCP2_BASE, \
10115 _PORTC_HDCP2_BASE, \
10116 _PORTD_HDCP2_BASE, \
10117 _PORTE_HDCP2_BASE, \
10118 _PORTF_HDCP2_BASE) + (x))
Anshuman Guptad631b982021-01-11 13:41:17 +053010119
Ramalingam C69205932019-08-28 22:12:16 +053010120#define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
10121#define _TRANSA_HDCP2_AUTH 0x66498
10122#define _TRANSB_HDCP2_AUTH 0x66598
10123#define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
10124 _TRANSB_HDCP2_AUTH)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010125#define AUTH_LINK_AUTHENTICATED BIT(31)
10126#define AUTH_LINK_TYPE BIT(30)
10127#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
10128#define AUTH_CLR_KEYS BIT(18)
Ramalingam C69205932019-08-28 22:12:16 +053010129#define HDCP2_AUTH(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010130 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010131 TRANS_HDCP2_AUTH(trans) : \
10132 PORT_HDCP2_AUTH(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010133
Ramalingam C69205932019-08-28 22:12:16 +053010134#define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
10135#define _TRANSA_HDCP2_CTL 0x664B0
10136#define _TRANSB_HDCP2_CTL 0x665B0
10137#define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
10138 _TRANSB_HDCP2_CTL)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010139#define CTL_LINK_ENCRYPTION_REQ BIT(31)
Ramalingam C69205932019-08-28 22:12:16 +053010140#define HDCP2_CTL(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010141 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010142 TRANS_HDCP2_CTL(trans) : \
10143 PORT_HDCP2_CTL(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010144
Ramalingam C69205932019-08-28 22:12:16 +053010145#define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
10146#define _TRANSA_HDCP2_STATUS 0x664B4
10147#define _TRANSB_HDCP2_STATUS 0x665B4
10148#define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
10149 _TRANSA_HDCP2_STATUS, \
10150 _TRANSB_HDCP2_STATUS)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010151#define LINK_TYPE_STATUS BIT(22)
10152#define LINK_AUTH_STATUS BIT(21)
10153#define LINK_ENCRYPTION_STATUS BIT(20)
Ramalingam C69205932019-08-28 22:12:16 +053010154#define HDCP2_STATUS(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010155 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010156 TRANS_HDCP2_STATUS(trans) : \
10157 PORT_HDCP2_STATUS(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010158
Anshuman Guptad631b982021-01-11 13:41:17 +053010159#define _PIPEA_HDCP2_STREAM_STATUS 0x668C0
10160#define _PIPEB_HDCP2_STREAM_STATUS 0x665C0
10161#define _PIPEC_HDCP2_STREAM_STATUS 0x666C0
10162#define _PIPED_HDCP2_STREAM_STATUS 0x667C0
10163#define PIPE_HDCP2_STREAM_STATUS(pipe) _MMIO(_PICK((pipe), \
10164 _PIPEA_HDCP2_STREAM_STATUS, \
10165 _PIPEB_HDCP2_STREAM_STATUS, \
10166 _PIPEC_HDCP2_STREAM_STATUS, \
10167 _PIPED_HDCP2_STREAM_STATUS))
10168
10169#define _TRANSA_HDCP2_STREAM_STATUS 0x664C0
10170#define _TRANSB_HDCP2_STREAM_STATUS 0x665C0
10171#define TRANS_HDCP2_STREAM_STATUS(trans) _MMIO_TRANS(trans, \
10172 _TRANSA_HDCP2_STREAM_STATUS, \
10173 _TRANSB_HDCP2_STREAM_STATUS)
10174#define STREAM_ENCRYPTION_STATUS BIT(31)
10175#define STREAM_TYPE_STATUS BIT(30)
10176#define HDCP2_STREAM_STATUS(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010177 (GRAPHICS_VER(dev_priv) >= 12 ? \
Anshuman Guptad631b982021-01-11 13:41:17 +053010178 TRANS_HDCP2_STREAM_STATUS(trans) : \
10179 PIPE_HDCP2_STREAM_STATUS(pipe))
10180
10181#define _PORTA_HDCP2_AUTH_STREAM 0x66F00
10182#define _PORTB_HDCP2_AUTH_STREAM 0x66F04
10183#define PORT_HDCP2_AUTH_STREAM(port) _MMIO_PORT(port, \
10184 _PORTA_HDCP2_AUTH_STREAM, \
10185 _PORTB_HDCP2_AUTH_STREAM)
10186#define _TRANSA_HDCP2_AUTH_STREAM 0x66F00
10187#define _TRANSB_HDCP2_AUTH_STREAM 0x66F04
10188#define TRANS_HDCP2_AUTH_STREAM(trans) _MMIO_TRANS(trans, \
10189 _TRANSA_HDCP2_AUTH_STREAM, \
10190 _TRANSB_HDCP2_AUTH_STREAM)
10191#define AUTH_STREAM_TYPE BIT(31)
10192#define HDCP2_AUTH_STREAM(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010193 (GRAPHICS_VER(dev_priv) >= 12 ? \
Anshuman Guptad631b982021-01-11 13:41:17 +053010194 TRANS_HDCP2_AUTH_STREAM(trans) : \
10195 PORT_HDCP2_AUTH_STREAM(port))
10196
Eugeni Dodonove7e104c2012-03-29 12:32:23 -030010197/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010198#define _TRANS_DDI_FUNC_CTL_A 0x60400
10199#define _TRANS_DDI_FUNC_CTL_B 0x61400
10200#define _TRANS_DDI_FUNC_CTL_C 0x62400
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -070010201#define _TRANS_DDI_FUNC_CTL_D 0x63400
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010202#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +030010203#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
10204#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010205#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010206
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010207#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -030010208/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Daniel Vetter26804af2014-06-25 22:01:55 +030010209#define TRANS_DDI_PORT_SHIFT 28
Mahesh Kumardf16b632019-07-12 18:09:20 -070010210#define TGL_TRANS_DDI_PORT_SHIFT 27
10211#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
10212#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
10213#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
10214#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
José Roberto de Souza9749a5b2019-08-07 17:49:35 -070010215#define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
José Roberto de Souza1cdd8702019-08-12 10:54:05 -070010216#define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010217#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
10218#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
10219#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
10220#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
10221#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
Jani Nikula7bb97db2021-09-09 15:51:57 +030010222#define TRANS_DDI_MODE_SELECT_FDI_OR_128B132B (4 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010223#define TRANS_DDI_BPC_MASK (7 << 20)
10224#define TRANS_DDI_BPC_8 (0 << 20)
10225#define TRANS_DDI_BPC_10 (1 << 20)
10226#define TRANS_DDI_BPC_6 (2 << 20)
10227#define TRANS_DDI_BPC_12 (3 << 20)
Lucas De Marchia4d082f2021-07-28 14:59:45 -070010228#define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18)
Ville Syrjälädc5b8ed2020-03-13 18:48:26 +020010229#define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010230#define TRANS_DDI_PVSYNC (1 << 17)
10231#define TRANS_DDI_PHSYNC (1 << 16)
Lucas De Marchia4d082f2021-07-28 14:59:45 -070010232#define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010233#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
10234#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
10235#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
10236#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
10237#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
José Roberto de Souza4d89adc2019-11-07 13:45:58 -080010238#define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
José Roberto de Souzabb747fa2019-11-07 13:45:57 -080010239#define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
Lucas De Marchib3545e02019-10-28 20:50:49 -070010240#define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
10241 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010242#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
10243#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
10244#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
10245#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
Anshuman Gupta1a67a162021-01-11 13:41:08 +053010246#define TRANS_DDI_HDCP_SELECT REG_BIT(5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010247#define TRANS_DDI_BFI_ENABLE (1 << 4)
10248#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
10249#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +053010250#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
10251 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
10252 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -030010253
Madhav Chauhan49edbd42018-10-15 17:28:00 +030010254#define _TRANS_DDI_FUNC_CTL2_A 0x60404
10255#define _TRANS_DDI_FUNC_CTL2_B 0x61404
10256#define _TRANS_DDI_FUNC_CTL2_C 0x62404
10257#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
10258#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
10259#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
Ville Syrjäläd4d7d9c2020-03-13 18:48:23 +020010260#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
10261#define PORT_SYNC_MODE_ENABLE REG_BIT(4)
10262#define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
10263#define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
Madhav Chauhan49edbd42018-10-15 17:28:00 +030010264
Imre Deak573d7ce2021-07-27 16:44:00 +030010265#define TRANS_CMTG_CHICKEN _MMIO(0x6fa90)
10266#define DISABLE_DPT_CLK_GATING REG_BIT(1)
10267
Eugeni Dodonov0e87f662012-03-29 12:32:24 -030010268/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010269#define _DP_TP_CTL_A 0x64040
10270#define _DP_TP_CTL_B 0x64140
Lucas De Marchi4444df62019-09-04 14:34:17 -070010271#define _TGL_DP_TP_CTL_A 0x60540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010272#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -070010273#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010274#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -080010275#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010276#define DP_TP_CTL_MODE_SST (0 << 27)
10277#define DP_TP_CTL_MODE_MST (1 << 27)
10278#define DP_TP_CTL_FORCE_ACT (1 << 25)
10279#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
10280#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
10281#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
10282#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
10283#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
10284#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
10285#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
10286#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
10287#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
10288#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -030010289
Eugeni Dodonove411b2c2012-03-29 12:32:25 -030010290/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010291#define _DP_TP_STATUS_A 0x64044
10292#define _DP_TP_STATUS_B 0x64144
Lucas De Marchi4444df62019-09-04 14:34:17 -070010293#define _TGL_DP_TP_STATUS_A 0x60544
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010294#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -070010295#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -080010296#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010297#define DP_TP_STATUS_IDLE_DONE (1 << 25)
10298#define DP_TP_STATUS_ACT_SENT (1 << 24)
10299#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
10300#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +100010301#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
10302#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
10303#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -030010304
Eugeni Dodonov03f896a2012-03-29 12:32:26 -030010305/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010306#define _DDI_BUF_CTL_A 0x64000
10307#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010308#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010309#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +053010310#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010311#define DDI_BUF_EMP_MASK (0xf << 24)
Imre Deak414002f2021-05-18 17:06:23 -070010312#define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010313#define DDI_BUF_PORT_REVERSAL (1 << 16)
10314#define DDI_BUF_IS_IDLE (1 << 7)
José Roberto de Souza55ce3062021-05-18 17:06:13 -070010315#define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010316#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +020010317#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030010318#define DDI_PORT_WIDTH_MASK (7 << 1)
10319#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010320#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -030010321
Eugeni Dodonovbb879a42012-03-29 12:32:27 -030010322/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010323#define _DDI_BUF_TRANS_A 0x64E00
10324#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010325#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +030010326#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010327#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -030010328
Animesh Mannafce214a2020-03-24 10:41:11 +053010329/* DDI DP Compliance Control */
10330#define _DDI_DP_COMP_CTL_A 0x605F0
10331#define _DDI_DP_COMP_CTL_B 0x615F0
10332#define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
10333#define DDI_DP_COMP_CTL_ENABLE (1 << 31)
10334#define DDI_DP_COMP_CTL_D10_2 (0 << 28)
10335#define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
10336#define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
10337#define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
10338#define DDI_DP_COMP_CTL_HBR2 (4 << 28)
10339#define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
10340#define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
10341
10342/* DDI DP Compliance Pattern */
10343#define _DDI_DP_COMP_PAT_A 0x605F4
10344#define _DDI_DP_COMP_PAT_B 0x615F4
10345#define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
10346
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -030010347/* Sideband Interface (SBI) is programmed indirectly, via
10348 * SBI_ADDR, which contains the register offset; and SBI_DATA,
10349 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010350#define SBI_ADDR _MMIO(0xC6000)
10351#define SBI_DATA _MMIO(0xC6004)
10352#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010353#define SBI_CTL_DEST_ICLK (0x0 << 16)
10354#define SBI_CTL_DEST_MPHY (0x1 << 16)
10355#define SBI_CTL_OP_IORD (0x2 << 8)
10356#define SBI_CTL_OP_IOWR (0x3 << 8)
10357#define SBI_CTL_OP_CRRD (0x6 << 8)
10358#define SBI_CTL_OP_CRWR (0x7 << 8)
10359#define SBI_RESPONSE_FAIL (0x1 << 1)
10360#define SBI_RESPONSE_SUCCESS (0x0 << 1)
10361#define SBI_BUSY (0x1 << 0)
10362#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -030010363
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010364/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +020010365#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010366#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +020010367#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010368#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
10369#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +020010370#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010371#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
10372#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
10373#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
10374#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +020010375#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010376#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010377#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010378#define SBI_SSCCTL_PATHALT (1 << 3)
10379#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010380#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +020010381#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010382#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
10383#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010384#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -030010385#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010386#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010387
Eugeni Dodonov52f025e2012-03-29 12:32:31 -030010388/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010389#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010390#define PIXCLK_GATE_UNGATE (1 << 0)
10391#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -030010392
Eugeni Dodonove93ea062012-03-29 12:32:32 -030010393/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010394#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010395#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +030010396#define SPLL_REF_BCLK (0 << 28)
10397#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10398#define SPLL_REF_NON_SSC_HSW (2 << 28)
10399#define SPLL_REF_PCH_SSC_BDW (2 << 28)
10400#define SPLL_REF_LCPLL (3 << 28)
10401#define SPLL_REF_MASK (3 << 28)
10402#define SPLL_FREQ_810MHz (0 << 26)
10403#define SPLL_FREQ_1350MHz (1 << 26)
10404#define SPLL_FREQ_2700MHz (2 << 26)
10405#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -030010406
Eugeni Dodonov4dffc402012-03-29 12:32:36 -030010407/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010408#define _WRPLL_CTL1 0x46040
10409#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010410#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010411#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +030010412#define WRPLL_REF_BCLK (0 << 28)
10413#define WRPLL_REF_PCH_SSC (1 << 28)
10414#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10415#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
10416#define WRPLL_REF_LCPLL (3 << 28)
10417#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -030010418/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010419#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -080010420#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010421#define WRPLL_DIVIDER_POST(x) ((x) << 8)
10422#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -080010423#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010424#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -080010425#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010426#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -030010427
Eugeni Dodonovfec91812012-03-29 12:32:33 -030010428/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010429#define _PORT_CLK_SEL_A 0x46100
10430#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010431#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010432#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
10433#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
10434#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
10435#define PORT_CLK_SEL_SPLL (3 << 29)
10436#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
10437#define PORT_CLK_SEL_WRPLL1 (4 << 29)
10438#define PORT_CLK_SEL_WRPLL2 (5 << 29)
10439#define PORT_CLK_SEL_NONE (7 << 29)
10440#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -030010441
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010442/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
10443#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
10444#define DDI_CLK_SEL_NONE (0x0 << 28)
10445#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -070010446#define DDI_CLK_SEL_TBT_162 (0xC << 28)
10447#define DDI_CLK_SEL_TBT_270 (0xD << 28)
10448#define DDI_CLK_SEL_TBT_540 (0xE << 28)
10449#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010450#define DDI_CLK_SEL_MASK (0xF << 28)
10451
Paulo Zanonibb523fc2012-10-23 18:29:56 -020010452/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010453#define _TRANS_CLK_SEL_A 0x46140
10454#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010455#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -020010456/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010457#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
10458#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Mahesh Kumardf16b632019-07-12 18:09:20 -070010459#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
10460#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
10461
Eugeni Dodonovfec91812012-03-29 12:32:33 -030010462
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010463#define CDCLK_FREQ _MMIO(0x46200)
10464
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010465#define _TRANSA_MSA_MISC 0x60410
10466#define _TRANSB_MSA_MISC 0x61410
10467#define _TRANSC_MSA_MISC 0x62410
10468#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010469#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Ville Syrjälä3e706df2019-07-18 17:50:47 +030010470/* See DP_MSA_MISC_* for the bit definitions */
Paulo Zanonidae84792012-10-15 15:51:30 -030010471
José Roberto de Souza1d53ccd2021-06-16 13:31:55 -070010472#define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
10473#define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
10474#define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
10475#define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
10476#define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
10477#define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
10478#define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
10479
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010480/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010481#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010482#define LCPLL_PLL_DISABLE (1 << 31)
10483#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +030010484#define LCPLL_REF_NON_SSC (0 << 28)
10485#define LCPLL_REF_BCLK (2 << 28)
10486#define LCPLL_REF_PCH_SSC (3 << 28)
10487#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010488#define LCPLL_CLK_FREQ_MASK (3 << 26)
10489#define LCPLL_CLK_FREQ_450 (0 << 26)
10490#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
10491#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
10492#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
10493#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
10494#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
10495#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
10496#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
10497#define LCPLL_CD_SOURCE_FCLK (1 << 21)
10498#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010499
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010500/*
10501 * SKL Clocks
10502 */
10503
10504/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010505#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -020010506#define CDCLK_FREQ_SEL_MASK (3 << 26)
10507#define CDCLK_FREQ_450_432 (0 << 26)
10508#define CDCLK_FREQ_540 (1 << 26)
10509#define CDCLK_FREQ_337_308 (2 << 26)
10510#define CDCLK_FREQ_675_617 (3 << 26)
10511#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
10512#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
10513#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
10514#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
10515#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
10516#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
10517#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +030010518#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Matt Roper385ba622019-08-29 17:48:28 -070010519#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
Paulo Zanoni186a2772018-02-06 17:33:46 -020010520#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
Matt Roper385ba622019-08-29 17:48:28 -070010521#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
10522#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
Paulo Zanoni186a2772018-02-06 17:33:46 -020010523#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +030010524#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010525
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010526/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010527#define LCPLL1_CTL _MMIO(0x46010)
10528#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010529#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010530
10531/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010532#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010533#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
10534#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
10535#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
10536#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
10537#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
10538#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +010010539#define DPLL_CTRL1_LINK_RATE_2700 0
10540#define DPLL_CTRL1_LINK_RATE_1350 1
10541#define DPLL_CTRL1_LINK_RATE_810 2
10542#define DPLL_CTRL1_LINK_RATE_1620 3
10543#define DPLL_CTRL1_LINK_RATE_1080 4
10544#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010545
10546/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010547#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010548#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
10549#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
10550#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
10551#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
10552#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010553
10554/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010555#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010556#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010557
10558/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010559#define _DPLL1_CFGCR1 0x6C040
10560#define _DPLL2_CFGCR1 0x6C048
10561#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010562#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
10563#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
10564#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010565#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
10566
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010567#define _DPLL1_CFGCR2 0x6C044
10568#define _DPLL2_CFGCR2 0x6C04C
10569#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010570#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
10571#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
10572#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
10573#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
10574#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
10575#define DPLL_CFGCR2_KDIV_5 (0 << 5)
10576#define DPLL_CFGCR2_KDIV_2 (1 << 5)
10577#define DPLL_CFGCR2_KDIV_3 (2 << 5)
10578#define DPLL_CFGCR2_KDIV_1 (3 << 5)
10579#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
10580#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
10581#define DPLL_CFGCR2_PDIV_1 (0 << 2)
10582#define DPLL_CFGCR2_PDIV_2 (1 << 2)
10583#define DPLL_CFGCR2_PDIV_3 (2 << 2)
10584#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Imre Deak7a8a95f2020-10-06 04:35:55 +030010585#define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010586#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
10587
Lyudeda3b8912016-02-04 10:43:21 -050010588#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010589#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +000010590
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010591/* ICL Clocks */
Matt Roperbefa3722019-07-09 11:39:31 -070010592#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
Aditya Swarupd6d2bc92021-01-25 06:07:49 -080010593#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
Matt Ropercd803bb2020-07-16 15:05:47 -070010594#define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
Ville Syrjälä320c6702020-10-28 23:33:05 +020010595#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
Mahesh Kumaraaf70b92019-07-12 18:09:21 -070010596 (tc_port) + 12 : \
Ville Syrjälä320c6702020-10-28 23:33:05 +020010597 (tc_port) - TC_PORT_4 + 21))
Matt Roperbefa3722019-07-09 11:39:31 -070010598#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10599#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10600#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
Matt Ropercd803bb2020-07-16 15:05:47 -070010601#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
10602#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
10603 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10604#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
10605 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
Matt Roperbefa3722019-07-09 11:39:31 -070010606
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010607/*
10608 * DG1 Clocks
10609 * First registers controls the first A and B, while the second register
10610 * controls the phy C and D. The bits on these registers are the
10611 * same, but refer to different phys
10612 */
10613#define _DG1_DPCLKA_CFGCR0 0x164280
10614#define _DG1_DPCLKA1_CFGCR0 0x16C280
10615#define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
10616#define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010617#define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
10618 _DG1_DPCLKA_CFGCR0, \
10619 _DG1_DPCLKA1_CFGCR0)
10620#define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
10621#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
10622#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10623#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010624
Aditya Swarupd6d2bc92021-01-25 06:07:49 -080010625/* ADLS Clocks */
10626#define _ADLS_DPCLKA_CFGCR0 0x164280
10627#define _ADLS_DPCLKA_CFGCR1 0x1642BC
10628#define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
10629 _ADLS_DPCLKA_CFGCR0, \
10630 _ADLS_DPCLKA_CFGCR1)
10631#define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
10632/* ADLS DPCLKA_CFGCR0 DDI mask */
10633#define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
10634#define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
10635#define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
10636/* ADLS DPCLKA_CFGCR1 DDI mask */
10637#define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
10638#define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
10639#define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
10640 ADLS_DPCLKA_DDIA_SEL_MASK, \
10641 ADLS_DPCLKA_DDIB_SEL_MASK, \
10642 ADLS_DPCLKA_DDII_SEL_MASK, \
10643 ADLS_DPCLKA_DDIJ_SEL_MASK, \
10644 ADLS_DPCLKA_DDIK_SEL_MASK)
10645
Lucas De Marchi8de358c2021-07-29 16:39:35 -070010646/* ICL PLL */
Rodrigo Vivia927c922017-06-09 15:26:04 -070010647#define DPLL0_ENABLE 0x46010
10648#define DPLL1_ENABLE 0x46014
Aditya Swarup80d0f7652021-01-25 06:07:48 -080010649#define _ADLS_DPLL2_ENABLE 0x46018
10650#define _ADLS_DPLL3_ENABLE 0x46030
Rodrigo Vivia927c922017-06-09 15:26:04 -070010651#define PLL_ENABLE (1 << 31)
10652#define PLL_LOCK (1 << 30)
10653#define PLL_POWER_ENABLE (1 << 27)
10654#define PLL_POWER_STATE (1 << 26)
Lucas De Marchi8de358c2021-07-29 16:39:35 -070010655#define ICL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
Aditya Swarup80d0f7652021-01-25 06:07:48 -080010656 _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010657
Matt Roper29081002021-07-23 10:42:32 -070010658#define _DG2_PLL3_ENABLE 0x4601C
10659
10660#define DG2_PLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10661 _ADLS_DPLL2_ENABLE, _DG2_PLL3_ENABLE)
10662
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -070010663#define TBT_PLL_ENABLE _MMIO(0x46020)
10664
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010665#define _MG_PLL1_ENABLE 0x46030
10666#define _MG_PLL2_ENABLE 0x46034
10667#define _MG_PLL3_ENABLE 0x46038
10668#define _MG_PLL4_ENABLE 0x4603C
10669/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -080010670#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010671 _MG_PLL2_ENABLE)
10672
Lucas De Marchi0dac17a2020-10-14 12:19:32 -070010673/* DG1 PLL */
10674#define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10675 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE)
10676
Anusha Srivatsa226c8322021-05-18 17:06:22 -070010677/* ADL-P Type C PLL */
10678#define PORTTC1_PLL_ENABLE 0x46038
10679#define PORTTC2_PLL_ENABLE 0x46040
10680
10681#define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
10682 PORTTC1_PLL_ENABLE, \
10683 PORTTC2_PLL_ENABLE)
10684
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010685#define _MG_REFCLKIN_CTL_PORT1 0x16892C
10686#define _MG_REFCLKIN_CTL_PORT2 0x16992C
10687#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10688#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10689#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010690#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010691#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10692 _MG_REFCLKIN_CTL_PORT1, \
10693 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010694
10695#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10696#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10697#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10698#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10699#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010700#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010701#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010702#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010703#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10704 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10705 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010706
10707#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10708#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10709#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10710#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10711#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010712#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010713#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +030010714#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +030010715#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -070010716#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10717#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10718#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10719#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010720#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -070010721#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +030010722#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010723#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10724 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10725 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010726
10727#define _MG_PLL_DIV0_PORT1 0x168A00
10728#define _MG_PLL_DIV0_PORT2 0x169A00
10729#define _MG_PLL_DIV0_PORT3 0x16AA00
10730#define _MG_PLL_DIV0_PORT4 0x16BA00
10731#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -070010732#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10733#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010734#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -070010735#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010736#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010737#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10738 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010739
10740#define _MG_PLL_DIV1_PORT1 0x168A04
10741#define _MG_PLL_DIV1_PORT2 0x169A04
10742#define _MG_PLL_DIV1_PORT3 0x16AA04
10743#define _MG_PLL_DIV1_PORT4 0x16BA04
10744#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10745#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10746#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10747#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10748#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10749#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -070010750#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010751#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010752#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10753 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010754
10755#define _MG_PLL_LF_PORT1 0x168A08
10756#define _MG_PLL_LF_PORT2 0x169A08
10757#define _MG_PLL_LF_PORT3 0x16AA08
10758#define _MG_PLL_LF_PORT4 0x16BA08
10759#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10760#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10761#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10762#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10763#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10764#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010765#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10766 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010767
10768#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10769#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10770#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10771#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10772#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10773#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10774#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10775#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10776#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10777#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010778#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10779 _MG_PLL_FRAC_LOCK_PORT1, \
10780 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010781
10782#define _MG_PLL_SSC_PORT1 0x168A10
10783#define _MG_PLL_SSC_PORT2 0x169A10
10784#define _MG_PLL_SSC_PORT3 0x16AA10
10785#define _MG_PLL_SSC_PORT4 0x16BA10
10786#define MG_PLL_SSC_EN (1 << 28)
10787#define MG_PLL_SSC_TYPE(x) ((x) << 26)
10788#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10789#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10790#define MG_PLL_SSC_FLLEN (1 << 9)
10791#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010792#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10793 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010794
10795#define _MG_PLL_BIAS_PORT1 0x168A14
10796#define _MG_PLL_BIAS_PORT2 0x169A14
10797#define _MG_PLL_BIAS_PORT3 0x16AA14
10798#define _MG_PLL_BIAS_PORT4 0x16BA14
10799#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +030010800#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010801#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +030010802#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010803#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010804#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010805#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10806#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010807#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010808#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +030010809#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010810#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +030010811#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010812#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10813 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010814
10815#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10816#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10817#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10818#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10819#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10820#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10821#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10822#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10823#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010824#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10825 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10826 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010827
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010828#define _ICL_DPLL0_CFGCR0 0x164000
10829#define _ICL_DPLL1_CFGCR0 0x164080
10830#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10831 _ICL_DPLL1_CFGCR0)
Lucas De Marchia4d082f2021-07-28 14:59:45 -070010832#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10833#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
10834#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
10835#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10836#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10837#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10838#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10839#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10840#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10841#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10842#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10843#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10844#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
10845#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
10846#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10847#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010848
10849#define _ICL_DPLL0_CFGCR1 0x164004
10850#define _ICL_DPLL1_CFGCR1 0x164084
10851#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10852 _ICL_DPLL1_CFGCR1)
Lucas De Marchia4d082f2021-07-28 14:59:45 -070010853#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
10854#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
10855#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
10856#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
10857#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10858#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
10859#define DPLL_CFGCR1_KDIV_SHIFT (6)
10860#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10861#define DPLL_CFGCR1_KDIV_1 (1 << 6)
10862#define DPLL_CFGCR1_KDIV_2 (2 << 6)
10863#define DPLL_CFGCR1_KDIV_3 (4 << 6)
10864#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
10865#define DPLL_CFGCR1_PDIV_SHIFT (2)
10866#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10867#define DPLL_CFGCR1_PDIV_2 (1 << 2)
10868#define DPLL_CFGCR1_PDIV_3 (2 << 2)
10869#define DPLL_CFGCR1_PDIV_5 (4 << 2)
10870#define DPLL_CFGCR1_PDIV_7 (8 << 2)
10871#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
10872#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
10873#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010874
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010875#define _TGL_DPLL0_CFGCR0 0x164284
10876#define _TGL_DPLL1_CFGCR0 0x16428C
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010877#define _TGL_TBTPLL_CFGCR0 0x16429C
10878#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10879 _TGL_DPLL1_CFGCR0, \
10880 _TGL_TBTPLL_CFGCR0)
Matt Ropere66f6092020-07-16 15:05:49 -070010881#define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
10882 _TGL_DPLL1_CFGCR0)
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010883
10884#define _TGL_DPLL0_CFGCR1 0x164288
10885#define _TGL_DPLL1_CFGCR1 0x164290
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010886#define _TGL_TBTPLL_CFGCR1 0x1642A0
10887#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10888 _TGL_DPLL1_CFGCR1, \
10889 _TGL_TBTPLL_CFGCR1)
Matt Ropere66f6092020-07-16 15:05:49 -070010890#define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
10891 _TGL_DPLL1_CFGCR1)
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010892
Aditya Swarup049c6512020-10-14 12:19:30 -070010893#define _DG1_DPLL2_CFGCR0 0x16C284
10894#define _DG1_DPLL3_CFGCR0 0x16C28C
10895#define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10896 _TGL_DPLL1_CFGCR0, \
10897 _DG1_DPLL2_CFGCR0, \
10898 _DG1_DPLL3_CFGCR0)
10899
10900#define _DG1_DPLL2_CFGCR1 0x16C288
10901#define _DG1_DPLL3_CFGCR1 0x16C290
10902#define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10903 _TGL_DPLL1_CFGCR1, \
10904 _DG1_DPLL2_CFGCR1, \
10905 _DG1_DPLL3_CFGCR1)
10906
Aditya Swarup80d0f7652021-01-25 06:07:48 -080010907/* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
10908#define _ADLS_DPLL3_CFGCR0 0x1642C0
10909#define _ADLS_DPLL4_CFGCR0 0x164294
10910#define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10911 _TGL_DPLL1_CFGCR0, \
10912 _ADLS_DPLL4_CFGCR0, \
10913 _ADLS_DPLL3_CFGCR0)
10914
10915#define _ADLS_DPLL3_CFGCR1 0x1642C4
10916#define _ADLS_DPLL4_CFGCR1 0x164298
10917#define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10918 _TGL_DPLL1_CFGCR1, \
10919 _ADLS_DPLL4_CFGCR1, \
10920 _ADLS_DPLL3_CFGCR1)
10921
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010922#define _DKL_PHY1_BASE 0x168000
10923#define _DKL_PHY2_BASE 0x169000
10924#define _DKL_PHY3_BASE 0x16A000
10925#define _DKL_PHY4_BASE 0x16B000
10926#define _DKL_PHY5_BASE 0x16C000
10927#define _DKL_PHY6_BASE 0x16D000
10928
10929/* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10930#define _DKL_PLL_DIV0 0x200
10931#define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10932#define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10933#define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10934#define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10935#define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10936#define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10937#define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10938#define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10939#define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10940#define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10941 _DKL_PHY2_BASE) + \
10942 _DKL_PLL_DIV0)
10943
10944#define _DKL_PLL_DIV1 0x204
10945#define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10946#define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10947#define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10948#define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10949#define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10950 _DKL_PHY2_BASE) + \
10951 _DKL_PLL_DIV1)
10952
10953#define _DKL_PLL_SSC 0x210
10954#define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10955#define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10956#define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10957#define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10958#define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10959#define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10960#define DKL_PLL_SSC_EN (1 << 9)
10961#define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10962 _DKL_PHY2_BASE) + \
10963 _DKL_PLL_SSC)
10964
10965#define _DKL_PLL_BIAS 0x214
10966#define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10967#define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10968#define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10969#define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10970#define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10971 _DKL_PHY2_BASE) + \
10972 _DKL_PLL_BIAS)
10973
10974#define _DKL_PLL_TDC_COLDST_BIAS 0x218
10975#define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10976#define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10977#define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10978#define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10979#define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10980 _DKL_PHY1_BASE, \
10981 _DKL_PHY2_BASE) + \
10982 _DKL_PLL_TDC_COLDST_BIAS)
10983
10984#define _DKL_REFCLKIN_CTL 0x12C
10985/* Bits are the same as MG_REFCLKIN_CTL */
10986#define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10987 _DKL_PHY1_BASE, \
10988 _DKL_PHY2_BASE) + \
10989 _DKL_REFCLKIN_CTL)
10990
10991#define _DKL_CLKTOP2_HSCLKCTL 0xD4
10992/* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10993#define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10994 _DKL_PHY1_BASE, \
10995 _DKL_PHY2_BASE) + \
10996 _DKL_CLKTOP2_HSCLKCTL)
10997
10998#define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10999/* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
11000#define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
11001 _DKL_PHY1_BASE, \
11002 _DKL_PHY2_BASE) + \
11003 _DKL_CLKTOP2_CORECLKCTL1)
11004
11005#define _DKL_TX_DPCNTL0 0x2C0
11006#define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
11007#define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
11008#define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
11009#define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
11010#define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
11011#define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
11012#define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
11013 _DKL_PHY1_BASE, \
11014 _DKL_PHY2_BASE) + \
11015 _DKL_TX_DPCNTL0)
11016
11017#define _DKL_TX_DPCNTL1 0x2C4
11018/* Bits are the same as DKL_TX_DPCNTRL0 */
11019#define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
11020 _DKL_PHY1_BASE, \
11021 _DKL_PHY2_BASE) + \
11022 _DKL_TX_DPCNTL1)
11023
11024#define _DKL_TX_DPCNTL2 0x2C8
11025#define DKL_TX_DP20BITMODE (1 << 2)
11026#define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
11027 _DKL_PHY1_BASE, \
11028 _DKL_PHY2_BASE) + \
11029 _DKL_TX_DPCNTL2)
11030
11031#define _DKL_TX_FW_CALIB 0x2F8
11032#define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
11033#define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
11034 _DKL_PHY1_BASE, \
11035 _DKL_PHY2_BASE) + \
11036 _DKL_TX_FW_CALIB)
11037
José Roberto de Souza2d69c422019-10-21 15:34:08 -070011038#define _DKL_TX_PMD_LANE_SUS 0xD00
11039#define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
11040 _DKL_PHY1_BASE, \
11041 _DKL_PHY2_BASE) + \
11042 _DKL_TX_PMD_LANE_SUS)
11043
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070011044#define _DKL_TX_DW17 0xDC4
11045#define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
11046 _DKL_PHY1_BASE, \
11047 _DKL_PHY2_BASE) + \
11048 _DKL_TX_DW17)
11049
11050#define _DKL_TX_DW18 0xDC8
11051#define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
11052 _DKL_PHY1_BASE, \
11053 _DKL_PHY2_BASE) + \
11054 _DKL_TX_DW18)
11055
11056#define _DKL_DP_MODE 0xA0
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070011057#define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
11058 _DKL_PHY1_BASE, \
11059 _DKL_PHY2_BASE) + \
11060 _DKL_DP_MODE)
11061
11062#define _DKL_CMN_UC_DW27 0x36C
11063#define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
11064#define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
11065 _DKL_PHY1_BASE, \
11066 _DKL_PHY2_BASE) + \
11067 _DKL_CMN_UC_DW27)
11068
11069/*
11070 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
11071 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
11072 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
11073 * bits that point the 4KB window into the full PHY register space.
11074 */
11075#define _HIP_INDEX_REG0 0x1010A0
11076#define _HIP_INDEX_REG1 0x1010A4
11077#define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
11078 : _HIP_INDEX_REG1)
11079#define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
11080#define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
11081
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011082/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011083#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011084#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
11085#define BXT_DE_PLL_RATIO_MASK 0xff
11086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011087#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011088#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
11089#define BXT_DE_PLL_LOCK (1 << 30)
Stanislav Lisovskiyd62686b2021-06-03 09:50:38 +030011090#define BXT_DE_PLL_FREQ_REQ (1 << 23)
11091#define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
Lucas De Marchi1d895092021-07-28 14:59:23 -070011092#define ICL_CDCLK_PLL_RATIO(x) (x)
11093#define ICL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011094
A.Sunil Kamath664326f2014-11-24 13:37:44 +053011095/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011096#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +020011097#define DC_STATE_DISABLE 0
Anshuman Guptae45e0002019-10-07 15:16:07 +053011098#define DC_STATE_EN_DC3CO REG_BIT(30)
11099#define DC_STATE_DC3CO_STATUS REG_BIT(29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011100#define DC_STATE_EN_UPTO_DC5 (1 << 0)
11101#define DC_STATE_EN_DC9 (1 << 3)
11102#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053011103#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
11104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011105#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011106#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
11107#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053011108
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053011109#define BXT_D_CR_DRP0_DUNIT8 0x1000
11110#define BXT_D_CR_DRP0_DUNIT9 0x1200
11111#define BXT_D_CR_DRP0_DUNIT_START 8
11112#define BXT_D_CR_DRP0_DUNIT_END 11
11113#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
11114 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
11115 BXT_D_CR_DRP0_DUNIT9))
11116#define BXT_DRAM_RANK_MASK 0x3
11117#define BXT_DRAM_RANK_SINGLE 0x1
11118#define BXT_DRAM_RANK_DUAL 0x3
11119#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
11120#define BXT_DRAM_WIDTH_SHIFT 4
11121#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
11122#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
11123#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
11124#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
11125#define BXT_DRAM_SIZE_MASK (0x7 << 6)
11126#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +020011127#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
11128#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
11129#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
11130#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
11131#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +020011132#define BXT_DRAM_TYPE_MASK (0x7 << 22)
11133#define BXT_DRAM_TYPE_SHIFT 22
11134#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
11135#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
11136#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
11137#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053011138
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011139#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
Clint Taylor4de06242021-07-08 10:52:26 -070011140#define DG1_GEAR_TYPE REG_BIT(16)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011141
Ville Syrjäläb185a352019-03-06 22:35:51 +020011142#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
11143#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
11144#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
11145#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
11146#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
11147#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
11148
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011149#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
11150#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
11151#define SKL_DRAM_S_SHIFT 16
11152#define SKL_DRAM_SIZE_MASK 0x3F
11153#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
11154#define SKL_DRAM_WIDTH_SHIFT 8
11155#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
11156#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
11157#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
11158#define SKL_DRAM_RANK_MASK (0x1 << 10)
11159#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020011160#define SKL_DRAM_RANK_1 (0x0 << 10)
11161#define SKL_DRAM_RANK_2 (0x1 << 10)
11162#define SKL_DRAM_RANK_MASK (0x1 << 10)
Lucas De Marchia2db1942021-07-28 14:59:41 -070011163#define ICL_DRAM_SIZE_MASK 0x7F
11164#define ICL_DRAM_WIDTH_MASK (0x3 << 7)
11165#define ICL_DRAM_WIDTH_SHIFT 7
11166#define ICL_DRAM_WIDTH_X8 (0x0 << 7)
11167#define ICL_DRAM_WIDTH_X16 (0x1 << 7)
11168#define ICL_DRAM_WIDTH_X32 (0x2 << 7)
11169#define ICL_DRAM_RANK_MASK (0x3 << 9)
11170#define ICL_DRAM_RANK_SHIFT 9
11171#define ICL_DRAM_RANK_1 (0x0 << 9)
11172#define ICL_DRAM_RANK_2 (0x1 << 9)
11173#define ICL_DRAM_RANK_3 (0x2 << 9)
11174#define ICL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011175
Clint Taylor4de06242021-07-08 10:52:26 -070011176#define SA_PERF_STATUS_0_0_0_MCHBAR_PC _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5918)
11177#define DG1_QCLK_RATIO_MASK REG_GENMASK(9, 2)
11178#define DG1_QCLK_REFERENCE REG_BIT(10)
11179
11180#define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4000)
11181#define DG1_DRAM_T_RDPRE_MASK REG_GENMASK(16, 11)
11182#define DG1_DRAM_T_RP_MASK REG_GENMASK(6, 0)
11183#define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR_HIGH _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4004)
11184#define DG1_DRAM_T_RCD_MASK REG_GENMASK(15, 9)
11185#define DG1_DRAM_T_RAS_MASK REG_GENMASK(8, 1)
11186
Jani Nikula54b3f0e2020-11-30 13:16:01 +020011187/*
11188 * Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
11189 * since on HSW we can't write to it using intel_uncore_write.
11190 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011191#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
11192#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011193#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
11194#define D_COMP_COMP_FORCE (1 << 8)
11195#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030011196
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030011197/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä0560b0c2020-01-20 19:47:11 +020011198#define _WM_LINETIME_A 0x45270
11199#define _WM_LINETIME_B 0x45274
11200#define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
11201#define HSW_LINETIME_MASK REG_GENMASK(8, 0)
11202#define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
11203#define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
11204#define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030011205
11206/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011207#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011208#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
11209#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
11210#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
11211#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
11212#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
11213#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
11214#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
11215#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030011216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011217#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030011218#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
11219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011220#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011221#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
11222#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
11223#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030011224
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011225/* pipe CSC */
11226#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
11227#define _PIPE_A_CSC_COEFF_BY 0x49014
11228#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
11229#define _PIPE_A_CSC_COEFF_BU 0x4901c
11230#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
11231#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053011232
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011233#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjäläaf28cc42019-07-18 17:50:52 +030011234#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
11235#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
11236#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
11237#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
11238#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
Uma Shankar255fcfb2019-02-11 19:20:23 +053011239
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011240#define _PIPE_A_CSC_PREOFF_HI 0x49030
11241#define _PIPE_A_CSC_PREOFF_ME 0x49034
11242#define _PIPE_A_CSC_PREOFF_LO 0x49038
11243#define _PIPE_A_CSC_POSTOFF_HI 0x49040
11244#define _PIPE_A_CSC_POSTOFF_ME 0x49044
11245#define _PIPE_A_CSC_POSTOFF_LO 0x49048
11246
11247#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
11248#define _PIPE_B_CSC_COEFF_BY 0x49114
11249#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
11250#define _PIPE_B_CSC_COEFF_BU 0x4911c
11251#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
11252#define _PIPE_B_CSC_COEFF_BV 0x49124
11253#define _PIPE_B_CSC_MODE 0x49128
11254#define _PIPE_B_CSC_PREOFF_HI 0x49130
11255#define _PIPE_B_CSC_PREOFF_ME 0x49134
11256#define _PIPE_B_CSC_PREOFF_LO 0x49138
11257#define _PIPE_B_CSC_POSTOFF_HI 0x49140
11258#define _PIPE_B_CSC_POSTOFF_ME 0x49144
11259#define _PIPE_B_CSC_POSTOFF_LO 0x49148
11260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011261#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
11262#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
11263#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
11264#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
11265#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
11266#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
11267#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
11268#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
11269#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
11270#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
11271#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
11272#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
11273#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011274
Uma Shankara91de582019-02-11 19:20:24 +053011275/* Pipe Output CSC */
11276#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
11277#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
11278#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
11279#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
11280#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
11281#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
11282#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
11283#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
11284#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
11285#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
11286#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
11287#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
11288
11289#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
11290#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
11291#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
11292#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
11293#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
11294#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
11295#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
11296#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
11297#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
11298#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
11299#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
11300#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
11301
11302#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
11303 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
11304 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
11305#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
11306 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
11307 _PIPE_B_OUTPUT_CSC_COEFF_BY)
11308#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
11309 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
11310 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
11311#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
11312 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
11313 _PIPE_B_OUTPUT_CSC_COEFF_BU)
11314#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
11315 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
11316 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
11317#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
11318 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
11319 _PIPE_B_OUTPUT_CSC_COEFF_BV)
11320#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
11321 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
11322 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
11323#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
11324 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
11325 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
11326#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
11327 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
11328 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
11329#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
11330 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
11331 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
11332#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
11333 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
11334 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
11335#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
11336 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
11337 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
11338
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011339/* pipe degamma/gamma LUTs on IVB+ */
11340#define _PAL_PREC_INDEX_A 0x4A400
11341#define _PAL_PREC_INDEX_B 0x4AC00
11342#define _PAL_PREC_INDEX_C 0x4B400
11343#define PAL_PREC_10_12_BIT (0 << 31)
11344#define PAL_PREC_SPLIT_MODE (1 << 31)
11345#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020011346#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030011347#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011348#define _PAL_PREC_DATA_A 0x4A404
11349#define _PAL_PREC_DATA_B 0x4AC04
11350#define _PAL_PREC_DATA_C 0x4B404
11351#define _PAL_PREC_GC_MAX_A 0x4A410
11352#define _PAL_PREC_GC_MAX_B 0x4AC10
11353#define _PAL_PREC_GC_MAX_C 0x4B410
Swati Sharma4bb6a9d2019-09-04 00:52:57 +053011354#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
11355#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
11356#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011357#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
11358#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
11359#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020011360#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
11361#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
11362#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011363
11364#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
11365#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
11366#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
11367#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053011368#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011369
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020011370#define _PRE_CSC_GAMC_INDEX_A 0x4A484
11371#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
11372#define _PRE_CSC_GAMC_INDEX_C 0x4B484
11373#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
11374#define _PRE_CSC_GAMC_DATA_A 0x4A488
11375#define _PRE_CSC_GAMC_DATA_B 0x4AC88
11376#define _PRE_CSC_GAMC_DATA_C 0x4B488
11377
11378#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
11379#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
11380
Uma Shankar377c70e2019-06-12 12:14:58 +053011381/* ICL Multi segmented gamma */
11382#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
11383#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
11384#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
11385#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
11386
11387#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
11388#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
Swati Sharmab4ab7aa2020-03-17 19:27:36 +053011389#define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24)
11390#define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20)
11391#define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14)
11392#define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10)
11393#define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4)
11394#define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0)
Uma Shankar377c70e2019-06-12 12:14:58 +053011395
11396#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
11397 _PAL_PREC_MULTI_SEG_INDEX_A, \
11398 _PAL_PREC_MULTI_SEG_INDEX_B)
11399#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
11400 _PAL_PREC_MULTI_SEG_DATA_A, \
11401 _PAL_PREC_MULTI_SEG_DATA_B)
11402
Anshuman Gupta6eba56f2021-09-24 12:14:49 -070011403#define _MMIO_PLANE_GAMC(plane, i, a, b) _MMIO(_PIPE(plane, a, b) + (i) * 4)
11404
11405/* Plane CSC Registers */
11406#define _PLANE_CSC_RY_GY_1_A 0x70210
11407#define _PLANE_CSC_RY_GY_2_A 0x70310
11408
11409#define _PLANE_CSC_RY_GY_1_B 0x71210
11410#define _PLANE_CSC_RY_GY_2_B 0x71310
11411
11412#define _PLANE_CSC_RY_GY_1(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_1_A, \
11413 _PLANE_CSC_RY_GY_1_B)
11414#define _PLANE_CSC_RY_GY_2(pipe) _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
11415 _PLANE_INPUT_CSC_RY_GY_2_B)
11416#define PLANE_CSC_COEFF(pipe, plane, index) _MMIO_PLANE(plane, \
11417 _PLANE_CSC_RY_GY_1(pipe) + (index) * 4, \
11418 _PLANE_CSC_RY_GY_2(pipe) + (index) * 4)
11419
11420#define _PLANE_CSC_PREOFF_HI_1_A 0x70228
11421#define _PLANE_CSC_PREOFF_HI_2_A 0x70328
11422
11423#define _PLANE_CSC_PREOFF_HI_1_B 0x71228
11424#define _PLANE_CSC_PREOFF_HI_2_B 0x71328
11425
11426#define _PLANE_CSC_PREOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_1_A, \
11427 _PLANE_CSC_PREOFF_HI_1_B)
11428#define _PLANE_CSC_PREOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_2_A, \
11429 _PLANE_CSC_PREOFF_HI_2_B)
11430#define PLANE_CSC_PREOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_PREOFF_HI_1(pipe) + \
11431 (index) * 4, _PLANE_CSC_PREOFF_HI_2(pipe) + \
11432 (index) * 4)
11433
11434#define _PLANE_CSC_POSTOFF_HI_1_A 0x70234
11435#define _PLANE_CSC_POSTOFF_HI_2_A 0x70334
11436
11437#define _PLANE_CSC_POSTOFF_HI_1_B 0x71234
11438#define _PLANE_CSC_POSTOFF_HI_2_B 0x71334
11439
11440#define _PLANE_CSC_POSTOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_1_A, \
11441 _PLANE_CSC_POSTOFF_HI_1_B)
11442#define _PLANE_CSC_POSTOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_2_A, \
11443 _PLANE_CSC_POSTOFF_HI_2_B)
11444#define PLANE_CSC_POSTOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_POSTOFF_HI_1(pipe) + \
11445 (index) * 4, _PLANE_CSC_POSTOFF_HI_2(pipe) + \
11446 (index) * 4)
11447
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000011448/* pipe CSC & degamma/gamma LUTs on CHV */
11449#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
11450#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
11451#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
11452#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
11453#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
11454#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
Ville Syrjälä3d041e92020-09-25 16:16:54 +030011455#define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0)
11456#define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16)
11457#define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0)
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000011458#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
Ville Syrjälä3d041e92020-09-25 16:16:54 +030011459#define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
11460#define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
11461#define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000011462#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
11463#define CGM_PIPE_MODE_GAMMA (1 << 2)
11464#define CGM_PIPE_MODE_CSC (1 << 1)
11465#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
11466
11467#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
11468#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
11469#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
11470#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
11471#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
11472#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
11473#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
11474#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
11475
11476#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
11477#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
11478#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
11479#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
11480#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
11481#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
11482#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
11483#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
11484
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011485/* MIPI DSI registers */
11486
Hans de Goede0ad4dc82017-05-18 13:06:44 +020011487#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011488#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030011489
Madhav Chauhan292272e2018-10-15 17:27:57 +030011490/* Gen11 DSI */
11491#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
11492 dsi0, dsi1)
11493
Deepak Mbcc65702017-02-17 18:13:34 +053011494#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
11495#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
11496#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
11497#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
11498
Madhav Chauhan27efd252018-07-05 18:31:48 +053011499#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
11500#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
11501#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11502 _ICL_DSI_ESC_CLK_DIV0, \
11503 _ICL_DSI_ESC_CLK_DIV1)
11504#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
11505#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
11506#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11507 _ICL_DPHY_ESC_CLK_DIV0, \
11508 _ICL_DPHY_ESC_CLK_DIV1)
11509#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
11510#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
11511#define ICL_ESC_CLK_DIV_MASK 0x1ff
11512#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053011513#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053011514
Mika Kahola510b2812021-05-18 17:06:18 -070011515#define _ADL_MIPIO_REG 0x180
11516#define ADL_MIPIO_DW(port, dw) _MMIO(_ICL_COMBOPHY(port) + _ADL_MIPIO_REG + 4 * (dw))
11517#define TX_ESC_CLK_DIV_PHY_SEL REGBIT(16)
11518#define TX_ESC_CLK_DIV_PHY_MASK REG_GENMASK(23, 16)
11519#define TX_ESC_CLK_DIV_PHY REG_FIELD_PREP(TX_ESC_CLK_DIV_PHY_MASK, 0x7f)
11520
Vandita Kulkarni64ad5322019-11-11 16:40:21 +053011521#define _DSI_CMD_FRMCTL_0 0x6b034
11522#define _DSI_CMD_FRMCTL_1 0x6b834
11523#define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \
11524 _DSI_CMD_FRMCTL_0,\
11525 _DSI_CMD_FRMCTL_1)
11526#define DSI_FRAME_UPDATE_REQUEST (1 << 31)
11527#define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29)
11528#define DSI_NULL_PACKET_ENABLE (1 << 28)
11529#define DSI_FRAME_IN_PROGRESS (1 << 0)
11530
11531#define _DSI_INTR_MASK_REG_0 0x6b070
11532#define _DSI_INTR_MASK_REG_1 0x6b870
11533#define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \
11534 _DSI_INTR_MASK_REG_0,\
11535 _DSI_INTR_MASK_REG_1)
11536
11537#define _DSI_INTR_IDENT_REG_0 0x6b074
11538#define _DSI_INTR_IDENT_REG_1 0x6b874
11539#define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \
11540 _DSI_INTR_IDENT_REG_0,\
11541 _DSI_INTR_IDENT_REG_1)
11542#define DSI_TE_EVENT (1 << 31)
11543#define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30)
11544#define DSI_TX_DATA (1 << 29)
11545#define DSI_ULPS_ENTRY_DONE (1 << 28)
11546#define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27)
11547#define DSI_HOST_CHKSUM_ERROR (1 << 26)
11548#define DSI_HOST_MULTI_ECC_ERROR (1 << 25)
11549#define DSI_HOST_SINGL_ECC_ERROR (1 << 24)
11550#define DSI_HOST_CONTENTION_DETECTED (1 << 23)
11551#define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22)
11552#define DSI_HOST_TIMEOUT_ERROR (1 << 21)
11553#define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20)
11554#define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19)
11555#define DSI_FRAME_UPDATE_DONE (1 << 16)
11556#define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15)
11557#define DSI_INVALID_TX_LENGTH (1 << 13)
11558#define DSI_INVALID_VC (1 << 12)
11559#define DSI_INVALID_DATA_TYPE (1 << 11)
11560#define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10)
11561#define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9)
11562#define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8)
11563#define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7)
11564#define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6)
11565#define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5)
11566#define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4)
11567#define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3)
11568#define DSI_EOT_SYNC_ERROR (1 << 2)
11569#define DSI_SOT_SYNC_ERROR (1 << 1)
11570#define DSI_SOT_ERROR (1 << 0)
11571
Uma Shankaraec02462017-09-25 19:26:01 +053011572/* Gen4+ Timestamp and Pipe Frame time stamp registers */
11573#define GEN4_TIMESTAMP _MMIO(0x2358)
11574#define ILK_TIMESTAMP_HI _MMIO(0x70070)
11575#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
11576
Lionel Landwerlindab91782017-11-10 19:08:44 +000011577#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
11578#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
11579#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
11580#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
11581#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
11582
Uma Shankaraec02462017-09-25 19:26:01 +053011583#define _PIPE_FRMTMSTMP_A 0x70048
11584#define PIPE_FRMTMSTMP(pipe) \
11585 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
11586
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011587/* BXT MIPI clock controls */
11588#define BXT_MAX_VAR_OUTPUT_KHZ 39500
11589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011590#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011591#define BXT_MIPI1_DIV_SHIFT 26
11592#define BXT_MIPI2_DIV_SHIFT 10
11593#define BXT_MIPI_DIV_SHIFT(port) \
11594 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
11595 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011596
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011597/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053011598#define BXT_MIPI1_TX_ESCLK_SHIFT 26
11599#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011600#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
11601 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
11602 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053011603#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
11604#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011605#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
11606 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053011607 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
11608#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011609 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011610/* RX upper control divider to select actual RX clock output from 8x */
11611#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
11612#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
11613#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
11614 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
11615 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
11616#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
11617#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
11618#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
11619 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
11620 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
11621#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011622 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011623/* 8/3X divider to select the actual 8/3X clock output from 8x */
11624#define BXT_MIPI1_8X_BY3_SHIFT 19
11625#define BXT_MIPI2_8X_BY3_SHIFT 3
11626#define BXT_MIPI_8X_BY3_SHIFT(port) \
11627 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
11628 BXT_MIPI2_8X_BY3_SHIFT)
11629#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
11630#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
11631#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
11632 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
11633 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
11634#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011635 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011636/* RX lower control divider to select actual RX clock output from 8x */
11637#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
11638#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
11639#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
11640 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
11641 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
11642#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
11643#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
11644#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
11645 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
11646 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
11647#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011648 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011649
11650#define RX_DIVIDER_BIT_1_2 0x3
11651#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011652
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011653/* BXT MIPI mode configure */
11654#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
11655#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011656#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011657 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
11658
11659#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
11660#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011661#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011662 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
11663
11664#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
11665#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011666#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011667 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
11668
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011669#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011670#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
11671#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
11672#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053011673#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011674#define BXT_DSIC_16X_BY2 (1 << 10)
11675#define BXT_DSIC_16X_BY3 (2 << 10)
11676#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020011677#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053011678#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011679#define BXT_DSIA_16X_BY2 (1 << 8)
11680#define BXT_DSIA_16X_BY3 (2 << 8)
11681#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020011682#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011683#define BXT_DSI_FREQ_SEL_SHIFT 8
11684#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
11685
11686#define BXT_DSI_PLL_RATIO_MAX 0x7D
11687#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053011688#define GLK_DSI_PLL_RATIO_MAX 0x6F
11689#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011690#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053011691#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011693#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011694#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
11695#define BXT_DSI_PLL_LOCKED (1 << 30)
11696
Jani Nikula3230bf12013-08-27 15:12:16 +030011697#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011698#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011699#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053011700
11701 /* BXT port control */
11702#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
11703#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011704#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053011705
Madhav Chauhan21652f32018-07-05 19:19:34 +053011706/* ICL DSI MODE control */
11707#define _ICL_DSI_IO_MODECTL_0 0x6B094
11708#define _ICL_DSI_IO_MODECTL_1 0x6B894
11709#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
11710 _ICL_DSI_IO_MODECTL_0, \
11711 _ICL_DSI_IO_MODECTL_1)
11712#define COMBO_PHY_MODE_DSI (1 << 0)
11713
Vandita Kulkarnif87c46c2021-08-26 11:18:10 +053011714/* TGL DSI Chicken register */
11715#define _TGL_DSI_CHKN_REG_0 0x6B0C0
11716#define _TGL_DSI_CHKN_REG_1 0x6B8C0
11717#define TGL_DSI_CHKN_REG(port) _MMIO_PORT(port, \
11718 _TGL_DSI_CHKN_REG_0, \
11719 _TGL_DSI_CHKN_REG_1)
Vandita Kulkarnid33233d2021-10-19 20:44:32 +053011720#define TGL_DSI_CHKN_LSHS_GB_MASK REG_GENMASK(15, 12)
11721#define TGL_DSI_CHKN_LSHS_GB(byte_clocks) REG_FIELD_PREP(TGL_DSI_CHKN_LSHS_GB_MASK, \
11722 (byte_clocks))
Vandita Kulkarnif87c46c2021-08-26 11:18:10 +053011723
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011724/* Display Stream Splitter Control */
11725#define DSS_CTL1 _MMIO(0x67400)
11726#define SPLITTER_ENABLE (1 << 31)
11727#define JOINER_ENABLE (1 << 30)
11728#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
11729#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
11730#define OVERLAP_PIXELS_MASK (0xf << 16)
11731#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
11732#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11733#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070011734#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011735
11736#define DSS_CTL2 _MMIO(0x67404)
11737#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
11738#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
11739#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11740#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11741
Anusha Srivatsa18cde292018-11-01 14:42:16 -070011742#define _ICL_PIPE_DSS_CTL1_PB 0x78200
11743#define _ICL_PIPE_DSS_CTL1_PC 0x78400
11744#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11745 _ICL_PIPE_DSS_CTL1_PB, \
11746 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011747#define BIG_JOINER_ENABLE (1 << 29)
11748#define MASTER_BIG_JOINER_ENABLE (1 << 28)
11749#define VGA_CENTERING_ENABLE (1 << 27)
Jani Nikula63e654f2021-02-11 16:52:15 +020011750#define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25)
11751#define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0)
11752#define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1)
Animesh Mannad961eb22021-05-14 08:37:07 -070011753#define UNCOMPRESSED_JOINER_MASTER (1 << 21)
11754#define UNCOMPRESSED_JOINER_SLAVE (1 << 20)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011755
Anusha Srivatsa18cde292018-11-01 14:42:16 -070011756#define _ICL_PIPE_DSS_CTL2_PB 0x78204
11757#define _ICL_PIPE_DSS_CTL2_PC 0x78404
11758#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11759 _ICL_PIPE_DSS_CTL2_PB, \
11760 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011761
Uma Shankar1881a422017-01-25 19:43:23 +053011762#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
11763#define STAP_SELECT (1 << 0)
11764
11765#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
11766#define HS_IO_CTRL_SELECT (1 << 0)
11767
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011768#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030011769#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
11770#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053011771#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030011772#define DUAL_LINK_MODE_MASK (1 << 26)
11773#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
11774#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011775#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030011776#define FLOPPED_HSTX (1 << 23)
11777#define DE_INVERT (1 << 19) /* XXX */
11778#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
11779#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
11780#define AFE_LATCHOUT (1 << 17)
11781#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011782#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
11783#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
11784#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
11785#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030011786#define CSB_SHIFT 9
11787#define CSB_MASK (3 << 9)
11788#define CSB_20MHZ (0 << 9)
11789#define CSB_10MHZ (1 << 9)
11790#define CSB_40MHZ (2 << 9)
11791#define BANDGAP_MASK (1 << 8)
11792#define BANDGAP_PNW_CIRCUIT (0 << 8)
11793#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011794#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
11795#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
11796#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
11797#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030011798#define TEARING_EFFECT_MASK (3 << 2)
11799#define TEARING_EFFECT_OFF (0 << 2)
11800#define TEARING_EFFECT_DSI (1 << 2)
11801#define TEARING_EFFECT_GPIO (2 << 2)
11802#define LANE_CONFIGURATION_SHIFT 0
11803#define LANE_CONFIGURATION_MASK (3 << 0)
11804#define LANE_CONFIGURATION_4LANE (0 << 0)
11805#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
11806#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
11807
11808#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011809#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011810#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011811#define TEARING_EFFECT_DELAY_SHIFT 0
11812#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
11813
11814/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011815#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030011816
11817/* MIPI DSI Controller and D-PHY registers */
11818
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011819#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011820#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011821#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030011822#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11823#define ULPS_STATE_MASK (3 << 1)
11824#define ULPS_STATE_ENTER (2 << 1)
11825#define ULPS_STATE_EXIT (1 << 1)
11826#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11827#define DEVICE_READY (1 << 0)
11828
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011829#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011830#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011831#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011832#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011833#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011834#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030011835#define TEARING_EFFECT (1 << 31)
11836#define SPL_PKT_SENT_INTERRUPT (1 << 30)
11837#define GEN_READ_DATA_AVAIL (1 << 29)
11838#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11839#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11840#define RX_PROT_VIOLATION (1 << 26)
11841#define RX_INVALID_TX_LENGTH (1 << 25)
11842#define ACK_WITH_NO_ERROR (1 << 24)
11843#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11844#define LP_RX_TIMEOUT (1 << 22)
11845#define HS_TX_TIMEOUT (1 << 21)
11846#define DPI_FIFO_UNDERRUN (1 << 20)
11847#define LOW_CONTENTION (1 << 19)
11848#define HIGH_CONTENTION (1 << 18)
11849#define TXDSI_VC_ID_INVALID (1 << 17)
11850#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11851#define TXCHECKSUM_ERROR (1 << 15)
11852#define TXECC_MULTIBIT_ERROR (1 << 14)
11853#define TXECC_SINGLE_BIT_ERROR (1 << 13)
11854#define TXFALSE_CONTROL_ERROR (1 << 12)
11855#define RXDSI_VC_ID_INVALID (1 << 11)
11856#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11857#define RXCHECKSUM_ERROR (1 << 9)
11858#define RXECC_MULTIBIT_ERROR (1 << 8)
11859#define RXECC_SINGLE_BIT_ERROR (1 << 7)
11860#define RXFALSE_CONTROL_ERROR (1 << 6)
11861#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11862#define RX_LP_TX_SYNC_ERROR (1 << 4)
11863#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11864#define RXEOT_SYNC_ERROR (1 << 2)
11865#define RXSOT_SYNC_ERROR (1 << 1)
11866#define RXSOT_ERROR (1 << 0)
11867
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011868#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011869#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011870#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030011871#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11872#define CMD_MODE_NOT_SUPPORTED (0 << 13)
11873#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11874#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11875#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11876#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11877#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11878#define VID_MODE_FORMAT_MASK (0xf << 7)
11879#define VID_MODE_NOT_SUPPORTED (0 << 7)
11880#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020011881#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11882#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030011883#define VID_MODE_FORMAT_RGB888 (4 << 7)
11884#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11885#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11886#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11887#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11888#define DATA_LANES_PRG_REG_SHIFT 0
11889#define DATA_LANES_PRG_REG_MASK (7 << 0)
11890
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011891#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011892#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011893#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011894#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11895
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011896#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011897#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011898#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011899#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11900
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011901#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011902#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011903#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011904#define TURN_AROUND_TIMEOUT_MASK 0x3f
11905
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011906#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011907#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011908#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030011909#define DEVICE_RESET_TIMER_MASK 0xffff
11910
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011911#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011912#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011913#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030011914#define VERTICAL_ADDRESS_SHIFT 16
11915#define VERTICAL_ADDRESS_MASK (0xffff << 16)
11916#define HORIZONTAL_ADDRESS_SHIFT 0
11917#define HORIZONTAL_ADDRESS_MASK 0xffff
11918
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011919#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011920#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011921#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011922#define DBI_FIFO_EMPTY_HALF (0 << 0)
11923#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11924#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11925
11926/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011927#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011928#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011929#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011930
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011931#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011932#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011933#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011934
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011935#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011936#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011937#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011938
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011939#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011940#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011941#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011942
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011943#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011944#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011945#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011946
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011947#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011948#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011949#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011950
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011951#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011952#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011953#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011954
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011955#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011956#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011957#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011958
Jani Nikula3230bf12013-08-27 15:12:16 +030011959/* regs above are bits 15:0 */
11960
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011961#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011962#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011963#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011964#define DPI_LP_MODE (1 << 6)
11965#define BACKLIGHT_OFF (1 << 5)
11966#define BACKLIGHT_ON (1 << 4)
11967#define COLOR_MODE_OFF (1 << 3)
11968#define COLOR_MODE_ON (1 << 2)
11969#define TURN_ON (1 << 1)
11970#define SHUTDOWN (1 << 0)
11971
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011972#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011973#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011974#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011975#define COMMAND_BYTE_SHIFT 0
11976#define COMMAND_BYTE_MASK (0x3f << 0)
11977
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011978#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011979#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011980#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011981#define MASTER_INIT_TIMER_SHIFT 0
11982#define MASTER_INIT_TIMER_MASK (0xffff << 0)
11983
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011984#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011985#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011986#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011987 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011988#define MAX_RETURN_PKT_SIZE_SHIFT 0
11989#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11990
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011991#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011992#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011993#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011994#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11995#define DISABLE_VIDEO_BTA (1 << 3)
11996#define IP_TG_CONFIG (1 << 2)
11997#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11998#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11999#define VIDEO_MODE_BURST (3 << 0)
12000
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012001#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012002#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012003#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030012004#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
12005#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030012006#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
12007#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
12008#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
12009#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
12010#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
12011#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
12012#define CLOCKSTOP (1 << 1)
12013#define EOT_DISABLE (1 << 0)
12014
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012015#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012016#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012017#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030012018#define LP_BYTECLK_SHIFT 0
12019#define LP_BYTECLK_MASK (0xffff << 0)
12020
Deepak Mb426f982017-02-17 18:13:30 +053012021#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
12022#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
12023#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
12024
12025#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
12026#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
12027#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
12028
Jani Nikula3230bf12013-08-27 15:12:16 +030012029/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012030#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012031#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012032#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030012033
12034/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012035#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012036#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012037#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030012038
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012039#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012040#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012041#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012042#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012043#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012044#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012045#define LONG_PACKET_WORD_COUNT_SHIFT 8
12046#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
12047#define SHORT_PACKET_PARAM_SHIFT 8
12048#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
12049#define VIRTUAL_CHANNEL_SHIFT 6
12050#define VIRTUAL_CHANNEL_MASK (3 << 6)
12051#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030012052#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030012053/* data type values, see include/video/mipi_display.h */
12054
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012055#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012056#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012057#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030012058#define DPI_FIFO_EMPTY (1 << 28)
12059#define DBI_FIFO_EMPTY (1 << 27)
12060#define LP_CTRL_FIFO_EMPTY (1 << 26)
12061#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
12062#define LP_CTRL_FIFO_FULL (1 << 24)
12063#define HS_CTRL_FIFO_EMPTY (1 << 18)
12064#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
12065#define HS_CTRL_FIFO_FULL (1 << 16)
12066#define LP_DATA_FIFO_EMPTY (1 << 10)
12067#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
12068#define LP_DATA_FIFO_FULL (1 << 8)
12069#define HS_DATA_FIFO_EMPTY (1 << 2)
12070#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
12071#define HS_DATA_FIFO_FULL (1 << 0)
12072
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012073#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012074#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012075#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030012076#define DBI_HS_LP_MODE_MASK (1 << 0)
12077#define DBI_LP_MODE (1 << 0)
12078#define DBI_HS_MODE (0 << 0)
12079
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012080#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012081#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012082#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030012083#define EXIT_ZERO_COUNT_SHIFT 24
12084#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
12085#define TRAIL_COUNT_SHIFT 16
12086#define TRAIL_COUNT_MASK (0x1f << 16)
12087#define CLK_ZERO_COUNT_SHIFT 8
12088#define CLK_ZERO_COUNT_MASK (0xff << 8)
12089#define PREPARE_COUNT_SHIFT 0
12090#define PREPARE_COUNT_MASK (0x3f << 0)
12091
Madhav Chauhan146cdf32018-07-10 15:10:05 +053012092#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
12093#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
12094#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
12095 _ICL_DSI_T_INIT_MASTER_0,\
12096 _ICL_DSI_T_INIT_MASTER_1)
12097
Madhav Chauhan33868a92018-09-16 16:23:28 +053012098#define _DPHY_CLK_TIMING_PARAM_0 0x162180
12099#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
12100#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
12101 _DPHY_CLK_TIMING_PARAM_0,\
12102 _DPHY_CLK_TIMING_PARAM_1)
12103#define _DSI_CLK_TIMING_PARAM_0 0x6b080
12104#define _DSI_CLK_TIMING_PARAM_1 0x6b880
12105#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
12106 _DSI_CLK_TIMING_PARAM_0,\
12107 _DSI_CLK_TIMING_PARAM_1)
12108#define CLK_PREPARE_OVERRIDE (1 << 31)
12109#define CLK_PREPARE(x) ((x) << 28)
12110#define CLK_PREPARE_MASK (0x7 << 28)
12111#define CLK_PREPARE_SHIFT 28
12112#define CLK_ZERO_OVERRIDE (1 << 27)
12113#define CLK_ZERO(x) ((x) << 20)
12114#define CLK_ZERO_MASK (0xf << 20)
12115#define CLK_ZERO_SHIFT 20
12116#define CLK_PRE_OVERRIDE (1 << 19)
12117#define CLK_PRE(x) ((x) << 16)
12118#define CLK_PRE_MASK (0x3 << 16)
12119#define CLK_PRE_SHIFT 16
12120#define CLK_POST_OVERRIDE (1 << 15)
12121#define CLK_POST(x) ((x) << 8)
12122#define CLK_POST_MASK (0x7 << 8)
12123#define CLK_POST_SHIFT 8
12124#define CLK_TRAIL_OVERRIDE (1 << 7)
12125#define CLK_TRAIL(x) ((x) << 0)
12126#define CLK_TRAIL_MASK (0xf << 0)
12127#define CLK_TRAIL_SHIFT 0
12128
12129#define _DPHY_DATA_TIMING_PARAM_0 0x162184
12130#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
12131#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
12132 _DPHY_DATA_TIMING_PARAM_0,\
12133 _DPHY_DATA_TIMING_PARAM_1)
12134#define _DSI_DATA_TIMING_PARAM_0 0x6B084
12135#define _DSI_DATA_TIMING_PARAM_1 0x6B884
12136#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
12137 _DSI_DATA_TIMING_PARAM_0,\
12138 _DSI_DATA_TIMING_PARAM_1)
12139#define HS_PREPARE_OVERRIDE (1 << 31)
12140#define HS_PREPARE(x) ((x) << 24)
12141#define HS_PREPARE_MASK (0x7 << 24)
12142#define HS_PREPARE_SHIFT 24
12143#define HS_ZERO_OVERRIDE (1 << 23)
12144#define HS_ZERO(x) ((x) << 16)
12145#define HS_ZERO_MASK (0xf << 16)
12146#define HS_ZERO_SHIFT 16
12147#define HS_TRAIL_OVERRIDE (1 << 15)
12148#define HS_TRAIL(x) ((x) << 8)
12149#define HS_TRAIL_MASK (0x7 << 8)
12150#define HS_TRAIL_SHIFT 8
12151#define HS_EXIT_OVERRIDE (1 << 7)
12152#define HS_EXIT(x) ((x) << 0)
12153#define HS_EXIT_MASK (0x7 << 0)
12154#define HS_EXIT_SHIFT 0
12155
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053012156#define _DPHY_TA_TIMING_PARAM_0 0x162188
12157#define _DPHY_TA_TIMING_PARAM_1 0x6c188
12158#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12159 _DPHY_TA_TIMING_PARAM_0,\
12160 _DPHY_TA_TIMING_PARAM_1)
12161#define _DSI_TA_TIMING_PARAM_0 0x6b098
12162#define _DSI_TA_TIMING_PARAM_1 0x6b898
12163#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12164 _DSI_TA_TIMING_PARAM_0,\
12165 _DSI_TA_TIMING_PARAM_1)
12166#define TA_SURE_OVERRIDE (1 << 31)
12167#define TA_SURE(x) ((x) << 16)
12168#define TA_SURE_MASK (0x1f << 16)
12169#define TA_SURE_SHIFT 16
12170#define TA_GO_OVERRIDE (1 << 15)
12171#define TA_GO(x) ((x) << 8)
12172#define TA_GO_MASK (0xf << 8)
12173#define TA_GO_SHIFT 8
12174#define TA_GET_OVERRIDE (1 << 7)
12175#define TA_GET(x) ((x) << 0)
12176#define TA_GET_MASK (0xf << 0)
12177#define TA_GET_SHIFT 0
12178
Madhav Chauhan5ffce252018-10-15 17:27:58 +030012179/* DSI transcoder configuration */
12180#define _DSI_TRANS_FUNC_CONF_0 0x6b030
12181#define _DSI_TRANS_FUNC_CONF_1 0x6b830
12182#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
12183 _DSI_TRANS_FUNC_CONF_0,\
12184 _DSI_TRANS_FUNC_CONF_1)
12185#define OP_MODE_MASK (0x3 << 28)
12186#define OP_MODE_SHIFT 28
12187#define CMD_MODE_NO_GATE (0x0 << 28)
12188#define CMD_MODE_TE_GATE (0x1 << 28)
12189#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
12190#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
Vandita Kulkarni64ad5322019-11-11 16:40:21 +053012191#define TE_SOURCE_GPIO (1 << 27)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030012192#define LINK_READY (1 << 20)
12193#define PIX_FMT_MASK (0x3 << 16)
12194#define PIX_FMT_SHIFT 16
12195#define PIX_FMT_RGB565 (0x0 << 16)
12196#define PIX_FMT_RGB666_PACKED (0x1 << 16)
12197#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
12198#define PIX_FMT_RGB888 (0x3 << 16)
12199#define PIX_FMT_RGB101010 (0x4 << 16)
12200#define PIX_FMT_RGB121212 (0x5 << 16)
12201#define PIX_FMT_COMPRESSED (0x6 << 16)
12202#define BGR_TRANSMISSION (1 << 15)
12203#define PIX_VIRT_CHAN(x) ((x) << 12)
12204#define PIX_VIRT_CHAN_MASK (0x3 << 12)
12205#define PIX_VIRT_CHAN_SHIFT 12
12206#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
12207#define PIX_BUF_THRESHOLD_SHIFT 10
12208#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
12209#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
12210#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
12211#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
12212#define CONTINUOUS_CLK_MASK (0x3 << 8)
12213#define CONTINUOUS_CLK_SHIFT 8
12214#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
12215#define CLK_HS_OR_LP (0x2 << 8)
12216#define CLK_HS_CONTINUOUS (0x3 << 8)
12217#define LINK_CALIBRATION_MASK (0x3 << 4)
12218#define LINK_CALIBRATION_SHIFT 4
12219#define CALIBRATION_DISABLED (0x0 << 4)
12220#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
12221#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
Vandita Kulkarni32d38e62019-07-30 13:06:48 +053012222#define BLANKING_PACKET_ENABLE (1 << 2)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030012223#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
12224#define EOTP_DISABLED (1 << 0)
12225
Madhav Chauhan60230aa2018-10-15 17:28:06 +030012226#define _DSI_CMD_RXCTL_0 0x6b0d4
12227#define _DSI_CMD_RXCTL_1 0x6b8d4
12228#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
12229 _DSI_CMD_RXCTL_0,\
12230 _DSI_CMD_RXCTL_1)
12231#define READ_UNLOADS_DW (1 << 16)
12232#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
12233#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
12234#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
12235#define RECEIVED_RESET_TRIGGER (1 << 12)
12236#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
12237#define RECEIVED_CRC_WAS_LOST (1 << 10)
12238#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
12239#define NUMBER_RX_PLOAD_DW_SHIFT 0
12240
12241#define _DSI_CMD_TXCTL_0 0x6b0d0
12242#define _DSI_CMD_TXCTL_1 0x6b8d0
12243#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
12244 _DSI_CMD_TXCTL_0,\
12245 _DSI_CMD_TXCTL_1)
12246#define KEEP_LINK_IN_HS (1 << 24)
12247#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
12248#define FREE_HEADER_CREDIT_SHIFT 0x8
12249#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
12250#define FREE_PLOAD_CREDIT_SHIFT 0
12251#define MAX_HEADER_CREDIT 0x10
12252#define MAX_PLOAD_CREDIT 0x40
12253
Madhav Chauhan808517e2018-10-30 13:56:26 +020012254#define _DSI_CMD_TXHDR_0 0x6b100
12255#define _DSI_CMD_TXHDR_1 0x6b900
12256#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
12257 _DSI_CMD_TXHDR_0,\
12258 _DSI_CMD_TXHDR_1)
12259#define PAYLOAD_PRESENT (1 << 31)
12260#define LP_DATA_TRANSFER (1 << 30)
12261#define VBLANK_FENCE (1 << 29)
12262#define PARAM_WC_MASK (0xffff << 8)
12263#define PARAM_WC_LOWER_SHIFT 8
12264#define PARAM_WC_UPPER_SHIFT 16
12265#define VC_MASK (0x3 << 6)
12266#define VC_SHIFT 6
12267#define DT_MASK (0x3f << 0)
12268#define DT_SHIFT 0
12269
12270#define _DSI_CMD_TXPYLD_0 0x6b104
12271#define _DSI_CMD_TXPYLD_1 0x6b904
12272#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
12273 _DSI_CMD_TXPYLD_0,\
12274 _DSI_CMD_TXPYLD_1)
12275
Madhav Chauhan60230aa2018-10-15 17:28:06 +030012276#define _DSI_LP_MSG_0 0x6b0d8
12277#define _DSI_LP_MSG_1 0x6b8d8
12278#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
12279 _DSI_LP_MSG_0,\
12280 _DSI_LP_MSG_1)
12281#define LPTX_IN_PROGRESS (1 << 17)
12282#define LINK_IN_ULPS (1 << 16)
12283#define LINK_ULPS_TYPE_LP11 (1 << 8)
12284#define LINK_ENTER_ULPS (1 << 0)
12285
Madhav Chauhan8bffd202018-10-30 13:56:21 +020012286/* DSI timeout registers */
12287#define _DSI_HSTX_TO_0 0x6b044
12288#define _DSI_HSTX_TO_1 0x6b844
12289#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
12290 _DSI_HSTX_TO_0,\
12291 _DSI_HSTX_TO_1)
12292#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
12293#define HSTX_TIMEOUT_VALUE_SHIFT 16
12294#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
12295#define HSTX_TIMED_OUT (1 << 0)
12296
12297#define _DSI_LPRX_HOST_TO_0 0x6b048
12298#define _DSI_LPRX_HOST_TO_1 0x6b848
12299#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
12300 _DSI_LPRX_HOST_TO_0,\
12301 _DSI_LPRX_HOST_TO_1)
12302#define LPRX_TIMED_OUT (1 << 16)
12303#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
12304#define LPRX_TIMEOUT_VALUE_SHIFT 0
12305#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
12306
12307#define _DSI_PWAIT_TO_0 0x6b040
12308#define _DSI_PWAIT_TO_1 0x6b840
12309#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
12310 _DSI_PWAIT_TO_0,\
12311 _DSI_PWAIT_TO_1)
12312#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
12313#define PRESET_TIMEOUT_VALUE_SHIFT 16
12314#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
12315#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
12316#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
12317#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
12318
12319#define _DSI_TA_TO_0 0x6b04c
12320#define _DSI_TA_TO_1 0x6b84c
12321#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
12322 _DSI_TA_TO_0,\
12323 _DSI_TA_TO_1)
12324#define TA_TIMED_OUT (1 << 16)
12325#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
12326#define TA_TIMEOUT_VALUE_SHIFT 0
12327#define TA_TIMEOUT_VALUE(x) ((x) << 0)
12328
Jani Nikula3230bf12013-08-27 15:12:16 +030012329/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012330#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012331#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012332#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012333
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012334#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
12335#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
12336#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030012337#define LP_HS_SSW_CNT_SHIFT 16
12338#define LP_HS_SSW_CNT_MASK (0xffff << 16)
12339#define HS_LP_PWR_SW_CNT_SHIFT 0
12340#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
12341
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012342#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012343#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012344#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012345#define STOP_STATE_STALL_COUNTER_SHIFT 0
12346#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
12347
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012348#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012349#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012350#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012351#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012352#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012353#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030012354#define RX_CONTENTION_DETECTED (1 << 0)
12355
12356/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012357#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030012358#define DBI_TYPEC_ENABLE (1 << 31)
12359#define DBI_TYPEC_WIP (1 << 30)
12360#define DBI_TYPEC_OPTION_SHIFT 28
12361#define DBI_TYPEC_OPTION_MASK (3 << 28)
12362#define DBI_TYPEC_FREQ_SHIFT 24
12363#define DBI_TYPEC_FREQ_MASK (0xf << 24)
12364#define DBI_TYPEC_OVERRIDE (1 << 8)
12365#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
12366#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
12367
12368
12369/* MIPI adapter registers */
12370
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012371#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012372#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012373#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012374#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
12375#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
12376#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
12377#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
12378#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
12379#define READ_REQUEST_PRIORITY_SHIFT 3
12380#define READ_REQUEST_PRIORITY_MASK (3 << 3)
12381#define READ_REQUEST_PRIORITY_LOW (0 << 3)
12382#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
12383#define RGB_FLIP_TO_BGR (1 << 2)
12384
Jani Nikula6b93e9c2016-03-15 21:51:12 +020012385#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053012386#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053012387#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053012388#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
12389#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
12390#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
12391#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
12392#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
12393#define GLK_LP_WAKE (1 << 22)
12394#define GLK_LP11_LOW_PWR_MODE (1 << 21)
12395#define GLK_LP00_LOW_PWR_MODE (1 << 20)
12396#define GLK_FIREWALL_ENABLE (1 << 16)
12397#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
12398#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
12399#define BXT_DSC_ENABLE (1 << 3)
12400#define BXT_RGB_FLIP (1 << 2)
12401#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
12402#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053012403
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012404#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012405#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012406#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030012407#define DATA_MEM_ADDRESS_SHIFT 5
12408#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
12409#define DATA_VALID (1 << 0)
12410
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012411#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012412#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012413#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030012414#define DATA_LENGTH_SHIFT 0
12415#define DATA_LENGTH_MASK (0xfffff << 0)
12416
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012417#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012418#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012419#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030012420#define COMMAND_MEM_ADDRESS_SHIFT 5
12421#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
12422#define AUTO_PWG_ENABLE (1 << 2)
12423#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
12424#define COMMAND_VALID (1 << 0)
12425
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012426#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012427#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012428#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030012429#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
12430#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
12431
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012432#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012433#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012434#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030012435
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012436#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012437#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012438#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030012439#define READ_DATA_VALID(n) (1 << (n))
12440
Peter Antoine3bbaba02015-07-10 20:13:11 +030012441/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012442#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
John Harrison6de12da12021-07-26 17:23:30 -070012443#define GEN9_LNCFCMOCS_REG_COUNT 32
Peter Antoine3bbaba02015-07-10 20:13:11 +030012444
Chris Wilsonf8a0c7a2019-11-12 22:35:59 +000012445#define __GEN9_RCS0_MOCS0 0xc800
12446#define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
12447#define __GEN9_VCS0_MOCS0 0xc900
12448#define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
12449#define __GEN9_VCS1_MOCS0 0xca00
12450#define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
12451#define __GEN9_VECS0_MOCS0 0xcb00
12452#define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
12453#define __GEN9_BCS0_MOCS0 0xcc00
12454#define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
12455#define __GEN11_VCS2_MOCS0 0x10000
12456#define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030012457
Chris Wilson58586682021-01-25 22:01:52 +000012458#define GEN9_SCRATCH_LNCF1 _MMIO(0xb008)
12459#define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0)
12460
12461#define GEN9_SCRATCH1 _MMIO(0xb11c)
12462#define EVICTION_PERF_FIX_ENABLE REG_BIT(8)
12463
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070012464#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
12465#define PMFLUSHDONE_LNICRSDROP (1 << 20)
12466#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
12467#define PMFLUSHDONE_LNEBLK (1 << 22)
12468
Michel Thierrya7a7a0e2019-07-30 11:04:06 -070012469#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
12470
CQ Tang7f2aa5b2021-01-27 13:14:12 +000012471#define GEN12_GSMBASE _MMIO(0x108100)
CQ Tangd57d4a12021-04-21 11:46:55 +010012472#define GEN12_DSMBASE _MMIO(0x1080C0)
CQ Tang7f2aa5b2021-01-27 13:14:12 +000012473
Tim Gored5165eb2016-02-04 11:49:34 +000012474/* gamt regs */
12475#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
12476#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
12477#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
12478#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
12479#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
12480
Ville Syrjälä93564042017-08-24 22:10:51 +030012481#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
12482#define MMCD_PCLA (1 << 31)
12483#define MMCD_HOTSPOT_EN (1 << 27)
12484
Paulo Zanoniad186f32018-02-05 13:40:43 -020012485#define _ICL_PHY_MISC_A 0x64C00
12486#define _ICL_PHY_MISC_B 0x64C04
12487#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
12488 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070012489#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020012490#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
Matt Ropera6a12812021-07-23 10:42:36 -070012491#define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20)
Paulo Zanoniad186f32018-02-05 13:40:43 -020012492
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012493/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012494#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
12495#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012496#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
12497#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
12498#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
12499#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
12500#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12501 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
12502 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
12503#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12504 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
12505 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
12506#define DSC_VBR_ENABLE (1 << 19)
12507#define DSC_422_ENABLE (1 << 18)
12508#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
12509#define DSC_BLOCK_PREDICTION (1 << 16)
12510#define DSC_LINE_BUF_DEPTH_SHIFT 12
12511#define DSC_BPC_SHIFT 8
12512#define DSC_VER_MIN_SHIFT 4
12513#define DSC_VER_MAJ (0x1 << 0)
12514
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012515#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
12516#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012517#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
12518#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
12519#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
12520#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
12521#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12522 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
12523 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
12524#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12525 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
12526 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
12527#define DSC_BPP(bpp) ((bpp) << 0)
12528
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012529#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
12530#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012531#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
12532#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
12533#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
12534#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
12535#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12536 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
12537 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
12538#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12539 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
12540 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
12541#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
12542#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
12543
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012544#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
12545#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012546#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
12547#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
12548#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
12549#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
12550#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12551 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
12552 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
12553#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12554 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
12555 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
12556#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
12557#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
12558
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012559#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
12560#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012561#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
12562#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
12563#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
12564#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
12565#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12566 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
12567 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
12568#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070012569 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012570 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
12571#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
12572#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
12573
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012574#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
12575#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012576#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
12577#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
12578#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
12579#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
12580#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12581 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
12582 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
12583#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070012584 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012585 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012586#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012587#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
12588
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012589#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
12590#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012591#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
12592#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
12593#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
12594#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
12595#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12596 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
12597 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
12598#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12599 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
12600 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012601#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
12602#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012603#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
12604#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
12605
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012606#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
12607#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012608#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
12609#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
12610#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
12611#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
12612#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12613 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
12614 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
12615#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12616 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
12617 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
12618#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
12619#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
12620
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012621#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
12622#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012623#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
12624#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
12625#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
12626#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
12627#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12628 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
12629 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
12630#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12631 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
12632 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
12633#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
12634#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
12635
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012636#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
12637#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012638#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
12639#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
12640#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
12641#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
12642#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12643 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
12644 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
12645#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12646 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
12647 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
12648#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
12649#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
12650
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012651#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
12652#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012653#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
12654#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
12655#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
12656#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
12657#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12658 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
12659 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
12660#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12661 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
12662 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
12663#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
12664#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
12665#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
12666#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
12667
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012668#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
12669#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012670#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
12671#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
12672#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
12673#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
12674#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12675 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
12676 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
12677#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12678 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
12679 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
12680
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012681#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
12682#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012683#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
12684#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
12685#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
12686#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
12687#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12688 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
12689 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
12690#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12691 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
12692 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
12693
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012694#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
12695#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012696#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
12697#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
12698#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
12699#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
12700#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12701 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
12702 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
12703#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12704 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
12705 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
12706
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012707#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
12708#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012709#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
12710#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
12711#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
12712#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
12713#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12714 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
12715 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
12716#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12717 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
12718 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
12719
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012720#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
12721#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012722#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
12723#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
12724#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
12725#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
12726#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12727 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
12728 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
12729#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12730 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
12731 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
12732
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012733#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
12734#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012735#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
12736#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
12737#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
12738#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
12739#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12740 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
12741 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
12742#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12743 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
12744 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070012745#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012746#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012747#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012748
Anusha Srivatsadbda5112018-07-17 14:11:00 -070012749/* Icelake Rate Control Buffer Threshold Registers */
12750#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
12751#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
12752#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
12753#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
12754#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
12755#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
12756#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
12757#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
12758#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
12759#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
12760#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
12761#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
12762#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12763 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
12764 _ICL_DSC0_RC_BUF_THRESH_0_PC)
12765#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12766 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
12767 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
12768#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12769 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
12770 _ICL_DSC1_RC_BUF_THRESH_0_PC)
12771#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12772 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
12773 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
12774
12775#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
12776#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
12777#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
12778#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
12779#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
12780#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
12781#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
12782#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
12783#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
12784#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
12785#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
12786#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
12787#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12788 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
12789 _ICL_DSC0_RC_BUF_THRESH_1_PC)
12790#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12791 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
12792 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
12793#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12794 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
12795 _ICL_DSC1_RC_BUF_THRESH_1_PC)
12796#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12797 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
12798 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
12799
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070012800#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
12801#define MODULAR_FIA_MASK (1 << 4)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070012802#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
12803#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
12804#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
12805#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
12806#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070012807
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070012808#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070012809#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070012810
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070012811#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070012812#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070012813
Clinton A Taylor3b51be42019-09-26 14:06:56 -070012814#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
12815#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
12816#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
12817#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
12818
José Roberto de Souza55ce3062021-05-18 17:06:13 -070012819#define _TCSS_DDI_STATUS_1 0x161500
12820#define _TCSS_DDI_STATUS_2 0x161504
12821#define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
12822 _TCSS_DDI_STATUS_1, \
12823 _TCSS_DDI_STATUS_2))
12824#define TCSS_DDI_STATUS_READY REG_BIT(2)
12825#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
12826#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
12827
Animesh Mannaa6e58d92019-09-20 17:29:25 +053012828/* This register controls the Display State Buffer (DSB) engines. */
12829#define _DSBSL_INSTANCE_BASE 0x70B00
12830#define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
Animesh Mannad04a6612019-12-05 18:05:13 +053012831 (pipe) * 0x1000 + (id) * 0x100)
Animesh Manna1abf3292019-09-20 17:29:27 +053012832#define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
12833#define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053012834#define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
Animesh Mannaf7619c42019-09-20 17:29:26 +053012835#define DSB_ENABLE (1 << 31)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053012836#define DSB_STATUS (1 << 0)
12837
José Roberto de Souza1d3cc7a2020-08-07 12:26:28 -070012838#define TGL_ROOT_DEVICE_ID 0x9A00
12839#define TGL_ROOT_DEVICE_MASK 0xFF00
12840#define TGL_ROOT_DEVICE_SKU_MASK 0xF
12841#define TGL_ROOT_DEVICE_SKU_ULX 0x2
12842#define TGL_ROOT_DEVICE_SKU_ULT 0x4
12843
José Roberto de Souza41c70d22021-04-08 13:49:16 -070012844#define CLKREQ_POLICY _MMIO(0x101038)
12845#define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
12846
José Roberto de Souza641dd822021-09-14 14:25:07 -070012847#define CLKGATE_DIS_MISC _MMIO(0x46534)
12848#define CLKGATE_DIS_MISC_DMASC_GATING_DIS REG_BIT(21)
12849
Jesse Barnes585fb112008-07-29 11:54:06 -070012850#endif /* _I915_REG_H_ */