blob: d3ef97915455f66919777f788a26d8277d6cd68c [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulae67005e2018-06-29 13:20:39 +0300142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
Jani Nikulace646452017-01-27 17:57:06 +0200155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
Jani Nikulae67005e2018-06-29 13:20:39 +0300157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
161#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
162#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
163#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
164#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
165
166#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
167#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
168#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
169#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
170#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
171
172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
173
174#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
175#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
176#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300177
Jani Nikulaa7c01492018-10-31 13:04:53 +0200178/*
179 * Device info offset array based helpers for groups of registers with unevenly
180 * spaced base offsets.
181 */
182#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
183 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
184 dev_priv->info.display_mmio_offset)
185#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
186 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
187 dev_priv->info.display_mmio_offset)
188#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
189 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
190 dev_priv->info.display_mmio_offset)
191
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100192#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000193#define _MASKED_FIELD(mask, value) ({ \
194 if (__builtin_constant_p(mask)) \
195 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
196 if (__builtin_constant_p(value)) \
197 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
198 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
199 BUILD_BUG_ON_MSG((value) & ~(mask), \
200 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100201 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000202#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
203#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
204
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000205/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000206
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000207#define RCS_HW 0
208#define VCS_HW 1
209#define BCS_HW 2
210#define VECS_HW 3
211#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200212#define VCS3_HW 6
213#define VCS4_HW 7
214#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200215
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700216/* Engine class */
217
218#define RENDER_CLASS 0
219#define VIDEO_DECODE_CLASS 1
220#define VIDEO_ENHANCEMENT_CLASS 2
221#define COPY_ENGINE_CLASS 3
222#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000223#define MAX_ENGINE_CLASS 4
224
Oscar Mateod02b98b2018-04-05 17:00:50 +0300225#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200226#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700227
Jesse Barnes585fb112008-07-29 11:54:06 -0700228/* PCI config space */
229
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300230#define MCHBAR_I915 0x44
231#define MCHBAR_I965 0x48
232#define MCHBAR_SIZE (4 * 4096)
233
234#define DEVEN 0x54
235#define DEVEN_MCHBAR_EN (1 << 28)
236
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300237/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300238
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300239#define HPLLCC 0xc0 /* 85x only */
240#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700241#define GC_CLOCK_133_200 (0 << 0)
242#define GC_CLOCK_100_200 (1 << 0)
243#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300244#define GC_CLOCK_133_266 (3 << 0)
245#define GC_CLOCK_133_200_2 (4 << 0)
246#define GC_CLOCK_133_266_2 (5 << 0)
247#define GC_CLOCK_166_266 (6 << 0)
248#define GC_CLOCK_166_250 (7 << 0)
249
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300250#define I915_GDRST 0xc0 /* PCI config register */
251#define GRDOM_FULL (0 << 2)
252#define GRDOM_RENDER (1 << 2)
253#define GRDOM_MEDIA (3 << 2)
254#define GRDOM_MASK (3 << 2)
255#define GRDOM_RESET_STATUS (1 << 1)
256#define GRDOM_RESET_ENABLE (1 << 0)
257
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200258/* BSpec only has register offset, PCI device and bit found empirically */
259#define I830_CLOCK_GATE 0xc8 /* device 0 */
260#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
261
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300262#define GCDGMBUS 0xcc
263
Jesse Barnesf97108d2010-01-29 11:27:07 -0800264#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700265#define GCFGC 0xf0 /* 915+ only */
266#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
267#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100268#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200269#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
270#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
271#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
272#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
273#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
274#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700275#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700276#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
277#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
278#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
279#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
280#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
281#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
282#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
283#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
284#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
285#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
286#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
287#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
288#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
289#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
290#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
291#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
292#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
293#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
294#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100295
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300296#define ASLE 0xe4
297#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700298
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300299#define SWSCI 0xe8
300#define SWSCI_SCISEL (1 << 15)
301#define SWSCI_GSSCIE (1 << 0)
302
303#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
304
Jesse Barnes585fb112008-07-29 11:54:06 -0700305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200306#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700307#define ILK_GRDOM_FULL (0 << 1)
308#define ILK_GRDOM_RENDER (1 << 1)
309#define ILK_GRDOM_MEDIA (3 << 1)
310#define ILK_GRDOM_MASK (3 << 1)
311#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200313#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700314#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700315#define GEN6_MBC_SNPCR_MASK (3 << 21)
316#define GEN6_MBC_SNPCR_MAX (0 << 21)
317#define GEN6_MBC_SNPCR_MED (1 << 21)
318#define GEN6_MBC_SNPCR_LOW (2 << 21)
319#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200321#define VLV_G3DCTL _MMIO(0x9024)
322#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200324#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100325#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
326#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
327#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
328#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
329#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200331#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800332#define GEN6_GRDOM_FULL (1 << 0)
333#define GEN6_GRDOM_RENDER (1 << 1)
334#define GEN6_GRDOM_MEDIA (1 << 2)
335#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200336#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100337#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200338#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300339/* GEN11 changed all bit defs except for FULL & RENDER */
340#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
341#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
342#define GEN11_GRDOM_BLT (1 << 2)
343#define GEN11_GRDOM_GUC (1 << 3)
344#define GEN11_GRDOM_MEDIA (1 << 5)
345#define GEN11_GRDOM_MEDIA2 (1 << 6)
346#define GEN11_GRDOM_MEDIA3 (1 << 7)
347#define GEN11_GRDOM_MEDIA4 (1 << 8)
348#define GEN11_GRDOM_VECS (1 << 13)
349#define GEN11_GRDOM_VECS2 (1 << 14)
Eric Anholtcff458c2010-11-18 09:31:14 +0800350
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700351#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
352#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
353#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100354#define PP_DIR_DCLV_2G 0xffffffff
355
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700356#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
357#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200359#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600360#define GEN8_RPCS_ENABLE (1 << 31)
361#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
362#define GEN8_RPCS_S_CNT_SHIFT 15
363#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100364#define GEN11_RPCS_S_CNT_SHIFT 12
365#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600366#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
367#define GEN8_RPCS_SS_CNT_SHIFT 8
368#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
369#define GEN8_RPCS_EU_MAX_SHIFT 4
370#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
371#define GEN8_RPCS_EU_MIN_SHIFT 0
372#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
373
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100374#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
375/* HSW only */
376#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
377#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
378#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
379#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
380/* HSW+ */
381#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
382#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
383#define HSW_RCS_INHIBIT (1 << 8)
384/* Gen8 */
385#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
386#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
387#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
388#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
389#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
390#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
391#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
392#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
393#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
394#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
395
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200396#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700397#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
398#define ECOCHK_SNB_BIT (1 << 10)
399#define ECOCHK_DIS_TLB (1 << 8)
400#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
401#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
402#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
403#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
404#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
405#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
406#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
407#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200409#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700410#define ECOBITS_SNB_BIT (1 << 13)
411#define ECOBITS_PPGTT_CACHE64B (3 << 8)
412#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200414#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700415#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200417#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300418#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
419#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
420#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
421#define GEN6_STOLEN_RESERVED_1M (0 << 4)
422#define GEN6_STOLEN_RESERVED_512K (1 << 4)
423#define GEN6_STOLEN_RESERVED_256K (2 << 4)
424#define GEN6_STOLEN_RESERVED_128K (3 << 4)
425#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
426#define GEN7_STOLEN_RESERVED_1M (0 << 5)
427#define GEN7_STOLEN_RESERVED_256K (1 << 5)
428#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
429#define GEN8_STOLEN_RESERVED_1M (0 << 7)
430#define GEN8_STOLEN_RESERVED_2M (1 << 7)
431#define GEN8_STOLEN_RESERVED_4M (2 << 7)
432#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200433#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700434#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200435
Jesse Barnes585fb112008-07-29 11:54:06 -0700436/* VGA stuff */
437
438#define VGA_ST01_MDA 0x3ba
439#define VGA_ST01_CGA 0x3da
440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200441#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700442#define VGA_MSR_WRITE 0x3c2
443#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700444#define VGA_MSR_MEM_EN (1 << 1)
445#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700446
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300447#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100448#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300449#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700450
451#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700452#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700453#define VGA_AR_DATA_WRITE 0x3c0
454#define VGA_AR_DATA_READ 0x3c1
455
456#define VGA_GR_INDEX 0x3ce
457#define VGA_GR_DATA 0x3cf
458/* GR05 */
459#define VGA_GR_MEM_READ_MODE_SHIFT 3
460#define VGA_GR_MEM_READ_MODE_PLANE 1
461/* GR06 */
462#define VGA_GR_MEM_MODE_MASK 0xc
463#define VGA_GR_MEM_MODE_SHIFT 2
464#define VGA_GR_MEM_A0000_AFFFF 0
465#define VGA_GR_MEM_A0000_BFFFF 1
466#define VGA_GR_MEM_B0000_B7FFF 2
467#define VGA_GR_MEM_B0000_BFFFF 3
468
469#define VGA_DACMASK 0x3c6
470#define VGA_DACRX 0x3c7
471#define VGA_DACWX 0x3c8
472#define VGA_DACDATA 0x3c9
473
474#define VGA_CR_INDEX_MDA 0x3b4
475#define VGA_CR_DATA_MDA 0x3b5
476#define VGA_CR_INDEX_CGA 0x3d4
477#define VGA_CR_DATA_CGA 0x3d5
478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200479#define MI_PREDICATE_SRC0 _MMIO(0x2400)
480#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
481#define MI_PREDICATE_SRC1 _MMIO(0x2408)
482#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200484#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700485#define LOWER_SLICE_ENABLED (1 << 0)
486#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300487
Jesse Barnes585fb112008-07-29 11:54:06 -0700488/*
Brad Volkin5947de92014-02-18 10:15:50 -0800489 * Registers used only by the command parser
490 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200491#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800492
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200493#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
494#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
495#define HS_INVOCATION_COUNT _MMIO(0x2300)
496#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
497#define DS_INVOCATION_COUNT _MMIO(0x2308)
498#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
499#define IA_VERTICES_COUNT _MMIO(0x2310)
500#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
501#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
502#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
503#define VS_INVOCATION_COUNT _MMIO(0x2320)
504#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
505#define GS_INVOCATION_COUNT _MMIO(0x2328)
506#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
507#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
508#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
509#define CL_INVOCATION_COUNT _MMIO(0x2338)
510#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
511#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
512#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
513#define PS_INVOCATION_COUNT _MMIO(0x2348)
514#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
515#define PS_DEPTH_COUNT _MMIO(0x2350)
516#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800517
518/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200519#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
520#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200522#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
523#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200525#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
526#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
527#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
528#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
529#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
530#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700531
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200532#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
533#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
534#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700535
Jordan Justen1b850662016-03-06 23:30:29 -0800536/* There are the 16 64-bit CS General Purpose Registers */
537#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
538#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
539
Robert Bragga9417952016-11-07 19:49:48 +0000540#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000541#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
542#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
543#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700544#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
545#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
546#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
547#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
548#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
549#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
550#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
551#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
552#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000553#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700554#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
555#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000556
557#define GEN8_OACTXID _MMIO(0x2364)
558
Robert Bragg19f81df2017-06-13 12:23:03 +0100559#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700560#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
561#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
562#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
563#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100564
Robert Braggd7965152016-11-07 19:49:52 +0000565#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700566#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
567#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
568#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
569#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000570#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700571#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
572#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000573
574#define GEN8_OACTXCONTROL _MMIO(0x2360)
575#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
576#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700577#define GEN8_OA_TIMER_ENABLE (1 << 1)
578#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000579
580#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700581#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
582#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
583#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
584#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000585
Robert Bragg19f81df2017-06-13 12:23:03 +0100586#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000587#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100588#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000589
590#define GEN7_OASTATUS1 _MMIO(0x2364)
591#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700592#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
593#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
594#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000595
596#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100597#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
598#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000599
600#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700601#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
602#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
603#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
604#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000605
606#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100607#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000608#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100609#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000610
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700611#define OABUFFER_SIZE_128K (0 << 3)
612#define OABUFFER_SIZE_256K (1 << 3)
613#define OABUFFER_SIZE_512K (2 << 3)
614#define OABUFFER_SIZE_1M (3 << 3)
615#define OABUFFER_SIZE_2M (4 << 3)
616#define OABUFFER_SIZE_4M (5 << 3)
617#define OABUFFER_SIZE_8M (6 << 3)
618#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000619
Robert Bragg19f81df2017-06-13 12:23:03 +0100620/*
621 * Flexible, Aggregate EU Counter Registers.
622 * Note: these aren't contiguous
623 */
Robert Braggd7965152016-11-07 19:49:52 +0000624#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100625#define EU_PERF_CNTL1 _MMIO(0xe558)
626#define EU_PERF_CNTL2 _MMIO(0xe658)
627#define EU_PERF_CNTL3 _MMIO(0xe758)
628#define EU_PERF_CNTL4 _MMIO(0xe45c)
629#define EU_PERF_CNTL5 _MMIO(0xe55c)
630#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000631
Robert Braggd7965152016-11-07 19:49:52 +0000632/*
633 * OA Boolean state
634 */
635
Robert Braggd7965152016-11-07 19:49:52 +0000636#define OASTARTTRIG1 _MMIO(0x2710)
637#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
638#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
639
640#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700641#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
642#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
643#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
644#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
645#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
646#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
647#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
648#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
649#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
650#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
651#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
652#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
653#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
654#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
655#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
656#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
657#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
658#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
659#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
660#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
661#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
662#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
663#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
664#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
665#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
666#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
667#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
668#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
669#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000670
671#define OASTARTTRIG3 _MMIO(0x2718)
672#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
673#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
674#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
675#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
676#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
677#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
678#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
679#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
680#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
681
682#define OASTARTTRIG4 _MMIO(0x271c)
683#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
684#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
685#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
686#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
687#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
688#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
689#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
690#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
691#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
692
693#define OASTARTTRIG5 _MMIO(0x2720)
694#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
695#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
696
697#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700698#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
699#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
700#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
701#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
702#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
703#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
704#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
705#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
706#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
707#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
708#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
709#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
710#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
711#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
712#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
713#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
714#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
715#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
716#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
717#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
718#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
719#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
720#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
721#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
722#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
723#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
724#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
725#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
726#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000727
728#define OASTARTTRIG7 _MMIO(0x2728)
729#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
730#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
731#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
732#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
733#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
734#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
735#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
736#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
737#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
738
739#define OASTARTTRIG8 _MMIO(0x272c)
740#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
741#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
742#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
743#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
744#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
745#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
746#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
747#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
748#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
749
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100750#define OAREPORTTRIG1 _MMIO(0x2740)
751#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
752#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
753
754#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700755#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
756#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
757#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
758#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
759#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
760#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
761#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
762#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
763#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
764#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
765#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
766#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
767#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
768#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
769#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
770#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
771#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
772#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
773#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
774#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
775#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
776#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
777#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
778#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
779#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100780
781#define OAREPORTTRIG3 _MMIO(0x2748)
782#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
783#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
784#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
785#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
786#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
787#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
788#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
789#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
790#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
791
792#define OAREPORTTRIG4 _MMIO(0x274c)
793#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
794#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
795#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
796#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
797#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
798#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
799#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
800#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
801#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
802
803#define OAREPORTTRIG5 _MMIO(0x2750)
804#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
805#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
806
807#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700808#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
809#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
810#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
811#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
812#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
813#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
814#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
815#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
816#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
817#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
818#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
819#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
820#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
821#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
822#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
823#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
824#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
825#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
826#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
827#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
828#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
829#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
830#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
831#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
832#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100833
834#define OAREPORTTRIG7 _MMIO(0x2758)
835#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
836#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
837#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
838#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
839#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
840#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
841#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
842#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
843#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
844
845#define OAREPORTTRIG8 _MMIO(0x275c)
846#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
847#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
848#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
849#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
850#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
851#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
852#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
853#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
854#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
855
Robert Braggd7965152016-11-07 19:49:52 +0000856/* CECX_0 */
857#define OACEC_COMPARE_LESS_OR_EQUAL 6
858#define OACEC_COMPARE_NOT_EQUAL 5
859#define OACEC_COMPARE_LESS_THAN 4
860#define OACEC_COMPARE_GREATER_OR_EQUAL 3
861#define OACEC_COMPARE_EQUAL 2
862#define OACEC_COMPARE_GREATER_THAN 1
863#define OACEC_COMPARE_ANY_EQUAL 0
864
865#define OACEC_COMPARE_VALUE_MASK 0xffff
866#define OACEC_COMPARE_VALUE_SHIFT 3
867
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700868#define OACEC_SELECT_NOA (0 << 19)
869#define OACEC_SELECT_PREV (1 << 19)
870#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000871
872/* CECX_1 */
873#define OACEC_MASK_MASK 0xffff
874#define OACEC_CONSIDERATIONS_MASK 0xffff
875#define OACEC_CONSIDERATIONS_SHIFT 16
876
877#define OACEC0_0 _MMIO(0x2770)
878#define OACEC0_1 _MMIO(0x2774)
879#define OACEC1_0 _MMIO(0x2778)
880#define OACEC1_1 _MMIO(0x277c)
881#define OACEC2_0 _MMIO(0x2780)
882#define OACEC2_1 _MMIO(0x2784)
883#define OACEC3_0 _MMIO(0x2788)
884#define OACEC3_1 _MMIO(0x278c)
885#define OACEC4_0 _MMIO(0x2790)
886#define OACEC4_1 _MMIO(0x2794)
887#define OACEC5_0 _MMIO(0x2798)
888#define OACEC5_1 _MMIO(0x279c)
889#define OACEC6_0 _MMIO(0x27a0)
890#define OACEC6_1 _MMIO(0x27a4)
891#define OACEC7_0 _MMIO(0x27a8)
892#define OACEC7_1 _MMIO(0x27ac)
893
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100894/* OA perf counters */
895#define OA_PERFCNT1_LO _MMIO(0x91B8)
896#define OA_PERFCNT1_HI _MMIO(0x91BC)
897#define OA_PERFCNT2_LO _MMIO(0x91C0)
898#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000899#define OA_PERFCNT3_LO _MMIO(0x91C8)
900#define OA_PERFCNT3_HI _MMIO(0x91CC)
901#define OA_PERFCNT4_LO _MMIO(0x91D8)
902#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100903
904#define OA_PERFMATRIX_LO _MMIO(0x91C8)
905#define OA_PERFMATRIX_HI _MMIO(0x91CC)
906
907/* RPM unit config (Gen8+) */
908#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000909#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
910#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
911#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
912#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200913#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
914#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
915#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
916#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
917#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
918#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000919#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
920#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
921
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100922#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000923#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100924
Lionel Landwerlindab91782017-11-10 19:08:44 +0000925/* GPM unit config (Gen9+) */
926#define CTC_MODE _MMIO(0xA26C)
927#define CTC_SOURCE_PARAMETER_MASK 1
928#define CTC_SOURCE_CRYSTAL_CLOCK 0
929#define CTC_SOURCE_DIVIDE_LOGIC 1
930#define CTC_SHIFT_PARAMETER_SHIFT 1
931#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
932
Lionel Landwerlin58885762017-11-10 19:08:42 +0000933/* RCP unit config (Gen8+) */
934#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100935
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000936/* NOA (HSW) */
937#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
938#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
939#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
940#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
941#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
942#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
943#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
944#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
945#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
946#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
947
948#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
949
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100950/* NOA (Gen8+) */
951#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
952
953#define MICRO_BP0_0 _MMIO(0x9800)
954#define MICRO_BP0_2 _MMIO(0x9804)
955#define MICRO_BP0_1 _MMIO(0x9808)
956
957#define MICRO_BP1_0 _MMIO(0x980C)
958#define MICRO_BP1_2 _MMIO(0x9810)
959#define MICRO_BP1_1 _MMIO(0x9814)
960
961#define MICRO_BP2_0 _MMIO(0x9818)
962#define MICRO_BP2_2 _MMIO(0x981C)
963#define MICRO_BP2_1 _MMIO(0x9820)
964
965#define MICRO_BP3_0 _MMIO(0x9824)
966#define MICRO_BP3_2 _MMIO(0x9828)
967#define MICRO_BP3_1 _MMIO(0x982C)
968
969#define MICRO_BP_TRIGGER _MMIO(0x9830)
970#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
971#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
972#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
973
974#define GDT_CHICKEN_BITS _MMIO(0x9840)
975#define GT_NOA_ENABLE 0x00000080
976
977#define NOA_DATA _MMIO(0x986C)
978#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700979
Brad Volkin220375a2014-02-18 10:15:51 -0800980#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
981#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200982#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800983
Brad Volkin5947de92014-02-18 10:15:50 -0800984/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100985 * Reset registers
986 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200987#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700988#define DEBUG_RESET_FULL (1 << 7)
989#define DEBUG_RESET_RENDER (1 << 8)
990#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100991
Jesse Barnes57f350b2012-03-28 13:39:25 -0700992/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300993 * IOSF sideband
994 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200995#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300996#define IOSF_DEVFN_SHIFT 24
997#define IOSF_OPCODE_SHIFT 16
998#define IOSF_PORT_SHIFT 8
999#define IOSF_BYTE_ENABLES_SHIFT 4
1000#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001001#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001002#define IOSF_PORT_BUNIT 0x03
1003#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001004#define IOSF_PORT_NC 0x11
1005#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001006#define IOSF_PORT_GPIO_NC 0x13
1007#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001008#define IOSF_PORT_DPIO_2 0x1a
1009#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001010#define IOSF_PORT_GPIO_SC 0x48
1011#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001012#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001013#define CHV_IOSF_PORT_GPIO_N 0x13
1014#define CHV_IOSF_PORT_GPIO_SE 0x48
1015#define CHV_IOSF_PORT_GPIO_E 0xa8
1016#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001017#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1018#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001019
Jesse Barnes30a970c2013-11-04 13:48:12 -08001020/* See configdb bunit SB addr map */
1021#define BUNIT_REG_BISOC 0x11
1022
Jesse Barnes30a970c2013-11-04 13:48:12 -08001023#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001024#define DSPFREQSTAT_SHIFT_CHV 24
1025#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1026#define DSPFREQGUAR_SHIFT_CHV 8
1027#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001028#define DSPFREQSTAT_SHIFT 30
1029#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1030#define DSPFREQGUAR_SHIFT 14
1031#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001032#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1033#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1034#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001035#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1036#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1037#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1038#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1039#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1040#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1041#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1042#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1043#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1044#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1045#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1046#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001047
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001048/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001049 * i915_power_well_id:
1050 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001051 * IDs used to look up power wells. Power wells accessed directly bypassing
1052 * the power domains framework must be assigned a unique ID. The rest of power
1053 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001054 */
1055enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001056 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001057
Imre Deak2183b492018-08-06 12:58:41 +03001058 VLV_DISP_PW_DISP2D,
1059 BXT_DISP_PW_DPIO_CMN_A,
1060 VLV_DISP_PW_DPIO_CMN_BC,
1061 GLK_DISP_PW_DPIO_CMN_C,
1062 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001063 HSW_DISP_PW_GLOBAL,
1064 SKL_DISP_PW_MISC_IO,
1065 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001066 SKL_DISP_PW_2,
1067};
1068
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001069#define PUNIT_REG_PWRGT_CTRL 0x60
1070#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001071#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1072#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1073#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1074#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1075#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1076
1077#define PUNIT_PWGT_IDX_RENDER 0
1078#define PUNIT_PWGT_IDX_MEDIA 1
1079#define PUNIT_PWGT_IDX_DISP2D 3
1080#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1081#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1082#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1083#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1084#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1085#define PUNIT_PWGT_IDX_DPIO_RX0 10
1086#define PUNIT_PWGT_IDX_DPIO_RX1 11
1087#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001088
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001089#define PUNIT_REG_GPU_LFM 0xd3
1090#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1091#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001092#define GPLLENABLE (1 << 4)
1093#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001094#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001095#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001096
1097#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1098#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1099
Deepak S095acd52015-01-17 11:05:59 +05301100#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1101#define FB_GFX_FREQ_FUSE_MASK 0xff
1102#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1103#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1104#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1105
1106#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1107#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1108
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001109#define PUNIT_REG_DDR_SETUP2 0x139
1110#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1111#define FORCE_DDR_LOW_FREQ (1 << 1)
1112#define FORCE_DDR_HIGH_FREQ (1 << 0)
1113
Deepak S2b6b3a02014-05-27 15:59:30 +05301114#define PUNIT_GPU_STATUS_REG 0xdb
1115#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1116#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1117#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1118#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1119
1120#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1121#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1122#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1123
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001124#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1125#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1126#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1127#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1128#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1129#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1130#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1131#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1132#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1133#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1134
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001135#define VLV_TURBO_SOC_OVERRIDE 0x04
1136#define VLV_OVERRIDE_EN 1
1137#define VLV_SOC_TDP_EN (1 << 1)
1138#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1139#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301140
ymohanmabe4fc042013-08-27 23:40:56 +03001141/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001142#define CCK_FUSE_REG 0x8
1143#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001144#define CCK_REG_DSI_PLL_FUSE 0x44
1145#define CCK_REG_DSI_PLL_CONTROL 0x48
1146#define DSI_PLL_VCO_EN (1 << 31)
1147#define DSI_PLL_LDO_GATE (1 << 30)
1148#define DSI_PLL_P1_POST_DIV_SHIFT 17
1149#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1150#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1151#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1152#define DSI_PLL_MUX_MASK (3 << 9)
1153#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1154#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1155#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1156#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1157#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1158#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1159#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1160#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1161#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1162#define DSI_PLL_LOCK (1 << 0)
1163#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1164#define DSI_PLL_LFSR (1 << 31)
1165#define DSI_PLL_FRACTION_EN (1 << 30)
1166#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1167#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1168#define DSI_PLL_USYNC_CNT_SHIFT 18
1169#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1170#define DSI_PLL_N1_DIV_SHIFT 16
1171#define DSI_PLL_N1_DIV_MASK (3 << 16)
1172#define DSI_PLL_M1_DIV_SHIFT 0
1173#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001174#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001175#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001176#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001177#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001178#define CCK_TRUNK_FORCE_ON (1 << 17)
1179#define CCK_TRUNK_FORCE_OFF (1 << 16)
1180#define CCK_FREQUENCY_STATUS (0x1f << 8)
1181#define CCK_FREQUENCY_STATUS_SHIFT 8
1182#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001183
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001184/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001185#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001187#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001188#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1189#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1190#define DPIO_SFR_BYPASS (1 << 1)
1191#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001192
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001193#define DPIO_PHY(pipe) ((pipe) >> 1)
1194#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1195
Daniel Vetter598fac62013-04-18 22:01:46 +02001196/*
1197 * Per pipe/PLL DPIO regs
1198 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001199#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001200#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001201#define DPIO_POST_DIV_DAC 0
1202#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1203#define DPIO_POST_DIV_LVDS1 2
1204#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001205#define DPIO_K_SHIFT (24) /* 4 bits */
1206#define DPIO_P1_SHIFT (21) /* 3 bits */
1207#define DPIO_P2_SHIFT (16) /* 5 bits */
1208#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001209#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001210#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1211#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001212#define _VLV_PLL_DW3_CH1 0x802c
1213#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001215#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001216#define DPIO_REFSEL_OVERRIDE 27
1217#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1218#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1219#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301220#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001221#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1222#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001223#define _VLV_PLL_DW5_CH1 0x8034
1224#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001225
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001226#define _VLV_PLL_DW7_CH0 0x801c
1227#define _VLV_PLL_DW7_CH1 0x803c
1228#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001229
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001230#define _VLV_PLL_DW8_CH0 0x8040
1231#define _VLV_PLL_DW8_CH1 0x8060
1232#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001233
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001234#define VLV_PLL_DW9_BCAST 0xc044
1235#define _VLV_PLL_DW9_CH0 0x8044
1236#define _VLV_PLL_DW9_CH1 0x8064
1237#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001238
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001239#define _VLV_PLL_DW10_CH0 0x8048
1240#define _VLV_PLL_DW10_CH1 0x8068
1241#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001242
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001243#define _VLV_PLL_DW11_CH0 0x804c
1244#define _VLV_PLL_DW11_CH1 0x806c
1245#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001246
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001247/* Spec for ref block start counts at DW10 */
1248#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001249
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001250#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001251
Daniel Vetter598fac62013-04-18 22:01:46 +02001252/*
1253 * Per DDI channel DPIO regs
1254 */
1255
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001256#define _VLV_PCS_DW0_CH0 0x8200
1257#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001258#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1259#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1260#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1261#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001262#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001263
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001264#define _VLV_PCS01_DW0_CH0 0x200
1265#define _VLV_PCS23_DW0_CH0 0x400
1266#define _VLV_PCS01_DW0_CH1 0x2600
1267#define _VLV_PCS23_DW0_CH1 0x2800
1268#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1269#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1270
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001271#define _VLV_PCS_DW1_CH0 0x8204
1272#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001273#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1274#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1275#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001276#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001277#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001278#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001279
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001280#define _VLV_PCS01_DW1_CH0 0x204
1281#define _VLV_PCS23_DW1_CH0 0x404
1282#define _VLV_PCS01_DW1_CH1 0x2604
1283#define _VLV_PCS23_DW1_CH1 0x2804
1284#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1285#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1286
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001287#define _VLV_PCS_DW8_CH0 0x8220
1288#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001289#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1290#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001291#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001292
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001293#define _VLV_PCS01_DW8_CH0 0x0220
1294#define _VLV_PCS23_DW8_CH0 0x0420
1295#define _VLV_PCS01_DW8_CH1 0x2620
1296#define _VLV_PCS23_DW8_CH1 0x2820
1297#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1298#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001299
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001300#define _VLV_PCS_DW9_CH0 0x8224
1301#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001302#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1303#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1304#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1305#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1306#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1307#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001308#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001309
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001310#define _VLV_PCS01_DW9_CH0 0x224
1311#define _VLV_PCS23_DW9_CH0 0x424
1312#define _VLV_PCS01_DW9_CH1 0x2624
1313#define _VLV_PCS23_DW9_CH1 0x2824
1314#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1315#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1316
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001317#define _CHV_PCS_DW10_CH0 0x8228
1318#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001319#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1320#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1321#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1322#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1323#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1324#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1325#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1326#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001327#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1328
Ville Syrjälä1966e592014-04-09 13:29:04 +03001329#define _VLV_PCS01_DW10_CH0 0x0228
1330#define _VLV_PCS23_DW10_CH0 0x0428
1331#define _VLV_PCS01_DW10_CH1 0x2628
1332#define _VLV_PCS23_DW10_CH1 0x2828
1333#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1334#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1335
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001336#define _VLV_PCS_DW11_CH0 0x822c
1337#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001338#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1339#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1340#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1341#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001342#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001343
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001344#define _VLV_PCS01_DW11_CH0 0x022c
1345#define _VLV_PCS23_DW11_CH0 0x042c
1346#define _VLV_PCS01_DW11_CH1 0x262c
1347#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001348#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1349#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001350
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001351#define _VLV_PCS01_DW12_CH0 0x0230
1352#define _VLV_PCS23_DW12_CH0 0x0430
1353#define _VLV_PCS01_DW12_CH1 0x2630
1354#define _VLV_PCS23_DW12_CH1 0x2830
1355#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1356#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1357
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001358#define _VLV_PCS_DW12_CH0 0x8230
1359#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001360#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1361#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1362#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1363#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1364#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001365#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001366
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001367#define _VLV_PCS_DW14_CH0 0x8238
1368#define _VLV_PCS_DW14_CH1 0x8438
1369#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001370
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001371#define _VLV_PCS_DW23_CH0 0x825c
1372#define _VLV_PCS_DW23_CH1 0x845c
1373#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001374
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001375#define _VLV_TX_DW2_CH0 0x8288
1376#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001377#define DPIO_SWING_MARGIN000_SHIFT 16
1378#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001379#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001380#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001381
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001382#define _VLV_TX_DW3_CH0 0x828c
1383#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001384/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001385#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001386#define DPIO_SWING_MARGIN101_SHIFT 16
1387#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001388#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1389
1390#define _VLV_TX_DW4_CH0 0x8290
1391#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001392#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1393#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001394#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1395#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001396#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1397
1398#define _VLV_TX3_DW4_CH0 0x690
1399#define _VLV_TX3_DW4_CH1 0x2a90
1400#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1401
1402#define _VLV_TX_DW5_CH0 0x8294
1403#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001404#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001405#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001406
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001407#define _VLV_TX_DW11_CH0 0x82ac
1408#define _VLV_TX_DW11_CH1 0x84ac
1409#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001410
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001411#define _VLV_TX_DW14_CH0 0x82b8
1412#define _VLV_TX_DW14_CH1 0x84b8
1413#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301414
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001415/* CHV dpPhy registers */
1416#define _CHV_PLL_DW0_CH0 0x8000
1417#define _CHV_PLL_DW0_CH1 0x8180
1418#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1419
1420#define _CHV_PLL_DW1_CH0 0x8004
1421#define _CHV_PLL_DW1_CH1 0x8184
1422#define DPIO_CHV_N_DIV_SHIFT 8
1423#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1424#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1425
1426#define _CHV_PLL_DW2_CH0 0x8008
1427#define _CHV_PLL_DW2_CH1 0x8188
1428#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1429
1430#define _CHV_PLL_DW3_CH0 0x800c
1431#define _CHV_PLL_DW3_CH1 0x818c
1432#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1433#define DPIO_CHV_FIRST_MOD (0 << 8)
1434#define DPIO_CHV_SECOND_MOD (1 << 8)
1435#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301436#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001437#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1438
1439#define _CHV_PLL_DW6_CH0 0x8018
1440#define _CHV_PLL_DW6_CH1 0x8198
1441#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1442#define DPIO_CHV_INT_COEFF_SHIFT 8
1443#define DPIO_CHV_PROP_COEFF_SHIFT 0
1444#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1445
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301446#define _CHV_PLL_DW8_CH0 0x8020
1447#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301448#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1449#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301450#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1451
1452#define _CHV_PLL_DW9_CH0 0x8024
1453#define _CHV_PLL_DW9_CH1 0x81A4
1454#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301455#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301456#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1457#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1458
Ville Syrjälä6669e392015-07-08 23:46:00 +03001459#define _CHV_CMN_DW0_CH0 0x8100
1460#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1461#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1462#define DPIO_ALLDL_POWERDOWN (1 << 1)
1463#define DPIO_ANYDL_POWERDOWN (1 << 0)
1464
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001465#define _CHV_CMN_DW5_CH0 0x8114
1466#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1467#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1468#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1469#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1470#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1471#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1472#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1473#define CHV_BUFLEFTENA1_MASK (3 << 22)
1474
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001475#define _CHV_CMN_DW13_CH0 0x8134
1476#define _CHV_CMN_DW0_CH1 0x8080
1477#define DPIO_CHV_S1_DIV_SHIFT 21
1478#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1479#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1480#define DPIO_CHV_K_DIV_SHIFT 4
1481#define DPIO_PLL_FREQLOCK (1 << 1)
1482#define DPIO_PLL_LOCK (1 << 0)
1483#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1484
1485#define _CHV_CMN_DW14_CH0 0x8138
1486#define _CHV_CMN_DW1_CH1 0x8084
1487#define DPIO_AFC_RECAL (1 << 14)
1488#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001489#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1490#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1491#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1492#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1493#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1494#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1495#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1496#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001497#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1498
Ville Syrjälä9197c882014-04-09 13:29:05 +03001499#define _CHV_CMN_DW19_CH0 0x814c
1500#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001501#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1502#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001503#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001504#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001505
Ville Syrjälä9197c882014-04-09 13:29:05 +03001506#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1507
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001508#define CHV_CMN_DW28 0x8170
1509#define DPIO_CL1POWERDOWNEN (1 << 23)
1510#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001511#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1512#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1513#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1514#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001515
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001516#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001517#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001518#define DPIO_LRC_BYPASS (1 << 3)
1519
1520#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1521 (lane) * 0x200 + (offset))
1522
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001523#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1524#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1525#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1526#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1527#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1528#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1529#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1530#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1531#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1532#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1533#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1535#define DPIO_FRC_LATENCY_SHFIT 8
1536#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1537#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301538
1539/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001540#define _BXT_PHY0_BASE 0x6C000
1541#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001542#define _BXT_PHY2_BASE 0x163000
1543#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1544 _BXT_PHY1_BASE, \
1545 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001546
1547#define _BXT_PHY(phy, reg) \
1548 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1549
1550#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1551 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1552 (reg_ch1) - _BXT_PHY0_BASE))
1553#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1554 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001556#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301557#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301558
Imre Deake93da0a2016-06-13 16:44:37 +03001559#define _BXT_PHY_CTL_DDI_A 0x64C00
1560#define _BXT_PHY_CTL_DDI_B 0x64C10
1561#define _BXT_PHY_CTL_DDI_C 0x64C20
1562#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1563#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1564#define BXT_PHY_LANE_ENABLED (1 << 8)
1565#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1566 _BXT_PHY_CTL_DDI_B)
1567
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301568#define _PHY_CTL_FAMILY_EDP 0x64C80
1569#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001570#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301571#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001572#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1573 _PHY_CTL_FAMILY_EDP, \
1574 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301575
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301576/* BXT PHY PLL registers */
1577#define _PORT_PLL_A 0x46074
1578#define _PORT_PLL_B 0x46078
1579#define _PORT_PLL_C 0x4607c
1580#define PORT_PLL_ENABLE (1 << 31)
1581#define PORT_PLL_LOCK (1 << 30)
1582#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001583#define PORT_PLL_POWER_ENABLE (1 << 26)
1584#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001585#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301586
1587#define _PORT_PLL_EBB_0_A 0x162034
1588#define _PORT_PLL_EBB_0_B 0x6C034
1589#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001590#define PORT_PLL_P1_SHIFT 13
1591#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1592#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1593#define PORT_PLL_P2_SHIFT 8
1594#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1595#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001596#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1597 _PORT_PLL_EBB_0_B, \
1598 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301599
1600#define _PORT_PLL_EBB_4_A 0x162038
1601#define _PORT_PLL_EBB_4_B 0x6C038
1602#define _PORT_PLL_EBB_4_C 0x6C344
1603#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1604#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001605#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1606 _PORT_PLL_EBB_4_B, \
1607 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301608
1609#define _PORT_PLL_0_A 0x162100
1610#define _PORT_PLL_0_B 0x6C100
1611#define _PORT_PLL_0_C 0x6C380
1612/* PORT_PLL_0_A */
1613#define PORT_PLL_M2_MASK 0xFF
1614/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001615#define PORT_PLL_N_SHIFT 8
1616#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1617#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301618/* PORT_PLL_2_A */
1619#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1620/* PORT_PLL_3_A */
1621#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1622/* PORT_PLL_6_A */
1623#define PORT_PLL_PROP_COEFF_MASK 0xF
1624#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1625#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1626#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1627#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1628/* PORT_PLL_8_A */
1629#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301630/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001631#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1632#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301633/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001634#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301635#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301636#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001637#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001638#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1639 _PORT_PLL_0_B, \
1640 _PORT_PLL_0_C)
1641#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1642 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301643
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301644/* BXT PHY common lane registers */
1645#define _PORT_CL1CM_DW0_A 0x162000
1646#define _PORT_CL1CM_DW0_BC 0x6C000
1647#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301648#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001649#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301650
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001651#define _PORT_CL1CM_DW9_A 0x162024
1652#define _PORT_CL1CM_DW9_BC 0x6C024
1653#define IREF0RC_OFFSET_SHIFT 8
1654#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1655#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001656
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001657#define _PORT_CL1CM_DW10_A 0x162028
1658#define _PORT_CL1CM_DW10_BC 0x6C028
1659#define IREF1RC_OFFSET_SHIFT 8
1660#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1661#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1662
1663#define _PORT_CL1CM_DW28_A 0x162070
1664#define _PORT_CL1CM_DW28_BC 0x6C070
1665#define OCL1_POWER_DOWN_EN (1 << 23)
1666#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1667#define SUS_CLK_CONFIG 0x3
1668#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1669
1670#define _PORT_CL1CM_DW30_A 0x162078
1671#define _PORT_CL1CM_DW30_BC 0x6C078
1672#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1673#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1674
1675/*
1676 * CNL/ICL Port/COMBO-PHY Registers
1677 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001678#define _ICL_COMBOPHY_A 0x162000
1679#define _ICL_COMBOPHY_B 0x6C000
1680#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1681 _ICL_COMBOPHY_B)
1682
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001683/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001684#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1685 4 * (dw))
1686
1687#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1688#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001689#define CL_POWER_DOWN_ENABLE (1 << 4)
1690#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001691
Lucas De Marchi4e538402018-10-15 19:35:17 -07001692#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301693#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1694#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1695#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1696#define PWR_UP_ALL_LANES (0x0 << 4)
1697#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1698#define PWR_DOWN_LN_3_2 (0xc << 4)
1699#define PWR_DOWN_LN_3 (0x8 << 4)
1700#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1701#define PWR_DOWN_LN_1_0 (0x3 << 4)
1702#define PWR_DOWN_LN_1 (0x2 << 4)
1703#define PWR_DOWN_LN_3_1 (0xa << 4)
1704#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1705#define PWR_DOWN_LN_MASK (0xf << 4)
1706#define PWR_DOWN_LN_SHIFT 4
1707
Lucas De Marchi4e538402018-10-15 19:35:17 -07001708#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001709#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001710
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001711/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001712#define _ICL_PORT_COMP 0x100
1713#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1714 _ICL_PORT_COMP + 4 * (dw))
1715
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001716#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001717#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001718#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301719
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001720#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001721#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1722
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001723#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001724#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001725#define PROCESS_INFO_DOT_0 (0 << 26)
1726#define PROCESS_INFO_DOT_1 (1 << 26)
1727#define PROCESS_INFO_DOT_4 (2 << 26)
1728#define PROCESS_INFO_MASK (7 << 26)
1729#define PROCESS_INFO_SHIFT 26
1730#define VOLTAGE_INFO_0_85V (0 << 24)
1731#define VOLTAGE_INFO_0_95V (1 << 24)
1732#define VOLTAGE_INFO_1_05V (2 << 24)
1733#define VOLTAGE_INFO_MASK (3 << 24)
1734#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301735
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001736#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001737#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001738
1739#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001740#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001741
1742/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001743#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1744#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1745#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1746#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1747#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1748#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1749#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1750#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1751#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1752#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301753#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001754 _CNL_PORT_PCS_DW1_GRP_AE, \
1755 _CNL_PORT_PCS_DW1_GRP_B, \
1756 _CNL_PORT_PCS_DW1_GRP_C, \
1757 _CNL_PORT_PCS_DW1_GRP_D, \
1758 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301759 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301760#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001761 _CNL_PORT_PCS_DW1_LN0_AE, \
1762 _CNL_PORT_PCS_DW1_LN0_B, \
1763 _CNL_PORT_PCS_DW1_LN0_C, \
1764 _CNL_PORT_PCS_DW1_LN0_D, \
1765 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301766 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301767
Lucas De Marchi4e538402018-10-15 19:35:17 -07001768#define _ICL_PORT_PCS_AUX 0x300
1769#define _ICL_PORT_PCS_GRP 0x600
1770#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1771#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1772 _ICL_PORT_PCS_AUX + 4 * (dw))
1773#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1774 _ICL_PORT_PCS_GRP + 4 * (dw))
1775#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1776 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1777#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1778#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1779#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001780#define COMMON_KEEPER_EN (1 << 26)
1781
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001782/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301783#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1784#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1785#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1786#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1787#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1788#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1789#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1790#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1791#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1792#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1793#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1794 _CNL_PORT_TX_AE_GRP_OFFSET, \
1795 _CNL_PORT_TX_B_GRP_OFFSET, \
1796 _CNL_PORT_TX_B_GRP_OFFSET, \
1797 _CNL_PORT_TX_D_GRP_OFFSET, \
1798 _CNL_PORT_TX_AE_GRP_OFFSET, \
1799 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001800 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301801#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1802 _CNL_PORT_TX_AE_LN0_OFFSET, \
1803 _CNL_PORT_TX_B_LN0_OFFSET, \
1804 _CNL_PORT_TX_B_LN0_OFFSET, \
1805 _CNL_PORT_TX_D_LN0_OFFSET, \
1806 _CNL_PORT_TX_AE_LN0_OFFSET, \
1807 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001808 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301809
Lucas De Marchi4e538402018-10-15 19:35:17 -07001810#define _ICL_PORT_TX_AUX 0x380
1811#define _ICL_PORT_TX_GRP 0x680
1812#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1813
1814#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1815 _ICL_PORT_TX_AUX + 4 * (dw))
1816#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1817 _ICL_PORT_TX_GRP + 4 * (dw))
1818#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1819 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1820
1821#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1822#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1823#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1824#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1825#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001826#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001827#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001828#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001829#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301830#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1831#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001832#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001833#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001834
Rodrigo Vivi04416102017-06-09 15:26:06 -07001835#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1836#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301837#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1838#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1839#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001840 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301841 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001842#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1843#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1844#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1845#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001846#define LOADGEN_SELECT (1 << 31)
1847#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001848#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001849#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001850#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001851#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001852#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001853
Lucas De Marchi4e538402018-10-15 19:35:17 -07001854#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1855#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1856#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1857#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1858#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001859#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001860#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001861#define TAP3_DISABLE (1 << 29)
1862#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001863#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001864#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001865#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001866
Mahesh Kumar4635b572018-03-14 13:36:52 +05301867#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1868#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001869#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001870#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001871
Manasi Navarea38bb302018-07-13 12:43:13 -07001872#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001873 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1874
Manasi Navarea38bb302018-07-13 12:43:13 -07001875#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1876#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1877#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1878#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1879#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1880#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1881#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1882#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1883#define MG_TX1_LINK_PARAMS(port, ln) \
1884 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1885 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1886 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001887
Manasi Navarea38bb302018-07-13 12:43:13 -07001888#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1889#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1890#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1891#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1892#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1893#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1894#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1895#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1896#define MG_TX2_LINK_PARAMS(port, ln) \
1897 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1898 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1899 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1900#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001901
Manasi Navarea38bb302018-07-13 12:43:13 -07001902#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1903#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1904#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1905#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1906#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1907#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1908#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1909#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1910#define MG_TX1_PISO_READLOAD(port, ln) \
1911 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1912 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1913 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001914
Manasi Navarea38bb302018-07-13 12:43:13 -07001915#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1916#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1917#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1918#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1919#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1920#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1921#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1922#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1923#define MG_TX2_PISO_READLOAD(port, ln) \
1924 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1925 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1926 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1927#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001928
Manasi Navarea38bb302018-07-13 12:43:13 -07001929#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1930#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1931#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1932#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1933#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1934#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1935#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1936#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1937#define MG_TX1_SWINGCTRL(port, ln) \
1938 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1939 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1940 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001941
Manasi Navarea38bb302018-07-13 12:43:13 -07001942#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1943#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1944#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1945#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1946#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1947#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1948#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1949#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1950#define MG_TX2_SWINGCTRL(port, ln) \
1951 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1952 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1953 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1954#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1955#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001956
Manasi Navarea38bb302018-07-13 12:43:13 -07001957#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1958#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1959#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1960#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1961#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1962#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1963#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1964#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1965#define MG_TX1_DRVCTRL(port, ln) \
1966 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1967 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1968 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001969
Manasi Navarea38bb302018-07-13 12:43:13 -07001970#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1971#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1972#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1973#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1974#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1975#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1976#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1977#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1978#define MG_TX2_DRVCTRL(port, ln) \
1979 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
1980 MG_TX_DRVCTRL_TX2LN0_PORT2, \
1981 MG_TX_DRVCTRL_TX2LN1_PORT1)
1982#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1983#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1984#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1985#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1986#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1987#define CRI_LOADGEN_SEL(x) ((x) << 12)
1988#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
1989
1990#define MG_CLKHUB_LN0_PORT1 0x16839C
1991#define MG_CLKHUB_LN1_PORT1 0x16879C
1992#define MG_CLKHUB_LN0_PORT2 0x16939C
1993#define MG_CLKHUB_LN1_PORT2 0x16979C
1994#define MG_CLKHUB_LN0_PORT3 0x16A39C
1995#define MG_CLKHUB_LN1_PORT3 0x16A79C
1996#define MG_CLKHUB_LN0_PORT4 0x16B39C
1997#define MG_CLKHUB_LN1_PORT4 0x16B79C
1998#define MG_CLKHUB(port, ln) \
1999 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2000 MG_CLKHUB_LN0_PORT2, \
2001 MG_CLKHUB_LN1_PORT1)
2002#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2003
2004#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2005#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2006#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2007#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2008#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2009#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2010#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2011#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2012#define MG_TX1_DCC(port, ln) \
2013 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2014 MG_TX_DCC_TX1LN0_PORT2, \
2015 MG_TX_DCC_TX1LN1_PORT1)
2016#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2017#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2018#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2019#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2020#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2021#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2022#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2023#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2024#define MG_TX2_DCC(port, ln) \
2025 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2026 MG_TX_DCC_TX2LN0_PORT2, \
2027 MG_TX_DCC_TX2LN1_PORT1)
2028#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2029#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2030#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002031
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002032#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2033#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2034#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2035#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2036#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2037#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2038#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2039#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2040#define MG_DP_MODE(port, ln) \
2041 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2042 MG_DP_MODE_LN0_ACU_PORT2, \
2043 MG_DP_MODE_LN1_ACU_PORT1)
2044#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2045#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002046#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2047#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2048#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2049#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2050#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2051
2052#define MG_MISC_SUS0_PORT1 0x168814
2053#define MG_MISC_SUS0_PORT2 0x169814
2054#define MG_MISC_SUS0_PORT3 0x16A814
2055#define MG_MISC_SUS0_PORT4 0x16B814
2056#define MG_MISC_SUS0(tc_port) \
2057 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2058#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2059#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2060#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2061#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2062#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2063#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2064#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2065#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002066
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002067/* The spec defines this only for BXT PHY0, but lets assume that this
2068 * would exist for PHY1 too if it had a second channel.
2069 */
2070#define _PORT_CL2CM_DW6_A 0x162358
2071#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002072#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302073#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2074
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002075#define FIA1_BASE 0x163000
2076
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002077/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002078#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002079#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2080#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2081#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2082#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2083#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2084#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002085
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302086/* BXT PHY Ref registers */
2087#define _PORT_REF_DW3_A 0x16218C
2088#define _PORT_REF_DW3_BC 0x6C18C
2089#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002090#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302091
2092#define _PORT_REF_DW6_A 0x162198
2093#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002094#define GRC_CODE_SHIFT 24
2095#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302096#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002097#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302098#define GRC_CODE_SLOW_SHIFT 8
2099#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2100#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002101#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302102
2103#define _PORT_REF_DW8_A 0x1621A0
2104#define _PORT_REF_DW8_BC 0x6C1A0
2105#define GRC_DIS (1 << 15)
2106#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002107#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302108
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302109/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302110#define _PORT_PCS_DW10_LN01_A 0x162428
2111#define _PORT_PCS_DW10_LN01_B 0x6C428
2112#define _PORT_PCS_DW10_LN01_C 0x6C828
2113#define _PORT_PCS_DW10_GRP_A 0x162C28
2114#define _PORT_PCS_DW10_GRP_B 0x6CC28
2115#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002116#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2117 _PORT_PCS_DW10_LN01_B, \
2118 _PORT_PCS_DW10_LN01_C)
2119#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2120 _PORT_PCS_DW10_GRP_B, \
2121 _PORT_PCS_DW10_GRP_C)
2122
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302123#define TX2_SWING_CALC_INIT (1 << 31)
2124#define TX1_SWING_CALC_INIT (1 << 30)
2125
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302126#define _PORT_PCS_DW12_LN01_A 0x162430
2127#define _PORT_PCS_DW12_LN01_B 0x6C430
2128#define _PORT_PCS_DW12_LN01_C 0x6C830
2129#define _PORT_PCS_DW12_LN23_A 0x162630
2130#define _PORT_PCS_DW12_LN23_B 0x6C630
2131#define _PORT_PCS_DW12_LN23_C 0x6CA30
2132#define _PORT_PCS_DW12_GRP_A 0x162c30
2133#define _PORT_PCS_DW12_GRP_B 0x6CC30
2134#define _PORT_PCS_DW12_GRP_C 0x6CE30
2135#define LANESTAGGER_STRAP_OVRD (1 << 6)
2136#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002137#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2138 _PORT_PCS_DW12_LN01_B, \
2139 _PORT_PCS_DW12_LN01_C)
2140#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2141 _PORT_PCS_DW12_LN23_B, \
2142 _PORT_PCS_DW12_LN23_C)
2143#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2144 _PORT_PCS_DW12_GRP_B, \
2145 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302146
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302147/* BXT PHY TX registers */
2148#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2149 ((lane) & 1) * 0x80)
2150
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302151#define _PORT_TX_DW2_LN0_A 0x162508
2152#define _PORT_TX_DW2_LN0_B 0x6C508
2153#define _PORT_TX_DW2_LN0_C 0x6C908
2154#define _PORT_TX_DW2_GRP_A 0x162D08
2155#define _PORT_TX_DW2_GRP_B 0x6CD08
2156#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002157#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2158 _PORT_TX_DW2_LN0_B, \
2159 _PORT_TX_DW2_LN0_C)
2160#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2161 _PORT_TX_DW2_GRP_B, \
2162 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302163#define MARGIN_000_SHIFT 16
2164#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2165#define UNIQ_TRANS_SCALE_SHIFT 8
2166#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2167
2168#define _PORT_TX_DW3_LN0_A 0x16250C
2169#define _PORT_TX_DW3_LN0_B 0x6C50C
2170#define _PORT_TX_DW3_LN0_C 0x6C90C
2171#define _PORT_TX_DW3_GRP_A 0x162D0C
2172#define _PORT_TX_DW3_GRP_B 0x6CD0C
2173#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002174#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2175 _PORT_TX_DW3_LN0_B, \
2176 _PORT_TX_DW3_LN0_C)
2177#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2178 _PORT_TX_DW3_GRP_B, \
2179 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302180#define SCALE_DCOMP_METHOD (1 << 26)
2181#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302182
2183#define _PORT_TX_DW4_LN0_A 0x162510
2184#define _PORT_TX_DW4_LN0_B 0x6C510
2185#define _PORT_TX_DW4_LN0_C 0x6C910
2186#define _PORT_TX_DW4_GRP_A 0x162D10
2187#define _PORT_TX_DW4_GRP_B 0x6CD10
2188#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002189#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2190 _PORT_TX_DW4_LN0_B, \
2191 _PORT_TX_DW4_LN0_C)
2192#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2193 _PORT_TX_DW4_GRP_B, \
2194 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302195#define DEEMPH_SHIFT 24
2196#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2197
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002198#define _PORT_TX_DW5_LN0_A 0x162514
2199#define _PORT_TX_DW5_LN0_B 0x6C514
2200#define _PORT_TX_DW5_LN0_C 0x6C914
2201#define _PORT_TX_DW5_GRP_A 0x162D14
2202#define _PORT_TX_DW5_GRP_B 0x6CD14
2203#define _PORT_TX_DW5_GRP_C 0x6CF14
2204#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2205 _PORT_TX_DW5_LN0_B, \
2206 _PORT_TX_DW5_LN0_C)
2207#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2208 _PORT_TX_DW5_GRP_B, \
2209 _PORT_TX_DW5_GRP_C)
2210#define DCC_DELAY_RANGE_1 (1 << 9)
2211#define DCC_DELAY_RANGE_2 (1 << 8)
2212
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302213#define _PORT_TX_DW14_LN0_A 0x162538
2214#define _PORT_TX_DW14_LN0_B 0x6C538
2215#define _PORT_TX_DW14_LN0_C 0x6C938
2216#define LATENCY_OPTIM_SHIFT 30
2217#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002218#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2219 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2220 _PORT_TX_DW14_LN0_C) + \
2221 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302222
David Weinehallf8896f52015-06-25 11:11:03 +03002223/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002224#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002225/* SKL VccIO mask */
2226#define SKL_VCCIO_MASK 0x1
2227/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002228#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002229/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002230#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2231#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002232/* Balance leg disable bits */
2233#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002234#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002235
Jesse Barnes585fb112008-07-29 11:54:06 -07002236/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002238 * [0-7] @ 0x2000 gen2,gen3
2239 * [8-15] @ 0x3000 945,g33,pnv
2240 *
2241 * [0-15] @ 0x3000 gen4,gen5
2242 *
2243 * [0-15] @ 0x100000 gen6,vlv,chv
2244 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002245 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002246#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002247#define I830_FENCE_START_MASK 0x07f80000
2248#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002249#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002250#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002251#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002252#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002253#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002254#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002255
2256#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002257#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002258
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002259#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2260#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002261#define I965_FENCE_PITCH_SHIFT 2
2262#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002263#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002264#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002266#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2267#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002268#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002269#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002270
Deepak S2b6b3a02014-05-27 15:59:30 +05302271
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002272/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002273#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002274#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002275#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002276#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2277#define TILECTL_BACKSNOOP_DIS (1 << 3)
2278
Jesse Barnesde151cf2008-11-12 10:03:55 -08002279/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002280 * Instruction and interrupt control regs
2281 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002282#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002283#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2284#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002285#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002286#define PRB0_BASE (0x2030 - 0x30)
2287#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2288#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2289#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2290#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2291#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2292#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002293#define RENDER_RING_BASE 0x02000
2294#define BSD_RING_BASE 0x04000
2295#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002296#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002297#define GEN11_BSD_RING_BASE 0x1c0000
2298#define GEN11_BSD2_RING_BASE 0x1c4000
2299#define GEN11_BSD3_RING_BASE 0x1d0000
2300#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002301#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002302#define GEN11_VEBOX_RING_BASE 0x1c8000
2303#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002304#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002305#define RING_TAIL(base) _MMIO((base) + 0x30)
2306#define RING_HEAD(base) _MMIO((base) + 0x34)
2307#define RING_START(base) _MMIO((base) + 0x38)
2308#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002309#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002310#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2311#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2312#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002313#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2314#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2315#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2316#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2317#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2318#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2319#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2320#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2321#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2322#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2323#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2324#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002325#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002326#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2327#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2328#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2329#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2330#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002331#define RESET_CTL_REQUEST_RESET (1 << 0)
2332#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002333#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002334
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002335#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002336#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002337#define GEN7_WR_WATERMARK _MMIO(0x4028)
2338#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2339#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002340#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2341#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002342#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2343#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002344/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002345#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002346#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002347#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2348#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002349
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002350#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002351#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2352#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002353#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002354#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002355#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2356#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002357#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002358#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2359#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002360#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002361#define DONE_REG _MMIO(0x40b0)
2362#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2363#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002364#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002365#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2366#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2367#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002368#define RING_ACTHD(base) _MMIO((base) + 0x74)
2369#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2370#define RING_NOPID(base) _MMIO((base) + 0x94)
2371#define RING_IMR(base) _MMIO((base) + 0xa8)
2372#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2373#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2374#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002375#define TAIL_ADDR 0x001FFFF8
2376#define HEAD_WRAP_COUNT 0xFFE00000
2377#define HEAD_WRAP_ONE 0x00200000
2378#define HEAD_ADDR 0x001FFFFC
2379#define RING_NR_PAGES 0x001FF000
2380#define RING_REPORT_MASK 0x00000006
2381#define RING_REPORT_64K 0x00000002
2382#define RING_REPORT_128K 0x00000004
2383#define RING_NO_REPORT 0x00000000
2384#define RING_VALID_MASK 0x00000001
2385#define RING_VALID 0x00000001
2386#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002387#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2388#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2389#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002390
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002391#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002392#define RING_MAX_NONPRIV_SLOTS 12
2393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002394#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002395
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002396#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002397#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002398
Matthew Auld9a6330c2017-10-06 23:18:22 +01002399#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2400#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002401#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002402
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002403#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002404#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2405#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2406#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002407
Chris Wilson8168bd42010-11-11 17:54:52 +00002408#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002409#define PRB0_TAIL _MMIO(0x2030)
2410#define PRB0_HEAD _MMIO(0x2034)
2411#define PRB0_START _MMIO(0x2038)
2412#define PRB0_CTL _MMIO(0x203c)
2413#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2414#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2415#define PRB1_START _MMIO(0x2048) /* 915+ only */
2416#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002417#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002418#define IPEIR_I965 _MMIO(0x2064)
2419#define IPEHR_I965 _MMIO(0x2068)
2420#define GEN7_SC_INSTDONE _MMIO(0x7100)
2421#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2422#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002423#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2424#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2425#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2426#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2427#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002428#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2429#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2430#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2431#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002432#define RING_IPEIR(base) _MMIO((base) + 0x64)
2433#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002434/*
2435 * On GEN4, only the render ring INSTDONE exists and has a different
2436 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002437 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002438 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002439#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2440#define RING_INSTPS(base) _MMIO((base) + 0x70)
2441#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2442#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2443#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2444#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002445#define INSTPS _MMIO(0x2070) /* 965+ only */
2446#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2447#define ACTHD_I965 _MMIO(0x2074)
2448#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002449#define HWS_ADDRESS_MASK 0xfffff000
2450#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002451#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002452#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002453#define IPEIR _MMIO(0x2088)
2454#define IPEHR _MMIO(0x208c)
2455#define GEN2_INSTDONE _MMIO(0x2090)
2456#define NOPID _MMIO(0x2094)
2457#define HWSTAM _MMIO(0x2098)
2458#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002459#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002460#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002461#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2462#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2463#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2464#define RING_BBADDR(base) _MMIO((base) + 0x140)
2465#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2466#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2467#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2468#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2469#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002471#define ERROR_GEN6 _MMIO(0x40a0)
2472#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002473#define ERR_INT_POISON (1 << 31)
2474#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2475#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2476#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2477#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2478#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2479#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2480#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2481#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2482#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002484#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2485#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002486#define FAULT_VA_HIGH_BITS (0xf << 0)
2487#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002489#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002490#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002491
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002492#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2493#define CLAIM_ER_CLR (1 << 31)
2494#define CLAIM_ER_OVERFLOW (1 << 16)
2495#define CLAIM_ER_CTR_MASK 0xffff
2496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002497#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002498/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002499#define DERRMR_PIPEA_SCANLINE (1 << 0)
2500#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2501#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2502#define DERRMR_PIPEA_VBLANK (1 << 3)
2503#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002504#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002505#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2506#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2507#define DERRMR_PIPEB_VBLANK (1 << 11)
2508#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002509/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002510#define DERRMR_PIPEC_SCANLINE (1 << 14)
2511#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2512#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2513#define DERRMR_PIPEC_VBLANK (1 << 21)
2514#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002515
Chris Wilson0f3b6842013-01-15 12:05:55 +00002516
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002517/* GM45+ chicken bits -- debug workaround bits that may be required
2518 * for various sorts of correct behavior. The top 16 bits of each are
2519 * the enables for writing to the corresponding low bit.
2520 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002521#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002522#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002523#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002524
2525#define FF_SLICE_CHICKEN _MMIO(0x2088)
2526#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2527
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002528/* Disables pipelining of read flushes past the SF-WIZ interface.
2529 * Required on all Ironlake steppings according to the B-Spec, but the
2530 * particular danger of not doing so is not specified.
2531 */
2532# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002533#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002534#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002535#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002536#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002537#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002538#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002539#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002541#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002542# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002543# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002544# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302545# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002546# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002548#define GEN6_GT_MODE _MMIO(0x20d0)
2549#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002550#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2551#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2552#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2553#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002554#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002555#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002556#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2557#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002558
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002559/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2560#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2561#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002562#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002563
Tim Goreb1e429f2016-03-21 14:37:29 +00002564/* WaClearTdlStateAckDirtyBits */
2565#define GEN8_STATE_ACK _MMIO(0x20F0)
2566#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2567#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2568#define GEN9_STATE_ACK_TDL0 (1 << 12)
2569#define GEN9_STATE_ACK_TDL1 (1 << 13)
2570#define GEN9_STATE_ACK_TDL2 (1 << 14)
2571#define GEN9_STATE_ACK_TDL3 (1 << 15)
2572#define GEN9_SUBSLICE_TDL_ACK_BITS \
2573 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2574 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002576#define GFX_MODE _MMIO(0x2520)
2577#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002578#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2579#define GFX_RUN_LIST_ENABLE (1 << 15)
2580#define GFX_INTERRUPT_STEERING (1 << 14)
2581#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2582#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2583#define GFX_REPLAY_MODE (1 << 11)
2584#define GFX_PSMI_GRANULARITY (1 << 10)
2585#define GFX_PPGTT_ENABLE (1 << 9)
2586#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002587
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002588#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2589#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2590#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2591#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002592
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002593#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002594
Daniel Vettera7e806d2012-07-11 16:27:55 +02002595#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302596#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002597#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002599#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2600#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2601#define SCPD0 _MMIO(0x209c) /* 915+ only */
2602#define IER _MMIO(0x20a0)
2603#define IIR _MMIO(0x20a4)
2604#define IMR _MMIO(0x20a8)
2605#define ISR _MMIO(0x20ac)
2606#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002607#define GINT_DIS (1 << 22)
2608#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002609#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2610#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2611#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2612#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2613#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2614#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2615#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302616#define VLV_PCBR_ADDR_SHIFT 12
2617
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002618#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002619#define EIR _MMIO(0x20b0)
2620#define EMR _MMIO(0x20b4)
2621#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002622#define GM45_ERROR_PAGE_TABLE (1 << 5)
2623#define GM45_ERROR_MEM_PRIV (1 << 4)
2624#define I915_ERROR_PAGE_TABLE (1 << 4)
2625#define GM45_ERROR_CP_PRIV (1 << 3)
2626#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2627#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002628#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002629#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2630#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002631 will not assert AGPBUSY# and will only
2632 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002633#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2634#define INSTPM_TLB_INVALIDATE (1 << 9)
2635#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002636#define ACTHD _MMIO(0x20c8)
2637#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002638#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2639#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2640#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002641#define FW_BLC _MMIO(0x20d8)
2642#define FW_BLC2 _MMIO(0x20dc)
2643#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002644#define FW_BLC_SELF_EN_MASK (1 << 31)
2645#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2646#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002647#define MM_BURST_LENGTH 0x00700000
2648#define MM_FIFO_WATERMARK 0x0001F000
2649#define LM_BURST_LENGTH 0x00000700
2650#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002651#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002652
Mahesh Kumar78005492018-01-30 11:49:14 -02002653#define MBUS_ABOX_CTL _MMIO(0x45038)
2654#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2655#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2656#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2657#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2658#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2659#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2660#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2661#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2662
2663#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2664#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2665#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2666 _PIPEB_MBUS_DBOX_CTL)
2667#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2668#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2669#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2670#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2671#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2672#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2673
2674#define MBUS_UBOX_CTL _MMIO(0x4503C)
2675#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2676#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2677
Keith Packard45503de2010-07-19 21:12:35 -07002678/* Make render/texture TLB fetches lower priorty than associated data
2679 * fetches. This is not turned on by default
2680 */
2681#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2682
2683/* Isoch request wait on GTT enable (Display A/B/C streams).
2684 * Make isoch requests stall on the TLB update. May cause
2685 * display underruns (test mode only)
2686 */
2687#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2688
2689/* Block grant count for isoch requests when block count is
2690 * set to a finite value.
2691 */
2692#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2693#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2694#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2695#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2696#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2697
2698/* Enable render writes to complete in C2/C3/C4 power states.
2699 * If this isn't enabled, render writes are prevented in low
2700 * power states. That seems bad to me.
2701 */
2702#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2703
2704/* This acknowledges an async flip immediately instead
2705 * of waiting for 2TLB fetches.
2706 */
2707#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2708
2709/* Enables non-sequential data reads through arbiter
2710 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002711#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002712
2713/* Disable FSB snooping of cacheable write cycles from binner/render
2714 * command stream
2715 */
2716#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2717
2718/* Arbiter time slice for non-isoch streams */
2719#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2720#define MI_ARB_TIME_SLICE_1 (0 << 5)
2721#define MI_ARB_TIME_SLICE_2 (1 << 5)
2722#define MI_ARB_TIME_SLICE_4 (2 << 5)
2723#define MI_ARB_TIME_SLICE_6 (3 << 5)
2724#define MI_ARB_TIME_SLICE_8 (4 << 5)
2725#define MI_ARB_TIME_SLICE_10 (5 << 5)
2726#define MI_ARB_TIME_SLICE_14 (6 << 5)
2727#define MI_ARB_TIME_SLICE_16 (7 << 5)
2728
2729/* Low priority grace period page size */
2730#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2731#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2732
2733/* Disable display A/B trickle feed */
2734#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2735
2736/* Set display plane priority */
2737#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2738#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2739
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002740#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002741#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2742#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2743
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002745#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2746#define CM0_IZ_OPT_DISABLE (1 << 6)
2747#define CM0_ZR_OPT_DISABLE (1 << 5)
2748#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2749#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2750#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2751#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2752#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002753#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2754#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002755#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002757#define ECO_GATING_CX_ONLY (1 << 3)
2758#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002759
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002760#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002761#define RC_OP_FLUSH_ENABLE (1 << 0)
2762#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002763#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002764#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2765#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2766#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002768#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002769#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002770#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002772#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002773#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002774#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002775#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002776
Robert Bragg19f81df2017-06-13 12:23:03 +01002777#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2778#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2779
Deepak S693d11c2015-01-16 20:42:16 +05302780/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002781#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2782#define HSW_F1_EU_DIS_SHIFT 16
2783#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2784#define HSW_F1_EU_DIS_10EUS 0
2785#define HSW_F1_EU_DIS_8EUS 1
2786#define HSW_F1_EU_DIS_6EUS 2
2787
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002788#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002789#define CHV_FGT_DISABLE_SS0 (1 << 10)
2790#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302791#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2792#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2793#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2794#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2795#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2796#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2797#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2798#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002800#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002801#define GEN8_F2_SS_DIS_SHIFT 21
2802#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002803#define GEN8_F2_S_ENA_SHIFT 25
2804#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2805
2806#define GEN9_F2_SS_DIS_SHIFT 20
2807#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2808
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002809#define GEN10_F2_S_ENA_SHIFT 22
2810#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2811#define GEN10_F2_SS_DIS_SHIFT 18
2812#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2813
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002814#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2815#define GEN10_L3BANK_PAIR_COUNT 4
2816#define GEN10_L3BANK_MASK 0x0F
2817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002818#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002819#define GEN8_EU_DIS0_S0_MASK 0xffffff
2820#define GEN8_EU_DIS0_S1_SHIFT 24
2821#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002823#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002824#define GEN8_EU_DIS1_S1_MASK 0xffff
2825#define GEN8_EU_DIS1_S2_SHIFT 16
2826#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2827
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002828#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002829#define GEN8_EU_DIS2_S2_MASK 0xff
2830
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002831#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002832
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002833#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2834#define GEN10_EU_DIS_SS_MASK 0xff
2835
Oscar Mateo26376a72018-03-16 14:14:49 +02002836#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2837#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2838#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2839#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2840
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002841#define GEN11_EU_DISABLE _MMIO(0x9134)
2842#define GEN11_EU_DIS_MASK 0xFF
2843
2844#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2845#define GEN11_GT_S_ENA_MASK 0xFF
2846
2847#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2848
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002849#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002850#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2851#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2852#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2853#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002854
Ben Widawskycc609d52013-05-28 19:22:29 -07002855/* On modern GEN architectures interrupt control consists of two sets
2856 * of registers. The first set pertains to the ring generating the
2857 * interrupt. The second control is for the functional block generating the
2858 * interrupt. These are PM, GT, DE, etc.
2859 *
2860 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2861 * GT interrupt bits, so we don't need to duplicate the defines.
2862 *
2863 * These defines should cover us well from SNB->HSW with minor exceptions
2864 * it can also work on ILK.
2865 */
2866#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2867#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2868#define GT_BLT_USER_INTERRUPT (1 << 22)
2869#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2870#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002871#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002872#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002873#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2874#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2875#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2876#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2877#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2878#define GT_RENDER_USER_INTERRUPT (1 << 0)
2879
Ben Widawsky12638c52013-05-28 19:22:31 -07002880#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2881#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2882
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002883#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002884 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002885 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002886
Ben Widawskycc609d52013-05-28 19:22:29 -07002887/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002888#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002889
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002890#define I915_PM_INTERRUPT (1 << 31)
2891#define I915_ISP_INTERRUPT (1 << 22)
2892#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2893#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2894#define I915_MIPIC_INTERRUPT (1 << 19)
2895#define I915_MIPIA_INTERRUPT (1 << 18)
2896#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2897#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2898#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2899#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002900#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2901#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2902#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2903#define I915_HWB_OOM_INTERRUPT (1 << 13)
2904#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2905#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2906#define I915_MISC_INTERRUPT (1 << 11)
2907#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2908#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2909#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2910#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2911#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2912#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2913#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2914#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2915#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2916#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2917#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2918#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2919#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2920#define I915_DEBUG_INTERRUPT (1 << 2)
2921#define I915_WINVALID_INTERRUPT (1 << 1)
2922#define I915_USER_INTERRUPT (1 << 1)
2923#define I915_ASLE_INTERRUPT (1 << 0)
2924#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002925
Jerome Anandeef57322017-01-25 04:27:49 +05302926#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2927#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2928
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002929/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002930#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2931#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2932
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002933#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2934#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2935#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2936#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2937 _VLV_AUD_PORT_EN_B_DBG, \
2938 _VLV_AUD_PORT_EN_C_DBG, \
2939 _VLV_AUD_PORT_EN_D_DBG)
2940#define VLV_AMP_MUTE (1 << 1)
2941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002942#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002945#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002946#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002947#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2948#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2949#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2950#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002951#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002952#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2953#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2954#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2955#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2956#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2957#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2958#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2959#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002960
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002961/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002962 * Framebuffer compression (915+ only)
2963 */
2964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002965#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2966#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2967#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002968#define FBC_CTL_EN (1 << 31)
2969#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002970#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002971#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2972#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002973#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002974#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002975#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002976#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002977#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002978#define FBC_STAT_COMPRESSING (1 << 31)
2979#define FBC_STAT_COMPRESSED (1 << 30)
2980#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002981#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002982#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002983#define FBC_CTL_FENCE_DBL (0 << 4)
2984#define FBC_CTL_IDLE_IMM (0 << 2)
2985#define FBC_CTL_IDLE_FULL (1 << 2)
2986#define FBC_CTL_IDLE_LINE (2 << 2)
2987#define FBC_CTL_IDLE_DEBUG (3 << 2)
2988#define FBC_CTL_CPU_FENCE (1 << 1)
2989#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002990#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2991#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002992
2993#define FBC_LL_SIZE (1536)
2994
Mika Kuoppala44fff992016-06-07 17:19:09 +03002995#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002996#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03002997
Jesse Barnes74dff282009-09-14 15:39:40 -07002998/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define DPFC_CB_BASE _MMIO(0x3200)
3000#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003001#define DPFC_CTL_EN (1 << 31)
3002#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3003#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3004#define DPFC_CTL_FENCE_EN (1 << 29)
3005#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3006#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3007#define DPFC_SR_EN (1 << 10)
3008#define DPFC_CTL_LIMIT_1X (0 << 6)
3009#define DPFC_CTL_LIMIT_2X (1 << 6)
3010#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003011#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003012#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003013#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3014#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3015#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3016#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003017#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003018#define DPFC_INVAL_SEG_SHIFT (16)
3019#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3020#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003021#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003022#define DPFC_STATUS2 _MMIO(0x3214)
3023#define DPFC_FENCE_YOFF _MMIO(0x3218)
3024#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003025#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003026
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003027/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003028#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3029#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003030#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003031/* The bit 28-8 is reserved */
3032#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003033#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3034#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003035#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3036#define IVB_FBC_STATUS2 _MMIO(0x43214)
3037#define IVB_FBC_COMP_SEG_MASK 0x7ff
3038#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003039#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3040#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003041#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3042#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003043#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003044#define ILK_FBC_RT_VALID (1 << 0)
3045#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003047#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003048#define ILK_FBCQ_DIS (1 << 22)
3049#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003050
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003051
Jesse Barnes585fb112008-07-29 11:54:06 -07003052/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003053 * Framebuffer compression for Sandybridge
3054 *
3055 * The following two registers are of type GTTMMADR
3056 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003057#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003058#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003059#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003060
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003061/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003062#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003064#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003065#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003067#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003068#define FBC_REND_NUKE (1 << 2)
3069#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003070
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003071/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003072 * GPIO regs
3073 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003074#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3075 4 * (gpio))
3076
Jesse Barnes585fb112008-07-29 11:54:06 -07003077# define GPIO_CLOCK_DIR_MASK (1 << 0)
3078# define GPIO_CLOCK_DIR_IN (0 << 1)
3079# define GPIO_CLOCK_DIR_OUT (1 << 1)
3080# define GPIO_CLOCK_VAL_MASK (1 << 2)
3081# define GPIO_CLOCK_VAL_OUT (1 << 3)
3082# define GPIO_CLOCK_VAL_IN (1 << 4)
3083# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3084# define GPIO_DATA_DIR_MASK (1 << 8)
3085# define GPIO_DATA_DIR_IN (0 << 9)
3086# define GPIO_DATA_DIR_OUT (1 << 9)
3087# define GPIO_DATA_VAL_MASK (1 << 10)
3088# define GPIO_DATA_VAL_OUT (1 << 11)
3089# define GPIO_DATA_VAL_IN (1 << 12)
3090# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003092#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003093#define GMBUS_AKSV_SELECT (1 << 11)
3094#define GMBUS_RATE_100KHZ (0 << 8)
3095#define GMBUS_RATE_50KHZ (1 << 8)
3096#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3097#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3098#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303099#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003100#define GMBUS_PIN_DISABLED 0
3101#define GMBUS_PIN_SSC 1
3102#define GMBUS_PIN_VGADDC 2
3103#define GMBUS_PIN_PANEL 3
3104#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3105#define GMBUS_PIN_DPC 4 /* HDMIC */
3106#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3107#define GMBUS_PIN_DPD 6 /* HDMID */
3108#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003109#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003110#define GMBUS_PIN_2_BXT 2
3111#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003112#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003113#define GMBUS_PIN_9_TC1_ICP 9
3114#define GMBUS_PIN_10_TC2_ICP 10
3115#define GMBUS_PIN_11_TC3_ICP 11
3116#define GMBUS_PIN_12_TC4_ICP 12
3117
3118#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003120#define GMBUS_SW_CLR_INT (1 << 31)
3121#define GMBUS_SW_RDY (1 << 30)
3122#define GMBUS_ENT (1 << 29) /* enable timeout */
3123#define GMBUS_CYCLE_NONE (0 << 25)
3124#define GMBUS_CYCLE_WAIT (1 << 25)
3125#define GMBUS_CYCLE_INDEX (2 << 25)
3126#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003127#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003128#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303129#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003130#define GMBUS_SLAVE_INDEX_SHIFT 8
3131#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003132#define GMBUS_SLAVE_READ (1 << 0)
3133#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003134#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003135#define GMBUS_INUSE (1 << 15)
3136#define GMBUS_HW_WAIT_PHASE (1 << 14)
3137#define GMBUS_STALL_TIMEOUT (1 << 13)
3138#define GMBUS_INT (1 << 12)
3139#define GMBUS_HW_RDY (1 << 11)
3140#define GMBUS_SATOER (1 << 10)
3141#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003142#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3143#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003144#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3145#define GMBUS_NAK_EN (1 << 3)
3146#define GMBUS_IDLE_EN (1 << 2)
3147#define GMBUS_HW_WAIT_EN (1 << 1)
3148#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003149#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003150#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003151
Jesse Barnes585fb112008-07-29 11:54:06 -07003152/*
3153 * Clock control & power management
3154 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003155#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3156#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3157#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003158#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003160#define VGA0 _MMIO(0x6000)
3161#define VGA1 _MMIO(0x6004)
3162#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003163#define VGA0_PD_P2_DIV_4 (1 << 7)
3164#define VGA0_PD_P1_DIV_2 (1 << 5)
3165#define VGA0_PD_P1_SHIFT 0
3166#define VGA0_PD_P1_MASK (0x1f << 0)
3167#define VGA1_PD_P2_DIV_4 (1 << 15)
3168#define VGA1_PD_P1_DIV_2 (1 << 13)
3169#define VGA1_PD_P1_SHIFT 8
3170#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003171#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003172#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3173#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003174#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003175#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003176#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003177#define DPLL_VGA_MODE_DIS (1 << 28)
3178#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3179#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3180#define DPLL_MODE_MASK (3 << 26)
3181#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3182#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3183#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3184#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3185#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3186#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003187#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003188#define DPLL_LOCK_VLV (1 << 15)
3189#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3190#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3191#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003192#define DPLL_PORTC_READY_MASK (0xf << 4)
3193#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003194
Jesse Barnes585fb112008-07-29 11:54:06 -07003195#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003196
3197/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003198#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003199#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003200#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003201#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003202#define PHY_LDO_DELAY_0NS 0x0
3203#define PHY_LDO_DELAY_200NS 0x1
3204#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003205#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3206#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003207#define PHY_CH_SU_PSR 0x1
3208#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003209#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003210#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003211#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003212#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3213#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3214#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003215
Jesse Barnes585fb112008-07-29 11:54:06 -07003216/*
3217 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3218 * this field (only one bit may be set).
3219 */
3220#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3221#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003222#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003223/* i830, required in DVO non-gang */
3224#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3225#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3226#define PLL_REF_INPUT_DREFCLK (0 << 13)
3227#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3228#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3229#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3230#define PLL_REF_INPUT_MASK (3 << 13)
3231#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003232/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003233# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3234# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003235# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003236# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3237# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3238
Jesse Barnes585fb112008-07-29 11:54:06 -07003239/*
3240 * Parallel to Serial Load Pulse phase selection.
3241 * Selects the phase for the 10X DPLL clock for the PCIe
3242 * digital display port. The range is 4 to 13; 10 or more
3243 * is just a flip delay. The default is 6
3244 */
3245#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3246#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3247/*
3248 * SDVO multiplier for 945G/GM. Not used on 965.
3249 */
3250#define SDVO_MULTIPLIER_MASK 0x000000ff
3251#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3252#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003253
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003254#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3255#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3256#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003257#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003258
Jesse Barnes585fb112008-07-29 11:54:06 -07003259/*
3260 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3261 *
3262 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3263 */
3264#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3265#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3266/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3267#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3268#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3269/*
3270 * SDVO/UDI pixel multiplier.
3271 *
3272 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3273 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3274 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3275 * dummy bytes in the datastream at an increased clock rate, with both sides of
3276 * the link knowing how many bytes are fill.
3277 *
3278 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3279 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3280 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3281 * through an SDVO command.
3282 *
3283 * This register field has values of multiplication factor minus 1, with
3284 * a maximum multiplier of 5 for SDVO.
3285 */
3286#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3287#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3288/*
3289 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3290 * This best be set to the default value (3) or the CRT won't work. No,
3291 * I don't entirely understand what this does...
3292 */
3293#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3294#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003295
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003296#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3297
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003298#define _FPA0 0x6040
3299#define _FPA1 0x6044
3300#define _FPB0 0x6048
3301#define _FPB1 0x604c
3302#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3303#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003304#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003305#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003306#define FP_N_DIV_SHIFT 16
3307#define FP_M1_DIV_MASK 0x00003f00
3308#define FP_M1_DIV_SHIFT 8
3309#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003310#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003311#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003312#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003313#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3314#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3315#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3316#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3317#define DPLLB_TEST_N_BYPASS (1 << 19)
3318#define DPLLB_TEST_M_BYPASS (1 << 18)
3319#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3320#define DPLLA_TEST_N_BYPASS (1 << 3)
3321#define DPLLA_TEST_M_BYPASS (1 << 2)
3322#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003323#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003324#define DSTATE_GFX_RESET_I830 (1 << 6)
3325#define DSTATE_PLL_D3_OFF (1 << 3)
3326#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3327#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003328#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003329# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3330# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3331# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3332# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3333# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3334# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3335# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003336# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003337# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3338# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3339# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3340# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3341# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3342# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3343# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3344# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3345# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3346# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3347# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3348# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3349# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3350# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3351# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3352# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3353# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3354# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3355# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3356# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3357# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003358/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003359 * This bit must be set on the 830 to prevent hangs when turning off the
3360 * overlay scaler.
3361 */
3362# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3363# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3364# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3365# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3366# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003368#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003369# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3370# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3371# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3372# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3373# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3374# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3375# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3376# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3377# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003378/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003379# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3380# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3381# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3382# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003383/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003384# define SV_CLOCK_GATE_DISABLE (1 << 0)
3385# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3386# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3387# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3388# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3389# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3390# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3391# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3392# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3393# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3394# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3395# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3396# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3397# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3398# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3399# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3400# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3401# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3402
3403# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003404/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003405# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3406# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3407# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3408# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3409# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3410# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003411/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003412# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3413# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3414# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3415# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3416# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3417# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3418# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3419# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3420# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3421# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3422# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3423# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3424# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3425# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3426# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3427# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3428# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3429# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3430# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3431
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003432#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003433#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3434#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3435#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003437#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003438#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3439
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003440#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3441#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003443#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003444#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003446#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003448#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003449#define CDCLK_FREQ_SHIFT 4
3450#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3451#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003452
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003453#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003454#define PFI_CREDIT_63 (9 << 28) /* chv only */
3455#define PFI_CREDIT_31 (8 << 28) /* chv only */
3456#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3457#define PFI_CREDIT_RESEND (1 << 27)
3458#define VGA_FAST_MODE_DISABLE (1 << 14)
3459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003460#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003461
Jesse Barnes585fb112008-07-29 11:54:06 -07003462/*
3463 * Palette regs
3464 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003465#define _PALETTE_A 0xa000
3466#define _PALETTE_B 0xa800
3467#define _CHV_PALETTE_C 0xc000
3468#define PALETTE(pipe, i) _MMIO(dev_priv->info.display_mmio_offset + \
3469 _PICK((pipe), _PALETTE_A, \
3470 _PALETTE_B, _CHV_PALETTE_C) + \
3471 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003472
Eric Anholt673a3942008-07-30 12:06:12 -07003473/* MCH MMIO space */
3474
3475/*
3476 * MCHBAR mirror.
3477 *
3478 * This mirrors the MCHBAR MMIO space whose location is determined by
3479 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3480 * every way. It is not accessible from the CP register read instructions.
3481 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003482 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3483 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003484 */
3485#define MCHBAR_MIRROR_BASE 0x10000
3486
Yuanhan Liu13982612010-12-15 15:42:31 +08003487#define MCHBAR_MIRROR_BASE_SNB 0x140000
3488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003489#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3490#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003491#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3492#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003493#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003494
Chris Wilson3ebecd02013-04-12 19:10:13 +01003495/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003496#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003497
Ville Syrjälä646b4262014-04-25 20:14:30 +03003498/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003499#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003500#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3501#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3502#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3503#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3504#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003505#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003506#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003507#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003508
Ville Syrjälä646b4262014-04-25 20:14:30 +03003509/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003510#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003511#define CSHRDDR3CTL_DDR3 (1 << 2)
3512
Ville Syrjälä646b4262014-04-25 20:14:30 +03003513/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003514#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3515#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003516
Ville Syrjälä646b4262014-04-25 20:14:30 +03003517/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003518#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3519#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3520#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003521#define MAD_DIMM_ECC_MASK (0x3 << 24)
3522#define MAD_DIMM_ECC_OFF (0x0 << 24)
3523#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3524#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3525#define MAD_DIMM_ECC_ON (0x3 << 24)
3526#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3527#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3528#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3529#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3530#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3531#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3532#define MAD_DIMM_A_SELECT (0x1 << 16)
3533/* DIMM sizes are in multiples of 256mb. */
3534#define MAD_DIMM_B_SIZE_SHIFT 8
3535#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3536#define MAD_DIMM_A_SIZE_SHIFT 0
3537#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3538
Ville Syrjälä646b4262014-04-25 20:14:30 +03003539/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003540#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003541#define MCH_SSKPD_WM0_MASK 0x3f
3542#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003544#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003545
Keith Packardb11248d2009-06-11 22:28:56 -07003546/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003547#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003548#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003549#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3550#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3551#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3552#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003553#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003554#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003555/*
3556 * Note that on at least on ELK the below value is reported for both
3557 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3558 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3559 */
3560#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003561#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003562#define CLKCFG_MEM_533 (1 << 4)
3563#define CLKCFG_MEM_667 (2 << 4)
3564#define CLKCFG_MEM_800 (3 << 4)
3565#define CLKCFG_MEM_MASK (7 << 4)
3566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003567#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3568#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003570#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003571#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003572#define TR1 _MMIO(0x11006)
3573#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003574#define TSFS_SLOPE_MASK 0x0000ff00
3575#define TSFS_SLOPE_SHIFT 8
3576#define TSFS_INTR_MASK 0x000000ff
3577
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003578#define CRSTANDVID _MMIO(0x11100)
3579#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003580#define PXVFREQ_PX_MASK 0x7f000000
3581#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582#define VIDFREQ_BASE _MMIO(0x11110)
3583#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3584#define VIDFREQ2 _MMIO(0x11114)
3585#define VIDFREQ3 _MMIO(0x11118)
3586#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003587#define VIDFREQ_P0_MASK 0x1f000000
3588#define VIDFREQ_P0_SHIFT 24
3589#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3590#define VIDFREQ_P0_CSCLK_SHIFT 20
3591#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3592#define VIDFREQ_P0_CRCLK_SHIFT 16
3593#define VIDFREQ_P1_MASK 0x00001f00
3594#define VIDFREQ_P1_SHIFT 8
3595#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3596#define VIDFREQ_P1_CSCLK_SHIFT 4
3597#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003598#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3599#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003600#define INTTOEXT_MAP3_SHIFT 24
3601#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3602#define INTTOEXT_MAP2_SHIFT 16
3603#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3604#define INTTOEXT_MAP1_SHIFT 8
3605#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3606#define INTTOEXT_MAP0_SHIFT 0
3607#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003608#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003609#define MEMCTL_CMD_MASK 0xe000
3610#define MEMCTL_CMD_SHIFT 13
3611#define MEMCTL_CMD_RCLK_OFF 0
3612#define MEMCTL_CMD_RCLK_ON 1
3613#define MEMCTL_CMD_CHFREQ 2
3614#define MEMCTL_CMD_CHVID 3
3615#define MEMCTL_CMD_VMMOFF 4
3616#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003617#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003618 when command complete */
3619#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3620#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003621#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003622#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003623#define MEMIHYST _MMIO(0x1117c)
3624#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003625#define MEMINT_RSEXIT_EN (1 << 8)
3626#define MEMINT_CX_SUPR_EN (1 << 7)
3627#define MEMINT_CONT_BUSY_EN (1 << 6)
3628#define MEMINT_AVG_BUSY_EN (1 << 5)
3629#define MEMINT_EVAL_CHG_EN (1 << 4)
3630#define MEMINT_MON_IDLE_EN (1 << 3)
3631#define MEMINT_UP_EVAL_EN (1 << 2)
3632#define MEMINT_DOWN_EVAL_EN (1 << 1)
3633#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003634#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003635#define MEM_RSEXIT_MASK 0xc000
3636#define MEM_RSEXIT_SHIFT 14
3637#define MEM_CONT_BUSY_MASK 0x3000
3638#define MEM_CONT_BUSY_SHIFT 12
3639#define MEM_AVG_BUSY_MASK 0x0c00
3640#define MEM_AVG_BUSY_SHIFT 10
3641#define MEM_EVAL_CHG_MASK 0x0300
3642#define MEM_EVAL_BUSY_SHIFT 8
3643#define MEM_MON_IDLE_MASK 0x00c0
3644#define MEM_MON_IDLE_SHIFT 6
3645#define MEM_UP_EVAL_MASK 0x0030
3646#define MEM_UP_EVAL_SHIFT 4
3647#define MEM_DOWN_EVAL_MASK 0x000c
3648#define MEM_DOWN_EVAL_SHIFT 2
3649#define MEM_SW_CMD_MASK 0x0003
3650#define MEM_INT_STEER_GFX 0
3651#define MEM_INT_STEER_CMR 1
3652#define MEM_INT_STEER_SMI 2
3653#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003654#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003655#define MEMINT_RSEXIT (1 << 7)
3656#define MEMINT_CONT_BUSY (1 << 6)
3657#define MEMINT_AVG_BUSY (1 << 5)
3658#define MEMINT_EVAL_CHG (1 << 4)
3659#define MEMINT_MON_IDLE (1 << 3)
3660#define MEMINT_UP_EVAL (1 << 2)
3661#define MEMINT_DOWN_EVAL (1 << 1)
3662#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003664#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003665#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3666#define MEMMODE_BOOST_FREQ_SHIFT 24
3667#define MEMMODE_IDLE_MODE_MASK 0x00030000
3668#define MEMMODE_IDLE_MODE_SHIFT 16
3669#define MEMMODE_IDLE_MODE_EVAL 0
3670#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003671#define MEMMODE_HWIDLE_EN (1 << 15)
3672#define MEMMODE_SWMODE_EN (1 << 14)
3673#define MEMMODE_RCLK_GATE (1 << 13)
3674#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003675#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3676#define MEMMODE_FSTART_SHIFT 8
3677#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3678#define MEMMODE_FMAX_SHIFT 4
3679#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003680#define RCBMAXAVG _MMIO(0x1119c)
3681#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003682#define SWMEMCMD_RENDER_OFF (0 << 13)
3683#define SWMEMCMD_RENDER_ON (1 << 13)
3684#define SWMEMCMD_SWFREQ (2 << 13)
3685#define SWMEMCMD_TARVID (3 << 13)
3686#define SWMEMCMD_VRM_OFF (4 << 13)
3687#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003688#define CMDSTS (1 << 12)
3689#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003690#define SWFREQ_MASK 0x0380 /* P0-7 */
3691#define SWFREQ_SHIFT 7
3692#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003693#define MEMSTAT_CTG _MMIO(0x111a0)
3694#define RCBMINAVG _MMIO(0x111a0)
3695#define RCUPEI _MMIO(0x111b0)
3696#define RCDNEI _MMIO(0x111b4)
3697#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003698#define RS1EN (1 << 31)
3699#define RS2EN (1 << 30)
3700#define RS3EN (1 << 29)
3701#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3702#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3703#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3704#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3705#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3706#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3707#define RSX_STATUS_MASK (7 << 20)
3708#define RSX_STATUS_ON (0 << 20)
3709#define RSX_STATUS_RC1 (1 << 20)
3710#define RSX_STATUS_RC1E (2 << 20)
3711#define RSX_STATUS_RS1 (3 << 20)
3712#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3713#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3714#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3715#define RSX_STATUS_RSVD2 (7 << 20)
3716#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3717#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3718#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3719#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3720#define RS1CONTSAV_MASK (3 << 14)
3721#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3722#define RS1CONTSAV_RSVD (1 << 14)
3723#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3724#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3725#define NORMSLEXLAT_MASK (3 << 12)
3726#define SLOW_RS123 (0 << 12)
3727#define SLOW_RS23 (1 << 12)
3728#define SLOW_RS3 (2 << 12)
3729#define NORMAL_RS123 (3 << 12)
3730#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3731#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3732#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3733#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3734#define RS_CSTATE_MASK (3 << 4)
3735#define RS_CSTATE_C367_RS1 (0 << 4)
3736#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3737#define RS_CSTATE_RSVD (2 << 4)
3738#define RS_CSTATE_C367_RS2 (3 << 4)
3739#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3740#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741#define VIDCTL _MMIO(0x111c0)
3742#define VIDSTS _MMIO(0x111c8)
3743#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3744#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003745#define MEMSTAT_VID_MASK 0x7f00
3746#define MEMSTAT_VID_SHIFT 8
3747#define MEMSTAT_PSTATE_MASK 0x00f8
3748#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003749#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003750#define MEMSTAT_SRC_CTL_MASK 0x0003
3751#define MEMSTAT_SRC_CTL_CORE 0
3752#define MEMSTAT_SRC_CTL_TRB 1
3753#define MEMSTAT_SRC_CTL_THM 2
3754#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003755#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3756#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3757#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003758#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003759#define SDEW _MMIO(0x1124c)
3760#define CSIEW0 _MMIO(0x11250)
3761#define CSIEW1 _MMIO(0x11254)
3762#define CSIEW2 _MMIO(0x11258)
3763#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3764#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3765#define MCHAFE _MMIO(0x112c0)
3766#define CSIEC _MMIO(0x112e0)
3767#define DMIEC _MMIO(0x112e4)
3768#define DDREC _MMIO(0x112e8)
3769#define PEG0EC _MMIO(0x112ec)
3770#define PEG1EC _MMIO(0x112f0)
3771#define GFXEC _MMIO(0x112f4)
3772#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3773#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3774#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003775#define ECR_GPFE (1 << 31)
3776#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003777#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778#define OGW0 _MMIO(0x11608)
3779#define OGW1 _MMIO(0x1160c)
3780#define EG0 _MMIO(0x11610)
3781#define EG1 _MMIO(0x11614)
3782#define EG2 _MMIO(0x11618)
3783#define EG3 _MMIO(0x1161c)
3784#define EG4 _MMIO(0x11620)
3785#define EG5 _MMIO(0x11624)
3786#define EG6 _MMIO(0x11628)
3787#define EG7 _MMIO(0x1162c)
3788#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3789#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3790#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003791#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003792#define CSIPLL0 _MMIO(0x12c10)
3793#define DDRMPLL1 _MMIO(0X12c20)
3794#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003795
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003796#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003797#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003799#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3800#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3801#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3802#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3803#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003804
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003805/*
3806 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3807 * 8300) freezing up around GPU hangs. Looks as if even
3808 * scheduling/timer interrupts start misbehaving if the RPS
3809 * EI/thresholds are "bad", leading to a very sluggish or even
3810 * frozen machine.
3811 */
3812#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303813#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303814#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003815#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003816 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303817 INTERVAL_0_833_US(us) : \
3818 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303819 INTERVAL_1_28_US(us))
3820
Akash Goel52530cb2016-04-23 00:05:44 +05303821#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3822#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3823#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003824#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003825 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303826 INTERVAL_0_833_TO_US(interval) : \
3827 INTERVAL_1_33_TO_US(interval)) : \
3828 INTERVAL_1_28_TO_US(interval))
3829
Jesse Barnes585fb112008-07-29 11:54:06 -07003830/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003831 * Logical Context regs
3832 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003833#define CCID _MMIO(0x2180)
3834#define CCID_EN BIT(0)
3835#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3836#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003837/*
3838 * Notes on SNB/IVB/VLV context size:
3839 * - Power context is saved elsewhere (LLC or stolen)
3840 * - Ring/execlist context is saved on SNB, not on IVB
3841 * - Extended context size already includes render context size
3842 * - We always need to follow the extended context size.
3843 * SNB BSpec has comments indicating that we should use the
3844 * render context size instead if execlists are disabled, but
3845 * based on empirical testing that's just nonsense.
3846 * - Pipelined/VF state is saved on SNB/IVB respectively
3847 * - GT1 size just indicates how much of render context
3848 * doesn't need saving on GT1
3849 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003850#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003851#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3852#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3853#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3854#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3855#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003856#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003857 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3858 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003859#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003860#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3861#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3862#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3863#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3864#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3865#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003866#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003867 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003868
Zhi Wangc01fc532016-06-16 08:07:02 -04003869enum {
3870 INTEL_ADVANCED_CONTEXT = 0,
3871 INTEL_LEGACY_32B_CONTEXT,
3872 INTEL_ADVANCED_AD_CONTEXT,
3873 INTEL_LEGACY_64B_CONTEXT
3874};
3875
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003876enum {
3877 FAULT_AND_HANG = 0,
3878 FAULT_AND_HALT, /* Debug only */
3879 FAULT_AND_STREAM,
3880 FAULT_AND_CONTINUE /* Unsupported */
3881};
3882
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003883#define GEN8_CTX_VALID (1 << 0)
3884#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3885#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3886#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3887#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003888#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003889
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003890#define GEN8_CTX_ID_SHIFT 32
3891#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003892#define GEN11_SW_CTX_ID_SHIFT 37
3893#define GEN11_SW_CTX_ID_WIDTH 11
3894#define GEN11_ENGINE_CLASS_SHIFT 61
3895#define GEN11_ENGINE_CLASS_WIDTH 3
3896#define GEN11_ENGINE_INSTANCE_SHIFT 48
3897#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003898
3899#define CHV_CLK_CTL1 _MMIO(0x101100)
3900#define VLV_CLK_CTL2 _MMIO(0x101104)
3901#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3902
3903/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003904 * Overlay regs
3905 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003906
3907#define OVADD _MMIO(0x30000)
3908#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003909#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003910#define OGAMC5 _MMIO(0x30010)
3911#define OGAMC4 _MMIO(0x30014)
3912#define OGAMC3 _MMIO(0x30018)
3913#define OGAMC2 _MMIO(0x3001c)
3914#define OGAMC1 _MMIO(0x30020)
3915#define OGAMC0 _MMIO(0x30024)
3916
3917/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003918 * GEN9 clock gating regs
3919 */
3920#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003921#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003922#define PWM2_GATING_DIS (1 << 14)
3923#define PWM1_GATING_DIS (1 << 13)
3924
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003925#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3926#define BXT_GMBUS_GATING_DIS (1 << 14)
3927
Imre Deaked69cd42017-10-02 10:55:57 +03003928#define _CLKGATE_DIS_PSL_A 0x46520
3929#define _CLKGATE_DIS_PSL_B 0x46524
3930#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303931#define DUPS1_GATING_DIS (1 << 15)
3932#define DUPS2_GATING_DIS (1 << 19)
3933#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003934#define DPF_GATING_DIS (1 << 10)
3935#define DPF_RAM_GATING_DIS (1 << 9)
3936#define DPFR_GATING_DIS (1 << 8)
3937
3938#define CLKGATE_DIS_PSL(pipe) \
3939 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3940
Imre Deakd965e7ac2015-12-01 10:23:52 +02003941/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003942 * GEN10 clock gating regs
3943 */
3944#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3945#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003946#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003947#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003948
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003949#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3950#define GWUNIT_CLKGATE_DIS (1 << 16)
3951
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003952#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3953#define VFUNIT_CLKGATE_DIS (1 << 20)
3954
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003955#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3956#define CGPSF_CLKGATE_DIS (1 << 3)
3957
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003958/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003959 * Display engine regs
3960 */
3961
Shuang He8bf1e9f2013-10-15 18:55:27 +01003962/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003963#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003964#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003965/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003966#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3967#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3968#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003969/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003970#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3971#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3972#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3973/* embedded DP port on the north display block, reserved on ivb */
3974#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3975#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003976/* vlv source selection */
3977#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3978#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3979#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3980/* with DP port the pipe source is invalid */
3981#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3982#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3983#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3984/* gen3+ source selection */
3985#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3986#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3987#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3988/* with DP/TV port the pipe source is invalid */
3989#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3990#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3991#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3992#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3993#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3994/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003995#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003996
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003997#define _PIPE_CRC_RES_1_A_IVB 0x60064
3998#define _PIPE_CRC_RES_2_A_IVB 0x60068
3999#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4000#define _PIPE_CRC_RES_4_A_IVB 0x60070
4001#define _PIPE_CRC_RES_5_A_IVB 0x60074
4002
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004003#define _PIPE_CRC_RES_RED_A 0x60060
4004#define _PIPE_CRC_RES_GREEN_A 0x60064
4005#define _PIPE_CRC_RES_BLUE_A 0x60068
4006#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4007#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004008
4009/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004010#define _PIPE_CRC_RES_1_B_IVB 0x61064
4011#define _PIPE_CRC_RES_2_B_IVB 0x61068
4012#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4013#define _PIPE_CRC_RES_4_B_IVB 0x61070
4014#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004016#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4017#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4018#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4019#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4020#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4021#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004023#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4024#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4025#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4026#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4027#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004028
Jesse Barnes585fb112008-07-29 11:54:06 -07004029/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004030#define _HTOTAL_A 0x60000
4031#define _HBLANK_A 0x60004
4032#define _HSYNC_A 0x60008
4033#define _VTOTAL_A 0x6000c
4034#define _VBLANK_A 0x60010
4035#define _VSYNC_A 0x60014
4036#define _PIPEASRC 0x6001c
4037#define _BCLRPAT_A 0x60020
4038#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004039#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004040
4041/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004042#define _HTOTAL_B 0x61000
4043#define _HBLANK_B 0x61004
4044#define _HSYNC_B 0x61008
4045#define _VTOTAL_B 0x6100c
4046#define _VBLANK_B 0x61010
4047#define _VSYNC_B 0x61014
4048#define _PIPEBSRC 0x6101c
4049#define _BCLRPAT_B 0x61020
4050#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004051#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004052
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004053/* DSI 0 timing regs */
4054#define _HTOTAL_DSI0 0x6b000
4055#define _HSYNC_DSI0 0x6b008
4056#define _VTOTAL_DSI0 0x6b00c
4057#define _VSYNC_DSI0 0x6b014
4058#define _VSYNCSHIFT_DSI0 0x6b028
4059
4060/* DSI 1 timing regs */
4061#define _HTOTAL_DSI1 0x6b800
4062#define _HSYNC_DSI1 0x6b808
4063#define _VTOTAL_DSI1 0x6b80c
4064#define _VSYNC_DSI1 0x6b814
4065#define _VSYNCSHIFT_DSI1 0x6b828
4066
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004067#define TRANSCODER_A_OFFSET 0x60000
4068#define TRANSCODER_B_OFFSET 0x61000
4069#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004070#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004071#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004072#define TRANSCODER_DSI0_OFFSET 0x6b000
4073#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004075#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4076#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4077#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4078#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4079#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4080#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4081#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4082#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4083#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4084#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004085
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004086/* VLV eDP PSR registers */
4087#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4088#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004089#define VLV_EDP_PSR_ENABLE (1 << 0)
4090#define VLV_EDP_PSR_RESET (1 << 1)
4091#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4092#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4093#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4094#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4095#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4096#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4097#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4098#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004099#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004100#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004101
4102#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4103#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004104#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4105#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4106#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004108
4109#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4110#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004111#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004112#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004113#define VLV_EDP_PSR_DISABLED (0 << 0)
4114#define VLV_EDP_PSR_INACTIVE (1 << 0)
4115#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4116#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4117#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4118#define VLV_EDP_PSR_EXIT (5 << 0)
4119#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004121
Ben Widawskyed8546a2013-11-04 22:45:05 -08004122/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004123#define HSW_EDP_PSR_BASE 0x64800
4124#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004125#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004126#define EDP_PSR_ENABLE (1 << 31)
4127#define BDW_PSR_SINGLE_FRAME (1 << 30)
4128#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4129#define EDP_PSR_LINK_STANDBY (1 << 27)
4130#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4131#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4132#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4133#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4134#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004135#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004136#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4137#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4138#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004139#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004140#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4141#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4142#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4143#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4144#define EDP_PSR_TP1_TIME_500us (0 << 4)
4145#define EDP_PSR_TP1_TIME_100us (1 << 4)
4146#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4147#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004148#define EDP_PSR_IDLE_FRAME_SHIFT 0
4149
Daniel Vetterfc340442018-04-05 15:00:23 -07004150/* Bspec claims those aren't shifted but stay at 0x64800 */
4151#define EDP_PSR_IMR _MMIO(0x64834)
4152#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004153#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4154#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4155#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4156#define EDP_PSR_TRANSCODER_C_SHIFT 24
4157#define EDP_PSR_TRANSCODER_B_SHIFT 16
4158#define EDP_PSR_TRANSCODER_A_SHIFT 8
4159#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004162#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4163#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4164#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4165#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4166#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004168#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004169
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004170#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004171#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304172#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004173#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4174#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4175#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4176#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4177#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4178#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4179#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4180#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4181#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4182#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4183#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004184#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4185#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4186#define EDP_PSR_STATUS_COUNT_SHIFT 16
4187#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004188#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4189#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4190#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4191#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4192#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004193#define EDP_PSR_STATUS_IDLE_MASK 0xf
4194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004195#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004196#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004197
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004198#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004199#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4200#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4201#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4202#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004203#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004204#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004206#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004207#define EDP_PSR2_ENABLE (1 << 31)
4208#define EDP_SU_TRACK_ENABLE (1 << 30)
4209#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4210#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4211#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4212#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4213#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4214#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4215#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4216#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4217#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304218#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004219#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4220#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004221#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4222#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304223
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004224#define _PSR_EVENT_TRANS_A 0x60848
4225#define _PSR_EVENT_TRANS_B 0x61848
4226#define _PSR_EVENT_TRANS_C 0x62848
4227#define _PSR_EVENT_TRANS_D 0x63848
4228#define _PSR_EVENT_TRANS_EDP 0x6F848
4229#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4230#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4231#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4232#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4233#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4234#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4235#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4236#define PSR_EVENT_MEMORY_UP (1 << 10)
4237#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4238#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4239#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004240#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004241#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4242#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4243#define PSR_EVENT_VBI_ENABLE (1 << 2)
4244#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4245#define PSR_EVENT_PSR_DISABLE (1 << 0)
4246
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004247#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004248#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304249#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004250
4251/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004252#define ADPA _MMIO(0x61100)
4253#define PCH_ADPA _MMIO(0xe1100)
4254#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004255
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004256#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004257#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004258#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004259#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004260#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4261#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004262#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004263#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004264#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004265#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4266#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4267#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4268#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4269#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4270#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4271#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4272#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4273#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4274#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4275#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4276#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4277#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4278#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4279#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4280#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4281#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4282#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4283#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004284#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004285#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004286#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004287#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004288#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004289#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004290#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004291#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004292#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004293#define ADPA_DPMS_MASK (~(3 << 10))
4294#define ADPA_DPMS_ON (0 << 10)
4295#define ADPA_DPMS_SUSPEND (1 << 10)
4296#define ADPA_DPMS_STANDBY (2 << 10)
4297#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004298
Chris Wilson939fe4d2010-10-09 10:33:26 +01004299
Jesse Barnes585fb112008-07-29 11:54:06 -07004300/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004301#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004302#define PORTB_HOTPLUG_INT_EN (1 << 29)
4303#define PORTC_HOTPLUG_INT_EN (1 << 28)
4304#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004305#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4306#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4307#define TV_HOTPLUG_INT_EN (1 << 18)
4308#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004309#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4310 PORTC_HOTPLUG_INT_EN | \
4311 PORTD_HOTPLUG_INT_EN | \
4312 SDVOC_HOTPLUG_INT_EN | \
4313 SDVOB_HOTPLUG_INT_EN | \
4314 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004315#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004316#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4317/* must use period 64 on GM45 according to docs */
4318#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4319#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4320#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4321#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4322#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4323#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4324#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4325#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4326#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4327#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4328#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4329#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004331#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004332/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004333 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004334 *
4335 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4336 * Please check the detailed lore in the commit message for for experimental
4337 * evidence.
4338 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004339/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4340#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4341#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4342#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4343/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4344#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004345#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004346#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004347#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004348#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4349#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004350#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004351#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4352#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004353#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004354#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4355#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004356/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004357#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4358#define TV_HOTPLUG_INT_STATUS (1 << 10)
4359#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4360#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4361#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4362#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004363#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4364#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4365#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004366#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4367
Chris Wilson084b6122012-05-11 18:01:33 +01004368/* SDVO is different across gen3/4 */
4369#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4370#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004371/*
4372 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4373 * since reality corrobates that they're the same as on gen3. But keep these
4374 * bits here (and the comment!) to help any other lost wanderers back onto the
4375 * right tracks.
4376 */
Chris Wilson084b6122012-05-11 18:01:33 +01004377#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4378#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4379#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4380#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004381#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4382 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4383 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4384 PORTB_HOTPLUG_INT_STATUS | \
4385 PORTC_HOTPLUG_INT_STATUS | \
4386 PORTD_HOTPLUG_INT_STATUS)
4387
Egbert Eiche5868a32013-02-28 04:17:12 -05004388#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4389 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4390 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4391 PORTB_HOTPLUG_INT_STATUS | \
4392 PORTC_HOTPLUG_INT_STATUS | \
4393 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004394
Paulo Zanonic20cd312013-02-19 16:21:45 -03004395/* SDVO and HDMI port control.
4396 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004397#define _GEN3_SDVOB 0x61140
4398#define _GEN3_SDVOC 0x61160
4399#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4400#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004401#define GEN4_HDMIB GEN3_SDVOB
4402#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004403#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4404#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4405#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4406#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004407#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004408#define PCH_HDMIC _MMIO(0xe1150)
4409#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004411#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004412#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004413#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004414#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004415#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4416#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004417#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4418#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4419
Paulo Zanonic20cd312013-02-19 16:21:45 -03004420/* Gen 3 SDVO bits: */
4421#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004422#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004423#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004424#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004425#define SDVO_STALL_SELECT (1 << 29)
4426#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004427/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004428 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004429 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004430 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4431 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004432#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004433#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004434#define SDVO_PHASE_SELECT_MASK (15 << 19)
4435#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4436#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4437#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4438#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4439#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4440#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004441/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004442#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4443 SDVO_INTERRUPT_ENABLE)
4444#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4445
4446/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004447#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004448#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004449#define SDVO_ENCODING_SDVO (0 << 10)
4450#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004451#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4452#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004453#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004454#define SDVO_AUDIO_ENABLE (1 << 6)
4455/* VSYNC/HSYNC bits new with 965, default is to be set */
4456#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4457#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4458
4459/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004460#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004461#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4462
4463/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004464#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004465#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004466#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004467
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004468/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004469#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004470#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004471#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004472
Jesse Barnes585fb112008-07-29 11:54:06 -07004473
4474/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004475#define _DVOA 0x61120
4476#define DVOA _MMIO(_DVOA)
4477#define _DVOB 0x61140
4478#define DVOB _MMIO(_DVOB)
4479#define _DVOC 0x61160
4480#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004481#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004482#define DVO_PIPE_SEL_SHIFT 30
4483#define DVO_PIPE_SEL_MASK (1 << 30)
4484#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004485#define DVO_PIPE_STALL_UNUSED (0 << 28)
4486#define DVO_PIPE_STALL (1 << 28)
4487#define DVO_PIPE_STALL_TV (2 << 28)
4488#define DVO_PIPE_STALL_MASK (3 << 28)
4489#define DVO_USE_VGA_SYNC (1 << 15)
4490#define DVO_DATA_ORDER_I740 (0 << 14)
4491#define DVO_DATA_ORDER_FP (1 << 14)
4492#define DVO_VSYNC_DISABLE (1 << 11)
4493#define DVO_HSYNC_DISABLE (1 << 10)
4494#define DVO_VSYNC_TRISTATE (1 << 9)
4495#define DVO_HSYNC_TRISTATE (1 << 8)
4496#define DVO_BORDER_ENABLE (1 << 7)
4497#define DVO_DATA_ORDER_GBRG (1 << 6)
4498#define DVO_DATA_ORDER_RGGB (0 << 6)
4499#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4500#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4501#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4502#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4503#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4504#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4505#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004506#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004507#define DVOA_SRCDIM _MMIO(0x61124)
4508#define DVOB_SRCDIM _MMIO(0x61144)
4509#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004510#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4511#define DVO_SRCDIM_VERTICAL_SHIFT 0
4512
4513/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004514#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004515/*
4516 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4517 * the DPLL semantics change when the LVDS is assigned to that pipe.
4518 */
4519#define LVDS_PORT_EN (1 << 31)
4520/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004521#define LVDS_PIPE_SEL_SHIFT 30
4522#define LVDS_PIPE_SEL_MASK (1 << 30)
4523#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4524#define LVDS_PIPE_SEL_SHIFT_CPT 29
4525#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4526#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004527/* LVDS dithering flag on 965/g4x platform */
4528#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004529/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4530#define LVDS_VSYNC_POLARITY (1 << 21)
4531#define LVDS_HSYNC_POLARITY (1 << 20)
4532
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004533/* Enable border for unscaled (or aspect-scaled) display */
4534#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004535/*
4536 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4537 * pixel.
4538 */
4539#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4540#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4541#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4542/*
4543 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4544 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4545 * on.
4546 */
4547#define LVDS_A3_POWER_MASK (3 << 6)
4548#define LVDS_A3_POWER_DOWN (0 << 6)
4549#define LVDS_A3_POWER_UP (3 << 6)
4550/*
4551 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4552 * is set.
4553 */
4554#define LVDS_CLKB_POWER_MASK (3 << 4)
4555#define LVDS_CLKB_POWER_DOWN (0 << 4)
4556#define LVDS_CLKB_POWER_UP (3 << 4)
4557/*
4558 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4559 * setting for whether we are in dual-channel mode. The B3 pair will
4560 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4561 */
4562#define LVDS_B0B3_POWER_MASK (3 << 2)
4563#define LVDS_B0B3_POWER_DOWN (0 << 2)
4564#define LVDS_B0B3_POWER_UP (3 << 2)
4565
David Härdeman3c17fe42010-09-24 21:44:32 +02004566/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004567#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004568/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004569 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4570 * of the infoframe structure specified by CEA-861. */
4571#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004572#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004573#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004574#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004575/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004576#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004577#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004578#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004579#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004580#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4581#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004582#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004583#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4584#define VIDEO_DIP_SELECT_AVI (0 << 19)
4585#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4586#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004587#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004588#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4589#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4590#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004591#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004592/* HSW and later: */
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004593#define DRM_DIP_ENABLE (1 << 28)
4594#define PSR_VSC_BIT_7_SET (1 << 27)
4595#define VSC_SELECT_MASK (0x3 << 25)
4596#define VSC_SELECT_SHIFT 25
4597#define VSC_DIP_HW_HEA_DATA (0 << 25)
4598#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4599#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4600#define VSC_DIP_SW_HEA_DATA (3 << 25)
4601#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004602#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4603#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004604#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004605#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4606#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004607#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004608
Jesse Barnes585fb112008-07-29 11:54:06 -07004609/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004610#define PPS_BASE 0x61200
4611#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4612#define PCH_PPS_BASE 0xC7200
4613
4614#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4615 PPS_BASE + (reg) + \
4616 (pps_idx) * 0x100)
4617
4618#define _PP_STATUS 0x61200
4619#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4620#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004621/*
4622 * Indicates that all dependencies of the panel are on:
4623 *
4624 * - PLL enabled
4625 * - pipe enabled
4626 * - LVDS/DVOB/DVOC on
4627 */
Imre Deak44cb7342016-08-10 14:07:29 +03004628#define PP_READY (1 << 30)
4629#define PP_SEQUENCE_NONE (0 << 28)
4630#define PP_SEQUENCE_POWER_UP (1 << 28)
4631#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4632#define PP_SEQUENCE_MASK (3 << 28)
4633#define PP_SEQUENCE_SHIFT 28
4634#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4635#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004636#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4637#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4638#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4639#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4640#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4641#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4642#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4643#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4644#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004645
4646#define _PP_CONTROL 0x61204
4647#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4648#define PANEL_UNLOCK_REGS (0xabcd << 16)
4649#define PANEL_UNLOCK_MASK (0xffff << 16)
4650#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4651#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4652#define EDP_FORCE_VDD (1 << 3)
4653#define EDP_BLC_ENABLE (1 << 2)
4654#define PANEL_POWER_RESET (1 << 1)
4655#define PANEL_POWER_OFF (0 << 0)
4656#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004657
4658#define _PP_ON_DELAYS 0x61208
4659#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004660#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004661#define PANEL_PORT_SELECT_MASK (3 << 30)
4662#define PANEL_PORT_SELECT_LVDS (0 << 30)
4663#define PANEL_PORT_SELECT_DPA (1 << 30)
4664#define PANEL_PORT_SELECT_DPC (2 << 30)
4665#define PANEL_PORT_SELECT_DPD (3 << 30)
4666#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4667#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4668#define PANEL_POWER_UP_DELAY_SHIFT 16
4669#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4670#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4671
4672#define _PP_OFF_DELAYS 0x6120C
4673#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4674#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4675#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4676#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4677#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4678
4679#define _PP_DIVISOR 0x61210
4680#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4681#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4682#define PP_REFERENCE_DIVIDER_SHIFT 8
4683#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4684#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004685
4686/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004687#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004688#define PFIT_ENABLE (1 << 31)
4689#define PFIT_PIPE_MASK (3 << 29)
4690#define PFIT_PIPE_SHIFT 29
4691#define VERT_INTERP_DISABLE (0 << 10)
4692#define VERT_INTERP_BILINEAR (1 << 10)
4693#define VERT_INTERP_MASK (3 << 10)
4694#define VERT_AUTO_SCALE (1 << 9)
4695#define HORIZ_INTERP_DISABLE (0 << 6)
4696#define HORIZ_INTERP_BILINEAR (1 << 6)
4697#define HORIZ_INTERP_MASK (3 << 6)
4698#define HORIZ_AUTO_SCALE (1 << 5)
4699#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004700#define PFIT_FILTER_FUZZY (0 << 24)
4701#define PFIT_SCALING_AUTO (0 << 26)
4702#define PFIT_SCALING_PROGRAMMED (1 << 26)
4703#define PFIT_SCALING_PILLAR (2 << 26)
4704#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004705#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004706/* Pre-965 */
4707#define PFIT_VERT_SCALE_SHIFT 20
4708#define PFIT_VERT_SCALE_MASK 0xfff00000
4709#define PFIT_HORIZ_SCALE_SHIFT 4
4710#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4711/* 965+ */
4712#define PFIT_VERT_SCALE_SHIFT_965 16
4713#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4714#define PFIT_HORIZ_SCALE_SHIFT_965 0
4715#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004717#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004718
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004719#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4720#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004721#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4722 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004723
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004724#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4725#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004726#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4727 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004728
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004729#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4730#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004731#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4732 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004733
Jesse Barnes585fb112008-07-29 11:54:06 -07004734/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004735#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004736#define BLM_PWM_ENABLE (1 << 31)
4737#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4738#define BLM_PIPE_SELECT (1 << 29)
4739#define BLM_PIPE_SELECT_IVB (3 << 29)
4740#define BLM_PIPE_A (0 << 29)
4741#define BLM_PIPE_B (1 << 29)
4742#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004743#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4744#define BLM_TRANSCODER_B BLM_PIPE_B
4745#define BLM_TRANSCODER_C BLM_PIPE_C
4746#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004747#define BLM_PIPE(pipe) ((pipe) << 29)
4748#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4749#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4750#define BLM_PHASE_IN_ENABLE (1 << 25)
4751#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4752#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4753#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4754#define BLM_PHASE_IN_COUNT_SHIFT (8)
4755#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4756#define BLM_PHASE_IN_INCR_SHIFT (0)
4757#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004758#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004759/*
4760 * This is the most significant 15 bits of the number of backlight cycles in a
4761 * complete cycle of the modulated backlight control.
4762 *
4763 * The actual value is this field multiplied by two.
4764 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004765#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4766#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4767#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004768/*
4769 * This is the number of cycles out of the backlight modulation cycle for which
4770 * the backlight is on.
4771 *
4772 * This field must be no greater than the number of cycles in the complete
4773 * backlight modulation cycle.
4774 */
4775#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4776#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004777#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4778#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004779
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004780#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004781#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004782
Daniel Vetter7cf41602012-06-05 10:07:09 +02004783/* New registers for PCH-split platforms. Safe where new bits show up, the
4784 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004785#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4786#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004787
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004788#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004789
Daniel Vetter7cf41602012-06-05 10:07:09 +02004790/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4791 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004792#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004793#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004794#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4795#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004796#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004797
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004798#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004799#define UTIL_PIN_ENABLE (1 << 31)
4800
Sunil Kamath022e4e52015-09-30 22:34:57 +05304801#define UTIL_PIN_PIPE(x) ((x) << 29)
4802#define UTIL_PIN_PIPE_MASK (3 << 29)
4803#define UTIL_PIN_MODE_PWM (1 << 24)
4804#define UTIL_PIN_MODE_MASK (0xf << 24)
4805#define UTIL_PIN_POLARITY (1 << 22)
4806
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304807/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304808#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304809#define BXT_BLC_PWM_ENABLE (1 << 31)
4810#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304811#define _BXT_BLC_PWM_FREQ1 0xC8254
4812#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304813
Sunil Kamath022e4e52015-09-30 22:34:57 +05304814#define _BXT_BLC_PWM_CTL2 0xC8350
4815#define _BXT_BLC_PWM_FREQ2 0xC8354
4816#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004818#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304819 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004820#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304821 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004822#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304823 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304824
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004825#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004826#define PCH_GTC_ENABLE (1 << 31)
4827
Jesse Barnes585fb112008-07-29 11:54:06 -07004828/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004829#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004830/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004831# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004832/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004833# define TV_ENC_PIPE_SEL_SHIFT 30
4834# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4835# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004836/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004837# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004838/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004839# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004840/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004841# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004842/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004843# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4844# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004845/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004846# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004847/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004848# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004849/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004850# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004851/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004852# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004853/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004854# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004855/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004856# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004857/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004858# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004859/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004860# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004861/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004862# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004863/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004864 * Enables a fix for the 915GM only.
4865 *
4866 * Not sure what it does.
4867 */
4868# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004869/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004870# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004871# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004872/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004873# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004874/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004875# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004876/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004877# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004878/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004879# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004880/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004881# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004882/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004883# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004884/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004885# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004886/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004887# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004888/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004889# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004890/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004891 * This test mode forces the DACs to 50% of full output.
4892 *
4893 * This is used for load detection in combination with TVDAC_SENSE_MASK
4894 */
4895# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4896# define TV_TEST_MODE_MASK (7 << 0)
4897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004898#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004899# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004900/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004901 * Reports that DAC state change logic has reported change (RO).
4902 *
4903 * This gets cleared when TV_DAC_STATE_EN is cleared
4904*/
4905# define TVDAC_STATE_CHG (1 << 31)
4906# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004907/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004908# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004909/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004910# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004911/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004912# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004913/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004914 * Enables DAC state detection logic, for load-based TV detection.
4915 *
4916 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4917 * to off, for load detection to work.
4918 */
4919# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004920/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004921# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004922/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004923# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004924/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004925# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004926/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004927# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004928/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004929# define ENC_TVDAC_SLEW_FAST (1 << 6)
4930# define DAC_A_1_3_V (0 << 4)
4931# define DAC_A_1_1_V (1 << 4)
4932# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004933# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004934# define DAC_B_1_3_V (0 << 2)
4935# define DAC_B_1_1_V (1 << 2)
4936# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004937# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004938# define DAC_C_1_3_V (0 << 0)
4939# define DAC_C_1_1_V (1 << 0)
4940# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004941# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004942
Ville Syrjälä646b4262014-04-25 20:14:30 +03004943/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004944 * CSC coefficients are stored in a floating point format with 9 bits of
4945 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4946 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4947 * -1 (0x3) being the only legal negative value.
4948 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004949#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004950# define TV_RY_MASK 0x07ff0000
4951# define TV_RY_SHIFT 16
4952# define TV_GY_MASK 0x00000fff
4953# define TV_GY_SHIFT 0
4954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004955#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004956# define TV_BY_MASK 0x07ff0000
4957# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004958/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004959 * Y attenuation for component video.
4960 *
4961 * Stored in 1.9 fixed point.
4962 */
4963# define TV_AY_MASK 0x000003ff
4964# define TV_AY_SHIFT 0
4965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004966#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004967# define TV_RU_MASK 0x07ff0000
4968# define TV_RU_SHIFT 16
4969# define TV_GU_MASK 0x000007ff
4970# define TV_GU_SHIFT 0
4971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004972#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004973# define TV_BU_MASK 0x07ff0000
4974# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004975/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004976 * U attenuation for component video.
4977 *
4978 * Stored in 1.9 fixed point.
4979 */
4980# define TV_AU_MASK 0x000003ff
4981# define TV_AU_SHIFT 0
4982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004983#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004984# define TV_RV_MASK 0x0fff0000
4985# define TV_RV_SHIFT 16
4986# define TV_GV_MASK 0x000007ff
4987# define TV_GV_SHIFT 0
4988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004989#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004990# define TV_BV_MASK 0x07ff0000
4991# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004992/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004993 * V attenuation for component video.
4994 *
4995 * Stored in 1.9 fixed point.
4996 */
4997# define TV_AV_MASK 0x000007ff
4998# define TV_AV_SHIFT 0
4999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005000#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005001/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005002# define TV_BRIGHTNESS_MASK 0xff000000
5003# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005004/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005005# define TV_CONTRAST_MASK 0x00ff0000
5006# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005007/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005008# define TV_SATURATION_MASK 0x0000ff00
5009# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005010/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005011# define TV_HUE_MASK 0x000000ff
5012# define TV_HUE_SHIFT 0
5013
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005014#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005015/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005016# define TV_BLACK_LEVEL_MASK 0x01ff0000
5017# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005018/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005019# define TV_BLANK_LEVEL_MASK 0x000001ff
5020# define TV_BLANK_LEVEL_SHIFT 0
5021
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005022#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005023/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005024# define TV_HSYNC_END_MASK 0x1fff0000
5025# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005026/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005027# define TV_HTOTAL_MASK 0x00001fff
5028# define TV_HTOTAL_SHIFT 0
5029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005030#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005031/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005032# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005033/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005034# define TV_HBURST_START_SHIFT 16
5035# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005036/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005037# define TV_HBURST_LEN_SHIFT 0
5038# define TV_HBURST_LEN_MASK 0x0001fff
5039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005040#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005041/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005042# define TV_HBLANK_END_SHIFT 16
5043# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005044/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005045# define TV_HBLANK_START_SHIFT 0
5046# define TV_HBLANK_START_MASK 0x0001fff
5047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005048#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005049/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005050# define TV_NBR_END_SHIFT 16
5051# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005052/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005053# define TV_VI_END_F1_SHIFT 8
5054# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005055/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005056# define TV_VI_END_F2_SHIFT 0
5057# define TV_VI_END_F2_MASK 0x0000003f
5058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005059#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005060/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005061# define TV_VSYNC_LEN_MASK 0x07ff0000
5062# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005063/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005064 * number of half lines.
5065 */
5066# define TV_VSYNC_START_F1_MASK 0x00007f00
5067# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005068/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005069 * Offset of the start of vsync in field 2, measured in one less than the
5070 * number of half lines.
5071 */
5072# define TV_VSYNC_START_F2_MASK 0x0000007f
5073# define TV_VSYNC_START_F2_SHIFT 0
5074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005075#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005076/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005077# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005078/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005079# define TV_VEQ_LEN_MASK 0x007f0000
5080# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005081/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005082 * the number of half lines.
5083 */
5084# define TV_VEQ_START_F1_MASK 0x0007f00
5085# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005086/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005087 * Offset of the start of equalization in field 2, measured in one less than
5088 * the number of half lines.
5089 */
5090# define TV_VEQ_START_F2_MASK 0x000007f
5091# define TV_VEQ_START_F2_SHIFT 0
5092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005093#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005094/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005095 * Offset to start of vertical colorburst, measured in one less than the
5096 * number of lines from vertical start.
5097 */
5098# define TV_VBURST_START_F1_MASK 0x003f0000
5099# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005100/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005101 * Offset to the end of vertical colorburst, measured in one less than the
5102 * number of lines from the start of NBR.
5103 */
5104# define TV_VBURST_END_F1_MASK 0x000000ff
5105# define TV_VBURST_END_F1_SHIFT 0
5106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005107#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005108/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005109 * Offset to start of vertical colorburst, measured in one less than the
5110 * number of lines from vertical start.
5111 */
5112# define TV_VBURST_START_F2_MASK 0x003f0000
5113# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005114/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005115 * Offset to the end of vertical colorburst, measured in one less than the
5116 * number of lines from the start of NBR.
5117 */
5118# define TV_VBURST_END_F2_MASK 0x000000ff
5119# define TV_VBURST_END_F2_SHIFT 0
5120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005121#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005122/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005123 * Offset to start of vertical colorburst, measured in one less than the
5124 * number of lines from vertical start.
5125 */
5126# define TV_VBURST_START_F3_MASK 0x003f0000
5127# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005128/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005129 * Offset to the end of vertical colorburst, measured in one less than the
5130 * number of lines from the start of NBR.
5131 */
5132# define TV_VBURST_END_F3_MASK 0x000000ff
5133# define TV_VBURST_END_F3_SHIFT 0
5134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005135#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005136/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005137 * Offset to start of vertical colorburst, measured in one less than the
5138 * number of lines from vertical start.
5139 */
5140# define TV_VBURST_START_F4_MASK 0x003f0000
5141# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005142/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005143 * Offset to the end of vertical colorburst, measured in one less than the
5144 * number of lines from the start of NBR.
5145 */
5146# define TV_VBURST_END_F4_MASK 0x000000ff
5147# define TV_VBURST_END_F4_SHIFT 0
5148
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005149#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005150/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005151# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005152/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005153# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005154/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005155# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005156/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005157# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005158/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005159# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005160/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005161# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005162/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005163# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005164/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005165# define TV_BURST_LEVEL_MASK 0x00ff0000
5166# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005167/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005168# define TV_SCDDA1_INC_MASK 0x00000fff
5169# define TV_SCDDA1_INC_SHIFT 0
5170
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005171#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005172/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005173# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5174# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005175/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005176# define TV_SCDDA2_INC_MASK 0x00007fff
5177# define TV_SCDDA2_INC_SHIFT 0
5178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005179#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005180/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005181# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5182# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005183/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005184# define TV_SCDDA3_INC_MASK 0x00007fff
5185# define TV_SCDDA3_INC_SHIFT 0
5186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005187#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005188/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005189# define TV_XPOS_MASK 0x1fff0000
5190# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005191/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005192# define TV_YPOS_MASK 0x00000fff
5193# define TV_YPOS_SHIFT 0
5194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005195#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005196/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005197# define TV_XSIZE_MASK 0x1fff0000
5198# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005199/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005200 * Vertical size of the display window, measured in pixels.
5201 *
5202 * Must be even for interlaced modes.
5203 */
5204# define TV_YSIZE_MASK 0x00000fff
5205# define TV_YSIZE_SHIFT 0
5206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005207#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005208/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005209 * Enables automatic scaling calculation.
5210 *
5211 * If set, the rest of the registers are ignored, and the calculated values can
5212 * be read back from the register.
5213 */
5214# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005215/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005216 * Disables the vertical filter.
5217 *
5218 * This is required on modes more than 1024 pixels wide */
5219# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005220/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005221# define TV_VADAPT (1 << 28)
5222# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005223/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005224# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005225/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005226# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005227/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005228# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005229/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005230 * Sets the horizontal scaling factor.
5231 *
5232 * This should be the fractional part of the horizontal scaling factor divided
5233 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5234 *
5235 * (src width - 1) / ((oversample * dest width) - 1)
5236 */
5237# define TV_HSCALE_FRAC_MASK 0x00003fff
5238# define TV_HSCALE_FRAC_SHIFT 0
5239
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005240#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005241/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005242 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5243 *
5244 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5245 */
5246# define TV_VSCALE_INT_MASK 0x00038000
5247# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005248/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005249 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5250 *
5251 * \sa TV_VSCALE_INT_MASK
5252 */
5253# define TV_VSCALE_FRAC_MASK 0x00007fff
5254# define TV_VSCALE_FRAC_SHIFT 0
5255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005256#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005257/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005258 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5259 *
5260 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5261 *
5262 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5263 */
5264# define TV_VSCALE_IP_INT_MASK 0x00038000
5265# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005266/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005267 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5268 *
5269 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5270 *
5271 * \sa TV_VSCALE_IP_INT_MASK
5272 */
5273# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5274# define TV_VSCALE_IP_FRAC_SHIFT 0
5275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005276#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005277# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005278/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005279 * Specifies which field to send the CC data in.
5280 *
5281 * CC data is usually sent in field 0.
5282 */
5283# define TV_CC_FID_MASK (1 << 27)
5284# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005285/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005286# define TV_CC_HOFF_MASK 0x03ff0000
5287# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005288/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005289# define TV_CC_LINE_MASK 0x0000003f
5290# define TV_CC_LINE_SHIFT 0
5291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005292#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005293# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005294/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005295# define TV_CC_DATA_2_MASK 0x007f0000
5296# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005297/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005298# define TV_CC_DATA_1_MASK 0x0000007f
5299# define TV_CC_DATA_1_SHIFT 0
5300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005301#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5302#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5303#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5304#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005305
Keith Packard040d87f2009-05-30 20:42:33 -07005306/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005307#define DP_A _MMIO(0x64000) /* eDP */
5308#define DP_B _MMIO(0x64100)
5309#define DP_C _MMIO(0x64200)
5310#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005312#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5313#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5314#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005315
Keith Packard040d87f2009-05-30 20:42:33 -07005316#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005317#define DP_PIPE_SEL_SHIFT 30
5318#define DP_PIPE_SEL_MASK (1 << 30)
5319#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5320#define DP_PIPE_SEL_SHIFT_IVB 29
5321#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5322#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5323#define DP_PIPE_SEL_SHIFT_CHV 16
5324#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5325#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005326
Keith Packard040d87f2009-05-30 20:42:33 -07005327/* Link training mode - select a suitable mode for each stage */
5328#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5329#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5330#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5331#define DP_LINK_TRAIN_OFF (3 << 28)
5332#define DP_LINK_TRAIN_MASK (3 << 28)
5333#define DP_LINK_TRAIN_SHIFT 28
5334
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005335/* CPT Link training mode */
5336#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5337#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5338#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5339#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5340#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5341#define DP_LINK_TRAIN_SHIFT_CPT 8
5342
Keith Packard040d87f2009-05-30 20:42:33 -07005343/* Signal voltages. These are mostly controlled by the other end */
5344#define DP_VOLTAGE_0_4 (0 << 25)
5345#define DP_VOLTAGE_0_6 (1 << 25)
5346#define DP_VOLTAGE_0_8 (2 << 25)
5347#define DP_VOLTAGE_1_2 (3 << 25)
5348#define DP_VOLTAGE_MASK (7 << 25)
5349#define DP_VOLTAGE_SHIFT 25
5350
5351/* Signal pre-emphasis levels, like voltages, the other end tells us what
5352 * they want
5353 */
5354#define DP_PRE_EMPHASIS_0 (0 << 22)
5355#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5356#define DP_PRE_EMPHASIS_6 (2 << 22)
5357#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5358#define DP_PRE_EMPHASIS_MASK (7 << 22)
5359#define DP_PRE_EMPHASIS_SHIFT 22
5360
5361/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005362#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005363#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005364#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005365
5366/* Mystic DPCD version 1.1 special mode */
5367#define DP_ENHANCED_FRAMING (1 << 18)
5368
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005369/* eDP */
5370#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005371#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005372#define DP_PLL_FREQ_MASK (3 << 16)
5373
Ville Syrjälä646b4262014-04-25 20:14:30 +03005374/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005375#define DP_PORT_REVERSAL (1 << 15)
5376
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005377/* eDP */
5378#define DP_PLL_ENABLE (1 << 14)
5379
Ville Syrjälä646b4262014-04-25 20:14:30 +03005380/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005381#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5382
5383#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005384#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005385
Ville Syrjälä646b4262014-04-25 20:14:30 +03005386/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005387#define DP_COLOR_RANGE_16_235 (1 << 8)
5388
Ville Syrjälä646b4262014-04-25 20:14:30 +03005389/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005390#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5391
Ville Syrjälä646b4262014-04-25 20:14:30 +03005392/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005393#define DP_SYNC_VS_HIGH (1 << 4)
5394#define DP_SYNC_HS_HIGH (1 << 3)
5395
Ville Syrjälä646b4262014-04-25 20:14:30 +03005396/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005397#define DP_DETECTED (1 << 2)
5398
Ville Syrjälä646b4262014-04-25 20:14:30 +03005399/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005400 * signal sink for DDC etc. Max packet size supported
5401 * is 20 bytes in each direction, hence the 5 fixed
5402 * data registers
5403 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005404#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5405#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5406#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5407#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5408#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5409#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005410
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005411#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5412#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5413#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5414#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5415#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5416#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005417
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005418#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5419#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5420#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5421#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5422#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5423#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005424
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005425#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5426#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5427#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5428#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5429#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5430#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005431
James Ausmusbb187e92018-06-11 17:25:12 -07005432#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5433#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5434#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5435#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5436#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5437#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5438
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005439#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5440#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5441#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5442#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5443#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5444#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5445
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005446#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5447#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005448
5449#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5450#define DP_AUX_CH_CTL_DONE (1 << 30)
5451#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5452#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5453#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5454#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5455#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005456#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005457#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5458#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5459#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5460#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5461#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5462#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5463#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5464#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5465#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5466#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5467#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5468#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5469#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305470#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5471#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5472#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005473#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005474#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305475#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005476#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005477
5478/*
5479 * Computing GMCH M and N values for the Display Port link
5480 *
5481 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5482 *
5483 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5484 *
5485 * The GMCH value is used internally
5486 *
5487 * bytes_per_pixel is the number of bytes coming out of the plane,
5488 * which is after the LUTs, so we want the bytes for our color format.
5489 * For our current usage, this is always 3, one byte for R, G and B.
5490 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005491#define _PIPEA_DATA_M_G4X 0x70050
5492#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005493
5494/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005495#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005496#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005497#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005498
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005499#define DATA_LINK_M_N_MASK (0xffffff)
5500#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005501
Daniel Vettere3b95f12013-05-03 11:49:49 +02005502#define _PIPEA_DATA_N_G4X 0x70054
5503#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005504#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5505
5506/*
5507 * Computing Link M and N values for the Display Port link
5508 *
5509 * Link M / N = pixel_clock / ls_clk
5510 *
5511 * (the DP spec calls pixel_clock the 'strm_clk')
5512 *
5513 * The Link value is transmitted in the Main Stream
5514 * Attributes and VB-ID.
5515 */
5516
Daniel Vettere3b95f12013-05-03 11:49:49 +02005517#define _PIPEA_LINK_M_G4X 0x70060
5518#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005519#define PIPEA_DP_LINK_M_MASK (0xffffff)
5520
Daniel Vettere3b95f12013-05-03 11:49:49 +02005521#define _PIPEA_LINK_N_G4X 0x70064
5522#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005523#define PIPEA_DP_LINK_N_MASK (0xffffff)
5524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005525#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5526#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5527#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5528#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005529
Jesse Barnes585fb112008-07-29 11:54:06 -07005530/* Display & cursor control */
5531
5532/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005533#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005534#define DSL_LINEMASK_GEN2 0x00000fff
5535#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005536#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005537#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005538#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005539#define PIPECONF_DOUBLE_WIDE (1 << 30)
5540#define I965_PIPECONF_ACTIVE (1 << 30)
5541#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5542#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005543#define PIPECONF_SINGLE_WIDE 0
5544#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005545#define PIPECONF_PIPE_LOCKED (1 << 25)
Chris Wilson5eddb702010-09-11 13:48:45 +01005546#define PIPECONF_PALETTE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005547#define PIPECONF_GAMMA (1 << 24)
5548#define PIPECONF_FORCE_BORDER (1 << 25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005549#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005550#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005551/* Note that pre-gen3 does not support interlaced display directly. Panel
5552 * fitting must be disabled on pre-ilk for interlaced. */
5553#define PIPECONF_PROGRESSIVE (0 << 21)
5554#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5555#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5556#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5557#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5558/* Ironlake and later have a complete new set of values for interlaced. PFIT
5559 * means panel fitter required, PF means progressive fetch, DBL means power
5560 * saving pixel doubling. */
5561#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5562#define PIPECONF_INTERLACED_ILK (3 << 21)
5563#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5564#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005565#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305566#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005567#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305568#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005569#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005570#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005571#define PIPECONF_8BPC (0 << 5)
5572#define PIPECONF_10BPC (1 << 5)
5573#define PIPECONF_6BPC (2 << 5)
5574#define PIPECONF_12BPC (3 << 5)
5575#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005576#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005577#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5578#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5579#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5580#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005581#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005582#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5583#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5584#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5585#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5586#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5587#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5588#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5589#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5590#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5591#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5592#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5593#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5594#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5595#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5596#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5597#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5598#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5599#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5600#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5601#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5602#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5603#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5604#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5605#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5606#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5607#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5608#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5609#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5610#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5611#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5612#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5613#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5614#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5615#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5616#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5617#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5618#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5619#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5620#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5621#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5622#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5623#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5624#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5625#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5626#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5627#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005628
Imre Deak755e9012014-02-10 18:42:47 +02005629#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5630#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5631
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005632#define PIPE_A_OFFSET 0x70000
5633#define PIPE_B_OFFSET 0x71000
5634#define PIPE_C_OFFSET 0x72000
5635#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005636/*
5637 * There's actually no pipe EDP. Some pipe registers have
5638 * simply shifted from the pipe to the transcoder, while
5639 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5640 * to access such registers in transcoder EDP.
5641 */
5642#define PIPE_EDP_OFFSET 0x7f000
5643
Madhav Chauhan372610f2018-10-15 17:28:04 +03005644/* ICL DSI 0 and 1 */
5645#define PIPE_DSI0_OFFSET 0x7b000
5646#define PIPE_DSI1_OFFSET 0x7b800
5647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005648#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5649#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5650#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5651#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5652#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005653
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005654#define _PIPE_MISC_A 0x70030
5655#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005656#define PIPEMISC_YUV420_ENABLE (1 << 27)
5657#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5658#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5659#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5660#define PIPEMISC_DITHER_8_BPC (0 << 5)
5661#define PIPEMISC_DITHER_10_BPC (1 << 5)
5662#define PIPEMISC_DITHER_6_BPC (2 << 5)
5663#define PIPEMISC_DITHER_12_BPC (3 << 5)
5664#define PIPEMISC_DITHER_ENABLE (1 << 4)
5665#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5666#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005667#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005668
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005669#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005670#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5671#define PIPEB_HLINE_INT_EN (1 << 28)
5672#define PIPEB_VBLANK_INT_EN (1 << 27)
5673#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5674#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5675#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5676#define PIPE_PSR_INT_EN (1 << 22)
5677#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5678#define PIPEA_HLINE_INT_EN (1 << 20)
5679#define PIPEA_VBLANK_INT_EN (1 << 19)
5680#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5681#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5682#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5683#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5684#define PIPEC_HLINE_INT_EN (1 << 12)
5685#define PIPEC_VBLANK_INT_EN (1 << 11)
5686#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5687#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5688#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005690#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005691#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5692#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5693#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5694#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5695#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5696#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5697#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5698#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5699#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5700#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5701#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5702#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005703#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005704#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005705#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5706#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5707#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5708#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5709#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5710#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5711#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5712#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5713#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5714#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5715#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5716#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005717#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005718#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005719
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005720#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005721#define DSPARB_CSTART_MASK (0x7f << 7)
5722#define DSPARB_CSTART_SHIFT 7
5723#define DSPARB_BSTART_MASK (0x7f)
5724#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005725#define DSPARB_BEND_SHIFT 9 /* on 855 */
5726#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005727#define DSPARB_SPRITEA_SHIFT_VLV 0
5728#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5729#define DSPARB_SPRITEB_SHIFT_VLV 8
5730#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5731#define DSPARB_SPRITEC_SHIFT_VLV 16
5732#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5733#define DSPARB_SPRITED_SHIFT_VLV 24
5734#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005735#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005736#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5737#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5738#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5739#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5740#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5741#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5742#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5743#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5744#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5745#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5746#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5747#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005748#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005749#define DSPARB_SPRITEE_SHIFT_VLV 0
5750#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5751#define DSPARB_SPRITEF_SHIFT_VLV 8
5752#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005753
Ville Syrjälä0a560672014-06-11 16:51:18 +03005754/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005755#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005756#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005757#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005758#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005759#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005760#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005761#define DSPFW_PLANEB_MASK (0x7f << 8)
5762#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005763#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005764#define DSPFW_PLANEA_MASK (0x7f << 0)
5765#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005766#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005767#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005768#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005769#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005770#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005771#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005772#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005773#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5774#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005775#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005776#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005777#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005778#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005779#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005780#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5781#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005782#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005783#define DSPFW_HPLL_SR_EN (1 << 31)
5784#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005785#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005786#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005787#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005788#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005789#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005790#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005791
5792/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005793#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005794#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005795#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005796#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005797#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005798#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005799#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005800#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005801#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005802#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005803#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005804#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005805#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005806#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005807#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005808#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005809#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005810#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005811#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005812#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5813#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005814#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005815#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005816#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005817#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005818#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005819#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005820#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005821#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005822#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005823#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005824#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005825#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005826#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005827#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005828#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005829#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005831#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005832#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005833#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005834#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005835#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005836#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005837#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005838#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005839#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005840
5841/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005842#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005843#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005844#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005845#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005846#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005847#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005848#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005849#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005850#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005851#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005852#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005853#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005854#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005855#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005856#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005857#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005858#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005859#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005860#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005861#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005862#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005863#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005864#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005865#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005866#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005867#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005868#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005869#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005870#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005871#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005872#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005873#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005874#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005875#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005876#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005877#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005878#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005879#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005880#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005881#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005882#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005883#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005884
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005885/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005886#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005887#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005888#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005889#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005890#define DDL_PRECISION_HIGH (1 << 7)
5891#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305892#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005893
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005894#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005895#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5896#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005897
Ville Syrjäläc2317752016-03-15 16:39:56 +02005898#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005899#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005900
Shaohua Li7662c8b2009-06-26 11:23:55 +08005901/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005902#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005903#define I915_FIFO_LINE_SIZE 64
5904#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005905
Jesse Barnesceb04242012-03-28 13:39:22 -07005906#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005907#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005908#define I965_FIFO_SIZE 512
5909#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005910#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005911#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005912#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005913
Jesse Barnesceb04242012-03-28 13:39:22 -07005914#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005915#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005916#define I915_MAX_WM 0x3f
5917
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005918#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5919#define PINEVIEW_FIFO_LINE_SIZE 64
5920#define PINEVIEW_MAX_WM 0x1ff
5921#define PINEVIEW_DFT_WM 0x3f
5922#define PINEVIEW_DFT_HPLLOFF_WM 0
5923#define PINEVIEW_GUARD_WM 10
5924#define PINEVIEW_CURSOR_FIFO 64
5925#define PINEVIEW_CURSOR_MAX_WM 0x3f
5926#define PINEVIEW_CURSOR_DFT_WM 0
5927#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005928
Jesse Barnesceb04242012-03-28 13:39:22 -07005929#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005930#define I965_CURSOR_FIFO 64
5931#define I965_CURSOR_MAX_WM 32
5932#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005933
Pradeep Bhatfae12672014-11-04 17:06:39 +00005934/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005935#define _CUR_WM_A_0 0x70140
5936#define _CUR_WM_B_0 0x71140
5937#define _PLANE_WM_1_A_0 0x70240
5938#define _PLANE_WM_1_B_0 0x71240
5939#define _PLANE_WM_2_A_0 0x70340
5940#define _PLANE_WM_2_B_0 0x71340
5941#define _PLANE_WM_TRANS_1_A_0 0x70268
5942#define _PLANE_WM_TRANS_1_B_0 0x71268
5943#define _PLANE_WM_TRANS_2_A_0 0x70368
5944#define _PLANE_WM_TRANS_2_B_0 0x71368
5945#define _CUR_WM_TRANS_A_0 0x70168
5946#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005947#define PLANE_WM_EN (1 << 31)
5948#define PLANE_WM_LINES_SHIFT 14
5949#define PLANE_WM_LINES_MASK 0x1f
5950#define PLANE_WM_BLOCKS_MASK 0x3ff
5951
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005952#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005953#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5954#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005955
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005956#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5957#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005958#define _PLANE_WM_BASE(pipe, plane) \
5959 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5960#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005961 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005962#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005963 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005964#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005965 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005966#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005967 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005968
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005969/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005970#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005971#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005972#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005973#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005974#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005975#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005976
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005977#define WM0_PIPEB_ILK _MMIO(0x45104)
5978#define WM0_PIPEC_IVB _MMIO(0x45200)
5979#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005980#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005981#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005982#define WM1_LP_LATENCY_MASK (0x7f << 24)
5983#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005984#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005985#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005986#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005987#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005988#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005989#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005990#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005991#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005992#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005993#define WM1S_LP_ILK _MMIO(0x45120)
5994#define WM2S_LP_IVB _MMIO(0x45124)
5995#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005996#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005997
Paulo Zanonicca32e92013-05-31 11:45:06 -03005998#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5999 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6000 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6001
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006002/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006003#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006004#define MLTR_WM1_SHIFT 0
6005#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006006/* the unit of memory self-refresh latency time is 0.5us */
6007#define ILK_SRLT_MASK 0x3f
6008
Yuanhan Liu13982612010-12-15 15:42:31 +08006009
6010/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006011#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006012#define SSKPD_WM_MASK 0x3f
6013#define SSKPD_WM0_SHIFT 0
6014#define SSKPD_WM1_SHIFT 8
6015#define SSKPD_WM2_SHIFT 16
6016#define SSKPD_WM3_SHIFT 24
6017
Jesse Barnes585fb112008-07-29 11:54:06 -07006018/*
6019 * The two pipe frame counter registers are not synchronized, so
6020 * reading a stable value is somewhat tricky. The following code
6021 * should work:
6022 *
6023 * do {
6024 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6025 * PIPE_FRAME_HIGH_SHIFT;
6026 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6027 * PIPE_FRAME_LOW_SHIFT);
6028 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6029 * PIPE_FRAME_HIGH_SHIFT);
6030 * } while (high1 != high2);
6031 * frame = (high1 << 8) | low1;
6032 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006033#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006034#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6035#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006036#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006037#define PIPE_FRAME_LOW_MASK 0xff000000
6038#define PIPE_FRAME_LOW_SHIFT 24
6039#define PIPE_PIXEL_MASK 0x00ffffff
6040#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006041/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006042#define _PIPEA_FRMCOUNT_G4X 0x70040
6043#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006044#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6045#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006046
6047/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006048#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006049/* Old style CUR*CNTR flags (desktop 8xx) */
6050#define CURSOR_ENABLE 0x80000000
6051#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006052#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006053#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006054#define CURSOR_FORMAT_SHIFT 24
6055#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6056#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6057#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6058#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6059#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6060#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6061/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006062#define MCURSOR_MODE 0x27
6063#define MCURSOR_MODE_DISABLE 0x00
6064#define MCURSOR_MODE_128_32B_AX 0x02
6065#define MCURSOR_MODE_256_32B_AX 0x03
6066#define MCURSOR_MODE_64_32B_AX 0x07
6067#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6068#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6069#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006070#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6071#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006072#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006073#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006074#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6075#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006076#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006077#define _CURABASE 0x70084
6078#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006079#define CURSOR_POS_MASK 0x007FF
6080#define CURSOR_POS_SIGN 0x8000
6081#define CURSOR_X_SHIFT 0
6082#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006083#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6084#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6085#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006086#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006087#define _CURBCNTR 0x700c0
6088#define _CURBBASE 0x700c4
6089#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006090
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006091#define _CURBCNTR_IVB 0x71080
6092#define _CURBBASE_IVB 0x71084
6093#define _CURBPOS_IVB 0x71088
6094
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006095#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6096#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6097#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006098#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006099#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006100
6101#define CURSOR_A_OFFSET 0x70080
6102#define CURSOR_B_OFFSET 0x700c0
6103#define CHV_CURSOR_C_OFFSET 0x700e0
6104#define IVB_CURSOR_B_OFFSET 0x71080
6105#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006106
Jesse Barnes585fb112008-07-29 11:54:06 -07006107/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006108#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006109#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006110#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006111#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006112#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006113#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6114#define DISPPLANE_YUV422 (0x0 << 26)
6115#define DISPPLANE_8BPP (0x2 << 26)
6116#define DISPPLANE_BGRA555 (0x3 << 26)
6117#define DISPPLANE_BGRX555 (0x4 << 26)
6118#define DISPPLANE_BGRX565 (0x5 << 26)
6119#define DISPPLANE_BGRX888 (0x6 << 26)
6120#define DISPPLANE_BGRA888 (0x7 << 26)
6121#define DISPPLANE_RGBX101010 (0x8 << 26)
6122#define DISPPLANE_RGBA101010 (0x9 << 26)
6123#define DISPPLANE_BGRX101010 (0xa << 26)
6124#define DISPPLANE_RGBX161616 (0xc << 26)
6125#define DISPPLANE_RGBX888 (0xe << 26)
6126#define DISPPLANE_RGBA888 (0xf << 26)
6127#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006128#define DISPPLANE_STEREO_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006129#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006130#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006131#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6132#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6133#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006134#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006135#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006136#define DISPPLANE_NO_LINE_DOUBLE 0
6137#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006138#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6139#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6140#define DISPPLANE_ROTATE_180 (1 << 15)
6141#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6142#define DISPPLANE_TILED (1 << 10)
6143#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006144#define _DSPAADDR 0x70184
6145#define _DSPASTRIDE 0x70188
6146#define _DSPAPOS 0x7018C /* reserved */
6147#define _DSPASIZE 0x70190
6148#define _DSPASURF 0x7019C /* 965+ only */
6149#define _DSPATILEOFF 0x701A4 /* 965+ only */
6150#define _DSPAOFFSET 0x701A4 /* HSW */
6151#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006152
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006153#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6154#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6155#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6156#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6157#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6158#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6159#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6160#define DSPLINOFF(plane) DSPADDR(plane)
6161#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6162#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006163
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006164/* CHV pipe B blender and primary plane */
6165#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006166#define CHV_BLEND_LEGACY (0 << 30)
6167#define CHV_BLEND_ANDROID (1 << 30)
6168#define CHV_BLEND_MPO (2 << 30)
6169#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006170#define _CHV_CANVAS_A 0x60a04
6171#define _PRIMPOS_A 0x60a08
6172#define _PRIMSIZE_A 0x60a0c
6173#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006174#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006176#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6177#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6178#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6179#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6180#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006181
Armin Reese446f2542012-03-30 16:20:16 -07006182/* Display/Sprite base address macros */
6183#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006184#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6185#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006186
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006187/*
6188 * VBIOS flags
6189 * gen2:
6190 * [00:06] alm,mgm
6191 * [10:16] all
6192 * [30:32] alm,mgm
6193 * gen3+:
6194 * [00:0f] all
6195 * [10:1f] all
6196 * [30:32] all
6197 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006198#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6199#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6200#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6201#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006202
6203/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006204#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6205#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6206#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006207#define _PIPEBFRAMEHIGH 0x71040
6208#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006209#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6210#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006211
Jesse Barnes585fb112008-07-29 11:54:06 -07006212
6213/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006214#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006215#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006216#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6217#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6218#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006219#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6220#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6221#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6222#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6223#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6224#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6225#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6226#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006227
Madhav Chauhan372610f2018-10-15 17:28:04 +03006228/* ICL DSI 0 and 1 */
6229#define _PIPEDSI0CONF 0x7b008
6230#define _PIPEDSI1CONF 0x7b808
6231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006232/* Sprite A control */
6233#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006234#define DVS_ENABLE (1 << 31)
6235#define DVS_GAMMA_ENABLE (1 << 30)
6236#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6237#define DVS_PIXFORMAT_MASK (3 << 25)
6238#define DVS_FORMAT_YUV422 (0 << 25)
6239#define DVS_FORMAT_RGBX101010 (1 << 25)
6240#define DVS_FORMAT_RGBX888 (2 << 25)
6241#define DVS_FORMAT_RGBX161616 (3 << 25)
6242#define DVS_PIPE_CSC_ENABLE (1 << 24)
6243#define DVS_SOURCE_KEY (1 << 22)
6244#define DVS_RGB_ORDER_XBGR (1 << 20)
6245#define DVS_YUV_FORMAT_BT709 (1 << 18)
6246#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6247#define DVS_YUV_ORDER_YUYV (0 << 16)
6248#define DVS_YUV_ORDER_UYVY (1 << 16)
6249#define DVS_YUV_ORDER_YVYU (2 << 16)
6250#define DVS_YUV_ORDER_VYUY (3 << 16)
6251#define DVS_ROTATE_180 (1 << 15)
6252#define DVS_DEST_KEY (1 << 2)
6253#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6254#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006255#define _DVSALINOFF 0x72184
6256#define _DVSASTRIDE 0x72188
6257#define _DVSAPOS 0x7218c
6258#define _DVSASIZE 0x72190
6259#define _DVSAKEYVAL 0x72194
6260#define _DVSAKEYMSK 0x72198
6261#define _DVSASURF 0x7219c
6262#define _DVSAKEYMAXVAL 0x721a0
6263#define _DVSATILEOFF 0x721a4
6264#define _DVSASURFLIVE 0x721ac
6265#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006266#define DVS_SCALE_ENABLE (1 << 31)
6267#define DVS_FILTER_MASK (3 << 29)
6268#define DVS_FILTER_MEDIUM (0 << 29)
6269#define DVS_FILTER_ENHANCING (1 << 29)
6270#define DVS_FILTER_SOFTENING (2 << 29)
6271#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6272#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006273#define _DVSAGAMC 0x72300
6274
6275#define _DVSBCNTR 0x73180
6276#define _DVSBLINOFF 0x73184
6277#define _DVSBSTRIDE 0x73188
6278#define _DVSBPOS 0x7318c
6279#define _DVSBSIZE 0x73190
6280#define _DVSBKEYVAL 0x73194
6281#define _DVSBKEYMSK 0x73198
6282#define _DVSBSURF 0x7319c
6283#define _DVSBKEYMAXVAL 0x731a0
6284#define _DVSBTILEOFF 0x731a4
6285#define _DVSBSURFLIVE 0x731ac
6286#define _DVSBSCALE 0x73204
6287#define _DVSBGAMC 0x73300
6288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006289#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6290#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6291#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6292#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6293#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6294#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6295#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6296#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6297#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6298#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6299#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6300#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006301
6302#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006303#define SPRITE_ENABLE (1 << 31)
6304#define SPRITE_GAMMA_ENABLE (1 << 30)
6305#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6306#define SPRITE_PIXFORMAT_MASK (7 << 25)
6307#define SPRITE_FORMAT_YUV422 (0 << 25)
6308#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6309#define SPRITE_FORMAT_RGBX888 (2 << 25)
6310#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6311#define SPRITE_FORMAT_YUV444 (4 << 25)
6312#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6313#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6314#define SPRITE_SOURCE_KEY (1 << 22)
6315#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6316#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6317#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6318#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6319#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6320#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6321#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6322#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6323#define SPRITE_ROTATE_180 (1 << 15)
6324#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6325#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6326#define SPRITE_TILED (1 << 10)
6327#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006328#define _SPRA_LINOFF 0x70284
6329#define _SPRA_STRIDE 0x70288
6330#define _SPRA_POS 0x7028c
6331#define _SPRA_SIZE 0x70290
6332#define _SPRA_KEYVAL 0x70294
6333#define _SPRA_KEYMSK 0x70298
6334#define _SPRA_SURF 0x7029c
6335#define _SPRA_KEYMAX 0x702a0
6336#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006337#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006338#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006339#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006340#define SPRITE_SCALE_ENABLE (1 << 31)
6341#define SPRITE_FILTER_MASK (3 << 29)
6342#define SPRITE_FILTER_MEDIUM (0 << 29)
6343#define SPRITE_FILTER_ENHANCING (1 << 29)
6344#define SPRITE_FILTER_SOFTENING (2 << 29)
6345#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6346#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006347#define _SPRA_GAMC 0x70400
6348
6349#define _SPRB_CTL 0x71280
6350#define _SPRB_LINOFF 0x71284
6351#define _SPRB_STRIDE 0x71288
6352#define _SPRB_POS 0x7128c
6353#define _SPRB_SIZE 0x71290
6354#define _SPRB_KEYVAL 0x71294
6355#define _SPRB_KEYMSK 0x71298
6356#define _SPRB_SURF 0x7129c
6357#define _SPRB_KEYMAX 0x712a0
6358#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006359#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006360#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006361#define _SPRB_SCALE 0x71304
6362#define _SPRB_GAMC 0x71400
6363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006364#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6365#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6366#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6367#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6368#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6369#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6370#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6371#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6372#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6373#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6374#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6375#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6376#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6377#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006378
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006379#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006380#define SP_ENABLE (1 << 31)
6381#define SP_GAMMA_ENABLE (1 << 30)
6382#define SP_PIXFORMAT_MASK (0xf << 26)
6383#define SP_FORMAT_YUV422 (0 << 26)
6384#define SP_FORMAT_BGR565 (5 << 26)
6385#define SP_FORMAT_BGRX8888 (6 << 26)
6386#define SP_FORMAT_BGRA8888 (7 << 26)
6387#define SP_FORMAT_RGBX1010102 (8 << 26)
6388#define SP_FORMAT_RGBA1010102 (9 << 26)
6389#define SP_FORMAT_RGBX8888 (0xe << 26)
6390#define SP_FORMAT_RGBA8888 (0xf << 26)
6391#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6392#define SP_SOURCE_KEY (1 << 22)
6393#define SP_YUV_FORMAT_BT709 (1 << 18)
6394#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6395#define SP_YUV_ORDER_YUYV (0 << 16)
6396#define SP_YUV_ORDER_UYVY (1 << 16)
6397#define SP_YUV_ORDER_YVYU (2 << 16)
6398#define SP_YUV_ORDER_VYUY (3 << 16)
6399#define SP_ROTATE_180 (1 << 15)
6400#define SP_TILED (1 << 10)
6401#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006402#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6403#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6404#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6405#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6406#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6407#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6408#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6409#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6410#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6411#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006412#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006413#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6414#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6415#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6416#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6417#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6418#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006419#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006420
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006421#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6422#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6423#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6424#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6425#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6426#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6427#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6428#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6429#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6430#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6431#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006432#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6433#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006434#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006435
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006436#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6437 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6438
6439#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6440#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6441#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6442#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6443#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6444#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6445#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6446#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6447#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6448#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6449#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006450#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6451#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006452#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006453
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006454/*
6455 * CHV pipe B sprite CSC
6456 *
6457 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6458 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6459 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6460 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006461#define _MMIO_CHV_SPCSC(plane_id, reg) \
6462 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6463
6464#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6465#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6466#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006467#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6468#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6469
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006470#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6471#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6472#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6473#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6474#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006475#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6476#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6477
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006478#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6479#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6480#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006481#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6482#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6483
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006484#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6485#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6486#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006487#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6488#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6489
Damien Lespiau70d21f02013-07-03 21:06:04 +01006490/* Skylake plane registers */
6491
6492#define _PLANE_CTL_1_A 0x70180
6493#define _PLANE_CTL_2_A 0x70280
6494#define _PLANE_CTL_3_A 0x70380
6495#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006496#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006497#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006498/*
6499 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6500 * expanded to include bit 23 as well. However, the shift-24 based values
6501 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6502 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006503#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006504#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6505#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6506#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6507#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6508#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6509#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6510#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6511#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006512#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006513#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006514#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006515#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6516#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006517#define PLANE_CTL_ORDER_BGRX (0 << 20)
6518#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006519#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006520#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006521#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006522#define PLANE_CTL_YUV422_YUYV (0 << 16)
6523#define PLANE_CTL_YUV422_UYVY (1 << 16)
6524#define PLANE_CTL_YUV422_YVYU (2 << 16)
6525#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006526#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006527#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006528#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006529#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006530#define PLANE_CTL_TILED_LINEAR (0 << 10)
6531#define PLANE_CTL_TILED_X (1 << 10)
6532#define PLANE_CTL_TILED_Y (4 << 10)
6533#define PLANE_CTL_TILED_YF (5 << 10)
6534#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006535#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006536#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6537#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6538#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006539#define PLANE_CTL_ROTATE_MASK 0x3
6540#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306541#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006542#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306543#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006544#define _PLANE_STRIDE_1_A 0x70188
6545#define _PLANE_STRIDE_2_A 0x70288
6546#define _PLANE_STRIDE_3_A 0x70388
6547#define _PLANE_POS_1_A 0x7018c
6548#define _PLANE_POS_2_A 0x7028c
6549#define _PLANE_POS_3_A 0x7038c
6550#define _PLANE_SIZE_1_A 0x70190
6551#define _PLANE_SIZE_2_A 0x70290
6552#define _PLANE_SIZE_3_A 0x70390
6553#define _PLANE_SURF_1_A 0x7019c
6554#define _PLANE_SURF_2_A 0x7029c
6555#define _PLANE_SURF_3_A 0x7039c
6556#define _PLANE_OFFSET_1_A 0x701a4
6557#define _PLANE_OFFSET_2_A 0x702a4
6558#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006559#define _PLANE_KEYVAL_1_A 0x70194
6560#define _PLANE_KEYVAL_2_A 0x70294
6561#define _PLANE_KEYMSK_1_A 0x70198
6562#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006563#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006564#define _PLANE_KEYMAX_1_A 0x701a0
6565#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006566#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006567#define _PLANE_AUX_DIST_1_A 0x701c0
6568#define _PLANE_AUX_DIST_2_A 0x702c0
6569#define _PLANE_AUX_OFFSET_1_A 0x701c4
6570#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006571#define _PLANE_CUS_CTL_1_A 0x701c8
6572#define _PLANE_CUS_CTL_2_A 0x702c8
6573#define PLANE_CUS_ENABLE (1 << 31)
6574#define PLANE_CUS_PLANE_6 (0 << 30)
6575#define PLANE_CUS_PLANE_7 (1 << 30)
6576#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6577#define PLANE_CUS_HPHASE_0 (0 << 16)
6578#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6579#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6580#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6581#define PLANE_CUS_VPHASE_0 (0 << 12)
6582#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6583#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006584#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6585#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6586#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006587#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006588#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306589#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006590#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006591#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6592#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6593#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6594#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6595#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006596#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006597#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6598#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6599#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6600#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006601#define _PLANE_BUF_CFG_1_A 0x7027c
6602#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006603#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6604#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006605
Uma Shankar6a255da2018-11-02 00:40:19 +05306606/* Input CSC Register Definitions */
6607#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6608#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6609
6610#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6611#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6612
6613#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6614 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6615 _PLANE_INPUT_CSC_RY_GY_1_B)
6616#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6617 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6618 _PLANE_INPUT_CSC_RY_GY_2_B)
6619
6620#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6621 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6622 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6623
6624#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6625#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6626
6627#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6628#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6629
6630#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6631 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6632 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6633#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6634 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6635 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6636#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6637 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6638 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6639
6640#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6641#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6642
6643#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6644#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6645
6646#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6647 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6648 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6649#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6650 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6651 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6652#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6653 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6654 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006655
Damien Lespiau70d21f02013-07-03 21:06:04 +01006656#define _PLANE_CTL_1_B 0x71180
6657#define _PLANE_CTL_2_B 0x71280
6658#define _PLANE_CTL_3_B 0x71380
6659#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6660#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6661#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6662#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006663 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006664
6665#define _PLANE_STRIDE_1_B 0x71188
6666#define _PLANE_STRIDE_2_B 0x71288
6667#define _PLANE_STRIDE_3_B 0x71388
6668#define _PLANE_STRIDE_1(pipe) \
6669 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6670#define _PLANE_STRIDE_2(pipe) \
6671 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6672#define _PLANE_STRIDE_3(pipe) \
6673 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6674#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006675 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006676
6677#define _PLANE_POS_1_B 0x7118c
6678#define _PLANE_POS_2_B 0x7128c
6679#define _PLANE_POS_3_B 0x7138c
6680#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6681#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6682#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6683#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006684 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006685
6686#define _PLANE_SIZE_1_B 0x71190
6687#define _PLANE_SIZE_2_B 0x71290
6688#define _PLANE_SIZE_3_B 0x71390
6689#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6690#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6691#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6692#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006693 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006694
6695#define _PLANE_SURF_1_B 0x7119c
6696#define _PLANE_SURF_2_B 0x7129c
6697#define _PLANE_SURF_3_B 0x7139c
6698#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6699#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6700#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6701#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006702 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006703
6704#define _PLANE_OFFSET_1_B 0x711a4
6705#define _PLANE_OFFSET_2_B 0x712a4
6706#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6707#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6708#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006709 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006710
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006711#define _PLANE_KEYVAL_1_B 0x71194
6712#define _PLANE_KEYVAL_2_B 0x71294
6713#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6714#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6715#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006716 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006717
6718#define _PLANE_KEYMSK_1_B 0x71198
6719#define _PLANE_KEYMSK_2_B 0x71298
6720#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6721#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6722#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006723 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006724
6725#define _PLANE_KEYMAX_1_B 0x711a0
6726#define _PLANE_KEYMAX_2_B 0x712a0
6727#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6728#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6729#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006730 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006731
Damien Lespiau8211bd52014-11-04 17:06:44 +00006732#define _PLANE_BUF_CFG_1_B 0x7127c
6733#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306734#define SKL_DDB_ENTRY_MASK 0x3FF
6735#define ICL_DDB_ENTRY_MASK 0x7FF
6736#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006737#define _PLANE_BUF_CFG_1(pipe) \
6738 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6739#define _PLANE_BUF_CFG_2(pipe) \
6740 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6741#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006742 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006743
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006744#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6745#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6746#define _PLANE_NV12_BUF_CFG_1(pipe) \
6747 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6748#define _PLANE_NV12_BUF_CFG_2(pipe) \
6749 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6750#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006751 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006752
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006753#define _PLANE_AUX_DIST_1_B 0x711c0
6754#define _PLANE_AUX_DIST_2_B 0x712c0
6755#define _PLANE_AUX_DIST_1(pipe) \
6756 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6757#define _PLANE_AUX_DIST_2(pipe) \
6758 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6759#define PLANE_AUX_DIST(pipe, plane) \
6760 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6761
6762#define _PLANE_AUX_OFFSET_1_B 0x711c4
6763#define _PLANE_AUX_OFFSET_2_B 0x712c4
6764#define _PLANE_AUX_OFFSET_1(pipe) \
6765 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6766#define _PLANE_AUX_OFFSET_2(pipe) \
6767 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6768#define PLANE_AUX_OFFSET(pipe, plane) \
6769 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6770
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006771#define _PLANE_CUS_CTL_1_B 0x711c8
6772#define _PLANE_CUS_CTL_2_B 0x712c8
6773#define _PLANE_CUS_CTL_1(pipe) \
6774 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6775#define _PLANE_CUS_CTL_2(pipe) \
6776 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6777#define PLANE_CUS_CTL(pipe, plane) \
6778 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6779
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006780#define _PLANE_COLOR_CTL_1_B 0x711CC
6781#define _PLANE_COLOR_CTL_2_B 0x712CC
6782#define _PLANE_COLOR_CTL_3_B 0x713CC
6783#define _PLANE_COLOR_CTL_1(pipe) \
6784 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6785#define _PLANE_COLOR_CTL_2(pipe) \
6786 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6787#define PLANE_COLOR_CTL(pipe, plane) \
6788 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6789
6790#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006791#define _CUR_BUF_CFG_A 0x7017c
6792#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006793#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006794
Jesse Barnes585fb112008-07-29 11:54:06 -07006795/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006796#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006797# define VGA_DISP_DISABLE (1 << 31)
6798# define VGA_2X_MODE (1 << 30)
6799# define VGA_PIPE_B_SELECT (1 << 29)
6800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006801#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006802
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006803/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006805#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006807#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006808#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6809#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6810#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6811#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6812#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6813#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6814#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6815#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6816#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6817#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006818
6819/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006820#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006821#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6822#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006824#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006825#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006826#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6827#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6828#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6829#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6830#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006831
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006832#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006833# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6834# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006836#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006837# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6838
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006839#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006840#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006841#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6842#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6843
6844
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006845#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006846#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006847#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006848#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006849
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006850#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006851#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006852#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006853#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006854
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006855#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006856#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006857#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006858#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006859
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006860#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006861#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006862#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006863#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006864
6865/* PIPEB timing regs are same start from 0x61000 */
6866
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006867#define _PIPEB_DATA_M1 0x61030
6868#define _PIPEB_DATA_N1 0x61034
6869#define _PIPEB_DATA_M2 0x61038
6870#define _PIPEB_DATA_N2 0x6103c
6871#define _PIPEB_LINK_M1 0x61040
6872#define _PIPEB_LINK_N1 0x61044
6873#define _PIPEB_LINK_M2 0x61048
6874#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006876#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6877#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6878#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6879#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6880#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6881#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6882#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6883#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006884
6885/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006886/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6887#define _PFA_CTL_1 0x68080
6888#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006889#define PF_ENABLE (1 << 31)
6890#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6891#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6892#define PF_FILTER_MASK (3 << 23)
6893#define PF_FILTER_PROGRAMMED (0 << 23)
6894#define PF_FILTER_MED_3x3 (1 << 23)
6895#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6896#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006897#define _PFA_WIN_SZ 0x68074
6898#define _PFB_WIN_SZ 0x68874
6899#define _PFA_WIN_POS 0x68070
6900#define _PFB_WIN_POS 0x68870
6901#define _PFA_VSCALE 0x68084
6902#define _PFB_VSCALE 0x68884
6903#define _PFA_HSCALE 0x68090
6904#define _PFB_HSCALE 0x68890
6905
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006906#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6907#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6908#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6909#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6910#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006911
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006912#define _PSA_CTL 0x68180
6913#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006914#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006915#define _PSA_WIN_SZ 0x68174
6916#define _PSB_WIN_SZ 0x68974
6917#define _PSA_WIN_POS 0x68170
6918#define _PSB_WIN_POS 0x68970
6919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006920#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6921#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6922#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006923
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006924/*
6925 * Skylake scalers
6926 */
6927#define _PS_1A_CTRL 0x68180
6928#define _PS_2A_CTRL 0x68280
6929#define _PS_1B_CTRL 0x68980
6930#define _PS_2B_CTRL 0x68A80
6931#define _PS_1C_CTRL 0x69180
6932#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02006933#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6934#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6935#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306936#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6937#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006938#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006939#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006940#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006941#define PS_FILTER_MASK (3 << 23)
6942#define PS_FILTER_MEDIUM (0 << 23)
6943#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6944#define PS_FILTER_BILINEAR (3 << 23)
6945#define PS_VERT3TAP (1 << 21)
6946#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6947#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6948#define PS_PWRUP_PROGRESS (1 << 17)
6949#define PS_V_FILTER_BYPASS (1 << 8)
6950#define PS_VADAPT_EN (1 << 7)
6951#define PS_VADAPT_MODE_MASK (3 << 5)
6952#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6953#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6954#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006955#define PS_PLANE_Y_SEL_MASK (7 << 5)
6956#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006957
6958#define _PS_PWR_GATE_1A 0x68160
6959#define _PS_PWR_GATE_2A 0x68260
6960#define _PS_PWR_GATE_1B 0x68960
6961#define _PS_PWR_GATE_2B 0x68A60
6962#define _PS_PWR_GATE_1C 0x69160
6963#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6964#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6965#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6966#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6967#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6968#define PS_PWR_GATE_SLPEN_8 0
6969#define PS_PWR_GATE_SLPEN_16 1
6970#define PS_PWR_GATE_SLPEN_24 2
6971#define PS_PWR_GATE_SLPEN_32 3
6972
6973#define _PS_WIN_POS_1A 0x68170
6974#define _PS_WIN_POS_2A 0x68270
6975#define _PS_WIN_POS_1B 0x68970
6976#define _PS_WIN_POS_2B 0x68A70
6977#define _PS_WIN_POS_1C 0x69170
6978
6979#define _PS_WIN_SZ_1A 0x68174
6980#define _PS_WIN_SZ_2A 0x68274
6981#define _PS_WIN_SZ_1B 0x68974
6982#define _PS_WIN_SZ_2B 0x68A74
6983#define _PS_WIN_SZ_1C 0x69174
6984
6985#define _PS_VSCALE_1A 0x68184
6986#define _PS_VSCALE_2A 0x68284
6987#define _PS_VSCALE_1B 0x68984
6988#define _PS_VSCALE_2B 0x68A84
6989#define _PS_VSCALE_1C 0x69184
6990
6991#define _PS_HSCALE_1A 0x68190
6992#define _PS_HSCALE_2A 0x68290
6993#define _PS_HSCALE_1B 0x68990
6994#define _PS_HSCALE_2B 0x68A90
6995#define _PS_HSCALE_1C 0x69190
6996
6997#define _PS_VPHASE_1A 0x68188
6998#define _PS_VPHASE_2A 0x68288
6999#define _PS_VPHASE_1B 0x68988
7000#define _PS_VPHASE_2B 0x68A88
7001#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007002#define PS_Y_PHASE(x) ((x) << 16)
7003#define PS_UV_RGB_PHASE(x) ((x) << 0)
7004#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7005#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007006
7007#define _PS_HPHASE_1A 0x68194
7008#define _PS_HPHASE_2A 0x68294
7009#define _PS_HPHASE_1B 0x68994
7010#define _PS_HPHASE_2B 0x68A94
7011#define _PS_HPHASE_1C 0x69194
7012
7013#define _PS_ECC_STAT_1A 0x681D0
7014#define _PS_ECC_STAT_2A 0x682D0
7015#define _PS_ECC_STAT_1B 0x689D0
7016#define _PS_ECC_STAT_2B 0x68AD0
7017#define _PS_ECC_STAT_1C 0x691D0
7018
Jani Nikulae67005e2018-06-29 13:20:39 +03007019#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007020#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007021 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7022 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007023#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007024 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7025 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007026#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007027 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7028 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007029#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007030 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7031 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007032#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007033 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7034 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007035#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007036 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7037 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007038#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007039 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7040 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007041#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007042 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7043 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007044#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007045 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007046 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007047
Zhenyu Wangb9055052009-06-05 15:38:38 +08007048/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007049#define _LGC_PALETTE_A 0x4a000
7050#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007051#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007052
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007053#define _GAMMA_MODE_A 0x4a480
7054#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007055#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007056#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007057#define GAMMA_MODE_MODE_8BIT (0 << 0)
7058#define GAMMA_MODE_MODE_10BIT (1 << 0)
7059#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007060#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7061
Damien Lespiau83372062015-10-30 17:53:32 +02007062/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007063#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007064#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7065#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007066#define CSR_SSP_BASE _MMIO(0x8F074)
7067#define CSR_HTP_SKL _MMIO(0x8F004)
7068#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007069#define CSR_LAST_WRITE_VALUE 0xc003b400
7070/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7071#define CSR_MMIO_START_RANGE 0x80000
7072#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007073#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7074#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7075#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007076
Zhenyu Wangb9055052009-06-05 15:38:38 +08007077/* interrupts */
7078#define DE_MASTER_IRQ_CONTROL (1 << 31)
7079#define DE_SPRITEB_FLIP_DONE (1 << 29)
7080#define DE_SPRITEA_FLIP_DONE (1 << 28)
7081#define DE_PLANEB_FLIP_DONE (1 << 27)
7082#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007083#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007084#define DE_PCU_EVENT (1 << 25)
7085#define DE_GTT_FAULT (1 << 24)
7086#define DE_POISON (1 << 23)
7087#define DE_PERFORM_COUNTER (1 << 22)
7088#define DE_PCH_EVENT (1 << 21)
7089#define DE_AUX_CHANNEL_A (1 << 20)
7090#define DE_DP_A_HOTPLUG (1 << 19)
7091#define DE_GSE (1 << 18)
7092#define DE_PIPEB_VBLANK (1 << 15)
7093#define DE_PIPEB_EVEN_FIELD (1 << 14)
7094#define DE_PIPEB_ODD_FIELD (1 << 13)
7095#define DE_PIPEB_LINE_COMPARE (1 << 12)
7096#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007097#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007098#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7099#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007100#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007101#define DE_PIPEA_EVEN_FIELD (1 << 6)
7102#define DE_PIPEA_ODD_FIELD (1 << 5)
7103#define DE_PIPEA_LINE_COMPARE (1 << 4)
7104#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007105#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007106#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007107#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007108#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007109
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007110/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007111#define DE_ERR_INT_IVB (1 << 30)
7112#define DE_GSE_IVB (1 << 29)
7113#define DE_PCH_EVENT_IVB (1 << 28)
7114#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7115#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7116#define DE_EDP_PSR_INT_HSW (1 << 19)
7117#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7118#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7119#define DE_PIPEC_VBLANK_IVB (1 << 10)
7120#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7121#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7122#define DE_PIPEB_VBLANK_IVB (1 << 5)
7123#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7124#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7125#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7126#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007127#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007129#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007130#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007131
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007132#define DEISR _MMIO(0x44000)
7133#define DEIMR _MMIO(0x44004)
7134#define DEIIR _MMIO(0x44008)
7135#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007137#define GTISR _MMIO(0x44010)
7138#define GTIMR _MMIO(0x44014)
7139#define GTIIR _MMIO(0x44018)
7140#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007142#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007143#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7144#define GEN8_PCU_IRQ (1 << 30)
7145#define GEN8_DE_PCH_IRQ (1 << 23)
7146#define GEN8_DE_MISC_IRQ (1 << 22)
7147#define GEN8_DE_PORT_IRQ (1 << 20)
7148#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7149#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7150#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7151#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7152#define GEN8_GT_VECS_IRQ (1 << 6)
7153#define GEN8_GT_GUC_IRQ (1 << 5)
7154#define GEN8_GT_PM_IRQ (1 << 4)
7155#define GEN8_GT_VCS2_IRQ (1 << 3)
7156#define GEN8_GT_VCS1_IRQ (1 << 2)
7157#define GEN8_GT_BCS_IRQ (1 << 1)
7158#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007160#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7161#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7162#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7163#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007164
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007165#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7166#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7167#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7168#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7169#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7170#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7171#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7172#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7173#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307174
Ben Widawskyabd58f02013-11-02 21:07:09 -07007175#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007176#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007177#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007178#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007179#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007180#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007182#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7183#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7184#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7185#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007186#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007187#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7188#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7189#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7190#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7191#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7192#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007193#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007194#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7195#define GEN8_PIPE_VSYNC (1 << 1)
7196#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007197#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007198#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007199#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7200#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7201#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007202#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007203#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7204#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7205#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007206#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007207#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7208 (GEN8_PIPE_CURSOR_FAULT | \
7209 GEN8_PIPE_SPRITE_FAULT | \
7210 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007211#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7212 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007213 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007214 GEN9_PIPE_PLANE3_FAULT | \
7215 GEN9_PIPE_PLANE2_FAULT | \
7216 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007217
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007218#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7219#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7220#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7221#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007222#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007223#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007224#define GEN9_AUX_CHANNEL_D (1 << 27)
7225#define GEN9_AUX_CHANNEL_C (1 << 26)
7226#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007227#define BXT_DE_PORT_HP_DDIC (1 << 5)
7228#define BXT_DE_PORT_HP_DDIB (1 << 4)
7229#define BXT_DE_PORT_HP_DDIA (1 << 3)
7230#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7231 BXT_DE_PORT_HP_DDIB | \
7232 BXT_DE_PORT_HP_DDIC)
7233#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307234#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007235#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007237#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7238#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7239#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7240#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007241#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007242#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007243
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007244#define GEN8_PCU_ISR _MMIO(0x444e0)
7245#define GEN8_PCU_IMR _MMIO(0x444e4)
7246#define GEN8_PCU_IIR _MMIO(0x444e8)
7247#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007248
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007249#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7250#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7251#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7252#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7253#define GEN11_GU_MISC_GSE (1 << 27)
7254
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007255#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7256#define GEN11_MASTER_IRQ (1 << 31)
7257#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007258#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007259#define GEN11_DISPLAY_IRQ (1 << 16)
7260#define GEN11_GT_DW_IRQ(x) (1 << (x))
7261#define GEN11_GT_DW1_IRQ (1 << 1)
7262#define GEN11_GT_DW0_IRQ (1 << 0)
7263
7264#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7265#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7266#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7267#define GEN11_DE_PCH_IRQ (1 << 23)
7268#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007269#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007270#define GEN11_DE_PORT_IRQ (1 << 20)
7271#define GEN11_DE_PIPE_C (1 << 18)
7272#define GEN11_DE_PIPE_B (1 << 17)
7273#define GEN11_DE_PIPE_A (1 << 16)
7274
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007275#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7276#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7277#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7278#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7279#define GEN11_TC4_HOTPLUG (1 << 19)
7280#define GEN11_TC3_HOTPLUG (1 << 18)
7281#define GEN11_TC2_HOTPLUG (1 << 17)
7282#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007283#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007284#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7285 GEN11_TC3_HOTPLUG | \
7286 GEN11_TC2_HOTPLUG | \
7287 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007288#define GEN11_TBT4_HOTPLUG (1 << 3)
7289#define GEN11_TBT3_HOTPLUG (1 << 2)
7290#define GEN11_TBT2_HOTPLUG (1 << 1)
7291#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007292#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007293#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7294 GEN11_TBT3_HOTPLUG | \
7295 GEN11_TBT2_HOTPLUG | \
7296 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007297
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007298#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007299#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7300#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7301#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7302#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7303#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7304
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007305#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7306#define GEN11_CSME (31)
7307#define GEN11_GUNIT (28)
7308#define GEN11_GUC (25)
7309#define GEN11_WDPERF (20)
7310#define GEN11_KCR (19)
7311#define GEN11_GTPM (16)
7312#define GEN11_BCS (15)
7313#define GEN11_RCS0 (0)
7314
7315#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7316#define GEN11_VECS(x) (31 - (x))
7317#define GEN11_VCS(x) (x)
7318
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007319#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007320
7321#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7322#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7323#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007324#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7325#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7326#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007327
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007328#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007329
7330#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7331#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7332
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007333#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007334
7335#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7336#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7337#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7338#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7339#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7340#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7341
7342#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7343#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7344#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7345#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7346#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7347#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7348#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7349#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7350#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007353/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7354#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007355#define ILK_DPARB_GATE (1 << 22)
7356#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007357#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007358#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7359#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7360#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007361#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007362#define ILK_HDCP_DISABLE (1 << 25)
7363#define ILK_eDP_A_DISABLE (1 << 24)
7364#define HSW_CDCLK_LIMIT (1 << 24)
7365#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007367#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007368#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7369#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7370#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7371#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7372#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007373
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007374#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007375# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7376# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007378#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007379#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007380#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007381#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007382#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007383
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007384#define CHICKEN_PAR2_1 _MMIO(0x42090)
7385#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7386
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007387#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007388#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007389#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007390#define GLK_CL1_PWR_DOWN (1 << 11)
7391#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007392
Praveen Paneri5654a162017-08-11 00:00:33 +05307393#define CHICKEN_MISC_4 _MMIO(0x4208c)
7394#define FBC_STRIDE_OVERRIDE (1 << 13)
7395#define FBC_STRIDE_MASK 0x1FFF
7396
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007397#define _CHICKEN_PIPESL_1_A 0x420b0
7398#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007399#define HSW_FBCQ_DIS (1 << 22)
7400#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007401#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007402
Imre Deak8f19b402018-11-19 20:00:21 +02007403#define CHICKEN_TRANS_A _MMIO(0x420c0)
7404#define CHICKEN_TRANS_B _MMIO(0x420c4)
7405#define CHICKEN_TRANS_C _MMIO(0x420c8)
7406#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007407#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7408#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7409#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7410#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7411#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7412#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7413#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007415#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007416#define DISP_FBC_MEMORY_WAKE (1 << 31)
7417#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7418#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007419#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007420#define DISP_DATA_PARTITION_5_6 (1 << 6)
7421#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007422#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007423#define DBUF_CTL_S1 _MMIO(0x45008)
7424#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007425#define DBUF_POWER_REQUEST (1 << 31)
7426#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007427#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007428#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7429#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007430#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007431#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007432
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007433#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007434#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7435#define MASK_WAKEMEM (1 << 13)
7436#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007438#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007439#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7440#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7441#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7442#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7443#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007444#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7445#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7446#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007447
Paulo Zanoni186a2772018-02-06 17:33:46 -02007448#define SKL_DSSM _MMIO(0x51004)
7449#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7450#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7451#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7452#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7453#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007454
Arun Siluverya78536e2016-01-21 21:43:53 +00007455#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007456#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007458#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007459#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7460#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007461
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007462#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007463#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007464#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007465#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007466#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7467#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7468#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7469#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7470#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007471
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007472/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007473#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007474 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7475 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7476
7477#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7478 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7479 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7480 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7481 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7482
7483#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7484 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007486#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007487# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7488# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007490#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007491#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007492
Kenneth Graunkeab062632018-01-05 00:59:05 -08007493#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007494#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007495
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007496#define GEN7_SARCHKMD _MMIO(0xB000)
7497#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007498#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007500#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007501#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007503#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007504/*
7505 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7506 * Using the formula in BSpec leads to a hang, while the formula here works
7507 * fine and matches the formulas for all other platforms. A BSpec change
7508 * request has been filed to clarify this.
7509 */
Imre Deak36579cb2016-05-03 15:54:20 +03007510#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7511#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007512#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007514#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007515#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007516#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007517#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7518#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007520#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007521#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7522#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7523#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007525#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007526#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007528#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007529#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7530#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7531#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007532
Ben Widawsky63801f22013-12-12 17:26:03 -08007533/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007534#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007535#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007536#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007537#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7538#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7539#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7540#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7541#define HDC_FORCE_NON_COHERENT (1 << 4)
7542#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007543
Arun Siluvery3669ab62016-01-21 21:43:49 +00007544#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7545
Ben Widawsky38a39a72015-03-11 10:54:53 +02007546/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007547#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007548#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7549
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007550#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7551#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7552
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007553/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007554#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007555#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007557#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007558#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007560#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007561#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007562
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307563/*GEN11 chicken */
7564#define _PIPEA_CHICKEN 0x70038
7565#define _PIPEB_CHICKEN 0x71038
7566#define _PIPEC_CHICKEN 0x72038
7567#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7568#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7569 _PIPEB_CHICKEN)
7570
Zhenyu Wangb9055052009-06-05 15:38:38 +08007571/* PCH */
7572
Lucas De Marchidce88872018-07-27 12:36:47 -07007573#define PCH_DISPLAY_BASE 0xc0000u
7574
Adam Jackson23e81d62012-06-06 15:45:44 -04007575/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007576#define SDE_AUDIO_POWER_D (1 << 27)
7577#define SDE_AUDIO_POWER_C (1 << 26)
7578#define SDE_AUDIO_POWER_B (1 << 25)
7579#define SDE_AUDIO_POWER_SHIFT (25)
7580#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7581#define SDE_GMBUS (1 << 24)
7582#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7583#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7584#define SDE_AUDIO_HDCP_MASK (3 << 22)
7585#define SDE_AUDIO_TRANSB (1 << 21)
7586#define SDE_AUDIO_TRANSA (1 << 20)
7587#define SDE_AUDIO_TRANS_MASK (3 << 20)
7588#define SDE_POISON (1 << 19)
7589/* 18 reserved */
7590#define SDE_FDI_RXB (1 << 17)
7591#define SDE_FDI_RXA (1 << 16)
7592#define SDE_FDI_MASK (3 << 16)
7593#define SDE_AUXD (1 << 15)
7594#define SDE_AUXC (1 << 14)
7595#define SDE_AUXB (1 << 13)
7596#define SDE_AUX_MASK (7 << 13)
7597/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007598#define SDE_CRT_HOTPLUG (1 << 11)
7599#define SDE_PORTD_HOTPLUG (1 << 10)
7600#define SDE_PORTC_HOTPLUG (1 << 9)
7601#define SDE_PORTB_HOTPLUG (1 << 8)
7602#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007603#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7604 SDE_SDVOB_HOTPLUG | \
7605 SDE_PORTB_HOTPLUG | \
7606 SDE_PORTC_HOTPLUG | \
7607 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007608#define SDE_TRANSB_CRC_DONE (1 << 5)
7609#define SDE_TRANSB_CRC_ERR (1 << 4)
7610#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7611#define SDE_TRANSA_CRC_DONE (1 << 2)
7612#define SDE_TRANSA_CRC_ERR (1 << 1)
7613#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7614#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007615
Anusha Srivatsa31604222018-06-26 13:52:23 -07007616/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007617#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7618#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7619#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7620#define SDE_AUDIO_POWER_SHIFT_CPT 29
7621#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7622#define SDE_AUXD_CPT (1 << 27)
7623#define SDE_AUXC_CPT (1 << 26)
7624#define SDE_AUXB_CPT (1 << 25)
7625#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007626#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007627#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007628#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7629#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7630#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007631#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007632#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007633#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007634 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007635 SDE_PORTD_HOTPLUG_CPT | \
7636 SDE_PORTC_HOTPLUG_CPT | \
7637 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007638#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7639 SDE_PORTD_HOTPLUG_CPT | \
7640 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007641 SDE_PORTB_HOTPLUG_CPT | \
7642 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007643#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007644#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007645#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7646#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7647#define SDE_FDI_RXC_CPT (1 << 8)
7648#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7649#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7650#define SDE_FDI_RXB_CPT (1 << 4)
7651#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7652#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7653#define SDE_FDI_RXA_CPT (1 << 0)
7654#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7655 SDE_AUDIO_CP_REQ_B_CPT | \
7656 SDE_AUDIO_CP_REQ_A_CPT)
7657#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7658 SDE_AUDIO_CP_CHG_B_CPT | \
7659 SDE_AUDIO_CP_CHG_A_CPT)
7660#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7661 SDE_FDI_RXB_CPT | \
7662 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007663
Anusha Srivatsa31604222018-06-26 13:52:23 -07007664/* south display engine interrupt: ICP */
7665#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7666#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7667#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7668#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7669#define SDE_GMBUS_ICP (1 << 23)
7670#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7671#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007672#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7673#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007674#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7675 SDE_DDIA_HOTPLUG_ICP)
7676#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7677 SDE_TC3_HOTPLUG_ICP | \
7678 SDE_TC2_HOTPLUG_ICP | \
7679 SDE_TC1_HOTPLUG_ICP)
7680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007681#define SDEISR _MMIO(0xc4000)
7682#define SDEIMR _MMIO(0xc4004)
7683#define SDEIIR _MMIO(0xc4008)
7684#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007685
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007686#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007687#define SERR_INT_POISON (1 << 31)
7688#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007689
Zhenyu Wangb9055052009-06-05 15:38:38 +08007690/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007691#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007692#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307693#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007694#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7695#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7696#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7697#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007698#define PORTD_HOTPLUG_ENABLE (1 << 20)
7699#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7700#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7701#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7702#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7703#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7704#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007705#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7706#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7707#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007708#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307709#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007710#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7711#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7712#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7713#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7714#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7715#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007716#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7717#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7718#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007719#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307720#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007721#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7722#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7723#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7724#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7725#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7726#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007727#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7728#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7729#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307730#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7731 BXT_DDIB_HPD_INVERT | \
7732 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007734#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007735#define PORTE_HOTPLUG_ENABLE (1 << 4)
7736#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007737#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7738#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7739#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7740
Anusha Srivatsa31604222018-06-26 13:52:23 -07007741/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7742 * functionality covered in PCH_PORT_HOTPLUG is split into
7743 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7744 */
7745
7746#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7747#define ICP_DDIB_HPD_ENABLE (1 << 7)
7748#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7749#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7750#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7751#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7752#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7753#define ICP_DDIA_HPD_ENABLE (1 << 3)
7754#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7755#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7756#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7757#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7758#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7759
7760#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7761#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007762/* Icelake DSC Rate Control Range Parameter Registers */
7763#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7764#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7765#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7766#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7767#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7768#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7769#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7770#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7771#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7772#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7773#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7774#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7775#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7776 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7777 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7778#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7779 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7780 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7781#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7782 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7783 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7784#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7785 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7786 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7787#define RC_BPG_OFFSET_SHIFT 10
7788#define RC_MAX_QP_SHIFT 5
7789#define RC_MIN_QP_SHIFT 0
7790
7791#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7792#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7793#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7794#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7795#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7796#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7797#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7798#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7799#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7800#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7801#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7802#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7803#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7804 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7805 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7806#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7807 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7808 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7809#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7810 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7811 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7812#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7813 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7814 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7815
7816#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7817#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7818#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7819#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7820#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7821#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7822#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7823#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7824#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7825#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7826#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7827#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7828#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7829 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7830 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7831#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7832 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7833 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7834#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7835 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7836 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7837#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7838 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7839 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7840
7841#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7842#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7843#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7844#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7845#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7846#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7847#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7848#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7849#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7850#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7851#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7852#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7853#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7854 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7855 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7856#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7857 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7858 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7859#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7860 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7861 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7862#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7863 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7864 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7865
Anusha Srivatsa31604222018-06-26 13:52:23 -07007866#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7867#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7868
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007869#define _PCH_DPLL_A 0xc6014
7870#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007871#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007872
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007873#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007874#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007875#define _PCH_FPA1 0xc6044
7876#define _PCH_FPB0 0xc6048
7877#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007878#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7879#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007880
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007881#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007882
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007883#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007884#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007885#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7886#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7887#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7888#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7889#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7890#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7891#define DREF_SSC_SOURCE_MASK (3 << 11)
7892#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7893#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7894#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7895#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7896#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7897#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7898#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7899#define DREF_SSC4_DOWNSPREAD (0 << 6)
7900#define DREF_SSC4_CENTERSPREAD (1 << 6)
7901#define DREF_SSC1_DISABLE (0 << 1)
7902#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007903#define DREF_SSC4_DISABLE (0)
7904#define DREF_SSC4_ENABLE (1)
7905
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007906#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007907#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007908#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007909#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007910#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007911#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007912#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7913#define CNP_RAWCLK_DIV(div) ((div) << 16)
7914#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08007915#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007916#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007917
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007918#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007920#define PCH_SSC4_PARMS _MMIO(0xc6210)
7921#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007922
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007923#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007924#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007925#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007926#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007927
Zhenyu Wangb9055052009-06-05 15:38:38 +08007928/* transcoder */
7929
Daniel Vetter275f01b22013-05-03 11:49:47 +02007930#define _PCH_TRANS_HTOTAL_A 0xe0000
7931#define TRANS_HTOTAL_SHIFT 16
7932#define TRANS_HACTIVE_SHIFT 0
7933#define _PCH_TRANS_HBLANK_A 0xe0004
7934#define TRANS_HBLANK_END_SHIFT 16
7935#define TRANS_HBLANK_START_SHIFT 0
7936#define _PCH_TRANS_HSYNC_A 0xe0008
7937#define TRANS_HSYNC_END_SHIFT 16
7938#define TRANS_HSYNC_START_SHIFT 0
7939#define _PCH_TRANS_VTOTAL_A 0xe000c
7940#define TRANS_VTOTAL_SHIFT 16
7941#define TRANS_VACTIVE_SHIFT 0
7942#define _PCH_TRANS_VBLANK_A 0xe0010
7943#define TRANS_VBLANK_END_SHIFT 16
7944#define TRANS_VBLANK_START_SHIFT 0
7945#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07007946#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02007947#define TRANS_VSYNC_START_SHIFT 0
7948#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007949
Daniel Vettere3b95f12013-05-03 11:49:49 +02007950#define _PCH_TRANSA_DATA_M1 0xe0030
7951#define _PCH_TRANSA_DATA_N1 0xe0034
7952#define _PCH_TRANSA_DATA_M2 0xe0038
7953#define _PCH_TRANSA_DATA_N2 0xe003c
7954#define _PCH_TRANSA_LINK_M1 0xe0040
7955#define _PCH_TRANSA_LINK_N1 0xe0044
7956#define _PCH_TRANSA_LINK_M2 0xe0048
7957#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007958
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007959/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007960#define _VIDEO_DIP_CTL_A 0xe0200
7961#define _VIDEO_DIP_DATA_A 0xe0208
7962#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007963#define GCP_COLOR_INDICATION (1 << 2)
7964#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7965#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007966
7967#define _VIDEO_DIP_CTL_B 0xe1200
7968#define _VIDEO_DIP_DATA_B 0xe1208
7969#define _VIDEO_DIP_GCP_B 0xe1210
7970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007971#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7972#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7973#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007974
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007975/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007976#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7977#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7978#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007979
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007980#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7981#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7982#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007983
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007984#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7985#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7986#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007987
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007988#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007989 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007990 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007991#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007992 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007993 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007994#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007995 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007996 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007997
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007998/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007999
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008000#define _HSW_VIDEO_DIP_CTL_A 0x60200
8001#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8002#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8003#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8004#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8005#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8006#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8007#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8008#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8009#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8010#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8011#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008012
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008013#define _HSW_VIDEO_DIP_CTL_B 0x61200
8014#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8015#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8016#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8017#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8018#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8019#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8020#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8021#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8022#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8023#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8024#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008025
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008026/* Icelake PPS_DATA and _ECC DIP Registers.
8027 * These are available for transcoders B,C and eDP.
8028 * Adding the _A so as to reuse the _MMIO_TRANS2
8029 * definition, with which it offsets to the right location.
8030 */
8031
8032#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8033#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8034#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8035#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008037#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8038#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8039#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8040#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8041#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8042#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008043#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8044#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008046#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008047#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008048#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008050#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008051
Daniel Vetter275f01b22013-05-03 11:49:47 +02008052#define _PCH_TRANS_HTOTAL_B 0xe1000
8053#define _PCH_TRANS_HBLANK_B 0xe1004
8054#define _PCH_TRANS_HSYNC_B 0xe1008
8055#define _PCH_TRANS_VTOTAL_B 0xe100c
8056#define _PCH_TRANS_VBLANK_B 0xe1010
8057#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008058#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008060#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8061#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8062#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8063#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8064#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8065#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8066#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008067
Daniel Vettere3b95f12013-05-03 11:49:49 +02008068#define _PCH_TRANSB_DATA_M1 0xe1030
8069#define _PCH_TRANSB_DATA_N1 0xe1034
8070#define _PCH_TRANSB_DATA_M2 0xe1038
8071#define _PCH_TRANSB_DATA_N2 0xe103c
8072#define _PCH_TRANSB_LINK_M1 0xe1040
8073#define _PCH_TRANSB_LINK_N1 0xe1044
8074#define _PCH_TRANSB_LINK_M2 0xe1048
8075#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008077#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8078#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8079#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8080#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8081#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8082#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8083#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8084#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008085
Daniel Vetterab9412b2013-05-03 11:49:46 +02008086#define _PCH_TRANSACONF 0xf0008
8087#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008088#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8089#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008090#define TRANS_DISABLE (0 << 31)
8091#define TRANS_ENABLE (1 << 31)
8092#define TRANS_STATE_MASK (1 << 30)
8093#define TRANS_STATE_DISABLE (0 << 30)
8094#define TRANS_STATE_ENABLE (1 << 30)
8095#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8096#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8097#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8098#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8099#define TRANS_INTERLACE_MASK (7 << 21)
8100#define TRANS_PROGRESSIVE (0 << 21)
8101#define TRANS_INTERLACED (3 << 21)
8102#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8103#define TRANS_8BPC (0 << 5)
8104#define TRANS_10BPC (1 << 5)
8105#define TRANS_6BPC (2 << 5)
8106#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008107
Daniel Vetterce401412012-10-31 22:52:30 +01008108#define _TRANSA_CHICKEN1 0xf0060
8109#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008110#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008111#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8112#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008113#define _TRANSA_CHICKEN2 0xf0064
8114#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008116#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8117#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8118#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8119#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8120#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008122#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008123#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8124#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008125#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8126#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008127#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008128#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8129#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008130#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008131#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008132#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8133#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8134#define LPT_PWM_GRANULARITY (1 << 5)
8135#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008137#define _FDI_RXA_CHICKEN 0xc200c
8138#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008139#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8140#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008141#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008142
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008143#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008144#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8145#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8146#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8147#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8148#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8149#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008150
Zhenyu Wangb9055052009-06-05 15:38:38 +08008151/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008152#define _FDI_TXA_CTL 0x60100
8153#define _FDI_TXB_CTL 0x61100
8154#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008155#define FDI_TX_DISABLE (0 << 31)
8156#define FDI_TX_ENABLE (1 << 31)
8157#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8158#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8159#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8160#define FDI_LINK_TRAIN_NONE (3 << 28)
8161#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8162#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8163#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8164#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8165#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8166#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8167#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8168#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008169/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8170 SNB has different settings. */
8171/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008172#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8173#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8174#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8175#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008176/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008177#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8178#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8179#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8180#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8181#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008182#define FDI_DP_PORT_WIDTH_SHIFT 19
8183#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8184#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008185#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008186/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008187#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008188
8189/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008190#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8191#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8192#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8193#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008194
Zhenyu Wangb9055052009-06-05 15:38:38 +08008195/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008196#define FDI_COMPOSITE_SYNC (1 << 11)
8197#define FDI_LINK_TRAIN_AUTO (1 << 10)
8198#define FDI_SCRAMBLING_ENABLE (0 << 7)
8199#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008200
8201/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008202#define _FDI_RXA_CTL 0xf000c
8203#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008204#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008205#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008206/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008207#define FDI_FS_ERRC_ENABLE (1 << 27)
8208#define FDI_FE_ERRC_ENABLE (1 << 26)
8209#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8210#define FDI_8BPC (0 << 16)
8211#define FDI_10BPC (1 << 16)
8212#define FDI_6BPC (2 << 16)
8213#define FDI_12BPC (3 << 16)
8214#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8215#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8216#define FDI_RX_PLL_ENABLE (1 << 13)
8217#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8218#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8219#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8220#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8221#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8222#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008223/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008224#define FDI_AUTO_TRAINING (1 << 10)
8225#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8226#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8227#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8228#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8229#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008230
Paulo Zanoni04945642012-11-01 21:00:59 -02008231#define _FDI_RXA_MISC 0xf0010
8232#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008233#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8234#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8235#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8236#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8237#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8238#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8239#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008240#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008242#define _FDI_RXA_TUSIZE1 0xf0030
8243#define _FDI_RXA_TUSIZE2 0xf0038
8244#define _FDI_RXB_TUSIZE1 0xf1030
8245#define _FDI_RXB_TUSIZE2 0xf1038
8246#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8247#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008248
8249/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008250#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8251#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8252#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8253#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8254#define FDI_RX_FS_CODE_ERR (1 << 6)
8255#define FDI_RX_FE_CODE_ERR (1 << 5)
8256#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8257#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8258#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8259#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8260#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008262#define _FDI_RXA_IIR 0xf0014
8263#define _FDI_RXA_IMR 0xf0018
8264#define _FDI_RXB_IIR 0xf1014
8265#define _FDI_RXB_IMR 0xf1018
8266#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8267#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008268
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008269#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8270#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008272#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008273#define LVDS_DETECTED (1 << 1)
8274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008275#define _PCH_DP_B 0xe4100
8276#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008277#define _PCH_DPB_AUX_CH_CTL 0xe4110
8278#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8279#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8280#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8281#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8282#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008284#define _PCH_DP_C 0xe4200
8285#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008286#define _PCH_DPC_AUX_CH_CTL 0xe4210
8287#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8288#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8289#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8290#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8291#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008292
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008293#define _PCH_DP_D 0xe4300
8294#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008295#define _PCH_DPD_AUX_CH_CTL 0xe4310
8296#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8297#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8298#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8299#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8300#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8301
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008302#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8303#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008304
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008305/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008306#define _TRANS_DP_CTL_A 0xe0300
8307#define _TRANS_DP_CTL_B 0xe1300
8308#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008309#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008310#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008311#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8312#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8313#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008314#define TRANS_DP_AUDIO_ONLY (1 << 26)
8315#define TRANS_DP_ENH_FRAMING (1 << 18)
8316#define TRANS_DP_8BPC (0 << 9)
8317#define TRANS_DP_10BPC (1 << 9)
8318#define TRANS_DP_6BPC (2 << 9)
8319#define TRANS_DP_12BPC (3 << 9)
8320#define TRANS_DP_BPC_MASK (3 << 9)
8321#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008322#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008323#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008324#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008325#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008326
8327/* SNB eDP training params */
8328/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008329#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8330#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8331#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8332#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008333/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008334#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8335#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8336#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8337#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8338#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8339#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008340
Keith Packard1a2eb462011-11-16 16:26:07 -08008341/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008342#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8343#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8344#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8345#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8346#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8347#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8348#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008349
8350/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008351#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8352#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8353#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8354#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8355#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008356
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008357#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008359#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008360
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308361#define RC6_LOCATION _MMIO(0xD40)
8362#define RC6_CTX_IN_DRAM (1 << 0)
8363#define RC6_CTX_BASE _MMIO(0xD48)
8364#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8365#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8366#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8367#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8368#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8369#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8370#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008371#define FORCEWAKE _MMIO(0xA18C)
8372#define FORCEWAKE_VLV _MMIO(0x1300b0)
8373#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8374#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8375#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8376#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8377#define FORCEWAKE_ACK _MMIO(0x130090)
8378#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008379#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8380#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8381#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008383#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008384#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8385#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8386#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8387#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008388#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8389#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008390#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8391#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008392#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8393#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8394#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008395#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8396#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008397#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8398#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008399#define FORCEWAKE_KERNEL BIT(0)
8400#define FORCEWAKE_USER BIT(1)
8401#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008402#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8403#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008404#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008405#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308406#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8407#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8408#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008410#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008411#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8412#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008413#define GT_FIFO_SBDROPERR (1 << 6)
8414#define GT_FIFO_BLOBDROPERR (1 << 5)
8415#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8416#define GT_FIFO_DROPERR (1 << 3)
8417#define GT_FIFO_OVFERR (1 << 2)
8418#define GT_FIFO_IAWRERR (1 << 1)
8419#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008421#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008422#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008423#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308424#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8425#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008427#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008428#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008429#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008430#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008431#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8432#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8433#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008435#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008436# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008437# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008438# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008439# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008441#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008442# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008443# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008444# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008445# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008446# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008447# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008448
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008449#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008450# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008451
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008452#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008453#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8454#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008456#define GEN6_RCGCTL1 _MMIO(0x9410)
8457#define GEN6_RCGCTL2 _MMIO(0x9414)
8458#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008460#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008461#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8462#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8463#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008465#define GEN6_GFXPAUSE _MMIO(0xA000)
8466#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008467#define GEN6_TURBO_DISABLE (1 << 31)
8468#define GEN6_FREQUENCY(x) ((x) << 25)
8469#define HSW_FREQUENCY(x) ((x) << 24)
8470#define GEN9_FREQUENCY(x) ((x) << 23)
8471#define GEN6_OFFSET(x) ((x) << 19)
8472#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008473#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8474#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008475#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8476#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8477#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8478#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8479#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8480#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8481#define GEN7_RC_CTL_TO_MODE (1 << 28)
8482#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8483#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008484#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8485#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8486#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008487#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008488#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308489#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008490#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008491#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308492#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008493#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008494#define GEN6_RP_MEDIA_TURBO (1 << 11)
8495#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8496#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8497#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8498#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8499#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8500#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8501#define GEN6_RP_ENABLE (1 << 7)
8502#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8503#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8504#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8505#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8506#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008507#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8508#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8509#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008510#define GEN6_RP_EI_MASK 0xffffff
8511#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008512#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008513#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008514#define GEN6_RP_PREV_UP _MMIO(0xA058)
8515#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008516#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008517#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8518#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8519#define GEN6_RP_UP_EI _MMIO(0xA068)
8520#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8521#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8522#define GEN6_RPDEUHWTC _MMIO(0xA080)
8523#define GEN6_RPDEUC _MMIO(0xA084)
8524#define GEN6_RPDEUCSW _MMIO(0xA088)
8525#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008526#define RC_SW_TARGET_STATE_SHIFT 16
8527#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008528#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8529#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8530#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008531#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008532#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8533#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8534#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8535#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8536#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8537#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8538#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8539#define VLV_RCEDATA _MMIO(0xA0BC)
8540#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8541#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008542#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8543#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008544#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008545#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8546#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8547#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8548#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008549#define GEN9_RENDER_PG_ENABLE (1 << 0)
8550#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008551#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8552#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8553#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008555#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308556#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8557#define PIXEL_OVERLAP_CNT_SHIFT 30
8558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008559#define GEN6_PMISR _MMIO(0x44020)
8560#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8561#define GEN6_PMIIR _MMIO(0x44028)
8562#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008563#define GEN6_PM_MBOX_EVENT (1 << 25)
8564#define GEN6_PM_THERMAL_EVENT (1 << 24)
8565#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8566#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8567#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8568#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8569#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008570#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8571 GEN6_PM_RP_UP_THRESHOLD | \
8572 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8573 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008574 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008576#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008577#define GEN7_GT_SCRATCH_REG_NUM 8
8578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008580#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8581#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008583#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8584#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008585#define VLV_COUNT_RANGE_HIGH (1 << 15)
8586#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8587#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8588#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8589#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008590#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8591#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8592#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008594#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8595#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8596#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8597#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008599#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008600#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008601#define GEN6_PCODE_ERROR_MASK 0xFF
8602#define GEN6_PCODE_SUCCESS 0x0
8603#define GEN6_PCODE_ILLEGAL_CMD 0x1
8604#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8605#define GEN6_PCODE_TIMEOUT 0x3
8606#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8607#define GEN7_PCODE_TIMEOUT 0x2
8608#define GEN7_PCODE_ILLEGAL_DATA 0x3
8609#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008610#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8611#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008612#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8613#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008614#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008615#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8616#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8617#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8618#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8619#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008620#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008621#define SKL_PCODE_CDCLK_CONTROL 0x7
8622#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8623#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008624#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8625#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8626#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008627#define GEN6_PCODE_READ_D_COMP 0x10
8628#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308629#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008630#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008631 /* See also IPS_CTL */
8632#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008633#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008634#define GEN9_PCODE_SAGV_CONTROL 0x21
8635#define GEN9_SAGV_DISABLE 0x0
8636#define GEN9_SAGV_IS_DISABLED 0x1
8637#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008639#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008640#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008641#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008644#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008645#define GEN6_RCn_MASK 7
8646#define GEN6_RC0 0
8647#define GEN6_RC3 2
8648#define GEN6_RC6 3
8649#define GEN6_RC7 4
8650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008651#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008652#define GEN8_LSLICESTAT_MASK 0x7
8653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008654#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8655#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008656#define CHV_SS_PG_ENABLE (1 << 1)
8657#define CHV_EU08_PG_ENABLE (1 << 9)
8658#define CHV_EU19_PG_ENABLE (1 << 17)
8659#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008661#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8662#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008663#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008664
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008665#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008666#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8667 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008668#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008669#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008670#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008671
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008672#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008673#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8674 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008675#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008676#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8677 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008678#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8679#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8680#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8681#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8682#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8683#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8684#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8685#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8686
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008687#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008688#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8689#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8690#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8691#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008692
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008693#define GEN8_GARBCNTL _MMIO(0xB004)
8694#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8695#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008696#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8697#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8698
8699#define GEN11_GLBLINVL _MMIO(0xB404)
8700#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8701#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008702
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008703#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8704#define DFR_DISABLE (1 << 9)
8705
Oscar Mateof4a35712018-05-08 14:29:27 -07008706#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8707#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8708#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8709#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8710
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008711#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8712#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8713#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8714
Oscar Mateof57f9372018-10-30 01:45:04 -07008715#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8716
Ben Widawskye3689192012-05-25 16:56:22 -07008717/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008718#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008719#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8720#define GEN7_PARITY_ERROR_VALID (1 << 13)
8721#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8722#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008723#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008724 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008725#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008726 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008727#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008728 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008729#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008731#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008732#define GEN7_L3LOG_SIZE 0x80
8733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008734#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8735#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008736#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8737#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8738#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8739#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008740
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008741#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008742#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8743#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008745#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008746#define FLOW_CONTROL_ENABLE (1 << 15)
8747#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8748#define STALL_DOP_GATING_DISABLE (1 << 5)
8749#define THROTTLE_12_5 (7 << 2)
8750#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008752#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8753#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008754#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8755#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8756#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008757
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008758#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008759#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8760
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008761#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008762#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008764#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008765#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8766#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8767#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8768#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8769#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008771#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008772#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8773#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8774#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008775
Jani Nikulac46f1112014-10-27 16:26:52 +02008776/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008777#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008778#define INTEL_AUDIO_DEVCL 0x808629FB
8779#define INTEL_AUDIO_DEVBLC 0x80862801
8780#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008782#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008783#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8784#define G4X_ELDV_DEVCTG (1 << 14)
8785#define G4X_ELD_ADDR_MASK (0xf << 5)
8786#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008787#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008788
Jani Nikulac46f1112014-10-27 16:26:52 +02008789#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8790#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008791#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8792 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008793#define _IBX_AUD_CNTL_ST_A 0xE20B4
8794#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008795#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8796 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008797#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8798#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8799#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008800#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008801#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8802#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008803
Jani Nikulac46f1112014-10-27 16:26:52 +02008804#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8805#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008806#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008807#define _CPT_AUD_CNTL_ST_A 0xE50B4
8808#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008809#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8810#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008811
Jani Nikulac46f1112014-10-27 16:26:52 +02008812#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8813#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008814#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008815#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8816#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008817#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8818#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008819
Eric Anholtae662d32012-01-03 09:23:29 -08008820/* These are the 4 32-bit write offset registers for each stream
8821 * output buffer. It determines the offset from the
8822 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8823 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008824#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008825
Jani Nikulac46f1112014-10-27 16:26:52 +02008826#define _IBX_AUD_CONFIG_A 0xe2000
8827#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008828#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008829#define _CPT_AUD_CONFIG_A 0xe5000
8830#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008831#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008832#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8833#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008834#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008835
Wu Fengguangb6daa022012-01-06 14:41:31 -06008836#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8837#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8838#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008839#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008840#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008841#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008842#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8843#define AUD_CONFIG_N(n) \
8844 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8845 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008846#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008847#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8848#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8849#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8850#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8851#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8852#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8853#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8854#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8855#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8856#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8857#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008858#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8859
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008860/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008861#define _HSW_AUD_CONFIG_A 0x65000
8862#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008863#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008864
Jani Nikulac46f1112014-10-27 16:26:52 +02008865#define _HSW_AUD_MISC_CTRL_A 0x65010
8866#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008867#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008868
Libin Yang6014ac12016-10-25 17:54:18 +03008869#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8870#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8871#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8872#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8873#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8874#define AUD_CONFIG_M_MASK 0xfffff
8875
Jani Nikulac46f1112014-10-27 16:26:52 +02008876#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8877#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008878#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008879
8880/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008881#define _HSW_AUD_DIG_CNVT_1 0x65080
8882#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008883#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008884#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008885
Jani Nikulac46f1112014-10-27 16:26:52 +02008886#define _HSW_AUD_EDID_DATA_A 0x65050
8887#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008888#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008890#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8891#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008892#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8893#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8894#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8895#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008897#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008898#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8899
Imre Deak9c3a16c2017-08-14 18:15:30 +03008900/*
Imre Deak75e39682018-08-06 12:58:39 +03008901 * HSW - ICL power wells
8902 *
8903 * Platforms have up to 3 power well control register sets, each set
8904 * controlling up to 16 power wells via a request/status HW flag tuple:
8905 * - main (HSW_PWR_WELL_CTL[1-4])
8906 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8907 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8908 * Each control register set consists of up to 4 registers used by different
8909 * sources that can request a power well to be enabled:
8910 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8911 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8912 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8913 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008914 */
Imre Deak75e39682018-08-06 12:58:39 +03008915#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8916#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8917#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8918#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8919#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8920#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008921
Imre Deak75e39682018-08-06 12:58:39 +03008922/* HSW/BDW power well */
8923#define HSW_PW_CTL_IDX_GLOBAL 15
8924
8925/* SKL/BXT/GLK/CNL power wells */
8926#define SKL_PW_CTL_IDX_PW_2 15
8927#define SKL_PW_CTL_IDX_PW_1 14
8928#define CNL_PW_CTL_IDX_AUX_F 12
8929#define CNL_PW_CTL_IDX_AUX_D 11
8930#define GLK_PW_CTL_IDX_AUX_C 10
8931#define GLK_PW_CTL_IDX_AUX_B 9
8932#define GLK_PW_CTL_IDX_AUX_A 8
8933#define CNL_PW_CTL_IDX_DDI_F 6
8934#define SKL_PW_CTL_IDX_DDI_D 4
8935#define SKL_PW_CTL_IDX_DDI_C 3
8936#define SKL_PW_CTL_IDX_DDI_B 2
8937#define SKL_PW_CTL_IDX_DDI_A_E 1
8938#define GLK_PW_CTL_IDX_DDI_A 1
8939#define SKL_PW_CTL_IDX_MISC_IO 0
8940
8941/* ICL - power wells */
8942#define ICL_PW_CTL_IDX_PW_4 3
8943#define ICL_PW_CTL_IDX_PW_3 2
8944#define ICL_PW_CTL_IDX_PW_2 1
8945#define ICL_PW_CTL_IDX_PW_1 0
8946
8947#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8948#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8949#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8950#define ICL_PW_CTL_IDX_AUX_TBT4 11
8951#define ICL_PW_CTL_IDX_AUX_TBT3 10
8952#define ICL_PW_CTL_IDX_AUX_TBT2 9
8953#define ICL_PW_CTL_IDX_AUX_TBT1 8
8954#define ICL_PW_CTL_IDX_AUX_F 5
8955#define ICL_PW_CTL_IDX_AUX_E 4
8956#define ICL_PW_CTL_IDX_AUX_D 3
8957#define ICL_PW_CTL_IDX_AUX_C 2
8958#define ICL_PW_CTL_IDX_AUX_B 1
8959#define ICL_PW_CTL_IDX_AUX_A 0
8960
8961#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
8962#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
8963#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
8964#define ICL_PW_CTL_IDX_DDI_F 5
8965#define ICL_PW_CTL_IDX_DDI_E 4
8966#define ICL_PW_CTL_IDX_DDI_D 3
8967#define ICL_PW_CTL_IDX_DDI_C 2
8968#define ICL_PW_CTL_IDX_DDI_B 1
8969#define ICL_PW_CTL_IDX_DDI_A 0
8970
8971/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008972#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008973#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8974#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8975#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008976#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008977
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008978/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008979enum skl_power_gate {
8980 SKL_PG0,
8981 SKL_PG1,
8982 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03008983 ICL_PG3,
8984 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03008985};
8986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008987#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008988#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03008989/*
8990 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8991 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
8992 */
8993#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
8994 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
8995/*
8996 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8997 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
8998 */
8999#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9000 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009001#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009002
Imre Deak75e39682018-08-06 12:58:39 +03009003#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009004#define _CNL_AUX_ANAOVRD1_B 0x162250
9005#define _CNL_AUX_ANAOVRD1_C 0x162210
9006#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009007#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009008#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009009 _CNL_AUX_ANAOVRD1_B, \
9010 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009011 _CNL_AUX_ANAOVRD1_D, \
9012 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009013#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9014#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009015
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009016#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9017#define _ICL_AUX_ANAOVRD1_A 0x162398
9018#define _ICL_AUX_ANAOVRD1_B 0x6C398
9019#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9020 _ICL_AUX_ANAOVRD1_A, \
9021 _ICL_AUX_ANAOVRD1_B))
9022#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9023#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9024
Sean Paulee5e5e72018-01-08 14:55:39 -05009025/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309026#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009027#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9028#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309029#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309030#define HDCP_KEY_STATUS _MMIO(0x66c04)
9031#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009032#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309033#define HDCP_FUSE_DONE BIT(5)
9034#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009035#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309036#define HDCP_AKSV_LO _MMIO(0x66c10)
9037#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009038
9039/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309040#define HDCP_REP_CTL _MMIO(0x66d00)
9041#define HDCP_DDIB_REP_PRESENT BIT(30)
9042#define HDCP_DDIA_REP_PRESENT BIT(29)
9043#define HDCP_DDIC_REP_PRESENT BIT(28)
9044#define HDCP_DDID_REP_PRESENT BIT(27)
9045#define HDCP_DDIF_REP_PRESENT BIT(26)
9046#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009047#define HDCP_DDIB_SHA1_M0 (1 << 20)
9048#define HDCP_DDIA_SHA1_M0 (2 << 20)
9049#define HDCP_DDIC_SHA1_M0 (3 << 20)
9050#define HDCP_DDID_SHA1_M0 (4 << 20)
9051#define HDCP_DDIF_SHA1_M0 (5 << 20)
9052#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309053#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009054#define HDCP_SHA1_READY BIT(17)
9055#define HDCP_SHA1_COMPLETE BIT(18)
9056#define HDCP_SHA1_V_MATCH BIT(19)
9057#define HDCP_SHA1_TEXT_32 (1 << 1)
9058#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9059#define HDCP_SHA1_TEXT_24 (4 << 1)
9060#define HDCP_SHA1_TEXT_16 (5 << 1)
9061#define HDCP_SHA1_TEXT_8 (6 << 1)
9062#define HDCP_SHA1_TEXT_0 (7 << 1)
9063#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9064#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9065#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9066#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9067#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009068#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309069#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009070
9071/* HDCP Auth Registers */
9072#define _PORTA_HDCP_AUTHENC 0x66800
9073#define _PORTB_HDCP_AUTHENC 0x66500
9074#define _PORTC_HDCP_AUTHENC 0x66600
9075#define _PORTD_HDCP_AUTHENC 0x66700
9076#define _PORTE_HDCP_AUTHENC 0x66A00
9077#define _PORTF_HDCP_AUTHENC 0x66900
9078#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9079 _PORTA_HDCP_AUTHENC, \
9080 _PORTB_HDCP_AUTHENC, \
9081 _PORTC_HDCP_AUTHENC, \
9082 _PORTD_HDCP_AUTHENC, \
9083 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009084 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309085#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9086#define HDCP_CONF_CAPTURE_AN BIT(0)
9087#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9088#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9089#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9090#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9091#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9092#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9093#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9094#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009095#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9096#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9097#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9098#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9099#define HDCP_STATUS_AUTH BIT(21)
9100#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309101#define HDCP_STATUS_RI_MATCH BIT(19)
9102#define HDCP_STATUS_R0_READY BIT(18)
9103#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009104#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009105#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009106
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309107/* HDCP2.2 Registers */
9108#define _PORTA_HDCP2_BASE 0x66800
9109#define _PORTB_HDCP2_BASE 0x66500
9110#define _PORTC_HDCP2_BASE 0x66600
9111#define _PORTD_HDCP2_BASE 0x66700
9112#define _PORTE_HDCP2_BASE 0x66A00
9113#define _PORTF_HDCP2_BASE 0x66900
9114#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9115 _PORTA_HDCP2_BASE, \
9116 _PORTB_HDCP2_BASE, \
9117 _PORTC_HDCP2_BASE, \
9118 _PORTD_HDCP2_BASE, \
9119 _PORTE_HDCP2_BASE, \
9120 _PORTF_HDCP2_BASE) + (x))
9121
9122#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9123#define AUTH_LINK_AUTHENTICATED BIT(31)
9124#define AUTH_LINK_TYPE BIT(30)
9125#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9126#define AUTH_CLR_KEYS BIT(18)
9127
9128#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9129#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9130
9131#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9132#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9133#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9134#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9135#define LINK_TYPE_STATUS BIT(22)
9136#define LINK_AUTH_STATUS BIT(21)
9137#define LINK_ENCRYPTION_STATUS BIT(20)
9138
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009139/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009140#define _TRANS_DDI_FUNC_CTL_A 0x60400
9141#define _TRANS_DDI_FUNC_CTL_B 0x61400
9142#define _TRANS_DDI_FUNC_CTL_C 0x62400
9143#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009144#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9145#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009146#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009147
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009148#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009149/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009150#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009151#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009152#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9153#define TRANS_DDI_PORT_NONE (0 << 28)
9154#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9155#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9156#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9157#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9158#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9159#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9160#define TRANS_DDI_BPC_MASK (7 << 20)
9161#define TRANS_DDI_BPC_8 (0 << 20)
9162#define TRANS_DDI_BPC_10 (1 << 20)
9163#define TRANS_DDI_BPC_6 (2 << 20)
9164#define TRANS_DDI_BPC_12 (3 << 20)
9165#define TRANS_DDI_PVSYNC (1 << 17)
9166#define TRANS_DDI_PHSYNC (1 << 16)
9167#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9168#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9169#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9170#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9171#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9172#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9173#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9174#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9175#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9176#define TRANS_DDI_BFI_ENABLE (1 << 4)
9177#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9178#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309179#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9180 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9181 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009182
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009183#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9184#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9185#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9186#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9187#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9188#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9189#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9190 _TRANS_DDI_FUNC_CTL2_A)
9191#define PORT_SYNC_MODE_ENABLE (1 << 4)
9192#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9193#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9194#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9195
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009196/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009197#define _DP_TP_CTL_A 0x64040
9198#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009199#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009200#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009201#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009202#define DP_TP_CTL_MODE_SST (0 << 27)
9203#define DP_TP_CTL_MODE_MST (1 << 27)
9204#define DP_TP_CTL_FORCE_ACT (1 << 25)
9205#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9206#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9207#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9208#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9209#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9210#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9211#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9212#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9213#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9214#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009215
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009216/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009217#define _DP_TP_STATUS_A 0x64044
9218#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009219#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009220#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009221#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9222#define DP_TP_STATUS_ACT_SENT (1 << 24)
9223#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9224#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009225#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9226#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9227#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009228
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009229/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009230#define _DDI_BUF_CTL_A 0x64000
9231#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009232#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009233#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309234#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009235#define DDI_BUF_EMP_MASK (0xf << 24)
9236#define DDI_BUF_PORT_REVERSAL (1 << 16)
9237#define DDI_BUF_IS_IDLE (1 << 7)
9238#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009239#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009240#define DDI_PORT_WIDTH_MASK (7 << 1)
9241#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009242#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009243
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009244/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009245#define _DDI_BUF_TRANS_A 0x64E00
9246#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009247#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009248#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009249#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009250
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009251/* Sideband Interface (SBI) is programmed indirectly, via
9252 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9253 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009254#define SBI_ADDR _MMIO(0xC6000)
9255#define SBI_DATA _MMIO(0xC6004)
9256#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009257#define SBI_CTL_DEST_ICLK (0x0 << 16)
9258#define SBI_CTL_DEST_MPHY (0x1 << 16)
9259#define SBI_CTL_OP_IORD (0x2 << 8)
9260#define SBI_CTL_OP_IOWR (0x3 << 8)
9261#define SBI_CTL_OP_CRRD (0x6 << 8)
9262#define SBI_CTL_OP_CRWR (0x7 << 8)
9263#define SBI_RESPONSE_FAIL (0x1 << 1)
9264#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9265#define SBI_BUSY (0x1 << 0)
9266#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009267
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009268/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009269#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009270#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009271#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009272#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9273#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009274#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009275#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9276#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9277#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9278#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009279#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009280#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009281#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009282#define SBI_SSCCTL_PATHALT (1 << 3)
9283#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009284#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009285#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009286#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9287#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009288#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009289#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009290#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009291
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009292/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009293#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009294#define PIXCLK_GATE_UNGATE (1 << 0)
9295#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009296
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009297/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009298#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009299#define SPLL_PLL_ENABLE (1 << 31)
9300#define SPLL_PLL_SSC (1 << 28)
9301#define SPLL_PLL_NON_SSC (2 << 28)
9302#define SPLL_PLL_LCPLL (3 << 28)
9303#define SPLL_PLL_REF_MASK (3 << 28)
9304#define SPLL_PLL_FREQ_810MHz (0 << 26)
9305#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9306#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9307#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009308
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009309/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009310#define _WRPLL_CTL1 0x46040
9311#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009312#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009313#define WRPLL_PLL_ENABLE (1 << 31)
9314#define WRPLL_PLL_SSC (1 << 28)
9315#define WRPLL_PLL_NON_SSC (2 << 28)
9316#define WRPLL_PLL_LCPLL (3 << 28)
9317#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009318/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009319#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009320#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009321#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9322#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009323#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009324#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009325#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009326#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009327
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009328/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009329#define _PORT_CLK_SEL_A 0x46100
9330#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009331#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009332#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9333#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9334#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9335#define PORT_CLK_SEL_SPLL (3 << 29)
9336#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9337#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9338#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9339#define PORT_CLK_SEL_NONE (7 << 29)
9340#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009341
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009342/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9343#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9344#define DDI_CLK_SEL_NONE (0x0 << 28)
9345#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009346#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9347#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9348#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9349#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009350#define DDI_CLK_SEL_MASK (0xF << 28)
9351
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009352/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009353#define _TRANS_CLK_SEL_A 0x46140
9354#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009355#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009356/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009357#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9358#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009359
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009360#define CDCLK_FREQ _MMIO(0x46200)
9361
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009362#define _TRANSA_MSA_MISC 0x60410
9363#define _TRANSB_MSA_MISC 0x61410
9364#define _TRANSC_MSA_MISC 0x62410
9365#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009366#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009367
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009368#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309369#define TRANS_MSA_SAMPLING_444 (2 << 1)
9370#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009371#define TRANS_MSA_6_BPC (0 << 5)
9372#define TRANS_MSA_8_BPC (1 << 5)
9373#define TRANS_MSA_10_BPC (2 << 5)
9374#define TRANS_MSA_12_BPC (3 << 5)
9375#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009376#define TRANS_MSA_CEA_RANGE (1 << 3)
Paulo Zanonidae84792012-10-15 15:51:30 -03009377
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009378/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009379#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009380#define LCPLL_PLL_DISABLE (1 << 31)
9381#define LCPLL_PLL_LOCK (1 << 30)
9382#define LCPLL_CLK_FREQ_MASK (3 << 26)
9383#define LCPLL_CLK_FREQ_450 (0 << 26)
9384#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9385#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9386#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9387#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9388#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9389#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9390#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9391#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9392#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009394/*
9395 * SKL Clocks
9396 */
9397
9398/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009399#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009400#define CDCLK_FREQ_SEL_MASK (3 << 26)
9401#define CDCLK_FREQ_450_432 (0 << 26)
9402#define CDCLK_FREQ_540 (1 << 26)
9403#define CDCLK_FREQ_337_308 (2 << 26)
9404#define CDCLK_FREQ_675_617 (3 << 26)
9405#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9406#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9407#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9408#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9409#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9410#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9411#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009412#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009413#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9414#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009415#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309416
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009417/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009418#define LCPLL1_CTL _MMIO(0x46010)
9419#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009420#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009421
9422/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009423#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009424#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9425#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9426#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9427#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9428#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9429#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009430#define DPLL_CTRL1_LINK_RATE_2700 0
9431#define DPLL_CTRL1_LINK_RATE_1350 1
9432#define DPLL_CTRL1_LINK_RATE_810 2
9433#define DPLL_CTRL1_LINK_RATE_1620 3
9434#define DPLL_CTRL1_LINK_RATE_1080 4
9435#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009436
9437/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009438#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009439#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9440#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9441#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9442#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9443#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009444
9445/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009446#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009447#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009448
9449/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009450#define _DPLL1_CFGCR1 0x6C040
9451#define _DPLL2_CFGCR1 0x6C048
9452#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009453#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9454#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9455#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009456#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9457
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009458#define _DPLL1_CFGCR2 0x6C044
9459#define _DPLL2_CFGCR2 0x6C04C
9460#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009461#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9462#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9463#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9464#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9465#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9466#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9467#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9468#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9469#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9470#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9471#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9472#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9473#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9474#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9475#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009476#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9477
Lyudeda3b8912016-02-04 10:43:21 -05009478#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009479#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009480
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009481/*
9482 * CNL Clocks
9483 */
9484#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009485#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009486#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009487 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009488#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9489#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9490 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009491#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009492 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009493#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9494#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009495
Rodrigo Vivia927c922017-06-09 15:26:04 -07009496/* CNL PLL */
9497#define DPLL0_ENABLE 0x46010
9498#define DPLL1_ENABLE 0x46014
9499#define PLL_ENABLE (1 << 31)
9500#define PLL_LOCK (1 << 30)
9501#define PLL_POWER_ENABLE (1 << 27)
9502#define PLL_POWER_STATE (1 << 26)
9503#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9504
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009505#define TBT_PLL_ENABLE _MMIO(0x46020)
9506
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009507#define _MG_PLL1_ENABLE 0x46030
9508#define _MG_PLL2_ENABLE 0x46034
9509#define _MG_PLL3_ENABLE 0x46038
9510#define _MG_PLL4_ENABLE 0x4603C
9511/* Bits are the same as DPLL0_ENABLE */
9512#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9513 _MG_PLL2_ENABLE)
9514
9515#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9516#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9517#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9518#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9519#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009520#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009521#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9522 _MG_REFCLKIN_CTL_PORT1, \
9523 _MG_REFCLKIN_CTL_PORT2)
9524
9525#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9526#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9527#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9528#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9529#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009530#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009531#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009532#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009533#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9534 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9535 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9536
9537#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9538#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9539#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9540#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9541#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009542#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009543#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009544#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009545#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009546#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9547#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9548#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9549#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009550#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009551#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009552#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009553#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9554 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9555 _MG_CLKTOP2_HSCLKCTL_PORT2)
9556
9557#define _MG_PLL_DIV0_PORT1 0x168A00
9558#define _MG_PLL_DIV0_PORT2 0x169A00
9559#define _MG_PLL_DIV0_PORT3 0x16AA00
9560#define _MG_PLL_DIV0_PORT4 0x16BA00
9561#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009562#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9563#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009564#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009565#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009566#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9567#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9568 _MG_PLL_DIV0_PORT2)
9569
9570#define _MG_PLL_DIV1_PORT1 0x168A04
9571#define _MG_PLL_DIV1_PORT2 0x169A04
9572#define _MG_PLL_DIV1_PORT3 0x16AA04
9573#define _MG_PLL_DIV1_PORT4 0x16BA04
9574#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9575#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9576#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9577#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9578#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9579#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009580#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009581#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9582#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9583 _MG_PLL_DIV1_PORT2)
9584
9585#define _MG_PLL_LF_PORT1 0x168A08
9586#define _MG_PLL_LF_PORT2 0x169A08
9587#define _MG_PLL_LF_PORT3 0x16AA08
9588#define _MG_PLL_LF_PORT4 0x16BA08
9589#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9590#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9591#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9592#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9593#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9594#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9595#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9596 _MG_PLL_LF_PORT2)
9597
9598#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9599#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9600#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9601#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9602#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9603#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9604#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9605#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9606#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9607#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9608#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9609 _MG_PLL_FRAC_LOCK_PORT1, \
9610 _MG_PLL_FRAC_LOCK_PORT2)
9611
9612#define _MG_PLL_SSC_PORT1 0x168A10
9613#define _MG_PLL_SSC_PORT2 0x169A10
9614#define _MG_PLL_SSC_PORT3 0x16AA10
9615#define _MG_PLL_SSC_PORT4 0x16BA10
9616#define MG_PLL_SSC_EN (1 << 28)
9617#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9618#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9619#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9620#define MG_PLL_SSC_FLLEN (1 << 9)
9621#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9622#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9623 _MG_PLL_SSC_PORT2)
9624
9625#define _MG_PLL_BIAS_PORT1 0x168A14
9626#define _MG_PLL_BIAS_PORT2 0x169A14
9627#define _MG_PLL_BIAS_PORT3 0x16AA14
9628#define _MG_PLL_BIAS_PORT4 0x16BA14
9629#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009630#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009631#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009632#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009633#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009634#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009635#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9636#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009637#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009638#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009639#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009640#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009641#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009642#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9643 _MG_PLL_BIAS_PORT2)
9644
9645#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9646#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9647#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9648#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9649#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9650#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9651#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9652#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9653#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9654#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9655 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9656 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9657
Rodrigo Vivia927c922017-06-09 15:26:04 -07009658#define _CNL_DPLL0_CFGCR0 0x6C000
9659#define _CNL_DPLL1_CFGCR0 0x6C080
9660#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9661#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009662#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009663#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9664#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9665#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9666#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9667#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9668#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9669#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9670#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9671#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9672#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009673#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009674#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9675#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9676#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9677
9678#define _CNL_DPLL0_CFGCR1 0x6C004
9679#define _CNL_DPLL1_CFGCR1 0x6C084
9680#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009681#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009682#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009683#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009684#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9685#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009686#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009687#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9688#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9689#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9690#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9691#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009692#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009693#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9694#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9695#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9696#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9697#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9698#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009699#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009700#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9701
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009702#define _ICL_DPLL0_CFGCR0 0x164000
9703#define _ICL_DPLL1_CFGCR0 0x164080
9704#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9705 _ICL_DPLL1_CFGCR0)
9706
9707#define _ICL_DPLL0_CFGCR1 0x164004
9708#define _ICL_DPLL1_CFGCR1 0x164084
9709#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9710 _ICL_DPLL1_CFGCR1)
9711
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309712/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009713#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309714#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9715#define BXT_DE_PLL_RATIO_MASK 0xff
9716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009717#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309718#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9719#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009720#define CNL_CDCLK_PLL_RATIO(x) (x)
9721#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309722
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309723/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009724#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009725#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009726#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9727#define DC_STATE_EN_DC9 (1 << 3)
9728#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309729#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009731#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009732#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9733#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309734
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309735#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9736#define BXT_REQ_DATA_MASK 0x3F
9737#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9738#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9739#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9740
9741#define BXT_D_CR_DRP0_DUNIT8 0x1000
9742#define BXT_D_CR_DRP0_DUNIT9 0x1200
9743#define BXT_D_CR_DRP0_DUNIT_START 8
9744#define BXT_D_CR_DRP0_DUNIT_END 11
9745#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9746 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9747 BXT_D_CR_DRP0_DUNIT9))
9748#define BXT_DRAM_RANK_MASK 0x3
9749#define BXT_DRAM_RANK_SINGLE 0x1
9750#define BXT_DRAM_RANK_DUAL 0x3
9751#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9752#define BXT_DRAM_WIDTH_SHIFT 4
9753#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9754#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9755#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9756#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9757#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9758#define BXT_DRAM_SIZE_SHIFT 6
9759#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9760#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9761#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9762#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9763#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9764
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309765#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9766#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9767#define SKL_REQ_DATA_MASK (0xF << 0)
9768
9769#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9770#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9771#define SKL_DRAM_S_SHIFT 16
9772#define SKL_DRAM_SIZE_MASK 0x3F
9773#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9774#define SKL_DRAM_WIDTH_SHIFT 8
9775#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9776#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9777#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9778#define SKL_DRAM_RANK_MASK (0x1 << 10)
9779#define SKL_DRAM_RANK_SHIFT 10
9780#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9781#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9782
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009783/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9784 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009785#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9786#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009787#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9788#define D_COMP_COMP_FORCE (1 << 8)
9789#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009790
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009791/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009792#define _PIPE_WM_LINETIME_A 0x45270
9793#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009794#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009795#define PIPE_WM_LINETIME_MASK (0x1ff)
9796#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009797#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9798#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009799
9800/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009801#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009802#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9803#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9804#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9805#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9806#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9807#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9808#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9809#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009811#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009812#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009814#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009815#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9816#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9817#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009818
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009819/* pipe CSC */
9820#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9821#define _PIPE_A_CSC_COEFF_BY 0x49014
9822#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9823#define _PIPE_A_CSC_COEFF_BU 0x4901c
9824#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9825#define _PIPE_A_CSC_COEFF_BV 0x49024
9826#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009827#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9828#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9829#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009830#define _PIPE_A_CSC_PREOFF_HI 0x49030
9831#define _PIPE_A_CSC_PREOFF_ME 0x49034
9832#define _PIPE_A_CSC_PREOFF_LO 0x49038
9833#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9834#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9835#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9836
9837#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9838#define _PIPE_B_CSC_COEFF_BY 0x49114
9839#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9840#define _PIPE_B_CSC_COEFF_BU 0x4911c
9841#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9842#define _PIPE_B_CSC_COEFF_BV 0x49124
9843#define _PIPE_B_CSC_MODE 0x49128
9844#define _PIPE_B_CSC_PREOFF_HI 0x49130
9845#define _PIPE_B_CSC_PREOFF_ME 0x49134
9846#define _PIPE_B_CSC_PREOFF_LO 0x49138
9847#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9848#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9849#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009851#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9852#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9853#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9854#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9855#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9856#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9857#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9858#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9859#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9860#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9861#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9862#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9863#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009864
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009865/* pipe degamma/gamma LUTs on IVB+ */
9866#define _PAL_PREC_INDEX_A 0x4A400
9867#define _PAL_PREC_INDEX_B 0x4AC00
9868#define _PAL_PREC_INDEX_C 0x4B400
9869#define PAL_PREC_10_12_BIT (0 << 31)
9870#define PAL_PREC_SPLIT_MODE (1 << 31)
9871#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009872#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009873#define _PAL_PREC_DATA_A 0x4A404
9874#define _PAL_PREC_DATA_B 0x4AC04
9875#define _PAL_PREC_DATA_C 0x4B404
9876#define _PAL_PREC_GC_MAX_A 0x4A410
9877#define _PAL_PREC_GC_MAX_B 0x4AC10
9878#define _PAL_PREC_GC_MAX_C 0x4B410
9879#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9880#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9881#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009882#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9883#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9884#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009885
9886#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9887#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9888#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9889#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9890
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009891#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9892#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9893#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9894#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9895#define _PRE_CSC_GAMC_DATA_A 0x4A488
9896#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9897#define _PRE_CSC_GAMC_DATA_C 0x4B488
9898
9899#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9900#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9901
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009902/* pipe CSC & degamma/gamma LUTs on CHV */
9903#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9904#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9905#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9906#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9907#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9908#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9909#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9910#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9911#define CGM_PIPE_MODE_GAMMA (1 << 2)
9912#define CGM_PIPE_MODE_CSC (1 << 1)
9913#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9914
9915#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9916#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9917#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9918#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9919#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9920#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9921#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9922#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9923
9924#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9925#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9926#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9927#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9928#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9929#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9930#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9931#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9932
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009933/* MIPI DSI registers */
9934
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009935#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009936#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009937
Madhav Chauhan292272e2018-10-15 17:27:57 +03009938/* Gen11 DSI */
9939#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
9940 dsi0, dsi1)
9941
Deepak Mbcc65702017-02-17 18:13:34 +05309942#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9943#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9944#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9945#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9946
Madhav Chauhan27efd252018-07-05 18:31:48 +05309947#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9948#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9949#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9950 _ICL_DSI_ESC_CLK_DIV0, \
9951 _ICL_DSI_ESC_CLK_DIV1)
9952#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9953#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9954#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9955 _ICL_DPHY_ESC_CLK_DIV0, \
9956 _ICL_DPHY_ESC_CLK_DIV1)
9957#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9958#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9959#define ICL_ESC_CLK_DIV_MASK 0x1ff
9960#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +05309961#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +05309962
Uma Shankaraec02462017-09-25 19:26:01 +05309963/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9964#define GEN4_TIMESTAMP _MMIO(0x2358)
9965#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9966#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9967
Lionel Landwerlindab91782017-11-10 19:08:44 +00009968#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9969#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9970#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9971#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9972#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9973
Uma Shankaraec02462017-09-25 19:26:01 +05309974#define _PIPE_FRMTMSTMP_A 0x70048
9975#define PIPE_FRMTMSTMP(pipe) \
9976 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9977
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309978/* BXT MIPI clock controls */
9979#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009981#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309982#define BXT_MIPI1_DIV_SHIFT 26
9983#define BXT_MIPI2_DIV_SHIFT 10
9984#define BXT_MIPI_DIV_SHIFT(port) \
9985 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9986 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309987
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309988/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309989#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9990#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309991#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9992 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9993 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309994#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9995#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309996#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9997 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309998 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9999#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010000 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010001/* RX upper control divider to select actual RX clock output from 8x */
10002#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10003#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10004#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10005 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10006 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10007#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10008#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10009#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10010 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10011 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10012#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010013 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010014/* 8/3X divider to select the actual 8/3X clock output from 8x */
10015#define BXT_MIPI1_8X_BY3_SHIFT 19
10016#define BXT_MIPI2_8X_BY3_SHIFT 3
10017#define BXT_MIPI_8X_BY3_SHIFT(port) \
10018 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10019 BXT_MIPI2_8X_BY3_SHIFT)
10020#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10021#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10022#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10023 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10024 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10025#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010026 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010027/* RX lower control divider to select actual RX clock output from 8x */
10028#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10029#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10030#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10031 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10032 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10033#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10034#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10035#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10036 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10037 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10038#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010039 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010040
10041#define RX_DIVIDER_BIT_1_2 0x3
10042#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010043
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010044/* BXT MIPI mode configure */
10045#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10046#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010047#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010048 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10049
10050#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10051#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010052#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010053 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10054
10055#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10056#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010057#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010058 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010060#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010061#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10062#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10063#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010064#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010065#define BXT_DSIC_16X_BY2 (1 << 10)
10066#define BXT_DSIC_16X_BY3 (2 << 10)
10067#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010068#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010069#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010070#define BXT_DSIA_16X_BY2 (1 << 8)
10071#define BXT_DSIA_16X_BY3 (2 << 8)
10072#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010073#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010074#define BXT_DSI_FREQ_SEL_SHIFT 8
10075#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10076
10077#define BXT_DSI_PLL_RATIO_MAX 0x7D
10078#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010079#define GLK_DSI_PLL_RATIO_MAX 0x6F
10080#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010081#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010082#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010084#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010085#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10086#define BXT_DSI_PLL_LOCKED (1 << 30)
10087
Jani Nikula3230bf12013-08-27 15:12:16 +030010088#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010089#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010090#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010091
10092 /* BXT port control */
10093#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10094#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010095#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010096
Madhav Chauhan21652f32018-07-05 19:19:34 +053010097/* ICL DSI MODE control */
10098#define _ICL_DSI_IO_MODECTL_0 0x6B094
10099#define _ICL_DSI_IO_MODECTL_1 0x6B894
10100#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10101 _ICL_DSI_IO_MODECTL_0, \
10102 _ICL_DSI_IO_MODECTL_1)
10103#define COMBO_PHY_MODE_DSI (1 << 0)
10104
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010105/* Display Stream Splitter Control */
10106#define DSS_CTL1 _MMIO(0x67400)
10107#define SPLITTER_ENABLE (1 << 31)
10108#define JOINER_ENABLE (1 << 30)
10109#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10110#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10111#define OVERLAP_PIXELS_MASK (0xf << 16)
10112#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10113#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10114#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010115#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010116
10117#define DSS_CTL2 _MMIO(0x67404)
10118#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10119#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10120#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10121#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10122
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010123#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10124#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10125#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10126 _ICL_PIPE_DSS_CTL1_PB, \
10127 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010128#define BIG_JOINER_ENABLE (1 << 29)
10129#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10130#define VGA_CENTERING_ENABLE (1 << 27)
10131
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010132#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10133#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10134#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10135 _ICL_PIPE_DSS_CTL2_PB, \
10136 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010137
Uma Shankar1881a422017-01-25 19:43:23 +053010138#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10139#define STAP_SELECT (1 << 0)
10140
10141#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10142#define HS_IO_CTRL_SELECT (1 << 0)
10143
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010144#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010145#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10146#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010147#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010148#define DUAL_LINK_MODE_MASK (1 << 26)
10149#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10150#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010151#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010152#define FLOPPED_HSTX (1 << 23)
10153#define DE_INVERT (1 << 19) /* XXX */
10154#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10155#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10156#define AFE_LATCHOUT (1 << 17)
10157#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010158#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10159#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10160#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10161#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010162#define CSB_SHIFT 9
10163#define CSB_MASK (3 << 9)
10164#define CSB_20MHZ (0 << 9)
10165#define CSB_10MHZ (1 << 9)
10166#define CSB_40MHZ (2 << 9)
10167#define BANDGAP_MASK (1 << 8)
10168#define BANDGAP_PNW_CIRCUIT (0 << 8)
10169#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010170#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10171#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10172#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10173#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010174#define TEARING_EFFECT_MASK (3 << 2)
10175#define TEARING_EFFECT_OFF (0 << 2)
10176#define TEARING_EFFECT_DSI (1 << 2)
10177#define TEARING_EFFECT_GPIO (2 << 2)
10178#define LANE_CONFIGURATION_SHIFT 0
10179#define LANE_CONFIGURATION_MASK (3 << 0)
10180#define LANE_CONFIGURATION_4LANE (0 << 0)
10181#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10182#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10183
10184#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010185#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010186#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010187#define TEARING_EFFECT_DELAY_SHIFT 0
10188#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10189
10190/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010191#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010192
10193/* MIPI DSI Controller and D-PHY registers */
10194
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010195#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010196#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010197#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010198#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10199#define ULPS_STATE_MASK (3 << 1)
10200#define ULPS_STATE_ENTER (2 << 1)
10201#define ULPS_STATE_EXIT (1 << 1)
10202#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10203#define DEVICE_READY (1 << 0)
10204
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010205#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010206#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010207#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010208#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010209#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010210#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010211#define TEARING_EFFECT (1 << 31)
10212#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10213#define GEN_READ_DATA_AVAIL (1 << 29)
10214#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10215#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10216#define RX_PROT_VIOLATION (1 << 26)
10217#define RX_INVALID_TX_LENGTH (1 << 25)
10218#define ACK_WITH_NO_ERROR (1 << 24)
10219#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10220#define LP_RX_TIMEOUT (1 << 22)
10221#define HS_TX_TIMEOUT (1 << 21)
10222#define DPI_FIFO_UNDERRUN (1 << 20)
10223#define LOW_CONTENTION (1 << 19)
10224#define HIGH_CONTENTION (1 << 18)
10225#define TXDSI_VC_ID_INVALID (1 << 17)
10226#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10227#define TXCHECKSUM_ERROR (1 << 15)
10228#define TXECC_MULTIBIT_ERROR (1 << 14)
10229#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10230#define TXFALSE_CONTROL_ERROR (1 << 12)
10231#define RXDSI_VC_ID_INVALID (1 << 11)
10232#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10233#define RXCHECKSUM_ERROR (1 << 9)
10234#define RXECC_MULTIBIT_ERROR (1 << 8)
10235#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10236#define RXFALSE_CONTROL_ERROR (1 << 6)
10237#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10238#define RX_LP_TX_SYNC_ERROR (1 << 4)
10239#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10240#define RXEOT_SYNC_ERROR (1 << 2)
10241#define RXSOT_SYNC_ERROR (1 << 1)
10242#define RXSOT_ERROR (1 << 0)
10243
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010244#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010245#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010246#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010247#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10248#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10249#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10250#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10251#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10252#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10253#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10254#define VID_MODE_FORMAT_MASK (0xf << 7)
10255#define VID_MODE_NOT_SUPPORTED (0 << 7)
10256#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010257#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10258#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010259#define VID_MODE_FORMAT_RGB888 (4 << 7)
10260#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10261#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10262#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10263#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10264#define DATA_LANES_PRG_REG_SHIFT 0
10265#define DATA_LANES_PRG_REG_MASK (7 << 0)
10266
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010267#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010268#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010269#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010270#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10271
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010272#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010273#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010274#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010275#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10276
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010277#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010278#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010279#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010280#define TURN_AROUND_TIMEOUT_MASK 0x3f
10281
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010282#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010283#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010284#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010285#define DEVICE_RESET_TIMER_MASK 0xffff
10286
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010287#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010288#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010289#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010290#define VERTICAL_ADDRESS_SHIFT 16
10291#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10292#define HORIZONTAL_ADDRESS_SHIFT 0
10293#define HORIZONTAL_ADDRESS_MASK 0xffff
10294
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010295#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010296#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010297#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010298#define DBI_FIFO_EMPTY_HALF (0 << 0)
10299#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10300#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10301
10302/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010303#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010304#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010305#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010306
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010307#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010308#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010309#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010310
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010311#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010312#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010313#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010314
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010315#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010316#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010317#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010318
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010319#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010320#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010321#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010322
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010323#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010324#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010325#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010326
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010327#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010328#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010329#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010330
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010331#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010332#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010333#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010334
Jani Nikula3230bf12013-08-27 15:12:16 +030010335/* regs above are bits 15:0 */
10336
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010337#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010338#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010339#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010340#define DPI_LP_MODE (1 << 6)
10341#define BACKLIGHT_OFF (1 << 5)
10342#define BACKLIGHT_ON (1 << 4)
10343#define COLOR_MODE_OFF (1 << 3)
10344#define COLOR_MODE_ON (1 << 2)
10345#define TURN_ON (1 << 1)
10346#define SHUTDOWN (1 << 0)
10347
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010348#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010349#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010350#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010351#define COMMAND_BYTE_SHIFT 0
10352#define COMMAND_BYTE_MASK (0x3f << 0)
10353
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010354#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010355#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010356#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010357#define MASTER_INIT_TIMER_SHIFT 0
10358#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10359
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010360#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010361#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010362#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010363 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010364#define MAX_RETURN_PKT_SIZE_SHIFT 0
10365#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10366
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010367#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010368#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010369#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010370#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10371#define DISABLE_VIDEO_BTA (1 << 3)
10372#define IP_TG_CONFIG (1 << 2)
10373#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10374#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10375#define VIDEO_MODE_BURST (3 << 0)
10376
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010377#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010378#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010379#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010380#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10381#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010382#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10383#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10384#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10385#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10386#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10387#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10388#define CLOCKSTOP (1 << 1)
10389#define EOT_DISABLE (1 << 0)
10390
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010391#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010392#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010393#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010394#define LP_BYTECLK_SHIFT 0
10395#define LP_BYTECLK_MASK (0xffff << 0)
10396
Deepak Mb426f982017-02-17 18:13:30 +053010397#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10398#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10399#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10400
10401#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10402#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10403#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10404
Jani Nikula3230bf12013-08-27 15:12:16 +030010405/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010406#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010407#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010408#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010409
10410/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010411#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010412#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010413#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010414
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010415#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010416#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010417#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010418#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010419#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010420#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010421#define LONG_PACKET_WORD_COUNT_SHIFT 8
10422#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10423#define SHORT_PACKET_PARAM_SHIFT 8
10424#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10425#define VIRTUAL_CHANNEL_SHIFT 6
10426#define VIRTUAL_CHANNEL_MASK (3 << 6)
10427#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010428#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010429/* data type values, see include/video/mipi_display.h */
10430
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010431#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010432#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010433#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010434#define DPI_FIFO_EMPTY (1 << 28)
10435#define DBI_FIFO_EMPTY (1 << 27)
10436#define LP_CTRL_FIFO_EMPTY (1 << 26)
10437#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10438#define LP_CTRL_FIFO_FULL (1 << 24)
10439#define HS_CTRL_FIFO_EMPTY (1 << 18)
10440#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10441#define HS_CTRL_FIFO_FULL (1 << 16)
10442#define LP_DATA_FIFO_EMPTY (1 << 10)
10443#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10444#define LP_DATA_FIFO_FULL (1 << 8)
10445#define HS_DATA_FIFO_EMPTY (1 << 2)
10446#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10447#define HS_DATA_FIFO_FULL (1 << 0)
10448
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010449#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010450#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010451#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010452#define DBI_HS_LP_MODE_MASK (1 << 0)
10453#define DBI_LP_MODE (1 << 0)
10454#define DBI_HS_MODE (0 << 0)
10455
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010456#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010457#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010458#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010459#define EXIT_ZERO_COUNT_SHIFT 24
10460#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10461#define TRAIL_COUNT_SHIFT 16
10462#define TRAIL_COUNT_MASK (0x1f << 16)
10463#define CLK_ZERO_COUNT_SHIFT 8
10464#define CLK_ZERO_COUNT_MASK (0xff << 8)
10465#define PREPARE_COUNT_SHIFT 0
10466#define PREPARE_COUNT_MASK (0x3f << 0)
10467
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010468#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10469#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10470#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10471 _ICL_DSI_T_INIT_MASTER_0,\
10472 _ICL_DSI_T_INIT_MASTER_1)
10473
Madhav Chauhan33868a92018-09-16 16:23:28 +053010474#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10475#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10476#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10477 _DPHY_CLK_TIMING_PARAM_0,\
10478 _DPHY_CLK_TIMING_PARAM_1)
10479#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10480#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10481#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10482 _DSI_CLK_TIMING_PARAM_0,\
10483 _DSI_CLK_TIMING_PARAM_1)
10484#define CLK_PREPARE_OVERRIDE (1 << 31)
10485#define CLK_PREPARE(x) ((x) << 28)
10486#define CLK_PREPARE_MASK (0x7 << 28)
10487#define CLK_PREPARE_SHIFT 28
10488#define CLK_ZERO_OVERRIDE (1 << 27)
10489#define CLK_ZERO(x) ((x) << 20)
10490#define CLK_ZERO_MASK (0xf << 20)
10491#define CLK_ZERO_SHIFT 20
10492#define CLK_PRE_OVERRIDE (1 << 19)
10493#define CLK_PRE(x) ((x) << 16)
10494#define CLK_PRE_MASK (0x3 << 16)
10495#define CLK_PRE_SHIFT 16
10496#define CLK_POST_OVERRIDE (1 << 15)
10497#define CLK_POST(x) ((x) << 8)
10498#define CLK_POST_MASK (0x7 << 8)
10499#define CLK_POST_SHIFT 8
10500#define CLK_TRAIL_OVERRIDE (1 << 7)
10501#define CLK_TRAIL(x) ((x) << 0)
10502#define CLK_TRAIL_MASK (0xf << 0)
10503#define CLK_TRAIL_SHIFT 0
10504
10505#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10506#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10507#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10508 _DPHY_DATA_TIMING_PARAM_0,\
10509 _DPHY_DATA_TIMING_PARAM_1)
10510#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10511#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10512#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10513 _DSI_DATA_TIMING_PARAM_0,\
10514 _DSI_DATA_TIMING_PARAM_1)
10515#define HS_PREPARE_OVERRIDE (1 << 31)
10516#define HS_PREPARE(x) ((x) << 24)
10517#define HS_PREPARE_MASK (0x7 << 24)
10518#define HS_PREPARE_SHIFT 24
10519#define HS_ZERO_OVERRIDE (1 << 23)
10520#define HS_ZERO(x) ((x) << 16)
10521#define HS_ZERO_MASK (0xf << 16)
10522#define HS_ZERO_SHIFT 16
10523#define HS_TRAIL_OVERRIDE (1 << 15)
10524#define HS_TRAIL(x) ((x) << 8)
10525#define HS_TRAIL_MASK (0x7 << 8)
10526#define HS_TRAIL_SHIFT 8
10527#define HS_EXIT_OVERRIDE (1 << 7)
10528#define HS_EXIT(x) ((x) << 0)
10529#define HS_EXIT_MASK (0x7 << 0)
10530#define HS_EXIT_SHIFT 0
10531
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010532#define _DPHY_TA_TIMING_PARAM_0 0x162188
10533#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10534#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10535 _DPHY_TA_TIMING_PARAM_0,\
10536 _DPHY_TA_TIMING_PARAM_1)
10537#define _DSI_TA_TIMING_PARAM_0 0x6b098
10538#define _DSI_TA_TIMING_PARAM_1 0x6b898
10539#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10540 _DSI_TA_TIMING_PARAM_0,\
10541 _DSI_TA_TIMING_PARAM_1)
10542#define TA_SURE_OVERRIDE (1 << 31)
10543#define TA_SURE(x) ((x) << 16)
10544#define TA_SURE_MASK (0x1f << 16)
10545#define TA_SURE_SHIFT 16
10546#define TA_GO_OVERRIDE (1 << 15)
10547#define TA_GO(x) ((x) << 8)
10548#define TA_GO_MASK (0xf << 8)
10549#define TA_GO_SHIFT 8
10550#define TA_GET_OVERRIDE (1 << 7)
10551#define TA_GET(x) ((x) << 0)
10552#define TA_GET_MASK (0xf << 0)
10553#define TA_GET_SHIFT 0
10554
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010555/* DSI transcoder configuration */
10556#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10557#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10558#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10559 _DSI_TRANS_FUNC_CONF_0,\
10560 _DSI_TRANS_FUNC_CONF_1)
10561#define OP_MODE_MASK (0x3 << 28)
10562#define OP_MODE_SHIFT 28
10563#define CMD_MODE_NO_GATE (0x0 << 28)
10564#define CMD_MODE_TE_GATE (0x1 << 28)
10565#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10566#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10567#define LINK_READY (1 << 20)
10568#define PIX_FMT_MASK (0x3 << 16)
10569#define PIX_FMT_SHIFT 16
10570#define PIX_FMT_RGB565 (0x0 << 16)
10571#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10572#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10573#define PIX_FMT_RGB888 (0x3 << 16)
10574#define PIX_FMT_RGB101010 (0x4 << 16)
10575#define PIX_FMT_RGB121212 (0x5 << 16)
10576#define PIX_FMT_COMPRESSED (0x6 << 16)
10577#define BGR_TRANSMISSION (1 << 15)
10578#define PIX_VIRT_CHAN(x) ((x) << 12)
10579#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10580#define PIX_VIRT_CHAN_SHIFT 12
10581#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10582#define PIX_BUF_THRESHOLD_SHIFT 10
10583#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10584#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10585#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10586#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10587#define CONTINUOUS_CLK_MASK (0x3 << 8)
10588#define CONTINUOUS_CLK_SHIFT 8
10589#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10590#define CLK_HS_OR_LP (0x2 << 8)
10591#define CLK_HS_CONTINUOUS (0x3 << 8)
10592#define LINK_CALIBRATION_MASK (0x3 << 4)
10593#define LINK_CALIBRATION_SHIFT 4
10594#define CALIBRATION_DISABLED (0x0 << 4)
10595#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10596#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10597#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10598#define EOTP_DISABLED (1 << 0)
10599
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010600#define _DSI_CMD_RXCTL_0 0x6b0d4
10601#define _DSI_CMD_RXCTL_1 0x6b8d4
10602#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10603 _DSI_CMD_RXCTL_0,\
10604 _DSI_CMD_RXCTL_1)
10605#define READ_UNLOADS_DW (1 << 16)
10606#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10607#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10608#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10609#define RECEIVED_RESET_TRIGGER (1 << 12)
10610#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10611#define RECEIVED_CRC_WAS_LOST (1 << 10)
10612#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10613#define NUMBER_RX_PLOAD_DW_SHIFT 0
10614
10615#define _DSI_CMD_TXCTL_0 0x6b0d0
10616#define _DSI_CMD_TXCTL_1 0x6b8d0
10617#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10618 _DSI_CMD_TXCTL_0,\
10619 _DSI_CMD_TXCTL_1)
10620#define KEEP_LINK_IN_HS (1 << 24)
10621#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10622#define FREE_HEADER_CREDIT_SHIFT 0x8
10623#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10624#define FREE_PLOAD_CREDIT_SHIFT 0
10625#define MAX_HEADER_CREDIT 0x10
10626#define MAX_PLOAD_CREDIT 0x40
10627
Madhav Chauhan808517e2018-10-30 13:56:26 +020010628#define _DSI_CMD_TXHDR_0 0x6b100
10629#define _DSI_CMD_TXHDR_1 0x6b900
10630#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10631 _DSI_CMD_TXHDR_0,\
10632 _DSI_CMD_TXHDR_1)
10633#define PAYLOAD_PRESENT (1 << 31)
10634#define LP_DATA_TRANSFER (1 << 30)
10635#define VBLANK_FENCE (1 << 29)
10636#define PARAM_WC_MASK (0xffff << 8)
10637#define PARAM_WC_LOWER_SHIFT 8
10638#define PARAM_WC_UPPER_SHIFT 16
10639#define VC_MASK (0x3 << 6)
10640#define VC_SHIFT 6
10641#define DT_MASK (0x3f << 0)
10642#define DT_SHIFT 0
10643
10644#define _DSI_CMD_TXPYLD_0 0x6b104
10645#define _DSI_CMD_TXPYLD_1 0x6b904
10646#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10647 _DSI_CMD_TXPYLD_0,\
10648 _DSI_CMD_TXPYLD_1)
10649
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010650#define _DSI_LP_MSG_0 0x6b0d8
10651#define _DSI_LP_MSG_1 0x6b8d8
10652#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10653 _DSI_LP_MSG_0,\
10654 _DSI_LP_MSG_1)
10655#define LPTX_IN_PROGRESS (1 << 17)
10656#define LINK_IN_ULPS (1 << 16)
10657#define LINK_ULPS_TYPE_LP11 (1 << 8)
10658#define LINK_ENTER_ULPS (1 << 0)
10659
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010660/* DSI timeout registers */
10661#define _DSI_HSTX_TO_0 0x6b044
10662#define _DSI_HSTX_TO_1 0x6b844
10663#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10664 _DSI_HSTX_TO_0,\
10665 _DSI_HSTX_TO_1)
10666#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10667#define HSTX_TIMEOUT_VALUE_SHIFT 16
10668#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10669#define HSTX_TIMED_OUT (1 << 0)
10670
10671#define _DSI_LPRX_HOST_TO_0 0x6b048
10672#define _DSI_LPRX_HOST_TO_1 0x6b848
10673#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10674 _DSI_LPRX_HOST_TO_0,\
10675 _DSI_LPRX_HOST_TO_1)
10676#define LPRX_TIMED_OUT (1 << 16)
10677#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10678#define LPRX_TIMEOUT_VALUE_SHIFT 0
10679#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10680
10681#define _DSI_PWAIT_TO_0 0x6b040
10682#define _DSI_PWAIT_TO_1 0x6b840
10683#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10684 _DSI_PWAIT_TO_0,\
10685 _DSI_PWAIT_TO_1)
10686#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10687#define PRESET_TIMEOUT_VALUE_SHIFT 16
10688#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10689#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10690#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10691#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10692
10693#define _DSI_TA_TO_0 0x6b04c
10694#define _DSI_TA_TO_1 0x6b84c
10695#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10696 _DSI_TA_TO_0,\
10697 _DSI_TA_TO_1)
10698#define TA_TIMED_OUT (1 << 16)
10699#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10700#define TA_TIMEOUT_VALUE_SHIFT 0
10701#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10702
Jani Nikula3230bf12013-08-27 15:12:16 +030010703/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010704#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010705#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010706#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010707
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010708#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10709#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10710#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010711#define LP_HS_SSW_CNT_SHIFT 16
10712#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10713#define HS_LP_PWR_SW_CNT_SHIFT 0
10714#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10715
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010716#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010717#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010718#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010719#define STOP_STATE_STALL_COUNTER_SHIFT 0
10720#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10721
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010722#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010723#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010724#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010725#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010726#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010727#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010728#define RX_CONTENTION_DETECTED (1 << 0)
10729
10730/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010731#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010732#define DBI_TYPEC_ENABLE (1 << 31)
10733#define DBI_TYPEC_WIP (1 << 30)
10734#define DBI_TYPEC_OPTION_SHIFT 28
10735#define DBI_TYPEC_OPTION_MASK (3 << 28)
10736#define DBI_TYPEC_FREQ_SHIFT 24
10737#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10738#define DBI_TYPEC_OVERRIDE (1 << 8)
10739#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10740#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10741
10742
10743/* MIPI adapter registers */
10744
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010745#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010746#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010747#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010748#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10749#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10750#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10751#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10752#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10753#define READ_REQUEST_PRIORITY_SHIFT 3
10754#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10755#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10756#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10757#define RGB_FLIP_TO_BGR (1 << 2)
10758
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010759#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010760#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010761#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010762#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10763#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10764#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10765#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10766#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10767#define GLK_LP_WAKE (1 << 22)
10768#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10769#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10770#define GLK_FIREWALL_ENABLE (1 << 16)
10771#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10772#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10773#define BXT_DSC_ENABLE (1 << 3)
10774#define BXT_RGB_FLIP (1 << 2)
10775#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10776#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010777
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010778#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010779#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010780#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010781#define DATA_MEM_ADDRESS_SHIFT 5
10782#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10783#define DATA_VALID (1 << 0)
10784
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010785#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010786#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010787#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010788#define DATA_LENGTH_SHIFT 0
10789#define DATA_LENGTH_MASK (0xfffff << 0)
10790
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010791#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010792#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010793#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010794#define COMMAND_MEM_ADDRESS_SHIFT 5
10795#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10796#define AUTO_PWG_ENABLE (1 << 2)
10797#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10798#define COMMAND_VALID (1 << 0)
10799
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010800#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010801#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010802#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010803#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10804#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10805
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010806#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010807#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010808#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010809
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010810#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010811#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010812#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010813#define READ_DATA_VALID(n) (1 << (n))
10814
Peter Antoine3bbaba02015-07-10 20:13:11 +030010815/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010816#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010818#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10819#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10820#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10821#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10822#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010823/* Media decoder 2 MOCS registers */
10824#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010825
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010826#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10827#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10828#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10829#define PMFLUSHDONE_LNEBLK (1 << 22)
10830
Tim Gored5165eb2016-02-04 11:49:34 +000010831/* gamt regs */
10832#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10833#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10834#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10835#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10836#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10837
Ville Syrjälä93564042017-08-24 22:10:51 +030010838#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10839#define MMCD_PCLA (1 << 31)
10840#define MMCD_HOTSPOT_EN (1 << 27)
10841
Paulo Zanoniad186f32018-02-05 13:40:43 -020010842#define _ICL_PHY_MISC_A 0x64C00
10843#define _ICL_PHY_MISC_B 0x64C04
10844#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10845 _ICL_PHY_MISC_B)
10846#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10847
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010848/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010849#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10850#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010851#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10852#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10853#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10854#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10855#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10856 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10857 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10858#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10859 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10860 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10861#define DSC_VBR_ENABLE (1 << 19)
10862#define DSC_422_ENABLE (1 << 18)
10863#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10864#define DSC_BLOCK_PREDICTION (1 << 16)
10865#define DSC_LINE_BUF_DEPTH_SHIFT 12
10866#define DSC_BPC_SHIFT 8
10867#define DSC_VER_MIN_SHIFT 4
10868#define DSC_VER_MAJ (0x1 << 0)
10869
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010870#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10871#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010872#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10873#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10874#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10875#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10876#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10877 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10878 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10879#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10880 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10881 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10882#define DSC_BPP(bpp) ((bpp) << 0)
10883
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010884#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10885#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010886#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10887#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10888#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10889#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10890#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10891 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10892 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10893#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10894 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10895 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10896#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10897#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10898
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010899#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10900#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010901#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10902#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10903#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10904#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10905#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10906 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10907 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10908#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10909 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10910 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10911#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10912#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10913
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010914#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10915#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010916#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10917#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10918#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10919#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10920#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10921 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10922 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10923#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010924 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010925 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10926#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10927#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10928
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010929#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10930#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010931#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10932#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10933#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10934#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10935#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10936 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10937 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10938#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010939 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010940 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010941#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010942#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10943
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010944#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10945#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010946#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10947#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10948#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10949#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10950#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10951 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10952 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10953#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10954 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10955 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010956#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10957#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010958#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10959#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10960
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010961#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10962#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010963#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10964#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10965#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10966#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10967#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10968 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10969 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10970#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10971 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10972 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10973#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10974#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10975
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010976#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10977#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010978#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10979#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10980#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10981#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10982#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10983 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10984 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10985#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10986 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10987 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10988#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10989#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10990
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010991#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10992#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010993#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10994#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10995#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10996#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10997#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10998 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10999 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11000#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11001 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11002 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11003#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11004#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11005
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011006#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11007#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011008#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11009#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11010#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11011#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11012#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11013 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11014 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11015#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11016 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11017 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11018#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11019#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11020#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11021#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11022
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011023#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11024#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011025#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11026#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11027#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11028#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11029#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11030 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11031 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11032#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11033 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11034 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11035
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011036#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11037#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011038#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11039#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11040#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11041#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11042#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11043 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11044 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11045#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11046 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11047 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11048
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011049#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11050#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011051#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11052#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11053#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11054#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11055#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11056 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11057 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11058#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11059 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11060 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11061
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011062#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11063#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011064#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11065#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11066#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11067#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11068#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11069 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11070 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11071#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11072 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11073 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11074
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011075#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11076#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011077#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11078#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11079#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11080#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11081#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11082 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11083 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11084#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11085 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11086 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11087
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011088#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11089#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011090#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11091#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11092#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11093#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11094#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11095 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11096 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11097#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11098 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11099 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011100#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011101#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011102#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011103
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011104/* Icelake Rate Control Buffer Threshold Registers */
11105#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11106#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11107#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11108#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11109#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11110#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11111#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11112#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11113#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11114#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11115#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11116#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11117#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11118 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11119 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11120#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11121 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11122 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11123#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11124 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11125 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11126#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11127 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11128 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11129
11130#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11131#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11132#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11133#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11134#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11135#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11136#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11137#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11138#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11139#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11140#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11141#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11142#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11143 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11144 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11145#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11146 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11147 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11148#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11149 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11150 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11151#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11152 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11153 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11154
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011155#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011156#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11157#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011158#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11159#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11160#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011161
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011162#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011163#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11164
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011165#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011166#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11167
Jesse Barnes585fb112008-07-29 11:54:06 -070011168#endif /* _I915_REG_H_ */