blob: 5275a89f9ddc4a66ccedacc270bce4e2fa6d4129 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
Jani Nikula27be41d2020-04-17 16:01:09 +030037 * File Layout
38 * ~~~~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030039 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
Jonathan Corbet551bd332019-05-23 10:06:46 -060082 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030083 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
Jonathan Corbet551bd332019-05-23 10:06:46 -0600100 * ~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +0300101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Al Viro502f78c2020-04-23 14:29:05 -0400189static __always_inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
Lucas De Marchi11ffe972020-11-06 13:00:06 -0800233#define _PHY(phy, a, b) _PICK_EVEN(phy, a, b)
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200234
235#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
236#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
237#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
238#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
239#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Lucas De Marchi11ffe972020-11-06 13:00:06 -0800240#define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b))
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200241
242#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
243
244#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
245#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
246#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Aditya Swarup049c6512020-10-14 12:19:30 -0700247#define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__))
248
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300249
Jani Nikulaa7c01492018-10-31 13:04:53 +0200250/*
251 * Device info offset array based helpers for groups of registers with unevenly
252 * spaced base offsets.
253 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200254#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
255 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200256 DISPLAY_MMIO_BASE(dev_priv))
José Roberto de Souza270b9992019-07-30 15:47:51 -0700257#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
258 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
259 DISPLAY_MMIO_BASE(dev_priv))
260#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200261#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
262 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200263 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200264
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100265#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000266#define _MASKED_FIELD(mask, value) ({ \
267 if (__builtin_constant_p(mask)) \
268 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
269 if (__builtin_constant_p(value)) \
270 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
271 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
272 BUILD_BUG_ON_MSG((value) & ~(mask), \
273 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100274 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000275#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
276#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
277
Jesse Barnes585fb112008-07-29 11:54:06 -0700278/* PCI config space */
279
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300280#define MCHBAR_I915 0x44
281#define MCHBAR_I965 0x48
282#define MCHBAR_SIZE (4 * 4096)
283
284#define DEVEN 0x54
285#define DEVEN_MCHBAR_EN (1 << 28)
286
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300287/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300288
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300289#define HPLLCC 0xc0 /* 85x only */
290#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700291#define GC_CLOCK_133_200 (0 << 0)
292#define GC_CLOCK_100_200 (1 << 0)
293#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300294#define GC_CLOCK_133_266 (3 << 0)
295#define GC_CLOCK_133_200_2 (4 << 0)
296#define GC_CLOCK_133_266_2 (5 << 0)
297#define GC_CLOCK_166_266 (6 << 0)
298#define GC_CLOCK_166_250 (7 << 0)
299
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300300#define I915_GDRST 0xc0 /* PCI config register */
301#define GRDOM_FULL (0 << 2)
302#define GRDOM_RENDER (1 << 2)
303#define GRDOM_MEDIA (3 << 2)
304#define GRDOM_MASK (3 << 2)
305#define GRDOM_RESET_STATUS (1 << 1)
306#define GRDOM_RESET_ENABLE (1 << 0)
307
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200308/* BSpec only has register offset, PCI device and bit found empirically */
309#define I830_CLOCK_GATE 0xc8 /* device 0 */
310#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
311
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300312#define GCDGMBUS 0xcc
313
Jesse Barnesf97108d2010-01-29 11:27:07 -0800314#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700315#define GCFGC 0xf0 /* 915+ only */
316#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
317#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100318#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200319#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
320#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
321#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
322#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
323#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
324#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700325#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700326#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
327#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
328#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
329#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
330#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
331#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
332#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
333#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
334#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
335#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
336#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
337#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
338#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
339#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
340#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
341#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
342#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
343#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
344#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100345
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300346#define ASLE 0xe4
347#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700348
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300349#define SWSCI 0xe8
350#define SWSCI_SCISEL (1 << 15)
351#define SWSCI_GSSCIE (1 << 0)
352
353#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
354
Jesse Barnes585fb112008-07-29 11:54:06 -0700355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200356#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700357#define ILK_GRDOM_FULL (0 << 1)
358#define ILK_GRDOM_RENDER (1 << 1)
359#define ILK_GRDOM_MEDIA (3 << 1)
360#define ILK_GRDOM_MASK (3 << 1)
361#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200363#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700364#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700365#define GEN6_MBC_SNPCR_MASK (3 << 21)
366#define GEN6_MBC_SNPCR_MAX (0 << 21)
367#define GEN6_MBC_SNPCR_MED (1 << 21)
368#define GEN6_MBC_SNPCR_LOW (2 << 21)
369#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200371#define VLV_G3DCTL _MMIO(0x9024)
372#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300373
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200374#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100375#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
376#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
377#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
378#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
379#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200381#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800382#define GEN6_GRDOM_FULL (1 << 0)
383#define GEN6_GRDOM_RENDER (1 << 1)
384#define GEN6_GRDOM_MEDIA (1 << 2)
385#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200386#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100387#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200388#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300389/* GEN11 changed all bit defs except for FULL & RENDER */
390#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
391#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
392#define GEN11_GRDOM_BLT (1 << 2)
393#define GEN11_GRDOM_GUC (1 << 3)
394#define GEN11_GRDOM_MEDIA (1 << 5)
395#define GEN11_GRDOM_MEDIA2 (1 << 6)
396#define GEN11_GRDOM_MEDIA3 (1 << 7)
397#define GEN11_GRDOM_MEDIA4 (1 << 8)
398#define GEN11_GRDOM_VECS (1 << 13)
399#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000400#define GEN11_GRDOM_SFC0 (1 << 17)
401#define GEN11_GRDOM_SFC1 (1 << 18)
402
403#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
404#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
405
406#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
407#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
408#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
409#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
410#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
411
412#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
413#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
414#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
415#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
416#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
417#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800418
Aditya Swarup5b26d572021-05-26 02:48:52 -0700419#define GEN12_HCP_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x2910)
420#define GEN12_HCP_SFC_FORCED_LOCK_BIT REG_BIT(0)
421#define GEN12_HCP_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x2914)
422#define GEN12_HCP_SFC_LOCK_ACK_BIT REG_BIT(1)
423#define GEN12_HCP_SFC_USAGE_BIT REG_BIT(0)
424
Mika Kuoppalae50dbdb2019-10-29 18:38:40 +0200425#define GEN12_SFC_DONE(n) _MMIO(0x1cc00 + (n) * 0x100)
426#define GEN12_SFC_DONE_MAX 4
427
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700428#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
429#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
430#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100431#define PP_DIR_DCLV_2G 0xffffffff
432
Chris Wilson6d425722019-04-05 13:38:31 +0100433#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
434#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800435
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200436#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600437#define GEN8_RPCS_ENABLE (1 << 31)
438#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
439#define GEN8_RPCS_S_CNT_SHIFT 15
440#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100441#define GEN11_RPCS_S_CNT_SHIFT 12
442#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600443#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
444#define GEN8_RPCS_SS_CNT_SHIFT 8
445#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
446#define GEN8_RPCS_EU_MAX_SHIFT 4
447#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
448#define GEN8_RPCS_EU_MIN_SHIFT 0
449#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
450
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100451#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
452/* HSW only */
453#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
454#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
455#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
456#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
457/* HSW+ */
458#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
459#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
460#define HSW_RCS_INHIBIT (1 << 8)
461/* Gen8 */
462#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
463#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
464#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
465#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
466#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
467#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
468#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
469#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
470#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
471#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200473#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700474#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
475#define ECOCHK_SNB_BIT (1 << 10)
476#define ECOCHK_DIS_TLB (1 << 8)
477#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
478#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
479#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
480#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
481#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
482#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
483#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
484#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100485
Imre Deak2248a282019-10-17 16:38:31 +0300486#define GEN8_RC6_CTX_INFO _MMIO(0x8504)
487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200488#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700489#define ECOBITS_SNB_BIT (1 << 13)
490#define ECOBITS_PPGTT_CACHE64B (3 << 8)
491#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200492
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200493#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700494#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200495
Matt Roperc256af02021-04-20 14:18:42 +0100496#define GU_CNTL _MMIO(0x101010)
497#define LMEM_INIT REG_BIT(7)
498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200499#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300500#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
501#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
502#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
503#define GEN6_STOLEN_RESERVED_1M (0 << 4)
504#define GEN6_STOLEN_RESERVED_512K (1 << 4)
505#define GEN6_STOLEN_RESERVED_256K (2 << 4)
506#define GEN6_STOLEN_RESERVED_128K (3 << 4)
507#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
508#define GEN7_STOLEN_RESERVED_1M (0 << 5)
509#define GEN7_STOLEN_RESERVED_256K (1 << 5)
510#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
511#define GEN8_STOLEN_RESERVED_1M (0 << 7)
512#define GEN8_STOLEN_RESERVED_2M (1 << 7)
513#define GEN8_STOLEN_RESERVED_4M (2 << 7)
514#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200515#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700516#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200517
Jesse Barnes585fb112008-07-29 11:54:06 -0700518/* VGA stuff */
519
520#define VGA_ST01_MDA 0x3ba
521#define VGA_ST01_CGA 0x3da
522
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200523#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700524#define VGA_MSR_WRITE 0x3c2
525#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700526#define VGA_MSR_MEM_EN (1 << 1)
527#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700528
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300529#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100530#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300531#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700532
533#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700534#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700535#define VGA_AR_DATA_WRITE 0x3c0
536#define VGA_AR_DATA_READ 0x3c1
537
538#define VGA_GR_INDEX 0x3ce
539#define VGA_GR_DATA 0x3cf
540/* GR05 */
541#define VGA_GR_MEM_READ_MODE_SHIFT 3
542#define VGA_GR_MEM_READ_MODE_PLANE 1
543/* GR06 */
544#define VGA_GR_MEM_MODE_MASK 0xc
545#define VGA_GR_MEM_MODE_SHIFT 2
546#define VGA_GR_MEM_A0000_AFFFF 0
547#define VGA_GR_MEM_A0000_BFFFF 1
548#define VGA_GR_MEM_B0000_B7FFF 2
549#define VGA_GR_MEM_B0000_BFFFF 3
550
551#define VGA_DACMASK 0x3c6
552#define VGA_DACRX 0x3c7
553#define VGA_DACWX 0x3c8
554#define VGA_DACDATA 0x3c9
555
556#define VGA_CR_INDEX_MDA 0x3b4
557#define VGA_CR_DATA_MDA 0x3b5
558#define VGA_CR_INDEX_CGA 0x3d4
559#define VGA_CR_DATA_CGA 0x3d5
560
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200561#define MI_PREDICATE_SRC0 _MMIO(0x2400)
562#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
563#define MI_PREDICATE_SRC1 _MMIO(0x2408)
564#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Lionel Landwerlindaed3e42019-10-12 08:23:07 +0100565#define MI_PREDICATE_DATA _MMIO(0x2410)
566#define MI_PREDICATE_RESULT _MMIO(0x2418)
567#define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700569#define LOWER_SLICE_ENABLED (1 << 0)
570#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300571
Jesse Barnes585fb112008-07-29 11:54:06 -0700572/*
Brad Volkin5947de92014-02-18 10:15:50 -0800573 * Registers used only by the command parser
574 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200575#define BCS_SWCTRL _MMIO(0x22200)
Zbigniew Kempczyński79eb8c72020-04-30 07:49:57 +0100576#define BCS_SRC_Y REG_BIT(0)
577#define BCS_DST_Y REG_BIT(1)
Brad Volkin5947de92014-02-18 10:15:50 -0800578
Jon Bloomfield0f2f3972018-04-23 11:12:15 -0700579/* There are 16 GPR registers */
580#define BCS_GPR(n) _MMIO(0x22600 + (n) * 8)
581#define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4)
582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200583#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
584#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
585#define HS_INVOCATION_COUNT _MMIO(0x2300)
586#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
587#define DS_INVOCATION_COUNT _MMIO(0x2308)
588#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
589#define IA_VERTICES_COUNT _MMIO(0x2310)
590#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
591#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
592#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
593#define VS_INVOCATION_COUNT _MMIO(0x2320)
594#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
595#define GS_INVOCATION_COUNT _MMIO(0x2328)
596#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
597#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
598#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
599#define CL_INVOCATION_COUNT _MMIO(0x2338)
600#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
601#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
602#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
603#define PS_INVOCATION_COUNT _MMIO(0x2348)
604#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
605#define PS_DEPTH_COUNT _MMIO(0x2350)
606#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800607
608/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200609#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
610#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
613#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700614
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200615#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
616#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
617#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
618#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
619#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
620#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200622#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
623#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
624#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700625
Jordan Justen1b850662016-03-06 23:30:29 -0800626/* There are the 16 64-bit CS General Purpose Registers */
627#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
628#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
629
Robert Bragga9417952016-11-07 19:49:48 +0000630#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000631#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
632#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
633#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700634#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
635#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
636#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
637#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
638#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
639#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
640#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
641#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
642#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000643#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700644#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
645#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000646
647#define GEN8_OACTXID _MMIO(0x2364)
648
Robert Bragg19f81df2017-06-13 12:23:03 +0100649#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700650#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
651#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
652#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
653#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100654
Robert Braggd7965152016-11-07 19:49:52 +0000655#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700656#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
657#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
658#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
659#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000660#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700661#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
662#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000663
664#define GEN8_OACTXCONTROL _MMIO(0x2360)
665#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
666#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700667#define GEN8_OA_TIMER_ENABLE (1 << 1)
668#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000669
670#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700671#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
672#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
673#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
674#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000675
Robert Bragg19f81df2017-06-13 12:23:03 +0100676#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000677#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100678#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000679
680#define GEN7_OASTATUS1 _MMIO(0x2364)
681#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700682#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
683#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
684#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000685
686#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100687#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
688#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000689
690#define GEN8_OASTATUS _MMIO(0x2b08)
Lionel Landwerlin059a0be2020-11-17 15:01:24 +0200691#define GEN8_OASTATUS_TAIL_POINTER_WRAP (1 << 17)
692#define GEN8_OASTATUS_HEAD_POINTER_WRAP (1 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700693#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
694#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
695#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
696#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000697
698#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100699#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000700#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100701#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000702
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700703#define OABUFFER_SIZE_128K (0 << 3)
704#define OABUFFER_SIZE_256K (1 << 3)
705#define OABUFFER_SIZE_512K (2 << 3)
706#define OABUFFER_SIZE_1M (3 << 3)
707#define OABUFFER_SIZE_2M (4 << 3)
708#define OABUFFER_SIZE_4M (5 << 3)
709#define OABUFFER_SIZE_8M (6 << 3)
710#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000711
Umesh Nerlige Ramappaa639b0c2020-03-09 14:10:57 -0700712#define GEN12_OA_TLB_INV_CR _MMIO(0xceec)
713
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -0700714/* Gen12 OAR unit */
715#define GEN12_OAR_OACONTROL _MMIO(0x2960)
716#define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
717#define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
718
719#define GEN12_OACTXCONTROL _MMIO(0x2360)
720#define GEN12_OAR_OASTATUS _MMIO(0x2968)
721
722/* Gen12 OAG unit */
723#define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
724#define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
725#define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
726#define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
727
728#define GEN12_OAG_OABUFFER _MMIO(0xdb08)
729#define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
730#define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
731#define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
732
733#define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
734#define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
735#define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
736#define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
737
738#define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
739#define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
740#define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
741
742#define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
743#define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
744#define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
745#define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
746#define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
747
748#define GEN12_OAG_OASTATUS _MMIO(0xdafc)
749#define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
750#define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
751#define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
752
Robert Bragg19f81df2017-06-13 12:23:03 +0100753/*
754 * Flexible, Aggregate EU Counter Registers.
755 * Note: these aren't contiguous
756 */
Robert Braggd7965152016-11-07 19:49:52 +0000757#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100758#define EU_PERF_CNTL1 _MMIO(0xe558)
759#define EU_PERF_CNTL2 _MMIO(0xe658)
760#define EU_PERF_CNTL3 _MMIO(0xe758)
761#define EU_PERF_CNTL4 _MMIO(0xe45c)
762#define EU_PERF_CNTL5 _MMIO(0xe55c)
763#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000764
Robert Braggd7965152016-11-07 19:49:52 +0000765/*
766 * OA Boolean state
767 */
768
Robert Braggd7965152016-11-07 19:49:52 +0000769#define OASTARTTRIG1 _MMIO(0x2710)
770#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
771#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
772
773#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700774#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
775#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
776#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
777#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
778#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
779#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
780#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
781#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
782#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
783#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
784#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
785#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
786#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
787#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
788#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
789#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
790#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
791#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
792#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
793#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
794#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
795#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
796#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
797#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
798#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
799#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
800#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
801#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
802#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000803
804#define OASTARTTRIG3 _MMIO(0x2718)
805#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
806#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
807#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
808#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
809#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
810#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
811#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
812#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
813#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
814
815#define OASTARTTRIG4 _MMIO(0x271c)
816#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
817#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
818#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
819#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
820#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
821#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
822#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
823#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
824#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
825
826#define OASTARTTRIG5 _MMIO(0x2720)
827#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
828#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
829
830#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700831#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
832#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
833#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
834#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
835#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
836#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
837#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
838#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
839#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
840#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
841#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
842#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
843#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
844#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
845#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
846#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
847#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
848#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
849#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
850#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
851#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
852#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
853#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
854#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
855#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
856#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
857#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
858#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
859#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000860
861#define OASTARTTRIG7 _MMIO(0x2728)
862#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
863#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
864#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
865#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
866#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
867#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
868#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
869#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
870#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
871
872#define OASTARTTRIG8 _MMIO(0x272c)
873#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
874#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
875#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
876#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
877#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
878#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
879#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
880#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
881#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
882
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100883#define OAREPORTTRIG1 _MMIO(0x2740)
884#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
Flavio Suligoi6f48fd82020-07-03 14:50:46 +0200885#define OAREPORTTRIG1_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100886
887#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700888#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
889#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
890#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
891#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
892#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
893#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
894#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
895#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
896#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
897#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
898#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
899#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
900#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
901#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
902#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
903#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
904#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
905#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
906#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
907#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
908#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
909#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
910#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
911#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
912#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100913
914#define OAREPORTTRIG3 _MMIO(0x2748)
915#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
916#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
917#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
918#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
919#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
920#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
921#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
922#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
923#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
924
925#define OAREPORTTRIG4 _MMIO(0x274c)
926#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
927#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
928#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
929#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
930#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
931#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
932#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
933#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
934#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
935
936#define OAREPORTTRIG5 _MMIO(0x2750)
937#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
Flavio Suligoi6f48fd82020-07-03 14:50:46 +0200938#define OAREPORTTRIG5_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100939
940#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700941#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
942#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
943#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
944#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
945#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
946#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
947#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
948#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
949#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
950#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
951#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
952#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
953#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
954#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
955#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
956#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
957#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
958#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
959#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
960#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
961#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
962#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
963#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
964#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
965#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100966
967#define OAREPORTTRIG7 _MMIO(0x2758)
968#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
969#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
970#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
971#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
972#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
973#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
974#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
975#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
976#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
977
978#define OAREPORTTRIG8 _MMIO(0x275c)
979#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
980#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
981#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
982#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
983#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
984#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
985#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
986#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
987#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
988
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -0700989/* Same layout as OASTARTTRIGX */
990#define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
991#define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
992#define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
993#define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
994#define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
995#define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
996#define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
997#define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
998
999/* Same layout as OAREPORTTRIGX */
1000#define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
1001#define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
1002#define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
1003#define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
1004#define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
1005#define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
1006#define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
1007#define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
1008
Robert Braggd7965152016-11-07 19:49:52 +00001009/* CECX_0 */
1010#define OACEC_COMPARE_LESS_OR_EQUAL 6
1011#define OACEC_COMPARE_NOT_EQUAL 5
1012#define OACEC_COMPARE_LESS_THAN 4
1013#define OACEC_COMPARE_GREATER_OR_EQUAL 3
1014#define OACEC_COMPARE_EQUAL 2
1015#define OACEC_COMPARE_GREATER_THAN 1
1016#define OACEC_COMPARE_ANY_EQUAL 0
1017
1018#define OACEC_COMPARE_VALUE_MASK 0xffff
1019#define OACEC_COMPARE_VALUE_SHIFT 3
1020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001021#define OACEC_SELECT_NOA (0 << 19)
1022#define OACEC_SELECT_PREV (1 << 19)
1023#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +00001024
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001025/* 11-bit array 0: pass-through, 1: negated */
1026#define GEN12_OASCEC_NEGATE_MASK 0x7ff
1027#define GEN12_OASCEC_NEGATE_SHIFT 21
1028
Robert Braggd7965152016-11-07 19:49:52 +00001029/* CECX_1 */
1030#define OACEC_MASK_MASK 0xffff
1031#define OACEC_CONSIDERATIONS_MASK 0xffff
1032#define OACEC_CONSIDERATIONS_SHIFT 16
1033
1034#define OACEC0_0 _MMIO(0x2770)
1035#define OACEC0_1 _MMIO(0x2774)
1036#define OACEC1_0 _MMIO(0x2778)
1037#define OACEC1_1 _MMIO(0x277c)
1038#define OACEC2_0 _MMIO(0x2780)
1039#define OACEC2_1 _MMIO(0x2784)
1040#define OACEC3_0 _MMIO(0x2788)
1041#define OACEC3_1 _MMIO(0x278c)
1042#define OACEC4_0 _MMIO(0x2790)
1043#define OACEC4_1 _MMIO(0x2794)
1044#define OACEC5_0 _MMIO(0x2798)
1045#define OACEC5_1 _MMIO(0x279c)
1046#define OACEC6_0 _MMIO(0x27a0)
1047#define OACEC6_1 _MMIO(0x27a4)
1048#define OACEC7_0 _MMIO(0x27a8)
1049#define OACEC7_1 _MMIO(0x27ac)
1050
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001051/* Same layout as CECX_Y */
1052#define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1053#define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1054#define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1055#define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1056#define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1057#define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1058#define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1059#define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1060#define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1061#define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1062#define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1063#define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1064#define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1065#define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1066#define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1067#define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1068
1069/* Same layout as CECX_Y + negate 11-bit array */
1070#define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1071#define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1072#define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1073#define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1074#define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1075#define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1076#define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1077#define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1078#define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1079#define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1080#define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1081#define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1082#define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1083#define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1084#define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1085#define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1086
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001087/* OA perf counters */
1088#define OA_PERFCNT1_LO _MMIO(0x91B8)
1089#define OA_PERFCNT1_HI _MMIO(0x91BC)
1090#define OA_PERFCNT2_LO _MMIO(0x91C0)
1091#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001092#define OA_PERFCNT3_LO _MMIO(0x91C8)
1093#define OA_PERFCNT3_HI _MMIO(0x91CC)
1094#define OA_PERFCNT4_LO _MMIO(0x91D8)
1095#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001096
1097#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1098#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1099
1100/* RPM unit config (Gen8+) */
1101#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +00001102#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1103#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1104#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1105#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -02001106#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1107#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1108#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1109#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1110#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1111#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001112#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1113#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1114
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001115#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001116#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001117
Lionel Landwerlindab91782017-11-10 19:08:44 +00001118/* GPM unit config (Gen9+) */
1119#define CTC_MODE _MMIO(0xA26C)
1120#define CTC_SOURCE_PARAMETER_MASK 1
1121#define CTC_SOURCE_CRYSTAL_CLOCK 0
1122#define CTC_SOURCE_DIVIDE_LOGIC 1
1123#define CTC_SHIFT_PARAMETER_SHIFT 1
1124#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1125
Lionel Landwerlin58885762017-11-10 19:08:42 +00001126/* RCP unit config (Gen8+) */
1127#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001128
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001129/* NOA (HSW) */
1130#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1131#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1132#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1133#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1134#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1135#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1136#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1137#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1138#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1139#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1140
1141#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1142
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001143/* NOA (Gen8+) */
1144#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1145
1146#define MICRO_BP0_0 _MMIO(0x9800)
1147#define MICRO_BP0_2 _MMIO(0x9804)
1148#define MICRO_BP0_1 _MMIO(0x9808)
1149
1150#define MICRO_BP1_0 _MMIO(0x980C)
1151#define MICRO_BP1_2 _MMIO(0x9810)
1152#define MICRO_BP1_1 _MMIO(0x9814)
1153
1154#define MICRO_BP2_0 _MMIO(0x9818)
1155#define MICRO_BP2_2 _MMIO(0x981C)
1156#define MICRO_BP2_1 _MMIO(0x9820)
1157
1158#define MICRO_BP3_0 _MMIO(0x9824)
1159#define MICRO_BP3_2 _MMIO(0x9828)
1160#define MICRO_BP3_1 _MMIO(0x982C)
1161
1162#define MICRO_BP_TRIGGER _MMIO(0x9830)
1163#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1164#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1165#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1166
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001167#define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1168#define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1169#define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1170
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001171#define GDT_CHICKEN_BITS _MMIO(0x9840)
1172#define GT_NOA_ENABLE 0x00000080
1173
1174#define NOA_DATA _MMIO(0x986C)
1175#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001176#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001177
Brad Volkin220375a2014-02-18 10:15:51 -08001178#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1179#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001180#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001181
Brad Volkin5947de92014-02-18 10:15:50 -08001182/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001183 * Reset registers
1184 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001185#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001186#define DEBUG_RESET_FULL (1 << 7)
1187#define DEBUG_RESET_RENDER (1 << 8)
1188#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001189
Jesse Barnes57f350b2012-03-28 13:39:25 -07001190/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001191 * IOSF sideband
1192 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001194#define IOSF_DEVFN_SHIFT 24
1195#define IOSF_OPCODE_SHIFT 16
1196#define IOSF_PORT_SHIFT 8
1197#define IOSF_BYTE_ENABLES_SHIFT 4
1198#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001199#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001200#define IOSF_PORT_BUNIT 0x03
1201#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001202#define IOSF_PORT_NC 0x11
1203#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001204#define IOSF_PORT_GPIO_NC 0x13
1205#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001206#define IOSF_PORT_DPIO_2 0x1a
1207#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001208#define IOSF_PORT_GPIO_SC 0x48
1209#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001210#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001211#define CHV_IOSF_PORT_GPIO_N 0x13
1212#define CHV_IOSF_PORT_GPIO_SE 0x48
1213#define CHV_IOSF_PORT_GPIO_E 0xa8
1214#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001215#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1216#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001217
Jesse Barnes30a970c2013-11-04 13:48:12 -08001218/* See configdb bunit SB addr map */
1219#define BUNIT_REG_BISOC 0x11
1220
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001221/* PUNIT_REG_*SSPM0 */
1222#define _SSPM0_SSC(val) ((val) << 0)
1223#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1224#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1225#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1226#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1227#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1228#define _SSPM0_SSS(val) ((val) << 24)
1229#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1230#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1231#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1232#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1233#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1234
1235/* PUNIT_REG_*SSPM1 */
1236#define SSPM1_FREQSTAT_SHIFT 24
1237#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1238#define SSPM1_FREQGUAR_SHIFT 8
1239#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1240#define SSPM1_FREQ_SHIFT 0
1241#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1242
1243#define PUNIT_REG_VEDSSPM0 0x32
1244#define PUNIT_REG_VEDSSPM1 0x33
1245
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001246#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001247#define DSPFREQSTAT_SHIFT_CHV 24
1248#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1249#define DSPFREQGUAR_SHIFT_CHV 8
1250#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001251#define DSPFREQSTAT_SHIFT 30
1252#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1253#define DSPFREQGUAR_SHIFT 14
1254#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001255#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1256#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1257#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001258#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1259#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1260#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1261#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1262#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1263#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1264#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1265#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1266#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1267#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1268#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1269#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001270
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001271#define PUNIT_REG_ISPSSPM0 0x39
1272#define PUNIT_REG_ISPSSPM1 0x3a
1273
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001274#define PUNIT_REG_PWRGT_CTRL 0x60
1275#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001276#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1277#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1278#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1279#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1280#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1281
1282#define PUNIT_PWGT_IDX_RENDER 0
1283#define PUNIT_PWGT_IDX_MEDIA 1
1284#define PUNIT_PWGT_IDX_DISP2D 3
1285#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1286#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1287#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1288#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1289#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1290#define PUNIT_PWGT_IDX_DPIO_RX0 10
1291#define PUNIT_PWGT_IDX_DPIO_RX1 11
1292#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001293
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001294#define PUNIT_REG_GPU_LFM 0xd3
1295#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1296#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001297#define GPLLENABLE (1 << 4)
1298#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001299#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001300#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001301
1302#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1303#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1304
Deepak S095acd52015-01-17 11:05:59 +05301305#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1306#define FB_GFX_FREQ_FUSE_MASK 0xff
1307#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1308#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1309#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1310
1311#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1312#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1313
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001314#define PUNIT_REG_DDR_SETUP2 0x139
1315#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1316#define FORCE_DDR_LOW_FREQ (1 << 1)
1317#define FORCE_DDR_HIGH_FREQ (1 << 0)
1318
Deepak S2b6b3a02014-05-27 15:59:30 +05301319#define PUNIT_GPU_STATUS_REG 0xdb
1320#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1321#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1322#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1323#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1324
1325#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1326#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1327#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1328
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001329#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1330#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1331#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1332#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1333#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1334#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1335#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1336#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1337#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1338#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1339
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001340#define VLV_TURBO_SOC_OVERRIDE 0x04
1341#define VLV_OVERRIDE_EN 1
1342#define VLV_SOC_TDP_EN (1 << 1)
1343#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1344#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301345
ymohanmabe4fc042013-08-27 23:40:56 +03001346/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001347#define CCK_FUSE_REG 0x8
1348#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001349#define CCK_REG_DSI_PLL_FUSE 0x44
1350#define CCK_REG_DSI_PLL_CONTROL 0x48
1351#define DSI_PLL_VCO_EN (1 << 31)
1352#define DSI_PLL_LDO_GATE (1 << 30)
1353#define DSI_PLL_P1_POST_DIV_SHIFT 17
1354#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1355#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1356#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1357#define DSI_PLL_MUX_MASK (3 << 9)
1358#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1359#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1360#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1361#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1362#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1363#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1364#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1365#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1366#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1367#define DSI_PLL_LOCK (1 << 0)
1368#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1369#define DSI_PLL_LFSR (1 << 31)
1370#define DSI_PLL_FRACTION_EN (1 << 30)
1371#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1372#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1373#define DSI_PLL_USYNC_CNT_SHIFT 18
1374#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1375#define DSI_PLL_N1_DIV_SHIFT 16
1376#define DSI_PLL_N1_DIV_MASK (3 << 16)
1377#define DSI_PLL_M1_DIV_SHIFT 0
1378#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001379#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001380#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001381#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001382#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001383#define CCK_TRUNK_FORCE_ON (1 << 17)
1384#define CCK_TRUNK_FORCE_OFF (1 << 16)
1385#define CCK_FREQUENCY_STATUS (0x1f << 8)
1386#define CCK_FREQUENCY_STATUS_SHIFT 8
1387#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001388
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001389/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001390#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001393#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1394#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1395#define DPIO_SFR_BYPASS (1 << 1)
1396#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001397
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001398#define DPIO_PHY(pipe) ((pipe) >> 1)
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001399
Daniel Vetter598fac62013-04-18 22:01:46 +02001400/*
1401 * Per pipe/PLL DPIO regs
1402 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001403#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001404#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001405#define DPIO_POST_DIV_DAC 0
1406#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1407#define DPIO_POST_DIV_LVDS1 2
1408#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001409#define DPIO_K_SHIFT (24) /* 4 bits */
1410#define DPIO_P1_SHIFT (21) /* 3 bits */
1411#define DPIO_P2_SHIFT (16) /* 5 bits */
1412#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001413#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001414#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1415#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001416#define _VLV_PLL_DW3_CH1 0x802c
1417#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001418
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001419#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001420#define DPIO_REFSEL_OVERRIDE 27
1421#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1422#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1423#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301424#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001425#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1426#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001427#define _VLV_PLL_DW5_CH1 0x8034
1428#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001429
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001430#define _VLV_PLL_DW7_CH0 0x801c
1431#define _VLV_PLL_DW7_CH1 0x803c
1432#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001433
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001434#define _VLV_PLL_DW8_CH0 0x8040
1435#define _VLV_PLL_DW8_CH1 0x8060
1436#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001437
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001438#define VLV_PLL_DW9_BCAST 0xc044
1439#define _VLV_PLL_DW9_CH0 0x8044
1440#define _VLV_PLL_DW9_CH1 0x8064
1441#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001442
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001443#define _VLV_PLL_DW10_CH0 0x8048
1444#define _VLV_PLL_DW10_CH1 0x8068
1445#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001446
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001447#define _VLV_PLL_DW11_CH0 0x804c
1448#define _VLV_PLL_DW11_CH1 0x806c
1449#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001450
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001451/* Spec for ref block start counts at DW10 */
1452#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001453
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001454#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001455
Daniel Vetter598fac62013-04-18 22:01:46 +02001456/*
1457 * Per DDI channel DPIO regs
1458 */
1459
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001460#define _VLV_PCS_DW0_CH0 0x8200
1461#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001462#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1463#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1464#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1465#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001466#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001467
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001468#define _VLV_PCS01_DW0_CH0 0x200
1469#define _VLV_PCS23_DW0_CH0 0x400
1470#define _VLV_PCS01_DW0_CH1 0x2600
1471#define _VLV_PCS23_DW0_CH1 0x2800
1472#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1473#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1474
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001475#define _VLV_PCS_DW1_CH0 0x8204
1476#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001477#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1478#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1479#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001480#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001481#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001482#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001483
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001484#define _VLV_PCS01_DW1_CH0 0x204
1485#define _VLV_PCS23_DW1_CH0 0x404
1486#define _VLV_PCS01_DW1_CH1 0x2604
1487#define _VLV_PCS23_DW1_CH1 0x2804
1488#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1489#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1490
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001491#define _VLV_PCS_DW8_CH0 0x8220
1492#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001493#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1494#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001495#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001496
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001497#define _VLV_PCS01_DW8_CH0 0x0220
1498#define _VLV_PCS23_DW8_CH0 0x0420
1499#define _VLV_PCS01_DW8_CH1 0x2620
1500#define _VLV_PCS23_DW8_CH1 0x2820
1501#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1502#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001503
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001504#define _VLV_PCS_DW9_CH0 0x8224
1505#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001506#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1507#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1508#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1509#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1510#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1511#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001512#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001513
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001514#define _VLV_PCS01_DW9_CH0 0x224
1515#define _VLV_PCS23_DW9_CH0 0x424
1516#define _VLV_PCS01_DW9_CH1 0x2624
1517#define _VLV_PCS23_DW9_CH1 0x2824
1518#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1519#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1520
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001521#define _CHV_PCS_DW10_CH0 0x8228
1522#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001523#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1524#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1525#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1526#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1527#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1528#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1529#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1530#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1532
Ville Syrjälä1966e592014-04-09 13:29:04 +03001533#define _VLV_PCS01_DW10_CH0 0x0228
1534#define _VLV_PCS23_DW10_CH0 0x0428
1535#define _VLV_PCS01_DW10_CH1 0x2628
1536#define _VLV_PCS23_DW10_CH1 0x2828
1537#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1538#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1539
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001540#define _VLV_PCS_DW11_CH0 0x822c
1541#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001542#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1543#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1544#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1545#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001546#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001547
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001548#define _VLV_PCS01_DW11_CH0 0x022c
1549#define _VLV_PCS23_DW11_CH0 0x042c
1550#define _VLV_PCS01_DW11_CH1 0x262c
1551#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001552#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1553#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001554
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001555#define _VLV_PCS01_DW12_CH0 0x0230
1556#define _VLV_PCS23_DW12_CH0 0x0430
1557#define _VLV_PCS01_DW12_CH1 0x2630
1558#define _VLV_PCS23_DW12_CH1 0x2830
1559#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1560#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1561
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001562#define _VLV_PCS_DW12_CH0 0x8230
1563#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001564#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1565#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1566#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1567#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1568#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001569#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001570
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001571#define _VLV_PCS_DW14_CH0 0x8238
1572#define _VLV_PCS_DW14_CH1 0x8438
1573#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001574
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001575#define _VLV_PCS_DW23_CH0 0x825c
1576#define _VLV_PCS_DW23_CH1 0x845c
1577#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001578
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001579#define _VLV_TX_DW2_CH0 0x8288
1580#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001581#define DPIO_SWING_MARGIN000_SHIFT 16
1582#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001584#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001585
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001586#define _VLV_TX_DW3_CH0 0x828c
1587#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001588/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001589#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001590#define DPIO_SWING_MARGIN101_SHIFT 16
1591#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001592#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1593
1594#define _VLV_TX_DW4_CH0 0x8290
1595#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001596#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1597#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001598#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1599#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001600#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1601
1602#define _VLV_TX3_DW4_CH0 0x690
1603#define _VLV_TX3_DW4_CH1 0x2a90
1604#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1605
1606#define _VLV_TX_DW5_CH0 0x8294
1607#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001608#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001609#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001610
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001611#define _VLV_TX_DW11_CH0 0x82ac
1612#define _VLV_TX_DW11_CH1 0x84ac
1613#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001614
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001615#define _VLV_TX_DW14_CH0 0x82b8
1616#define _VLV_TX_DW14_CH1 0x84b8
1617#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301618
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001619/* CHV dpPhy registers */
1620#define _CHV_PLL_DW0_CH0 0x8000
1621#define _CHV_PLL_DW0_CH1 0x8180
1622#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1623
1624#define _CHV_PLL_DW1_CH0 0x8004
1625#define _CHV_PLL_DW1_CH1 0x8184
1626#define DPIO_CHV_N_DIV_SHIFT 8
1627#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1628#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1629
1630#define _CHV_PLL_DW2_CH0 0x8008
1631#define _CHV_PLL_DW2_CH1 0x8188
1632#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1633
1634#define _CHV_PLL_DW3_CH0 0x800c
1635#define _CHV_PLL_DW3_CH1 0x818c
1636#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1637#define DPIO_CHV_FIRST_MOD (0 << 8)
1638#define DPIO_CHV_SECOND_MOD (1 << 8)
1639#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301640#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1642
1643#define _CHV_PLL_DW6_CH0 0x8018
1644#define _CHV_PLL_DW6_CH1 0x8198
1645#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1646#define DPIO_CHV_INT_COEFF_SHIFT 8
1647#define DPIO_CHV_PROP_COEFF_SHIFT 0
1648#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1649
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301650#define _CHV_PLL_DW8_CH0 0x8020
1651#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301652#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1653#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301654#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1655
1656#define _CHV_PLL_DW9_CH0 0x8024
1657#define _CHV_PLL_DW9_CH1 0x81A4
1658#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301659#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301660#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1661#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1662
Ville Syrjälä6669e392015-07-08 23:46:00 +03001663#define _CHV_CMN_DW0_CH0 0x8100
1664#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1665#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1666#define DPIO_ALLDL_POWERDOWN (1 << 1)
1667#define DPIO_ANYDL_POWERDOWN (1 << 0)
1668
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001669#define _CHV_CMN_DW5_CH0 0x8114
1670#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1671#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1672#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1673#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1674#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1675#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1676#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1677#define CHV_BUFLEFTENA1_MASK (3 << 22)
1678
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001679#define _CHV_CMN_DW13_CH0 0x8134
1680#define _CHV_CMN_DW0_CH1 0x8080
1681#define DPIO_CHV_S1_DIV_SHIFT 21
1682#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1683#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1684#define DPIO_CHV_K_DIV_SHIFT 4
1685#define DPIO_PLL_FREQLOCK (1 << 1)
1686#define DPIO_PLL_LOCK (1 << 0)
1687#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1688
1689#define _CHV_CMN_DW14_CH0 0x8138
1690#define _CHV_CMN_DW1_CH1 0x8084
1691#define DPIO_AFC_RECAL (1 << 14)
1692#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001693#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1694#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1695#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1696#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1697#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1698#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1699#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1700#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001701#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1702
Ville Syrjälä9197c882014-04-09 13:29:05 +03001703#define _CHV_CMN_DW19_CH0 0x814c
1704#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001705#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1706#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001707#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001708#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001709
Ville Syrjälä9197c882014-04-09 13:29:05 +03001710#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1711
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001712#define CHV_CMN_DW28 0x8170
1713#define DPIO_CL1POWERDOWNEN (1 << 23)
1714#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001715#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1716#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1717#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1718#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001719
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001720#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001721#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001722#define DPIO_LRC_BYPASS (1 << 3)
1723
1724#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1725 (lane) * 0x200 + (offset))
1726
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001727#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1728#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1729#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1730#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1731#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1732#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1733#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1734#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1735#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1736#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1737#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001738#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1739#define DPIO_FRC_LATENCY_SHFIT 8
1740#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1741#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301742
1743/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001744#define _BXT_PHY0_BASE 0x6C000
1745#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001746#define _BXT_PHY2_BASE 0x163000
1747#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1748 _BXT_PHY1_BASE, \
1749 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001750
1751#define _BXT_PHY(phy, reg) \
1752 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1753
1754#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1755 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1756 (reg_ch1) - _BXT_PHY0_BASE))
1757#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1758 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301759
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001760#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301761#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301762
Imre Deake93da0a2016-06-13 16:44:37 +03001763#define _BXT_PHY_CTL_DDI_A 0x64C00
1764#define _BXT_PHY_CTL_DDI_B 0x64C10
1765#define _BXT_PHY_CTL_DDI_C 0x64C20
1766#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1767#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1768#define BXT_PHY_LANE_ENABLED (1 << 8)
1769#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1770 _BXT_PHY_CTL_DDI_B)
1771
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301772#define _PHY_CTL_FAMILY_EDP 0x64C80
1773#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001774#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301775#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001776#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1777 _PHY_CTL_FAMILY_EDP, \
1778 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301779
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301780/* BXT PHY PLL registers */
1781#define _PORT_PLL_A 0x46074
1782#define _PORT_PLL_B 0x46078
1783#define _PORT_PLL_C 0x4607c
1784#define PORT_PLL_ENABLE (1 << 31)
1785#define PORT_PLL_LOCK (1 << 30)
1786#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001787#define PORT_PLL_POWER_ENABLE (1 << 26)
1788#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001789#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301790
1791#define _PORT_PLL_EBB_0_A 0x162034
1792#define _PORT_PLL_EBB_0_B 0x6C034
1793#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001794#define PORT_PLL_P1_SHIFT 13
1795#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1796#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1797#define PORT_PLL_P2_SHIFT 8
1798#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1799#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001800#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1801 _PORT_PLL_EBB_0_B, \
1802 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301803
1804#define _PORT_PLL_EBB_4_A 0x162038
1805#define _PORT_PLL_EBB_4_B 0x6C038
1806#define _PORT_PLL_EBB_4_C 0x6C344
1807#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1808#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001809#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1810 _PORT_PLL_EBB_4_B, \
1811 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301812
1813#define _PORT_PLL_0_A 0x162100
1814#define _PORT_PLL_0_B 0x6C100
1815#define _PORT_PLL_0_C 0x6C380
1816/* PORT_PLL_0_A */
1817#define PORT_PLL_M2_MASK 0xFF
1818/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001819#define PORT_PLL_N_SHIFT 8
1820#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1821#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301822/* PORT_PLL_2_A */
1823#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1824/* PORT_PLL_3_A */
1825#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1826/* PORT_PLL_6_A */
1827#define PORT_PLL_PROP_COEFF_MASK 0xF
1828#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1829#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1830#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1831#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1832/* PORT_PLL_8_A */
1833#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301834/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001835#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1836#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301837/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001838#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301839#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301840#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001841#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001842#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1843 _PORT_PLL_0_B, \
1844 _PORT_PLL_0_C)
1845#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1846 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301847
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301848/* BXT PHY common lane registers */
1849#define _PORT_CL1CM_DW0_A 0x162000
1850#define _PORT_CL1CM_DW0_BC 0x6C000
1851#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301852#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001853#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301854
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001855#define _PORT_CL1CM_DW9_A 0x162024
1856#define _PORT_CL1CM_DW9_BC 0x6C024
1857#define IREF0RC_OFFSET_SHIFT 8
1858#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1859#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001860
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001861#define _PORT_CL1CM_DW10_A 0x162028
1862#define _PORT_CL1CM_DW10_BC 0x6C028
1863#define IREF1RC_OFFSET_SHIFT 8
1864#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1865#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1866
1867#define _PORT_CL1CM_DW28_A 0x162070
1868#define _PORT_CL1CM_DW28_BC 0x6C070
1869#define OCL1_POWER_DOWN_EN (1 << 23)
1870#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1871#define SUS_CLK_CONFIG 0x3
1872#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1873
1874#define _PORT_CL1CM_DW30_A 0x162078
1875#define _PORT_CL1CM_DW30_BC 0x6C078
1876#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1877#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1878
1879/*
1880 * CNL/ICL Port/COMBO-PHY Registers
1881 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001882#define _ICL_COMBOPHY_A 0x162000
1883#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001884#define _EHL_COMBOPHY_C 0x160000
Matt Roperaefaa1f2020-06-03 14:15:19 -07001885#define _RKL_COMBOPHY_D 0x161000
Anusha Srivatsaa84b4bd2021-01-25 06:07:47 -08001886#define _ADL_COMBOPHY_E 0x16B000
1887
Matt Roperdc867bc2019-07-09 11:39:32 -07001888#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001889 _ICL_COMBOPHY_B, \
Matt Roperaefaa1f2020-06-03 14:15:19 -07001890 _EHL_COMBOPHY_C, \
Anusha Srivatsaa84b4bd2021-01-25 06:07:47 -08001891 _RKL_COMBOPHY_D, \
1892 _ADL_COMBOPHY_E)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001893
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001894/* CNL/ICL Port CL_DW registers */
Matt Roperdc867bc2019-07-09 11:39:32 -07001895#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001896 4 * (dw))
1897
1898#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
Matt Roperdc867bc2019-07-09 11:39:32 -07001899#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001900#define CL_POWER_DOWN_ENABLE (1 << 4)
1901#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001902
Matt Roperdc867bc2019-07-09 11:39:32 -07001903#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301904#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1905#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1906#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1907#define PWR_UP_ALL_LANES (0x0 << 4)
1908#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1909#define PWR_DOWN_LN_3_2 (0xc << 4)
1910#define PWR_DOWN_LN_3 (0x8 << 4)
1911#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1912#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301913#define PWR_DOWN_LN_3_1 (0xa << 4)
1914#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1915#define PWR_DOWN_LN_MASK (0xf << 4)
1916#define PWR_DOWN_LN_SHIFT 4
José Roberto de Souza81619f42020-07-15 10:56:37 -07001917#define EDP4K2K_MODE_OVRD_EN (1 << 3)
1918#define EDP4K2K_MODE_OVRD_OPTIMIZED (1 << 2)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301919
Matt Roperdc867bc2019-07-09 11:39:32 -07001920#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
Imre Deak67ca07e2018-06-26 17:22:32 +03001921#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001922
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001923/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001924#define _ICL_PORT_COMP 0x100
Matt Roperdc867bc2019-07-09 11:39:32 -07001925#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001926 _ICL_PORT_COMP + 4 * (dw))
1927
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001928#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001929#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
Matt Roper3f8210f2020-08-03 21:40:24 -07001930#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301931
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001932#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Matt Roperdc867bc2019-07-09 11:39:32 -07001933#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001934
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001935#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Matt Roperdc867bc2019-07-09 11:39:32 -07001936#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001937#define PROCESS_INFO_DOT_0 (0 << 26)
1938#define PROCESS_INFO_DOT_1 (1 << 26)
1939#define PROCESS_INFO_DOT_4 (2 << 26)
1940#define PROCESS_INFO_MASK (7 << 26)
1941#define PROCESS_INFO_SHIFT 26
1942#define VOLTAGE_INFO_0_85V (0 << 24)
1943#define VOLTAGE_INFO_0_95V (1 << 24)
1944#define VOLTAGE_INFO_1_05V (2 << 24)
1945#define VOLTAGE_INFO_MASK (3 << 24)
1946#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301947
Matt Roperdc867bc2019-07-09 11:39:32 -07001948#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
Imre Deak4361cca2019-05-24 20:35:32 +03001949#define IREFGEN (1 << 24)
1950
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001951#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Matt Roperdc867bc2019-07-09 11:39:32 -07001952#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001953
1954#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Matt Roperdc867bc2019-07-09 11:39:32 -07001955#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001956
1957/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001958#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1959#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1960#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1961#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1962#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1963#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1964#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1965#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1966#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1967#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Matt Roperdc867bc2019-07-09 11:39:32 -07001968#define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001969 _CNL_PORT_PCS_DW1_GRP_AE, \
1970 _CNL_PORT_PCS_DW1_GRP_B, \
1971 _CNL_PORT_PCS_DW1_GRP_C, \
1972 _CNL_PORT_PCS_DW1_GRP_D, \
1973 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301974 _CNL_PORT_PCS_DW1_GRP_F))
Matt Roperdc867bc2019-07-09 11:39:32 -07001975#define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001976 _CNL_PORT_PCS_DW1_LN0_AE, \
1977 _CNL_PORT_PCS_DW1_LN0_B, \
1978 _CNL_PORT_PCS_DW1_LN0_C, \
1979 _CNL_PORT_PCS_DW1_LN0_D, \
1980 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301981 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301982
Lucas De Marchi4e538402018-10-15 19:35:17 -07001983#define _ICL_PORT_PCS_AUX 0x300
1984#define _ICL_PORT_PCS_GRP 0x600
1985#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001986#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001987 _ICL_PORT_PCS_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001988#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001989 _ICL_PORT_PCS_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001990#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001991 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001992#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1993#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1994#define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
José Roberto de Souza239bef62020-06-25 12:52:52 -07001995#define DCC_MODE_SELECT_MASK (0x3 << 20)
1996#define DCC_MODE_SELECT_CONTINUOSLY (0x3 << 20)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001997#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001998#define LATENCY_OPTIM_MASK (0x3 << 2)
1999#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002000
Mahesh Kumard72e84c2018-10-12 16:47:17 -07002001/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05302002#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
2003#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
2004#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
2005#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
2006#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
2007#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
2008#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
2009#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
2010#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
2011#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08002012#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05302013 _CNL_PORT_TX_AE_GRP_OFFSET, \
2014 _CNL_PORT_TX_B_GRP_OFFSET, \
2015 _CNL_PORT_TX_B_GRP_OFFSET, \
2016 _CNL_PORT_TX_D_GRP_OFFSET, \
2017 _CNL_PORT_TX_AE_GRP_OFFSET, \
2018 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002019 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08002020#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05302021 _CNL_PORT_TX_AE_LN0_OFFSET, \
2022 _CNL_PORT_TX_B_LN0_OFFSET, \
2023 _CNL_PORT_TX_B_LN0_OFFSET, \
2024 _CNL_PORT_TX_D_LN0_OFFSET, \
2025 _CNL_PORT_TX_AE_LN0_OFFSET, \
2026 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002027 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05302028
Lucas De Marchi4e538402018-10-15 19:35:17 -07002029#define _ICL_PORT_TX_AUX 0x380
2030#define _ICL_PORT_TX_GRP 0x680
2031#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
2032
Matt Roperdc867bc2019-07-09 11:39:32 -07002033#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07002034 _ICL_PORT_TX_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07002035#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07002036 _ICL_PORT_TX_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07002037#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07002038 _ICL_PORT_TX_LN(ln) + 4 * (dw))
2039
2040#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
2041#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07002042#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
2043#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
2044#define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
Paulo Zanoni74875082018-03-23 12:58:53 -07002045#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002046#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07002047#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002048#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05302049#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
2050#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002051#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002052#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002053
Rodrigo Vivi04416102017-06-09 15:26:06 -07002054#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
2055#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08002056#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
2057#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08002058#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07002059 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05302060 _CNL_PORT_TX_DW4_LN0_AE)))
Matt Roperdc867bc2019-07-09 11:39:32 -07002061#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2062#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
2063#define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
2064#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002065#define LOADGEN_SELECT (1 << 31)
2066#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002067#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002068#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002069#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002070#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07002071#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002072
Lucas De Marchi4e538402018-10-15 19:35:17 -07002073#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
2074#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07002075#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2076#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
2077#define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002078#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07002079#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002080#define TAP3_DISABLE (1 << 29)
2081#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002082#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002083#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002084#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002085
Aditya Swarupb14c06e2019-01-10 15:08:44 -08002086#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
2087#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Matt Roperdc867bc2019-07-09 11:39:32 -07002088#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2089#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
2090#define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
2091#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002092#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002093#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002094
José Roberto de Souza239bef62020-06-25 12:52:52 -07002095#define ICL_PORT_TX_DW8_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(8, phy))
2096#define ICL_PORT_TX_DW8_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(8, phy))
2097#define ICL_PORT_TX_DW8_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(8, 0, phy))
2098#define ICL_PORT_TX_DW8_ODCC_CLK_SEL REG_BIT(31)
2099#define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK REG_GENMASK(30, 29)
2100#define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_DIV2 REG_FIELD_PREP(ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK, 0x1)
2101
José Roberto de Souza683d6722019-06-19 16:31:34 -07002102#define _ICL_DPHY_CHKN_REG 0x194
2103#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2104#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2105
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002106#define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2107 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
Manasi Navarec92f47b2018-03-23 10:24:15 -07002108
Manasi Navarea38bb302018-07-13 12:43:13 -07002109#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2110#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2111#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2112#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2113#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2114#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2115#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2116#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002117#define MG_TX1_LINK_PARAMS(ln, tc_port) \
2118 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2119 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2120 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002121
Manasi Navarea38bb302018-07-13 12:43:13 -07002122#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2123#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2124#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2125#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2126#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2127#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2128#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2129#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002130#define MG_TX2_LINK_PARAMS(ln, tc_port) \
2131 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2132 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2133 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002134#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002135
Manasi Navarea38bb302018-07-13 12:43:13 -07002136#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2137#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2138#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2139#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2140#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2141#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2142#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2143#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002144#define MG_TX1_PISO_READLOAD(ln, tc_port) \
2145 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2146 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2147 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002148
Manasi Navarea38bb302018-07-13 12:43:13 -07002149#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2150#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2151#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2152#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2153#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2154#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2155#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2156#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002157#define MG_TX2_PISO_READLOAD(ln, tc_port) \
2158 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2159 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2160 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002161#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002162
Manasi Navarea38bb302018-07-13 12:43:13 -07002163#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2164#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2165#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2166#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2167#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2168#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2169#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2170#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002171#define MG_TX1_SWINGCTRL(ln, tc_port) \
2172 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2173 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2174 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002175
Manasi Navarea38bb302018-07-13 12:43:13 -07002176#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2177#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2178#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2179#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2180#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2181#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2182#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2183#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002184#define MG_TX2_SWINGCTRL(ln, tc_port) \
2185 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2186 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2187 MG_TX_SWINGCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002188#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2189#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002190
Manasi Navarea38bb302018-07-13 12:43:13 -07002191#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2192#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2193#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2194#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2195#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2196#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2197#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2198#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002199#define MG_TX1_DRVCTRL(ln, tc_port) \
2200 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2201 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2202 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002203
Manasi Navarea38bb302018-07-13 12:43:13 -07002204#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2205#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2206#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2207#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2208#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2209#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2210#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2211#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002212#define MG_TX2_DRVCTRL(ln, tc_port) \
2213 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2214 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2215 MG_TX_DRVCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002216#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2217#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2218#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2219#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2220#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2221#define CRI_LOADGEN_SEL(x) ((x) << 12)
2222#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2223
2224#define MG_CLKHUB_LN0_PORT1 0x16839C
2225#define MG_CLKHUB_LN1_PORT1 0x16879C
2226#define MG_CLKHUB_LN0_PORT2 0x16939C
2227#define MG_CLKHUB_LN1_PORT2 0x16979C
2228#define MG_CLKHUB_LN0_PORT3 0x16A39C
2229#define MG_CLKHUB_LN1_PORT3 0x16A79C
2230#define MG_CLKHUB_LN0_PORT4 0x16B39C
2231#define MG_CLKHUB_LN1_PORT4 0x16B79C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002232#define MG_CLKHUB(ln, tc_port) \
2233 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2234 MG_CLKHUB_LN0_PORT2, \
2235 MG_CLKHUB_LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002236#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2237
2238#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2239#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2240#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2241#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2242#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2243#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2244#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2245#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002246#define MG_TX1_DCC(ln, tc_port) \
2247 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2248 MG_TX_DCC_TX1LN0_PORT2, \
2249 MG_TX_DCC_TX1LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002250#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2251#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2252#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2253#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2254#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2255#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2256#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2257#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002258#define MG_TX2_DCC(ln, tc_port) \
2259 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2260 MG_TX_DCC_TX2LN0_PORT2, \
2261 MG_TX_DCC_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002262#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2263#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2264#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002265
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002266#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2267#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2268#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2269#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2270#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2271#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2272#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2273#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002274#define MG_DP_MODE(ln, tc_port) \
2275 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2276 MG_DP_MODE_LN0_ACU_PORT2, \
2277 MG_DP_MODE_LN1_ACU_PORT1)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002278#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2279#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
2280
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002281/* The spec defines this only for BXT PHY0, but lets assume that this
2282 * would exist for PHY1 too if it had a second channel.
2283 */
2284#define _PORT_CL2CM_DW6_A 0x162358
2285#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002286#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302287#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2288
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002289#define FIA1_BASE 0x163000
Anusha Srivatsa0caf6252019-07-11 22:57:05 -07002290#define FIA2_BASE 0x16E000
2291#define FIA3_BASE 0x16F000
2292#define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2293#define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002294
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002295/* ICL PHY DFLEX registers */
José Roberto de Souza31d9ae92019-09-20 13:58:06 -07002296#define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2297#define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2298#define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2299#define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2300#define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2301#define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2302#define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002303
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302304/* BXT PHY Ref registers */
2305#define _PORT_REF_DW3_A 0x16218C
2306#define _PORT_REF_DW3_BC 0x6C18C
2307#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002308#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302309
2310#define _PORT_REF_DW6_A 0x162198
2311#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002312#define GRC_CODE_SHIFT 24
2313#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302314#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002315#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302316#define GRC_CODE_SLOW_SHIFT 8
2317#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2318#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002319#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302320
2321#define _PORT_REF_DW8_A 0x1621A0
2322#define _PORT_REF_DW8_BC 0x6C1A0
2323#define GRC_DIS (1 << 15)
2324#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002325#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302326
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302327/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302328#define _PORT_PCS_DW10_LN01_A 0x162428
2329#define _PORT_PCS_DW10_LN01_B 0x6C428
2330#define _PORT_PCS_DW10_LN01_C 0x6C828
2331#define _PORT_PCS_DW10_GRP_A 0x162C28
2332#define _PORT_PCS_DW10_GRP_B 0x6CC28
2333#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002334#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2335 _PORT_PCS_DW10_LN01_B, \
2336 _PORT_PCS_DW10_LN01_C)
2337#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2338 _PORT_PCS_DW10_GRP_B, \
2339 _PORT_PCS_DW10_GRP_C)
2340
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302341#define TX2_SWING_CALC_INIT (1 << 31)
2342#define TX1_SWING_CALC_INIT (1 << 30)
2343
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302344#define _PORT_PCS_DW12_LN01_A 0x162430
2345#define _PORT_PCS_DW12_LN01_B 0x6C430
2346#define _PORT_PCS_DW12_LN01_C 0x6C830
2347#define _PORT_PCS_DW12_LN23_A 0x162630
2348#define _PORT_PCS_DW12_LN23_B 0x6C630
2349#define _PORT_PCS_DW12_LN23_C 0x6CA30
2350#define _PORT_PCS_DW12_GRP_A 0x162c30
2351#define _PORT_PCS_DW12_GRP_B 0x6CC30
2352#define _PORT_PCS_DW12_GRP_C 0x6CE30
2353#define LANESTAGGER_STRAP_OVRD (1 << 6)
2354#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002355#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2356 _PORT_PCS_DW12_LN01_B, \
2357 _PORT_PCS_DW12_LN01_C)
2358#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2359 _PORT_PCS_DW12_LN23_B, \
2360 _PORT_PCS_DW12_LN23_C)
2361#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2362 _PORT_PCS_DW12_GRP_B, \
2363 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302364
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302365/* BXT PHY TX registers */
2366#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2367 ((lane) & 1) * 0x80)
2368
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302369#define _PORT_TX_DW2_LN0_A 0x162508
2370#define _PORT_TX_DW2_LN0_B 0x6C508
2371#define _PORT_TX_DW2_LN0_C 0x6C908
2372#define _PORT_TX_DW2_GRP_A 0x162D08
2373#define _PORT_TX_DW2_GRP_B 0x6CD08
2374#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002375#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2376 _PORT_TX_DW2_LN0_B, \
2377 _PORT_TX_DW2_LN0_C)
2378#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2379 _PORT_TX_DW2_GRP_B, \
2380 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302381#define MARGIN_000_SHIFT 16
2382#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2383#define UNIQ_TRANS_SCALE_SHIFT 8
2384#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2385
2386#define _PORT_TX_DW3_LN0_A 0x16250C
2387#define _PORT_TX_DW3_LN0_B 0x6C50C
2388#define _PORT_TX_DW3_LN0_C 0x6C90C
2389#define _PORT_TX_DW3_GRP_A 0x162D0C
2390#define _PORT_TX_DW3_GRP_B 0x6CD0C
2391#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002392#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2393 _PORT_TX_DW3_LN0_B, \
2394 _PORT_TX_DW3_LN0_C)
2395#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2396 _PORT_TX_DW3_GRP_B, \
2397 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302398#define SCALE_DCOMP_METHOD (1 << 26)
2399#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302400
2401#define _PORT_TX_DW4_LN0_A 0x162510
2402#define _PORT_TX_DW4_LN0_B 0x6C510
2403#define _PORT_TX_DW4_LN0_C 0x6C910
2404#define _PORT_TX_DW4_GRP_A 0x162D10
2405#define _PORT_TX_DW4_GRP_B 0x6CD10
2406#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002407#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2408 _PORT_TX_DW4_LN0_B, \
2409 _PORT_TX_DW4_LN0_C)
2410#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2411 _PORT_TX_DW4_GRP_B, \
2412 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302413#define DEEMPH_SHIFT 24
2414#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2415
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002416#define _PORT_TX_DW5_LN0_A 0x162514
2417#define _PORT_TX_DW5_LN0_B 0x6C514
2418#define _PORT_TX_DW5_LN0_C 0x6C914
2419#define _PORT_TX_DW5_GRP_A 0x162D14
2420#define _PORT_TX_DW5_GRP_B 0x6CD14
2421#define _PORT_TX_DW5_GRP_C 0x6CF14
2422#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2423 _PORT_TX_DW5_LN0_B, \
2424 _PORT_TX_DW5_LN0_C)
2425#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2426 _PORT_TX_DW5_GRP_B, \
2427 _PORT_TX_DW5_GRP_C)
2428#define DCC_DELAY_RANGE_1 (1 << 9)
2429#define DCC_DELAY_RANGE_2 (1 << 8)
2430
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302431#define _PORT_TX_DW14_LN0_A 0x162538
2432#define _PORT_TX_DW14_LN0_B 0x6C538
2433#define _PORT_TX_DW14_LN0_C 0x6C938
2434#define LATENCY_OPTIM_SHIFT 30
2435#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002436#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2437 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2438 _PORT_TX_DW14_LN0_C) + \
2439 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302440
David Weinehallf8896f52015-06-25 11:11:03 +03002441/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002442#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002443/* SKL VccIO mask */
2444#define SKL_VCCIO_MASK 0x1
2445/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002446#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002447/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002448#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2449#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002450/* Balance leg disable bits */
2451#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002452#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002453
Jesse Barnes585fb112008-07-29 11:54:06 -07002454/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002455 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002456 * [0-7] @ 0x2000 gen2,gen3
2457 * [8-15] @ 0x3000 945,g33,pnv
2458 *
2459 * [0-15] @ 0x3000 gen4,gen5
2460 *
2461 * [0-15] @ 0x100000 gen6,vlv,chv
2462 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002463 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002464#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002465#define I830_FENCE_START_MASK 0x07f80000
2466#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002467#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002468#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002469#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002470#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002471#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002472#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002473
2474#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002475#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002477#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2478#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002479#define I965_FENCE_PITCH_SHIFT 2
2480#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002481#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002482#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002484#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2485#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002486#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002487#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002488
Deepak S2b6b3a02014-05-27 15:59:30 +05302489
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002490/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002491#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002492#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002493#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002494#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2495#define TILECTL_BACKSNOOP_DIS (1 << 3)
2496
Jesse Barnesde151cf2008-11-12 10:03:55 -08002497/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002498 * Instruction and interrupt control regs
2499 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002500#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002501#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2502#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002503#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002504#define PRB0_BASE (0x2030 - 0x30)
2505#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2506#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2507#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2508#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2509#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2510#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002511#define RENDER_RING_BASE 0x02000
2512#define BSD_RING_BASE 0x04000
2513#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002514#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002515#define GEN11_BSD_RING_BASE 0x1c0000
2516#define GEN11_BSD2_RING_BASE 0x1c4000
2517#define GEN11_BSD3_RING_BASE 0x1d0000
2518#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002519#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002520#define GEN11_VEBOX_RING_BASE 0x1c8000
2521#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002522#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002523#define RING_TAIL(base) _MMIO((base) + 0x30)
2524#define RING_HEAD(base) _MMIO((base) + 0x34)
2525#define RING_START(base) _MMIO((base) + 0x38)
2526#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002527#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002528#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2529#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2530#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002531#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2532#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2533#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2534#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2535#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2536#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2537#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2538#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2539#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2540#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2541#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2542#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002543#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002544#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2545#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2546#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
Stuart Summersda9427502020-10-14 12:19:34 -07002547#define RING_ID(base) _MMIO((base) + 0x8c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002548#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2549#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002550#define RESET_CTL_CAT_ERROR REG_BIT(2)
2551#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2552#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2553
Mika Kuoppala39e78232018-06-07 20:24:44 +03002554#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002556#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002557#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002558#define GEN7_WR_WATERMARK _MMIO(0x4028)
2559#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2560#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002561#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2562#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002563#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2564#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002565/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002566#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002567#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002568#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2569#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002571#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002572#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2573#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002574#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002575#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002576#define GEN8_RING_FAULT_REG _MMIO(0x4094)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002577#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002578#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002579#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002580#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2581#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002582#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002583#define DONE_REG _MMIO(0x40b0)
Mika Kuoppala811bb3d2019-10-29 18:38:41 +02002584#define GEN12_GAM_DONE _MMIO(0xcf68)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002585#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2586#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002587#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Michel Thierryb41e63d2019-08-17 02:38:54 -07002588#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002589#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
Mika Kuoppalad248b372020-05-06 19:53:10 +03002590#define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208)
Mika Kuoppala972282c2020-05-07 17:20:45 +03002591#define GEN12_VD0_AUX_NV _MMIO(0x4218)
2592#define GEN12_VD1_AUX_NV _MMIO(0x4228)
2593#define GEN12_VD2_AUX_NV _MMIO(0x4298)
2594#define GEN12_VD3_AUX_NV _MMIO(0x42A8)
2595#define GEN12_VE0_AUX_NV _MMIO(0x4238)
2596#define GEN12_VE1_AUX_NV _MMIO(0x42B8)
Mika Kuoppalad248b372020-05-06 19:53:10 +03002597#define AUX_INV REG_BIT(0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002598#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2599#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002600#define RING_ACTHD(base) _MMIO((base) + 0x74)
2601#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2602#define RING_NOPID(base) _MMIO((base) + 0x94)
2603#define RING_IMR(base) _MMIO((base) + 0xa8)
2604#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2605#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2606#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002607#define TAIL_ADDR 0x001FFFF8
2608#define HEAD_WRAP_COUNT 0xFFE00000
2609#define HEAD_WRAP_ONE 0x00200000
2610#define HEAD_ADDR 0x001FFFFC
2611#define RING_NR_PAGES 0x001FF000
2612#define RING_REPORT_MASK 0x00000006
2613#define RING_REPORT_64K 0x00000002
2614#define RING_REPORT_128K 0x00000004
2615#define RING_NO_REPORT 0x00000000
2616#define RING_VALID_MASK 0x00000001
2617#define RING_VALID 0x00000001
2618#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002619#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2620#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2621#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002622
Michał Winiarski74b20892019-09-26 12:06:33 +02002623/* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2624#define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2625#define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2626
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002627#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Mika Kuoppala6b441c62019-10-24 14:03:31 +03002628#define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
John Harrison1e2b7f42019-07-12 00:07:43 -07002629#define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2630#define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2631#define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2632#define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2633#define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
John Harrison5380d0b2019-06-17 18:01:05 -07002634#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2635#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2636#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2637#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
John Harrison1e2b7f42019-07-12 00:07:43 -07002638#define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2639#define RING_FORCE_TO_NONPRIV_MASK_VALID \
2640 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2641 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
Arun Siluvery33136b02016-01-21 21:43:47 +00002642#define RING_MAX_NONPRIV_SLOTS 12
2643
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002644#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002645
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002646#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002647#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002648
Matthew Auld9a6330c2017-10-06 23:18:22 +01002649#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2650#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002651#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002652
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002653#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002654#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2655#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2656#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002657
Chris Wilson8168bd42010-11-11 17:54:52 +00002658#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002659#define PRB0_TAIL _MMIO(0x2030)
2660#define PRB0_HEAD _MMIO(0x2034)
2661#define PRB0_START _MMIO(0x2038)
2662#define PRB0_CTL _MMIO(0x203c)
2663#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2664#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2665#define PRB1_START _MMIO(0x2048) /* 915+ only */
2666#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002667#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002668#define IPEIR_I965 _MMIO(0x2064)
2669#define IPEHR_I965 _MMIO(0x2068)
2670#define GEN7_SC_INSTDONE _MMIO(0x7100)
Lionel Landwerlinf7043102020-01-29 20:16:38 +02002671#define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104)
2672#define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2674#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002675#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2676#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2677#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2678#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2679#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002680#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2681#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2682#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2683#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002684#define RING_IPEIR(base) _MMIO((base) + 0x64)
2685#define RING_IPEHR(base) _MMIO((base) + 0x68)
Chris Wilson70a76a92020-01-28 20:43:15 +00002686#define RING_EIR(base) _MMIO((base) + 0xb0)
2687#define RING_EMR(base) _MMIO((base) + 0xb4)
2688#define RING_ESR(base) _MMIO((base) + 0xb8)
Imre Deakf1d54342015-09-30 23:00:42 +03002689/*
2690 * On GEN4, only the render ring INSTDONE exists and has a different
2691 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002692 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002693 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002694#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2695#define RING_INSTPS(base) _MMIO((base) + 0x70)
2696#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2697#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2698#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2699#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Mika Kuoppalab8a11812020-04-25 02:06:32 +03002700#define RING_CMD_BUF_CCTL(base) _MMIO((base) + 0x84)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002701#define INSTPS _MMIO(0x2070) /* 965+ only */
2702#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2703#define ACTHD_I965 _MMIO(0x2074)
2704#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002705#define HWS_ADDRESS_MASK 0xfffff000
2706#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002707#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002708#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002709#define IPEIR(base) _MMIO((base) + 0x88)
2710#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002711#define GEN2_INSTDONE _MMIO(0x2090)
2712#define NOPID _MMIO(0x2094)
2713#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002714#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002715#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002716#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002717#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2718#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2719#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2720#define RING_BBADDR(base) _MMIO((base) + 0x140)
2721#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2722#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2723#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2724#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2725#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002726
Swathi Dhanavanthricade4692021-03-24 13:05:02 -07002727#define VDBOX_CGCTL3F10(base) _MMIO((base) + 0x3f10)
2728#define IECPUNIT_CLKGATE_DIS REG_BIT(22)
2729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002730#define ERROR_GEN6 _MMIO(0x40a0)
2731#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002732#define ERR_INT_POISON (1 << 31)
2733#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2734#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2735#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2736#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2737#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2738#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2739#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2740#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2741#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002743#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2744#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002745#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2746#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002747#define FAULT_VA_HIGH_BITS (0xf << 0)
2748#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002749
Lionel Landwerlinba1d18e2019-10-25 15:17:18 +03002750#define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002752#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002753#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002754
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002755#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2756#define CLAIM_ER_CLR (1 << 31)
2757#define CLAIM_ER_OVERFLOW (1 << 16)
2758#define CLAIM_ER_CTR_MASK 0xffff
2759
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002760#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002761/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002762#define DERRMR_PIPEA_SCANLINE (1 << 0)
2763#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2764#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2765#define DERRMR_PIPEA_VBLANK (1 << 3)
2766#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002767#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002768#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2769#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2770#define DERRMR_PIPEB_VBLANK (1 << 11)
2771#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002772/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002773#define DERRMR_PIPEC_SCANLINE (1 << 14)
2774#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2775#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2776#define DERRMR_PIPEC_VBLANK (1 << 21)
2777#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002778
Chris Wilson0f3b6842013-01-15 12:05:55 +00002779
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002780/* GM45+ chicken bits -- debug workaround bits that may be required
2781 * for various sorts of correct behavior. The top 16 bits of each are
2782 * the enables for writing to the corresponding low bit.
2783 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002784#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002785#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002786#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002787
2788#define FF_SLICE_CHICKEN _MMIO(0x2088)
2789#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2790
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002791/* Disables pipelining of read flushes past the SF-WIZ interface.
2792 * Required on all Ironlake steppings according to the B-Spec, but the
2793 * particular danger of not doing so is not specified.
2794 */
2795# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002796#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002797#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002798#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002799#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002800#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002801#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002802#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002803
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002804#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002805# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002806# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002807# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302808# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002809# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002811#define GEN6_GT_MODE _MMIO(0x20d0)
2812#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002813#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2814#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2815#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2816#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002817#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002818#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002819#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2820#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002821
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002822/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2823#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2824#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002825#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002826
Tim Goreb1e429f2016-03-21 14:37:29 +00002827/* WaClearTdlStateAckDirtyBits */
2828#define GEN8_STATE_ACK _MMIO(0x20F0)
2829#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2830#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2831#define GEN9_STATE_ACK_TDL0 (1 << 12)
2832#define GEN9_STATE_ACK_TDL1 (1 << 13)
2833#define GEN9_STATE_ACK_TDL2 (1 << 14)
2834#define GEN9_STATE_ACK_TDL3 (1 << 15)
2835#define GEN9_SUBSLICE_TDL_ACK_BITS \
2836 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2837 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2838
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002839#define GFX_MODE _MMIO(0x2520)
2840#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002841#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002842#define GFX_RUN_LIST_ENABLE (1 << 15)
2843#define GFX_INTERRUPT_STEERING (1 << 14)
2844#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2845#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2846#define GFX_REPLAY_MODE (1 << 11)
2847#define GFX_PSMI_GRANULARITY (1 << 10)
2848#define GFX_PPGTT_ENABLE (1 << 9)
2849#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002850
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002851#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2852#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2853#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2854#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002855
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002856#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002858#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2859#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2860#define SCPD0 _MMIO(0x209c) /* 915+ only */
Ville Syrjälä5cecf502020-07-02 18:37:23 +03002861#define SCPD_FBC_IGNORE_3D (1 << 6)
Ville Syrjälä7d423af2019-10-03 17:02:31 +03002862#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002863#define GEN2_IER _MMIO(0x20a0)
2864#define GEN2_IIR _MMIO(0x20a4)
2865#define GEN2_IMR _MMIO(0x20a8)
2866#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002867#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002868#define GINT_DIS (1 << 22)
2869#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002870#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2871#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2872#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2873#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2874#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2875#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2876#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302877#define VLV_PCBR_ADDR_SHIFT 12
2878
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002879#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define EIR _MMIO(0x20b0)
2881#define EMR _MMIO(0x20b4)
2882#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002883#define GM45_ERROR_PAGE_TABLE (1 << 5)
2884#define GM45_ERROR_MEM_PRIV (1 << 4)
2885#define I915_ERROR_PAGE_TABLE (1 << 4)
2886#define GM45_ERROR_CP_PRIV (1 << 3)
2887#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2888#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002889#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002890#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2891#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002892 will not assert AGPBUSY# and will only
2893 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002894#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2895#define INSTPM_TLB_INVALIDATE (1 << 9)
2896#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002897#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002898#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002899#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2900#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2901#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002902#define FW_BLC _MMIO(0x20d8)
2903#define FW_BLC2 _MMIO(0x20dc)
2904#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002905#define FW_BLC_SELF_EN_MASK (1 << 31)
2906#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2907#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002908#define MM_BURST_LENGTH 0x00700000
2909#define MM_FIFO_WATERMARK 0x0001F000
2910#define LM_BURST_LENGTH 0x00000700
2911#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002912#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002913
Matt Roper62afef22020-06-05 19:57:34 -07002914#define _MBUS_ABOX0_CTL 0x45038
2915#define _MBUS_ABOX1_CTL 0x45048
2916#define _MBUS_ABOX2_CTL 0x4504C
2917#define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \
2918 _MBUS_ABOX1_CTL, \
2919 _MBUS_ABOX2_CTL))
Mahesh Kumar78005492018-01-30 11:49:14 -02002920#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2921#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2922#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2923#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2924#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2925#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2926#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2927#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2928
2929#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2930#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2931#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2932 _PIPEB_MBUS_DBOX_CTL)
2933#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2934#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2935#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2936#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2937#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2938#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2939
2940#define MBUS_UBOX_CTL _MMIO(0x4503C)
2941#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2942#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2943
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07002944#define MBUS_CTL _MMIO(0x4438C)
2945#define MBUS_JOIN REG_BIT(31)
2946#define MBUS_HASHING_MODE_MASK REG_BIT(30)
2947#define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0)
2948#define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1)
2949#define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26)
2950#define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe)
2951#define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7)
2952
Matt Roperddff9a602020-07-16 15:05:50 -07002953#define HDPORT_STATE _MMIO(0x45050)
Aditya Swarup80d0f7652021-01-25 06:07:48 -08002954#define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12)
José Roberto de Souzaff7fb442021-01-08 05:48:02 -08002955#define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1)
Matt Roperddff9a602020-07-16 15:05:50 -07002956#define HDPORT_ENABLED REG_BIT(0)
2957
Keith Packard45503de2010-07-19 21:12:35 -07002958/* Make render/texture TLB fetches lower priorty than associated data
2959 * fetches. This is not turned on by default
2960 */
2961#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2962
2963/* Isoch request wait on GTT enable (Display A/B/C streams).
2964 * Make isoch requests stall on the TLB update. May cause
2965 * display underruns (test mode only)
2966 */
2967#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2968
2969/* Block grant count for isoch requests when block count is
2970 * set to a finite value.
2971 */
2972#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2973#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2974#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2975#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2976#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2977
2978/* Enable render writes to complete in C2/C3/C4 power states.
2979 * If this isn't enabled, render writes are prevented in low
2980 * power states. That seems bad to me.
2981 */
2982#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2983
2984/* This acknowledges an async flip immediately instead
2985 * of waiting for 2TLB fetches.
2986 */
2987#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2988
2989/* Enables non-sequential data reads through arbiter
2990 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002991#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002992
2993/* Disable FSB snooping of cacheable write cycles from binner/render
2994 * command stream
2995 */
2996#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2997
2998/* Arbiter time slice for non-isoch streams */
2999#define MI_ARB_TIME_SLICE_MASK (7 << 5)
3000#define MI_ARB_TIME_SLICE_1 (0 << 5)
3001#define MI_ARB_TIME_SLICE_2 (1 << 5)
3002#define MI_ARB_TIME_SLICE_4 (2 << 5)
3003#define MI_ARB_TIME_SLICE_6 (3 << 5)
3004#define MI_ARB_TIME_SLICE_8 (4 << 5)
3005#define MI_ARB_TIME_SLICE_10 (5 << 5)
3006#define MI_ARB_TIME_SLICE_14 (6 << 5)
3007#define MI_ARB_TIME_SLICE_16 (7 << 5)
3008
3009/* Low priority grace period page size */
3010#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
3011#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
3012
3013/* Disable display A/B trickle feed */
3014#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
3015
3016/* Set display plane priority */
3017#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
3018#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
3019
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003020#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02003021#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
3022#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
3023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003024#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003025#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
3026#define CM0_IZ_OPT_DISABLE (1 << 6)
3027#define CM0_ZR_OPT_DISABLE (1 << 5)
3028#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
3029#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
3030#define CM0_COLOR_EVICT_DISABLE (1 << 3)
3031#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
3032#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003033#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
3034#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003035#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003036#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01003037#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003038#define ECO_GATING_CX_ONLY (1 << 3)
3039#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003042#define RC_OP_FLUSH_ENABLE (1 << 0)
3043#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003044#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003045#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
3046#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
3047#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07003048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08003050#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003051#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08003052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003053#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00003054#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Mika Kuoppala99db8c592019-10-15 18:44:48 +03003055#define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02003056#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003057#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02003058
Robert Bragg19f81df2017-06-13 12:23:03 +01003059#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
3060#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
3061
Talha Nassar0b904c82019-01-31 17:08:44 -08003062#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
3063#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
3064
Deepak S693d11c2015-01-16 20:42:16 +05303065/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00003066#define HSW_PAVP_FUSE1 _MMIO(0x911C)
3067#define HSW_F1_EU_DIS_SHIFT 16
3068#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
3069#define HSW_F1_EU_DIS_10EUS 0
3070#define HSW_F1_EU_DIS_8EUS 1
3071#define HSW_F1_EU_DIS_6EUS 2
3072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003073#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08003074#define CHV_FGT_DISABLE_SS0 (1 << 10)
3075#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05303076#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3077#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3078#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3079#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3080#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3081#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3082#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3083#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003085#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003086#define GEN8_F2_SS_DIS_SHIFT 21
3087#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06003088#define GEN8_F2_S_ENA_SHIFT 25
3089#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3090
3091#define GEN9_F2_SS_DIS_SHIFT 20
3092#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3093
Ben Widawsky4e9767b2017-09-20 11:35:24 -07003094#define GEN10_F2_S_ENA_SHIFT 22
3095#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3096#define GEN10_F2_SS_DIS_SHIFT 18
3097#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3098
Yunwei Zhangfe864b72018-05-18 15:41:25 -07003099#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3100#define GEN10_L3BANK_PAIR_COUNT 4
3101#define GEN10_L3BANK_MASK 0x0F
3102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003103#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003104#define GEN8_EU_DIS0_S0_MASK 0xffffff
3105#define GEN8_EU_DIS0_S1_SHIFT 24
3106#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003108#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003109#define GEN8_EU_DIS1_S1_MASK 0xffff
3110#define GEN8_EU_DIS1_S2_SHIFT 16
3111#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003113#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003114#define GEN8_EU_DIS2_S2_MASK 0xff
3115
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003116#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06003117
Ben Widawsky4e9767b2017-09-20 11:35:24 -07003118#define GEN10_EU_DISABLE3 _MMIO(0x9140)
3119#define GEN10_EU_DIS_SS_MASK 0xff
3120
Oscar Mateo26376a72018-03-16 14:14:49 +02003121#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3122#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3123#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07003124#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02003125
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07003126#define GEN11_EU_DISABLE _MMIO(0x9134)
3127#define GEN11_EU_DIS_MASK 0xFF
3128
3129#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3130#define GEN11_GT_S_ENA_MASK 0xFF
3131
3132#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3133
Daniele Ceraolo Spurio601734f2019-09-13 08:51:37 +01003134#define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
3135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003136#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01003137#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3138#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3139#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3140#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003141
Ben Widawskycc609d52013-05-28 19:22:29 -07003142/* On modern GEN architectures interrupt control consists of two sets
3143 * of registers. The first set pertains to the ring generating the
3144 * interrupt. The second control is for the functional block generating the
3145 * interrupt. These are PM, GT, DE, etc.
3146 *
3147 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3148 * GT interrupt bits, so we don't need to duplicate the defines.
3149 *
3150 * These defines should cover us well from SNB->HSW with minor exceptions
3151 * it can also work on ILK.
3152 */
3153#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3154#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3155#define GT_BLT_USER_INTERRUPT (1 << 22)
3156#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3157#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003158#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Chris Wilsonc4e8ba72020-04-07 14:08:11 +01003159#define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
Oscar Mateo73d477f2014-07-24 17:04:31 +01003160#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07003161#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3162#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
Chris Wilson70a76a92020-01-28 20:43:15 +00003163#define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
Ben Widawskycc609d52013-05-28 19:22:29 -07003164#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3165#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3166#define GT_RENDER_USER_INTERRUPT (1 << 0)
3167
Ben Widawsky12638c52013-05-28 19:22:31 -07003168#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3169#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3170
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003171#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003172 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003173 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003174
Ben Widawskycc609d52013-05-28 19:22:29 -07003175/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003176#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003177
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003178#define I915_PM_INTERRUPT (1 << 31)
3179#define I915_ISP_INTERRUPT (1 << 22)
3180#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3181#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3182#define I915_MIPIC_INTERRUPT (1 << 19)
3183#define I915_MIPIA_INTERRUPT (1 << 18)
3184#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3185#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3186#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3187#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003188#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3189#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3190#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3191#define I915_HWB_OOM_INTERRUPT (1 << 13)
3192#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3193#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3194#define I915_MISC_INTERRUPT (1 << 11)
3195#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3196#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3197#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3198#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3199#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3200#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3201#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3202#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3203#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3204#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3205#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3206#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3207#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3208#define I915_DEBUG_INTERRUPT (1 << 2)
3209#define I915_WINVALID_INTERRUPT (1 << 1)
3210#define I915_USER_INTERRUPT (1 << 1)
3211#define I915_ASLE_INTERRUPT (1 << 0)
3212#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003213
Jerome Anandeef57322017-01-25 04:27:49 +05303214#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3215#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3216
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003217/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003218#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3219#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3220
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003221#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3222#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3223#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3224#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3225 _VLV_AUD_PORT_EN_B_DBG, \
3226 _VLV_AUD_PORT_EN_C_DBG, \
3227 _VLV_AUD_PORT_EN_D_DBG)
3228#define VLV_AMP_MUTE (1 << 1)
3229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003230#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003232#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003233#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003234#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Mika Kuoppala561db822020-02-07 17:51:37 +02003235#define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003236#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3237#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3238#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3239#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003240#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003241#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3242#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3243#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3244#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3245#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3246#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3247#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3248#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003249
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003251 * Framebuffer compression (915+ only)
3252 */
3253
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003254#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3255#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3256#define FBC_CONTROL _MMIO(0x3208)
Ville Syrjäläa4c74b22020-04-29 13:10:30 +03003257#define FBC_CTL_EN REG_BIT(31)
3258#define FBC_CTL_PERIODIC REG_BIT(30)
3259#define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
3260#define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
3261#define FBC_CTL_STOP_ON_MOD REG_BIT(15)
3262#define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
3263#define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm */
3264#define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
3265#define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
3266#define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
3267#define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003268#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003269#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003270#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003271#define FBC_STAT_COMPRESSING (1 << 31)
3272#define FBC_STAT_COMPRESSED (1 << 30)
3273#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003274#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003275#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003276#define FBC_CTL_FENCE_DBL (0 << 4)
3277#define FBC_CTL_IDLE_IMM (0 << 2)
3278#define FBC_CTL_IDLE_FULL (1 << 2)
3279#define FBC_CTL_IDLE_LINE (2 << 2)
3280#define FBC_CTL_IDLE_DEBUG (3 << 2)
3281#define FBC_CTL_CPU_FENCE (1 << 1)
3282#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003283#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3284#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003285
3286#define FBC_LL_SIZE (1536)
3287
Mika Kuoppala44fff992016-06-07 17:19:09 +03003288#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003289#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003290
Jesse Barnes74dff282009-09-14 15:39:40 -07003291/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003292#define DPFC_CB_BASE _MMIO(0x3200)
3293#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003294#define DPFC_CTL_EN (1 << 31)
3295#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3296#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3297#define DPFC_CTL_FENCE_EN (1 << 29)
3298#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3299#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3300#define DPFC_SR_EN (1 << 10)
3301#define DPFC_CTL_LIMIT_1X (0 << 6)
3302#define DPFC_CTL_LIMIT_2X (1 << 6)
3303#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003304#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003305#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003306#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3307#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3308#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3309#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003310#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003311#define DPFC_INVAL_SEG_SHIFT (16)
3312#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3313#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003314#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003315#define DPFC_STATUS2 _MMIO(0x3214)
3316#define DPFC_FENCE_YOFF _MMIO(0x3218)
3317#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003318#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003319
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003320/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003321#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3322#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003323#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003324/* The bit 28-8 is reserved */
3325#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003326#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3327#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003328#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3329#define IVB_FBC_STATUS2 _MMIO(0x43214)
3330#define IVB_FBC_COMP_SEG_MASK 0x7ff
3331#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003332#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3333#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003334#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003335#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003336#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003337#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003338#define ILK_FBC_RT_VALID (1 << 0)
3339#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003341#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003342#define ILK_FBCQ_DIS (1 << 22)
Ville Syrjäläb7a70532021-02-20 12:33:03 +02003343#define ILK_PABSTRETCH_DIS REG_BIT(21)
3344#define ILK_SABSTRETCH_DIS REG_BIT(20)
3345#define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
3346#define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
3347#define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
3348#define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
3349#define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
3350#define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
3351#define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
3352#define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
3353#define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
3354#define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
Yuanhan Liu13982612010-12-15 15:42:31 +08003355
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003356
Jesse Barnes585fb112008-07-29 11:54:06 -07003357/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003358 * Framebuffer compression for Sandybridge
3359 *
3360 * The following two registers are of type GTTMMADR
3361 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003362#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003363#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003364#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003365
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003366/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003367#define IVB_FBC_RT_BASE _MMIO(0x7020)
Matt Roperd0ed5102020-03-11 09:22:57 -07003368#define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003369
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003370#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003371#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003373#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003374#define FBC_REND_NUKE (1 << 2)
3375#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003376
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003377/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003378 * GPIO regs
3379 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003380#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3381 4 * (gpio))
3382
Jesse Barnes585fb112008-07-29 11:54:06 -07003383# define GPIO_CLOCK_DIR_MASK (1 << 0)
3384# define GPIO_CLOCK_DIR_IN (0 << 1)
3385# define GPIO_CLOCK_DIR_OUT (1 << 1)
3386# define GPIO_CLOCK_VAL_MASK (1 << 2)
3387# define GPIO_CLOCK_VAL_OUT (1 << 3)
3388# define GPIO_CLOCK_VAL_IN (1 << 4)
3389# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3390# define GPIO_DATA_DIR_MASK (1 << 8)
3391# define GPIO_DATA_DIR_IN (0 << 9)
3392# define GPIO_DATA_DIR_OUT (1 << 9)
3393# define GPIO_DATA_VAL_MASK (1 << 10)
3394# define GPIO_DATA_VAL_OUT (1 << 11)
3395# define GPIO_DATA_VAL_IN (1 << 12)
3396# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003398#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003399#define GMBUS_AKSV_SELECT (1 << 11)
3400#define GMBUS_RATE_100KHZ (0 << 8)
3401#define GMBUS_RATE_50KHZ (1 << 8)
3402#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3403#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3404#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303405#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003407#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003408#define GMBUS_SW_CLR_INT (1 << 31)
3409#define GMBUS_SW_RDY (1 << 30)
3410#define GMBUS_ENT (1 << 29) /* enable timeout */
3411#define GMBUS_CYCLE_NONE (0 << 25)
3412#define GMBUS_CYCLE_WAIT (1 << 25)
3413#define GMBUS_CYCLE_INDEX (2 << 25)
3414#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003415#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003416#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303417#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003418#define GMBUS_SLAVE_INDEX_SHIFT 8
3419#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003420#define GMBUS_SLAVE_READ (1 << 0)
3421#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003422#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003423#define GMBUS_INUSE (1 << 15)
3424#define GMBUS_HW_WAIT_PHASE (1 << 14)
3425#define GMBUS_STALL_TIMEOUT (1 << 13)
3426#define GMBUS_INT (1 << 12)
3427#define GMBUS_HW_RDY (1 << 11)
3428#define GMBUS_SATOER (1 << 10)
3429#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003430#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3431#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003432#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3433#define GMBUS_NAK_EN (1 << 3)
3434#define GMBUS_IDLE_EN (1 << 2)
3435#define GMBUS_HW_WAIT_EN (1 << 1)
3436#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003437#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003438#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003439
Jesse Barnes585fb112008-07-29 11:54:06 -07003440/*
3441 * Clock control & power management
3442 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003443#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3444#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3445#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003446#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003448#define VGA0 _MMIO(0x6000)
3449#define VGA1 _MMIO(0x6004)
3450#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003451#define VGA0_PD_P2_DIV_4 (1 << 7)
3452#define VGA0_PD_P1_DIV_2 (1 << 5)
3453#define VGA0_PD_P1_SHIFT 0
3454#define VGA0_PD_P1_MASK (0x1f << 0)
3455#define VGA1_PD_P2_DIV_4 (1 << 15)
3456#define VGA1_PD_P1_DIV_2 (1 << 13)
3457#define VGA1_PD_P1_SHIFT 8
3458#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003459#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003460#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3461#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003462#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003463#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003464#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003465#define DPLL_VGA_MODE_DIS (1 << 28)
3466#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3467#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3468#define DPLL_MODE_MASK (3 << 26)
3469#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3470#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3471#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3472#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3473#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3474#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003475#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003476#define DPLL_LOCK_VLV (1 << 15)
3477#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3478#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3479#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003480#define DPLL_PORTC_READY_MASK (0xf << 4)
3481#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003482
Jesse Barnes585fb112008-07-29 11:54:06 -07003483#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003484
3485/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003486#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003487#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003488#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003489#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003490#define PHY_LDO_DELAY_0NS 0x0
3491#define PHY_LDO_DELAY_200NS 0x1
3492#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003493#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3494#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003495#define PHY_CH_SU_PSR 0x1
3496#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003497#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003498#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003499#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003500#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3501#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3502#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003503
Jesse Barnes585fb112008-07-29 11:54:06 -07003504/*
3505 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3506 * this field (only one bit may be set).
3507 */
3508#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3509#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003510#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003511/* i830, required in DVO non-gang */
3512#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3513#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3514#define PLL_REF_INPUT_DREFCLK (0 << 13)
3515#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3516#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3517#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3518#define PLL_REF_INPUT_MASK (3 << 13)
3519#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003520/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003521# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3522# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003523# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003524# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3525# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3526
Jesse Barnes585fb112008-07-29 11:54:06 -07003527/*
3528 * Parallel to Serial Load Pulse phase selection.
3529 * Selects the phase for the 10X DPLL clock for the PCIe
3530 * digital display port. The range is 4 to 13; 10 or more
3531 * is just a flip delay. The default is 6
3532 */
3533#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3534#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3535/*
3536 * SDVO multiplier for 945G/GM. Not used on 965.
3537 */
3538#define SDVO_MULTIPLIER_MASK 0x000000ff
3539#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3540#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003541
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003542#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3543#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3544#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003546
Jesse Barnes585fb112008-07-29 11:54:06 -07003547/*
3548 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3549 *
3550 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3551 */
3552#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3553#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3554/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3555#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3556#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3557/*
3558 * SDVO/UDI pixel multiplier.
3559 *
3560 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3561 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3562 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3563 * dummy bytes in the datastream at an increased clock rate, with both sides of
3564 * the link knowing how many bytes are fill.
3565 *
3566 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3567 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3568 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3569 * through an SDVO command.
3570 *
3571 * This register field has values of multiplication factor minus 1, with
3572 * a maximum multiplier of 5 for SDVO.
3573 */
3574#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3575#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3576/*
3577 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3578 * This best be set to the default value (3) or the CRT won't work. No,
3579 * I don't entirely understand what this does...
3580 */
3581#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3582#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003583
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003584#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003586#define _FPA0 0x6040
3587#define _FPA1 0x6044
3588#define _FPB0 0x6048
3589#define _FPB1 0x604c
3590#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3591#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003592#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003593#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003594#define FP_N_DIV_SHIFT 16
3595#define FP_M1_DIV_MASK 0x00003f00
3596#define FP_M1_DIV_SHIFT 8
3597#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003598#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003599#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003600#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003601#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3602#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3603#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3604#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3605#define DPLLB_TEST_N_BYPASS (1 << 19)
3606#define DPLLB_TEST_M_BYPASS (1 << 18)
3607#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3608#define DPLLA_TEST_N_BYPASS (1 << 3)
3609#define DPLLA_TEST_M_BYPASS (1 << 2)
3610#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003611#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003612#define DSTATE_GFX_RESET_I830 (1 << 6)
3613#define DSTATE_PLL_D3_OFF (1 << 3)
3614#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3615#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003616#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003617# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3618# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3619# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3620# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3621# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3622# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3623# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003624# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003625# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3626# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3627# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3628# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3629# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3630# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3631# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3632# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3633# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3634# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3635# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3636# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3637# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3638# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3639# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3640# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3641# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3642# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3643# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3644# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3645# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003646/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003647 * This bit must be set on the 830 to prevent hangs when turning off the
3648 * overlay scaler.
3649 */
3650# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3651# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3652# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3653# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3654# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003656#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003657# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3658# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3659# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3660# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3661# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3662# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3663# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3664# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3665# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003666/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003667# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3668# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3669# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3670# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003671/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003672# define SV_CLOCK_GATE_DISABLE (1 << 0)
3673# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3674# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3675# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3676# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3677# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3678# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3679# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3680# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3681# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3682# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3683# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3684# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3685# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3686# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3687# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3688# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3689# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3690
3691# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003692/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003693# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3694# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3695# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3696# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3697# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3698# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003699/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003700# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3701# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3702# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3703# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3704# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3705# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3706# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3707# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3708# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3709# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3710# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3711# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3712# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3713# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3714# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3715# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3716# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3717# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3718# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3719
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003720#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003721#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3722#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3723#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003724
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003725#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003726#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3727
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003728#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3729#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003731#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003732#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003736#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003737#define CDCLK_FREQ_SHIFT 4
3738#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3739#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003740
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003742#define PFI_CREDIT_63 (9 << 28) /* chv only */
3743#define PFI_CREDIT_31 (8 << 28) /* chv only */
3744#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3745#define PFI_CREDIT_RESEND (1 << 27)
3746#define VGA_FAST_MODE_DISABLE (1 << 14)
3747
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003748#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003749
Jesse Barnes585fb112008-07-29 11:54:06 -07003750/*
3751 * Palette regs
3752 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003753#define _PALETTE_A 0xa000
3754#define _PALETTE_B 0xa800
3755#define _CHV_PALETTE_C 0xc000
Swati Sharma8efd0692019-09-09 17:31:42 +05303756#define PALETTE_RED_MASK REG_GENMASK(23, 16)
3757#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3758#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003759#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003760 _PICK((pipe), _PALETTE_A, \
3761 _PALETTE_B, _CHV_PALETTE_C) + \
3762 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003763
Eric Anholt673a3942008-07-30 12:06:12 -07003764/* MCH MMIO space */
3765
3766/*
3767 * MCHBAR mirror.
3768 *
3769 * This mirrors the MCHBAR MMIO space whose location is determined by
3770 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3771 * every way. It is not accessible from the CP register read instructions.
3772 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003773 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3774 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003775 */
3776#define MCHBAR_MIRROR_BASE 0x10000
3777
Yuanhan Liu13982612010-12-15 15:42:31 +08003778#define MCHBAR_MIRROR_BASE_SNB 0x140000
3779
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003780#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3781#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003782#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3783#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003784#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003785
Chris Wilson3ebecd02013-04-12 19:10:13 +01003786/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003787#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003788
Ville Syrjälä646b4262014-04-25 20:14:30 +03003789/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003790#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003791#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3792#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3793#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3794#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3795#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003796#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003797#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003798#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003799
Ville Syrjälä646b4262014-04-25 20:14:30 +03003800/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003801#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003802#define CSHRDDR3CTL_DDR3 (1 << 2)
3803
Ville Syrjälä646b4262014-04-25 20:14:30 +03003804/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjälä924ad0e2021-04-21 18:34:00 +03003805#define C0DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3806#define C1DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003807
Ville Syrjälä646b4262014-04-25 20:14:30 +03003808/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003809#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3810#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3811#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003812#define MAD_DIMM_ECC_MASK (0x3 << 24)
3813#define MAD_DIMM_ECC_OFF (0x0 << 24)
3814#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3815#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3816#define MAD_DIMM_ECC_ON (0x3 << 24)
3817#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3818#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3819#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3820#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3821#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3822#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3823#define MAD_DIMM_A_SELECT (0x1 << 16)
3824/* DIMM sizes are in multiples of 256mb. */
3825#define MAD_DIMM_B_SIZE_SHIFT 8
3826#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3827#define MAD_DIMM_A_SIZE_SHIFT 0
3828#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3829
Ville Syrjälä646b4262014-04-25 20:14:30 +03003830/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003831#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003832#define MCH_SSKPD_WM0_MASK 0x3f
3833#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003834
Keith Packardb11248d2009-06-11 22:28:56 -07003835/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003836#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Ville Syrjälä488e0172020-05-14 15:38:38 +03003837#define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
3838#define CLKCFG_FSB_400_ALT (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003839#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3840#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3841#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3842#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003843#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003844#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003845#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Ville Syrjälä6f62bda2020-05-14 15:38:36 +03003846#define CLKCFG_FSB_1600_ALT (6 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07003847#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003848#define CLKCFG_MEM_533 (1 << 4)
3849#define CLKCFG_MEM_667 (2 << 4)
3850#define CLKCFG_MEM_800 (3 << 4)
3851#define CLKCFG_MEM_MASK (7 << 4)
3852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003853#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3854#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003855
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003856#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003857#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003858#define TR1 _MMIO(0x11006)
3859#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003860#define TSFS_SLOPE_MASK 0x0000ff00
3861#define TSFS_SLOPE_SHIFT 8
3862#define TSFS_INTR_MASK 0x000000ff
3863
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003864#define CRSTANDVID _MMIO(0x11100)
3865#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003866#define PXVFREQ_PX_MASK 0x7f000000
3867#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003868#define VIDFREQ_BASE _MMIO(0x11110)
3869#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3870#define VIDFREQ2 _MMIO(0x11114)
3871#define VIDFREQ3 _MMIO(0x11118)
3872#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003873#define VIDFREQ_P0_MASK 0x1f000000
3874#define VIDFREQ_P0_SHIFT 24
3875#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3876#define VIDFREQ_P0_CSCLK_SHIFT 20
3877#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3878#define VIDFREQ_P0_CRCLK_SHIFT 16
3879#define VIDFREQ_P1_MASK 0x00001f00
3880#define VIDFREQ_P1_SHIFT 8
3881#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3882#define VIDFREQ_P1_CSCLK_SHIFT 4
3883#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003884#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3885#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003886#define INTTOEXT_MAP3_SHIFT 24
3887#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3888#define INTTOEXT_MAP2_SHIFT 16
3889#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3890#define INTTOEXT_MAP1_SHIFT 8
3891#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3892#define INTTOEXT_MAP0_SHIFT 0
3893#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003894#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003895#define MEMCTL_CMD_MASK 0xe000
3896#define MEMCTL_CMD_SHIFT 13
3897#define MEMCTL_CMD_RCLK_OFF 0
3898#define MEMCTL_CMD_RCLK_ON 1
3899#define MEMCTL_CMD_CHFREQ 2
3900#define MEMCTL_CMD_CHVID 3
3901#define MEMCTL_CMD_VMMOFF 4
3902#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003903#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003904 when command complete */
3905#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3906#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003907#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003908#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003909#define MEMIHYST _MMIO(0x1117c)
3910#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003911#define MEMINT_RSEXIT_EN (1 << 8)
3912#define MEMINT_CX_SUPR_EN (1 << 7)
3913#define MEMINT_CONT_BUSY_EN (1 << 6)
3914#define MEMINT_AVG_BUSY_EN (1 << 5)
3915#define MEMINT_EVAL_CHG_EN (1 << 4)
3916#define MEMINT_MON_IDLE_EN (1 << 3)
3917#define MEMINT_UP_EVAL_EN (1 << 2)
3918#define MEMINT_DOWN_EVAL_EN (1 << 1)
3919#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003920#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003921#define MEM_RSEXIT_MASK 0xc000
3922#define MEM_RSEXIT_SHIFT 14
3923#define MEM_CONT_BUSY_MASK 0x3000
3924#define MEM_CONT_BUSY_SHIFT 12
3925#define MEM_AVG_BUSY_MASK 0x0c00
3926#define MEM_AVG_BUSY_SHIFT 10
3927#define MEM_EVAL_CHG_MASK 0x0300
3928#define MEM_EVAL_BUSY_SHIFT 8
3929#define MEM_MON_IDLE_MASK 0x00c0
3930#define MEM_MON_IDLE_SHIFT 6
3931#define MEM_UP_EVAL_MASK 0x0030
3932#define MEM_UP_EVAL_SHIFT 4
3933#define MEM_DOWN_EVAL_MASK 0x000c
3934#define MEM_DOWN_EVAL_SHIFT 2
3935#define MEM_SW_CMD_MASK 0x0003
3936#define MEM_INT_STEER_GFX 0
3937#define MEM_INT_STEER_CMR 1
3938#define MEM_INT_STEER_SMI 2
3939#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003940#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003941#define MEMINT_RSEXIT (1 << 7)
3942#define MEMINT_CONT_BUSY (1 << 6)
3943#define MEMINT_AVG_BUSY (1 << 5)
3944#define MEMINT_EVAL_CHG (1 << 4)
3945#define MEMINT_MON_IDLE (1 << 3)
3946#define MEMINT_UP_EVAL (1 << 2)
3947#define MEMINT_DOWN_EVAL (1 << 1)
3948#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003949#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003950#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003951#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3952#define MEMMODE_BOOST_FREQ_SHIFT 24
3953#define MEMMODE_IDLE_MODE_MASK 0x00030000
3954#define MEMMODE_IDLE_MODE_SHIFT 16
3955#define MEMMODE_IDLE_MODE_EVAL 0
3956#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003957#define MEMMODE_HWIDLE_EN (1 << 15)
3958#define MEMMODE_SWMODE_EN (1 << 14)
3959#define MEMMODE_RCLK_GATE (1 << 13)
3960#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003961#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3962#define MEMMODE_FSTART_SHIFT 8
3963#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3964#define MEMMODE_FMAX_SHIFT 4
3965#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003966#define RCBMAXAVG _MMIO(0x1119c)
3967#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003968#define SWMEMCMD_RENDER_OFF (0 << 13)
3969#define SWMEMCMD_RENDER_ON (1 << 13)
3970#define SWMEMCMD_SWFREQ (2 << 13)
3971#define SWMEMCMD_TARVID (3 << 13)
3972#define SWMEMCMD_VRM_OFF (4 << 13)
3973#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003974#define CMDSTS (1 << 12)
3975#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003976#define SWFREQ_MASK 0x0380 /* P0-7 */
3977#define SWFREQ_SHIFT 7
3978#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003979#define MEMSTAT_CTG _MMIO(0x111a0)
3980#define RCBMINAVG _MMIO(0x111a0)
3981#define RCUPEI _MMIO(0x111b0)
3982#define RCDNEI _MMIO(0x111b4)
3983#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003984#define RS1EN (1 << 31)
3985#define RS2EN (1 << 30)
3986#define RS3EN (1 << 29)
3987#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3988#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3989#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3990#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3991#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3992#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3993#define RSX_STATUS_MASK (7 << 20)
3994#define RSX_STATUS_ON (0 << 20)
3995#define RSX_STATUS_RC1 (1 << 20)
3996#define RSX_STATUS_RC1E (2 << 20)
3997#define RSX_STATUS_RS1 (3 << 20)
3998#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3999#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
4000#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
4001#define RSX_STATUS_RSVD2 (7 << 20)
4002#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
4003#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
4004#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
4005#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
4006#define RS1CONTSAV_MASK (3 << 14)
4007#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
4008#define RS1CONTSAV_RSVD (1 << 14)
4009#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
4010#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
4011#define NORMSLEXLAT_MASK (3 << 12)
4012#define SLOW_RS123 (0 << 12)
4013#define SLOW_RS23 (1 << 12)
4014#define SLOW_RS3 (2 << 12)
4015#define NORMAL_RS123 (3 << 12)
4016#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
4017#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
4018#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
4019#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
4020#define RS_CSTATE_MASK (3 << 4)
4021#define RS_CSTATE_C367_RS1 (0 << 4)
4022#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
4023#define RS_CSTATE_RSVD (2 << 4)
4024#define RS_CSTATE_C367_RS2 (3 << 4)
4025#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
4026#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004027#define VIDCTL _MMIO(0x111c0)
4028#define VIDSTS _MMIO(0x111c8)
4029#define VIDSTART _MMIO(0x111cc) /* 8 bits */
4030#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004031#define MEMSTAT_VID_MASK 0x7f00
4032#define MEMSTAT_VID_SHIFT 8
4033#define MEMSTAT_PSTATE_MASK 0x00f8
4034#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004035#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08004036#define MEMSTAT_SRC_CTL_MASK 0x0003
4037#define MEMSTAT_SRC_CTL_CORE 0
4038#define MEMSTAT_SRC_CTL_TRB 1
4039#define MEMSTAT_SRC_CTL_THM 2
4040#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004041#define RCPREVBSYTUPAVG _MMIO(0x113b8)
4042#define RCPREVBSYTDNAVG _MMIO(0x113bc)
4043#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004044#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004045#define SDEW _MMIO(0x1124c)
4046#define CSIEW0 _MMIO(0x11250)
4047#define CSIEW1 _MMIO(0x11254)
4048#define CSIEW2 _MMIO(0x11258)
4049#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
4050#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
4051#define MCHAFE _MMIO(0x112c0)
4052#define CSIEC _MMIO(0x112e0)
4053#define DMIEC _MMIO(0x112e4)
4054#define DDREC _MMIO(0x112e8)
4055#define PEG0EC _MMIO(0x112ec)
4056#define PEG1EC _MMIO(0x112f0)
4057#define GFXEC _MMIO(0x112f4)
4058#define RPPREVBSYTUPAVG _MMIO(0x113b8)
4059#define RPPREVBSYTDNAVG _MMIO(0x113bc)
4060#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004061#define ECR_GPFE (1 << 31)
4062#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07004063#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004064#define OGW0 _MMIO(0x11608)
4065#define OGW1 _MMIO(0x1160c)
4066#define EG0 _MMIO(0x11610)
4067#define EG1 _MMIO(0x11614)
4068#define EG2 _MMIO(0x11618)
4069#define EG3 _MMIO(0x1161c)
4070#define EG4 _MMIO(0x11620)
4071#define EG5 _MMIO(0x11624)
4072#define EG6 _MMIO(0x11628)
4073#define EG7 _MMIO(0x1162c)
4074#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
4075#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
4076#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07004077#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004078#define CSIPLL0 _MMIO(0x12c10)
4079#define DDRMPLL1 _MMIO(0X12c20)
4080#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08004081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004082#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03004083#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03004084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004085#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4086#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4087#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4088#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
4089#define BXT_RP_STATE_CAP _MMIO(0x138170)
Chris Wilson9938ee22020-04-20 18:27:36 +01004090#define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004091
Ville Syrjälä8a292d02016-04-20 16:43:56 +03004092/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08004093 * Logical Context regs
4094 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07004095#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00004096#define CCID_EN BIT(0)
4097#define CCID_EXTENDED_STATE_RESTORE BIT(2)
4098#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004099/*
4100 * Notes on SNB/IVB/VLV context size:
4101 * - Power context is saved elsewhere (LLC or stolen)
4102 * - Ring/execlist context is saved on SNB, not on IVB
4103 * - Extended context size already includes render context size
4104 * - We always need to follow the extended context size.
4105 * SNB BSpec has comments indicating that we should use the
4106 * render context size instead if execlists are disabled, but
4107 * based on empirical testing that's just nonsense.
4108 * - Pipelined/VF state is saved on SNB/IVB respectively
4109 * - GT1 size just indicates how much of render context
4110 * doesn't need saving on GT1
4111 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004112#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004113#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4114#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4115#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4116#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4117#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004118#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07004119 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4120 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004121#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004122#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4123#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4124#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4125#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4126#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4127#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004128#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07004129 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07004130
Zhi Wangc01fc532016-06-16 08:07:02 -04004131enum {
4132 INTEL_ADVANCED_CONTEXT = 0,
4133 INTEL_LEGACY_32B_CONTEXT,
4134 INTEL_ADVANCED_AD_CONTEXT,
4135 INTEL_LEGACY_64B_CONTEXT
4136};
4137
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004138enum {
4139 FAULT_AND_HANG = 0,
4140 FAULT_AND_HALT, /* Debug only */
4141 FAULT_AND_STREAM,
4142 FAULT_AND_CONTINUE /* Unsupported */
4143};
4144
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004145#define GEN8_CTX_VALID (1 << 0)
4146#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4147#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4148#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4149#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004150#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004151
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004152#define GEN8_CTX_ID_SHIFT 32
4153#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004154#define GEN11_SW_CTX_ID_SHIFT 37
4155#define GEN11_SW_CTX_ID_WIDTH 11
4156#define GEN11_ENGINE_CLASS_SHIFT 61
4157#define GEN11_ENGINE_CLASS_WIDTH 3
4158#define GEN11_ENGINE_INSTANCE_SHIFT 48
4159#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004160
4161#define CHV_CLK_CTL1 _MMIO(0x101100)
4162#define VLV_CLK_CTL2 _MMIO(0x101104)
4163#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4164
4165/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004166 * Overlay regs
4167 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004168
4169#define OVADD _MMIO(0x30000)
4170#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004171#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004172#define OGAMC5 _MMIO(0x30010)
4173#define OGAMC4 _MMIO(0x30014)
4174#define OGAMC3 _MMIO(0x30018)
4175#define OGAMC2 _MMIO(0x3001c)
4176#define OGAMC1 _MMIO(0x30020)
4177#define OGAMC0 _MMIO(0x30024)
4178
4179/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004180 * GEN9 clock gating regs
4181 */
4182#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004183#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004184#define PWM2_GATING_DIS (1 << 14)
4185#define PWM1_GATING_DIS (1 << 13)
4186
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08004187#define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
4188#define TGL_VRH_GATING_DIS REG_BIT(31)
Stuart Summersda9427502020-10-14 12:19:34 -07004189#define DPT_GATING_DIS REG_BIT(22)
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08004190
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004191#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4192#define BXT_GMBUS_GATING_DIS (1 << 14)
4193
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07004194#define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
4195#define DPCE_GATING_DIS REG_BIT(17)
4196
Imre Deaked69cd42017-10-02 10:55:57 +03004197#define _CLKGATE_DIS_PSL_A 0x46520
4198#define _CLKGATE_DIS_PSL_B 0x46524
4199#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304200#define DUPS1_GATING_DIS (1 << 15)
4201#define DUPS2_GATING_DIS (1 << 19)
4202#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004203#define DPF_GATING_DIS (1 << 10)
4204#define DPF_RAM_GATING_DIS (1 << 9)
4205#define DPFR_GATING_DIS (1 << 8)
4206
4207#define CLKGATE_DIS_PSL(pipe) \
4208 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4209
Imre Deakd965e7ac2015-12-01 10:23:52 +02004210/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004211 * GEN10 clock gating regs
4212 */
4213#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4214#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004215#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004216#define MSCUNIT_CLKGATE_DIS (1 << 10)
Mika Kuoppalada5d2ca2019-10-15 18:44:11 +03004217#define L3_CLKGATE_DIS REG_BIT(16)
4218#define L3_CR2X_CLKGATE_DIS REG_BIT(17)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004219
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004220#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4221#define GWUNIT_CLKGATE_DIS (1 << 16)
4222
Mika Kuoppala65df78b2019-10-15 18:44:44 +03004223#define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4224#define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4225
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004226#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
Matt Roperb9cf9da2019-12-23 17:20:25 -08004227#define VFUNIT_CLKGATE_DIS REG_BIT(20)
4228#define HSUNIT_CLKGATE_DIS REG_BIT(8)
4229#define VSUNIT_CLKGATE_DIS REG_BIT(3)
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004230
Matt Roper4ca15382019-12-23 17:20:26 -08004231#define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4)
4232#define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19)
Matt Roper1cd21a72019-12-31 11:07:13 -08004233#define PSDUNIT_CLKGATE_DIS REG_BIT(5)
Matt Roper4ca15382019-12-23 17:20:26 -08004234
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004235#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4236#define CGPSF_CLKGATE_DIS (1 << 3)
4237
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004238/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004239 * Display engine regs
4240 */
4241
Shuang He8bf1e9f2013-10-15 18:55:27 +01004242/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004243#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004244#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004245/* skl+ source selection */
4246#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4247#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4248#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4249#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4250#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4251#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4252#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4253#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004254/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004255#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4256#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4257#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004258/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004259#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4260#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4261#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4262/* embedded DP port on the north display block, reserved on ivb */
4263#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4264#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004265/* vlv source selection */
4266#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4267#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4268#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4269/* with DP port the pipe source is invalid */
4270#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4271#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4272#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4273/* gen3+ source selection */
4274#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4275#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4276#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4277/* with DP/TV port the pipe source is invalid */
4278#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4279#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4280#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4281#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4282#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4283/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004284#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004285
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004286#define _PIPE_CRC_RES_1_A_IVB 0x60064
4287#define _PIPE_CRC_RES_2_A_IVB 0x60068
4288#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4289#define _PIPE_CRC_RES_4_A_IVB 0x60070
4290#define _PIPE_CRC_RES_5_A_IVB 0x60074
4291
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004292#define _PIPE_CRC_RES_RED_A 0x60060
4293#define _PIPE_CRC_RES_GREEN_A 0x60064
4294#define _PIPE_CRC_RES_BLUE_A 0x60068
4295#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4296#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004297
4298/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004299#define _PIPE_CRC_RES_1_B_IVB 0x61064
4300#define _PIPE_CRC_RES_2_B_IVB 0x61068
4301#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4302#define _PIPE_CRC_RES_4_B_IVB 0x61070
4303#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004304
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004305#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4306#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4307#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4308#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4309#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4310#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004312#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4313#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4314#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4315#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4316#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004317
Jesse Barnes585fb112008-07-29 11:54:06 -07004318/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004319#define _HTOTAL_A 0x60000
4320#define _HBLANK_A 0x60004
4321#define _HSYNC_A 0x60008
4322#define _VTOTAL_A 0x6000c
4323#define _VBLANK_A 0x60010
4324#define _VSYNC_A 0x60014
Anshuman Guptae45e0002019-10-07 15:16:07 +05304325#define _EXITLINE_A 0x60018
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004326#define _PIPEASRC 0x6001c
4327#define _BCLRPAT_A 0x60020
4328#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004329#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004330
4331/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004332#define _HTOTAL_B 0x61000
4333#define _HBLANK_B 0x61004
4334#define _HSYNC_B 0x61008
4335#define _VTOTAL_B 0x6100c
4336#define _VBLANK_B 0x61010
4337#define _VSYNC_B 0x61014
4338#define _PIPEBSRC 0x6101c
4339#define _BCLRPAT_B 0x61020
4340#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004341#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004342
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004343/* DSI 0 timing regs */
4344#define _HTOTAL_DSI0 0x6b000
4345#define _HSYNC_DSI0 0x6b008
4346#define _VTOTAL_DSI0 0x6b00c
4347#define _VSYNC_DSI0 0x6b014
4348#define _VSYNCSHIFT_DSI0 0x6b028
4349
4350/* DSI 1 timing regs */
4351#define _HTOTAL_DSI1 0x6b800
4352#define _HSYNC_DSI1 0x6b808
4353#define _VTOTAL_DSI1 0x6b80c
4354#define _VSYNC_DSI1 0x6b814
4355#define _VSYNCSHIFT_DSI1 0x6b828
4356
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004357#define TRANSCODER_A_OFFSET 0x60000
4358#define TRANSCODER_B_OFFSET 0x61000
4359#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004360#define CHV_TRANSCODER_C_OFFSET 0x63000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07004361#define TRANSCODER_D_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004362#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004363#define TRANSCODER_DSI0_OFFSET 0x6b000
4364#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004366#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4367#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4368#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4369#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4370#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4371#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4372#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4373#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4374#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4375#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004376
Anshuman Guptae45e0002019-10-07 15:16:07 +05304377#define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4378#define EXITLINE_ENABLE REG_BIT(31)
4379#define EXITLINE_MASK REG_GENMASK(12, 0)
4380#define EXITLINE_SHIFT 0
4381
Aditya Swarup106d4ffd2020-03-18 18:59:41 -07004382/* VRR registers */
4383#define _TRANS_VRR_CTL_A 0x60420
4384#define _TRANS_VRR_CTL_B 0x61420
4385#define _TRANS_VRR_CTL_C 0x62420
4386#define _TRANS_VRR_CTL_D 0x63420
Ville Syrjälädc89bb82021-01-22 15:26:38 -08004387#define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
4388#define VRR_CTL_VRR_ENABLE REG_BIT(31)
4389#define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
4390#define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
4391#define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
4392#define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
4393#define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
Manasi Navarebb265db2021-05-25 17:06:55 -07004394#define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
4395#define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
Aditya Swarup106d4ffd2020-03-18 18:59:41 -07004396
4397#define _TRANS_VRR_VMAX_A 0x60424
4398#define _TRANS_VRR_VMAX_B 0x61424
4399#define _TRANS_VRR_VMAX_C 0x62424
4400#define _TRANS_VRR_VMAX_D 0x63424
4401#define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
4402#define VRR_VMAX_MASK REG_GENMASK(19, 0)
4403
4404#define _TRANS_VRR_VMIN_A 0x60434
4405#define _TRANS_VRR_VMIN_B 0x61434
4406#define _TRANS_VRR_VMIN_C 0x62434
4407#define _TRANS_VRR_VMIN_D 0x63434
4408#define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
4409#define VRR_VMIN_MASK REG_GENMASK(15, 0)
4410
4411#define _TRANS_VRR_VMAXSHIFT_A 0x60428
4412#define _TRANS_VRR_VMAXSHIFT_B 0x61428
4413#define _TRANS_VRR_VMAXSHIFT_C 0x62428
4414#define _TRANS_VRR_VMAXSHIFT_D 0x63428
4415#define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
4416 _TRANS_VRR_VMAXSHIFT_A)
4417#define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
4418#define VRR_VMAXSHIFT_DEC REG_BIT(16)
4419#define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
4420
4421#define _TRANS_VRR_STATUS_A 0x6042C
4422#define _TRANS_VRR_STATUS_B 0x6142C
4423#define _TRANS_VRR_STATUS_C 0x6242C
4424#define _TRANS_VRR_STATUS_D 0x6342C
4425#define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
4426#define VRR_STATUS_VMAX_REACHED REG_BIT(31)
4427#define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
4428#define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
4429#define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
4430#define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
4431#define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
4432#define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
4433#define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
4434#define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
4435#define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
4436#define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
4437#define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
4438#define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
4439#define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
4440
4441#define _TRANS_VRR_VTOTAL_PREV_A 0x60480
4442#define _TRANS_VRR_VTOTAL_PREV_B 0x61480
4443#define _TRANS_VRR_VTOTAL_PREV_C 0x62480
4444#define _TRANS_VRR_VTOTAL_PREV_D 0x63480
4445#define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
4446 _TRANS_VRR_VTOTAL_PREV_A)
4447#define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
4448#define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
4449#define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
4450#define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
4451
4452#define _TRANS_VRR_FLIPLINE_A 0x60438
4453#define _TRANS_VRR_FLIPLINE_B 0x61438
4454#define _TRANS_VRR_FLIPLINE_C 0x62438
4455#define _TRANS_VRR_FLIPLINE_D 0x63438
4456#define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
4457 _TRANS_VRR_FLIPLINE_A)
4458#define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
4459
4460#define _TRANS_VRR_STATUS2_A 0x6043C
4461#define _TRANS_VRR_STATUS2_B 0x6143C
4462#define _TRANS_VRR_STATUS2_C 0x6243C
4463#define _TRANS_VRR_STATUS2_D 0x6343C
4464#define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
4465#define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
4466
4467#define _TRANS_PUSH_A 0x60A70
4468#define _TRANS_PUSH_B 0x61A70
4469#define _TRANS_PUSH_C 0x62A70
4470#define _TRANS_PUSH_D 0x63A70
4471#define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
4472#define TRANS_PUSH_EN REG_BIT(31)
4473#define TRANS_PUSH_SEND REG_BIT(30)
4474
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004475/*
4476 * HSW+ eDP PSR registers
4477 *
4478 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4479 * instance of it
4480 */
4481#define _HSW_EDP_PSR_BASE 0x64800
4482#define _SRD_CTL_A 0x60800
4483#define _SRD_CTL_EDP 0x6f800
4484#define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4485#define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004486#define EDP_PSR_ENABLE (1 << 31)
4487#define BDW_PSR_SINGLE_FRAME (1 << 30)
4488#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4489#define EDP_PSR_LINK_STANDBY (1 << 27)
4490#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4491#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4492#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4493#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4494#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004495#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004496#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4497#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4498#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004499#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004500#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4501#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4502#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4503#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004504#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004505#define EDP_PSR_TP1_TIME_500us (0 << 4)
4506#define EDP_PSR_TP1_TIME_100us (1 << 4)
4507#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4508#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004509#define EDP_PSR_IDLE_FRAME_SHIFT 0
4510
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004511/*
4512 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4513 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4514 * it was for TRANSCODER_EDP)
4515 */
Daniel Vetterfc340442018-04-05 15:00:23 -07004516#define EDP_PSR_IMR _MMIO(0x64834)
4517#define EDP_PSR_IIR _MMIO(0x64838)
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004518#define _PSR_IMR_A 0x60814
4519#define _PSR_IIR_A 0x60818
4520#define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4521#define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
José Roberto de Souza2f3b8712019-09-04 14:34:14 -07004522#define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4523 0 : ((trans) - TRANSCODER_A + 1) * 8)
4524#define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4525#define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4526#define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4527#define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
Daniel Vetterfc340442018-04-05 15:00:23 -07004528
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004529#define _SRD_AUX_CTL_A 0x60810
4530#define _SRD_AUX_CTL_EDP 0x6f810
4531#define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004532#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4533#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4534#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4535#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4536#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4537
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004538#define _SRD_AUX_DATA_A 0x60814
4539#define _SRD_AUX_DATA_EDP 0x6f814
4540#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004541
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004542#define _SRD_STATUS_A 0x60840
4543#define _SRD_STATUS_EDP 0x6f840
4544#define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004545#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304546#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004547#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4548#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4549#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4550#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4551#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4552#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4553#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4554#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4555#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4556#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4557#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004558#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4559#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4560#define EDP_PSR_STATUS_COUNT_SHIFT 16
4561#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004562#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4563#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4564#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4565#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4566#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004567#define EDP_PSR_STATUS_IDLE_MASK 0xf
4568
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004569#define _SRD_PERF_CNT_A 0x60844
4570#define _SRD_PERF_CNT_EDP 0x6f844
4571#define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004572#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004573
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004574/* PSR_MASK on SKL+ */
4575#define _SRD_DEBUG_A 0x60860
4576#define _SRD_DEBUG_EDP 0x6f860
4577#define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004578#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4579#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4580#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4581#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004582#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004583#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004584
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004585#define _PSR2_CTL_A 0x60900
4586#define _PSR2_CTL_EDP 0x6f900
4587#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
4588#define EDP_PSR2_ENABLE (1 << 31)
José Roberto de Souza36203e42021-06-25 16:55:59 -07004589#define EDP_SU_TRACK_ENABLE (1 << 30) /* up to adl-p */
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004590#define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28)
4591#define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28)
José Roberto de Souza38f46182021-04-21 15:02:24 -07004592#define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */
José Roberto de Souza61e88732021-06-16 13:31:56 -07004593#define EDP_PSR2_SU_SDP_SCANLINE REG_BIT(25) /* display 13+ */
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004594#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4595#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4596#define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8
4597#define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13)
4598#define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13)
4599#define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5
José Roberto de Souza061093d2021-06-16 13:31:54 -07004600#define TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT 13
4601#define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT)
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004602#define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13)
4603#define EDP_PSR2_FAST_WAKE_MAX_LINES 8
4604#define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11)
4605#define EDP_PSR2_FAST_WAKE_MASK (3 << 11)
4606#define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5
José Roberto de Souza061093d2021-06-16 13:31:54 -07004607#define TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT 10
4608#define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT)
Gwan-gyeong Mun64cf40a2020-06-07 17:36:14 +03004609#define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10)
4610#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4611#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4612#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4613#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4614#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4615#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4616#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4617#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4618#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4619#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304620
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004621#define _PSR_EVENT_TRANS_A 0x60848
4622#define _PSR_EVENT_TRANS_B 0x61848
4623#define _PSR_EVENT_TRANS_C 0x62848
4624#define _PSR_EVENT_TRANS_D 0x63848
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004625#define _PSR_EVENT_TRANS_EDP 0x6f848
4626#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004627#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4628#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4629#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4630#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4631#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4632#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4633#define PSR_EVENT_MEMORY_UP (1 << 10)
4634#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4635#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4636#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004637#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004638#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4639#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4640#define PSR_EVENT_VBI_ENABLE (1 << 2)
4641#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4642#define PSR_EVENT_PSR_DISABLE (1 << 0)
4643
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004644#define _PSR2_STATUS_A 0x60940
4645#define _PSR2_STATUS_EDP 0x6f940
4646#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004647#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304648#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004649
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004650#define _PSR2_SU_STATUS_A 0x60914
4651#define _PSR2_SU_STATUS_EDP 0x6f914
4652#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4653#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004654#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4655#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4656#define PSR2_SU_STATUS_FRAMES 8
4657
José Roberto de Souza36203e42021-06-25 16:55:59 -07004658#define _PSR2_MAN_TRK_CTL_A 0x60910
4659#define _PSR2_MAN_TRK_CTL_EDP 0x6f910
4660#define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A)
4661#define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31)
4662#define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21)
4663#define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07004664#define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11)
4665#define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
José Roberto de Souza36203e42021-06-25 16:55:59 -07004666#define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3)
4667#define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2)
4668#define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1)
4669#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(28, 16)
4670#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
4671#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(12, 0)
4672#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
4673#define ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(14)
4674#define ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(13)
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07004675
Ville Syrjälä2849e1a2020-10-06 17:33:30 +03004676/* Icelake DSC Rate Control Range Parameter Registers */
4677#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
4678#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
4679#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
4680#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
4681#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
4682#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
4683#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
4684#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
4685#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
4686#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
4687#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
4688#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
4689#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4690 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
4691 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
4692#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4693 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
4694 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
4695#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4696 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
4697 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
4698#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4699 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
4700 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
4701#define RC_BPG_OFFSET_SHIFT 10
4702#define RC_MAX_QP_SHIFT 5
4703#define RC_MIN_QP_SHIFT 0
4704
4705#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
4706#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
4707#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
4708#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
4709#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
4710#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
4711#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
4712#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
4713#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
4714#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
4715#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
4716#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
4717#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4718 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
4719 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
4720#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4721 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
4722 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
4723#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4724 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
4725 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
4726#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4727 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
4728 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
4729
4730#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
4731#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
4732#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
4733#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
4734#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
4735#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
4736#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
4737#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
4738#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
4739#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
4740#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
4741#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
4742#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4743 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
4744 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
4745#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4746 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
4747 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
4748#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4749 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
4750 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
4751#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4752 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
4753 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
4754
4755#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
4756#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
4757#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
4758#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
4759#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
4760#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
4761#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
4762#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
4763#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
4764#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
4765#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
4766#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
4767#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4768 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
4769 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
4770#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4771 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
4772 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
4773#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4774 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
4775 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
4776#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4777 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
4778 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
4779
Jesse Barnes585fb112008-07-29 11:54:06 -07004780/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004781#define ADPA _MMIO(0x61100)
4782#define PCH_ADPA _MMIO(0xe1100)
4783#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004784
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004785#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004786#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004787#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004788#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004789#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4790#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004791#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004792#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004793#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004794#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4795#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4796#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4797#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4798#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4799#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4800#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4801#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4802#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4803#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4804#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4805#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4806#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4807#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4808#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4809#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4810#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4811#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4812#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004813#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004814#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004815#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004816#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004817#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004818#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004819#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004820#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004821#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004822#define ADPA_DPMS_MASK (~(3 << 10))
4823#define ADPA_DPMS_ON (0 << 10)
4824#define ADPA_DPMS_SUSPEND (1 << 10)
4825#define ADPA_DPMS_STANDBY (2 << 10)
4826#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004827
Chris Wilson939fe4d2010-10-09 10:33:26 +01004828
Jesse Barnes585fb112008-07-29 11:54:06 -07004829/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004830#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004831#define PORTB_HOTPLUG_INT_EN (1 << 29)
4832#define PORTC_HOTPLUG_INT_EN (1 << 28)
4833#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004834#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4835#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4836#define TV_HOTPLUG_INT_EN (1 << 18)
4837#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004838#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4839 PORTC_HOTPLUG_INT_EN | \
4840 PORTD_HOTPLUG_INT_EN | \
4841 SDVOC_HOTPLUG_INT_EN | \
4842 SDVOB_HOTPLUG_INT_EN | \
4843 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004844#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004845#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4846/* must use period 64 on GM45 according to docs */
4847#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4848#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4849#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4850#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4851#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4852#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4853#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4854#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4855#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4856#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4857#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4858#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004859
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004860#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004861/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004862 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004863 *
4864 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4865 * Please check the detailed lore in the commit message for for experimental
4866 * evidence.
4867 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004868/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4869#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4870#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4871#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4872/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4873#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004874#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004875#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004876#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004877#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4878#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004879#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004880#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4881#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004882#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004883#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4884#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004885/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004886#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4887#define TV_HOTPLUG_INT_STATUS (1 << 10)
4888#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4889#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4890#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4891#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004892#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4893#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4894#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004895#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4896
Chris Wilson084b6122012-05-11 18:01:33 +01004897/* SDVO is different across gen3/4 */
4898#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4899#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004900/*
4901 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4902 * since reality corrobates that they're the same as on gen3. But keep these
4903 * bits here (and the comment!) to help any other lost wanderers back onto the
4904 * right tracks.
4905 */
Chris Wilson084b6122012-05-11 18:01:33 +01004906#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4907#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4908#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4909#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004910#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4911 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4912 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4913 PORTB_HOTPLUG_INT_STATUS | \
4914 PORTC_HOTPLUG_INT_STATUS | \
4915 PORTD_HOTPLUG_INT_STATUS)
4916
Egbert Eiche5868a32013-02-28 04:17:12 -05004917#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4918 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4919 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4920 PORTB_HOTPLUG_INT_STATUS | \
4921 PORTC_HOTPLUG_INT_STATUS | \
4922 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004923
Paulo Zanonic20cd312013-02-19 16:21:45 -03004924/* SDVO and HDMI port control.
4925 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004926#define _GEN3_SDVOB 0x61140
4927#define _GEN3_SDVOC 0x61160
4928#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4929#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004930#define GEN4_HDMIB GEN3_SDVOB
4931#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004932#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4933#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4934#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4935#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004936#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004937#define PCH_HDMIC _MMIO(0xe1150)
4938#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004940#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004941#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004942#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004943#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004944#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4945#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004946#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4947#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4948
Paulo Zanonic20cd312013-02-19 16:21:45 -03004949/* Gen 3 SDVO bits: */
4950#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004951#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004952#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004953#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004954#define SDVO_STALL_SELECT (1 << 29)
4955#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004956/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004957 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004958 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004959 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4960 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004961#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004962#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004963#define SDVO_PHASE_SELECT_MASK (15 << 19)
4964#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4965#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4966#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4967#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4968#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4969#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004970/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004971#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4972 SDVO_INTERRUPT_ENABLE)
4973#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4974
4975/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004976#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004977#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004978#define SDVO_ENCODING_SDVO (0 << 10)
4979#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004980#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4981#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004982#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03004983#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004984/* VSYNC/HSYNC bits new with 965, default is to be set */
4985#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4986#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4987
4988/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004989#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004990#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4991
4992/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004993#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004994#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004995#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004996
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004997/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004998#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004999#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03005000#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03005001
Jesse Barnes585fb112008-07-29 11:54:06 -07005002
5003/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005004#define _DVOA 0x61120
5005#define DVOA _MMIO(_DVOA)
5006#define _DVOB 0x61140
5007#define DVOB _MMIO(_DVOB)
5008#define _DVOC 0x61160
5009#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005010#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03005011#define DVO_PIPE_SEL_SHIFT 30
5012#define DVO_PIPE_SEL_MASK (1 << 30)
5013#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005014#define DVO_PIPE_STALL_UNUSED (0 << 28)
5015#define DVO_PIPE_STALL (1 << 28)
5016#define DVO_PIPE_STALL_TV (2 << 28)
5017#define DVO_PIPE_STALL_MASK (3 << 28)
5018#define DVO_USE_VGA_SYNC (1 << 15)
5019#define DVO_DATA_ORDER_I740 (0 << 14)
5020#define DVO_DATA_ORDER_FP (1 << 14)
5021#define DVO_VSYNC_DISABLE (1 << 11)
5022#define DVO_HSYNC_DISABLE (1 << 10)
5023#define DVO_VSYNC_TRISTATE (1 << 9)
5024#define DVO_HSYNC_TRISTATE (1 << 8)
5025#define DVO_BORDER_ENABLE (1 << 7)
5026#define DVO_DATA_ORDER_GBRG (1 << 6)
5027#define DVO_DATA_ORDER_RGGB (0 << 6)
5028#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
5029#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
5030#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
5031#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
5032#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
5033#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
5034#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005035#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005036#define DVOA_SRCDIM _MMIO(0x61124)
5037#define DVOB_SRCDIM _MMIO(0x61144)
5038#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07005039#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
5040#define DVO_SRCDIM_VERTICAL_SHIFT 0
5041
5042/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005043#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005044/*
5045 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
5046 * the DPLL semantics change when the LVDS is assigned to that pipe.
5047 */
5048#define LVDS_PORT_EN (1 << 31)
5049/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03005050#define LVDS_PIPE_SEL_SHIFT 30
5051#define LVDS_PIPE_SEL_MASK (1 << 30)
5052#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
5053#define LVDS_PIPE_SEL_SHIFT_CPT 29
5054#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
5055#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08005056/* LVDS dithering flag on 965/g4x platform */
5057#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08005058/* LVDS sync polarity flags. Set to invert (i.e. negative) */
5059#define LVDS_VSYNC_POLARITY (1 << 21)
5060#define LVDS_HSYNC_POLARITY (1 << 20)
5061
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005062/* Enable border for unscaled (or aspect-scaled) display */
5063#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07005064/*
5065 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
5066 * pixel.
5067 */
5068#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
5069#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
5070#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
5071/*
5072 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
5073 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
5074 * on.
5075 */
5076#define LVDS_A3_POWER_MASK (3 << 6)
5077#define LVDS_A3_POWER_DOWN (0 << 6)
5078#define LVDS_A3_POWER_UP (3 << 6)
5079/*
5080 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
5081 * is set.
5082 */
5083#define LVDS_CLKB_POWER_MASK (3 << 4)
5084#define LVDS_CLKB_POWER_DOWN (0 << 4)
5085#define LVDS_CLKB_POWER_UP (3 << 4)
5086/*
5087 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
5088 * setting for whether we are in dual-channel mode. The B3 pair will
5089 * additionally only be powered up when LVDS_A3_POWER_UP is set.
5090 */
5091#define LVDS_B0B3_POWER_MASK (3 << 2)
5092#define LVDS_B0B3_POWER_DOWN (0 << 2)
5093#define LVDS_B0B3_POWER_UP (3 << 2)
5094
David Härdeman3c17fe42010-09-24 21:44:32 +02005095/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005096#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01005097/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03005098 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
5099 * of the infoframe structure specified by CEA-861. */
5100#define VIDEO_DIP_DATA_SIZE 32
Gwan-gyeong Mun922430d2019-09-19 22:53:09 +03005101#define VIDEO_DIP_GMP_DATA_SIZE 36
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03005102#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08005103#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005104#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005105/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02005106#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02005107#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03005108#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02005109#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02005110#define VIDEO_DIP_ENABLE_AVI (1 << 21)
5111#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02005112#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02005113#define VIDEO_DIP_ENABLE_SPD (8 << 21)
5114#define VIDEO_DIP_SELECT_AVI (0 << 19)
5115#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02005116#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02005117#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07005118#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02005119#define VIDEO_DIP_FREQ_ONCE (0 << 16)
5120#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
5121#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03005122#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005123/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05305124#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07005125#define PSR_VSC_BIT_7_SET (1 << 27)
5126#define VSC_SELECT_MASK (0x3 << 25)
5127#define VSC_SELECT_SHIFT 25
5128#define VSC_DIP_HW_HEA_DATA (0 << 25)
5129#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
5130#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
5131#define VSC_DIP_SW_HEA_DATA (3 << 25)
5132#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03005133#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
5134#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005135#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03005136#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
5137#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03005138#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02005139
Jesse Barnes585fb112008-07-29 11:54:06 -07005140/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03005141#define PPS_BASE 0x61200
5142#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
5143#define PCH_PPS_BASE 0xC7200
5144
5145#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
5146 PPS_BASE + (reg) + \
5147 (pps_idx) * 0x100)
5148
5149#define _PP_STATUS 0x61200
5150#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02005151#define PP_ON REG_BIT(31)
Jesse Barnes585fb112008-07-29 11:54:06 -07005152/*
5153 * Indicates that all dependencies of the panel are on:
5154 *
5155 * - PLL enabled
5156 * - pipe enabled
5157 * - LVDS/DVOB/DVOC on
5158 */
Jani Nikula09b434d2019-03-15 15:56:18 +02005159#define PP_READY REG_BIT(30)
5160#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005161#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
5162#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
5163#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02005164#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
5165#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005166#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
5167#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
5168#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
5169#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
5170#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
5171#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
5172#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
5173#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
5174#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03005175
5176#define _PP_CONTROL 0x61204
5177#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02005178#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005179#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02005180#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02005181#define EDP_FORCE_VDD REG_BIT(3)
5182#define EDP_BLC_ENABLE REG_BIT(2)
5183#define PANEL_POWER_RESET REG_BIT(1)
5184#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03005185
5186#define _PP_ON_DELAYS 0x61208
5187#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02005188#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02005189#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
5190#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
5191#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
5192#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
5193#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02005194#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02005195#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03005196
5197#define _PP_OFF_DELAYS 0x6120C
5198#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02005199#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02005200#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03005201
5202#define _PP_DIVISOR 0x61210
5203#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02005204#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02005205#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005206
5207/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005208#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07005209#define PFIT_ENABLE (1 << 31)
5210#define PFIT_PIPE_MASK (3 << 29)
5211#define PFIT_PIPE_SHIFT 29
Ville Syrjälä9877db72020-02-12 18:17:31 +02005212#define PFIT_PIPE(pipe) ((pipe) << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07005213#define VERT_INTERP_DISABLE (0 << 10)
5214#define VERT_INTERP_BILINEAR (1 << 10)
5215#define VERT_INTERP_MASK (3 << 10)
5216#define VERT_AUTO_SCALE (1 << 9)
5217#define HORIZ_INTERP_DISABLE (0 << 6)
5218#define HORIZ_INTERP_BILINEAR (1 << 6)
5219#define HORIZ_INTERP_MASK (3 << 6)
5220#define HORIZ_AUTO_SCALE (1 << 5)
5221#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08005222#define PFIT_FILTER_FUZZY (0 << 24)
5223#define PFIT_SCALING_AUTO (0 << 26)
5224#define PFIT_SCALING_PROGRAMMED (1 << 26)
5225#define PFIT_SCALING_PILLAR (2 << 26)
5226#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005227#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08005228/* Pre-965 */
5229#define PFIT_VERT_SCALE_SHIFT 20
5230#define PFIT_VERT_SCALE_MASK 0xfff00000
5231#define PFIT_HORIZ_SCALE_SHIFT 4
5232#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
5233/* 965+ */
5234#define PFIT_VERT_SCALE_SHIFT_965 16
5235#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
5236#define PFIT_HORIZ_SCALE_SHIFT_965 0
5237#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
5238
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005239#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07005240
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005241#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
5242#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005243#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
5244 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02005245
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005246#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
5247#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005248#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
5249 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02005250
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005251#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5252#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005253#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
5254 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02005255
Jesse Barnes585fb112008-07-29 11:54:06 -07005256/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005257#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02005258#define BLM_PWM_ENABLE (1 << 31)
5259#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
5260#define BLM_PIPE_SELECT (1 << 29)
5261#define BLM_PIPE_SELECT_IVB (3 << 29)
5262#define BLM_PIPE_A (0 << 29)
5263#define BLM_PIPE_B (1 << 29)
5264#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03005265#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
5266#define BLM_TRANSCODER_B BLM_PIPE_B
5267#define BLM_TRANSCODER_C BLM_PIPE_C
5268#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005269#define BLM_PIPE(pipe) ((pipe) << 29)
5270#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
5271#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
5272#define BLM_PHASE_IN_ENABLE (1 << 25)
5273#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
5274#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
5275#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
5276#define BLM_PHASE_IN_COUNT_SHIFT (8)
5277#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
5278#define BLM_PHASE_IN_INCR_SHIFT (0)
5279#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005280#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01005281/*
5282 * This is the most significant 15 bits of the number of backlight cycles in a
5283 * complete cycle of the modulated backlight control.
5284 *
5285 * The actual value is this field multiplied by two.
5286 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02005287#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5288#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5289#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005290/*
5291 * This is the number of cycles out of the backlight modulation cycle for which
5292 * the backlight is on.
5293 *
5294 * This field must be no greater than the number of cycles in the complete
5295 * backlight modulation cycle.
5296 */
5297#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5298#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02005299#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5300#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005301
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005302#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03005303#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07005304
Daniel Vetter7cf41602012-06-05 10:07:09 +02005305/* New registers for PCH-split platforms. Safe where new bits show up, the
5306 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005307#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5308#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005309
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005310#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005311
Daniel Vetter7cf41602012-06-05 10:07:09 +02005312/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5313 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005314#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02005315#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005316#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5317#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005318#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005319
Vandita Kulkarni64ad5322019-11-11 16:40:21 +05305320#define UTIL_PIN_CTL _MMIO(0x48400)
5321#define UTIL_PIN_ENABLE (1 << 31)
5322#define UTIL_PIN_PIPE_MASK (3 << 29)
5323#define UTIL_PIN_PIPE(x) ((x) << 29)
5324#define UTIL_PIN_MODE_MASK (0xf << 24)
5325#define UTIL_PIN_MODE_DATA (0 << 24)
5326#define UTIL_PIN_MODE_PWM (1 << 24)
5327#define UTIL_PIN_MODE_VBLANK (4 << 24)
5328#define UTIL_PIN_MODE_VSYNC (5 << 24)
5329#define UTIL_PIN_MODE_EYE_LEVEL (8 << 24)
5330#define UTIL_PIN_OUTPUT_DATA (1 << 23)
5331#define UTIL_PIN_POLARITY (1 << 22)
5332#define UTIL_PIN_DIRECTION_INPUT (1 << 19)
5333#define UTIL_PIN_INPUT_DATA (1 << 16)
Sunil Kamath022e4e52015-09-30 22:34:57 +05305334
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305335/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05305336#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305337#define BXT_BLC_PWM_ENABLE (1 << 31)
5338#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05305339#define _BXT_BLC_PWM_FREQ1 0xC8254
5340#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305341
Sunil Kamath022e4e52015-09-30 22:34:57 +05305342#define _BXT_BLC_PWM_CTL2 0xC8350
5343#define _BXT_BLC_PWM_FREQ2 0xC8354
5344#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005346#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305347 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005348#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305349 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005350#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305351 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005353#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005354#define PCH_GTC_ENABLE (1 << 31)
5355
Jesse Barnes585fb112008-07-29 11:54:06 -07005356/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005357#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005358/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07005359# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005360/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03005361# define TV_ENC_PIPE_SEL_SHIFT 30
5362# define TV_ENC_PIPE_SEL_MASK (1 << 30)
5363# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005364/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005365# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005366/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005367# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005368/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005369# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005370/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005371# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5372# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005373/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005374# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005375/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07005376# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005377/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07005378# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005379/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07005380# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005381/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07005382# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02005383# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005384/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07005385# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005386/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005387# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005388/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07005389# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005390/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005391# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005392/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005393 * Enables a fix for the 915GM only.
5394 *
5395 * Not sure what it does.
5396 */
5397# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005398/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08005399# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07005400# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005401/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07005402# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005403/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005404# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005405/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005406# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005407/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07005408# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005409/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07005410# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005411/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005412# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005413/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005414# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005415/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07005416# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005417/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07005418# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005419/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005420 * This test mode forces the DACs to 50% of full output.
5421 *
5422 * This is used for load detection in combination with TVDAC_SENSE_MASK
5423 */
5424# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5425# define TV_TEST_MODE_MASK (7 << 0)
5426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005427#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005428# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005429/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005430 * Reports that DAC state change logic has reported change (RO).
5431 *
5432 * This gets cleared when TV_DAC_STATE_EN is cleared
5433*/
5434# define TVDAC_STATE_CHG (1 << 31)
5435# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005436/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005437# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005438/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005439# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005440/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005441# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005442/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005443 * Enables DAC state detection logic, for load-based TV detection.
5444 *
5445 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5446 * to off, for load detection to work.
5447 */
5448# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005449/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005450# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005451/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005452# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005453/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005454# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005455/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005456# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005457/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005458# define ENC_TVDAC_SLEW_FAST (1 << 6)
5459# define DAC_A_1_3_V (0 << 4)
5460# define DAC_A_1_1_V (1 << 4)
5461# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005462# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005463# define DAC_B_1_3_V (0 << 2)
5464# define DAC_B_1_1_V (1 << 2)
5465# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005466# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005467# define DAC_C_1_3_V (0 << 0)
5468# define DAC_C_1_1_V (1 << 0)
5469# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005470# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005471
Ville Syrjälä646b4262014-04-25 20:14:30 +03005472/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005473 * CSC coefficients are stored in a floating point format with 9 bits of
5474 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5475 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5476 * -1 (0x3) being the only legal negative value.
5477 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005478#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005479# define TV_RY_MASK 0x07ff0000
5480# define TV_RY_SHIFT 16
5481# define TV_GY_MASK 0x00000fff
5482# define TV_GY_SHIFT 0
5483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005484#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005485# define TV_BY_MASK 0x07ff0000
5486# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005487/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005488 * Y attenuation for component video.
5489 *
5490 * Stored in 1.9 fixed point.
5491 */
5492# define TV_AY_MASK 0x000003ff
5493# define TV_AY_SHIFT 0
5494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005495#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005496# define TV_RU_MASK 0x07ff0000
5497# define TV_RU_SHIFT 16
5498# define TV_GU_MASK 0x000007ff
5499# define TV_GU_SHIFT 0
5500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005501#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005502# define TV_BU_MASK 0x07ff0000
5503# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005504/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005505 * U attenuation for component video.
5506 *
5507 * Stored in 1.9 fixed point.
5508 */
5509# define TV_AU_MASK 0x000003ff
5510# define TV_AU_SHIFT 0
5511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005512#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005513# define TV_RV_MASK 0x0fff0000
5514# define TV_RV_SHIFT 16
5515# define TV_GV_MASK 0x000007ff
5516# define TV_GV_SHIFT 0
5517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005518#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005519# define TV_BV_MASK 0x07ff0000
5520# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005521/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005522 * V attenuation for component video.
5523 *
5524 * Stored in 1.9 fixed point.
5525 */
5526# define TV_AV_MASK 0x000007ff
5527# define TV_AV_SHIFT 0
5528
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005529#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005530/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005531# define TV_BRIGHTNESS_MASK 0xff000000
5532# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005533/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005534# define TV_CONTRAST_MASK 0x00ff0000
5535# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005536/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005537# define TV_SATURATION_MASK 0x0000ff00
5538# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005539/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005540# define TV_HUE_MASK 0x000000ff
5541# define TV_HUE_SHIFT 0
5542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005543#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005544/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005545# define TV_BLACK_LEVEL_MASK 0x01ff0000
5546# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005547/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005548# define TV_BLANK_LEVEL_MASK 0x000001ff
5549# define TV_BLANK_LEVEL_SHIFT 0
5550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005551#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005552/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005553# define TV_HSYNC_END_MASK 0x1fff0000
5554# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005555/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005556# define TV_HTOTAL_MASK 0x00001fff
5557# define TV_HTOTAL_SHIFT 0
5558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005559#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005560/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005561# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005562/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005563# define TV_HBURST_START_SHIFT 16
5564# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005565/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005566# define TV_HBURST_LEN_SHIFT 0
5567# define TV_HBURST_LEN_MASK 0x0001fff
5568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005569#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005570/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005571# define TV_HBLANK_END_SHIFT 16
5572# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005573/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005574# define TV_HBLANK_START_SHIFT 0
5575# define TV_HBLANK_START_MASK 0x0001fff
5576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005577#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005578/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005579# define TV_NBR_END_SHIFT 16
5580# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005581/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005582# define TV_VI_END_F1_SHIFT 8
5583# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005584/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005585# define TV_VI_END_F2_SHIFT 0
5586# define TV_VI_END_F2_MASK 0x0000003f
5587
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005588#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005589/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005590# define TV_VSYNC_LEN_MASK 0x07ff0000
5591# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005592/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005593 * number of half lines.
5594 */
5595# define TV_VSYNC_START_F1_MASK 0x00007f00
5596# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005597/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005598 * Offset of the start of vsync in field 2, measured in one less than the
5599 * number of half lines.
5600 */
5601# define TV_VSYNC_START_F2_MASK 0x0000007f
5602# define TV_VSYNC_START_F2_SHIFT 0
5603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005604#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005605/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005606# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005607/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005608# define TV_VEQ_LEN_MASK 0x007f0000
5609# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005610/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005611 * the number of half lines.
5612 */
5613# define TV_VEQ_START_F1_MASK 0x0007f00
5614# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005615/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005616 * Offset of the start of equalization in field 2, measured in one less than
5617 * the number of half lines.
5618 */
5619# define TV_VEQ_START_F2_MASK 0x000007f
5620# define TV_VEQ_START_F2_SHIFT 0
5621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005622#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005623/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005624 * Offset to start of vertical colorburst, measured in one less than the
5625 * number of lines from vertical start.
5626 */
5627# define TV_VBURST_START_F1_MASK 0x003f0000
5628# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005629/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005630 * Offset to the end of vertical colorburst, measured in one less than the
5631 * number of lines from the start of NBR.
5632 */
5633# define TV_VBURST_END_F1_MASK 0x000000ff
5634# define TV_VBURST_END_F1_SHIFT 0
5635
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005636#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005637/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005638 * Offset to start of vertical colorburst, measured in one less than the
5639 * number of lines from vertical start.
5640 */
5641# define TV_VBURST_START_F2_MASK 0x003f0000
5642# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005643/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005644 * Offset to the end of vertical colorburst, measured in one less than the
5645 * number of lines from the start of NBR.
5646 */
5647# define TV_VBURST_END_F2_MASK 0x000000ff
5648# define TV_VBURST_END_F2_SHIFT 0
5649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005650#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005651/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005652 * Offset to start of vertical colorburst, measured in one less than the
5653 * number of lines from vertical start.
5654 */
5655# define TV_VBURST_START_F3_MASK 0x003f0000
5656# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005657/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005658 * Offset to the end of vertical colorburst, measured in one less than the
5659 * number of lines from the start of NBR.
5660 */
5661# define TV_VBURST_END_F3_MASK 0x000000ff
5662# define TV_VBURST_END_F3_SHIFT 0
5663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005664#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005665/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005666 * Offset to start of vertical colorburst, measured in one less than the
5667 * number of lines from vertical start.
5668 */
5669# define TV_VBURST_START_F4_MASK 0x003f0000
5670# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005671/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005672 * Offset to the end of vertical colorburst, measured in one less than the
5673 * number of lines from the start of NBR.
5674 */
5675# define TV_VBURST_END_F4_MASK 0x000000ff
5676# define TV_VBURST_END_F4_SHIFT 0
5677
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005678#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005679/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005680# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005681/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005682# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005683/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005684# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005685/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005686# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005687/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005688# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005689/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005690# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005691/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005692# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005693/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005694# define TV_BURST_LEVEL_MASK 0x00ff0000
5695# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005696/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005697# define TV_SCDDA1_INC_MASK 0x00000fff
5698# define TV_SCDDA1_INC_SHIFT 0
5699
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005700#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005701/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005702# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5703# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005704/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005705# define TV_SCDDA2_INC_MASK 0x00007fff
5706# define TV_SCDDA2_INC_SHIFT 0
5707
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005708#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005709/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005710# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5711# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005712/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005713# define TV_SCDDA3_INC_MASK 0x00007fff
5714# define TV_SCDDA3_INC_SHIFT 0
5715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005716#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005717/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005718# define TV_XPOS_MASK 0x1fff0000
5719# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005720/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005721# define TV_YPOS_MASK 0x00000fff
5722# define TV_YPOS_SHIFT 0
5723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005724#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005725/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005726# define TV_XSIZE_MASK 0x1fff0000
5727# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005728/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005729 * Vertical size of the display window, measured in pixels.
5730 *
5731 * Must be even for interlaced modes.
5732 */
5733# define TV_YSIZE_MASK 0x00000fff
5734# define TV_YSIZE_SHIFT 0
5735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005736#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005737/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005738 * Enables automatic scaling calculation.
5739 *
5740 * If set, the rest of the registers are ignored, and the calculated values can
5741 * be read back from the register.
5742 */
5743# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005744/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005745 * Disables the vertical filter.
5746 *
5747 * This is required on modes more than 1024 pixels wide */
5748# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005749/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005750# define TV_VADAPT (1 << 28)
5751# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005752/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005753# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005754/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005755# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005756/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005757# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005758/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005759 * Sets the horizontal scaling factor.
5760 *
5761 * This should be the fractional part of the horizontal scaling factor divided
5762 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5763 *
5764 * (src width - 1) / ((oversample * dest width) - 1)
5765 */
5766# define TV_HSCALE_FRAC_MASK 0x00003fff
5767# define TV_HSCALE_FRAC_SHIFT 0
5768
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005769#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005770/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005771 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5772 *
5773 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5774 */
5775# define TV_VSCALE_INT_MASK 0x00038000
5776# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005777/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005778 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5779 *
5780 * \sa TV_VSCALE_INT_MASK
5781 */
5782# define TV_VSCALE_FRAC_MASK 0x00007fff
5783# define TV_VSCALE_FRAC_SHIFT 0
5784
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005785#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005786/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005787 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5788 *
5789 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5790 *
5791 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5792 */
5793# define TV_VSCALE_IP_INT_MASK 0x00038000
5794# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005795/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005796 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5797 *
5798 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5799 *
5800 * \sa TV_VSCALE_IP_INT_MASK
5801 */
5802# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5803# define TV_VSCALE_IP_FRAC_SHIFT 0
5804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005805#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005806# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005807/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005808 * Specifies which field to send the CC data in.
5809 *
5810 * CC data is usually sent in field 0.
5811 */
5812# define TV_CC_FID_MASK (1 << 27)
5813# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005814/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005815# define TV_CC_HOFF_MASK 0x03ff0000
5816# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005817/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005818# define TV_CC_LINE_MASK 0x0000003f
5819# define TV_CC_LINE_SHIFT 0
5820
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005821#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005822# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005823/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005824# define TV_CC_DATA_2_MASK 0x007f0000
5825# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005826/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005827# define TV_CC_DATA_1_MASK 0x0000007f
5828# define TV_CC_DATA_1_SHIFT 0
5829
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005830#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5831#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5832#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5833#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005834
Keith Packard040d87f2009-05-30 20:42:33 -07005835/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005836#define DP_A _MMIO(0x64000) /* eDP */
5837#define DP_B _MMIO(0x64100)
5838#define DP_C _MMIO(0x64200)
5839#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005840
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005841#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5842#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5843#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005844
Keith Packard040d87f2009-05-30 20:42:33 -07005845#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005846#define DP_PIPE_SEL_SHIFT 30
5847#define DP_PIPE_SEL_MASK (1 << 30)
5848#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5849#define DP_PIPE_SEL_SHIFT_IVB 29
5850#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5851#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5852#define DP_PIPE_SEL_SHIFT_CHV 16
5853#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5854#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005855
Keith Packard040d87f2009-05-30 20:42:33 -07005856/* Link training mode - select a suitable mode for each stage */
5857#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5858#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5859#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5860#define DP_LINK_TRAIN_OFF (3 << 28)
5861#define DP_LINK_TRAIN_MASK (3 << 28)
5862#define DP_LINK_TRAIN_SHIFT 28
5863
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005864/* CPT Link training mode */
5865#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5866#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5867#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5868#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5869#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5870#define DP_LINK_TRAIN_SHIFT_CPT 8
5871
Keith Packard040d87f2009-05-30 20:42:33 -07005872/* Signal voltages. These are mostly controlled by the other end */
5873#define DP_VOLTAGE_0_4 (0 << 25)
5874#define DP_VOLTAGE_0_6 (1 << 25)
5875#define DP_VOLTAGE_0_8 (2 << 25)
5876#define DP_VOLTAGE_1_2 (3 << 25)
5877#define DP_VOLTAGE_MASK (7 << 25)
5878#define DP_VOLTAGE_SHIFT 25
5879
5880/* Signal pre-emphasis levels, like voltages, the other end tells us what
5881 * they want
5882 */
5883#define DP_PRE_EMPHASIS_0 (0 << 22)
5884#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5885#define DP_PRE_EMPHASIS_6 (2 << 22)
5886#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5887#define DP_PRE_EMPHASIS_MASK (7 << 22)
5888#define DP_PRE_EMPHASIS_SHIFT 22
5889
5890/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005891#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005892#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005893#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005894
5895/* Mystic DPCD version 1.1 special mode */
5896#define DP_ENHANCED_FRAMING (1 << 18)
5897
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005898/* eDP */
5899#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005900#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005901#define DP_PLL_FREQ_MASK (3 << 16)
5902
Ville Syrjälä646b4262014-04-25 20:14:30 +03005903/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005904#define DP_PORT_REVERSAL (1 << 15)
5905
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005906/* eDP */
5907#define DP_PLL_ENABLE (1 << 14)
5908
Ville Syrjälä646b4262014-04-25 20:14:30 +03005909/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005910#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5911
5912#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005913#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005914
Ville Syrjälä646b4262014-04-25 20:14:30 +03005915/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005916#define DP_COLOR_RANGE_16_235 (1 << 8)
5917
Ville Syrjälä646b4262014-04-25 20:14:30 +03005918/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005919#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5920
Ville Syrjälä646b4262014-04-25 20:14:30 +03005921/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005922#define DP_SYNC_VS_HIGH (1 << 4)
5923#define DP_SYNC_HS_HIGH (1 << 3)
5924
Ville Syrjälä646b4262014-04-25 20:14:30 +03005925/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005926#define DP_DETECTED (1 << 2)
5927
Ville Syrjälä646b4262014-04-25 20:14:30 +03005928/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005929 * signal sink for DDC etc. Max packet size supported
5930 * is 20 bytes in each direction, hence the 5 fixed
5931 * data registers
5932 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005933#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5934#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005935
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005936#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5937#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005938
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005939#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5940#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005941
5942#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5943#define DP_AUX_CH_CTL_DONE (1 << 30)
5944#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5945#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5946#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5947#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5948#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005949#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005950#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5951#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5952#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5953#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5954#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5955#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5956#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5957#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5958#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5959#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5960#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5961#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5962#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305963#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5964#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5965#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005966#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005967#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305968#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005969#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005970
5971/*
5972 * Computing GMCH M and N values for the Display Port link
5973 *
5974 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5975 *
5976 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5977 *
5978 * The GMCH value is used internally
5979 *
5980 * bytes_per_pixel is the number of bytes coming out of the plane,
5981 * which is after the LUTs, so we want the bytes for our color format.
5982 * For our current usage, this is always 3, one byte for R, G and B.
5983 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005984#define _PIPEA_DATA_M_G4X 0x70050
5985#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005986
5987/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005988#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005989#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005990#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005991
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005992#define DATA_LINK_M_N_MASK (0xffffff)
5993#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005994
Daniel Vettere3b95f12013-05-03 11:49:49 +02005995#define _PIPEA_DATA_N_G4X 0x70054
5996#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005997#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5998
5999/*
6000 * Computing Link M and N values for the Display Port link
6001 *
6002 * Link M / N = pixel_clock / ls_clk
6003 *
6004 * (the DP spec calls pixel_clock the 'strm_clk')
6005 *
6006 * The Link value is transmitted in the Main Stream
6007 * Attributes and VB-ID.
6008 */
6009
Daniel Vettere3b95f12013-05-03 11:49:49 +02006010#define _PIPEA_LINK_M_G4X 0x70060
6011#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07006012#define PIPEA_DP_LINK_M_MASK (0xffffff)
6013
Daniel Vettere3b95f12013-05-03 11:49:49 +02006014#define _PIPEA_LINK_N_G4X 0x70064
6015#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07006016#define PIPEA_DP_LINK_N_MASK (0xffffff)
6017
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006018#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
6019#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
6020#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
6021#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006022
Jesse Barnes585fb112008-07-29 11:54:06 -07006023/* Display & cursor control */
6024
6025/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006026#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03006027#define DSL_LINEMASK_GEN2 0x00000fff
6028#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006029#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006030#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01006031#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006032#define PIPECONF_DOUBLE_WIDE (1 << 30)
6033#define I965_PIPECONF_ACTIVE (1 << 30)
6034#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03006035#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */
6036#define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006037#define PIPECONF_SINGLE_WIDE 0
6038#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006039#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006040#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02006041#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
6042#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
6043#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
6044#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
6045#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
6046#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
6047#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
6048#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01006049#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006050#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01006051/* Note that pre-gen3 does not support interlaced display directly. Panel
6052 * fitting must be disabled on pre-ilk for interlaced. */
6053#define PIPECONF_PROGRESSIVE (0 << 21)
6054#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
6055#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
6056#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
6057#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
6058/* Ironlake and later have a complete new set of values for interlaced. PFIT
6059 * means panel fitter required, PF means progressive fetch, DBL means power
6060 * saving pixel doubling. */
6061#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
6062#define PIPECONF_INTERLACED_ILK (3 << 21)
6063#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
6064#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006065#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05306066#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006067#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05306068#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006069#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Ville Syrjäläd1844602019-07-18 17:50:53 +03006070#define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
6071#define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
6072#define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
6073#define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
Ville Syrjäläac0f01c2019-07-18 17:50:50 +03006074#define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006075#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006076#define PIPECONF_8BPC (0 << 5)
6077#define PIPECONF_10BPC (1 << 5)
6078#define PIPECONF_6BPC (2 << 5)
6079#define PIPECONF_12BPC (3 << 5)
6080#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07006081#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006082#define PIPECONF_DITHER_TYPE_SP (0 << 2)
6083#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
6084#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
6085#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006086#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006087#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
6088#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
6089#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
6090#define PIPE_CRC_DONE_ENABLE (1UL << 28)
6091#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
6092#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
6093#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
6094#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
6095#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
6096#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
6097#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
6098#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
6099#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
6100#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
6101#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
6102#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
6103#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
6104#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
6105#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
6106#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
6107#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
6108#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
6109#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
6110#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
6111#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
6112#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
6113#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
6114#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
6115#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
6116#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
6117#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
6118#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
6119#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
6120#define PIPE_DPST_EVENT_STATUS (1UL << 7)
6121#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
6122#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
6123#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
6124#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
6125#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
6126#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
6127#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
6128#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
6129#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
6130#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
6131#define PIPE_HBLANK_INT_STATUS (1UL << 0)
6132#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07006133
Imre Deak755e9012014-02-10 18:42:47 +02006134#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
6135#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
6136
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03006137#define PIPE_A_OFFSET 0x70000
6138#define PIPE_B_OFFSET 0x71000
6139#define PIPE_C_OFFSET 0x72000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07006140#define PIPE_D_OFFSET 0x73000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03006141#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006142/*
6143 * There's actually no pipe EDP. Some pipe registers have
6144 * simply shifted from the pipe to the transcoder, while
6145 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
6146 * to access such registers in transcoder EDP.
6147 */
6148#define PIPE_EDP_OFFSET 0x7f000
6149
Madhav Chauhan372610f2018-10-15 17:28:04 +03006150/* ICL DSI 0 and 1 */
6151#define PIPE_DSI0_OFFSET 0x7b000
6152#define PIPE_DSI1_OFFSET 0x7b800
6153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006154#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
6155#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
6156#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
6157#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
6158#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01006159
Ville Syrjäläe2625682019-04-01 23:02:29 +03006160#define _PIPEAGCMAX 0x70010
6161#define _PIPEBGCMAX 0x71010
6162#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
6163
Ville Syrjälä0b869522021-05-26 20:36:00 +03006164#define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
6165#define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
6166#define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
6167
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006168#define _PIPE_MISC_A 0x70030
6169#define _PIPE_MISC_B 0x71030
Ville Syrjäläb10d1172019-07-18 17:50:49 +03006170#define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
6171#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
Ville Syrjälä09b25812019-04-12 21:30:09 +03006172#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006173#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
Ville Syrjälä041be482020-02-26 18:30:54 +02006174#define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006175#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
6176#define PIPEMISC_DITHER_8_BPC (0 << 5)
6177#define PIPEMISC_DITHER_10_BPC (1 << 5)
6178#define PIPEMISC_DITHER_6_BPC (2 << 5)
6179#define PIPEMISC_DITHER_12_BPC (3 << 5)
6180#define PIPEMISC_DITHER_ENABLE (1 << 4)
6181#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
6182#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006183#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006184
Anusha Srivatsae2ca7572021-05-18 17:06:24 -07006185#define _PIPE_MISC2_A 0x7002C
6186#define _PIPE_MISC2_B 0x7102C
6187#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN (0x50 << 24)
6188#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS (0x14 << 24)
6189#define PIPE_MISC2_UNDERRUN_BUBBLE_COUNTER_MASK (0xff << 24)
6190#define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A)
6191
Matt Roperc0550302019-01-30 10:51:20 -08006192/* Skylake+ pipe bottom (background) color */
6193#define _SKL_BOTTOM_COLOR_A 0x70034
6194#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
6195#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
6196#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
6197
Matt Roper8bcc0842021-05-25 17:06:54 -07006198#define _ICL_PIPE_A_STATUS 0x70058
6199#define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
6200#define PIPE_STATUS_UNDERRUN REG_BIT(31)
6201#define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
6202#define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
6203#define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
6204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006205#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006206#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
6207#define PIPEB_HLINE_INT_EN (1 << 28)
6208#define PIPEB_VBLANK_INT_EN (1 << 27)
6209#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
6210#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
6211#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
6212#define PIPE_PSR_INT_EN (1 << 22)
6213#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
6214#define PIPEA_HLINE_INT_EN (1 << 20)
6215#define PIPEA_VBLANK_INT_EN (1 << 19)
6216#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
6217#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
6218#define PLANEA_FLIPDONE_INT_EN (1 << 16)
6219#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
6220#define PIPEC_HLINE_INT_EN (1 << 12)
6221#define PIPEC_VBLANK_INT_EN (1 << 11)
6222#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
6223#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
6224#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006226#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006227#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
6228#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
6229#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
6230#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
6231#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
6232#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
6233#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
6234#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
6235#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
6236#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
6237#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
6238#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006239#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03006240#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006241#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
6242#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
6243#define PLANEC_INVALID_GTT_STATUS (1 << 9)
6244#define CURSORC_INVALID_GTT_STATUS (1 << 8)
6245#define CURSORB_INVALID_GTT_STATUS (1 << 7)
6246#define CURSORA_INVALID_GTT_STATUS (1 << 6)
6247#define SPRITED_INVALID_GTT_STATUS (1 << 5)
6248#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
6249#define PLANEB_INVALID_GTT_STATUS (1 << 3)
6250#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
6251#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
6252#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006253#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03006254#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07006255
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006256#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07006257#define DSPARB_CSTART_MASK (0x7f << 7)
6258#define DSPARB_CSTART_SHIFT 7
6259#define DSPARB_BSTART_MASK (0x7f)
6260#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08006261#define DSPARB_BEND_SHIFT 9 /* on 855 */
6262#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03006263#define DSPARB_SPRITEA_SHIFT_VLV 0
6264#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
6265#define DSPARB_SPRITEB_SHIFT_VLV 8
6266#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
6267#define DSPARB_SPRITEC_SHIFT_VLV 16
6268#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
6269#define DSPARB_SPRITED_SHIFT_VLV 24
6270#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006271#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03006272#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
6273#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
6274#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
6275#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
6276#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
6277#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
6278#define DSPARB_SPRITED_HI_SHIFT_VLV 12
6279#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
6280#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
6281#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
6282#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
6283#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006284#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03006285#define DSPARB_SPRITEE_SHIFT_VLV 0
6286#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
6287#define DSPARB_SPRITEF_SHIFT_VLV 8
6288#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02006289
Ville Syrjälä0a560672014-06-11 16:51:18 +03006290/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006291#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006292#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006293#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006294#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006295#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006296#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006297#define DSPFW_PLANEB_MASK (0x7f << 8)
6298#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006299#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006300#define DSPFW_PLANEA_MASK (0x7f << 0)
6301#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006302#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006303#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006304#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006305#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006306#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006307#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006308#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006309#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6310#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006311#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006312#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02006313#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006314#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006315#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006316#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6317#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006318#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006319#define DSPFW_HPLL_SR_EN (1 << 31)
6320#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006321#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006322#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08006323#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006324#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006325#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006326#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006327
6328/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006329#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006330#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006331#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006332#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006333#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006334#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006335#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006336#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006337#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006338#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006339#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006340#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006341#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006342#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006343#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006344#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006345#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006346#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006347#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006348#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6349#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006350#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006351#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006352#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006353#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006354#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006355#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006356#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006357#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006358#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006359#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006360#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006361#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006362#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006363#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006364#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006365#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006366#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006367#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006368#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006369#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006370#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006371#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006372#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006373#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006374#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006375#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006376
6377/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006378#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006379#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006380#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006381#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006382#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006383#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006384#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006385#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006386#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006387#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006388#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006389#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006390#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006391#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006392#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006393#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006394#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006395#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006396#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006397#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006398#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006399#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006400#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006401#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006402#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006403#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006404#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006405#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006406#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006407#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006408#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006409#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006410#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006411#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006412#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006413#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006414#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006415#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006416#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006417#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006418#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006419#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006420
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006421/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006422#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006423#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006424#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006425#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006426#define DDL_PRECISION_HIGH (1 << 7)
6427#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306428#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006430#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006431#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6432#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006433
Ville Syrjäläc2317752016-03-15 16:39:56 +02006434#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006435#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006436
Shaohua Li7662c8b2009-06-26 11:23:55 +08006437/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006438#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006439#define I915_FIFO_LINE_SIZE 64
6440#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006441
Jesse Barnesceb04242012-03-28 13:39:22 -07006442#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006443#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006444#define I965_FIFO_SIZE 512
6445#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006446#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006447#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006448#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006449
Jesse Barnesceb04242012-03-28 13:39:22 -07006450#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006451#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006452#define I915_MAX_WM 0x3f
6453
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006454#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6455#define PINEVIEW_FIFO_LINE_SIZE 64
6456#define PINEVIEW_MAX_WM 0x1ff
6457#define PINEVIEW_DFT_WM 0x3f
6458#define PINEVIEW_DFT_HPLLOFF_WM 0
6459#define PINEVIEW_GUARD_WM 10
6460#define PINEVIEW_CURSOR_FIFO 64
6461#define PINEVIEW_CURSOR_MAX_WM 0x3f
6462#define PINEVIEW_CURSOR_DFT_WM 0
6463#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006464
Jesse Barnesceb04242012-03-28 13:39:22 -07006465#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006466#define I965_CURSOR_FIFO 64
6467#define I965_CURSOR_MAX_WM 32
6468#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006469
Pradeep Bhatfae12672014-11-04 17:06:39 +00006470/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006471#define _CUR_WM_A_0 0x70140
6472#define _CUR_WM_B_0 0x71140
Matt Roper7959ffe2021-05-18 17:06:11 -07006473#define _CUR_WM_SAGV_A 0x70158
6474#define _CUR_WM_SAGV_B 0x71158
6475#define _CUR_WM_SAGV_TRANS_A 0x7015C
6476#define _CUR_WM_SAGV_TRANS_B 0x7115C
6477#define _CUR_WM_TRANS_A 0x70168
6478#define _CUR_WM_TRANS_B 0x71168
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006479#define _PLANE_WM_1_A_0 0x70240
6480#define _PLANE_WM_1_B_0 0x71240
6481#define _PLANE_WM_2_A_0 0x70340
6482#define _PLANE_WM_2_B_0 0x71340
Matt Roper7959ffe2021-05-18 17:06:11 -07006483#define _PLANE_WM_SAGV_1_A 0x70258
6484#define _PLANE_WM_SAGV_1_B 0x71258
6485#define _PLANE_WM_SAGV_2_A 0x70358
6486#define _PLANE_WM_SAGV_2_B 0x71358
6487#define _PLANE_WM_SAGV_TRANS_1_A 0x7025C
6488#define _PLANE_WM_SAGV_TRANS_1_B 0x7125C
6489#define _PLANE_WM_SAGV_TRANS_2_A 0x7035C
6490#define _PLANE_WM_SAGV_TRANS_2_B 0x7135C
6491#define _PLANE_WM_TRANS_1_A 0x70268
6492#define _PLANE_WM_TRANS_1_B 0x71268
6493#define _PLANE_WM_TRANS_2_A 0x70368
6494#define _PLANE_WM_TRANS_2_B 0x71368
Pradeep Bhatfae12672014-11-04 17:06:39 +00006495#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006496#define PLANE_WM_IGNORE_LINES (1 << 30)
Matt Roper47d263a2021-05-14 08:36:59 -07006497#define PLANE_WM_LINES_MASK REG_GENMASK(26, 14)
6498#define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006499
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006500#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006501#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
Matt Roper7959ffe2021-05-18 17:06:11 -07006502#define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B)
6503#define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B)
6504#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B)
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006505#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6506#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Matt Roper7959ffe2021-05-18 17:06:11 -07006507#define _PLANE_WM_BASE(pipe, plane) \
6508 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6509#define PLANE_WM(pipe, plane, level) \
6510 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6511#define _PLANE_WM_SAGV_1(pipe) \
6512 _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B)
6513#define _PLANE_WM_SAGV_2(pipe) \
6514 _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
6515#define PLANE_WM_SAGV(pipe, plane) \
6516 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe)))
6517#define _PLANE_WM_SAGV_TRANS_1(pipe) \
6518 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B)
6519#define _PLANE_WM_SAGV_TRANS_2(pipe) \
6520 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
6521#define PLANE_WM_SAGV_TRANS(pipe, plane) \
6522 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe)))
6523#define _PLANE_WM_TRANS_1(pipe) \
6524 _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B)
6525#define _PLANE_WM_TRANS_2(pipe) \
6526 _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
6527#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006528 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006529
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006530/* define the Watermark register on Ironlake */
Ville Syrjälä96eaeb3d2018-12-12 23:17:38 +02006531#define _WM0_PIPEA_ILK 0x45100
6532#define _WM0_PIPEB_ILK 0x45104
6533#define _WM0_PIPEC_IVB 0x45200
6534#define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
6535 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006536#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006537#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006538#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006539#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006540#define WM0_PIPE_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006541#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006542#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006543#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006544#define WM1_LP_LATENCY_MASK (0x7f << 24)
6545#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006546#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006547#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006548#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006549#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006550#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006551#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006552#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006553#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006554#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006555#define WM1S_LP_ILK _MMIO(0x45120)
6556#define WM2S_LP_IVB _MMIO(0x45124)
6557#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006558#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006559
Paulo Zanonicca32e92013-05-31 11:45:06 -03006560#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6561 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6562 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6563
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006564/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006565#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006566#define MLTR_WM1_SHIFT 0
6567#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006568/* the unit of memory self-refresh latency time is 0.5us */
6569#define ILK_SRLT_MASK 0x3f
6570
Yuanhan Liu13982612010-12-15 15:42:31 +08006571
6572/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006573#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006574#define SSKPD_WM_MASK 0x3f
6575#define SSKPD_WM0_SHIFT 0
6576#define SSKPD_WM1_SHIFT 8
6577#define SSKPD_WM2_SHIFT 16
6578#define SSKPD_WM3_SHIFT 24
6579
Jesse Barnes585fb112008-07-29 11:54:06 -07006580/*
6581 * The two pipe frame counter registers are not synchronized, so
6582 * reading a stable value is somewhat tricky. The following code
6583 * should work:
6584 *
6585 * do {
6586 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6587 * PIPE_FRAME_HIGH_SHIFT;
6588 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6589 * PIPE_FRAME_LOW_SHIFT);
6590 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6591 * PIPE_FRAME_HIGH_SHIFT);
6592 * } while (high1 != high2);
6593 * frame = (high1 << 8) | low1;
6594 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006595#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006596#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6597#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006598#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006599#define PIPE_FRAME_LOW_MASK 0xff000000
6600#define PIPE_FRAME_LOW_SHIFT 24
6601#define PIPE_PIXEL_MASK 0x00ffffff
6602#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006603/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006604#define _PIPEA_FRMCOUNT_G4X 0x70040
6605#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006606#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6607#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006608
6609/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006610#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006611/* Old style CUR*CNTR flags (desktop 8xx) */
6612#define CURSOR_ENABLE 0x80000000
6613#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006614#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006615#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006616#define CURSOR_FORMAT_SHIFT 24
6617#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6618#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6619#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6620#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6621#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6622#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6623/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006624#define MCURSOR_MODE 0x27
6625#define MCURSOR_MODE_DISABLE 0x00
6626#define MCURSOR_MODE_128_32B_AX 0x02
6627#define MCURSOR_MODE_256_32B_AX 0x03
6628#define MCURSOR_MODE_64_32B_AX 0x07
6629#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6630#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6631#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjälä0b869522021-05-26 20:36:00 +03006632#define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
6633#define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006634#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6635#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006636#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006637#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006638#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006639#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006640#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006641#define _CURABASE 0x70084
6642#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006643#define CURSOR_POS_MASK 0x007FF
6644#define CURSOR_POS_SIGN 0x8000
6645#define CURSOR_X_SHIFT 0
6646#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006647#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6648#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6649#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006650#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006651#define _CURBCNTR 0x700c0
6652#define _CURBBASE 0x700c4
6653#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006654
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006655#define _CURBCNTR_IVB 0x71080
6656#define _CURBBASE_IVB 0x71084
6657#define _CURBPOS_IVB 0x71088
6658
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006659#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6660#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6661#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006662#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006663#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006664
6665#define CURSOR_A_OFFSET 0x70080
6666#define CURSOR_B_OFFSET 0x700c0
6667#define CHV_CURSOR_C_OFFSET 0x700e0
6668#define IVB_CURSOR_B_OFFSET 0x71080
6669#define IVB_CURSOR_C_OFFSET 0x72080
Ankit Nautiyal6ea3cee2019-09-24 13:01:52 +05306670#define TGL_CURSOR_D_OFFSET 0x73080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006671
Jesse Barnes585fb112008-07-29 11:54:06 -07006672/* Display A control */
Ville Syrjälä6ede6b062021-01-11 18:37:11 +02006673#define _DSPAADDR_VLV 0x7017C /* vlv/chv */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006674#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006675#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006676#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006677#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006678#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006679#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6680#define DISPPLANE_YUV422 (0x0 << 26)
6681#define DISPPLANE_8BPP (0x2 << 26)
6682#define DISPPLANE_BGRA555 (0x3 << 26)
6683#define DISPPLANE_BGRX555 (0x4 << 26)
6684#define DISPPLANE_BGRX565 (0x5 << 26)
6685#define DISPPLANE_BGRX888 (0x6 << 26)
6686#define DISPPLANE_BGRA888 (0x7 << 26)
6687#define DISPPLANE_RGBX101010 (0x8 << 26)
6688#define DISPPLANE_RGBA101010 (0x9 << 26)
6689#define DISPPLANE_BGRX101010 (0xa << 26)
Ville Syrjälä73263cb2019-10-31 18:56:47 +02006690#define DISPPLANE_BGRA101010 (0xb << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006691#define DISPPLANE_RGBX161616 (0xc << 26)
6692#define DISPPLANE_RGBX888 (0xe << 26)
6693#define DISPPLANE_RGBA888 (0xf << 26)
6694#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006695#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006696#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006697#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006698#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6699#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6700#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006701#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006702#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006703#define DISPPLANE_NO_LINE_DOUBLE 0
6704#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006705#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6706#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6707#define DISPPLANE_ROTATE_180 (1 << 15)
6708#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6709#define DISPPLANE_TILED (1 << 10)
Ville Syrjäläcda195f2021-01-11 18:37:08 +02006710#define DISPPLANE_ASYNC_FLIP (1 << 9) /* g4x+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006711#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006712#define _DSPAADDR 0x70184
6713#define _DSPASTRIDE 0x70188
6714#define _DSPAPOS 0x7018C /* reserved */
6715#define _DSPASIZE 0x70190
6716#define _DSPASURF 0x7019C /* 965+ only */
6717#define _DSPATILEOFF 0x701A4 /* 965+ only */
6718#define _DSPAOFFSET 0x701A4 /* HSW */
6719#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006720#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006721
Ville Syrjälä6ede6b062021-01-11 18:37:11 +02006722#define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006723#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6724#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6725#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6726#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6727#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6728#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6729#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6730#define DSPLINOFF(plane) DSPADDR(plane)
6731#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6732#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006733#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006734
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006735/* CHV pipe B blender and primary plane */
6736#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006737#define CHV_BLEND_LEGACY (0 << 30)
6738#define CHV_BLEND_ANDROID (1 << 30)
6739#define CHV_BLEND_MPO (2 << 30)
6740#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006741#define _CHV_CANVAS_A 0x60a04
6742#define _PRIMPOS_A 0x60a08
6743#define _PRIMSIZE_A 0x60a0c
6744#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006745#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006747#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6748#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6749#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6750#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6751#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006752
Armin Reese446f2542012-03-30 16:20:16 -07006753/* Display/Sprite base address macros */
6754#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006755#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6756#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006757
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006758/*
6759 * VBIOS flags
6760 * gen2:
6761 * [00:06] alm,mgm
6762 * [10:16] all
6763 * [30:32] alm,mgm
6764 * gen3+:
6765 * [00:0f] all
6766 * [10:1f] all
6767 * [30:32] all
6768 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006769#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6770#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6771#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006772#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006773
6774/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006775#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6776#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6777#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006778#define _PIPEBFRAMEHIGH 0x71040
6779#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006780#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6781#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006782
Jesse Barnes585fb112008-07-29 11:54:06 -07006783
6784/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006785#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006786#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006787#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6788#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6789#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006790#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6791#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6792#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6793#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6794#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6795#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6796#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6797#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006798
Madhav Chauhan372610f2018-10-15 17:28:04 +03006799/* ICL DSI 0 and 1 */
6800#define _PIPEDSI0CONF 0x7b008
6801#define _PIPEDSI1CONF 0x7b808
6802
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006803/* Sprite A control */
6804#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006805#define DVS_ENABLE (1 << 31)
6806#define DVS_GAMMA_ENABLE (1 << 30)
6807#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6808#define DVS_PIXFORMAT_MASK (3 << 25)
6809#define DVS_FORMAT_YUV422 (0 << 25)
6810#define DVS_FORMAT_RGBX101010 (1 << 25)
6811#define DVS_FORMAT_RGBX888 (2 << 25)
6812#define DVS_FORMAT_RGBX161616 (3 << 25)
6813#define DVS_PIPE_CSC_ENABLE (1 << 24)
6814#define DVS_SOURCE_KEY (1 << 22)
6815#define DVS_RGB_ORDER_XBGR (1 << 20)
6816#define DVS_YUV_FORMAT_BT709 (1 << 18)
6817#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6818#define DVS_YUV_ORDER_YUYV (0 << 16)
6819#define DVS_YUV_ORDER_UYVY (1 << 16)
6820#define DVS_YUV_ORDER_YVYU (2 << 16)
6821#define DVS_YUV_ORDER_VYUY (3 << 16)
6822#define DVS_ROTATE_180 (1 << 15)
6823#define DVS_DEST_KEY (1 << 2)
6824#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6825#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006826#define _DVSALINOFF 0x72184
6827#define _DVSASTRIDE 0x72188
6828#define _DVSAPOS 0x7218c
6829#define _DVSASIZE 0x72190
6830#define _DVSAKEYVAL 0x72194
6831#define _DVSAKEYMSK 0x72198
6832#define _DVSASURF 0x7219c
6833#define _DVSAKEYMAXVAL 0x721a0
6834#define _DVSATILEOFF 0x721a4
6835#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006836#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006837#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006838#define DVS_SCALE_ENABLE (1 << 31)
6839#define DVS_FILTER_MASK (3 << 29)
6840#define DVS_FILTER_MEDIUM (0 << 29)
6841#define DVS_FILTER_ENHANCING (1 << 29)
6842#define DVS_FILTER_SOFTENING (2 << 29)
6843#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6844#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006845#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6846#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006847
6848#define _DVSBCNTR 0x73180
6849#define _DVSBLINOFF 0x73184
6850#define _DVSBSTRIDE 0x73188
6851#define _DVSBPOS 0x7318c
6852#define _DVSBSIZE 0x73190
6853#define _DVSBKEYVAL 0x73194
6854#define _DVSBKEYMSK 0x73198
6855#define _DVSBSURF 0x7319c
6856#define _DVSBKEYMAXVAL 0x731a0
6857#define _DVSBTILEOFF 0x731a4
6858#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006859#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006860#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006861#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6862#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006863
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006864#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6865#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6866#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6867#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6868#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6869#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6870#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6871#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6872#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6873#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6874#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6875#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006876#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6877#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6878#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006879
6880#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006881#define SPRITE_ENABLE (1 << 31)
6882#define SPRITE_GAMMA_ENABLE (1 << 30)
6883#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6884#define SPRITE_PIXFORMAT_MASK (7 << 25)
6885#define SPRITE_FORMAT_YUV422 (0 << 25)
6886#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6887#define SPRITE_FORMAT_RGBX888 (2 << 25)
6888#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6889#define SPRITE_FORMAT_YUV444 (4 << 25)
6890#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6891#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6892#define SPRITE_SOURCE_KEY (1 << 22)
6893#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6894#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6895#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6896#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6897#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6898#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6899#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6900#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6901#define SPRITE_ROTATE_180 (1 << 15)
6902#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006903#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006904#define SPRITE_TILED (1 << 10)
6905#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006906#define _SPRA_LINOFF 0x70284
6907#define _SPRA_STRIDE 0x70288
6908#define _SPRA_POS 0x7028c
6909#define _SPRA_SIZE 0x70290
6910#define _SPRA_KEYVAL 0x70294
6911#define _SPRA_KEYMSK 0x70298
6912#define _SPRA_SURF 0x7029c
6913#define _SPRA_KEYMAX 0x702a0
6914#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006915#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006916#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006917#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006918#define SPRITE_SCALE_ENABLE (1 << 31)
6919#define SPRITE_FILTER_MASK (3 << 29)
6920#define SPRITE_FILTER_MEDIUM (0 << 29)
6921#define SPRITE_FILTER_ENHANCING (1 << 29)
6922#define SPRITE_FILTER_SOFTENING (2 << 29)
6923#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6924#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006925#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006926#define _SPRA_GAMC16 0x70440
6927#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006928
6929#define _SPRB_CTL 0x71280
6930#define _SPRB_LINOFF 0x71284
6931#define _SPRB_STRIDE 0x71288
6932#define _SPRB_POS 0x7128c
6933#define _SPRB_SIZE 0x71290
6934#define _SPRB_KEYVAL 0x71294
6935#define _SPRB_KEYMSK 0x71298
6936#define _SPRB_SURF 0x7129c
6937#define _SPRB_KEYMAX 0x712a0
6938#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006939#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006940#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006941#define _SPRB_SCALE 0x71304
6942#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006943#define _SPRB_GAMC16 0x71440
6944#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006946#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6947#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6948#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6949#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6950#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6951#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6952#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6953#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6954#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6955#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6956#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6957#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006958#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6959#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6960#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006961#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006962
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006963#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006964#define SP_ENABLE (1 << 31)
6965#define SP_GAMMA_ENABLE (1 << 30)
6966#define SP_PIXFORMAT_MASK (0xf << 26)
Ville Syrjäläd8aa1a42019-10-31 18:56:48 +02006967#define SP_FORMAT_YUV422 (0x0 << 26)
Ville Syrjäläed940342019-10-31 18:56:49 +02006968#define SP_FORMAT_8BPP (0x2 << 26)
Ville Syrjäläd8aa1a42019-10-31 18:56:48 +02006969#define SP_FORMAT_BGR565 (0x5 << 26)
6970#define SP_FORMAT_BGRX8888 (0x6 << 26)
6971#define SP_FORMAT_BGRA8888 (0x7 << 26)
6972#define SP_FORMAT_RGBX1010102 (0x8 << 26)
6973#define SP_FORMAT_RGBA1010102 (0x9 << 26)
6974#define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */
6975#define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006976#define SP_FORMAT_RGBX8888 (0xe << 26)
6977#define SP_FORMAT_RGBA8888 (0xf << 26)
6978#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6979#define SP_SOURCE_KEY (1 << 22)
6980#define SP_YUV_FORMAT_BT709 (1 << 18)
6981#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6982#define SP_YUV_ORDER_YUYV (0 << 16)
6983#define SP_YUV_ORDER_UYVY (1 << 16)
6984#define SP_YUV_ORDER_YVYU (2 << 16)
6985#define SP_YUV_ORDER_VYUY (3 << 16)
6986#define SP_ROTATE_180 (1 << 15)
6987#define SP_TILED (1 << 10)
6988#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006989#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6990#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6991#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6992#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6993#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6994#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6995#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6996#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6997#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6998#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006999#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02007000#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
7001#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
7002#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
7003#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
7004#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
7005#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03007006#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07007007
Ville Syrjälä921c3b62013-06-25 14:16:35 +03007008#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
7009#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
7010#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
7011#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
7012#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
7013#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
7014#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
7015#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
7016#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
7017#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
7018#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02007019#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
7020#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03007021#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07007022
Ville Syrjälä94e15722019-07-03 23:08:21 +03007023#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
7024 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007025#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03007026 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007027
7028#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
7029#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
7030#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
7031#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
7032#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
7033#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
7034#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
7035#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
7036#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
7037#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
7038#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02007039#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
7040#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03007041#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07007042
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007043/*
7044 * CHV pipe B sprite CSC
7045 *
7046 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
7047 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
7048 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
7049 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007050#define _MMIO_CHV_SPCSC(plane_id, reg) \
7051 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
7052
7053#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
7054#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
7055#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007056#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
7057#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
7058
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007059#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
7060#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
7061#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
7062#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
7063#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007064#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
7065#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
7066
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007067#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
7068#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
7069#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007070#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
7071#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
7072
Ville Syrjälä83c04a62016-11-22 18:02:00 +02007073#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
7074#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
7075#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03007076#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
7077#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
7078
Damien Lespiau70d21f02013-07-03 21:06:04 +01007079/* Skylake plane registers */
7080
7081#define _PLANE_CTL_1_A 0x70180
7082#define _PLANE_CTL_2_A 0x70280
7083#define _PLANE_CTL_3_A 0x70380
7084#define PLANE_CTL_ENABLE (1 << 31)
Ville Syrjälä0b869522021-05-26 20:36:00 +03007085#define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
7086#define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
James Ausmus4036c782017-11-13 10:11:28 -08007087#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02007088#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02007089/*
7090 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
7091 * expanded to include bit 23 as well. However, the shift-24 based values
7092 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
7093 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01007094#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007095#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
7096#define PLANE_CTL_FORMAT_NV12 (1 << 24)
7097#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05307098#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007099#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05307100#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007101#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05307102#define PLANE_CTL_FORMAT_P016 (7 << 24)
Stanislav Lisovskiyda904172020-04-07 14:55:46 -07007103#define PLANE_CTL_FORMAT_XYUV (8 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007104#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
7105#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02007106#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08007107#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05307108#define PLANE_CTL_FORMAT_Y210 (1 << 23)
7109#define PLANE_CTL_FORMAT_Y212 (3 << 23)
7110#define PLANE_CTL_FORMAT_Y216 (5 << 23)
7111#define PLANE_CTL_FORMAT_Y410 (7 << 23)
7112#define PLANE_CTL_FORMAT_Y412 (9 << 23)
7113#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007114#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007115#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
7116#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007117#define PLANE_CTL_ORDER_BGRX (0 << 20)
7118#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02007119#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02007120#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007121#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007122#define PLANE_CTL_YUV422_YUYV (0 << 16)
7123#define PLANE_CTL_YUV422_UYVY (1 << 16)
7124#define PLANE_CTL_YUV422_YVYU (2 << 16)
7125#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07007126#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007127#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
Dhinakaran Pandiyanb3e57bc2019-12-21 14:05:39 +02007128#define PLANE_CTL_CLEAR_COLOR_DISABLE (1 << 13) /* TGL+ */
James Ausmus4036c782017-11-13 10:11:28 -08007129#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01007130#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007131#define PLANE_CTL_TILED_LINEAR (0 << 10)
7132#define PLANE_CTL_TILED_X (1 << 10)
7133#define PLANE_CTL_TILED_Y (4 << 10)
7134#define PLANE_CTL_TILED_YF (5 << 10)
Karthik B Sc5e07e02020-09-21 16:32:04 +05307135#define PLANE_CTL_ASYNC_FLIP (1 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007136#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
Dhinakaran Pandiyan2dfbf9d2019-12-17 15:23:29 +02007137#define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE (1 << 4) /* TGL+ */
James Ausmus4036c782017-11-13 10:11:28 -08007138#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007139#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
7140#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
7141#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01007142#define PLANE_CTL_ROTATE_MASK 0x3
7143#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05307144#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01007145#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05307146#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01007147#define _PLANE_STRIDE_1_A 0x70188
7148#define _PLANE_STRIDE_2_A 0x70288
7149#define _PLANE_STRIDE_3_A 0x70388
7150#define _PLANE_POS_1_A 0x7018c
7151#define _PLANE_POS_2_A 0x7028c
7152#define _PLANE_POS_3_A 0x7038c
7153#define _PLANE_SIZE_1_A 0x70190
7154#define _PLANE_SIZE_2_A 0x70290
7155#define _PLANE_SIZE_3_A 0x70390
7156#define _PLANE_SURF_1_A 0x7019c
7157#define _PLANE_SURF_2_A 0x7029c
7158#define _PLANE_SURF_3_A 0x7039c
7159#define _PLANE_OFFSET_1_A 0x701a4
7160#define _PLANE_OFFSET_2_A 0x702a4
7161#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007162#define _PLANE_KEYVAL_1_A 0x70194
7163#define _PLANE_KEYVAL_2_A 0x70294
7164#define _PLANE_KEYMSK_1_A 0x70198
7165#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02007166#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007167#define _PLANE_KEYMAX_1_A 0x701a0
7168#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02007169#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Radhakrishna Sripadad1e27752021-01-15 23:39:52 +02007170#define _PLANE_CC_VAL_1_A 0x701b4
7171#define _PLANE_CC_VAL_2_A 0x702b4
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07007172#define _PLANE_AUX_DIST_1_A 0x701c0
7173#define _PLANE_AUX_DIST_2_A 0x702c0
7174#define _PLANE_AUX_OFFSET_1_A 0x701c4
7175#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007176#define _PLANE_CUS_CTL_1_A 0x701c8
7177#define _PLANE_CUS_CTL_2_A 0x702c8
7178#define PLANE_CUS_ENABLE (1 << 31)
Matt Roper99e2d8b2020-05-04 15:52:12 -07007179#define PLANE_CUS_PLANE_4_RKL (0 << 30)
7180#define PLANE_CUS_PLANE_5_RKL (1 << 30)
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007181#define PLANE_CUS_PLANE_6 (0 << 30)
7182#define PLANE_CUS_PLANE_7 (1 << 30)
7183#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
7184#define PLANE_CUS_HPHASE_0 (0 << 16)
7185#define PLANE_CUS_HPHASE_0_25 (1 << 16)
7186#define PLANE_CUS_HPHASE_0_5 (2 << 16)
7187#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
7188#define PLANE_CUS_VPHASE_0 (0 << 12)
7189#define PLANE_CUS_VPHASE_0_25 (1 << 12)
7190#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007191#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
7192#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
7193#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07007194#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02007195#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05307196#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07007197#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02007198#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
Kishore Kadiyalaa0196dd2020-06-01 13:05:44 +05307199#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 (1 << 17)
Ville Syrjälä38f24f22018-02-14 21:23:24 +02007200#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
7201#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
7202#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007203#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08007204#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
7205#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
7206#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
7207#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00007208#define _PLANE_BUF_CFG_1_A 0x7027c
7209#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007210#define _PLANE_NV12_BUF_CFG_1_A 0x70278
7211#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01007212
Radhakrishna Sripadad1e27752021-01-15 23:39:52 +02007213#define _PLANE_CC_VAL_1_B 0x711b4
7214#define _PLANE_CC_VAL_2_B 0x712b4
7215#define _PLANE_CC_VAL_1(pipe) _PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B)
7216#define _PLANE_CC_VAL_2(pipe) _PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B)
7217#define PLANE_CC_VAL(pipe, plane) \
7218 _MMIO_PLANE(plane, _PLANE_CC_VAL_1(pipe), _PLANE_CC_VAL_2(pipe))
7219
Uma Shankar6a255da2018-11-02 00:40:19 +05307220/* Input CSC Register Definitions */
7221#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
7222#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
7223
7224#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
7225#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
7226
7227#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
7228 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
7229 _PLANE_INPUT_CSC_RY_GY_1_B)
7230#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
7231 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
7232 _PLANE_INPUT_CSC_RY_GY_2_B)
7233
7234#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
7235 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
7236 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
7237
7238#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
7239#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
7240
7241#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
7242#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
7243
7244#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
7245 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
7246 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
7247#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
7248 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
7249 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
7250#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
7251 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
7252 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
7253
7254#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
7255#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
7256
7257#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
7258#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
7259
7260#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
7261 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
7262 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
7263#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
7264 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
7265 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
7266#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
7267 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
7268 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007269
Damien Lespiau70d21f02013-07-03 21:06:04 +01007270#define _PLANE_CTL_1_B 0x71180
7271#define _PLANE_CTL_2_B 0x71280
7272#define _PLANE_CTL_3_B 0x71380
7273#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
7274#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
7275#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
7276#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007277 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007278
7279#define _PLANE_STRIDE_1_B 0x71188
7280#define _PLANE_STRIDE_2_B 0x71288
7281#define _PLANE_STRIDE_3_B 0x71388
7282#define _PLANE_STRIDE_1(pipe) \
7283 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
7284#define _PLANE_STRIDE_2(pipe) \
7285 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
7286#define _PLANE_STRIDE_3(pipe) \
7287 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
7288#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Juha-Pekka Heikkiläe7367af12021-05-06 19:19:26 +03007290#define PLANE_STRIDE_MASK REG_GENMASK(10, 0)
7291#define PLANE_STRIDE_MASK_XELPD REG_GENMASK(11, 0)
Damien Lespiau70d21f02013-07-03 21:06:04 +01007292
7293#define _PLANE_POS_1_B 0x7118c
7294#define _PLANE_POS_2_B 0x7128c
7295#define _PLANE_POS_3_B 0x7138c
7296#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
7297#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
7298#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
7299#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007300 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007301
7302#define _PLANE_SIZE_1_B 0x71190
7303#define _PLANE_SIZE_2_B 0x71290
7304#define _PLANE_SIZE_3_B 0x71390
7305#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
7306#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
7307#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
7308#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007309 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007310
7311#define _PLANE_SURF_1_B 0x7119c
7312#define _PLANE_SURF_2_B 0x7129c
7313#define _PLANE_SURF_3_B 0x7139c
7314#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
7315#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
7316#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
7317#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007318 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007319
7320#define _PLANE_OFFSET_1_B 0x711a4
7321#define _PLANE_OFFSET_2_B 0x712a4
7322#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
7323#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
7324#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007325 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01007326
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007327#define _PLANE_KEYVAL_1_B 0x71194
7328#define _PLANE_KEYVAL_2_B 0x71294
7329#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
7330#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
7331#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007332 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007333
7334#define _PLANE_KEYMSK_1_B 0x71198
7335#define _PLANE_KEYMSK_2_B 0x71298
7336#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
7337#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
7338#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007339 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007340
7341#define _PLANE_KEYMAX_1_B 0x711a0
7342#define _PLANE_KEYMAX_2_B 0x712a0
7343#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
7344#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
7345#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00007347
Damien Lespiau8211bd52014-11-04 17:06:44 +00007348#define _PLANE_BUF_CFG_1_B 0x7127c
7349#define _PLANE_BUF_CFG_2_B 0x7137c
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07007350#define DDB_ENTRY_MASK 0xFFF /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05307351#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00007352#define _PLANE_BUF_CFG_1(pipe) \
7353 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
7354#define _PLANE_BUF_CFG_2(pipe) \
7355 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7356#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007357 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00007358
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007359#define _PLANE_NV12_BUF_CFG_1_B 0x71278
7360#define _PLANE_NV12_BUF_CFG_2_B 0x71378
7361#define _PLANE_NV12_BUF_CFG_1(pipe) \
7362 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7363#define _PLANE_NV12_BUF_CFG_2(pipe) \
7364 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7365#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007366 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007367
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07007368#define _PLANE_AUX_DIST_1_B 0x711c0
7369#define _PLANE_AUX_DIST_2_B 0x712c0
7370#define _PLANE_AUX_DIST_1(pipe) \
7371 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7372#define _PLANE_AUX_DIST_2(pipe) \
7373 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7374#define PLANE_AUX_DIST(pipe, plane) \
7375 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7376
7377#define _PLANE_AUX_OFFSET_1_B 0x711c4
7378#define _PLANE_AUX_OFFSET_2_B 0x712c4
7379#define _PLANE_AUX_OFFSET_1(pipe) \
7380 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7381#define _PLANE_AUX_OFFSET_2(pipe) \
7382 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7383#define PLANE_AUX_OFFSET(pipe, plane) \
7384 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7385
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007386#define _PLANE_CUS_CTL_1_B 0x711c8
7387#define _PLANE_CUS_CTL_2_B 0x712c8
7388#define _PLANE_CUS_CTL_1(pipe) \
7389 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7390#define _PLANE_CUS_CTL_2(pipe) \
7391 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7392#define PLANE_CUS_CTL(pipe, plane) \
7393 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7394
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007395#define _PLANE_COLOR_CTL_1_B 0x711CC
7396#define _PLANE_COLOR_CTL_2_B 0x712CC
7397#define _PLANE_COLOR_CTL_3_B 0x713CC
7398#define _PLANE_COLOR_CTL_1(pipe) \
7399 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7400#define _PLANE_COLOR_CTL_2(pipe) \
7401 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7402#define PLANE_COLOR_CTL(pipe, plane) \
7403 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7404
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07007405#define _SEL_FETCH_PLANE_BASE_1_A 0x70890
7406#define _SEL_FETCH_PLANE_BASE_2_A 0x708B0
7407#define _SEL_FETCH_PLANE_BASE_3_A 0x708D0
7408#define _SEL_FETCH_PLANE_BASE_4_A 0x708F0
7409#define _SEL_FETCH_PLANE_BASE_5_A 0x70920
7410#define _SEL_FETCH_PLANE_BASE_6_A 0x70940
7411#define _SEL_FETCH_PLANE_BASE_7_A 0x70960
7412#define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880
7413#define _SEL_FETCH_PLANE_BASE_1_B 0x70990
7414
7415#define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \
7416 _SEL_FETCH_PLANE_BASE_1_A, \
7417 _SEL_FETCH_PLANE_BASE_2_A, \
7418 _SEL_FETCH_PLANE_BASE_3_A, \
7419 _SEL_FETCH_PLANE_BASE_4_A, \
7420 _SEL_FETCH_PLANE_BASE_5_A, \
7421 _SEL_FETCH_PLANE_BASE_6_A, \
7422 _SEL_FETCH_PLANE_BASE_7_A, \
7423 _SEL_FETCH_PLANE_BASE_CUR_A)
7424#define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B)
7425#define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \
7426 _SEL_FETCH_PLANE_BASE_1_A + \
7427 _SEL_FETCH_PLANE_BASE_A(plane))
7428
7429#define _SEL_FETCH_PLANE_CTL_1_A 0x70890
7430#define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7431 _SEL_FETCH_PLANE_CTL_1_A - \
7432 _SEL_FETCH_PLANE_BASE_1_A)
7433#define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31)
7434
7435#define _SEL_FETCH_PLANE_POS_1_A 0x70894
7436#define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7437 _SEL_FETCH_PLANE_POS_1_A - \
7438 _SEL_FETCH_PLANE_BASE_1_A)
7439
7440#define _SEL_FETCH_PLANE_SIZE_1_A 0x70898
7441#define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7442 _SEL_FETCH_PLANE_SIZE_1_A - \
7443 _SEL_FETCH_PLANE_BASE_1_A)
7444
7445#define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C
7446#define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7447 _SEL_FETCH_PLANE_OFFSET_1_A - \
7448 _SEL_FETCH_PLANE_BASE_1_A)
7449
7450/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00007451#define _CUR_BUF_CFG_A 0x7017c
7452#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007453#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00007454
Jesse Barnes585fb112008-07-29 11:54:06 -07007455/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007456#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07007457# define VGA_DISP_DISABLE (1 << 31)
7458# define VGA_2X_MODE (1 << 30)
7459# define VGA_PIPE_B_SELECT (1 << 29)
7460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007461#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02007462
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007463/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007465#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007467#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007468#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7469#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7470#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7471#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7472#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7473#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7474#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7475#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7476#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7477#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007478
7479/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007480#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007481#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7482#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007484#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01007485#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007486#define FDI_PLL_BIOS_1 _MMIO(0x46004)
7487#define FDI_PLL_BIOS_2 _MMIO(0x46008)
7488#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7489#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7490#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007492#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07007493# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7494# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007496#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08007497# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007499#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007500#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007501#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7502#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7503
7504
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007505#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01007506#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007507#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01007508#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007509
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007510#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01007511#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007512#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01007513#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007514
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007515#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007516#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007517#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007518#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007519
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007520#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007521#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007522#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007523#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007524
7525/* PIPEB timing regs are same start from 0x61000 */
7526
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007527#define _PIPEB_DATA_M1 0x61030
7528#define _PIPEB_DATA_N1 0x61034
7529#define _PIPEB_DATA_M2 0x61038
7530#define _PIPEB_DATA_N2 0x6103c
7531#define _PIPEB_LINK_M1 0x61040
7532#define _PIPEB_LINK_N1 0x61044
7533#define _PIPEB_LINK_M2 0x61048
7534#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007536#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7537#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7538#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7539#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7540#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7541#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7542#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7543#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007544
7545/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007546/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7547#define _PFA_CTL_1 0x68080
7548#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007549#define PF_ENABLE (1 << 31)
7550#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7551#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7552#define PF_FILTER_MASK (3 << 23)
7553#define PF_FILTER_PROGRAMMED (0 << 23)
7554#define PF_FILTER_MED_3x3 (1 << 23)
7555#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7556#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007557#define _PFA_WIN_SZ 0x68074
7558#define _PFB_WIN_SZ 0x68874
7559#define _PFA_WIN_POS 0x68070
7560#define _PFB_WIN_POS 0x68870
7561#define _PFA_VSCALE 0x68084
7562#define _PFB_VSCALE 0x68884
7563#define _PFA_HSCALE 0x68090
7564#define _PFB_HSCALE 0x68890
7565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007566#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7567#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7568#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7569#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7570#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007571
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007572#define _PSA_CTL 0x68180
7573#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007574#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007575#define _PSA_WIN_SZ 0x68174
7576#define _PSB_WIN_SZ 0x68974
7577#define _PSA_WIN_POS 0x68170
7578#define _PSB_WIN_POS 0x68970
7579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007580#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7581#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7582#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007583
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007584/*
7585 * Skylake scalers
7586 */
7587#define _PS_1A_CTRL 0x68180
7588#define _PS_2A_CTRL 0x68280
7589#define _PS_1B_CTRL 0x68980
7590#define _PS_2B_CTRL 0x68A80
7591#define _PS_1C_CTRL 0x69180
7592#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007593#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7594#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7595#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307596#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7597#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007598#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007599#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007600#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007601#define PS_FILTER_MASK (3 << 23)
7602#define PS_FILTER_MEDIUM (0 << 23)
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307603#define PS_FILTER_PROGRAMMED (1 << 23)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007604#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7605#define PS_FILTER_BILINEAR (3 << 23)
7606#define PS_VERT3TAP (1 << 21)
7607#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7608#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7609#define PS_PWRUP_PROGRESS (1 << 17)
7610#define PS_V_FILTER_BYPASS (1 << 8)
7611#define PS_VADAPT_EN (1 << 7)
7612#define PS_VADAPT_MODE_MASK (3 << 5)
7613#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7614#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7615#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007616#define PS_PLANE_Y_SEL_MASK (7 << 5)
7617#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307618#define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
7619#define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
7620#define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
7621#define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007622
7623#define _PS_PWR_GATE_1A 0x68160
7624#define _PS_PWR_GATE_2A 0x68260
7625#define _PS_PWR_GATE_1B 0x68960
7626#define _PS_PWR_GATE_2B 0x68A60
7627#define _PS_PWR_GATE_1C 0x69160
7628#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7629#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7630#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7631#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7632#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7633#define PS_PWR_GATE_SLPEN_8 0
7634#define PS_PWR_GATE_SLPEN_16 1
7635#define PS_PWR_GATE_SLPEN_24 2
7636#define PS_PWR_GATE_SLPEN_32 3
7637
7638#define _PS_WIN_POS_1A 0x68170
7639#define _PS_WIN_POS_2A 0x68270
7640#define _PS_WIN_POS_1B 0x68970
7641#define _PS_WIN_POS_2B 0x68A70
7642#define _PS_WIN_POS_1C 0x69170
7643
7644#define _PS_WIN_SZ_1A 0x68174
7645#define _PS_WIN_SZ_2A 0x68274
7646#define _PS_WIN_SZ_1B 0x68974
7647#define _PS_WIN_SZ_2B 0x68A74
7648#define _PS_WIN_SZ_1C 0x69174
7649
7650#define _PS_VSCALE_1A 0x68184
7651#define _PS_VSCALE_2A 0x68284
7652#define _PS_VSCALE_1B 0x68984
7653#define _PS_VSCALE_2B 0x68A84
7654#define _PS_VSCALE_1C 0x69184
7655
7656#define _PS_HSCALE_1A 0x68190
7657#define _PS_HSCALE_2A 0x68290
7658#define _PS_HSCALE_1B 0x68990
7659#define _PS_HSCALE_2B 0x68A90
7660#define _PS_HSCALE_1C 0x69190
7661
7662#define _PS_VPHASE_1A 0x68188
7663#define _PS_VPHASE_2A 0x68288
7664#define _PS_VPHASE_1B 0x68988
7665#define _PS_VPHASE_2B 0x68A88
7666#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007667#define PS_Y_PHASE(x) ((x) << 16)
7668#define PS_UV_RGB_PHASE(x) ((x) << 0)
7669#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7670#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007671
7672#define _PS_HPHASE_1A 0x68194
7673#define _PS_HPHASE_2A 0x68294
7674#define _PS_HPHASE_1B 0x68994
7675#define _PS_HPHASE_2B 0x68A94
7676#define _PS_HPHASE_1C 0x69194
7677
7678#define _PS_ECC_STAT_1A 0x681D0
7679#define _PS_ECC_STAT_2A 0x682D0
7680#define _PS_ECC_STAT_1B 0x689D0
7681#define _PS_ECC_STAT_2B 0x68AD0
7682#define _PS_ECC_STAT_1C 0x691D0
7683
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307684#define _PS_COEF_SET0_INDEX_1A 0x68198
7685#define _PS_COEF_SET0_INDEX_2A 0x68298
7686#define _PS_COEF_SET0_INDEX_1B 0x68998
7687#define _PS_COEF_SET0_INDEX_2B 0x68A98
7688#define PS_COEE_INDEX_AUTO_INC (1 << 10)
7689
7690#define _PS_COEF_SET0_DATA_1A 0x6819C
7691#define _PS_COEF_SET0_DATA_2A 0x6829C
7692#define _PS_COEF_SET0_DATA_1B 0x6899C
7693#define _PS_COEF_SET0_DATA_2B 0x68A9C
7694
Jani Nikulae67005e2018-06-29 13:20:39 +03007695#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007696#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007697 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7698 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007699#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007700 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7701 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007702#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007703 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7704 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007705#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007706 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7707 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007708#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007709 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7710 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007711#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007712 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7713 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007714#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007715 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7716 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007717#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007718 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7719 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007720#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007721 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007722 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307723#define CNL_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
7724 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
7725 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007726
Pankaj Bharadiya105c9e12020-10-20 21:44:24 +05307727#define CNL_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
7728 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
7729 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007730/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007731#define _LGC_PALETTE_A 0x4a000
7732#define _LGC_PALETTE_B 0x4a800
Swati Sharma1af22382019-09-04 00:52:55 +05307733#define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7734#define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7735#define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007736#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007737
Ville Syrjälä514462c2019-04-01 23:02:28 +03007738/* ilk/snb precision palette */
7739#define _PREC_PALETTE_A 0x4b000
7740#define _PREC_PALETTE_B 0x4c000
Swati Sharma6b97b112019-09-04 00:52:56 +05307741#define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7742#define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7743#define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
Ville Syrjälä514462c2019-04-01 23:02:28 +03007744#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7745
7746#define _PREC_PIPEAGCMAX 0x4d000
7747#define _PREC_PIPEBGCMAX 0x4d010
7748#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7749
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007750#define _GAMMA_MODE_A 0x4a480
7751#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007752#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307753#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7754#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007755#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307756#define GAMMA_MODE_MODE_8BIT (0 << 0)
7757#define GAMMA_MODE_MODE_10BIT (1 << 0)
7758#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307759#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7760#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007761
Anusha Srivatsa0633cdc2021-05-18 14:34:42 -07007762/* DMC */
Anusha Srivatsa3d5928a2021-06-21 12:14:13 -07007763#define DMC_PROGRAM(addr, i) _MMIO((addr) + (i) * 4)
Anusha Srivatsa0633cdc2021-05-18 14:34:42 -07007764#define DMC_SSP_BASE_ADDR_GEN9 0x00002FC0
7765#define DMC_HTP_ADDR_SKL 0x00500034
7766#define DMC_SSP_BASE _MMIO(0x8F074)
7767#define DMC_HTP_SKL _MMIO(0x8F004)
7768#define DMC_LAST_WRITE _MMIO(0x8F034)
7769#define DMC_LAST_WRITE_VALUE 0xc003b400
7770/* MMIO address range for DMC program (0x80000 - 0x82FFF) */
7771#define DMC_MMIO_START_RANGE 0x80000
7772#define DMC_MMIO_END_RANGE 0x8FFFF
7773#define SKL_DMC_DC3_DC5_COUNT _MMIO(0x80030)
7774#define SKL_DMC_DC5_DC6_COUNT _MMIO(0x8002C)
7775#define BXT_DMC_DC3_DC5_COUNT _MMIO(0x80038)
José Roberto de Souza5d571062019-07-25 17:24:10 -07007776#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7777#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
Anshuman Gupta5bcc95c2020-10-14 12:19:36 -07007778#define DG1_DMC_DEBUG_DC5_COUNT _MMIO(0x134154)
Damien Lespiau83372062015-10-30 17:53:32 +02007779
Anshuman Gupta41286862019-10-03 13:47:38 +05307780#define DMC_DEBUG3 _MMIO(0x101090)
7781
Uma Shankar1d85a292018-08-07 21:15:35 +05307782/* Display Internal Timeout Register */
7783#define RM_TIMEOUT _MMIO(0x42060)
7784#define MMIO_TIMEOUT_US(us) ((us) << 0)
7785
Zhenyu Wangb9055052009-06-05 15:38:38 +08007786/* interrupts */
7787#define DE_MASTER_IRQ_CONTROL (1 << 31)
7788#define DE_SPRITEB_FLIP_DONE (1 << 29)
7789#define DE_SPRITEA_FLIP_DONE (1 << 28)
7790#define DE_PLANEB_FLIP_DONE (1 << 27)
7791#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007792#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007793#define DE_PCU_EVENT (1 << 25)
7794#define DE_GTT_FAULT (1 << 24)
7795#define DE_POISON (1 << 23)
7796#define DE_PERFORM_COUNTER (1 << 22)
7797#define DE_PCH_EVENT (1 << 21)
7798#define DE_AUX_CHANNEL_A (1 << 20)
7799#define DE_DP_A_HOTPLUG (1 << 19)
7800#define DE_GSE (1 << 18)
7801#define DE_PIPEB_VBLANK (1 << 15)
7802#define DE_PIPEB_EVEN_FIELD (1 << 14)
7803#define DE_PIPEB_ODD_FIELD (1 << 13)
7804#define DE_PIPEB_LINE_COMPARE (1 << 12)
7805#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007806#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007807#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7808#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007809#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007810#define DE_PIPEA_EVEN_FIELD (1 << 6)
7811#define DE_PIPEA_ODD_FIELD (1 << 5)
7812#define DE_PIPEA_LINE_COMPARE (1 << 4)
7813#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007814#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007815#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007816#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007817#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007818
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007819/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007820#define DE_ERR_INT_IVB (1 << 30)
7821#define DE_GSE_IVB (1 << 29)
7822#define DE_PCH_EVENT_IVB (1 << 28)
7823#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7824#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7825#define DE_EDP_PSR_INT_HSW (1 << 19)
7826#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7827#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7828#define DE_PIPEC_VBLANK_IVB (1 << 10)
7829#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7830#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7831#define DE_PIPEB_VBLANK_IVB (1 << 5)
7832#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7833#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7834#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7835#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007836#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007838#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007839#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007840
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007841#define DEISR _MMIO(0x44000)
7842#define DEIMR _MMIO(0x44004)
7843#define DEIIR _MMIO(0x44008)
7844#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007846#define GTISR _MMIO(0x44010)
7847#define GTIMR _MMIO(0x44014)
7848#define GTIIR _MMIO(0x44018)
7849#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007851#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007852#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7853#define GEN8_PCU_IRQ (1 << 30)
7854#define GEN8_DE_PCH_IRQ (1 << 23)
7855#define GEN8_DE_MISC_IRQ (1 << 22)
7856#define GEN8_DE_PORT_IRQ (1 << 20)
7857#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7858#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7859#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7860#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7861#define GEN8_GT_VECS_IRQ (1 << 6)
7862#define GEN8_GT_GUC_IRQ (1 << 5)
7863#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007864#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7865#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007866#define GEN8_GT_BCS_IRQ (1 << 1)
7867#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007868
Matt Roper0e53fb82021-05-11 21:21:42 -07007869#define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
7870
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007871#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7872#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7873#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7874#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007875
Ben Widawskyabd58f02013-11-02 21:07:09 -07007876#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007877#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007878#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7879#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007880#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007881#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007882
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007883#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7884#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7885#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7886#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007887#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007888#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7889#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
Matt Roper8bcc0842021-05-25 17:06:54 -07007890#define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
7891#define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007892#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7893#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7894#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7895#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007896#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007897#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7898#define GEN8_PIPE_VSYNC (1 << 1)
7899#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007900#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Matt Roperd506a652019-10-08 14:17:16 -07007901#define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7902#define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7903#define GEN11_PIPE_PLANE5_FAULT (1 << 20)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007904#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007905#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7906#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7907#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007908#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007909#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7910#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7911#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007912#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007913#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7914 (GEN8_PIPE_CURSOR_FAULT | \
7915 GEN8_PIPE_SPRITE_FAULT | \
7916 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007917#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7918 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007919 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007920 GEN9_PIPE_PLANE3_FAULT | \
7921 GEN9_PIPE_PLANE2_FAULT | \
7922 GEN9_PIPE_PLANE1_FAULT)
Matt Roperd506a652019-10-08 14:17:16 -07007923#define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7924 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7925 GEN11_PIPE_PLANE7_FAULT | \
7926 GEN11_PIPE_PLANE6_FAULT | \
7927 GEN11_PIPE_PLANE5_FAULT)
Matt Roper99e2d8b2020-05-04 15:52:12 -07007928#define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
7929 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7930 GEN11_PIPE_PLANE5_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007931
Ville Syrjälä8625b222020-10-28 23:33:11 +02007932#define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
Ville Syrjälä5b76e862020-10-28 23:33:14 +02007933#define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
Ville Syrjälä8625b222020-10-28 23:33:11 +02007934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007935#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7936#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7937#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7938#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Vandita Kulkarni64ad5322019-11-11 16:40:21 +05307939#define DSI1_NON_TE (1 << 31)
7940#define DSI0_NON_TE (1 << 30)
James Ausmusbb187e92018-06-11 17:25:12 -07007941#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007942#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007943#define GEN9_AUX_CHANNEL_D (1 << 27)
7944#define GEN9_AUX_CHANNEL_C (1 << 26)
7945#define GEN9_AUX_CHANNEL_B (1 << 25)
Vandita Kulkarni64ad5322019-11-11 16:40:21 +05307946#define DSI1_TE (1 << 24)
7947#define DSI0_TE (1 << 23)
Ville Syrjäläe5abaab2020-10-28 23:33:12 +02007948#define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
7949#define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
7950 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
7951 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
7952#define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
Shashank Sharma9e637432014-08-22 17:40:43 +05307953#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007954#define GEN8_AUX_CHANNEL_A (1 << 0)
Matt Roper20fe7782021-05-11 21:21:38 -07007955#define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
7956#define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
7957#define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
7958#define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
7959#define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
7960#define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
7961#define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
7962#define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
7963#define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
7964#define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
7965#define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007967#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7968#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7969#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7970#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007971#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007972#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007974#define GEN8_PCU_ISR _MMIO(0x444e0)
7975#define GEN8_PCU_IMR _MMIO(0x444e4)
7976#define GEN8_PCU_IIR _MMIO(0x444e8)
7977#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007978
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007979#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7980#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7981#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7982#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7983#define GEN11_GU_MISC_GSE (1 << 27)
7984
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007985#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7986#define GEN11_MASTER_IRQ (1 << 31)
7987#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007988#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007989#define GEN11_DISPLAY_IRQ (1 << 16)
7990#define GEN11_GT_DW_IRQ(x) (1 << (x))
7991#define GEN11_GT_DW1_IRQ (1 << 1)
7992#define GEN11_GT_DW0_IRQ (1 << 0)
7993
Paulo Zanoni22e26af2021-07-21 15:30:29 -07007994#define DG1_MSTR_TILE_INTR _MMIO(0x190008)
Lucas De Marchi97b492f2020-07-13 11:23:19 -07007995#define DG1_MSTR_IRQ REG_BIT(31)
Paulo Zanoni22e26af2021-07-21 15:30:29 -07007996#define DG1_MSTR_TILE(t) REG_BIT(t)
Lucas De Marchi97b492f2020-07-13 11:23:19 -07007997
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007998#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7999#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
8000#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
8001#define GEN11_DE_PCH_IRQ (1 << 23)
8002#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008003#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008004#define GEN11_DE_PORT_IRQ (1 << 20)
8005#define GEN11_DE_PIPE_C (1 << 18)
8006#define GEN11_DE_PIPE_B (1 << 17)
8007#define GEN11_DE_PIPE_A (1 << 16)
8008
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008009#define GEN11_DE_HPD_ISR _MMIO(0x44470)
8010#define GEN11_DE_HPD_IMR _MMIO(0x44474)
8011#define GEN11_DE_HPD_IIR _MMIO(0x44478)
8012#define GEN11_DE_HPD_IER _MMIO(0x4447c)
Ville Syrjälä5b76e862020-10-28 23:33:14 +02008013#define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
8014#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
8015 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
8016 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
8017 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
8018 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
8019 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
8020#define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
8021#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
8022 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
8023 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
8024 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
8025 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
8026 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008027
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07008028#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008029#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
Ville Syrjälä5b76e862020-10-28 23:33:14 +02008030#define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8031#define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8032#define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
8033#define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07008034
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008035#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
8036#define GEN11_CSME (31)
8037#define GEN11_GUNIT (28)
8038#define GEN11_GUC (25)
8039#define GEN11_WDPERF (20)
8040#define GEN11_KCR (19)
8041#define GEN11_GTPM (16)
8042#define GEN11_BCS (15)
8043#define GEN11_RCS0 (0)
8044
8045#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
8046#define GEN11_VECS(x) (31 - (x))
8047#define GEN11_VCS(x) (x)
8048
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008049#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008050
8051#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
8052#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
8053#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03008054#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
8055#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
8056#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Daniele Ceraolo Spurio3d7b3032019-08-15 18:23:39 -07008057/* irq instances for OTHER_CLASS */
8058#define OTHER_GUC_INSTANCE 0
8059#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008060
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008061#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008062
8063#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
8064#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
8065
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008066#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02008067
8068#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
8069#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
8070#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
8071#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
8072#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
8073#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
8074
8075#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
8076#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
8077#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
8078#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
8079#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
8080#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
8081#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
8082#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
8083#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
8084
Oscar Mateo54c52a82019-05-27 18:36:08 +00008085#define ENGINE1_MASK REG_GENMASK(31, 16)
8086#define ENGINE0_MASK REG_GENMASK(15, 0)
8087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008088#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07008089/* Required on all Ironlake and Sandybridge according to the B-Spec. */
8090#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008091#define ILK_DPARB_GATE (1 << 22)
8092#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008093#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00008094#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
8095#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
8096#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02008097#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00008098#define ILK_HDCP_DISABLE (1 << 25)
8099#define ILK_eDP_A_DISABLE (1 << 24)
8100#define HSW_CDCLK_LIMIT (1 << 24)
8101#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03008102#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08008103
Ville Syrjälä86761782019-06-04 23:09:33 +03008104#define FUSE_STRAP3 _MMIO(0x42020)
8105#define HSW_REF_CLK_SELECT (1 << 1)
8106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008107#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01008108#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
8109#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
8110#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8111#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
8112#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008114#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08008115# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
8116# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
8117
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07008118#define CHICKEN_PAR1_1 _MMIO(0x42080)
Tejas Upadhyay544021e2021-06-15 16:26:13 +05308119#define IGNORE_KVMR_PIPE_A REG_BIT(23)
Ville Syrjälä562ad8a2020-09-24 22:48:10 +03008120#define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
José Roberto de Souzaa170f4f2020-08-10 10:41:44 -07008121#define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
Ville Syrjälä93564042017-08-24 22:10:51 +03008122#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
José Roberto de Souzaa5523e22020-06-25 18:01:49 -07008123#define DPA_MASK_VBLANK_SRD (1 << 15)
8124#define FORCE_ARB_IDLE_PLANES (1 << 14)
8125#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
8126#define IGNORE_PSR2_HW_TRACKING (1 << 1)
Paulo Zanoni90a88642013-05-03 17:23:45 -03008127
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008128#define CHICKEN_PAR2_1 _MMIO(0x42090)
8129#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
8130
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02008131#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03008132#define CNL_COMP_PWR_DOWN (1 << 23)
Ville Syrjälä562ad8a2020-09-24 22:48:10 +03008133#define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
8134#define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02008135#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03008136#define GLK_CL1_PWR_DOWN (1 << 11)
8137#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07008138
Praveen Paneri5654a162017-08-11 00:00:33 +05308139#define CHICKEN_MISC_4 _MMIO(0x4208c)
8140#define FBC_STRIDE_OVERRIDE (1 << 13)
8141#define FBC_STRIDE_MASK 0x1FFF
8142
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008143#define _CHICKEN_PIPESL_1_A 0x420b0
8144#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjäläb7a70532021-02-20 12:33:03 +02008145#define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
8146#define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
8147#define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
8148#define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
8149#define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
8150#define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
8151#define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
8152#define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
8153#define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
8154#define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008155#define HSW_FBCQ_DIS (1 << 22)
8156#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008157#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008158
Ville Syrjälä12c4d4c2019-10-24 15:21:36 +03008159#define _CHICKEN_TRANS_A 0x420c0
8160#define _CHICKEN_TRANS_B 0x420c4
8161#define _CHICKEN_TRANS_C 0x420c8
8162#define _CHICKEN_TRANS_EDP 0x420cc
Ville Syrjälä1d581dc2019-10-24 15:21:37 +03008163#define _CHICKEN_TRANS_D 0x420d8
Ville Syrjälä12c4d4c2019-10-24 15:21:36 +03008164#define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
8165 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
8166 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
8167 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
Ville Syrjälä1d581dc2019-10-24 15:21:37 +03008168 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
8169 [TRANSCODER_D] = _CHICKEN_TRANS_D))
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03008170#define HSW_FRAME_START_DELAY_MASK (3 << 27)
8171#define HSW_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008172#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
8173#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
8174#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
8175#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
8176#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
8177#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
8178#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05308179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008180#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008181#define DISP_FBC_MEMORY_WAKE (1 << 31)
8182#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
8183#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008184#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008185#define DISP_DATA_PARTITION_5_6 (1 << 6)
8186#define DISP_IPC_ENABLE (1 << 3)
José Roberto de Souza359d0ef2020-10-19 10:39:06 -07008187
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07008188/*
8189 * The below are numbered starting from "S1" on gen11/gen12, but starting
8190 * with gen13 display, the bspec switches to a 0-based numbering scheme
8191 * (although the addresses stay the same so new S0 = old S1, new S1 = old S2).
8192 * We'll just use the 0-based numbering here for all platforms since it's the
8193 * way things will be named by the hardware team going forward, plus it's more
8194 * consistent with how most of the rest of our registers are named.
8195 */
8196#define _DBUF_CTL_S0 0x45008
8197#define _DBUF_CTL_S1 0x44FE8
8198#define _DBUF_CTL_S2 0x44300
8199#define _DBUF_CTL_S3 0x44304
8200#define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \
8201 _DBUF_CTL_S0, \
8202 _DBUF_CTL_S1, \
8203 _DBUF_CTL_S2, \
8204 _DBUF_CTL_S3))
José Roberto de Souza359d0ef2020-10-19 10:39:06 -07008205#define DBUF_POWER_REQUEST REG_BIT(31)
8206#define DBUF_POWER_STATE REG_BIT(30)
8207#define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19)
8208#define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x)
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008209#define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */
8210#define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */
José Roberto de Souza359d0ef2020-10-19 10:39:06 -07008211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008212#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008213#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
8214#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Matt Roper3fa01d62019-12-05 14:48:48 -08008215
Matt Roper62afef22020-06-05 19:57:34 -07008216#define _BW_BUDDY0_CTL 0x45130
8217#define _BW_BUDDY1_CTL 0x45140
8218#define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
8219 _BW_BUDDY0_CTL, \
8220 _BW_BUDDY1_CTL))
Matt Roper3fa01d62019-12-05 14:48:48 -08008221#define BW_BUDDY_DISABLE REG_BIT(31)
Matt Roper87e04f72020-02-19 13:56:55 -08008222#define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
Matt Roper62afef22020-06-05 19:57:34 -07008223#define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
Matt Roper3fa01d62019-12-05 14:48:48 -08008224
Matt Roper62afef22020-06-05 19:57:34 -07008225#define _BW_BUDDY0_PAGE_MASK 0x45134
8226#define _BW_BUDDY1_PAGE_MASK 0x45144
8227#define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
8228 _BW_BUDDY0_PAGE_MASK, \
8229 _BW_BUDDY1_PAGE_MASK))
Matt Roper3fa01d62019-12-05 14:48:48 -08008230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008231#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008232#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08008233
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03008234#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02008235#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
Matt Atwood6f4194c2020-01-13 23:11:28 -05008236#define CNL_DELAY_PMRSP (1 << 22)
Paulo Zanoniad186f32018-02-05 13:40:43 -02008237#define MASK_WAKEMEM (1 << 13)
8238#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03008239
Matt Atwoodaf9e1032020-06-24 14:57:23 -07008240#define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
8241#define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
8242#define DCPR_MASK_LPMODE REG_BIT(26)
8243#define DCPR_SEND_RESP_IMM REG_BIT(25)
8244#define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
8245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008246#define SKL_DFSM _MMIO(0x51000)
José Roberto de Souza7a40aac2019-10-25 17:13:21 -07008247#define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
José Roberto de Souza74393102019-10-25 17:13:20 -07008248#define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
José Roberto de Souzaa20e26d2019-10-25 17:13:19 -07008249#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
8250#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
8251#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
8252#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
8253#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
José Roberto de Souzaee595882019-10-25 17:13:22 -07008254#define ICL_DFSM_DMC_DISABLE (1 << 23)
José Roberto de Souzaa20e26d2019-10-25 17:13:19 -07008255#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
8256#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
8257#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
8258#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
José Roberto de Souza0f9ed3b2019-10-25 17:13:23 -07008259#define CNL_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
Damien Lespiaua9419e82015-06-04 18:21:30 +01008260
Paulo Zanoni186a2772018-02-06 17:33:46 -02008261#define SKL_DSSM _MMIO(0x51004)
8262#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
8263#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
8264#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
8265#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
8266#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07008267
Arun Siluverya78536e2016-01-21 21:43:53 +00008268#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008269#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00008270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008271#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008272#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
8273#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00008274
Arun Siluvery2c8580e2016-01-21 21:43:50 +00008275#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
Mika Kuoppala99739f92019-10-15 18:44:43 +03008276#define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01008277#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Mika Kuoppala79bfa602019-10-15 18:44:47 +03008278#define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
8279
Arun Siluverye0f3fa02016-01-21 21:43:48 +00008280#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008281#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01008282#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
8283#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
8284#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
8285#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
8286#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00008287
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008288/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008289#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Chris Wilson19f1f622020-06-11 09:01:36 +01008290 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10)
Oscar Mateob1f88822018-05-25 15:05:31 -07008291 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
8292
8293#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
8294 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
8295 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
8296 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
8297 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
8298
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01008299#define GEN8_L3CNTLREG _MMIO(0x7034)
8300 #define GEN8_ERRDETBCTRL (1 << 9)
8301
Stuart Summersda9427502020-10-14 12:19:34 -07008302#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
8303 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12)
8304 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11)
8305 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9)
Kenneth Graunked71de142012-02-08 12:53:52 -08008306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008307#define HIZ_CHICKEN _MMIO(0x7018)
Stuart Summersda9427502020-10-14 12:19:34 -07008308# define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15)
8309# define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14)
8310# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3)
Kenneth Graunked60de812015-01-10 18:02:22 -08008311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008312#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008313#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00008314
Kenneth Graunkeab062632018-01-05 00:59:05 -08008315#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07008316#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08008317
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07008318#define GEN7_SARCHKMD _MMIO(0xB000)
8319#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07008320#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07008321
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008322#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02008323#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
8324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008325#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03008326/*
8327 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
8328 * Using the formula in BSpec leads to a hang, while the formula here works
8329 * fine and matches the formulas for all other platforms. A BSpec change
8330 * request has been filed to clarify this.
8331 */
Imre Deak36579cb2016-05-03 15:54:20 +03008332#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
8333#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07008334#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07008335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00008337#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008338#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008339#define GEN7_L3CNTLREG2 _MMIO(0xB020)
8340#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008342#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07008343#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
8344#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
8345#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008346
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008347#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008348#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05008349
Tvrtko Ursulinb83a3092019-07-17 19:06:24 +01008350#define GEN11_SCRATCH2 _MMIO(0xb140)
8351#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
8352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008353#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07008354#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
8355#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
8356#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Chris Wilson58586682021-01-25 22:01:52 +00008357#define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00008358
Ben Widawsky63801f22013-12-12 17:26:03 -08008359/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008360#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07008361#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07008362#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008363#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
8364#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
8365#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
8366#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
8367#define HDC_FORCE_NON_COHERENT (1 << 4)
8368#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08008369
Arun Siluvery3669ab62016-01-21 21:43:49 +00008370#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
8371
Ben Widawsky38a39a72015-03-11 10:54:53 +02008372/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008373#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02008374#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
8375
Michel Thierry0c79f9c2018-05-10 13:07:08 -07008376#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
8377#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
8378
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008379/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008380#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008381#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008383#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008384#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008386#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008387#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00008388
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05308389/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08008390#define _PIPEA_CHICKEN 0x70038
8391#define _PIPEB_CHICKEN 0x71038
8392#define _PIPEC_CHICKEN 0x72038
8393#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
8394 _PIPEB_CHICKEN)
Ville Syrjäläd091fc52021-05-26 20:35:59 +03008395#define UNDERRUN_RECOVERY_DISABLE REG_BIT(30)
Aditya Swarup26eeea12019-03-06 18:14:12 -08008396#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
8397#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05308398
Michel Thierryff690b22019-11-28 07:40:05 +05308399#define FF_MODE2 _MMIO(0x6604)
Clint Taylor84f9cbf2020-06-03 15:11:50 -07008400#define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24)
8401#define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
Michel Thierryff690b22019-11-28 07:40:05 +05308402#define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16)
8403#define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
8404
Zhenyu Wangb9055052009-06-05 15:38:38 +08008405/* PCH */
8406
Lucas De Marchidce88872018-07-27 12:36:47 -07008407#define PCH_DISPLAY_BASE 0xc0000u
8408
Adam Jackson23e81d62012-06-06 15:45:44 -04008409/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08008410#define SDE_AUDIO_POWER_D (1 << 27)
8411#define SDE_AUDIO_POWER_C (1 << 26)
8412#define SDE_AUDIO_POWER_B (1 << 25)
8413#define SDE_AUDIO_POWER_SHIFT (25)
8414#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
8415#define SDE_GMBUS (1 << 24)
8416#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
8417#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
8418#define SDE_AUDIO_HDCP_MASK (3 << 22)
8419#define SDE_AUDIO_TRANSB (1 << 21)
8420#define SDE_AUDIO_TRANSA (1 << 20)
8421#define SDE_AUDIO_TRANS_MASK (3 << 20)
8422#define SDE_POISON (1 << 19)
8423/* 18 reserved */
8424#define SDE_FDI_RXB (1 << 17)
8425#define SDE_FDI_RXA (1 << 16)
8426#define SDE_FDI_MASK (3 << 16)
8427#define SDE_AUXD (1 << 15)
8428#define SDE_AUXC (1 << 14)
8429#define SDE_AUXB (1 << 13)
8430#define SDE_AUX_MASK (7 << 13)
8431/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08008432#define SDE_CRT_HOTPLUG (1 << 11)
8433#define SDE_PORTD_HOTPLUG (1 << 10)
8434#define SDE_PORTC_HOTPLUG (1 << 9)
8435#define SDE_PORTB_HOTPLUG (1 << 8)
8436#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05008437#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
8438 SDE_SDVOB_HOTPLUG | \
8439 SDE_PORTB_HOTPLUG | \
8440 SDE_PORTC_HOTPLUG | \
8441 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08008442#define SDE_TRANSB_CRC_DONE (1 << 5)
8443#define SDE_TRANSB_CRC_ERR (1 << 4)
8444#define SDE_TRANSB_FIFO_UNDER (1 << 3)
8445#define SDE_TRANSA_CRC_DONE (1 << 2)
8446#define SDE_TRANSA_CRC_ERR (1 << 1)
8447#define SDE_TRANSA_FIFO_UNDER (1 << 0)
8448#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04008449
Anusha Srivatsa31604222018-06-26 13:52:23 -07008450/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04008451#define SDE_AUDIO_POWER_D_CPT (1 << 31)
8452#define SDE_AUDIO_POWER_C_CPT (1 << 30)
8453#define SDE_AUDIO_POWER_B_CPT (1 << 29)
8454#define SDE_AUDIO_POWER_SHIFT_CPT 29
8455#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
8456#define SDE_AUXD_CPT (1 << 27)
8457#define SDE_AUXC_CPT (1 << 26)
8458#define SDE_AUXB_CPT (1 << 25)
8459#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008460#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03008461#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008462#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
8463#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
8464#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04008465#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01008466#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01008467#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01008468 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01008469 SDE_PORTD_HOTPLUG_CPT | \
8470 SDE_PORTC_HOTPLUG_CPT | \
8471 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008472#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
8473 SDE_PORTD_HOTPLUG_CPT | \
8474 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03008475 SDE_PORTB_HOTPLUG_CPT | \
8476 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04008477#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03008478#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04008479#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
8480#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
8481#define SDE_FDI_RXC_CPT (1 << 8)
8482#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
8483#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
8484#define SDE_FDI_RXB_CPT (1 << 4)
8485#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
8486#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
8487#define SDE_FDI_RXA_CPT (1 << 0)
8488#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
8489 SDE_AUDIO_CP_REQ_B_CPT | \
8490 SDE_AUDIO_CP_REQ_A_CPT)
8491#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
8492 SDE_AUDIO_CP_CHG_B_CPT | \
8493 SDE_AUDIO_CP_CHG_A_CPT)
8494#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
8495 SDE_FDI_RXB_CPT | \
8496 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008497
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008498/* south display engine interrupt: ICP/TGP */
Anusha Srivatsa31604222018-06-26 13:52:23 -07008499#define SDE_GMBUS_ICP (1 << 23)
Ville Syrjälä97011352020-10-28 23:33:15 +02008500#define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
Ville Syrjälä5f371a82020-10-28 23:33:13 +02008501#define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
Ville Syrjäläe76ab2c2020-10-28 23:33:20 +02008502#define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
8503 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
Ville Syrjälä5f371a82020-10-28 23:33:13 +02008504 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
8505 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
Ville Syrjäläe76ab2c2020-10-28 23:33:20 +02008506#define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
Ville Syrjälä97011352020-10-28 23:33:15 +02008507 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
8508 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
8509 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
8510 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
8511 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
Anusha Srivatsa31604222018-06-26 13:52:23 -07008512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008513#define SDEISR _MMIO(0xc4000)
8514#define SDEIMR _MMIO(0xc4004)
8515#define SDEIIR _MMIO(0xc4008)
8516#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008518#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008519#define SERR_INT_POISON (1 << 31)
8520#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03008521
Zhenyu Wangb9055052009-06-05 15:38:38 +08008522/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008523#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03008524#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308525#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03008526#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8527#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8528#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8529#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008530#define PORTD_HOTPLUG_ENABLE (1 << 20)
8531#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8532#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8533#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8534#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8535#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8536#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00008537#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8538#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8539#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008540#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308541#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008542#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8543#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8544#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8545#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8546#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8547#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00008548#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8549#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8550#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008551#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308552#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008553#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8554#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8555#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8556#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8557#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8558#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00008559#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8560#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8561#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308562#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8563 BXT_DDIB_HPD_INVERT | \
8564 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008566#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008567#define PORTE_HOTPLUG_ENABLE (1 << 4)
8568#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008569#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8570#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8571#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8572
Anusha Srivatsa31604222018-06-26 13:52:23 -07008573/* This register is a reuse of PCH_PORT_HOTPLUG register. The
8574 * functionality covered in PCH_PORT_HOTPLUG is split into
8575 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8576 */
8577
Lucas De Marchied3126f2019-08-29 14:15:23 -07008578#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
Ville Syrjälä5f371a82020-10-28 23:33:13 +02008579#define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
8580#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
8581#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
8582#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
8583#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
8584#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
Anusha Srivatsa31604222018-06-26 13:52:23 -07008585
8586#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
Ville Syrjälä97011352020-10-28 23:33:15 +02008587#define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8588#define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8589#define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
Matt Roperf49108d2019-11-27 14:13:14 -08008590
8591#define SHPD_FILTER_CNT _MMIO(0xc4038)
8592#define SHPD_FILTER_CNT_500_ADJ 0x001D9
8593
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008594#define _PCH_DPLL_A 0xc6014
8595#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008596#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008597
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008598#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008599#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008600#define _PCH_FPA1 0xc6044
8601#define _PCH_FPB0 0xc6048
8602#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008603#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8604#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008606#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008608#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008609#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008610#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8611#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8612#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8613#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8614#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8615#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8616#define DREF_SSC_SOURCE_MASK (3 << 11)
8617#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8618#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8619#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8620#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8621#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8622#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8623#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8624#define DREF_SSC4_DOWNSPREAD (0 << 6)
8625#define DREF_SSC4_CENTERSPREAD (1 << 6)
8626#define DREF_SSC1_DISABLE (0 << 1)
8627#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008628#define DREF_SSC4_DISABLE (0)
8629#define DREF_SSC4_ENABLE (1)
8630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008631#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008632#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008633#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008634#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008635#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008636#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008637#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8638#define CNP_RAWCLK_DIV(div) ((div) << 16)
8639#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008640#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008641#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008645#define PCH_SSC4_PARMS _MMIO(0xc6210)
8646#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008648#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008649#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008650#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008651#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008652
Zhenyu Wangb9055052009-06-05 15:38:38 +08008653/* transcoder */
8654
Daniel Vetter275f01b22013-05-03 11:49:47 +02008655#define _PCH_TRANS_HTOTAL_A 0xe0000
8656#define TRANS_HTOTAL_SHIFT 16
8657#define TRANS_HACTIVE_SHIFT 0
8658#define _PCH_TRANS_HBLANK_A 0xe0004
8659#define TRANS_HBLANK_END_SHIFT 16
8660#define TRANS_HBLANK_START_SHIFT 0
8661#define _PCH_TRANS_HSYNC_A 0xe0008
8662#define TRANS_HSYNC_END_SHIFT 16
8663#define TRANS_HSYNC_START_SHIFT 0
8664#define _PCH_TRANS_VTOTAL_A 0xe000c
8665#define TRANS_VTOTAL_SHIFT 16
8666#define TRANS_VACTIVE_SHIFT 0
8667#define _PCH_TRANS_VBLANK_A 0xe0010
8668#define TRANS_VBLANK_END_SHIFT 16
8669#define TRANS_VBLANK_START_SHIFT 0
8670#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008671#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008672#define TRANS_VSYNC_START_SHIFT 0
8673#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008674
Daniel Vettere3b95f12013-05-03 11:49:49 +02008675#define _PCH_TRANSA_DATA_M1 0xe0030
8676#define _PCH_TRANSA_DATA_N1 0xe0034
8677#define _PCH_TRANSA_DATA_M2 0xe0038
8678#define _PCH_TRANSA_DATA_N2 0xe003c
8679#define _PCH_TRANSA_LINK_M1 0xe0040
8680#define _PCH_TRANSA_LINK_N1 0xe0044
8681#define _PCH_TRANSA_LINK_M2 0xe0048
8682#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008683
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008684/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008685#define _VIDEO_DIP_CTL_A 0xe0200
8686#define _VIDEO_DIP_DATA_A 0xe0208
8687#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008688#define GCP_COLOR_INDICATION (1 << 2)
8689#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8690#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008691
8692#define _VIDEO_DIP_CTL_B 0xe1200
8693#define _VIDEO_DIP_DATA_B 0xe1208
8694#define _VIDEO_DIP_GCP_B 0xe1210
8695
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008696#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8697#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8698#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008699
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008700/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008701#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8702#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8703#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008704
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008705#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8706#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8707#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008708
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008709#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8710#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8711#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008712
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008713#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008714 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008715 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008716#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008717 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008718 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008719#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008720 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008721 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008722
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008723/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008724
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008725#define _HSW_VIDEO_DIP_CTL_A 0x60200
8726#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8727#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8728#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8729#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8730#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308731#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008732#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8733#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8734#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8735#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8736#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8737#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008738
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008739#define _HSW_VIDEO_DIP_CTL_B 0x61200
8740#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8741#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8742#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8743#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8744#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308745#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008746#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8747#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8748#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8749#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8750#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8751#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008752
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008753/* Icelake PPS_DATA and _ECC DIP Registers.
8754 * These are available for transcoders B,C and eDP.
8755 * Adding the _A so as to reuse the _MMIO_TRANS2
8756 * definition, with which it offsets to the right location.
8757 */
8758
8759#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8760#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8761#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8762#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008764#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008765#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008766#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8767#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8768#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008769#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008770#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308771#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008772#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8773#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008775#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008776#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008777#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008779#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008780
Daniel Vetter275f01b22013-05-03 11:49:47 +02008781#define _PCH_TRANS_HTOTAL_B 0xe1000
8782#define _PCH_TRANS_HBLANK_B 0xe1004
8783#define _PCH_TRANS_HSYNC_B 0xe1008
8784#define _PCH_TRANS_VTOTAL_B 0xe100c
8785#define _PCH_TRANS_VBLANK_B 0xe1010
8786#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008787#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008788
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008789#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8790#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8791#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8792#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8793#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8794#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8795#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008796
Daniel Vettere3b95f12013-05-03 11:49:49 +02008797#define _PCH_TRANSB_DATA_M1 0xe1030
8798#define _PCH_TRANSB_DATA_N1 0xe1034
8799#define _PCH_TRANSB_DATA_M2 0xe1038
8800#define _PCH_TRANSB_DATA_N2 0xe103c
8801#define _PCH_TRANSB_LINK_M1 0xe1040
8802#define _PCH_TRANSB_LINK_N1 0xe1044
8803#define _PCH_TRANSB_LINK_M2 0xe1048
8804#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008806#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8807#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8808#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8809#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8810#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8811#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8812#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8813#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008814
Daniel Vetterab9412b2013-05-03 11:49:46 +02008815#define _PCH_TRANSACONF 0xf0008
8816#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008817#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8818#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008819#define TRANS_DISABLE (0 << 31)
8820#define TRANS_ENABLE (1 << 31)
8821#define TRANS_STATE_MASK (1 << 30)
8822#define TRANS_STATE_DISABLE (0 << 30)
8823#define TRANS_STATE_ENABLE (1 << 30)
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03008824#define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */
8825#define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008826#define TRANS_INTERLACE_MASK (7 << 21)
8827#define TRANS_PROGRESSIVE (0 << 21)
8828#define TRANS_INTERLACED (3 << 21)
8829#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8830#define TRANS_8BPC (0 << 5)
8831#define TRANS_10BPC (1 << 5)
8832#define TRANS_6BPC (2 << 5)
8833#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008834
Daniel Vetterce401412012-10-31 22:52:30 +01008835#define _TRANSA_CHICKEN1 0xf0060
8836#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008837#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008838#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8839#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008840#define _TRANSA_CHICKEN2 0xf0064
8841#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008842#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008843#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8844#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8845#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
Ville Syrjäläcc7a4cf2019-10-24 15:21:38 +03008846#define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008847#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8848#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008850#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008851#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8852#define FDIA_PHASE_SYNC_SHIFT_EN 18
Clinton A Taylorb18c1eb2020-10-21 01:20:30 -07008853#define INVERT_DDID_HPD (1 << 18)
8854#define INVERT_DDIC_HPD (1 << 17)
8855#define INVERT_DDIB_HPD (1 << 16)
8856#define INVERT_DDIA_HPD (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008857#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8858#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008859#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008860#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8861#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Matt Roper9b2383a2020-05-01 14:37:01 -07008862#define SBCLK_RUN_REFCLK_DIS (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008863#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008864#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008865#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8866#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8867#define LPT_PWM_GRANULARITY (1 << 5)
8868#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008869
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008870#define _FDI_RXA_CHICKEN 0xc200c
8871#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008872#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8873#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008874#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008876#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008877#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8878#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8879#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
José Roberto de Souzac7460632020-07-27 09:47:29 -07008880#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008881#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8882#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8883#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008884
Zhenyu Wangb9055052009-06-05 15:38:38 +08008885/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008886#define _FDI_TXA_CTL 0x60100
8887#define _FDI_TXB_CTL 0x61100
8888#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008889#define FDI_TX_DISABLE (0 << 31)
8890#define FDI_TX_ENABLE (1 << 31)
8891#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8892#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8893#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8894#define FDI_LINK_TRAIN_NONE (3 << 28)
8895#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8896#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8897#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8898#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8899#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8900#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8901#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8902#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008903/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8904 SNB has different settings. */
8905/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008906#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8907#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8908#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8909#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008910/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008911#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8912#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8913#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8914#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8915#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008916#define FDI_DP_PORT_WIDTH_SHIFT 19
8917#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8918#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008919#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008920/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008921#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008922
8923/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008924#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8925#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8926#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8927#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008928
Zhenyu Wangb9055052009-06-05 15:38:38 +08008929/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008930#define FDI_COMPOSITE_SYNC (1 << 11)
8931#define FDI_LINK_TRAIN_AUTO (1 << 10)
8932#define FDI_SCRAMBLING_ENABLE (0 << 7)
8933#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008934
8935/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008936#define _FDI_RXA_CTL 0xf000c
8937#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008938#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008939#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008940/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008941#define FDI_FS_ERRC_ENABLE (1 << 27)
8942#define FDI_FE_ERRC_ENABLE (1 << 26)
8943#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8944#define FDI_8BPC (0 << 16)
8945#define FDI_10BPC (1 << 16)
8946#define FDI_6BPC (2 << 16)
8947#define FDI_12BPC (3 << 16)
8948#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8949#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8950#define FDI_RX_PLL_ENABLE (1 << 13)
8951#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8952#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8953#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8954#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8955#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8956#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008957/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008958#define FDI_AUTO_TRAINING (1 << 10)
8959#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8960#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8961#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8962#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8963#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008964
Paulo Zanoni04945642012-11-01 21:00:59 -02008965#define _FDI_RXA_MISC 0xf0010
8966#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008967#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8968#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8969#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8970#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8971#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8972#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8973#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008974#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008976#define _FDI_RXA_TUSIZE1 0xf0030
8977#define _FDI_RXA_TUSIZE2 0xf0038
8978#define _FDI_RXB_TUSIZE1 0xf1030
8979#define _FDI_RXB_TUSIZE2 0xf1038
8980#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8981#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008982
8983/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008984#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8985#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8986#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8987#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8988#define FDI_RX_FS_CODE_ERR (1 << 6)
8989#define FDI_RX_FE_CODE_ERR (1 << 5)
8990#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8991#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8992#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8993#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8994#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008995
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008996#define _FDI_RXA_IIR 0xf0014
8997#define _FDI_RXA_IMR 0xf0018
8998#define _FDI_RXB_IIR 0xf1014
8999#define _FDI_RXB_IMR 0xf1018
9000#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
9001#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009002
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009003#define FDI_PLL_CTL_1 _MMIO(0xfe000)
9004#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009006#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08009007#define LVDS_DETECTED (1 << 1)
9008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009009#define _PCH_DP_B 0xe4100
9010#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02009011#define _PCH_DPB_AUX_CH_CTL 0xe4110
9012#define _PCH_DPB_AUX_CH_DATA1 0xe4114
9013#define _PCH_DPB_AUX_CH_DATA2 0xe4118
9014#define _PCH_DPB_AUX_CH_DATA3 0xe411c
9015#define _PCH_DPB_AUX_CH_DATA4 0xe4120
9016#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009017
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009018#define _PCH_DP_C 0xe4200
9019#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02009020#define _PCH_DPC_AUX_CH_CTL 0xe4210
9021#define _PCH_DPC_AUX_CH_DATA1 0xe4214
9022#define _PCH_DPC_AUX_CH_DATA2 0xe4218
9023#define _PCH_DPC_AUX_CH_DATA3 0xe421c
9024#define _PCH_DPC_AUX_CH_DATA4 0xe4220
9025#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009027#define _PCH_DP_D 0xe4300
9028#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02009029#define _PCH_DPD_AUX_CH_CTL 0xe4310
9030#define _PCH_DPD_AUX_CH_DATA1 0xe4314
9031#define _PCH_DPD_AUX_CH_DATA2 0xe4318
9032#define _PCH_DPD_AUX_CH_DATA3 0xe431c
9033#define _PCH_DPD_AUX_CH_DATA4 0xe4320
9034#define _PCH_DPD_AUX_CH_DATA5 0xe4324
9035
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02009036#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
9037#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009038
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009039/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009040#define _TRANS_DP_CTL_A 0xe0300
9041#define _TRANS_DP_CTL_B 0xe1300
9042#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009043#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009044#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03009045#define TRANS_DP_PORT_SEL_MASK (3 << 29)
9046#define TRANS_DP_PORT_SEL_NONE (3 << 29)
9047#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009048#define TRANS_DP_AUDIO_ONLY (1 << 26)
9049#define TRANS_DP_ENH_FRAMING (1 << 18)
9050#define TRANS_DP_8BPC (0 << 9)
9051#define TRANS_DP_10BPC (1 << 9)
9052#define TRANS_DP_6BPC (2 << 9)
9053#define TRANS_DP_12BPC (3 << 9)
9054#define TRANS_DP_BPC_MASK (3 << 9)
9055#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009056#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009057#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009058#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009059#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009060
9061/* SNB eDP training params */
9062/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009063#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
9064#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
9065#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
9066#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009067/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009068#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
9069#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
9070#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
9071#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
9072#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
9073#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08009074
Keith Packard1a2eb462011-11-16 16:26:07 -08009075/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009076#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
9077#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
9078#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
9079#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
9080#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
9081#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
9082#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08009083
9084/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009085#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
9086#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
9087#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
9088#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
9089#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08009090
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009091#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08009092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009093#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03009094
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05309095#define RC6_LOCATION _MMIO(0xD40)
9096#define RC6_CTX_IN_DRAM (1 << 0)
9097#define RC6_CTX_BASE _MMIO(0xD48)
9098#define RC6_CTX_BASE_MASK 0xFFFFFFF0
9099#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
9100#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
9101#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
9102#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
9103#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
9104#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009105#define FORCEWAKE _MMIO(0xA18C)
9106#define FORCEWAKE_VLV _MMIO(0x1300b0)
9107#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
9108#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
9109#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
9110#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
9111#define FORCEWAKE_ACK _MMIO(0x130090)
9112#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03009113#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
9114#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
9115#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
9116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009117#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03009118#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
9119#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
9120#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
9121#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009122#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
9123#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02009124#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
9125#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009126#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
Matt Roper55e3c172020-10-09 12:44:40 -07009127#define FORCEWAKE_GT_GEN9 _MMIO(0xa188)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009128#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02009129#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
9130#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009131#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
Matt Roper55e3c172020-10-09 12:44:40 -07009132#define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02009133#define FORCEWAKE_KERNEL BIT(0)
9134#define FORCEWAKE_USER BIT(1)
9135#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009136#define FORCEWAKE_MT_ACK _MMIO(0x130040)
9137#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009138#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009139#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05309140#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
9141#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
9142#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00009143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009144#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03009145#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
9146#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009147#define GT_FIFO_SBDROPERR (1 << 6)
9148#define GT_FIFO_BLOBDROPERR (1 << 5)
9149#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
9150#define GT_FIFO_DROPERR (1 << 3)
9151#define GT_FIFO_OVFERR (1 << 2)
9152#define GT_FIFO_IAWRERR (1 << 1)
9153#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01009154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009155#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02009156#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01009157#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05309158#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
9159#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00009160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009161#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07009162#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03009163#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00009164#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03009165#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
9166#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
9167#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07009168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009169#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009170# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03009171# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02009172# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02009173# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02009174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009175#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00009176# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07009177# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07009178# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08009179# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08009180# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08009181# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08009182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009183#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00009184# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03009185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009186#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009187#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
9188#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07009189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009190#define GEN6_RCGCTL1 _MMIO(0x9410)
9191#define GEN6_RCGCTL2 _MMIO(0x9414)
9192#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03009193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009194#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009195#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
9196#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
9197#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009199#define GEN6_GFXPAUSE _MMIO(0xA000)
9200#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009201#define GEN6_TURBO_DISABLE (1 << 31)
9202#define GEN6_FREQUENCY(x) ((x) << 25)
9203#define HSW_FREQUENCY(x) ((x) << 24)
9204#define GEN9_FREQUENCY(x) ((x) << 23)
9205#define GEN6_OFFSET(x) ((x) << 19)
9206#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009207#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
9208#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009209#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
9210#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
9211#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
9212#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
9213#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
9214#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
9215#define GEN7_RC_CTL_TO_MODE (1 << 28)
9216#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
9217#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009218#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
9219#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
9220#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08009221#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08009222#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05309223#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08009224#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08009225#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05309226#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009227#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009228#define GEN6_RP_MEDIA_TURBO (1 << 11)
9229#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
9230#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
9231#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
9232#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
9233#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
9234#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
9235#define GEN6_RP_ENABLE (1 << 7)
9236#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
9237#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
9238#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
9239#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
9240#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009241#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
9242#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
9243#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01009244#define GEN6_RP_EI_MASK 0xffffff
9245#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009246#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01009247#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009248#define GEN6_RP_PREV_UP _MMIO(0xA058)
9249#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01009250#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009251#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
9252#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
9253#define GEN6_RP_UP_EI _MMIO(0xA068)
9254#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
9255#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
9256#define GEN6_RPDEUHWTC _MMIO(0xA080)
9257#define GEN6_RPDEUC _MMIO(0xA084)
9258#define GEN6_RPDEUCSW _MMIO(0xA088)
9259#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03009260#define RC_SW_TARGET_STATE_SHIFT 16
9261#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009262#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
9263#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
9264#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07009265#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009266#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
9267#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
9268#define GEN6_RC_SLEEP _MMIO(0xA0B0)
9269#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
9270#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
9271#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
9272#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
9273#define VLV_RCEDATA _MMIO(0xA0BC)
9274#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
9275#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009276#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
9277#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03009278#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009279#define VLV_PWRDWNUPCTL _MMIO(0xA294)
9280#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
9281#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
9282#define GEN9_PG_ENABLE _MMIO(0xA210)
Rodrigo Vivi695dc552020-11-11 09:09:36 -05009283#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
9284#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
9285#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
9286#define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n))
9287#define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n))
Imre Deakfc619842016-06-29 19:13:55 +03009288#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
9289#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
9290#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00009291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009292#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05309293#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
9294#define PIXEL_OVERLAP_CNT_SHIFT 30
9295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009296#define GEN6_PMISR _MMIO(0x44020)
9297#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
9298#define GEN6_PMIIR _MMIO(0x44028)
9299#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009300#define GEN6_PM_MBOX_EVENT (1 << 25)
9301#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03009302
9303/*
9304 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
9305 * registers. Shifting is handled on accessing the imr and ier.
9306 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009307#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
9308#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
9309#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
9310#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
9311#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01009312#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
9313 GEN6_PM_RP_UP_THRESHOLD | \
9314 GEN6_PM_RP_DOWN_EI_EXPIRED | \
9315 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07009316 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00009317
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009318#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03009319#define GEN7_GT_SCRATCH_REG_NUM 8
9320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009321#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009322#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
9323#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05309324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009325#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
9326#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009327#define VLV_COUNT_RANGE_HIGH (1 << 15)
9328#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
9329#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
9330#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
9331#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009332#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
9333#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
9334#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03009335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009336#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
9337#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
9338#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
9339#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07009340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009341#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009342#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04009343#define GEN6_PCODE_ERROR_MASK 0xFF
9344#define GEN6_PCODE_SUCCESS 0x0
9345#define GEN6_PCODE_ILLEGAL_CMD 0x1
9346#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
9347#define GEN6_PCODE_TIMEOUT 0x3
9348#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
9349#define GEN7_PCODE_TIMEOUT 0x2
9350#define GEN7_PCODE_ILLEGAL_DATA 0x3
Matt Roperf22fd332020-01-10 17:45:11 -08009351#define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
9352#define GEN11_PCODE_LOCKED 0x6
Stanislav Lisovskiyf136c582020-05-05 13:22:45 +03009353#define GEN11_PCODE_REJECTED 0x11
Lyude87660502016-08-17 15:55:53 -04009354#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03009355#define GEN6_PCODE_WRITE_RC6VIDS 0x4
9356#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01009357#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
9358#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009359#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01009360#define GEN9_PCODE_READ_MEM_LATENCY 0x6
9361#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
9362#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
9363#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
9364#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05009365#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01009366#define SKL_PCODE_CDCLK_CONTROL 0x7
9367#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
9368#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01009369#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
9370#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
9371#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03009372#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
9373#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
9374#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Stanislav Lisovskiyf136c582020-05-05 13:22:45 +03009375#define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
9376#define ICL_PCODE_POINTS_RESTRICTED 0x0
9377#define ICL_PCODE_POINTS_RESTRICTED_MASK 0x1
Paulo Zanoni515b2392013-09-10 19:36:37 -03009378#define GEN6_PCODE_READ_D_COMP 0x10
9379#define GEN6_PCODE_WRITE_D_COMP 0x11
José Roberto de Souzafeb7e0e2020-04-14 12:49:52 -07009380#define ICL_PCODE_EXIT_TCCOLD 0x12
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309381#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07009382#define DISPLAY_IPS_CONTROL 0x19
José Roberto de Souza3c029342020-04-14 12:49:54 -07009383#define TGL_PCODE_TCCOLD 0x26
9384#define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
Imre Deak05e31dd2020-08-05 18:00:56 +03009385#define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
9386#define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
Ville Syrjälä61843f02017-09-12 18:34:11 +03009387 /* See also IPS_CTL */
9388#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03009389#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04009390#define GEN9_PCODE_SAGV_CONTROL 0x21
9391#define GEN9_SAGV_DISABLE 0x0
9392#define GEN9_SAGV_IS_DISABLED 0x1
9393#define GEN9_SAGV_ENABLE 0x3
Matt Roperf9c730ed2020-09-30 23:39:17 -07009394#define DG1_PCODE_STATUS 0x7E
9395#define DG1_UNCORE_GET_INIT_STATUS 0x0
9396#define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
James Ausmusda80f042019-10-09 10:23:15 -07009397#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009398#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009399#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01009400#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009401#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00009402
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009403#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009404#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08009405#define GEN6_RCn_MASK 7
9406#define GEN6_RC0 0
9407#define GEN6_RC3 2
9408#define GEN6_RC6 3
9409#define GEN6_RC7 4
9410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009411#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02009412#define GEN8_LSLICESTAT_MASK 0x7
9413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009414#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9415#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009416#define CHV_SS_PG_ENABLE (1 << 1)
9417#define CHV_EU08_PG_ENABLE (1 << 9)
9418#define CHV_EU19_PG_ENABLE (1 << 17)
9419#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08009420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009421#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9422#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009423#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08009424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009425#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009426#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9427 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009428#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009429#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009430#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009431
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009432#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009433#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9434 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009435#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009436#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9437 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009438#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9439#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9440#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9441#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9442#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9443#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9444#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9445#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009447#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009448#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9449#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9450#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9451#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07009452
Oscar Mateo5bcebe72018-05-08 14:29:25 -07009453#define GEN8_GARBCNTL _MMIO(0xB004)
9454#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9455#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07009456#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9457#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9458
9459#define GEN11_GLBLINVL _MMIO(0xB404)
9460#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9461#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01009462
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009463#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9464#define DFR_DISABLE (1 << 9)
9465
Oscar Mateof4a35712018-05-08 14:29:27 -07009466#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9467#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9468#define GEN11_HASH_CTRL_BIT0 (1 << 0)
9469#define GEN11_HASH_CTRL_BIT4 (1 << 12)
9470
Oscar Mateo6b967dc2018-05-08 14:29:29 -07009471#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9472#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9473#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9474
Oscar Mateof57f9372018-10-30 01:45:04 -07009475#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Clint Taylora91da662020-08-25 19:57:24 -07009476#define ENABLE_SMALLPL REG_BIT(15)
Dongwon Kim397049a2019-04-25 06:50:05 +01009477#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07009478
Ben Widawskye3689192012-05-25 16:56:22 -07009479/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009480#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009481#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9482#define GEN7_PARITY_ERROR_VALID (1 << 13)
9483#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9484#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07009485#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009486 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07009487#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009488 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07009489#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009490 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009491#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07009492
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009493#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07009494#define GEN7_L3LOG_SIZE 0x80
9495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009496#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9497#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009498#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9499#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9500#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9501#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07009502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009503#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009504#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9505#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00009506
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009507#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009508#define FLOW_CONTROL_ENABLE (1 << 15)
9509#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9510#define STALL_DOP_GATING_DISABLE (1 << 5)
9511#define THROTTLE_12_5 (7 << 2)
9512#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08009513
José Roberto de Souzaec1e1262020-02-27 14:00:51 -08009514#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9515#define GEN12_DISABLE_EARLY_READ REG_BIT(14)
9516#define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8)
Mika Kuoppala0db1a5f2020-02-07 17:51:38 +02009517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009518#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07009519#define DOP_CLOCK_GATING_DISABLE (1 << 0)
9520#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9521#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07009522
Matt Atwood52c2e4e2020-02-27 14:00:53 -08009523#define GEN9_ROW_CHICKEN4 _MMIO(0xe48c)
9524#define GEN12_DISABLE_TDL_PUSH REG_BIT(9)
Matt Roper14f49be2020-03-11 09:22:58 -07009525#define GEN11_DIS_PICK_2ND_EU REG_BIT(7)
Matt Atwood52c2e4e2020-02-27 14:00:53 -08009526
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009527#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009528#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009530#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009531#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01009532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009533#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009534#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9535#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9536#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9537#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9538#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08009539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009540#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009541#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9542#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9543#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00009544
Jani Nikulac46f1112014-10-27 16:26:52 +02009545/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02009546#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02009547#define INTEL_AUDIO_DEVCL 0x808629FB
9548#define INTEL_AUDIO_DEVBLC 0x80862801
9549#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08009550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009551#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02009552#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9553#define G4X_ELDV_DEVCTG (1 << 14)
9554#define G4X_ELD_ADDR_MASK (0xf << 5)
9555#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009556#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08009557
Jani Nikulac46f1112014-10-27 16:26:52 +02009558#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9559#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009560#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9561 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009562#define _IBX_AUD_CNTL_ST_A 0xE20B4
9563#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009564#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9565 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009566#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9567#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9568#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009569#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009570#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9571#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009572
Jani Nikulac46f1112014-10-27 16:26:52 +02009573#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9574#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009575#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009576#define _CPT_AUD_CNTL_ST_A 0xE50B4
9577#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009578#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9579#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009580
Jani Nikulac46f1112014-10-27 16:26:52 +02009581#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9582#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009583#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009584#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9585#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009586#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9587#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009588
Eric Anholtae662d32012-01-03 09:23:29 -08009589/* These are the 4 32-bit write offset registers for each stream
9590 * output buffer. It determines the offset from the
9591 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9592 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009593#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009594
Jani Nikulac46f1112014-10-27 16:26:52 +02009595#define _IBX_AUD_CONFIG_A 0xe2000
9596#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009597#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009598#define _CPT_AUD_CONFIG_A 0xe5000
9599#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009600#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009601#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9602#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009603#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009604
Wu Fengguangb6daa022012-01-06 14:41:31 -06009605#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9606#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9607#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009608#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009609#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009610#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009611#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9612#define AUD_CONFIG_N(n) \
9613 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9614 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009615#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009616#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9617#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9618#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9619#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9620#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9621#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9622#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9623#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9624#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9625#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9626#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Kai Vehmanen1aae3062020-03-10 18:23:38 +02009627#define AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 (10 << 16)
9628#define AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 (11 << 16)
9629#define AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 (12 << 16)
9630#define AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 (13 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009631#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9632
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009633/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009634#define _HSW_AUD_CONFIG_A 0x65000
9635#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009636#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009637
Jani Nikulac46f1112014-10-27 16:26:52 +02009638#define _HSW_AUD_MISC_CTRL_A 0x65010
9639#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009640#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009641
Libin Yang6014ac12016-10-25 17:54:18 +03009642#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9643#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009644#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009645#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9646#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9647#define AUD_CONFIG_M_MASK 0xfffff
9648
Jani Nikulac46f1112014-10-27 16:26:52 +02009649#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9650#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009651#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009652
9653/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009654#define _HSW_AUD_DIG_CNVT_1 0x65080
9655#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009656#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009657#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009658
Jani Nikulac46f1112014-10-27 16:26:52 +02009659#define _HSW_AUD_EDID_DATA_A 0x65050
9660#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009661#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009662
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009663#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9664#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009665#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9666#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9667#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9668#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009670#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009671#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9672
Kai Vehmanen87c16942019-09-20 11:39:18 +03009673#define AUD_FREQ_CNTRL _MMIO(0x65900)
Kai Vehmanen1580d3c2019-10-03 11:55:30 +03009674#define AUD_PIN_BUF_CTL _MMIO(0x48414)
9675#define AUD_PIN_BUF_ENABLE REG_BIT(31)
Kai Vehmanen87c16942019-09-20 11:39:18 +03009676
Uma Shankar48b8b042020-04-16 16:24:19 +05309677/* Display Audio Config Reg */
9678#define AUD_CONFIG_BE _MMIO(0x65ef0)
9679#define HBLANK_EARLY_ENABLE_ICL(pipe) (0x1 << (20 - (pipe)))
9680#define HBLANK_EARLY_ENABLE_TGL(pipe) (0x1 << (24 + (pipe)))
9681#define HBLANK_START_COUNT_MASK(pipe) (0x7 << (3 + ((pipe) * 6)))
9682#define HBLANK_START_COUNT(pipe, val) (((val) & 0x7) << (3 + ((pipe)) * 6))
9683#define NUMBER_SAMPLES_PER_LINE_MASK(pipe) (0x3 << ((pipe) * 6))
9684#define NUMBER_SAMPLES_PER_LINE(pipe, val) (((val) & 0x3) << ((pipe) * 6))
9685
9686#define HBLANK_START_COUNT_8 0
9687#define HBLANK_START_COUNT_16 1
9688#define HBLANK_START_COUNT_32 2
9689#define HBLANK_START_COUNT_64 3
9690#define HBLANK_START_COUNT_96 4
9691#define HBLANK_START_COUNT_128 5
9692
Imre Deak9c3a16c2017-08-14 18:15:30 +03009693/*
Imre Deak75e39682018-08-06 12:58:39 +03009694 * HSW - ICL power wells
9695 *
9696 * Platforms have up to 3 power well control register sets, each set
9697 * controlling up to 16 power wells via a request/status HW flag tuple:
9698 * - main (HSW_PWR_WELL_CTL[1-4])
9699 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9700 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9701 * Each control register set consists of up to 4 registers used by different
9702 * sources that can request a power well to be enabled:
9703 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9704 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9705 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9706 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009707 */
Imre Deak75e39682018-08-06 12:58:39 +03009708#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9709#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9710#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9711#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9712#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9713#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009714
Imre Deak75e39682018-08-06 12:58:39 +03009715/* HSW/BDW power well */
9716#define HSW_PW_CTL_IDX_GLOBAL 15
9717
9718/* SKL/BXT/GLK/CNL power wells */
9719#define SKL_PW_CTL_IDX_PW_2 15
9720#define SKL_PW_CTL_IDX_PW_1 14
9721#define CNL_PW_CTL_IDX_AUX_F 12
9722#define CNL_PW_CTL_IDX_AUX_D 11
9723#define GLK_PW_CTL_IDX_AUX_C 10
9724#define GLK_PW_CTL_IDX_AUX_B 9
9725#define GLK_PW_CTL_IDX_AUX_A 8
9726#define CNL_PW_CTL_IDX_DDI_F 6
9727#define SKL_PW_CTL_IDX_DDI_D 4
9728#define SKL_PW_CTL_IDX_DDI_C 3
9729#define SKL_PW_CTL_IDX_DDI_B 2
9730#define SKL_PW_CTL_IDX_DDI_A_E 1
9731#define GLK_PW_CTL_IDX_DDI_A 1
9732#define SKL_PW_CTL_IDX_MISC_IO 0
9733
Imre Deak656409b2019-07-11 10:31:02 -07009734/* ICL/TGL - power wells */
Mika Kahola1db27a72019-07-11 10:31:03 -07009735#define TGL_PW_CTL_IDX_PW_5 4
Imre Deak75e39682018-08-06 12:58:39 +03009736#define ICL_PW_CTL_IDX_PW_4 3
9737#define ICL_PW_CTL_IDX_PW_3 2
9738#define ICL_PW_CTL_IDX_PW_2 1
9739#define ICL_PW_CTL_IDX_PW_1 0
9740
Matt Ropera6922f42021-05-11 21:21:40 -07009741/* XE_LPD - power wells */
9742#define XELPD_PW_CTL_IDX_PW_D 8
9743#define XELPD_PW_CTL_IDX_PW_C 7
9744#define XELPD_PW_CTL_IDX_PW_B 6
9745#define XELPD_PW_CTL_IDX_PW_A 5
9746
Imre Deak75e39682018-08-06 12:58:39 +03009747#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9748#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9749#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
Imre Deak656409b2019-07-11 10:31:02 -07009750#define TGL_PW_CTL_IDX_AUX_TBT6 14
9751#define TGL_PW_CTL_IDX_AUX_TBT5 13
9752#define TGL_PW_CTL_IDX_AUX_TBT4 12
Imre Deak75e39682018-08-06 12:58:39 +03009753#define ICL_PW_CTL_IDX_AUX_TBT4 11
Imre Deak656409b2019-07-11 10:31:02 -07009754#define TGL_PW_CTL_IDX_AUX_TBT3 11
Imre Deak75e39682018-08-06 12:58:39 +03009755#define ICL_PW_CTL_IDX_AUX_TBT3 10
Imre Deak656409b2019-07-11 10:31:02 -07009756#define TGL_PW_CTL_IDX_AUX_TBT2 10
Imre Deak75e39682018-08-06 12:58:39 +03009757#define ICL_PW_CTL_IDX_AUX_TBT2 9
Imre Deak656409b2019-07-11 10:31:02 -07009758#define TGL_PW_CTL_IDX_AUX_TBT1 9
Imre Deak75e39682018-08-06 12:58:39 +03009759#define ICL_PW_CTL_IDX_AUX_TBT1 8
Imre Deak656409b2019-07-11 10:31:02 -07009760#define TGL_PW_CTL_IDX_AUX_TC6 8
Matt Ropera6922f42021-05-11 21:21:40 -07009761#define XELPD_PW_CTL_IDX_AUX_E 8
Imre Deak656409b2019-07-11 10:31:02 -07009762#define TGL_PW_CTL_IDX_AUX_TC5 7
Matt Ropera6922f42021-05-11 21:21:40 -07009763#define XELPD_PW_CTL_IDX_AUX_D 7
Imre Deak656409b2019-07-11 10:31:02 -07009764#define TGL_PW_CTL_IDX_AUX_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009765#define ICL_PW_CTL_IDX_AUX_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009766#define TGL_PW_CTL_IDX_AUX_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009767#define ICL_PW_CTL_IDX_AUX_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009768#define TGL_PW_CTL_IDX_AUX_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009769#define ICL_PW_CTL_IDX_AUX_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009770#define TGL_PW_CTL_IDX_AUX_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009771#define ICL_PW_CTL_IDX_AUX_C 2
9772#define ICL_PW_CTL_IDX_AUX_B 1
9773#define ICL_PW_CTL_IDX_AUX_A 0
9774
9775#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9776#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9777#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
Matt Ropera6922f42021-05-11 21:21:40 -07009778#define XELPD_PW_CTL_IDX_DDI_E 8
Imre Deak656409b2019-07-11 10:31:02 -07009779#define TGL_PW_CTL_IDX_DDI_TC6 8
Matt Ropera6922f42021-05-11 21:21:40 -07009780#define XELPD_PW_CTL_IDX_DDI_D 7
Imre Deak656409b2019-07-11 10:31:02 -07009781#define TGL_PW_CTL_IDX_DDI_TC5 7
9782#define TGL_PW_CTL_IDX_DDI_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009783#define ICL_PW_CTL_IDX_DDI_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009784#define TGL_PW_CTL_IDX_DDI_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009785#define ICL_PW_CTL_IDX_DDI_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009786#define TGL_PW_CTL_IDX_DDI_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009787#define ICL_PW_CTL_IDX_DDI_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009788#define TGL_PW_CTL_IDX_DDI_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009789#define ICL_PW_CTL_IDX_DDI_C 2
9790#define ICL_PW_CTL_IDX_DDI_B 1
9791#define ICL_PW_CTL_IDX_DDI_A 0
9792
9793/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009794#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009795#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9796#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9797#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009798#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009799
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009800/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009801enum skl_power_gate {
9802 SKL_PG0,
9803 SKL_PG1,
9804 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009805 ICL_PG3,
9806 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009807};
9808
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009809#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009810#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009811/*
9812 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9813 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9814 */
9815#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9816 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9817/*
9818 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9819 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9820 */
9821#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9822 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009823#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009824
Imre Deak75e39682018-08-06 12:58:39 +03009825#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009826#define _CNL_AUX_ANAOVRD1_B 0x162250
9827#define _CNL_AUX_ANAOVRD1_C 0x162210
9828#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009829#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009830#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009831 _CNL_AUX_ANAOVRD1_B, \
9832 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009833 _CNL_AUX_ANAOVRD1_D, \
9834 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009835#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9836#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009837
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009838#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9839#define _ICL_AUX_ANAOVRD1_A 0x162398
9840#define _ICL_AUX_ANAOVRD1_B 0x6C398
9841#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9842 _ICL_AUX_ANAOVRD1_A, \
Matt Roperab340252019-12-12 16:15:10 -08009843 _ICL_AUX_ANAOVRD1_B))
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009844#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9845#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9846
Sean Paulee5e5e72018-01-08 14:55:39 -05009847/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309848#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009849#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9850#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309851#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309852#define HDCP_KEY_STATUS _MMIO(0x66c04)
9853#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009854#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309855#define HDCP_FUSE_DONE BIT(5)
9856#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009857#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309858#define HDCP_AKSV_LO _MMIO(0x66c10)
9859#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009860
9861/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309862#define HDCP_REP_CTL _MMIO(0x66d00)
Ramalingam C69205932019-08-28 22:12:16 +05309863#define HDCP_TRANSA_REP_PRESENT BIT(31)
9864#define HDCP_TRANSB_REP_PRESENT BIT(30)
9865#define HDCP_TRANSC_REP_PRESENT BIT(29)
9866#define HDCP_TRANSD_REP_PRESENT BIT(28)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309867#define HDCP_DDIB_REP_PRESENT BIT(30)
9868#define HDCP_DDIA_REP_PRESENT BIT(29)
9869#define HDCP_DDIC_REP_PRESENT BIT(28)
9870#define HDCP_DDID_REP_PRESENT BIT(27)
9871#define HDCP_DDIF_REP_PRESENT BIT(26)
9872#define HDCP_DDIE_REP_PRESENT BIT(25)
Ramalingam C69205932019-08-28 22:12:16 +05309873#define HDCP_TRANSA_SHA1_M0 (1 << 20)
9874#define HDCP_TRANSB_SHA1_M0 (2 << 20)
9875#define HDCP_TRANSC_SHA1_M0 (3 << 20)
9876#define HDCP_TRANSD_SHA1_M0 (4 << 20)
Sean Paulee5e5e72018-01-08 14:55:39 -05009877#define HDCP_DDIB_SHA1_M0 (1 << 20)
9878#define HDCP_DDIA_SHA1_M0 (2 << 20)
9879#define HDCP_DDIC_SHA1_M0 (3 << 20)
9880#define HDCP_DDID_SHA1_M0 (4 << 20)
9881#define HDCP_DDIF_SHA1_M0 (5 << 20)
9882#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309883#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009884#define HDCP_SHA1_READY BIT(17)
9885#define HDCP_SHA1_COMPLETE BIT(18)
9886#define HDCP_SHA1_V_MATCH BIT(19)
9887#define HDCP_SHA1_TEXT_32 (1 << 1)
9888#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9889#define HDCP_SHA1_TEXT_24 (4 << 1)
9890#define HDCP_SHA1_TEXT_16 (5 << 1)
9891#define HDCP_SHA1_TEXT_8 (6 << 1)
9892#define HDCP_SHA1_TEXT_0 (7 << 1)
9893#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9894#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9895#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9896#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9897#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009898#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309899#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009900
9901/* HDCP Auth Registers */
9902#define _PORTA_HDCP_AUTHENC 0x66800
9903#define _PORTB_HDCP_AUTHENC 0x66500
9904#define _PORTC_HDCP_AUTHENC 0x66600
9905#define _PORTD_HDCP_AUTHENC 0x66700
9906#define _PORTE_HDCP_AUTHENC 0x66A00
9907#define _PORTF_HDCP_AUTHENC 0x66900
9908#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9909 _PORTA_HDCP_AUTHENC, \
9910 _PORTB_HDCP_AUTHENC, \
9911 _PORTC_HDCP_AUTHENC, \
9912 _PORTD_HDCP_AUTHENC, \
9913 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009914 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309915#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
Ramalingam C69205932019-08-28 22:12:16 +05309916#define _TRANSA_HDCP_CONF 0x66400
9917#define _TRANSB_HDCP_CONF 0x66500
9918#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9919 _TRANSB_HDCP_CONF)
9920#define HDCP_CONF(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009921 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309922 TRANS_HDCP_CONF(trans) : \
9923 PORT_HDCP_CONF(port))
9924
Ramalingam C2834d9d2018-02-03 03:39:10 +05309925#define HDCP_CONF_CAPTURE_AN BIT(0)
9926#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9927#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
Ramalingam C69205932019-08-28 22:12:16 +05309928#define _TRANSA_HDCP_ANINIT 0x66404
9929#define _TRANSB_HDCP_ANINIT 0x66504
9930#define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9931 _TRANSA_HDCP_ANINIT, \
9932 _TRANSB_HDCP_ANINIT)
9933#define HDCP_ANINIT(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009934 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309935 TRANS_HDCP_ANINIT(trans) : \
9936 PORT_HDCP_ANINIT(port))
9937
Ramalingam C2834d9d2018-02-03 03:39:10 +05309938#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
Ramalingam C69205932019-08-28 22:12:16 +05309939#define _TRANSA_HDCP_ANLO 0x66408
9940#define _TRANSB_HDCP_ANLO 0x66508
9941#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9942 _TRANSB_HDCP_ANLO)
9943#define HDCP_ANLO(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009944 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309945 TRANS_HDCP_ANLO(trans) : \
9946 PORT_HDCP_ANLO(port))
9947
Ramalingam C2834d9d2018-02-03 03:39:10 +05309948#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
Ramalingam C69205932019-08-28 22:12:16 +05309949#define _TRANSA_HDCP_ANHI 0x6640C
9950#define _TRANSB_HDCP_ANHI 0x6650C
9951#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9952 _TRANSB_HDCP_ANHI)
9953#define HDCP_ANHI(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009954 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309955 TRANS_HDCP_ANHI(trans) : \
9956 PORT_HDCP_ANHI(port))
9957
Ramalingam C2834d9d2018-02-03 03:39:10 +05309958#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
Ramalingam C69205932019-08-28 22:12:16 +05309959#define _TRANSA_HDCP_BKSVLO 0x66410
9960#define _TRANSB_HDCP_BKSVLO 0x66510
9961#define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9962 _TRANSA_HDCP_BKSVLO, \
9963 _TRANSB_HDCP_BKSVLO)
9964#define HDCP_BKSVLO(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009965 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309966 TRANS_HDCP_BKSVLO(trans) : \
9967 PORT_HDCP_BKSVLO(port))
9968
Ramalingam C2834d9d2018-02-03 03:39:10 +05309969#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
Ramalingam C69205932019-08-28 22:12:16 +05309970#define _TRANSA_HDCP_BKSVHI 0x66414
9971#define _TRANSB_HDCP_BKSVHI 0x66514
9972#define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9973 _TRANSA_HDCP_BKSVHI, \
9974 _TRANSB_HDCP_BKSVHI)
9975#define HDCP_BKSVHI(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009976 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309977 TRANS_HDCP_BKSVHI(trans) : \
9978 PORT_HDCP_BKSVHI(port))
9979
Ramalingam C2834d9d2018-02-03 03:39:10 +05309980#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
Ramalingam C69205932019-08-28 22:12:16 +05309981#define _TRANSA_HDCP_RPRIME 0x66418
9982#define _TRANSB_HDCP_RPRIME 0x66518
9983#define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9984 _TRANSA_HDCP_RPRIME, \
9985 _TRANSB_HDCP_RPRIME)
9986#define HDCP_RPRIME(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009987 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309988 TRANS_HDCP_RPRIME(trans) : \
9989 PORT_HDCP_RPRIME(port))
9990
Ramalingam C2834d9d2018-02-03 03:39:10 +05309991#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Ramalingam C69205932019-08-28 22:12:16 +05309992#define _TRANSA_HDCP_STATUS 0x6641C
9993#define _TRANSB_HDCP_STATUS 0x6651C
9994#define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9995 _TRANSA_HDCP_STATUS, \
9996 _TRANSB_HDCP_STATUS)
9997#define HDCP_STATUS(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -07009998 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +05309999 TRANS_HDCP_STATUS(trans) : \
10000 PORT_HDCP_STATUS(port))
10001
Sean Paulee5e5e72018-01-08 14:55:39 -050010002#define HDCP_STATUS_STREAM_A_ENC BIT(31)
10003#define HDCP_STATUS_STREAM_B_ENC BIT(30)
10004#define HDCP_STATUS_STREAM_C_ENC BIT(29)
10005#define HDCP_STATUS_STREAM_D_ENC BIT(28)
10006#define HDCP_STATUS_AUTH BIT(21)
10007#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +053010008#define HDCP_STATUS_RI_MATCH BIT(19)
10009#define HDCP_STATUS_R0_READY BIT(18)
10010#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -050010011#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010012#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -050010013
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010014/* HDCP2.2 Registers */
10015#define _PORTA_HDCP2_BASE 0x66800
10016#define _PORTB_HDCP2_BASE 0x66500
10017#define _PORTC_HDCP2_BASE 0x66600
10018#define _PORTD_HDCP2_BASE 0x66700
10019#define _PORTE_HDCP2_BASE 0x66A00
10020#define _PORTF_HDCP2_BASE 0x66900
10021#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
10022 _PORTA_HDCP2_BASE, \
10023 _PORTB_HDCP2_BASE, \
10024 _PORTC_HDCP2_BASE, \
10025 _PORTD_HDCP2_BASE, \
10026 _PORTE_HDCP2_BASE, \
10027 _PORTF_HDCP2_BASE) + (x))
Anshuman Guptad631b982021-01-11 13:41:17 +053010028
Ramalingam C69205932019-08-28 22:12:16 +053010029#define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
10030#define _TRANSA_HDCP2_AUTH 0x66498
10031#define _TRANSB_HDCP2_AUTH 0x66598
10032#define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
10033 _TRANSB_HDCP2_AUTH)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010034#define AUTH_LINK_AUTHENTICATED BIT(31)
10035#define AUTH_LINK_TYPE BIT(30)
10036#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
10037#define AUTH_CLR_KEYS BIT(18)
Ramalingam C69205932019-08-28 22:12:16 +053010038#define HDCP2_AUTH(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010039 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010040 TRANS_HDCP2_AUTH(trans) : \
10041 PORT_HDCP2_AUTH(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010042
Ramalingam C69205932019-08-28 22:12:16 +053010043#define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
10044#define _TRANSA_HDCP2_CTL 0x664B0
10045#define _TRANSB_HDCP2_CTL 0x665B0
10046#define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
10047 _TRANSB_HDCP2_CTL)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010048#define CTL_LINK_ENCRYPTION_REQ BIT(31)
Ramalingam C69205932019-08-28 22:12:16 +053010049#define HDCP2_CTL(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010050 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010051 TRANS_HDCP2_CTL(trans) : \
10052 PORT_HDCP2_CTL(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010053
Ramalingam C69205932019-08-28 22:12:16 +053010054#define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
10055#define _TRANSA_HDCP2_STATUS 0x664B4
10056#define _TRANSB_HDCP2_STATUS 0x665B4
10057#define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
10058 _TRANSA_HDCP2_STATUS, \
10059 _TRANSB_HDCP2_STATUS)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010060#define LINK_TYPE_STATUS BIT(22)
10061#define LINK_AUTH_STATUS BIT(21)
10062#define LINK_ENCRYPTION_STATUS BIT(20)
Ramalingam C69205932019-08-28 22:12:16 +053010063#define HDCP2_STATUS(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010064 (GRAPHICS_VER(dev_priv) >= 12 ? \
Ramalingam C69205932019-08-28 22:12:16 +053010065 TRANS_HDCP2_STATUS(trans) : \
10066 PORT_HDCP2_STATUS(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +053010067
Anshuman Guptad631b982021-01-11 13:41:17 +053010068#define _PIPEA_HDCP2_STREAM_STATUS 0x668C0
10069#define _PIPEB_HDCP2_STREAM_STATUS 0x665C0
10070#define _PIPEC_HDCP2_STREAM_STATUS 0x666C0
10071#define _PIPED_HDCP2_STREAM_STATUS 0x667C0
10072#define PIPE_HDCP2_STREAM_STATUS(pipe) _MMIO(_PICK((pipe), \
10073 _PIPEA_HDCP2_STREAM_STATUS, \
10074 _PIPEB_HDCP2_STREAM_STATUS, \
10075 _PIPEC_HDCP2_STREAM_STATUS, \
10076 _PIPED_HDCP2_STREAM_STATUS))
10077
10078#define _TRANSA_HDCP2_STREAM_STATUS 0x664C0
10079#define _TRANSB_HDCP2_STREAM_STATUS 0x665C0
10080#define TRANS_HDCP2_STREAM_STATUS(trans) _MMIO_TRANS(trans, \
10081 _TRANSA_HDCP2_STREAM_STATUS, \
10082 _TRANSB_HDCP2_STREAM_STATUS)
10083#define STREAM_ENCRYPTION_STATUS BIT(31)
10084#define STREAM_TYPE_STATUS BIT(30)
10085#define HDCP2_STREAM_STATUS(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010086 (GRAPHICS_VER(dev_priv) >= 12 ? \
Anshuman Guptad631b982021-01-11 13:41:17 +053010087 TRANS_HDCP2_STREAM_STATUS(trans) : \
10088 PIPE_HDCP2_STREAM_STATUS(pipe))
10089
10090#define _PORTA_HDCP2_AUTH_STREAM 0x66F00
10091#define _PORTB_HDCP2_AUTH_STREAM 0x66F04
10092#define PORT_HDCP2_AUTH_STREAM(port) _MMIO_PORT(port, \
10093 _PORTA_HDCP2_AUTH_STREAM, \
10094 _PORTB_HDCP2_AUTH_STREAM)
10095#define _TRANSA_HDCP2_AUTH_STREAM 0x66F00
10096#define _TRANSB_HDCP2_AUTH_STREAM 0x66F04
10097#define TRANS_HDCP2_AUTH_STREAM(trans) _MMIO_TRANS(trans, \
10098 _TRANSA_HDCP2_AUTH_STREAM, \
10099 _TRANSB_HDCP2_AUTH_STREAM)
10100#define AUTH_STREAM_TYPE BIT(31)
10101#define HDCP2_AUTH_STREAM(dev_priv, trans, port) \
Lucas De Marchi161058f2021-06-05 21:50:50 -070010102 (GRAPHICS_VER(dev_priv) >= 12 ? \
Anshuman Guptad631b982021-01-11 13:41:17 +053010103 TRANS_HDCP2_AUTH_STREAM(trans) : \
10104 PORT_HDCP2_AUTH_STREAM(port))
10105
Eugeni Dodonove7e104c2012-03-29 12:32:23 -030010106/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010107#define _TRANS_DDI_FUNC_CTL_A 0x60400
10108#define _TRANS_DDI_FUNC_CTL_B 0x61400
10109#define _TRANS_DDI_FUNC_CTL_C 0x62400
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -070010110#define _TRANS_DDI_FUNC_CTL_D 0x63400
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010111#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +030010112#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
10113#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010114#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010115
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010116#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -030010117/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Daniel Vetter26804af2014-06-25 22:01:55 +030010118#define TRANS_DDI_PORT_SHIFT 28
Mahesh Kumardf16b632019-07-12 18:09:20 -070010119#define TGL_TRANS_DDI_PORT_SHIFT 27
10120#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
10121#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
10122#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
10123#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
José Roberto de Souza9749a5b2019-08-07 17:49:35 -070010124#define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
José Roberto de Souza1cdd8702019-08-12 10:54:05 -070010125#define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010126#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
10127#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
10128#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
10129#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
10130#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
10131#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
10132#define TRANS_DDI_BPC_MASK (7 << 20)
10133#define TRANS_DDI_BPC_8 (0 << 20)
10134#define TRANS_DDI_BPC_10 (1 << 20)
10135#define TRANS_DDI_BPC_6 (2 << 20)
10136#define TRANS_DDI_BPC_12 (3 << 20)
Ville Syrjälädc5b8ed2020-03-13 18:48:26 +020010137#define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18) /* bdw-cnl */
10138#define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010139#define TRANS_DDI_PVSYNC (1 << 17)
10140#define TRANS_DDI_PHSYNC (1 << 16)
Ville Syrjälädc5b8ed2020-03-13 18:48:26 +020010141#define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15) /* bdw-cnl */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010142#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
10143#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
10144#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
10145#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
10146#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
José Roberto de Souza4d89adc2019-11-07 13:45:58 -080010147#define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
José Roberto de Souzabb747fa2019-11-07 13:45:57 -080010148#define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
Lucas De Marchib3545e02019-10-28 20:50:49 -070010149#define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
10150 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010151#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
10152#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
10153#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
10154#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
Anshuman Gupta1a67a162021-01-11 13:41:08 +053010155#define TRANS_DDI_HDCP_SELECT REG_BIT(5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010156#define TRANS_DDI_BFI_ENABLE (1 << 4)
10157#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
10158#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +053010159#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
10160 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
10161 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -030010162
Madhav Chauhan49edbd42018-10-15 17:28:00 +030010163#define _TRANS_DDI_FUNC_CTL2_A 0x60404
10164#define _TRANS_DDI_FUNC_CTL2_B 0x61404
10165#define _TRANS_DDI_FUNC_CTL2_C 0x62404
10166#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
10167#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
10168#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
Ville Syrjäläd4d7d9c2020-03-13 18:48:23 +020010169#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
10170#define PORT_SYNC_MODE_ENABLE REG_BIT(4)
10171#define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
10172#define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
Madhav Chauhan49edbd42018-10-15 17:28:00 +030010173
Eugeni Dodonov0e87f662012-03-29 12:32:24 -030010174/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010175#define _DP_TP_CTL_A 0x64040
10176#define _DP_TP_CTL_B 0x64140
Lucas De Marchi4444df62019-09-04 14:34:17 -070010177#define _TGL_DP_TP_CTL_A 0x60540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010178#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -070010179#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010180#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -080010181#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010182#define DP_TP_CTL_MODE_SST (0 << 27)
10183#define DP_TP_CTL_MODE_MST (1 << 27)
10184#define DP_TP_CTL_FORCE_ACT (1 << 25)
10185#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
10186#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
10187#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
10188#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
10189#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
10190#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
10191#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
10192#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
10193#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
10194#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -030010195
Eugeni Dodonove411b2c2012-03-29 12:32:25 -030010196/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010197#define _DP_TP_STATUS_A 0x64044
10198#define _DP_TP_STATUS_B 0x64144
Lucas De Marchi4444df62019-09-04 14:34:17 -070010199#define _TGL_DP_TP_STATUS_A 0x60544
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010200#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -070010201#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -080010202#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010203#define DP_TP_STATUS_IDLE_DONE (1 << 25)
10204#define DP_TP_STATUS_ACT_SENT (1 << 24)
10205#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
10206#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +100010207#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
10208#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
10209#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -030010210
Eugeni Dodonov03f896a2012-03-29 12:32:26 -030010211/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010212#define _DDI_BUF_CTL_A 0x64000
10213#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010214#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010215#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +053010216#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010217#define DDI_BUF_EMP_MASK (0xf << 24)
Imre Deak414002f2021-05-18 17:06:23 -070010218#define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010219#define DDI_BUF_PORT_REVERSAL (1 << 16)
10220#define DDI_BUF_IS_IDLE (1 << 7)
José Roberto de Souza55ce3062021-05-18 17:06:13 -070010221#define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010222#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +020010223#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030010224#define DDI_PORT_WIDTH_MASK (7 << 1)
10225#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010226#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -030010227
Eugeni Dodonovbb879a42012-03-29 12:32:27 -030010228/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010229#define _DDI_BUF_TRANS_A 0x64E00
10230#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010231#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +030010232#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010233#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -030010234
Animesh Mannafce214a2020-03-24 10:41:11 +053010235/* DDI DP Compliance Control */
10236#define _DDI_DP_COMP_CTL_A 0x605F0
10237#define _DDI_DP_COMP_CTL_B 0x615F0
10238#define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
10239#define DDI_DP_COMP_CTL_ENABLE (1 << 31)
10240#define DDI_DP_COMP_CTL_D10_2 (0 << 28)
10241#define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
10242#define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
10243#define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
10244#define DDI_DP_COMP_CTL_HBR2 (4 << 28)
10245#define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
10246#define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
10247
10248/* DDI DP Compliance Pattern */
10249#define _DDI_DP_COMP_PAT_A 0x605F4
10250#define _DDI_DP_COMP_PAT_B 0x615F4
10251#define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
10252
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -030010253/* Sideband Interface (SBI) is programmed indirectly, via
10254 * SBI_ADDR, which contains the register offset; and SBI_DATA,
10255 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010256#define SBI_ADDR _MMIO(0xC6000)
10257#define SBI_DATA _MMIO(0xC6004)
10258#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010259#define SBI_CTL_DEST_ICLK (0x0 << 16)
10260#define SBI_CTL_DEST_MPHY (0x1 << 16)
10261#define SBI_CTL_OP_IORD (0x2 << 8)
10262#define SBI_CTL_OP_IOWR (0x3 << 8)
10263#define SBI_CTL_OP_CRRD (0x6 << 8)
10264#define SBI_CTL_OP_CRWR (0x7 << 8)
10265#define SBI_RESPONSE_FAIL (0x1 << 1)
10266#define SBI_RESPONSE_SUCCESS (0x0 << 1)
10267#define SBI_BUSY (0x1 << 0)
10268#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -030010269
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010270/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +020010271#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010272#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +020010273#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010274#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
10275#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +020010276#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010277#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
10278#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
10279#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
10280#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +020010281#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010282#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010283#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010284#define SBI_SSCCTL_PATHALT (1 << 3)
10285#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010286#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +020010287#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010288#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
10289#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010290#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -030010291#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010292#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -030010293
Eugeni Dodonov52f025e2012-03-29 12:32:31 -030010294/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010295#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010296#define PIXCLK_GATE_UNGATE (1 << 0)
10297#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -030010298
Eugeni Dodonove93ea062012-03-29 12:32:32 -030010299/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010300#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010301#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +030010302#define SPLL_REF_BCLK (0 << 28)
10303#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10304#define SPLL_REF_NON_SSC_HSW (2 << 28)
10305#define SPLL_REF_PCH_SSC_BDW (2 << 28)
10306#define SPLL_REF_LCPLL (3 << 28)
10307#define SPLL_REF_MASK (3 << 28)
10308#define SPLL_FREQ_810MHz (0 << 26)
10309#define SPLL_FREQ_1350MHz (1 << 26)
10310#define SPLL_FREQ_2700MHz (2 << 26)
10311#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -030010312
Eugeni Dodonov4dffc402012-03-29 12:32:36 -030010313/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010314#define _WRPLL_CTL1 0x46040
10315#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010316#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010317#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +030010318#define WRPLL_REF_BCLK (0 << 28)
10319#define WRPLL_REF_PCH_SSC (1 << 28)
10320#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10321#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
10322#define WRPLL_REF_LCPLL (3 << 28)
10323#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -030010324/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010325#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -080010326#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010327#define WRPLL_DIVIDER_POST(x) ((x) << 8)
10328#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -080010329#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010330#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -080010331#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010332#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -030010333
Eugeni Dodonovfec91812012-03-29 12:32:33 -030010334/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010335#define _PORT_CLK_SEL_A 0x46100
10336#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010337#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010338#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
10339#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
10340#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
10341#define PORT_CLK_SEL_SPLL (3 << 29)
10342#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
10343#define PORT_CLK_SEL_WRPLL1 (4 << 29)
10344#define PORT_CLK_SEL_WRPLL2 (5 << 29)
10345#define PORT_CLK_SEL_NONE (7 << 29)
10346#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -030010347
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010348/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
10349#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
10350#define DDI_CLK_SEL_NONE (0x0 << 28)
10351#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -070010352#define DDI_CLK_SEL_TBT_162 (0xC << 28)
10353#define DDI_CLK_SEL_TBT_270 (0xD << 28)
10354#define DDI_CLK_SEL_TBT_540 (0xE << 28)
10355#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010356#define DDI_CLK_SEL_MASK (0xF << 28)
10357
Paulo Zanonibb523fc2012-10-23 18:29:56 -020010358/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010359#define _TRANS_CLK_SEL_A 0x46140
10360#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010361#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -020010362/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010363#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
10364#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Mahesh Kumardf16b632019-07-12 18:09:20 -070010365#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
10366#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
10367
Eugeni Dodonovfec91812012-03-29 12:32:33 -030010368
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010369#define CDCLK_FREQ _MMIO(0x46200)
10370
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010371#define _TRANSA_MSA_MISC 0x60410
10372#define _TRANSB_MSA_MISC 0x61410
10373#define _TRANSC_MSA_MISC 0x62410
10374#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010375#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Ville Syrjälä3e706df2019-07-18 17:50:47 +030010376/* See DP_MSA_MISC_* for the bit definitions */
Paulo Zanonidae84792012-10-15 15:51:30 -030010377
José Roberto de Souza1d53ccd2021-06-16 13:31:55 -070010378#define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
10379#define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
10380#define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
10381#define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
10382#define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
10383#define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
10384#define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
10385
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010386/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010387#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010388#define LCPLL_PLL_DISABLE (1 << 31)
10389#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +030010390#define LCPLL_REF_NON_SSC (0 << 28)
10391#define LCPLL_REF_BCLK (2 << 28)
10392#define LCPLL_REF_PCH_SSC (3 << 28)
10393#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010394#define LCPLL_CLK_FREQ_MASK (3 << 26)
10395#define LCPLL_CLK_FREQ_450 (0 << 26)
10396#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
10397#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
10398#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
10399#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
10400#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
10401#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
10402#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
10403#define LCPLL_CD_SOURCE_FCLK (1 << 21)
10404#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010405
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010406/*
10407 * SKL Clocks
10408 */
10409
10410/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010411#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -020010412#define CDCLK_FREQ_SEL_MASK (3 << 26)
10413#define CDCLK_FREQ_450_432 (0 << 26)
10414#define CDCLK_FREQ_540 (1 << 26)
10415#define CDCLK_FREQ_337_308 (2 << 26)
10416#define CDCLK_FREQ_675_617 (3 << 26)
10417#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
10418#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
10419#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
10420#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
10421#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
10422#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
10423#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +030010424#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Matt Roper385ba622019-08-29 17:48:28 -070010425#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
Paulo Zanoni186a2772018-02-06 17:33:46 -020010426#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
Matt Roper385ba622019-08-29 17:48:28 -070010427#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
10428#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
Paulo Zanoni186a2772018-02-06 17:33:46 -020010429#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +030010430#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010431
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010432/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010433#define LCPLL1_CTL _MMIO(0x46010)
10434#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010435#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010436
10437/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010438#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010439#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
10440#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
10441#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
10442#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
10443#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
10444#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +010010445#define DPLL_CTRL1_LINK_RATE_2700 0
10446#define DPLL_CTRL1_LINK_RATE_1350 1
10447#define DPLL_CTRL1_LINK_RATE_810 2
10448#define DPLL_CTRL1_LINK_RATE_1620 3
10449#define DPLL_CTRL1_LINK_RATE_1080 4
10450#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010451
10452/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010453#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010454#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
10455#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
10456#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
10457#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
10458#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010459
10460/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010461#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010462#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010463
10464/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010465#define _DPLL1_CFGCR1 0x6C040
10466#define _DPLL2_CFGCR1 0x6C048
10467#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010468#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
10469#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
10470#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010471#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
10472
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010473#define _DPLL1_CFGCR2 0x6C044
10474#define _DPLL2_CFGCR2 0x6C04C
10475#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010476#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
10477#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
10478#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
10479#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
10480#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
10481#define DPLL_CFGCR2_KDIV_5 (0 << 5)
10482#define DPLL_CFGCR2_KDIV_2 (1 << 5)
10483#define DPLL_CFGCR2_KDIV_3 (2 << 5)
10484#define DPLL_CFGCR2_KDIV_1 (3 << 5)
10485#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
10486#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
10487#define DPLL_CFGCR2_PDIV_1 (0 << 2)
10488#define DPLL_CFGCR2_PDIV_2 (1 << 2)
10489#define DPLL_CFGCR2_PDIV_3 (2 << 2)
10490#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Imre Deak7a8a95f2020-10-06 04:35:55 +030010491#define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +000010492#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
10493
Lyudeda3b8912016-02-04 10:43:21 -050010494#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010495#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +000010496
Rodrigo Vivi555e38d2017-06-09 15:26:02 -070010497/*
10498 * CNL Clocks
10499 */
10500#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -080010501#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010502 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -080010503#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010504 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -080010505#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10506#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -070010507
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010508/* ICL Clocks */
Matt Roperbefa3722019-07-09 11:39:31 -070010509#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
Aditya Swarupd6d2bc92021-01-25 06:07:49 -080010510#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
Matt Ropercd803bb2020-07-16 15:05:47 -070010511#define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
Ville Syrjälä320c6702020-10-28 23:33:05 +020010512#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
Mahesh Kumaraaf70b92019-07-12 18:09:21 -070010513 (tc_port) + 12 : \
Ville Syrjälä320c6702020-10-28 23:33:05 +020010514 (tc_port) - TC_PORT_4 + 21))
Matt Roperbefa3722019-07-09 11:39:31 -070010515#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10516#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10517#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
Matt Ropercd803bb2020-07-16 15:05:47 -070010518#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
10519#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
10520 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10521#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
10522 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
Matt Roperbefa3722019-07-09 11:39:31 -070010523
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010524/*
10525 * DG1 Clocks
10526 * First registers controls the first A and B, while the second register
10527 * controls the phy C and D. The bits on these registers are the
10528 * same, but refer to different phys
10529 */
10530#define _DG1_DPCLKA_CFGCR0 0x164280
10531#define _DG1_DPCLKA1_CFGCR0 0x16C280
10532#define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
10533#define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010534#define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
10535 _DG1_DPCLKA_CFGCR0, \
10536 _DG1_DPCLKA1_CFGCR0)
10537#define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
10538#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
10539#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10540#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
Lucas De Marchi11ffe972020-11-06 13:00:06 -080010541
Aditya Swarupd6d2bc92021-01-25 06:07:49 -080010542/* ADLS Clocks */
10543#define _ADLS_DPCLKA_CFGCR0 0x164280
10544#define _ADLS_DPCLKA_CFGCR1 0x1642BC
10545#define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
10546 _ADLS_DPCLKA_CFGCR0, \
10547 _ADLS_DPCLKA_CFGCR1)
10548#define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
10549/* ADLS DPCLKA_CFGCR0 DDI mask */
10550#define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
10551#define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
10552#define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
10553/* ADLS DPCLKA_CFGCR1 DDI mask */
10554#define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
10555#define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
10556#define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
10557 ADLS_DPCLKA_DDIA_SEL_MASK, \
10558 ADLS_DPCLKA_DDIB_SEL_MASK, \
10559 ADLS_DPCLKA_DDII_SEL_MASK, \
10560 ADLS_DPCLKA_DDIJ_SEL_MASK, \
10561 ADLS_DPCLKA_DDIK_SEL_MASK)
10562
Rodrigo Vivia927c922017-06-09 15:26:04 -070010563/* CNL PLL */
10564#define DPLL0_ENABLE 0x46010
10565#define DPLL1_ENABLE 0x46014
Aditya Swarup80d0f7652021-01-25 06:07:48 -080010566#define _ADLS_DPLL2_ENABLE 0x46018
10567#define _ADLS_DPLL3_ENABLE 0x46030
Rodrigo Vivia927c922017-06-09 15:26:04 -070010568#define PLL_ENABLE (1 << 31)
10569#define PLL_LOCK (1 << 30)
10570#define PLL_POWER_ENABLE (1 << 27)
10571#define PLL_POWER_STATE (1 << 26)
Aditya Swarup80d0f7652021-01-25 06:07:48 -080010572#define CNL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10573 _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010574
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -070010575#define TBT_PLL_ENABLE _MMIO(0x46020)
10576
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010577#define _MG_PLL1_ENABLE 0x46030
10578#define _MG_PLL2_ENABLE 0x46034
10579#define _MG_PLL3_ENABLE 0x46038
10580#define _MG_PLL4_ENABLE 0x4603C
10581/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -080010582#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010583 _MG_PLL2_ENABLE)
10584
Lucas De Marchi0dac17a2020-10-14 12:19:32 -070010585/* DG1 PLL */
10586#define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10587 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE)
10588
Anusha Srivatsa226c8322021-05-18 17:06:22 -070010589/* ADL-P Type C PLL */
10590#define PORTTC1_PLL_ENABLE 0x46038
10591#define PORTTC2_PLL_ENABLE 0x46040
10592
10593#define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
10594 PORTTC1_PLL_ENABLE, \
10595 PORTTC2_PLL_ENABLE)
10596
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010597#define _MG_REFCLKIN_CTL_PORT1 0x16892C
10598#define _MG_REFCLKIN_CTL_PORT2 0x16992C
10599#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10600#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10601#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010602#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010603#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10604 _MG_REFCLKIN_CTL_PORT1, \
10605 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010606
10607#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10608#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10609#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10610#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10611#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010612#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010613#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010614#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010615#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10616 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10617 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010618
10619#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10620#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10621#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10622#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10623#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010624#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010625#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +030010626#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +030010627#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -070010628#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10629#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10630#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10631#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010632#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -070010633#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +030010634#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010635#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10636 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10637 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010638
10639#define _MG_PLL_DIV0_PORT1 0x168A00
10640#define _MG_PLL_DIV0_PORT2 0x169A00
10641#define _MG_PLL_DIV0_PORT3 0x16AA00
10642#define _MG_PLL_DIV0_PORT4 0x16BA00
10643#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -070010644#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10645#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010646#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -070010647#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010648#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010649#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10650 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010651
10652#define _MG_PLL_DIV1_PORT1 0x168A04
10653#define _MG_PLL_DIV1_PORT2 0x169A04
10654#define _MG_PLL_DIV1_PORT3 0x16AA04
10655#define _MG_PLL_DIV1_PORT4 0x16BA04
10656#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10657#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10658#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10659#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10660#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10661#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -070010662#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010663#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010664#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10665 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010666
10667#define _MG_PLL_LF_PORT1 0x168A08
10668#define _MG_PLL_LF_PORT2 0x169A08
10669#define _MG_PLL_LF_PORT3 0x16AA08
10670#define _MG_PLL_LF_PORT4 0x16BA08
10671#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10672#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10673#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10674#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10675#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10676#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010677#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10678 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010679
10680#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10681#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10682#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10683#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10684#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10685#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10686#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10687#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10688#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10689#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010690#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10691 _MG_PLL_FRAC_LOCK_PORT1, \
10692 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010693
10694#define _MG_PLL_SSC_PORT1 0x168A10
10695#define _MG_PLL_SSC_PORT2 0x169A10
10696#define _MG_PLL_SSC_PORT3 0x16AA10
10697#define _MG_PLL_SSC_PORT4 0x16BA10
10698#define MG_PLL_SSC_EN (1 << 28)
10699#define MG_PLL_SSC_TYPE(x) ((x) << 26)
10700#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10701#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10702#define MG_PLL_SSC_FLLEN (1 << 9)
10703#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010704#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10705 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010706
10707#define _MG_PLL_BIAS_PORT1 0x168A14
10708#define _MG_PLL_BIAS_PORT2 0x169A14
10709#define _MG_PLL_BIAS_PORT3 0x16AA14
10710#define _MG_PLL_BIAS_PORT4 0x16BA14
10711#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +030010712#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010713#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +030010714#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010715#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010716#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010717#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10718#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010719#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010720#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +030010721#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010722#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +030010723#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010724#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10725 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010726
10727#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10728#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10729#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10730#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10731#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10732#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10733#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10734#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10735#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010736#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10737 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10738 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010739
Rodrigo Vivia927c922017-06-09 15:26:04 -070010740#define _CNL_DPLL0_CFGCR0 0x6C000
10741#define _CNL_DPLL1_CFGCR0 0x6C080
10742#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10743#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010744#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010745#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10746#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10747#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10748#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10749#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10750#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10751#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10752#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10753#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10754#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -070010755#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010756#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10757#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10758#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10759
10760#define _CNL_DPLL0_CFGCR1 0x6C004
10761#define _CNL_DPLL1_CFGCR1 0x6C084
10762#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -070010763#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010764#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010765#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010766#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10767#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010768#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010769#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10770#define DPLL_CFGCR1_KDIV_1 (1 << 6)
10771#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +020010772#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010773#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010774#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010775#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10776#define DPLL_CFGCR1_PDIV_2 (1 << 2)
10777#define DPLL_CFGCR1_PDIV_3 (2 << 2)
10778#define DPLL_CFGCR1_PDIV_5 (4 << 2)
10779#define DPLL_CFGCR1_PDIV_7 (8 << 2)
10780#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010781#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
José Roberto de Souzaa1c5f152019-07-11 10:31:15 -070010782#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010783#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10784
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010785#define _ICL_DPLL0_CFGCR0 0x164000
10786#define _ICL_DPLL1_CFGCR0 0x164080
10787#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10788 _ICL_DPLL1_CFGCR0)
10789
10790#define _ICL_DPLL0_CFGCR1 0x164004
10791#define _ICL_DPLL1_CFGCR1 0x164084
10792#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10793 _ICL_DPLL1_CFGCR1)
10794
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010795#define _TGL_DPLL0_CFGCR0 0x164284
10796#define _TGL_DPLL1_CFGCR0 0x16428C
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010797#define _TGL_TBTPLL_CFGCR0 0x16429C
10798#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10799 _TGL_DPLL1_CFGCR0, \
10800 _TGL_TBTPLL_CFGCR0)
Matt Ropere66f6092020-07-16 15:05:49 -070010801#define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
10802 _TGL_DPLL1_CFGCR0)
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010803
10804#define _TGL_DPLL0_CFGCR1 0x164288
10805#define _TGL_DPLL1_CFGCR1 0x164290
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010806#define _TGL_TBTPLL_CFGCR1 0x1642A0
10807#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10808 _TGL_DPLL1_CFGCR1, \
10809 _TGL_TBTPLL_CFGCR1)
Matt Ropere66f6092020-07-16 15:05:49 -070010810#define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
10811 _TGL_DPLL1_CFGCR1)
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010812
Aditya Swarup049c6512020-10-14 12:19:30 -070010813#define _DG1_DPLL2_CFGCR0 0x16C284
10814#define _DG1_DPLL3_CFGCR0 0x16C28C
10815#define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10816 _TGL_DPLL1_CFGCR0, \
10817 _DG1_DPLL2_CFGCR0, \
10818 _DG1_DPLL3_CFGCR0)
10819
10820#define _DG1_DPLL2_CFGCR1 0x16C288
10821#define _DG1_DPLL3_CFGCR1 0x16C290
10822#define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10823 _TGL_DPLL1_CFGCR1, \
10824 _DG1_DPLL2_CFGCR1, \
10825 _DG1_DPLL3_CFGCR1)
10826
Aditya Swarup80d0f7652021-01-25 06:07:48 -080010827/* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
10828#define _ADLS_DPLL3_CFGCR0 0x1642C0
10829#define _ADLS_DPLL4_CFGCR0 0x164294
10830#define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10831 _TGL_DPLL1_CFGCR0, \
10832 _ADLS_DPLL4_CFGCR0, \
10833 _ADLS_DPLL3_CFGCR0)
10834
10835#define _ADLS_DPLL3_CFGCR1 0x1642C4
10836#define _ADLS_DPLL4_CFGCR1 0x164298
10837#define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10838 _TGL_DPLL1_CFGCR1, \
10839 _ADLS_DPLL4_CFGCR1, \
10840 _ADLS_DPLL3_CFGCR1)
10841
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010842#define _DKL_PHY1_BASE 0x168000
10843#define _DKL_PHY2_BASE 0x169000
10844#define _DKL_PHY3_BASE 0x16A000
10845#define _DKL_PHY4_BASE 0x16B000
10846#define _DKL_PHY5_BASE 0x16C000
10847#define _DKL_PHY6_BASE 0x16D000
10848
10849/* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10850#define _DKL_PLL_DIV0 0x200
10851#define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10852#define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10853#define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10854#define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10855#define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10856#define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10857#define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10858#define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10859#define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10860#define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10861 _DKL_PHY2_BASE) + \
10862 _DKL_PLL_DIV0)
10863
10864#define _DKL_PLL_DIV1 0x204
10865#define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10866#define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10867#define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10868#define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10869#define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10870 _DKL_PHY2_BASE) + \
10871 _DKL_PLL_DIV1)
10872
10873#define _DKL_PLL_SSC 0x210
10874#define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10875#define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10876#define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10877#define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10878#define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10879#define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10880#define DKL_PLL_SSC_EN (1 << 9)
10881#define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10882 _DKL_PHY2_BASE) + \
10883 _DKL_PLL_SSC)
10884
10885#define _DKL_PLL_BIAS 0x214
10886#define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10887#define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10888#define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10889#define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10890#define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10891 _DKL_PHY2_BASE) + \
10892 _DKL_PLL_BIAS)
10893
10894#define _DKL_PLL_TDC_COLDST_BIAS 0x218
10895#define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10896#define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10897#define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10898#define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10899#define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10900 _DKL_PHY1_BASE, \
10901 _DKL_PHY2_BASE) + \
10902 _DKL_PLL_TDC_COLDST_BIAS)
10903
10904#define _DKL_REFCLKIN_CTL 0x12C
10905/* Bits are the same as MG_REFCLKIN_CTL */
10906#define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10907 _DKL_PHY1_BASE, \
10908 _DKL_PHY2_BASE) + \
10909 _DKL_REFCLKIN_CTL)
10910
10911#define _DKL_CLKTOP2_HSCLKCTL 0xD4
10912/* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10913#define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10914 _DKL_PHY1_BASE, \
10915 _DKL_PHY2_BASE) + \
10916 _DKL_CLKTOP2_HSCLKCTL)
10917
10918#define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10919/* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10920#define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10921 _DKL_PHY1_BASE, \
10922 _DKL_PHY2_BASE) + \
10923 _DKL_CLKTOP2_CORECLKCTL1)
10924
10925#define _DKL_TX_DPCNTL0 0x2C0
10926#define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10927#define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10928#define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10929#define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10930#define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10931#define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10932#define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10933 _DKL_PHY1_BASE, \
10934 _DKL_PHY2_BASE) + \
10935 _DKL_TX_DPCNTL0)
10936
10937#define _DKL_TX_DPCNTL1 0x2C4
10938/* Bits are the same as DKL_TX_DPCNTRL0 */
10939#define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10940 _DKL_PHY1_BASE, \
10941 _DKL_PHY2_BASE) + \
10942 _DKL_TX_DPCNTL1)
10943
10944#define _DKL_TX_DPCNTL2 0x2C8
Mika Kahola03bca4a2021-05-14 08:37:04 -070010945#define DKL_TX_LOADGEN_SHARING_PMD_DISABLE REG_BIT(12)
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010946#define DKL_TX_DP20BITMODE (1 << 2)
10947#define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10948 _DKL_PHY1_BASE, \
10949 _DKL_PHY2_BASE) + \
10950 _DKL_TX_DPCNTL2)
10951
10952#define _DKL_TX_FW_CALIB 0x2F8
10953#define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10954#define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10955 _DKL_PHY1_BASE, \
10956 _DKL_PHY2_BASE) + \
10957 _DKL_TX_FW_CALIB)
10958
José Roberto de Souza2d69c422019-10-21 15:34:08 -070010959#define _DKL_TX_PMD_LANE_SUS 0xD00
10960#define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
10961 _DKL_PHY1_BASE, \
10962 _DKL_PHY2_BASE) + \
10963 _DKL_TX_PMD_LANE_SUS)
10964
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010965#define _DKL_TX_DW17 0xDC4
10966#define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10967 _DKL_PHY1_BASE, \
10968 _DKL_PHY2_BASE) + \
10969 _DKL_TX_DW17)
10970
10971#define _DKL_TX_DW18 0xDC8
10972#define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10973 _DKL_PHY1_BASE, \
10974 _DKL_PHY2_BASE) + \
10975 _DKL_TX_DW18)
10976
10977#define _DKL_DP_MODE 0xA0
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010978#define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10979 _DKL_PHY1_BASE, \
10980 _DKL_PHY2_BASE) + \
10981 _DKL_DP_MODE)
10982
10983#define _DKL_CMN_UC_DW27 0x36C
10984#define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10985#define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10986 _DKL_PHY1_BASE, \
10987 _DKL_PHY2_BASE) + \
10988 _DKL_CMN_UC_DW27)
10989
10990/*
10991 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10992 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10993 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10994 * bits that point the 4KB window into the full PHY register space.
10995 */
10996#define _HIP_INDEX_REG0 0x1010A0
10997#define _HIP_INDEX_REG1 0x1010A4
10998#define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10999 : _HIP_INDEX_REG1)
11000#define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
11001#define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
11002
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011003/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011004#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011005#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
11006#define BXT_DE_PLL_RATIO_MASK 0xff
11007
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011008#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011009#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
11010#define BXT_DE_PLL_LOCK (1 << 30)
Stanislav Lisovskiyd62686b2021-06-03 09:50:38 +030011011#define BXT_DE_PLL_FREQ_REQ (1 << 23)
11012#define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
Ville Syrjälä945f2672017-06-09 15:25:58 -070011013#define CNL_CDCLK_PLL_RATIO(x) (x)
11014#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +053011015
A.Sunil Kamath664326f2014-11-24 13:37:44 +053011016/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011017#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +020011018#define DC_STATE_DISABLE 0
Anshuman Guptae45e0002019-10-07 15:16:07 +053011019#define DC_STATE_EN_DC3CO REG_BIT(30)
11020#define DC_STATE_DC3CO_STATUS REG_BIT(29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011021#define DC_STATE_EN_UPTO_DC5 (1 << 0)
11022#define DC_STATE_EN_DC9 (1 << 3)
11023#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053011024#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
11025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011026#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011027#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
11028#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053011029
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053011030#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
11031#define BXT_REQ_DATA_MASK 0x3F
11032#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
11033#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
11034#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
11035
11036#define BXT_D_CR_DRP0_DUNIT8 0x1000
11037#define BXT_D_CR_DRP0_DUNIT9 0x1200
11038#define BXT_D_CR_DRP0_DUNIT_START 8
11039#define BXT_D_CR_DRP0_DUNIT_END 11
11040#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
11041 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
11042 BXT_D_CR_DRP0_DUNIT9))
11043#define BXT_DRAM_RANK_MASK 0x3
11044#define BXT_DRAM_RANK_SINGLE 0x1
11045#define BXT_DRAM_RANK_DUAL 0x3
11046#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
11047#define BXT_DRAM_WIDTH_SHIFT 4
11048#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
11049#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
11050#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
11051#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
11052#define BXT_DRAM_SIZE_MASK (0x7 << 6)
11053#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +020011054#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
11055#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
11056#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
11057#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
11058#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +020011059#define BXT_DRAM_TYPE_MASK (0x7 << 22)
11060#define BXT_DRAM_TYPE_SHIFT 22
11061#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
11062#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
11063#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
11064#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053011065
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011066#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
11067#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
11068#define SKL_REQ_DATA_MASK (0xF << 0)
Clint Taylor4de06242021-07-08 10:52:26 -070011069#define DG1_GEAR_TYPE REG_BIT(16)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011070
Ville Syrjäläb185a352019-03-06 22:35:51 +020011071#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
11072#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
11073#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
11074#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
11075#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
11076#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
11077
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011078#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
11079#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
11080#define SKL_DRAM_S_SHIFT 16
11081#define SKL_DRAM_SIZE_MASK 0x3F
11082#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
11083#define SKL_DRAM_WIDTH_SHIFT 8
11084#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
11085#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
11086#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
11087#define SKL_DRAM_RANK_MASK (0x1 << 10)
11088#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020011089#define SKL_DRAM_RANK_1 (0x0 << 10)
11090#define SKL_DRAM_RANK_2 (0x1 << 10)
11091#define SKL_DRAM_RANK_MASK (0x1 << 10)
11092#define CNL_DRAM_SIZE_MASK 0x7F
11093#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
11094#define CNL_DRAM_WIDTH_SHIFT 7
11095#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
11096#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
11097#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
11098#define CNL_DRAM_RANK_MASK (0x3 << 9)
11099#define CNL_DRAM_RANK_SHIFT 9
11100#define CNL_DRAM_RANK_1 (0x0 << 9)
11101#define CNL_DRAM_RANK_2 (0x1 << 9)
11102#define CNL_DRAM_RANK_3 (0x2 << 9)
11103#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053011104
Clint Taylor4de06242021-07-08 10:52:26 -070011105#define SA_PERF_STATUS_0_0_0_MCHBAR_PC _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5918)
11106#define DG1_QCLK_RATIO_MASK REG_GENMASK(9, 2)
11107#define DG1_QCLK_REFERENCE REG_BIT(10)
11108
11109#define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4000)
11110#define DG1_DRAM_T_RDPRE_MASK REG_GENMASK(16, 11)
11111#define DG1_DRAM_T_RP_MASK REG_GENMASK(6, 0)
11112#define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR_HIGH _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4004)
11113#define DG1_DRAM_T_RCD_MASK REG_GENMASK(15, 9)
11114#define DG1_DRAM_T_RAS_MASK REG_GENMASK(8, 1)
11115
Jani Nikula54b3f0e2020-11-30 13:16:01 +020011116/*
11117 * Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
11118 * since on HSW we can't write to it using intel_uncore_write.
11119 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011120#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
11121#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011122#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
11123#define D_COMP_COMP_FORCE (1 << 8)
11124#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030011125
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030011126/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä0560b0c2020-01-20 19:47:11 +020011127#define _WM_LINETIME_A 0x45270
11128#define _WM_LINETIME_B 0x45274
11129#define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
11130#define HSW_LINETIME_MASK REG_GENMASK(8, 0)
11131#define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
11132#define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
11133#define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030011134
11135/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011136#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011137#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
11138#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
11139#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
11140#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
11141#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
11142#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
11143#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
11144#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030011145
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011146#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030011147#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
11148
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011149#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070011150#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
11151#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
11152#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030011153
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011154/* pipe CSC */
11155#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
11156#define _PIPE_A_CSC_COEFF_BY 0x49014
11157#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
11158#define _PIPE_A_CSC_COEFF_BU 0x4901c
11159#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
11160#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053011161
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011162#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjäläaf28cc42019-07-18 17:50:52 +030011163#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
11164#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
11165#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
11166#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
11167#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
Uma Shankar255fcfb2019-02-11 19:20:23 +053011168
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011169#define _PIPE_A_CSC_PREOFF_HI 0x49030
11170#define _PIPE_A_CSC_PREOFF_ME 0x49034
11171#define _PIPE_A_CSC_PREOFF_LO 0x49038
11172#define _PIPE_A_CSC_POSTOFF_HI 0x49040
11173#define _PIPE_A_CSC_POSTOFF_ME 0x49044
11174#define _PIPE_A_CSC_POSTOFF_LO 0x49048
11175
11176#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
11177#define _PIPE_B_CSC_COEFF_BY 0x49114
11178#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
11179#define _PIPE_B_CSC_COEFF_BU 0x4911c
11180#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
11181#define _PIPE_B_CSC_COEFF_BV 0x49124
11182#define _PIPE_B_CSC_MODE 0x49128
11183#define _PIPE_B_CSC_PREOFF_HI 0x49130
11184#define _PIPE_B_CSC_PREOFF_ME 0x49134
11185#define _PIPE_B_CSC_PREOFF_LO 0x49138
11186#define _PIPE_B_CSC_POSTOFF_HI 0x49140
11187#define _PIPE_B_CSC_POSTOFF_ME 0x49144
11188#define _PIPE_B_CSC_POSTOFF_LO 0x49148
11189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011190#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
11191#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
11192#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
11193#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
11194#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
11195#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
11196#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
11197#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
11198#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
11199#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
11200#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
11201#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
11202#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020011203
Uma Shankara91de582019-02-11 19:20:24 +053011204/* Pipe Output CSC */
11205#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
11206#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
11207#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
11208#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
11209#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
11210#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
11211#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
11212#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
11213#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
11214#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
11215#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
11216#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
11217
11218#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
11219#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
11220#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
11221#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
11222#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
11223#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
11224#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
11225#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
11226#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
11227#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
11228#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
11229#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
11230
11231#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
11232 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
11233 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
11234#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
11235 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
11236 _PIPE_B_OUTPUT_CSC_COEFF_BY)
11237#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
11238 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
11239 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
11240#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
11241 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
11242 _PIPE_B_OUTPUT_CSC_COEFF_BU)
11243#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
11244 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
11245 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
11246#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
11247 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
11248 _PIPE_B_OUTPUT_CSC_COEFF_BV)
11249#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
11250 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
11251 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
11252#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
11253 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
11254 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
11255#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
11256 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
11257 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
11258#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
11259 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
11260 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
11261#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
11262 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
11263 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
11264#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
11265 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
11266 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
11267
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011268/* pipe degamma/gamma LUTs on IVB+ */
11269#define _PAL_PREC_INDEX_A 0x4A400
11270#define _PAL_PREC_INDEX_B 0x4AC00
11271#define _PAL_PREC_INDEX_C 0x4B400
11272#define PAL_PREC_10_12_BIT (0 << 31)
11273#define PAL_PREC_SPLIT_MODE (1 << 31)
11274#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020011275#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030011276#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011277#define _PAL_PREC_DATA_A 0x4A404
11278#define _PAL_PREC_DATA_B 0x4AC04
11279#define _PAL_PREC_DATA_C 0x4B404
11280#define _PAL_PREC_GC_MAX_A 0x4A410
11281#define _PAL_PREC_GC_MAX_B 0x4AC10
11282#define _PAL_PREC_GC_MAX_C 0x4B410
Swati Sharma4bb6a9d2019-09-04 00:52:57 +053011283#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
11284#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
11285#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011286#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
11287#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
11288#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020011289#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
11290#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
11291#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011292
11293#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
11294#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
11295#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
11296#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053011297#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011298
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020011299#define _PRE_CSC_GAMC_INDEX_A 0x4A484
11300#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
11301#define _PRE_CSC_GAMC_INDEX_C 0x4B484
11302#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
11303#define _PRE_CSC_GAMC_DATA_A 0x4A488
11304#define _PRE_CSC_GAMC_DATA_B 0x4AC88
11305#define _PRE_CSC_GAMC_DATA_C 0x4B488
11306
11307#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
11308#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
11309
Uma Shankar377c70e2019-06-12 12:14:58 +053011310/* ICL Multi segmented gamma */
11311#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
11312#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
11313#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
11314#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
11315
11316#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
11317#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
Swati Sharmab4ab7aa2020-03-17 19:27:36 +053011318#define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24)
11319#define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20)
11320#define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14)
11321#define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10)
11322#define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4)
11323#define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0)
Uma Shankar377c70e2019-06-12 12:14:58 +053011324
11325#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
11326 _PAL_PREC_MULTI_SEG_INDEX_A, \
11327 _PAL_PREC_MULTI_SEG_INDEX_B)
11328#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
11329 _PAL_PREC_MULTI_SEG_DATA_A, \
11330 _PAL_PREC_MULTI_SEG_DATA_B)
11331
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000011332/* pipe CSC & degamma/gamma LUTs on CHV */
11333#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
11334#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
11335#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
11336#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
11337#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
11338#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
Ville Syrjälä3d041e92020-09-25 16:16:54 +030011339#define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0)
11340#define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16)
11341#define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0)
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000011342#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
Ville Syrjälä3d041e92020-09-25 16:16:54 +030011343#define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
11344#define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
11345#define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000011346#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
11347#define CGM_PIPE_MODE_GAMMA (1 << 2)
11348#define CGM_PIPE_MODE_CSC (1 << 1)
11349#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
11350
11351#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
11352#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
11353#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
11354#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
11355#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
11356#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
11357#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
11358#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
11359
11360#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
11361#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
11362#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
11363#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
11364#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
11365#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
11366#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
11367#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
11368
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011369/* MIPI DSI registers */
11370
Hans de Goede0ad4dc82017-05-18 13:06:44 +020011371#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011372#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030011373
Madhav Chauhan292272e2018-10-15 17:27:57 +030011374/* Gen11 DSI */
11375#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
11376 dsi0, dsi1)
11377
Deepak Mbcc65702017-02-17 18:13:34 +053011378#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
11379#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
11380#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
11381#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
11382
Madhav Chauhan27efd252018-07-05 18:31:48 +053011383#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
11384#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
11385#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11386 _ICL_DSI_ESC_CLK_DIV0, \
11387 _ICL_DSI_ESC_CLK_DIV1)
11388#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
11389#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
11390#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11391 _ICL_DPHY_ESC_CLK_DIV0, \
11392 _ICL_DPHY_ESC_CLK_DIV1)
11393#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
11394#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
11395#define ICL_ESC_CLK_DIV_MASK 0x1ff
11396#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053011397#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053011398
Mika Kahola510b2812021-05-18 17:06:18 -070011399#define _ADL_MIPIO_REG 0x180
11400#define ADL_MIPIO_DW(port, dw) _MMIO(_ICL_COMBOPHY(port) + _ADL_MIPIO_REG + 4 * (dw))
11401#define TX_ESC_CLK_DIV_PHY_SEL REGBIT(16)
11402#define TX_ESC_CLK_DIV_PHY_MASK REG_GENMASK(23, 16)
11403#define TX_ESC_CLK_DIV_PHY REG_FIELD_PREP(TX_ESC_CLK_DIV_PHY_MASK, 0x7f)
11404
Vandita Kulkarni64ad5322019-11-11 16:40:21 +053011405#define _DSI_CMD_FRMCTL_0 0x6b034
11406#define _DSI_CMD_FRMCTL_1 0x6b834
11407#define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \
11408 _DSI_CMD_FRMCTL_0,\
11409 _DSI_CMD_FRMCTL_1)
11410#define DSI_FRAME_UPDATE_REQUEST (1 << 31)
11411#define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29)
11412#define DSI_NULL_PACKET_ENABLE (1 << 28)
11413#define DSI_FRAME_IN_PROGRESS (1 << 0)
11414
11415#define _DSI_INTR_MASK_REG_0 0x6b070
11416#define _DSI_INTR_MASK_REG_1 0x6b870
11417#define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \
11418 _DSI_INTR_MASK_REG_0,\
11419 _DSI_INTR_MASK_REG_1)
11420
11421#define _DSI_INTR_IDENT_REG_0 0x6b074
11422#define _DSI_INTR_IDENT_REG_1 0x6b874
11423#define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \
11424 _DSI_INTR_IDENT_REG_0,\
11425 _DSI_INTR_IDENT_REG_1)
11426#define DSI_TE_EVENT (1 << 31)
11427#define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30)
11428#define DSI_TX_DATA (1 << 29)
11429#define DSI_ULPS_ENTRY_DONE (1 << 28)
11430#define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27)
11431#define DSI_HOST_CHKSUM_ERROR (1 << 26)
11432#define DSI_HOST_MULTI_ECC_ERROR (1 << 25)
11433#define DSI_HOST_SINGL_ECC_ERROR (1 << 24)
11434#define DSI_HOST_CONTENTION_DETECTED (1 << 23)
11435#define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22)
11436#define DSI_HOST_TIMEOUT_ERROR (1 << 21)
11437#define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20)
11438#define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19)
11439#define DSI_FRAME_UPDATE_DONE (1 << 16)
11440#define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15)
11441#define DSI_INVALID_TX_LENGTH (1 << 13)
11442#define DSI_INVALID_VC (1 << 12)
11443#define DSI_INVALID_DATA_TYPE (1 << 11)
11444#define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10)
11445#define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9)
11446#define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8)
11447#define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7)
11448#define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6)
11449#define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5)
11450#define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4)
11451#define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3)
11452#define DSI_EOT_SYNC_ERROR (1 << 2)
11453#define DSI_SOT_SYNC_ERROR (1 << 1)
11454#define DSI_SOT_ERROR (1 << 0)
11455
Uma Shankaraec02462017-09-25 19:26:01 +053011456/* Gen4+ Timestamp and Pipe Frame time stamp registers */
11457#define GEN4_TIMESTAMP _MMIO(0x2358)
11458#define ILK_TIMESTAMP_HI _MMIO(0x70070)
11459#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
11460
Lionel Landwerlindab91782017-11-10 19:08:44 +000011461#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
11462#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
11463#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
11464#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
11465#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
11466
Uma Shankaraec02462017-09-25 19:26:01 +053011467#define _PIPE_FRMTMSTMP_A 0x70048
11468#define PIPE_FRMTMSTMP(pipe) \
11469 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
11470
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011471/* BXT MIPI clock controls */
11472#define BXT_MAX_VAR_OUTPUT_KHZ 39500
11473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011474#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011475#define BXT_MIPI1_DIV_SHIFT 26
11476#define BXT_MIPI2_DIV_SHIFT 10
11477#define BXT_MIPI_DIV_SHIFT(port) \
11478 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
11479 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011480
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011481/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053011482#define BXT_MIPI1_TX_ESCLK_SHIFT 26
11483#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011484#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
11485 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
11486 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053011487#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
11488#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011489#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
11490 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053011491 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
11492#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011493 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011494/* RX upper control divider to select actual RX clock output from 8x */
11495#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
11496#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
11497#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
11498 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
11499 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
11500#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
11501#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
11502#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
11503 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
11504 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
11505#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011506 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011507/* 8/3X divider to select the actual 8/3X clock output from 8x */
11508#define BXT_MIPI1_8X_BY3_SHIFT 19
11509#define BXT_MIPI2_8X_BY3_SHIFT 3
11510#define BXT_MIPI_8X_BY3_SHIFT(port) \
11511 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
11512 BXT_MIPI2_8X_BY3_SHIFT)
11513#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
11514#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
11515#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
11516 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
11517 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
11518#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011519 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011520/* RX lower control divider to select actual RX clock output from 8x */
11521#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
11522#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
11523#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
11524 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
11525 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
11526#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
11527#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
11528#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
11529 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
11530 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
11531#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070011532 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053011533
11534#define RX_DIVIDER_BIT_1_2 0x3
11535#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053011536
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011537/* BXT MIPI mode configure */
11538#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
11539#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011540#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011541 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
11542
11543#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
11544#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011545#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011546 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
11547
11548#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
11549#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011550#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011551 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
11552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011553#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011554#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
11555#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
11556#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053011557#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011558#define BXT_DSIC_16X_BY2 (1 << 10)
11559#define BXT_DSIC_16X_BY3 (2 << 10)
11560#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020011561#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053011562#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011563#define BXT_DSIA_16X_BY2 (1 << 8)
11564#define BXT_DSIA_16X_BY3 (2 << 8)
11565#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020011566#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011567#define BXT_DSI_FREQ_SEL_SHIFT 8
11568#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
11569
11570#define BXT_DSI_PLL_RATIO_MAX 0x7D
11571#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053011572#define GLK_DSI_PLL_RATIO_MAX 0x6F
11573#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011574#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053011575#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011577#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053011578#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
11579#define BXT_DSI_PLL_LOCKED (1 << 30)
11580
Jani Nikula3230bf12013-08-27 15:12:16 +030011581#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011582#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011583#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053011584
11585 /* BXT port control */
11586#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
11587#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011588#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053011589
Madhav Chauhan21652f32018-07-05 19:19:34 +053011590/* ICL DSI MODE control */
11591#define _ICL_DSI_IO_MODECTL_0 0x6B094
11592#define _ICL_DSI_IO_MODECTL_1 0x6B894
11593#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
11594 _ICL_DSI_IO_MODECTL_0, \
11595 _ICL_DSI_IO_MODECTL_1)
11596#define COMBO_PHY_MODE_DSI (1 << 0)
11597
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011598/* Display Stream Splitter Control */
11599#define DSS_CTL1 _MMIO(0x67400)
11600#define SPLITTER_ENABLE (1 << 31)
11601#define JOINER_ENABLE (1 << 30)
11602#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
11603#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
11604#define OVERLAP_PIXELS_MASK (0xf << 16)
11605#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
11606#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11607#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070011608#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011609
11610#define DSS_CTL2 _MMIO(0x67404)
11611#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
11612#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
11613#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11614#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11615
Anusha Srivatsa18cde292018-11-01 14:42:16 -070011616#define _ICL_PIPE_DSS_CTL1_PB 0x78200
11617#define _ICL_PIPE_DSS_CTL1_PC 0x78400
11618#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11619 _ICL_PIPE_DSS_CTL1_PB, \
11620 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011621#define BIG_JOINER_ENABLE (1 << 29)
11622#define MASTER_BIG_JOINER_ENABLE (1 << 28)
11623#define VGA_CENTERING_ENABLE (1 << 27)
Jani Nikula63e654f2021-02-11 16:52:15 +020011624#define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25)
11625#define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0)
11626#define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1)
Animesh Mannad961eb22021-05-14 08:37:07 -070011627#define UNCOMPRESSED_JOINER_MASTER (1 << 21)
11628#define UNCOMPRESSED_JOINER_SLAVE (1 << 20)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011629
Anusha Srivatsa18cde292018-11-01 14:42:16 -070011630#define _ICL_PIPE_DSS_CTL2_PB 0x78204
11631#define _ICL_PIPE_DSS_CTL2_PC 0x78404
11632#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11633 _ICL_PIPE_DSS_CTL2_PB, \
11634 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020011635
Uma Shankar1881a422017-01-25 19:43:23 +053011636#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
11637#define STAP_SELECT (1 << 0)
11638
11639#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
11640#define HS_IO_CTRL_SELECT (1 << 0)
11641
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011642#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030011643#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
11644#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053011645#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030011646#define DUAL_LINK_MODE_MASK (1 << 26)
11647#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
11648#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011649#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030011650#define FLOPPED_HSTX (1 << 23)
11651#define DE_INVERT (1 << 19) /* XXX */
11652#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
11653#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
11654#define AFE_LATCHOUT (1 << 17)
11655#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011656#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
11657#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
11658#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
11659#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030011660#define CSB_SHIFT 9
11661#define CSB_MASK (3 << 9)
11662#define CSB_20MHZ (0 << 9)
11663#define CSB_10MHZ (1 << 9)
11664#define CSB_40MHZ (2 << 9)
11665#define BANDGAP_MASK (1 << 8)
11666#define BANDGAP_PNW_CIRCUIT (0 << 8)
11667#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011668#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
11669#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
11670#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
11671#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030011672#define TEARING_EFFECT_MASK (3 << 2)
11673#define TEARING_EFFECT_OFF (0 << 2)
11674#define TEARING_EFFECT_DSI (1 << 2)
11675#define TEARING_EFFECT_GPIO (2 << 2)
11676#define LANE_CONFIGURATION_SHIFT 0
11677#define LANE_CONFIGURATION_MASK (3 << 0)
11678#define LANE_CONFIGURATION_4LANE (0 << 0)
11679#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
11680#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
11681
11682#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011683#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011684#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011685#define TEARING_EFFECT_DELAY_SHIFT 0
11686#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
11687
11688/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011689#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030011690
11691/* MIPI DSI Controller and D-PHY registers */
11692
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011693#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011694#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011695#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030011696#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11697#define ULPS_STATE_MASK (3 << 1)
11698#define ULPS_STATE_ENTER (2 << 1)
11699#define ULPS_STATE_EXIT (1 << 1)
11700#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11701#define DEVICE_READY (1 << 0)
11702
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011703#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011704#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011705#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011706#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011707#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011708#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030011709#define TEARING_EFFECT (1 << 31)
11710#define SPL_PKT_SENT_INTERRUPT (1 << 30)
11711#define GEN_READ_DATA_AVAIL (1 << 29)
11712#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11713#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11714#define RX_PROT_VIOLATION (1 << 26)
11715#define RX_INVALID_TX_LENGTH (1 << 25)
11716#define ACK_WITH_NO_ERROR (1 << 24)
11717#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11718#define LP_RX_TIMEOUT (1 << 22)
11719#define HS_TX_TIMEOUT (1 << 21)
11720#define DPI_FIFO_UNDERRUN (1 << 20)
11721#define LOW_CONTENTION (1 << 19)
11722#define HIGH_CONTENTION (1 << 18)
11723#define TXDSI_VC_ID_INVALID (1 << 17)
11724#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11725#define TXCHECKSUM_ERROR (1 << 15)
11726#define TXECC_MULTIBIT_ERROR (1 << 14)
11727#define TXECC_SINGLE_BIT_ERROR (1 << 13)
11728#define TXFALSE_CONTROL_ERROR (1 << 12)
11729#define RXDSI_VC_ID_INVALID (1 << 11)
11730#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11731#define RXCHECKSUM_ERROR (1 << 9)
11732#define RXECC_MULTIBIT_ERROR (1 << 8)
11733#define RXECC_SINGLE_BIT_ERROR (1 << 7)
11734#define RXFALSE_CONTROL_ERROR (1 << 6)
11735#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11736#define RX_LP_TX_SYNC_ERROR (1 << 4)
11737#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11738#define RXEOT_SYNC_ERROR (1 << 2)
11739#define RXSOT_SYNC_ERROR (1 << 1)
11740#define RXSOT_ERROR (1 << 0)
11741
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011742#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011743#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011744#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030011745#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11746#define CMD_MODE_NOT_SUPPORTED (0 << 13)
11747#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11748#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11749#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11750#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11751#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11752#define VID_MODE_FORMAT_MASK (0xf << 7)
11753#define VID_MODE_NOT_SUPPORTED (0 << 7)
11754#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020011755#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11756#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030011757#define VID_MODE_FORMAT_RGB888 (4 << 7)
11758#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11759#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11760#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11761#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11762#define DATA_LANES_PRG_REG_SHIFT 0
11763#define DATA_LANES_PRG_REG_MASK (7 << 0)
11764
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011765#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011766#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011767#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011768#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11769
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011770#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011771#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011772#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011773#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11774
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011775#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011776#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011777#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011778#define TURN_AROUND_TIMEOUT_MASK 0x3f
11779
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011780#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011781#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011782#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030011783#define DEVICE_RESET_TIMER_MASK 0xffff
11784
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011785#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011786#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011787#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030011788#define VERTICAL_ADDRESS_SHIFT 16
11789#define VERTICAL_ADDRESS_MASK (0xffff << 16)
11790#define HORIZONTAL_ADDRESS_SHIFT 0
11791#define HORIZONTAL_ADDRESS_MASK 0xffff
11792
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011793#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011794#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011795#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011796#define DBI_FIFO_EMPTY_HALF (0 << 0)
11797#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11798#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11799
11800/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011801#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011802#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011803#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011804
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011805#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011806#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011807#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011808
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011809#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011810#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011811#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011812
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011813#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011814#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011815#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011816
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011817#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011818#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011819#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011820
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011821#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011822#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011823#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011824
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011825#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011826#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011827#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011828
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011829#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011830#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011831#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011832
Jani Nikula3230bf12013-08-27 15:12:16 +030011833/* regs above are bits 15:0 */
11834
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011835#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011836#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011837#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011838#define DPI_LP_MODE (1 << 6)
11839#define BACKLIGHT_OFF (1 << 5)
11840#define BACKLIGHT_ON (1 << 4)
11841#define COLOR_MODE_OFF (1 << 3)
11842#define COLOR_MODE_ON (1 << 2)
11843#define TURN_ON (1 << 1)
11844#define SHUTDOWN (1 << 0)
11845
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011846#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011847#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011848#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011849#define COMMAND_BYTE_SHIFT 0
11850#define COMMAND_BYTE_MASK (0x3f << 0)
11851
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011852#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011853#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011854#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011855#define MASTER_INIT_TIMER_SHIFT 0
11856#define MASTER_INIT_TIMER_MASK (0xffff << 0)
11857
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011858#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011859#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011860#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011861 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011862#define MAX_RETURN_PKT_SIZE_SHIFT 0
11863#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11864
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011865#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011866#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011867#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011868#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11869#define DISABLE_VIDEO_BTA (1 << 3)
11870#define IP_TG_CONFIG (1 << 2)
11871#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11872#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11873#define VIDEO_MODE_BURST (3 << 0)
11874
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011875#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011876#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011877#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030011878#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11879#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030011880#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11881#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11882#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11883#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11884#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11885#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11886#define CLOCKSTOP (1 << 1)
11887#define EOT_DISABLE (1 << 0)
11888
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011889#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011890#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011891#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030011892#define LP_BYTECLK_SHIFT 0
11893#define LP_BYTECLK_MASK (0xffff << 0)
11894
Deepak Mb426f982017-02-17 18:13:30 +053011895#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11896#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11897#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11898
11899#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11900#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11901#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11902
Jani Nikula3230bf12013-08-27 15:12:16 +030011903/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011904#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011905#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011906#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011907
11908/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011909#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011910#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011911#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011912
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011913#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011914#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011915#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011916#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011917#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011918#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011919#define LONG_PACKET_WORD_COUNT_SHIFT 8
11920#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11921#define SHORT_PACKET_PARAM_SHIFT 8
11922#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11923#define VIRTUAL_CHANNEL_SHIFT 6
11924#define VIRTUAL_CHANNEL_MASK (3 << 6)
11925#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030011926#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030011927/* data type values, see include/video/mipi_display.h */
11928
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011929#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011930#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011931#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011932#define DPI_FIFO_EMPTY (1 << 28)
11933#define DBI_FIFO_EMPTY (1 << 27)
11934#define LP_CTRL_FIFO_EMPTY (1 << 26)
11935#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11936#define LP_CTRL_FIFO_FULL (1 << 24)
11937#define HS_CTRL_FIFO_EMPTY (1 << 18)
11938#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11939#define HS_CTRL_FIFO_FULL (1 << 16)
11940#define LP_DATA_FIFO_EMPTY (1 << 10)
11941#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11942#define LP_DATA_FIFO_FULL (1 << 8)
11943#define HS_DATA_FIFO_EMPTY (1 << 2)
11944#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11945#define HS_DATA_FIFO_FULL (1 << 0)
11946
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011947#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011948#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011949#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011950#define DBI_HS_LP_MODE_MASK (1 << 0)
11951#define DBI_LP_MODE (1 << 0)
11952#define DBI_HS_MODE (0 << 0)
11953
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011954#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011955#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011956#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030011957#define EXIT_ZERO_COUNT_SHIFT 24
11958#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11959#define TRAIL_COUNT_SHIFT 16
11960#define TRAIL_COUNT_MASK (0x1f << 16)
11961#define CLK_ZERO_COUNT_SHIFT 8
11962#define CLK_ZERO_COUNT_MASK (0xff << 8)
11963#define PREPARE_COUNT_SHIFT 0
11964#define PREPARE_COUNT_MASK (0x3f << 0)
11965
Madhav Chauhan146cdf32018-07-10 15:10:05 +053011966#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11967#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11968#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11969 _ICL_DSI_T_INIT_MASTER_0,\
11970 _ICL_DSI_T_INIT_MASTER_1)
11971
Madhav Chauhan33868a92018-09-16 16:23:28 +053011972#define _DPHY_CLK_TIMING_PARAM_0 0x162180
11973#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11974#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11975 _DPHY_CLK_TIMING_PARAM_0,\
11976 _DPHY_CLK_TIMING_PARAM_1)
11977#define _DSI_CLK_TIMING_PARAM_0 0x6b080
11978#define _DSI_CLK_TIMING_PARAM_1 0x6b880
11979#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11980 _DSI_CLK_TIMING_PARAM_0,\
11981 _DSI_CLK_TIMING_PARAM_1)
11982#define CLK_PREPARE_OVERRIDE (1 << 31)
11983#define CLK_PREPARE(x) ((x) << 28)
11984#define CLK_PREPARE_MASK (0x7 << 28)
11985#define CLK_PREPARE_SHIFT 28
11986#define CLK_ZERO_OVERRIDE (1 << 27)
11987#define CLK_ZERO(x) ((x) << 20)
11988#define CLK_ZERO_MASK (0xf << 20)
11989#define CLK_ZERO_SHIFT 20
11990#define CLK_PRE_OVERRIDE (1 << 19)
11991#define CLK_PRE(x) ((x) << 16)
11992#define CLK_PRE_MASK (0x3 << 16)
11993#define CLK_PRE_SHIFT 16
11994#define CLK_POST_OVERRIDE (1 << 15)
11995#define CLK_POST(x) ((x) << 8)
11996#define CLK_POST_MASK (0x7 << 8)
11997#define CLK_POST_SHIFT 8
11998#define CLK_TRAIL_OVERRIDE (1 << 7)
11999#define CLK_TRAIL(x) ((x) << 0)
12000#define CLK_TRAIL_MASK (0xf << 0)
12001#define CLK_TRAIL_SHIFT 0
12002
12003#define _DPHY_DATA_TIMING_PARAM_0 0x162184
12004#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
12005#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
12006 _DPHY_DATA_TIMING_PARAM_0,\
12007 _DPHY_DATA_TIMING_PARAM_1)
12008#define _DSI_DATA_TIMING_PARAM_0 0x6B084
12009#define _DSI_DATA_TIMING_PARAM_1 0x6B884
12010#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
12011 _DSI_DATA_TIMING_PARAM_0,\
12012 _DSI_DATA_TIMING_PARAM_1)
12013#define HS_PREPARE_OVERRIDE (1 << 31)
12014#define HS_PREPARE(x) ((x) << 24)
12015#define HS_PREPARE_MASK (0x7 << 24)
12016#define HS_PREPARE_SHIFT 24
12017#define HS_ZERO_OVERRIDE (1 << 23)
12018#define HS_ZERO(x) ((x) << 16)
12019#define HS_ZERO_MASK (0xf << 16)
12020#define HS_ZERO_SHIFT 16
12021#define HS_TRAIL_OVERRIDE (1 << 15)
12022#define HS_TRAIL(x) ((x) << 8)
12023#define HS_TRAIL_MASK (0x7 << 8)
12024#define HS_TRAIL_SHIFT 8
12025#define HS_EXIT_OVERRIDE (1 << 7)
12026#define HS_EXIT(x) ((x) << 0)
12027#define HS_EXIT_MASK (0x7 << 0)
12028#define HS_EXIT_SHIFT 0
12029
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053012030#define _DPHY_TA_TIMING_PARAM_0 0x162188
12031#define _DPHY_TA_TIMING_PARAM_1 0x6c188
12032#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12033 _DPHY_TA_TIMING_PARAM_0,\
12034 _DPHY_TA_TIMING_PARAM_1)
12035#define _DSI_TA_TIMING_PARAM_0 0x6b098
12036#define _DSI_TA_TIMING_PARAM_1 0x6b898
12037#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12038 _DSI_TA_TIMING_PARAM_0,\
12039 _DSI_TA_TIMING_PARAM_1)
12040#define TA_SURE_OVERRIDE (1 << 31)
12041#define TA_SURE(x) ((x) << 16)
12042#define TA_SURE_MASK (0x1f << 16)
12043#define TA_SURE_SHIFT 16
12044#define TA_GO_OVERRIDE (1 << 15)
12045#define TA_GO(x) ((x) << 8)
12046#define TA_GO_MASK (0xf << 8)
12047#define TA_GO_SHIFT 8
12048#define TA_GET_OVERRIDE (1 << 7)
12049#define TA_GET(x) ((x) << 0)
12050#define TA_GET_MASK (0xf << 0)
12051#define TA_GET_SHIFT 0
12052
Madhav Chauhan5ffce252018-10-15 17:27:58 +030012053/* DSI transcoder configuration */
12054#define _DSI_TRANS_FUNC_CONF_0 0x6b030
12055#define _DSI_TRANS_FUNC_CONF_1 0x6b830
12056#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
12057 _DSI_TRANS_FUNC_CONF_0,\
12058 _DSI_TRANS_FUNC_CONF_1)
12059#define OP_MODE_MASK (0x3 << 28)
12060#define OP_MODE_SHIFT 28
12061#define CMD_MODE_NO_GATE (0x0 << 28)
12062#define CMD_MODE_TE_GATE (0x1 << 28)
12063#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
12064#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
Vandita Kulkarni64ad5322019-11-11 16:40:21 +053012065#define TE_SOURCE_GPIO (1 << 27)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030012066#define LINK_READY (1 << 20)
12067#define PIX_FMT_MASK (0x3 << 16)
12068#define PIX_FMT_SHIFT 16
12069#define PIX_FMT_RGB565 (0x0 << 16)
12070#define PIX_FMT_RGB666_PACKED (0x1 << 16)
12071#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
12072#define PIX_FMT_RGB888 (0x3 << 16)
12073#define PIX_FMT_RGB101010 (0x4 << 16)
12074#define PIX_FMT_RGB121212 (0x5 << 16)
12075#define PIX_FMT_COMPRESSED (0x6 << 16)
12076#define BGR_TRANSMISSION (1 << 15)
12077#define PIX_VIRT_CHAN(x) ((x) << 12)
12078#define PIX_VIRT_CHAN_MASK (0x3 << 12)
12079#define PIX_VIRT_CHAN_SHIFT 12
12080#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
12081#define PIX_BUF_THRESHOLD_SHIFT 10
12082#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
12083#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
12084#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
12085#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
12086#define CONTINUOUS_CLK_MASK (0x3 << 8)
12087#define CONTINUOUS_CLK_SHIFT 8
12088#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
12089#define CLK_HS_OR_LP (0x2 << 8)
12090#define CLK_HS_CONTINUOUS (0x3 << 8)
12091#define LINK_CALIBRATION_MASK (0x3 << 4)
12092#define LINK_CALIBRATION_SHIFT 4
12093#define CALIBRATION_DISABLED (0x0 << 4)
12094#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
12095#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
Vandita Kulkarni32d38e62019-07-30 13:06:48 +053012096#define BLANKING_PACKET_ENABLE (1 << 2)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030012097#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
12098#define EOTP_DISABLED (1 << 0)
12099
Madhav Chauhan60230aa2018-10-15 17:28:06 +030012100#define _DSI_CMD_RXCTL_0 0x6b0d4
12101#define _DSI_CMD_RXCTL_1 0x6b8d4
12102#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
12103 _DSI_CMD_RXCTL_0,\
12104 _DSI_CMD_RXCTL_1)
12105#define READ_UNLOADS_DW (1 << 16)
12106#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
12107#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
12108#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
12109#define RECEIVED_RESET_TRIGGER (1 << 12)
12110#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
12111#define RECEIVED_CRC_WAS_LOST (1 << 10)
12112#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
12113#define NUMBER_RX_PLOAD_DW_SHIFT 0
12114
12115#define _DSI_CMD_TXCTL_0 0x6b0d0
12116#define _DSI_CMD_TXCTL_1 0x6b8d0
12117#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
12118 _DSI_CMD_TXCTL_0,\
12119 _DSI_CMD_TXCTL_1)
12120#define KEEP_LINK_IN_HS (1 << 24)
12121#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
12122#define FREE_HEADER_CREDIT_SHIFT 0x8
12123#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
12124#define FREE_PLOAD_CREDIT_SHIFT 0
12125#define MAX_HEADER_CREDIT 0x10
12126#define MAX_PLOAD_CREDIT 0x40
12127
Madhav Chauhan808517e2018-10-30 13:56:26 +020012128#define _DSI_CMD_TXHDR_0 0x6b100
12129#define _DSI_CMD_TXHDR_1 0x6b900
12130#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
12131 _DSI_CMD_TXHDR_0,\
12132 _DSI_CMD_TXHDR_1)
12133#define PAYLOAD_PRESENT (1 << 31)
12134#define LP_DATA_TRANSFER (1 << 30)
12135#define VBLANK_FENCE (1 << 29)
12136#define PARAM_WC_MASK (0xffff << 8)
12137#define PARAM_WC_LOWER_SHIFT 8
12138#define PARAM_WC_UPPER_SHIFT 16
12139#define VC_MASK (0x3 << 6)
12140#define VC_SHIFT 6
12141#define DT_MASK (0x3f << 0)
12142#define DT_SHIFT 0
12143
12144#define _DSI_CMD_TXPYLD_0 0x6b104
12145#define _DSI_CMD_TXPYLD_1 0x6b904
12146#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
12147 _DSI_CMD_TXPYLD_0,\
12148 _DSI_CMD_TXPYLD_1)
12149
Madhav Chauhan60230aa2018-10-15 17:28:06 +030012150#define _DSI_LP_MSG_0 0x6b0d8
12151#define _DSI_LP_MSG_1 0x6b8d8
12152#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
12153 _DSI_LP_MSG_0,\
12154 _DSI_LP_MSG_1)
12155#define LPTX_IN_PROGRESS (1 << 17)
12156#define LINK_IN_ULPS (1 << 16)
12157#define LINK_ULPS_TYPE_LP11 (1 << 8)
12158#define LINK_ENTER_ULPS (1 << 0)
12159
Madhav Chauhan8bffd202018-10-30 13:56:21 +020012160/* DSI timeout registers */
12161#define _DSI_HSTX_TO_0 0x6b044
12162#define _DSI_HSTX_TO_1 0x6b844
12163#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
12164 _DSI_HSTX_TO_0,\
12165 _DSI_HSTX_TO_1)
12166#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
12167#define HSTX_TIMEOUT_VALUE_SHIFT 16
12168#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
12169#define HSTX_TIMED_OUT (1 << 0)
12170
12171#define _DSI_LPRX_HOST_TO_0 0x6b048
12172#define _DSI_LPRX_HOST_TO_1 0x6b848
12173#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
12174 _DSI_LPRX_HOST_TO_0,\
12175 _DSI_LPRX_HOST_TO_1)
12176#define LPRX_TIMED_OUT (1 << 16)
12177#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
12178#define LPRX_TIMEOUT_VALUE_SHIFT 0
12179#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
12180
12181#define _DSI_PWAIT_TO_0 0x6b040
12182#define _DSI_PWAIT_TO_1 0x6b840
12183#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
12184 _DSI_PWAIT_TO_0,\
12185 _DSI_PWAIT_TO_1)
12186#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
12187#define PRESET_TIMEOUT_VALUE_SHIFT 16
12188#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
12189#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
12190#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
12191#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
12192
12193#define _DSI_TA_TO_0 0x6b04c
12194#define _DSI_TA_TO_1 0x6b84c
12195#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
12196 _DSI_TA_TO_0,\
12197 _DSI_TA_TO_1)
12198#define TA_TIMED_OUT (1 << 16)
12199#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
12200#define TA_TIMEOUT_VALUE_SHIFT 0
12201#define TA_TIMEOUT_VALUE(x) ((x) << 0)
12202
Jani Nikula3230bf12013-08-27 15:12:16 +030012203/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012204#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012205#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012206#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012208#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
12209#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
12210#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030012211#define LP_HS_SSW_CNT_SHIFT 16
12212#define LP_HS_SSW_CNT_MASK (0xffff << 16)
12213#define HS_LP_PWR_SW_CNT_SHIFT 0
12214#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
12215
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012216#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012217#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012218#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012219#define STOP_STATE_STALL_COUNTER_SHIFT 0
12220#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
12221
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012222#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012223#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012224#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012225#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012226#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012227#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030012228#define RX_CONTENTION_DETECTED (1 << 0)
12229
12230/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012231#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030012232#define DBI_TYPEC_ENABLE (1 << 31)
12233#define DBI_TYPEC_WIP (1 << 30)
12234#define DBI_TYPEC_OPTION_SHIFT 28
12235#define DBI_TYPEC_OPTION_MASK (3 << 28)
12236#define DBI_TYPEC_FREQ_SHIFT 24
12237#define DBI_TYPEC_FREQ_MASK (0xf << 24)
12238#define DBI_TYPEC_OVERRIDE (1 << 8)
12239#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
12240#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
12241
12242
12243/* MIPI adapter registers */
12244
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012245#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012246#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012247#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030012248#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
12249#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
12250#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
12251#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
12252#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
12253#define READ_REQUEST_PRIORITY_SHIFT 3
12254#define READ_REQUEST_PRIORITY_MASK (3 << 3)
12255#define READ_REQUEST_PRIORITY_LOW (0 << 3)
12256#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
12257#define RGB_FLIP_TO_BGR (1 << 2)
12258
Jani Nikula6b93e9c2016-03-15 21:51:12 +020012259#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053012260#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053012261#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053012262#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
12263#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
12264#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
12265#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
12266#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
12267#define GLK_LP_WAKE (1 << 22)
12268#define GLK_LP11_LOW_PWR_MODE (1 << 21)
12269#define GLK_LP00_LOW_PWR_MODE (1 << 20)
12270#define GLK_FIREWALL_ENABLE (1 << 16)
12271#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
12272#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
12273#define BXT_DSC_ENABLE (1 << 3)
12274#define BXT_RGB_FLIP (1 << 2)
12275#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
12276#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053012277
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012278#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012279#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012280#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030012281#define DATA_MEM_ADDRESS_SHIFT 5
12282#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
12283#define DATA_VALID (1 << 0)
12284
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012285#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012286#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012287#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030012288#define DATA_LENGTH_SHIFT 0
12289#define DATA_LENGTH_MASK (0xfffff << 0)
12290
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012291#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012292#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012293#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030012294#define COMMAND_MEM_ADDRESS_SHIFT 5
12295#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
12296#define AUTO_PWG_ENABLE (1 << 2)
12297#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
12298#define COMMAND_VALID (1 << 0)
12299
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012300#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012301#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012302#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030012303#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
12304#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
12305
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012306#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012307#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012308#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030012309
Shashank Sharma4ad83e92014-06-02 18:07:47 +053012310#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020012311#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012312#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030012313#define READ_DATA_VALID(n) (1 << (n))
12314
Peter Antoine3bbaba02015-07-10 20:13:11 +030012315/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020012316#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030012317
Chris Wilsonf8a0c7a2019-11-12 22:35:59 +000012318#define __GEN9_RCS0_MOCS0 0xc800
12319#define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
12320#define __GEN9_VCS0_MOCS0 0xc900
12321#define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
12322#define __GEN9_VCS1_MOCS0 0xca00
12323#define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
12324#define __GEN9_VECS0_MOCS0 0xcb00
12325#define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
12326#define __GEN9_BCS0_MOCS0 0xcc00
12327#define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
12328#define __GEN11_VCS2_MOCS0 0x10000
12329#define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030012330
Chris Wilson58586682021-01-25 22:01:52 +000012331#define GEN9_SCRATCH_LNCF1 _MMIO(0xb008)
12332#define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0)
12333
12334#define GEN9_SCRATCH1 _MMIO(0xb11c)
12335#define EVICTION_PERF_FIX_ENABLE REG_BIT(8)
12336
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070012337#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
12338#define PMFLUSHDONE_LNICRSDROP (1 << 20)
12339#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
12340#define PMFLUSHDONE_LNEBLK (1 << 22)
12341
Michel Thierrya7a7a0e2019-07-30 11:04:06 -070012342#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
12343
CQ Tang7f2aa5b2021-01-27 13:14:12 +000012344#define GEN12_GSMBASE _MMIO(0x108100)
CQ Tangd57d4a12021-04-21 11:46:55 +010012345#define GEN12_DSMBASE _MMIO(0x1080C0)
CQ Tang7f2aa5b2021-01-27 13:14:12 +000012346
Tim Gored5165eb2016-02-04 11:49:34 +000012347/* gamt regs */
12348#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
12349#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
12350#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
12351#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
12352#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
12353
Ville Syrjälä93564042017-08-24 22:10:51 +030012354#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
12355#define MMCD_PCLA (1 << 31)
12356#define MMCD_HOTSPOT_EN (1 << 27)
12357
Paulo Zanoniad186f32018-02-05 13:40:43 -020012358#define _ICL_PHY_MISC_A 0x64C00
12359#define _ICL_PHY_MISC_B 0x64C04
12360#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
12361 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070012362#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020012363#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
12364
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012365/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012366#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
12367#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012368#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
12369#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
12370#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
12371#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
12372#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12373 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
12374 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
12375#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12376 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
12377 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
12378#define DSC_VBR_ENABLE (1 << 19)
12379#define DSC_422_ENABLE (1 << 18)
12380#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
12381#define DSC_BLOCK_PREDICTION (1 << 16)
12382#define DSC_LINE_BUF_DEPTH_SHIFT 12
12383#define DSC_BPC_SHIFT 8
12384#define DSC_VER_MIN_SHIFT 4
12385#define DSC_VER_MAJ (0x1 << 0)
12386
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012387#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
12388#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012389#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
12390#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
12391#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
12392#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
12393#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12394 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
12395 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
12396#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12397 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
12398 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
12399#define DSC_BPP(bpp) ((bpp) << 0)
12400
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012401#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
12402#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012403#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
12404#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
12405#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
12406#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
12407#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12408 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
12409 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
12410#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12411 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
12412 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
12413#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
12414#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
12415
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012416#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
12417#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012418#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
12419#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
12420#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
12421#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
12422#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12423 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
12424 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
12425#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12426 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
12427 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
12428#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
12429#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
12430
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012431#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
12432#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012433#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
12434#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
12435#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
12436#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
12437#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12438 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
12439 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
12440#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070012441 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012442 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
12443#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
12444#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
12445
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012446#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
12447#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012448#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
12449#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
12450#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
12451#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
12452#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12453 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
12454 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
12455#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070012456 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012457 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012458#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012459#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
12460
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012461#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
12462#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012463#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
12464#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
12465#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
12466#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
12467#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12468 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
12469 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
12470#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12471 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
12472 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012473#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
12474#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012475#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
12476#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
12477
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012478#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
12479#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012480#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
12481#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
12482#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
12483#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
12484#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12485 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
12486 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
12487#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12488 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
12489 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
12490#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
12491#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
12492
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012493#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
12494#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012495#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
12496#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
12497#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
12498#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
12499#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12500 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
12501 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
12502#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12503 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
12504 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
12505#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
12506#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
12507
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012508#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
12509#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012510#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
12511#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
12512#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
12513#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
12514#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12515 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
12516 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
12517#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12518 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
12519 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
12520#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
12521#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
12522
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012523#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
12524#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012525#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
12526#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
12527#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
12528#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
12529#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12530 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
12531 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
12532#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12533 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
12534 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
12535#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
12536#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
12537#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
12538#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
12539
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012540#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
12541#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012542#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
12543#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
12544#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
12545#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
12546#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12547 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
12548 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
12549#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12550 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
12551 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
12552
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012553#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
12554#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012555#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
12556#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
12557#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
12558#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
12559#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12560 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
12561 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
12562#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12563 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
12564 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
12565
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012566#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
12567#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012568#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
12569#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
12570#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
12571#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
12572#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12573 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
12574 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
12575#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12576 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
12577 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
12578
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012579#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
12580#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012581#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
12582#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
12583#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
12584#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
12585#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12586 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
12587 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
12588#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12589 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
12590 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
12591
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012592#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
12593#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012594#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
12595#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
12596#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
12597#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
12598#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12599 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
12600 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
12601#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12602 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
12603 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
12604
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012605#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
12606#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012607#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
12608#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
12609#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
12610#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
12611#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12612 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
12613 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
12614#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12615 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
12616 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070012617#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012618#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070012619#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070012620
Anusha Srivatsadbda5112018-07-17 14:11:00 -070012621/* Icelake Rate Control Buffer Threshold Registers */
12622#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
12623#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
12624#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
12625#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
12626#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
12627#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
12628#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
12629#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
12630#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
12631#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
12632#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
12633#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
12634#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12635 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
12636 _ICL_DSC0_RC_BUF_THRESH_0_PC)
12637#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12638 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
12639 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
12640#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12641 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
12642 _ICL_DSC1_RC_BUF_THRESH_0_PC)
12643#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12644 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
12645 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
12646
12647#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
12648#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
12649#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
12650#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
12651#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
12652#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
12653#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
12654#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
12655#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
12656#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
12657#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
12658#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
12659#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12660 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
12661 _ICL_DSC0_RC_BUF_THRESH_1_PC)
12662#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12663 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
12664 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
12665#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12666 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
12667 _ICL_DSC1_RC_BUF_THRESH_1_PC)
12668#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12669 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
12670 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
12671
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070012672#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
12673#define MODULAR_FIA_MASK (1 << 4)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070012674#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
12675#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
12676#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
12677#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
12678#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070012679
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070012680#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070012681#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070012682
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070012683#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070012684#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070012685
Clinton A Taylor3b51be42019-09-26 14:06:56 -070012686#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
12687#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
12688#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
12689#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
12690
José Roberto de Souza55ce3062021-05-18 17:06:13 -070012691#define _TCSS_DDI_STATUS_1 0x161500
12692#define _TCSS_DDI_STATUS_2 0x161504
12693#define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
12694 _TCSS_DDI_STATUS_1, \
12695 _TCSS_DDI_STATUS_2))
12696#define TCSS_DDI_STATUS_READY REG_BIT(2)
12697#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
12698#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
12699
Animesh Mannaa6e58d92019-09-20 17:29:25 +053012700/* This register controls the Display State Buffer (DSB) engines. */
12701#define _DSBSL_INSTANCE_BASE 0x70B00
12702#define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
Animesh Mannad04a6612019-12-05 18:05:13 +053012703 (pipe) * 0x1000 + (id) * 0x100)
Animesh Manna1abf3292019-09-20 17:29:27 +053012704#define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
12705#define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053012706#define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
Animesh Mannaf7619c42019-09-20 17:29:26 +053012707#define DSB_ENABLE (1 << 31)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053012708#define DSB_STATUS (1 << 0)
12709
José Roberto de Souza1d3cc7a2020-08-07 12:26:28 -070012710#define TGL_ROOT_DEVICE_ID 0x9A00
12711#define TGL_ROOT_DEVICE_MASK 0xFF00
12712#define TGL_ROOT_DEVICE_SKU_MASK 0xF
12713#define TGL_ROOT_DEVICE_SKU_ULX 0x2
12714#define TGL_ROOT_DEVICE_SKU_ULT 0x4
12715
José Roberto de Souza41c70d22021-04-08 13:49:16 -070012716#define CLKREQ_POLICY _MMIO(0x101038)
12717#define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
12718
Jesse Barnes585fb112008-07-29 11:54:06 -070012719#endif /* _I915_REG_H_ */