blob: 972321fda4d8240d81c1381f65af060786bca4cd [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Eugeni Dodonov2b139522012-03-29 12:32:22 -030030#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
Jesse Barnes585fb112008-07-29 11:54:06 -070032/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020035 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070037 */
38#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100039#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080040
Jesse Barnes585fb112008-07-29 11:54:06 -070041/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070044#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080049#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070050#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070055#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070074#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070075
76/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070077#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070082
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070083#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
Daniel Vetter5eb719c2012-02-09 17:15:48 +010091#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
Eric Anholtcff458c2010-11-18 09:31:14 +080098#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
Jesse Barnes585fb112008-07-29 11:54:06 -0700130/* VGA stuff */
131
132#define VGA_ST01_MDA 0x3ba
133#define VGA_ST01_CGA 0x3da
134
135#define VGA_MSR_WRITE 0x3c2
136#define VGA_MSR_READ 0x3cc
137#define VGA_MSR_MEM_EN (1<<1)
138#define VGA_MSR_CGA_MODE (1<<0)
139
140#define VGA_SR_INDEX 0x3c4
141#define VGA_SR_DATA 0x3c5
142
143#define VGA_AR_INDEX 0x3c0
144#define VGA_AR_VID_EN (1<<5)
145#define VGA_AR_DATA_WRITE 0x3c0
146#define VGA_AR_DATA_READ 0x3c1
147
148#define VGA_GR_INDEX 0x3ce
149#define VGA_GR_DATA 0x3cf
150/* GR05 */
151#define VGA_GR_MEM_READ_MODE_SHIFT 3
152#define VGA_GR_MEM_READ_MODE_PLANE 1
153/* GR06 */
154#define VGA_GR_MEM_MODE_MASK 0xc
155#define VGA_GR_MEM_MODE_SHIFT 2
156#define VGA_GR_MEM_A0000_AFFFF 0
157#define VGA_GR_MEM_A0000_BFFFF 1
158#define VGA_GR_MEM_B0000_B7FFF 2
159#define VGA_GR_MEM_B0000_BFFFF 3
160
161#define VGA_DACMASK 0x3c6
162#define VGA_DACRX 0x3c7
163#define VGA_DACWX 0x3c8
164#define VGA_DACDATA 0x3c9
165
166#define VGA_CR_INDEX_MDA 0x3b4
167#define VGA_CR_DATA_MDA 0x3b5
168#define VGA_CR_INDEX_CGA 0x3d4
169#define VGA_CR_DATA_CGA 0x3d5
170
171/*
172 * Memory interface instructions used by the kernel
173 */
174#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
175
176#define MI_NOOP MI_INSTR(0, 0)
177#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
178#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200179#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700180#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
181#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
182#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
183#define MI_FLUSH MI_INSTR(0x04, 0)
184#define MI_READ_FLUSH (1 << 0)
185#define MI_EXE_FLUSH (1 << 1)
186#define MI_NO_WRITE_FLUSH (1 << 2)
187#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
188#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800189#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700190#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800191#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
192#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700193#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400194#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200195#define MI_OVERLAY_CONTINUE (0x0<<21)
196#define MI_OVERLAY_ON (0x1<<21)
197#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500199#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700200#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500201#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800202#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
203#define MI_MM_SPACE_GTT (1<<8)
204#define MI_MM_SPACE_PHYSICAL (0<<8)
205#define MI_SAVE_EXT_STATE_EN (1<<3)
206#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800207#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800208#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
210#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
211#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
212#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000213/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
214 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
215 * simply ignores the register load under certain conditions.
216 * - One can actually load arbitrary many arbitrary registers: Simply issue x
217 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
218 */
219#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000220#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
221#define MI_INVALIDATE_TLB (1<<18)
222#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700223#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
224#define MI_BATCH_NON_SECURE (1)
225#define MI_BATCH_NON_SECURE_I965 (1<<8)
226#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000227#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
228#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
229#define MI_SEMAPHORE_UPDATE (1<<21)
230#define MI_SEMAPHORE_COMPARE (1<<20)
231#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700232#define MI_SEMAPHORE_SYNC_RV (2<<16)
233#define MI_SEMAPHORE_SYNC_RB (0<<16)
234#define MI_SEMAPHORE_SYNC_VR (0<<16)
235#define MI_SEMAPHORE_SYNC_VB (2<<16)
236#define MI_SEMAPHORE_SYNC_BR (2<<16)
237#define MI_SEMAPHORE_SYNC_BV (0<<16)
238#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700239/*
240 * 3D instructions used by the kernel
241 */
242#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
243
244#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
245#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
246#define SC_UPDATE_SCISSOR (0x1<<1)
247#define SC_ENABLE_MASK (0x1<<0)
248#define SC_ENABLE (0x1<<0)
249#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
250#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
251#define SCI_YMIN_MASK (0xffff<<16)
252#define SCI_XMIN_MASK (0xffff<<0)
253#define SCI_YMAX_MASK (0xffff<<16)
254#define SCI_XMAX_MASK (0xffff<<0)
255#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
256#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
257#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
258#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
259#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
260#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
261#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
262#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
263#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
264#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
265#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
266#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
267#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
268#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
269#define BLT_DEPTH_8 (0<<24)
270#define BLT_DEPTH_16_565 (1<<24)
271#define BLT_DEPTH_16_1555 (2<<24)
272#define BLT_DEPTH_32 (3<<24)
273#define BLT_ROP_GXCOPY (0xcc<<16)
274#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
275#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
276#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
277#define ASYNC_FLIP (1<<22)
278#define DISPLAY_PLANE_A (0<<20)
279#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200280#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200281#define PIPE_CONTROL_CS_STALL (1<<20)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200282#define PIPE_CONTROL_QW_WRITE (1<<14)
283#define PIPE_CONTROL_DEPTH_STALL (1<<13)
284#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200285#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200286#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
287#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
288#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
289#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200290#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
291#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
292#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200293#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200294#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700295#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700296
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100297
298/*
299 * Reset registers
300 */
301#define DEBUG_RESET_I830 0x6070
302#define DEBUG_RESET_FULL (1<<7)
303#define DEBUG_RESET_RENDER (1<<8)
304#define DEBUG_RESET_DISPLAY (1<<9)
305
Jesse Barnes57f350b2012-03-28 13:39:25 -0700306/*
307 * DPIO - a special bus for various display related registers to hide behind:
308 * 0x800c: m1, m2, n, p1, p2, k dividers
309 * 0x8014: REF and SFR select
310 * 0x8014: N divider, VCO select
311 * 0x801c/3c: core clock bits
312 * 0x8048/68: low pass filter coefficients
313 * 0x8100: fast clock controls
314 */
315#define DPIO_PKT 0x2100
316#define DPIO_RID (0<<24)
317#define DPIO_OP_WRITE (1<<16)
318#define DPIO_OP_READ (0<<16)
319#define DPIO_PORTID (0x12<<8)
320#define DPIO_BYTE (0xf<<4)
321#define DPIO_BUSY (1<<0) /* status only */
322#define DPIO_DATA 0x2104
323#define DPIO_REG 0x2108
324#define DPIO_CTL 0x2110
325#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
326#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
327#define DPIO_SFR_BYPASS (1<<1)
328#define DPIO_RESET (1<<0)
329
330#define _DPIO_DIV_A 0x800c
331#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
332#define DPIO_K_SHIFT (24) /* 4 bits */
333#define DPIO_P1_SHIFT (21) /* 3 bits */
334#define DPIO_P2_SHIFT (16) /* 5 bits */
335#define DPIO_N_SHIFT (12) /* 4 bits */
336#define DPIO_ENABLE_CALIBRATION (1<<11)
337#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
338#define DPIO_M2DIV_MASK 0xff
339#define _DPIO_DIV_B 0x802c
340#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
341
342#define _DPIO_REFSFR_A 0x8014
343#define DPIO_REFSEL_OVERRIDE 27
344#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
345#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
346#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
347#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
348#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
349#define _DPIO_REFSFR_B 0x8034
350#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
351
352#define _DPIO_CORE_CLK_A 0x801c
353#define _DPIO_CORE_CLK_B 0x803c
354#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
355
356#define _DPIO_LFP_COEFF_A 0x8048
357#define _DPIO_LFP_COEFF_B 0x8068
358#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
359
360#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100361
Jesse Barnes585fb112008-07-29 11:54:06 -0700362/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800363 * Fence registers
364 */
365#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700366#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800367#define I830_FENCE_START_MASK 0x07f80000
368#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800369#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800370#define I830_FENCE_PITCH_SHIFT 4
371#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200372#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700373#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200374#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375
376#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800377#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800378
379#define FENCE_REG_965_0 0x03000
380#define I965_FENCE_PITCH_SHIFT 2
381#define I965_FENCE_TILING_Y_SHIFT 1
382#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200383#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800384
Eric Anholt4e901fd2009-10-26 16:44:17 -0700385#define FENCE_REG_SANDYBRIDGE_0 0x100000
386#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
387
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100388/* control register for cpu gtt access */
389#define TILECTL 0x101000
390#define TILECTL_SWZCTL (1 << 0)
391#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
392#define TILECTL_BACKSNOOP_DIS (1 << 3)
393
Jesse Barnesde151cf2008-11-12 10:03:55 -0800394/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700395 * Instruction and interrupt control regs
396 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700397#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200398#define RENDER_RING_BASE 0x02000
399#define BSD_RING_BASE 0x04000
400#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100401#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200402#define RING_TAIL(base) ((base)+0x30)
403#define RING_HEAD(base) ((base)+0x34)
404#define RING_START(base) ((base)+0x38)
405#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000406#define RING_SYNC_0(base) ((base)+0x40)
407#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700408#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
409#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
410#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
411#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
412#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
413#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000414#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200415#define RING_HWS_PGA(base) ((base)+0x80)
416#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100417#define ARB_MODE 0x04030
418#define ARB_MODE_SWIZZLE_SNB (1<<4)
419#define ARB_MODE_SWIZZLE_IVB (1<<5)
420#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
421#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
Eric Anholt45930102011-05-06 17:12:35 -0700422#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100423#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
424#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700425#define BSD_HWS_PGA_GEN7 (0x04180)
426#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200427#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000428#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000429#define RING_IMR(base) ((base)+0xa8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700430#define TAIL_ADDR 0x001FFFF8
431#define HEAD_WRAP_COUNT 0xFFE00000
432#define HEAD_WRAP_ONE 0x00200000
433#define HEAD_ADDR 0x001FFFFC
434#define RING_NR_PAGES 0x001FF000
435#define RING_REPORT_MASK 0x00000006
436#define RING_REPORT_64K 0x00000002
437#define RING_REPORT_128K 0x00000004
438#define RING_NO_REPORT 0x00000000
439#define RING_VALID_MASK 0x00000001
440#define RING_VALID 0x00000001
441#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100442#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
443#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000444#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000445#if 0
446#define PRB0_TAIL 0x02030
447#define PRB0_HEAD 0x02034
448#define PRB0_START 0x02038
449#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700450#define PRB1_TAIL 0x02040 /* 915+ only */
451#define PRB1_HEAD 0x02044 /* 915+ only */
452#define PRB1_START 0x02048 /* 915+ only */
453#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000454#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700455#define IPEIR_I965 0x02064
456#define IPEHR_I965 0x02068
457#define INSTDONE_I965 0x0206c
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100458#define RING_IPEIR(base) ((base)+0x64)
459#define RING_IPEHR(base) ((base)+0x68)
460#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100461#define RING_INSTPS(base) ((base)+0x70)
462#define RING_DMA_FADD(base) ((base)+0x78)
463#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700464#define INSTPS 0x02070 /* 965+ only */
465#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700466#define ACTHD_I965 0x02074
467#define HWS_PGA 0x02080
468#define HWS_ADDRESS_MASK 0xfffff000
469#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700470#define PWRCTXA 0x2088 /* 965GM+ only */
471#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700472#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700473#define IPEHR 0x0208c
474#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700475#define NOPID 0x02094
476#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200477#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800478
Chris Wilsonf4068392010-10-27 20:36:41 +0100479#define ERROR_GEN6 0x040a0
480
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700481/* GM45+ chicken bits -- debug workaround bits that may be required
482 * for various sorts of correct behavior. The top 16 bits of each are
483 * the enables for writing to the corresponding low bit.
484 */
485#define _3D_CHICKEN 0x02084
486#define _3D_CHICKEN2 0x0208c
487/* Disables pipelining of read flushes past the SF-WIZ interface.
488 * Required on all Ironlake steppings according to the B-Spec, but the
489 * particular danger of not doing so is not specified.
490 */
491# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
492#define _3D_CHICKEN3 0x02090
493
Eric Anholt71cf39b2010-03-08 23:41:55 -0800494#define MI_MODE 0x0209c
495# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800496# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800497
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000498#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700499#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100500#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000501#define GFX_RUN_LIST_ENABLE (1<<15)
502#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
503#define GFX_SURFACE_FAULT_ENABLE (1<<12)
504#define GFX_REPLAY_MODE (1<<11)
505#define GFX_PSMI_GRANULARITY (1<<10)
506#define GFX_PPGTT_ENABLE (1<<9)
507
Jesse Barnesb095cd02011-08-12 15:28:32 -0700508#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
509#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
510
Jesse Barnes585fb112008-07-29 11:54:06 -0700511#define SCPD0 0x0209c /* 915+ only */
512#define IER 0x020a0
513#define IIR 0x020a4
514#define IMR 0x020a8
515#define ISR 0x020ac
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700516#define VLV_IIR_RW 0x182084
517#define VLV_IER 0x1820a0
518#define VLV_IIR 0x1820a4
519#define VLV_IMR 0x1820a8
520#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700521#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
522#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
523#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800524#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700525#define I915_HWB_OOM_INTERRUPT (1<<13)
526#define I915_SYNC_STATUS_INTERRUPT (1<<12)
527#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
528#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
529#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
530#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
531#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
532#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
533#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
534#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
535#define I915_DEBUG_INTERRUPT (1<<2)
536#define I915_USER_INTERRUPT (1<<1)
537#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800538#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700539#define EIR 0x020b0
540#define EMR 0x020b4
541#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700542#define GM45_ERROR_PAGE_TABLE (1<<5)
543#define GM45_ERROR_MEM_PRIV (1<<4)
544#define I915_ERROR_PAGE_TABLE (1<<4)
545#define GM45_ERROR_CP_PRIV (1<<3)
546#define I915_ERROR_MEMORY_REFRESH (1<<1)
547#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700548#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800549#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000550#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
551 will not assert AGPBUSY# and will only
552 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800553#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700554#define ACTHD 0x020c8
555#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000556#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700557#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800558#define FW_BLC_SELF_EN_MASK (1<<31)
559#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
560#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800561#define MM_BURST_LENGTH 0x00700000
562#define MM_FIFO_WATERMARK 0x0001F000
563#define LM_BURST_LENGTH 0x00000700
564#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700565#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700566#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
567
568/* Make render/texture TLB fetches lower priorty than associated data
569 * fetches. This is not turned on by default
570 */
571#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
572
573/* Isoch request wait on GTT enable (Display A/B/C streams).
574 * Make isoch requests stall on the TLB update. May cause
575 * display underruns (test mode only)
576 */
577#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
578
579/* Block grant count for isoch requests when block count is
580 * set to a finite value.
581 */
582#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
583#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
584#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
585#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
586#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
587
588/* Enable render writes to complete in C2/C3/C4 power states.
589 * If this isn't enabled, render writes are prevented in low
590 * power states. That seems bad to me.
591 */
592#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
593
594/* This acknowledges an async flip immediately instead
595 * of waiting for 2TLB fetches.
596 */
597#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
598
599/* Enables non-sequential data reads through arbiter
600 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400601#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700602
603/* Disable FSB snooping of cacheable write cycles from binner/render
604 * command stream
605 */
606#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
607
608/* Arbiter time slice for non-isoch streams */
609#define MI_ARB_TIME_SLICE_MASK (7 << 5)
610#define MI_ARB_TIME_SLICE_1 (0 << 5)
611#define MI_ARB_TIME_SLICE_2 (1 << 5)
612#define MI_ARB_TIME_SLICE_4 (2 << 5)
613#define MI_ARB_TIME_SLICE_6 (3 << 5)
614#define MI_ARB_TIME_SLICE_8 (4 << 5)
615#define MI_ARB_TIME_SLICE_10 (5 << 5)
616#define MI_ARB_TIME_SLICE_14 (6 << 5)
617#define MI_ARB_TIME_SLICE_16 (7 << 5)
618
619/* Low priority grace period page size */
620#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
621#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
622
623/* Disable display A/B trickle feed */
624#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
625
626/* Set display plane priority */
627#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
628#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
629
Jesse Barnes585fb112008-07-29 11:54:06 -0700630#define CACHE_MODE_0 0x02120 /* 915+ only */
631#define CM0_MASK_SHIFT 16
632#define CM0_IZ_OPT_DISABLE (1<<6)
633#define CM0_ZR_OPT_DISABLE (1<<5)
634#define CM0_DEPTH_EVICT_DISABLE (1<<4)
635#define CM0_COLOR_EVICT_DISABLE (1<<3)
636#define CM0_DEPTH_WRITE_DISABLE (1<<1)
637#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000638#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700639#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700640#define ECOSKPD 0x021d0
641#define ECO_GATING_CX_ONLY (1<<3)
642#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700643
Jesse Barnesfb046852012-03-28 13:39:26 -0700644#define CACHE_MODE_1 0x7004 /* IVB+ */
645#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
646
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700647/* GEN6 interrupt control
648 * Note that the per-ring interrupt bits do alias with the global interrupt bits
649 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800650#define GEN6_RENDER_HWSTAM 0x2098
651#define GEN6_RENDER_IMR 0x20a8
652#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
653#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200654#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800655#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
656#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
657#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
658#define GEN6_RENDER_SYNC_STATUS (1 << 2)
659#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
660#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
661
662#define GEN6_BLITTER_HWSTAM 0x22098
663#define GEN6_BLITTER_IMR 0x220a8
664#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
665#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
666#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
667#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100668
Jesse Barnes4efe0702011-01-18 11:25:41 -0800669#define GEN6_BLITTER_ECOSKPD 0x221d0
670#define GEN6_BLITTER_LOCK_SHIFT 16
671#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
672
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100673#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
674#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
675#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
676#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
677#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
678
Chris Wilsonec6a8902011-06-21 18:37:59 +0100679#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100680#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100682
683#define GEN6_BSD_RNCID 0x12198
684
685/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700686 * Framebuffer compression (915+ only)
687 */
688
689#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
690#define FBC_LL_BASE 0x03204 /* 4k page aligned */
691#define FBC_CONTROL 0x03208
692#define FBC_CTL_EN (1<<31)
693#define FBC_CTL_PERIODIC (1<<30)
694#define FBC_CTL_INTERVAL_SHIFT (16)
695#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200696#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700697#define FBC_CTL_STRIDE_SHIFT (5)
698#define FBC_CTL_FENCENO (1<<0)
699#define FBC_COMMAND 0x0320c
700#define FBC_CMD_COMPRESS (1<<0)
701#define FBC_STATUS 0x03210
702#define FBC_STAT_COMPRESSING (1<<31)
703#define FBC_STAT_COMPRESSED (1<<30)
704#define FBC_STAT_MODIFIED (1<<29)
705#define FBC_STAT_CURRENT_LINE (1<<0)
706#define FBC_CONTROL2 0x03214
707#define FBC_CTL_FENCE_DBL (0<<4)
708#define FBC_CTL_IDLE_IMM (0<<2)
709#define FBC_CTL_IDLE_FULL (1<<2)
710#define FBC_CTL_IDLE_LINE (2<<2)
711#define FBC_CTL_IDLE_DEBUG (3<<2)
712#define FBC_CTL_CPU_FENCE (1<<1)
713#define FBC_CTL_PLANEA (0<<0)
714#define FBC_CTL_PLANEB (1<<0)
715#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700716#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700717
718#define FBC_LL_SIZE (1536)
719
Jesse Barnes74dff282009-09-14 15:39:40 -0700720/* Framebuffer compression for GM45+ */
721#define DPFC_CB_BASE 0x3200
722#define DPFC_CONTROL 0x3208
723#define DPFC_CTL_EN (1<<31)
724#define DPFC_CTL_PLANEA (0<<30)
725#define DPFC_CTL_PLANEB (1<<30)
726#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100727#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700728#define DPFC_SR_EN (1<<10)
729#define DPFC_CTL_LIMIT_1X (0<<6)
730#define DPFC_CTL_LIMIT_2X (1<<6)
731#define DPFC_CTL_LIMIT_4X (2<<6)
732#define DPFC_RECOMP_CTL 0x320c
733#define DPFC_RECOMP_STALL_EN (1<<27)
734#define DPFC_RECOMP_STALL_WM_SHIFT (16)
735#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
736#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
737#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
738#define DPFC_STATUS 0x3210
739#define DPFC_INVAL_SEG_SHIFT (16)
740#define DPFC_INVAL_SEG_MASK (0x07ff0000)
741#define DPFC_COMP_SEG_SHIFT (0)
742#define DPFC_COMP_SEG_MASK (0x000003ff)
743#define DPFC_STATUS2 0x3214
744#define DPFC_FENCE_YOFF 0x3218
745#define DPFC_CHICKEN 0x3224
746#define DPFC_HT_MODIFY (1<<31)
747
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800748/* Framebuffer compression for Ironlake */
749#define ILK_DPFC_CB_BASE 0x43200
750#define ILK_DPFC_CONTROL 0x43208
751/* The bit 28-8 is reserved */
752#define DPFC_RESERVED (0x1FFFFF00)
753#define ILK_DPFC_RECOMP_CTL 0x4320c
754#define ILK_DPFC_STATUS 0x43210
755#define ILK_DPFC_FENCE_YOFF 0x43218
756#define ILK_DPFC_CHICKEN 0x43224
757#define ILK_FBC_RT_BASE 0x2128
758#define ILK_FBC_RT_VALID (1<<0)
759
760#define ILK_DISPLAY_CHICKEN1 0x42000
761#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400762#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800763
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800764
Jesse Barnes585fb112008-07-29 11:54:06 -0700765/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800766 * Framebuffer compression for Sandybridge
767 *
768 * The following two registers are of type GTTMMADR
769 */
770#define SNB_DPFC_CTL_SA 0x100100
771#define SNB_CPU_FENCE_ENABLE (1<<29)
772#define DPFC_CPU_FENCE_OFFSET 0x100104
773
774
775/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700776 * GPIO regs
777 */
778#define GPIOA 0x5010
779#define GPIOB 0x5014
780#define GPIOC 0x5018
781#define GPIOD 0x501c
782#define GPIOE 0x5020
783#define GPIOF 0x5024
784#define GPIOG 0x5028
785#define GPIOH 0x502c
786# define GPIO_CLOCK_DIR_MASK (1 << 0)
787# define GPIO_CLOCK_DIR_IN (0 << 1)
788# define GPIO_CLOCK_DIR_OUT (1 << 1)
789# define GPIO_CLOCK_VAL_MASK (1 << 2)
790# define GPIO_CLOCK_VAL_OUT (1 << 3)
791# define GPIO_CLOCK_VAL_IN (1 << 4)
792# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
793# define GPIO_DATA_DIR_MASK (1 << 8)
794# define GPIO_DATA_DIR_IN (0 << 9)
795# define GPIO_DATA_DIR_OUT (1 << 9)
796# define GPIO_DATA_VAL_MASK (1 << 10)
797# define GPIO_DATA_VAL_OUT (1 << 11)
798# define GPIO_DATA_VAL_IN (1 << 12)
799# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
800
Chris Wilsonf899fc62010-07-20 15:44:45 -0700801#define GMBUS0 0x5100 /* clock/port select */
802#define GMBUS_RATE_100KHZ (0<<8)
803#define GMBUS_RATE_50KHZ (1<<8)
804#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
805#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
806#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
807#define GMBUS_PORT_DISABLED 0
808#define GMBUS_PORT_SSC 1
809#define GMBUS_PORT_VGADDC 2
810#define GMBUS_PORT_PANEL 3
811#define GMBUS_PORT_DPC 4 /* HDMIC */
812#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800813#define GMBUS_PORT_DPD 6 /* HDMID */
814#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800815#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700816#define GMBUS1 0x5104 /* command/status */
817#define GMBUS_SW_CLR_INT (1<<31)
818#define GMBUS_SW_RDY (1<<30)
819#define GMBUS_ENT (1<<29) /* enable timeout */
820#define GMBUS_CYCLE_NONE (0<<25)
821#define GMBUS_CYCLE_WAIT (1<<25)
822#define GMBUS_CYCLE_INDEX (2<<25)
823#define GMBUS_CYCLE_STOP (4<<25)
824#define GMBUS_BYTE_COUNT_SHIFT 16
825#define GMBUS_SLAVE_INDEX_SHIFT 8
826#define GMBUS_SLAVE_ADDR_SHIFT 1
827#define GMBUS_SLAVE_READ (1<<0)
828#define GMBUS_SLAVE_WRITE (0<<0)
829#define GMBUS2 0x5108 /* status */
830#define GMBUS_INUSE (1<<15)
831#define GMBUS_HW_WAIT_PHASE (1<<14)
832#define GMBUS_STALL_TIMEOUT (1<<13)
833#define GMBUS_INT (1<<12)
834#define GMBUS_HW_RDY (1<<11)
835#define GMBUS_SATOER (1<<10)
836#define GMBUS_ACTIVE (1<<9)
837#define GMBUS3 0x510c /* data buffer bytes 3-0 */
838#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
839#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
840#define GMBUS_NAK_EN (1<<3)
841#define GMBUS_IDLE_EN (1<<2)
842#define GMBUS_HW_WAIT_EN (1<<1)
843#define GMBUS_HW_RDY_EN (1<<0)
844#define GMBUS5 0x5120 /* byte index */
845#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800846
Jesse Barnes585fb112008-07-29 11:54:06 -0700847/*
848 * Clock control & power management
849 */
850
851#define VGA0 0x6000
852#define VGA1 0x6004
853#define VGA_PD 0x6010
854#define VGA0_PD_P2_DIV_4 (1 << 7)
855#define VGA0_PD_P1_DIV_2 (1 << 5)
856#define VGA0_PD_P1_SHIFT 0
857#define VGA0_PD_P1_MASK (0x1f << 0)
858#define VGA1_PD_P2_DIV_4 (1 << 15)
859#define VGA1_PD_P1_DIV_2 (1 << 13)
860#define VGA1_PD_P1_SHIFT 8
861#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800862#define _DPLL_A 0x06014
863#define _DPLL_B 0x06018
864#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700865#define DPLL_VCO_ENABLE (1 << 31)
866#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700867#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700868#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700869#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700870#define DPLL_VGA_MODE_DIS (1 << 28)
871#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
872#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
873#define DPLL_MODE_MASK (3 << 26)
874#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
875#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
876#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
877#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
878#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
879#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500880#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700881#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700882
Jesse Barnes585fb112008-07-29 11:54:06 -0700883#define SRX_INDEX 0x3c4
884#define SRX_DATA 0x3c5
885#define SR01 1
886#define SR01_SCREEN_OFF (1<<5)
887
888#define PPCR 0x61204
889#define PPCR_ON (1<<0)
890
891#define DVOB 0x61140
892#define DVOB_ON (1<<31)
893#define DVOC 0x61160
894#define DVOC_ON (1<<31)
895#define LVDS 0x61180
896#define LVDS_ON (1<<31)
897
Jesse Barnes585fb112008-07-29 11:54:06 -0700898/* Scratch pad debug 0 reg:
899 */
900#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
901/*
902 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
903 * this field (only one bit may be set).
904 */
905#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
906#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500907#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700908/* i830, required in DVO non-gang */
909#define PLL_P2_DIVIDE_BY_4 (1 << 23)
910#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
911#define PLL_REF_INPUT_DREFCLK (0 << 13)
912#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
913#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
914#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
915#define PLL_REF_INPUT_MASK (3 << 13)
916#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500917/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800918# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
919# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
920# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
921# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
922# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
923
Jesse Barnes585fb112008-07-29 11:54:06 -0700924/*
925 * Parallel to Serial Load Pulse phase selection.
926 * Selects the phase for the 10X DPLL clock for the PCIe
927 * digital display port. The range is 4 to 13; 10 or more
928 * is just a flip delay. The default is 6
929 */
930#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
931#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
932/*
933 * SDVO multiplier for 945G/GM. Not used on 965.
934 */
935#define SDVO_MULTIPLIER_MASK 0x000000ff
936#define SDVO_MULTIPLIER_SHIFT_HIRES 4
937#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800938#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700939/*
940 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
941 *
942 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
943 */
944#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
945#define DPLL_MD_UDI_DIVIDER_SHIFT 24
946/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
947#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
948#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
949/*
950 * SDVO/UDI pixel multiplier.
951 *
952 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
953 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
954 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
955 * dummy bytes in the datastream at an increased clock rate, with both sides of
956 * the link knowing how many bytes are fill.
957 *
958 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
959 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
960 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
961 * through an SDVO command.
962 *
963 * This register field has values of multiplication factor minus 1, with
964 * a maximum multiplier of 5 for SDVO.
965 */
966#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
967#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
968/*
969 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
970 * This best be set to the default value (3) or the CRT won't work. No,
971 * I don't entirely understand what this does...
972 */
973#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
974#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800975#define _DPLL_B_MD 0x06020 /* 965+ only */
976#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700977
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800978#define _FPA0 0x06040
979#define _FPA1 0x06044
980#define _FPB0 0x06048
981#define _FPB1 0x0604c
982#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
983#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700984#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500985#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700986#define FP_N_DIV_SHIFT 16
987#define FP_M1_DIV_MASK 0x00003f00
988#define FP_M1_DIV_SHIFT 8
989#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500990#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700991#define FP_M2_DIV_SHIFT 0
992#define DPLL_TEST 0x606c
993#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
994#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
995#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
996#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
997#define DPLLB_TEST_N_BYPASS (1 << 19)
998#define DPLLB_TEST_M_BYPASS (1 << 18)
999#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1000#define DPLLA_TEST_N_BYPASS (1 << 3)
1001#define DPLLA_TEST_M_BYPASS (1 << 2)
1002#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1003#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001004#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001005#define DSTATE_PLL_D3_OFF (1<<3)
1006#define DSTATE_GFX_CLOCK_GATING (1<<1)
1007#define DSTATE_DOT_CLOCK_GATING (1<<0)
1008#define DSPCLK_GATE_D 0x6200
1009# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1010# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1011# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1012# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1013# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1014# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1015# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1016# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1017# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1018# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1019# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1020# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1021# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1022# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1023# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1024# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1025# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1026# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1027# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1028# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1029# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1030# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1031# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1032# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1033# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1034# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1035# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1036# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1037/**
1038 * This bit must be set on the 830 to prevent hangs when turning off the
1039 * overlay scaler.
1040 */
1041# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1042# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1043# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1044# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1045# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1046
1047#define RENCLK_GATE_D1 0x6204
1048# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1049# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1050# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1051# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1052# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1053# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1054# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1055# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1056# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1057/** This bit must be unset on 855,865 */
1058# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1059# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1060# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1061# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1062/** This bit must be set on 855,865. */
1063# define SV_CLOCK_GATE_DISABLE (1 << 0)
1064# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1065# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1066# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1067# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1068# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1069# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1070# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1071# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1072# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1073# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1074# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1075# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1076# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1077# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1078# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1079# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1080# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1081
1082# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1083/** This bit must always be set on 965G/965GM */
1084# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1085# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1086# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1087# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1088# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1089# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1090/** This bit must always be set on 965G */
1091# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1092# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1093# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1094# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1095# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1096# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1097# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1098# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1099# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1100# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1101# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1102# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1103# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1104# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1105# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1106# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1107# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1108# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1109# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1110
1111#define RENCLK_GATE_D2 0x6208
1112#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1113#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1114#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1115#define RAMCLK_GATE_D 0x6210 /* CRL only */
1116#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001117
Jesse Barnesceb04242012-03-28 13:39:22 -07001118#define FW_BLC_SELF_VLV 0x6500
1119#define FW_CSPWRDWNEN (1<<15)
1120
Jesse Barnes585fb112008-07-29 11:54:06 -07001121/*
1122 * Palette regs
1123 */
1124
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001125#define _PALETTE_A 0x0a000
1126#define _PALETTE_B 0x0a800
1127#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001128
Eric Anholt673a3942008-07-30 12:06:12 -07001129/* MCH MMIO space */
1130
1131/*
1132 * MCHBAR mirror.
1133 *
1134 * This mirrors the MCHBAR MMIO space whose location is determined by
1135 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1136 * every way. It is not accessible from the CP register read instructions.
1137 *
1138 */
1139#define MCHBAR_MIRROR_BASE 0x10000
1140
Yuanhan Liu13982612010-12-15 15:42:31 +08001141#define MCHBAR_MIRROR_BASE_SNB 0x140000
1142
Eric Anholt673a3942008-07-30 12:06:12 -07001143/** 915-945 and GM965 MCH register controlling DRAM channel access */
1144#define DCC 0x10200
1145#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1146#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1147#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1148#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1149#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001150#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001151
Li Peng95534262010-05-18 18:58:44 +08001152/** Pineview MCH register contains DDR3 setting */
1153#define CSHRDDR3CTL 0x101a8
1154#define CSHRDDR3CTL_DDR3 (1 << 2)
1155
Eric Anholt673a3942008-07-30 12:06:12 -07001156/** 965 MCH register controlling DRAM channel configuration */
1157#define C0DRB3 0x10206
1158#define C1DRB3 0x10606
1159
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001160/** snb MCH registers for reading the DRAM channel configuration */
1161#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1162#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1163#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1164#define MAD_DIMM_ECC_MASK (0x3 << 24)
1165#define MAD_DIMM_ECC_OFF (0x0 << 24)
1166#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1167#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1168#define MAD_DIMM_ECC_ON (0x3 << 24)
1169#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1170#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1171#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1172#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1173#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1174#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1175#define MAD_DIMM_A_SELECT (0x1 << 16)
1176/* DIMM sizes are in multiples of 256mb. */
1177#define MAD_DIMM_B_SIZE_SHIFT 8
1178#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1179#define MAD_DIMM_A_SIZE_SHIFT 0
1180#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1181
1182
Keith Packardb11248d2009-06-11 22:28:56 -07001183/* Clocking configuration register */
1184#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001185#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001186#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1187#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1188#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1189#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1190#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001191/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001192#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001193#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001194#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001195#define CLKCFG_MEM_533 (1 << 4)
1196#define CLKCFG_MEM_667 (2 << 4)
1197#define CLKCFG_MEM_800 (3 << 4)
1198#define CLKCFG_MEM_MASK (7 << 4)
1199
Jesse Barnesea056c12010-09-10 10:02:13 -07001200#define TSC1 0x11001
1201#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001202#define TR1 0x11006
1203#define TSFS 0x11020
1204#define TSFS_SLOPE_MASK 0x0000ff00
1205#define TSFS_SLOPE_SHIFT 8
1206#define TSFS_INTR_MASK 0x000000ff
1207
Jesse Barnesf97108d2010-01-29 11:27:07 -08001208#define CRSTANDVID 0x11100
1209#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1210#define PXVFREQ_PX_MASK 0x7f000000
1211#define PXVFREQ_PX_SHIFT 24
1212#define VIDFREQ_BASE 0x11110
1213#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1214#define VIDFREQ2 0x11114
1215#define VIDFREQ3 0x11118
1216#define VIDFREQ4 0x1111c
1217#define VIDFREQ_P0_MASK 0x1f000000
1218#define VIDFREQ_P0_SHIFT 24
1219#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1220#define VIDFREQ_P0_CSCLK_SHIFT 20
1221#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1222#define VIDFREQ_P0_CRCLK_SHIFT 16
1223#define VIDFREQ_P1_MASK 0x00001f00
1224#define VIDFREQ_P1_SHIFT 8
1225#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1226#define VIDFREQ_P1_CSCLK_SHIFT 4
1227#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1228#define INTTOEXT_BASE_ILK 0x11300
1229#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1230#define INTTOEXT_MAP3_SHIFT 24
1231#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1232#define INTTOEXT_MAP2_SHIFT 16
1233#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1234#define INTTOEXT_MAP1_SHIFT 8
1235#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1236#define INTTOEXT_MAP0_SHIFT 0
1237#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1238#define MEMSWCTL 0x11170 /* Ironlake only */
1239#define MEMCTL_CMD_MASK 0xe000
1240#define MEMCTL_CMD_SHIFT 13
1241#define MEMCTL_CMD_RCLK_OFF 0
1242#define MEMCTL_CMD_RCLK_ON 1
1243#define MEMCTL_CMD_CHFREQ 2
1244#define MEMCTL_CMD_CHVID 3
1245#define MEMCTL_CMD_VMMOFF 4
1246#define MEMCTL_CMD_VMMON 5
1247#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1248 when command complete */
1249#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1250#define MEMCTL_FREQ_SHIFT 8
1251#define MEMCTL_SFCAVM (1<<7)
1252#define MEMCTL_TGT_VID_MASK 0x007f
1253#define MEMIHYST 0x1117c
1254#define MEMINTREN 0x11180 /* 16 bits */
1255#define MEMINT_RSEXIT_EN (1<<8)
1256#define MEMINT_CX_SUPR_EN (1<<7)
1257#define MEMINT_CONT_BUSY_EN (1<<6)
1258#define MEMINT_AVG_BUSY_EN (1<<5)
1259#define MEMINT_EVAL_CHG_EN (1<<4)
1260#define MEMINT_MON_IDLE_EN (1<<3)
1261#define MEMINT_UP_EVAL_EN (1<<2)
1262#define MEMINT_DOWN_EVAL_EN (1<<1)
1263#define MEMINT_SW_CMD_EN (1<<0)
1264#define MEMINTRSTR 0x11182 /* 16 bits */
1265#define MEM_RSEXIT_MASK 0xc000
1266#define MEM_RSEXIT_SHIFT 14
1267#define MEM_CONT_BUSY_MASK 0x3000
1268#define MEM_CONT_BUSY_SHIFT 12
1269#define MEM_AVG_BUSY_MASK 0x0c00
1270#define MEM_AVG_BUSY_SHIFT 10
1271#define MEM_EVAL_CHG_MASK 0x0300
1272#define MEM_EVAL_BUSY_SHIFT 8
1273#define MEM_MON_IDLE_MASK 0x00c0
1274#define MEM_MON_IDLE_SHIFT 6
1275#define MEM_UP_EVAL_MASK 0x0030
1276#define MEM_UP_EVAL_SHIFT 4
1277#define MEM_DOWN_EVAL_MASK 0x000c
1278#define MEM_DOWN_EVAL_SHIFT 2
1279#define MEM_SW_CMD_MASK 0x0003
1280#define MEM_INT_STEER_GFX 0
1281#define MEM_INT_STEER_CMR 1
1282#define MEM_INT_STEER_SMI 2
1283#define MEM_INT_STEER_SCI 3
1284#define MEMINTRSTS 0x11184
1285#define MEMINT_RSEXIT (1<<7)
1286#define MEMINT_CONT_BUSY (1<<6)
1287#define MEMINT_AVG_BUSY (1<<5)
1288#define MEMINT_EVAL_CHG (1<<4)
1289#define MEMINT_MON_IDLE (1<<3)
1290#define MEMINT_UP_EVAL (1<<2)
1291#define MEMINT_DOWN_EVAL (1<<1)
1292#define MEMINT_SW_CMD (1<<0)
1293#define MEMMODECTL 0x11190
1294#define MEMMODE_BOOST_EN (1<<31)
1295#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1296#define MEMMODE_BOOST_FREQ_SHIFT 24
1297#define MEMMODE_IDLE_MODE_MASK 0x00030000
1298#define MEMMODE_IDLE_MODE_SHIFT 16
1299#define MEMMODE_IDLE_MODE_EVAL 0
1300#define MEMMODE_IDLE_MODE_CONT 1
1301#define MEMMODE_HWIDLE_EN (1<<15)
1302#define MEMMODE_SWMODE_EN (1<<14)
1303#define MEMMODE_RCLK_GATE (1<<13)
1304#define MEMMODE_HW_UPDATE (1<<12)
1305#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1306#define MEMMODE_FSTART_SHIFT 8
1307#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1308#define MEMMODE_FMAX_SHIFT 4
1309#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1310#define RCBMAXAVG 0x1119c
1311#define MEMSWCTL2 0x1119e /* Cantiga only */
1312#define SWMEMCMD_RENDER_OFF (0 << 13)
1313#define SWMEMCMD_RENDER_ON (1 << 13)
1314#define SWMEMCMD_SWFREQ (2 << 13)
1315#define SWMEMCMD_TARVID (3 << 13)
1316#define SWMEMCMD_VRM_OFF (4 << 13)
1317#define SWMEMCMD_VRM_ON (5 << 13)
1318#define CMDSTS (1<<12)
1319#define SFCAVM (1<<11)
1320#define SWFREQ_MASK 0x0380 /* P0-7 */
1321#define SWFREQ_SHIFT 7
1322#define TARVID_MASK 0x001f
1323#define MEMSTAT_CTG 0x111a0
1324#define RCBMINAVG 0x111a0
1325#define RCUPEI 0x111b0
1326#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001327#define RSTDBYCTL 0x111b8
1328#define RS1EN (1<<31)
1329#define RS2EN (1<<30)
1330#define RS3EN (1<<29)
1331#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1332#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1333#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1334#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1335#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1336#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1337#define RSX_STATUS_MASK (7<<20)
1338#define RSX_STATUS_ON (0<<20)
1339#define RSX_STATUS_RC1 (1<<20)
1340#define RSX_STATUS_RC1E (2<<20)
1341#define RSX_STATUS_RS1 (3<<20)
1342#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1343#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1344#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1345#define RSX_STATUS_RSVD2 (7<<20)
1346#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1347#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1348#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1349#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1350#define RS1CONTSAV_MASK (3<<14)
1351#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1352#define RS1CONTSAV_RSVD (1<<14)
1353#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1354#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1355#define NORMSLEXLAT_MASK (3<<12)
1356#define SLOW_RS123 (0<<12)
1357#define SLOW_RS23 (1<<12)
1358#define SLOW_RS3 (2<<12)
1359#define NORMAL_RS123 (3<<12)
1360#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1361#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1362#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1363#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1364#define RS_CSTATE_MASK (3<<4)
1365#define RS_CSTATE_C367_RS1 (0<<4)
1366#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1367#define RS_CSTATE_RSVD (2<<4)
1368#define RS_CSTATE_C367_RS2 (3<<4)
1369#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1370#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001371#define VIDCTL 0x111c0
1372#define VIDSTS 0x111c8
1373#define VIDSTART 0x111cc /* 8 bits */
1374#define MEMSTAT_ILK 0x111f8
1375#define MEMSTAT_VID_MASK 0x7f00
1376#define MEMSTAT_VID_SHIFT 8
1377#define MEMSTAT_PSTATE_MASK 0x00f8
1378#define MEMSTAT_PSTATE_SHIFT 3
1379#define MEMSTAT_MON_ACTV (1<<2)
1380#define MEMSTAT_SRC_CTL_MASK 0x0003
1381#define MEMSTAT_SRC_CTL_CORE 0
1382#define MEMSTAT_SRC_CTL_TRB 1
1383#define MEMSTAT_SRC_CTL_THM 2
1384#define MEMSTAT_SRC_CTL_STDBY 3
1385#define RCPREVBSYTUPAVG 0x113b8
1386#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001387#define PMMISC 0x11214
1388#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001389#define SDEW 0x1124c
1390#define CSIEW0 0x11250
1391#define CSIEW1 0x11254
1392#define CSIEW2 0x11258
1393#define PEW 0x1125c
1394#define DEW 0x11270
1395#define MCHAFE 0x112c0
1396#define CSIEC 0x112e0
1397#define DMIEC 0x112e4
1398#define DDREC 0x112e8
1399#define PEG0EC 0x112ec
1400#define PEG1EC 0x112f0
1401#define GFXEC 0x112f4
1402#define RPPREVBSYTUPAVG 0x113b8
1403#define RPPREVBSYTDNAVG 0x113bc
1404#define ECR 0x11600
1405#define ECR_GPFE (1<<31)
1406#define ECR_IMONE (1<<30)
1407#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1408#define OGW0 0x11608
1409#define OGW1 0x1160c
1410#define EG0 0x11610
1411#define EG1 0x11614
1412#define EG2 0x11618
1413#define EG3 0x1161c
1414#define EG4 0x11620
1415#define EG5 0x11624
1416#define EG6 0x11628
1417#define EG7 0x1162c
1418#define PXW 0x11664
1419#define PXWL 0x11680
1420#define LCFUSE02 0x116c0
1421#define LCFUSE_HIV_MASK 0x000000ff
1422#define CSIPLL0 0x12c10
1423#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001424#define PEG_BAND_GAP_DATA 0x14d68
1425
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001426#define GEN6_GT_PERF_STATUS 0x145948
1427#define GEN6_RP_STATE_LIMITS 0x145994
1428#define GEN6_RP_STATE_CAP 0x145998
1429
Jesse Barnes585fb112008-07-29 11:54:06 -07001430/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001431 * Logical Context regs
1432 */
1433#define CCID 0x2180
1434#define CCID_EN (1<<0)
1435/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001436 * Overlay regs
1437 */
1438
1439#define OVADD 0x30000
1440#define DOVSTA 0x30008
1441#define OC_BUF (0x3<<20)
1442#define OGAMC5 0x30010
1443#define OGAMC4 0x30014
1444#define OGAMC3 0x30018
1445#define OGAMC2 0x3001c
1446#define OGAMC1 0x30020
1447#define OGAMC0 0x30024
1448
1449/*
1450 * Display engine regs
1451 */
1452
1453/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001454#define _HTOTAL_A 0x60000
1455#define _HBLANK_A 0x60004
1456#define _HSYNC_A 0x60008
1457#define _VTOTAL_A 0x6000c
1458#define _VBLANK_A 0x60010
1459#define _VSYNC_A 0x60014
1460#define _PIPEASRC 0x6001c
1461#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001462#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001463
1464/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001465#define _HTOTAL_B 0x61000
1466#define _HBLANK_B 0x61004
1467#define _HSYNC_B 0x61008
1468#define _VTOTAL_B 0x6100c
1469#define _VBLANK_B 0x61010
1470#define _VSYNC_B 0x61014
1471#define _PIPEBSRC 0x6101c
1472#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001473#define _VSYNCSHIFT_B 0x61028
1474
Jesse Barnes585fb112008-07-29 11:54:06 -07001475
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1477#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1478#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1479#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1480#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1481#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1482#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001483#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001484
Jesse Barnes585fb112008-07-29 11:54:06 -07001485/* VGA port control */
1486#define ADPA 0x61100
1487#define ADPA_DAC_ENABLE (1<<31)
1488#define ADPA_DAC_DISABLE 0
1489#define ADPA_PIPE_SELECT_MASK (1<<30)
1490#define ADPA_PIPE_A_SELECT 0
1491#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001492#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001493#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1494#define ADPA_SETS_HVPOLARITY 0
1495#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1496#define ADPA_VSYNC_CNTL_ENABLE 0
1497#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1498#define ADPA_HSYNC_CNTL_ENABLE 0
1499#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1500#define ADPA_VSYNC_ACTIVE_LOW 0
1501#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1502#define ADPA_HSYNC_ACTIVE_LOW 0
1503#define ADPA_DPMS_MASK (~(3<<10))
1504#define ADPA_DPMS_ON (0<<10)
1505#define ADPA_DPMS_SUSPEND (1<<10)
1506#define ADPA_DPMS_STANDBY (2<<10)
1507#define ADPA_DPMS_OFF (3<<10)
1508
Chris Wilson939fe4d2010-10-09 10:33:26 +01001509
Jesse Barnes585fb112008-07-29 11:54:06 -07001510/* Hotplug control (945+ only) */
1511#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001512#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001513#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001514#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001515#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001516#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001517#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001518#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1519#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1520#define TV_HOTPLUG_INT_EN (1 << 18)
1521#define CRT_HOTPLUG_INT_EN (1 << 9)
1522#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001523#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1524/* must use period 64 on GM45 according to docs */
1525#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1526#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1527#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1528#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1529#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1530#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1531#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1532#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1533#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1534#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1535#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1536#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001537
1538#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001539#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001540#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001541#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001542#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001543#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001544#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001545#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1546#define TV_HOTPLUG_INT_STATUS (1 << 10)
1547#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1548#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1549#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1550#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1551#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1552#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1553
1554/* SDVO port control */
1555#define SDVOB 0x61140
1556#define SDVOC 0x61160
1557#define SDVO_ENABLE (1 << 31)
1558#define SDVO_PIPE_B_SELECT (1 << 30)
1559#define SDVO_STALL_SELECT (1 << 29)
1560#define SDVO_INTERRUPT_ENABLE (1 << 26)
1561/**
1562 * 915G/GM SDVO pixel multiplier.
1563 *
1564 * Programmed value is multiplier - 1, up to 5x.
1565 *
1566 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1567 */
1568#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1569#define SDVO_PORT_MULTIPLY_SHIFT 23
1570#define SDVO_PHASE_SELECT_MASK (15 << 19)
1571#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1572#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1573#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001574#define SDVO_ENCODING_SDVO (0x0 << 10)
1575#define SDVO_ENCODING_HDMI (0x2 << 10)
1576/** Requird for HDMI operation */
1577#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001578#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001579#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001580#define SDVO_AUDIO_ENABLE (1 << 6)
1581/** New with 965, default is to be set */
1582#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1583/** New with 965, default is to be set */
1584#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001585#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1586#define SDVO_DETECTED (1 << 2)
1587/* Bits to be preserved when writing */
1588#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1589#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1590
1591/* DVO port control */
1592#define DVOA 0x61120
1593#define DVOB 0x61140
1594#define DVOC 0x61160
1595#define DVO_ENABLE (1 << 31)
1596#define DVO_PIPE_B_SELECT (1 << 30)
1597#define DVO_PIPE_STALL_UNUSED (0 << 28)
1598#define DVO_PIPE_STALL (1 << 28)
1599#define DVO_PIPE_STALL_TV (2 << 28)
1600#define DVO_PIPE_STALL_MASK (3 << 28)
1601#define DVO_USE_VGA_SYNC (1 << 15)
1602#define DVO_DATA_ORDER_I740 (0 << 14)
1603#define DVO_DATA_ORDER_FP (1 << 14)
1604#define DVO_VSYNC_DISABLE (1 << 11)
1605#define DVO_HSYNC_DISABLE (1 << 10)
1606#define DVO_VSYNC_TRISTATE (1 << 9)
1607#define DVO_HSYNC_TRISTATE (1 << 8)
1608#define DVO_BORDER_ENABLE (1 << 7)
1609#define DVO_DATA_ORDER_GBRG (1 << 6)
1610#define DVO_DATA_ORDER_RGGB (0 << 6)
1611#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1612#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1613#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1614#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1615#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1616#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1617#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1618#define DVO_PRESERVE_MASK (0x7<<24)
1619#define DVOA_SRCDIM 0x61124
1620#define DVOB_SRCDIM 0x61144
1621#define DVOC_SRCDIM 0x61164
1622#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1623#define DVO_SRCDIM_VERTICAL_SHIFT 0
1624
1625/* LVDS port control */
1626#define LVDS 0x61180
1627/*
1628 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1629 * the DPLL semantics change when the LVDS is assigned to that pipe.
1630 */
1631#define LVDS_PORT_EN (1 << 31)
1632/* Selects pipe B for LVDS data. Must be set on pre-965. */
1633#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001634#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001635#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001636/* LVDS dithering flag on 965/g4x platform */
1637#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001638/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1639#define LVDS_VSYNC_POLARITY (1 << 21)
1640#define LVDS_HSYNC_POLARITY (1 << 20)
1641
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001642/* Enable border for unscaled (or aspect-scaled) display */
1643#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001644/*
1645 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1646 * pixel.
1647 */
1648#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1649#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1650#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1651/*
1652 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1653 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1654 * on.
1655 */
1656#define LVDS_A3_POWER_MASK (3 << 6)
1657#define LVDS_A3_POWER_DOWN (0 << 6)
1658#define LVDS_A3_POWER_UP (3 << 6)
1659/*
1660 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1661 * is set.
1662 */
1663#define LVDS_CLKB_POWER_MASK (3 << 4)
1664#define LVDS_CLKB_POWER_DOWN (0 << 4)
1665#define LVDS_CLKB_POWER_UP (3 << 4)
1666/*
1667 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1668 * setting for whether we are in dual-channel mode. The B3 pair will
1669 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1670 */
1671#define LVDS_B0B3_POWER_MASK (3 << 2)
1672#define LVDS_B0B3_POWER_DOWN (0 << 2)
1673#define LVDS_B0B3_POWER_UP (3 << 2)
1674
David Härdeman3c17fe42010-09-24 21:44:32 +02001675/* Video Data Island Packet control */
1676#define VIDEO_DIP_DATA 0x61178
1677#define VIDEO_DIP_CTL 0x61170
1678#define VIDEO_DIP_ENABLE (1 << 31)
1679#define VIDEO_DIP_PORT_B (1 << 29)
1680#define VIDEO_DIP_PORT_C (2 << 29)
1681#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1682#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1683#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1684#define VIDEO_DIP_SELECT_AVI (0 << 19)
1685#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1686#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001687#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001688#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1689#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1690#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1691
Jesse Barnes585fb112008-07-29 11:54:06 -07001692/* Panel power sequencing */
1693#define PP_STATUS 0x61200
1694#define PP_ON (1 << 31)
1695/*
1696 * Indicates that all dependencies of the panel are on:
1697 *
1698 * - PLL enabled
1699 * - pipe enabled
1700 * - LVDS/DVOB/DVOC on
1701 */
1702#define PP_READY (1 << 30)
1703#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001704#define PP_SEQUENCE_POWER_UP (1 << 28)
1705#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1706#define PP_SEQUENCE_MASK (3 << 28)
1707#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001708#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001709#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001710#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1711#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1712#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1713#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1714#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1715#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1716#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1717#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1718#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001719#define PP_CONTROL 0x61204
1720#define POWER_TARGET_ON (1 << 0)
1721#define PP_ON_DELAYS 0x61208
1722#define PP_OFF_DELAYS 0x6120c
1723#define PP_DIVISOR 0x61210
1724
1725/* Panel fitting */
1726#define PFIT_CONTROL 0x61230
1727#define PFIT_ENABLE (1 << 31)
1728#define PFIT_PIPE_MASK (3 << 29)
1729#define PFIT_PIPE_SHIFT 29
1730#define VERT_INTERP_DISABLE (0 << 10)
1731#define VERT_INTERP_BILINEAR (1 << 10)
1732#define VERT_INTERP_MASK (3 << 10)
1733#define VERT_AUTO_SCALE (1 << 9)
1734#define HORIZ_INTERP_DISABLE (0 << 6)
1735#define HORIZ_INTERP_BILINEAR (1 << 6)
1736#define HORIZ_INTERP_MASK (3 << 6)
1737#define HORIZ_AUTO_SCALE (1 << 5)
1738#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001739#define PFIT_FILTER_FUZZY (0 << 24)
1740#define PFIT_SCALING_AUTO (0 << 26)
1741#define PFIT_SCALING_PROGRAMMED (1 << 26)
1742#define PFIT_SCALING_PILLAR (2 << 26)
1743#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001744#define PFIT_PGM_RATIOS 0x61234
1745#define PFIT_VERT_SCALE_MASK 0xfff00000
1746#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001747/* Pre-965 */
1748#define PFIT_VERT_SCALE_SHIFT 20
1749#define PFIT_VERT_SCALE_MASK 0xfff00000
1750#define PFIT_HORIZ_SCALE_SHIFT 4
1751#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1752/* 965+ */
1753#define PFIT_VERT_SCALE_SHIFT_965 16
1754#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1755#define PFIT_HORIZ_SCALE_SHIFT_965 0
1756#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1757
Jesse Barnes585fb112008-07-29 11:54:06 -07001758#define PFIT_AUTO_RATIOS 0x61238
1759
1760/* Backlight control */
1761#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001762#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
Jesse Barnes585fb112008-07-29 11:54:06 -07001763#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001764#define BLM_COMBINATION_MODE (1 << 30)
1765/*
1766 * This is the most significant 15 bits of the number of backlight cycles in a
1767 * complete cycle of the modulated backlight control.
1768 *
1769 * The actual value is this field multiplied by two.
1770 */
1771#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1772#define BLM_LEGACY_MODE (1 << 16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001773/*
1774 * This is the number of cycles out of the backlight modulation cycle for which
1775 * the backlight is on.
1776 *
1777 * This field must be no greater than the number of cycles in the complete
1778 * backlight modulation cycle.
1779 */
1780#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1781#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1782
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001783#define BLC_HIST_CTL 0x61260
1784
Jesse Barnes585fb112008-07-29 11:54:06 -07001785/* TV port control */
1786#define TV_CTL 0x68000
1787/** Enables the TV encoder */
1788# define TV_ENC_ENABLE (1 << 31)
1789/** Sources the TV encoder input from pipe B instead of A. */
1790# define TV_ENC_PIPEB_SELECT (1 << 30)
1791/** Outputs composite video (DAC A only) */
1792# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1793/** Outputs SVideo video (DAC B/C) */
1794# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1795/** Outputs Component video (DAC A/B/C) */
1796# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1797/** Outputs Composite and SVideo (DAC A/B/C) */
1798# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1799# define TV_TRILEVEL_SYNC (1 << 21)
1800/** Enables slow sync generation (945GM only) */
1801# define TV_SLOW_SYNC (1 << 20)
1802/** Selects 4x oversampling for 480i and 576p */
1803# define TV_OVERSAMPLE_4X (0 << 18)
1804/** Selects 2x oversampling for 720p and 1080i */
1805# define TV_OVERSAMPLE_2X (1 << 18)
1806/** Selects no oversampling for 1080p */
1807# define TV_OVERSAMPLE_NONE (2 << 18)
1808/** Selects 8x oversampling */
1809# define TV_OVERSAMPLE_8X (3 << 18)
1810/** Selects progressive mode rather than interlaced */
1811# define TV_PROGRESSIVE (1 << 17)
1812/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1813# define TV_PAL_BURST (1 << 16)
1814/** Field for setting delay of Y compared to C */
1815# define TV_YC_SKEW_MASK (7 << 12)
1816/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1817# define TV_ENC_SDP_FIX (1 << 11)
1818/**
1819 * Enables a fix for the 915GM only.
1820 *
1821 * Not sure what it does.
1822 */
1823# define TV_ENC_C0_FIX (1 << 10)
1824/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001825# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001826# define TV_FUSE_STATE_MASK (3 << 4)
1827/** Read-only state that reports all features enabled */
1828# define TV_FUSE_STATE_ENABLED (0 << 4)
1829/** Read-only state that reports that Macrovision is disabled in hardware*/
1830# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1831/** Read-only state that reports that TV-out is disabled in hardware. */
1832# define TV_FUSE_STATE_DISABLED (2 << 4)
1833/** Normal operation */
1834# define TV_TEST_MODE_NORMAL (0 << 0)
1835/** Encoder test pattern 1 - combo pattern */
1836# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1837/** Encoder test pattern 2 - full screen vertical 75% color bars */
1838# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1839/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1840# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1841/** Encoder test pattern 4 - random noise */
1842# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1843/** Encoder test pattern 5 - linear color ramps */
1844# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1845/**
1846 * This test mode forces the DACs to 50% of full output.
1847 *
1848 * This is used for load detection in combination with TVDAC_SENSE_MASK
1849 */
1850# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1851# define TV_TEST_MODE_MASK (7 << 0)
1852
1853#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001854# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001855/**
1856 * Reports that DAC state change logic has reported change (RO).
1857 *
1858 * This gets cleared when TV_DAC_STATE_EN is cleared
1859*/
1860# define TVDAC_STATE_CHG (1 << 31)
1861# define TVDAC_SENSE_MASK (7 << 28)
1862/** Reports that DAC A voltage is above the detect threshold */
1863# define TVDAC_A_SENSE (1 << 30)
1864/** Reports that DAC B voltage is above the detect threshold */
1865# define TVDAC_B_SENSE (1 << 29)
1866/** Reports that DAC C voltage is above the detect threshold */
1867# define TVDAC_C_SENSE (1 << 28)
1868/**
1869 * Enables DAC state detection logic, for load-based TV detection.
1870 *
1871 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1872 * to off, for load detection to work.
1873 */
1874# define TVDAC_STATE_CHG_EN (1 << 27)
1875/** Sets the DAC A sense value to high */
1876# define TVDAC_A_SENSE_CTL (1 << 26)
1877/** Sets the DAC B sense value to high */
1878# define TVDAC_B_SENSE_CTL (1 << 25)
1879/** Sets the DAC C sense value to high */
1880# define TVDAC_C_SENSE_CTL (1 << 24)
1881/** Overrides the ENC_ENABLE and DAC voltage levels */
1882# define DAC_CTL_OVERRIDE (1 << 7)
1883/** Sets the slew rate. Must be preserved in software */
1884# define ENC_TVDAC_SLEW_FAST (1 << 6)
1885# define DAC_A_1_3_V (0 << 4)
1886# define DAC_A_1_1_V (1 << 4)
1887# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001888# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001889# define DAC_B_1_3_V (0 << 2)
1890# define DAC_B_1_1_V (1 << 2)
1891# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001892# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001893# define DAC_C_1_3_V (0 << 0)
1894# define DAC_C_1_1_V (1 << 0)
1895# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001896# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001897
1898/**
1899 * CSC coefficients are stored in a floating point format with 9 bits of
1900 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1901 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1902 * -1 (0x3) being the only legal negative value.
1903 */
1904#define TV_CSC_Y 0x68010
1905# define TV_RY_MASK 0x07ff0000
1906# define TV_RY_SHIFT 16
1907# define TV_GY_MASK 0x00000fff
1908# define TV_GY_SHIFT 0
1909
1910#define TV_CSC_Y2 0x68014
1911# define TV_BY_MASK 0x07ff0000
1912# define TV_BY_SHIFT 16
1913/**
1914 * Y attenuation for component video.
1915 *
1916 * Stored in 1.9 fixed point.
1917 */
1918# define TV_AY_MASK 0x000003ff
1919# define TV_AY_SHIFT 0
1920
1921#define TV_CSC_U 0x68018
1922# define TV_RU_MASK 0x07ff0000
1923# define TV_RU_SHIFT 16
1924# define TV_GU_MASK 0x000007ff
1925# define TV_GU_SHIFT 0
1926
1927#define TV_CSC_U2 0x6801c
1928# define TV_BU_MASK 0x07ff0000
1929# define TV_BU_SHIFT 16
1930/**
1931 * U attenuation for component video.
1932 *
1933 * Stored in 1.9 fixed point.
1934 */
1935# define TV_AU_MASK 0x000003ff
1936# define TV_AU_SHIFT 0
1937
1938#define TV_CSC_V 0x68020
1939# define TV_RV_MASK 0x0fff0000
1940# define TV_RV_SHIFT 16
1941# define TV_GV_MASK 0x000007ff
1942# define TV_GV_SHIFT 0
1943
1944#define TV_CSC_V2 0x68024
1945# define TV_BV_MASK 0x07ff0000
1946# define TV_BV_SHIFT 16
1947/**
1948 * V attenuation for component video.
1949 *
1950 * Stored in 1.9 fixed point.
1951 */
1952# define TV_AV_MASK 0x000007ff
1953# define TV_AV_SHIFT 0
1954
1955#define TV_CLR_KNOBS 0x68028
1956/** 2s-complement brightness adjustment */
1957# define TV_BRIGHTNESS_MASK 0xff000000
1958# define TV_BRIGHTNESS_SHIFT 24
1959/** Contrast adjustment, as a 2.6 unsigned floating point number */
1960# define TV_CONTRAST_MASK 0x00ff0000
1961# define TV_CONTRAST_SHIFT 16
1962/** Saturation adjustment, as a 2.6 unsigned floating point number */
1963# define TV_SATURATION_MASK 0x0000ff00
1964# define TV_SATURATION_SHIFT 8
1965/** Hue adjustment, as an integer phase angle in degrees */
1966# define TV_HUE_MASK 0x000000ff
1967# define TV_HUE_SHIFT 0
1968
1969#define TV_CLR_LEVEL 0x6802c
1970/** Controls the DAC level for black */
1971# define TV_BLACK_LEVEL_MASK 0x01ff0000
1972# define TV_BLACK_LEVEL_SHIFT 16
1973/** Controls the DAC level for blanking */
1974# define TV_BLANK_LEVEL_MASK 0x000001ff
1975# define TV_BLANK_LEVEL_SHIFT 0
1976
1977#define TV_H_CTL_1 0x68030
1978/** Number of pixels in the hsync. */
1979# define TV_HSYNC_END_MASK 0x1fff0000
1980# define TV_HSYNC_END_SHIFT 16
1981/** Total number of pixels minus one in the line (display and blanking). */
1982# define TV_HTOTAL_MASK 0x00001fff
1983# define TV_HTOTAL_SHIFT 0
1984
1985#define TV_H_CTL_2 0x68034
1986/** Enables the colorburst (needed for non-component color) */
1987# define TV_BURST_ENA (1 << 31)
1988/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1989# define TV_HBURST_START_SHIFT 16
1990# define TV_HBURST_START_MASK 0x1fff0000
1991/** Length of the colorburst */
1992# define TV_HBURST_LEN_SHIFT 0
1993# define TV_HBURST_LEN_MASK 0x0001fff
1994
1995#define TV_H_CTL_3 0x68038
1996/** End of hblank, measured in pixels minus one from start of hsync */
1997# define TV_HBLANK_END_SHIFT 16
1998# define TV_HBLANK_END_MASK 0x1fff0000
1999/** Start of hblank, measured in pixels minus one from start of hsync */
2000# define TV_HBLANK_START_SHIFT 0
2001# define TV_HBLANK_START_MASK 0x0001fff
2002
2003#define TV_V_CTL_1 0x6803c
2004/** XXX */
2005# define TV_NBR_END_SHIFT 16
2006# define TV_NBR_END_MASK 0x07ff0000
2007/** XXX */
2008# define TV_VI_END_F1_SHIFT 8
2009# define TV_VI_END_F1_MASK 0x00003f00
2010/** XXX */
2011# define TV_VI_END_F2_SHIFT 0
2012# define TV_VI_END_F2_MASK 0x0000003f
2013
2014#define TV_V_CTL_2 0x68040
2015/** Length of vsync, in half lines */
2016# define TV_VSYNC_LEN_MASK 0x07ff0000
2017# define TV_VSYNC_LEN_SHIFT 16
2018/** Offset of the start of vsync in field 1, measured in one less than the
2019 * number of half lines.
2020 */
2021# define TV_VSYNC_START_F1_MASK 0x00007f00
2022# define TV_VSYNC_START_F1_SHIFT 8
2023/**
2024 * Offset of the start of vsync in field 2, measured in one less than the
2025 * number of half lines.
2026 */
2027# define TV_VSYNC_START_F2_MASK 0x0000007f
2028# define TV_VSYNC_START_F2_SHIFT 0
2029
2030#define TV_V_CTL_3 0x68044
2031/** Enables generation of the equalization signal */
2032# define TV_EQUAL_ENA (1 << 31)
2033/** Length of vsync, in half lines */
2034# define TV_VEQ_LEN_MASK 0x007f0000
2035# define TV_VEQ_LEN_SHIFT 16
2036/** Offset of the start of equalization in field 1, measured in one less than
2037 * the number of half lines.
2038 */
2039# define TV_VEQ_START_F1_MASK 0x0007f00
2040# define TV_VEQ_START_F1_SHIFT 8
2041/**
2042 * Offset of the start of equalization in field 2, measured in one less than
2043 * the number of half lines.
2044 */
2045# define TV_VEQ_START_F2_MASK 0x000007f
2046# define TV_VEQ_START_F2_SHIFT 0
2047
2048#define TV_V_CTL_4 0x68048
2049/**
2050 * Offset to start of vertical colorburst, measured in one less than the
2051 * number of lines from vertical start.
2052 */
2053# define TV_VBURST_START_F1_MASK 0x003f0000
2054# define TV_VBURST_START_F1_SHIFT 16
2055/**
2056 * Offset to the end of vertical colorburst, measured in one less than the
2057 * number of lines from the start of NBR.
2058 */
2059# define TV_VBURST_END_F1_MASK 0x000000ff
2060# define TV_VBURST_END_F1_SHIFT 0
2061
2062#define TV_V_CTL_5 0x6804c
2063/**
2064 * Offset to start of vertical colorburst, measured in one less than the
2065 * number of lines from vertical start.
2066 */
2067# define TV_VBURST_START_F2_MASK 0x003f0000
2068# define TV_VBURST_START_F2_SHIFT 16
2069/**
2070 * Offset to the end of vertical colorburst, measured in one less than the
2071 * number of lines from the start of NBR.
2072 */
2073# define TV_VBURST_END_F2_MASK 0x000000ff
2074# define TV_VBURST_END_F2_SHIFT 0
2075
2076#define TV_V_CTL_6 0x68050
2077/**
2078 * Offset to start of vertical colorburst, measured in one less than the
2079 * number of lines from vertical start.
2080 */
2081# define TV_VBURST_START_F3_MASK 0x003f0000
2082# define TV_VBURST_START_F3_SHIFT 16
2083/**
2084 * Offset to the end of vertical colorburst, measured in one less than the
2085 * number of lines from the start of NBR.
2086 */
2087# define TV_VBURST_END_F3_MASK 0x000000ff
2088# define TV_VBURST_END_F3_SHIFT 0
2089
2090#define TV_V_CTL_7 0x68054
2091/**
2092 * Offset to start of vertical colorburst, measured in one less than the
2093 * number of lines from vertical start.
2094 */
2095# define TV_VBURST_START_F4_MASK 0x003f0000
2096# define TV_VBURST_START_F4_SHIFT 16
2097/**
2098 * Offset to the end of vertical colorburst, measured in one less than the
2099 * number of lines from the start of NBR.
2100 */
2101# define TV_VBURST_END_F4_MASK 0x000000ff
2102# define TV_VBURST_END_F4_SHIFT 0
2103
2104#define TV_SC_CTL_1 0x68060
2105/** Turns on the first subcarrier phase generation DDA */
2106# define TV_SC_DDA1_EN (1 << 31)
2107/** Turns on the first subcarrier phase generation DDA */
2108# define TV_SC_DDA2_EN (1 << 30)
2109/** Turns on the first subcarrier phase generation DDA */
2110# define TV_SC_DDA3_EN (1 << 29)
2111/** Sets the subcarrier DDA to reset frequency every other field */
2112# define TV_SC_RESET_EVERY_2 (0 << 24)
2113/** Sets the subcarrier DDA to reset frequency every fourth field */
2114# define TV_SC_RESET_EVERY_4 (1 << 24)
2115/** Sets the subcarrier DDA to reset frequency every eighth field */
2116# define TV_SC_RESET_EVERY_8 (2 << 24)
2117/** Sets the subcarrier DDA to never reset the frequency */
2118# define TV_SC_RESET_NEVER (3 << 24)
2119/** Sets the peak amplitude of the colorburst.*/
2120# define TV_BURST_LEVEL_MASK 0x00ff0000
2121# define TV_BURST_LEVEL_SHIFT 16
2122/** Sets the increment of the first subcarrier phase generation DDA */
2123# define TV_SCDDA1_INC_MASK 0x00000fff
2124# define TV_SCDDA1_INC_SHIFT 0
2125
2126#define TV_SC_CTL_2 0x68064
2127/** Sets the rollover for the second subcarrier phase generation DDA */
2128# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2129# define TV_SCDDA2_SIZE_SHIFT 16
2130/** Sets the increent of the second subcarrier phase generation DDA */
2131# define TV_SCDDA2_INC_MASK 0x00007fff
2132# define TV_SCDDA2_INC_SHIFT 0
2133
2134#define TV_SC_CTL_3 0x68068
2135/** Sets the rollover for the third subcarrier phase generation DDA */
2136# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2137# define TV_SCDDA3_SIZE_SHIFT 16
2138/** Sets the increent of the third subcarrier phase generation DDA */
2139# define TV_SCDDA3_INC_MASK 0x00007fff
2140# define TV_SCDDA3_INC_SHIFT 0
2141
2142#define TV_WIN_POS 0x68070
2143/** X coordinate of the display from the start of horizontal active */
2144# define TV_XPOS_MASK 0x1fff0000
2145# define TV_XPOS_SHIFT 16
2146/** Y coordinate of the display from the start of vertical active (NBR) */
2147# define TV_YPOS_MASK 0x00000fff
2148# define TV_YPOS_SHIFT 0
2149
2150#define TV_WIN_SIZE 0x68074
2151/** Horizontal size of the display window, measured in pixels*/
2152# define TV_XSIZE_MASK 0x1fff0000
2153# define TV_XSIZE_SHIFT 16
2154/**
2155 * Vertical size of the display window, measured in pixels.
2156 *
2157 * Must be even for interlaced modes.
2158 */
2159# define TV_YSIZE_MASK 0x00000fff
2160# define TV_YSIZE_SHIFT 0
2161
2162#define TV_FILTER_CTL_1 0x68080
2163/**
2164 * Enables automatic scaling calculation.
2165 *
2166 * If set, the rest of the registers are ignored, and the calculated values can
2167 * be read back from the register.
2168 */
2169# define TV_AUTO_SCALE (1 << 31)
2170/**
2171 * Disables the vertical filter.
2172 *
2173 * This is required on modes more than 1024 pixels wide */
2174# define TV_V_FILTER_BYPASS (1 << 29)
2175/** Enables adaptive vertical filtering */
2176# define TV_VADAPT (1 << 28)
2177# define TV_VADAPT_MODE_MASK (3 << 26)
2178/** Selects the least adaptive vertical filtering mode */
2179# define TV_VADAPT_MODE_LEAST (0 << 26)
2180/** Selects the moderately adaptive vertical filtering mode */
2181# define TV_VADAPT_MODE_MODERATE (1 << 26)
2182/** Selects the most adaptive vertical filtering mode */
2183# define TV_VADAPT_MODE_MOST (3 << 26)
2184/**
2185 * Sets the horizontal scaling factor.
2186 *
2187 * This should be the fractional part of the horizontal scaling factor divided
2188 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2189 *
2190 * (src width - 1) / ((oversample * dest width) - 1)
2191 */
2192# define TV_HSCALE_FRAC_MASK 0x00003fff
2193# define TV_HSCALE_FRAC_SHIFT 0
2194
2195#define TV_FILTER_CTL_2 0x68084
2196/**
2197 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2198 *
2199 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2200 */
2201# define TV_VSCALE_INT_MASK 0x00038000
2202# define TV_VSCALE_INT_SHIFT 15
2203/**
2204 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2205 *
2206 * \sa TV_VSCALE_INT_MASK
2207 */
2208# define TV_VSCALE_FRAC_MASK 0x00007fff
2209# define TV_VSCALE_FRAC_SHIFT 0
2210
2211#define TV_FILTER_CTL_3 0x68088
2212/**
2213 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2214 *
2215 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2216 *
2217 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2218 */
2219# define TV_VSCALE_IP_INT_MASK 0x00038000
2220# define TV_VSCALE_IP_INT_SHIFT 15
2221/**
2222 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2223 *
2224 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2225 *
2226 * \sa TV_VSCALE_IP_INT_MASK
2227 */
2228# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2229# define TV_VSCALE_IP_FRAC_SHIFT 0
2230
2231#define TV_CC_CONTROL 0x68090
2232# define TV_CC_ENABLE (1 << 31)
2233/**
2234 * Specifies which field to send the CC data in.
2235 *
2236 * CC data is usually sent in field 0.
2237 */
2238# define TV_CC_FID_MASK (1 << 27)
2239# define TV_CC_FID_SHIFT 27
2240/** Sets the horizontal position of the CC data. Usually 135. */
2241# define TV_CC_HOFF_MASK 0x03ff0000
2242# define TV_CC_HOFF_SHIFT 16
2243/** Sets the vertical position of the CC data. Usually 21 */
2244# define TV_CC_LINE_MASK 0x0000003f
2245# define TV_CC_LINE_SHIFT 0
2246
2247#define TV_CC_DATA 0x68094
2248# define TV_CC_RDY (1 << 31)
2249/** Second word of CC data to be transmitted. */
2250# define TV_CC_DATA_2_MASK 0x007f0000
2251# define TV_CC_DATA_2_SHIFT 16
2252/** First word of CC data to be transmitted. */
2253# define TV_CC_DATA_1_MASK 0x0000007f
2254# define TV_CC_DATA_1_SHIFT 0
2255
2256#define TV_H_LUMA_0 0x68100
2257#define TV_H_LUMA_59 0x681ec
2258#define TV_H_CHROMA_0 0x68200
2259#define TV_H_CHROMA_59 0x682ec
2260#define TV_V_LUMA_0 0x68300
2261#define TV_V_LUMA_42 0x683a8
2262#define TV_V_CHROMA_0 0x68400
2263#define TV_V_CHROMA_42 0x684a8
2264
Keith Packard040d87f2009-05-30 20:42:33 -07002265/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002266#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002267#define DP_B 0x64100
2268#define DP_C 0x64200
2269#define DP_D 0x64300
2270
2271#define DP_PORT_EN (1 << 31)
2272#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002273#define DP_PIPE_MASK (1 << 30)
2274
Keith Packard040d87f2009-05-30 20:42:33 -07002275/* Link training mode - select a suitable mode for each stage */
2276#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2277#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2278#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2279#define DP_LINK_TRAIN_OFF (3 << 28)
2280#define DP_LINK_TRAIN_MASK (3 << 28)
2281#define DP_LINK_TRAIN_SHIFT 28
2282
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002283/* CPT Link training mode */
2284#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2285#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2286#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2287#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2288#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2289#define DP_LINK_TRAIN_SHIFT_CPT 8
2290
Keith Packard040d87f2009-05-30 20:42:33 -07002291/* Signal voltages. These are mostly controlled by the other end */
2292#define DP_VOLTAGE_0_4 (0 << 25)
2293#define DP_VOLTAGE_0_6 (1 << 25)
2294#define DP_VOLTAGE_0_8 (2 << 25)
2295#define DP_VOLTAGE_1_2 (3 << 25)
2296#define DP_VOLTAGE_MASK (7 << 25)
2297#define DP_VOLTAGE_SHIFT 25
2298
2299/* Signal pre-emphasis levels, like voltages, the other end tells us what
2300 * they want
2301 */
2302#define DP_PRE_EMPHASIS_0 (0 << 22)
2303#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2304#define DP_PRE_EMPHASIS_6 (2 << 22)
2305#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2306#define DP_PRE_EMPHASIS_MASK (7 << 22)
2307#define DP_PRE_EMPHASIS_SHIFT 22
2308
2309/* How many wires to use. I guess 3 was too hard */
2310#define DP_PORT_WIDTH_1 (0 << 19)
2311#define DP_PORT_WIDTH_2 (1 << 19)
2312#define DP_PORT_WIDTH_4 (3 << 19)
2313#define DP_PORT_WIDTH_MASK (7 << 19)
2314
2315/* Mystic DPCD version 1.1 special mode */
2316#define DP_ENHANCED_FRAMING (1 << 18)
2317
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002318/* eDP */
2319#define DP_PLL_FREQ_270MHZ (0 << 16)
2320#define DP_PLL_FREQ_160MHZ (1 << 16)
2321#define DP_PLL_FREQ_MASK (3 << 16)
2322
Keith Packard040d87f2009-05-30 20:42:33 -07002323/** locked once port is enabled */
2324#define DP_PORT_REVERSAL (1 << 15)
2325
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002326/* eDP */
2327#define DP_PLL_ENABLE (1 << 14)
2328
Keith Packard040d87f2009-05-30 20:42:33 -07002329/** sends the clock on lane 15 of the PEG for debug */
2330#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2331
2332#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002333#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002334
2335/** limit RGB values to avoid confusing TVs */
2336#define DP_COLOR_RANGE_16_235 (1 << 8)
2337
2338/** Turn on the audio link */
2339#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2340
2341/** vs and hs sync polarity */
2342#define DP_SYNC_VS_HIGH (1 << 4)
2343#define DP_SYNC_HS_HIGH (1 << 3)
2344
2345/** A fantasy */
2346#define DP_DETECTED (1 << 2)
2347
2348/** The aux channel provides a way to talk to the
2349 * signal sink for DDC etc. Max packet size supported
2350 * is 20 bytes in each direction, hence the 5 fixed
2351 * data registers
2352 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002353#define DPA_AUX_CH_CTL 0x64010
2354#define DPA_AUX_CH_DATA1 0x64014
2355#define DPA_AUX_CH_DATA2 0x64018
2356#define DPA_AUX_CH_DATA3 0x6401c
2357#define DPA_AUX_CH_DATA4 0x64020
2358#define DPA_AUX_CH_DATA5 0x64024
2359
Keith Packard040d87f2009-05-30 20:42:33 -07002360#define DPB_AUX_CH_CTL 0x64110
2361#define DPB_AUX_CH_DATA1 0x64114
2362#define DPB_AUX_CH_DATA2 0x64118
2363#define DPB_AUX_CH_DATA3 0x6411c
2364#define DPB_AUX_CH_DATA4 0x64120
2365#define DPB_AUX_CH_DATA5 0x64124
2366
2367#define DPC_AUX_CH_CTL 0x64210
2368#define DPC_AUX_CH_DATA1 0x64214
2369#define DPC_AUX_CH_DATA2 0x64218
2370#define DPC_AUX_CH_DATA3 0x6421c
2371#define DPC_AUX_CH_DATA4 0x64220
2372#define DPC_AUX_CH_DATA5 0x64224
2373
2374#define DPD_AUX_CH_CTL 0x64310
2375#define DPD_AUX_CH_DATA1 0x64314
2376#define DPD_AUX_CH_DATA2 0x64318
2377#define DPD_AUX_CH_DATA3 0x6431c
2378#define DPD_AUX_CH_DATA4 0x64320
2379#define DPD_AUX_CH_DATA5 0x64324
2380
2381#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2382#define DP_AUX_CH_CTL_DONE (1 << 30)
2383#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2384#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2385#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2386#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2387#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2388#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2389#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2390#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2391#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2392#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2393#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2394#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2395#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2396#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2397#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2398#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2399#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2400#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2401#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2402
2403/*
2404 * Computing GMCH M and N values for the Display Port link
2405 *
2406 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2407 *
2408 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2409 *
2410 * The GMCH value is used internally
2411 *
2412 * bytes_per_pixel is the number of bytes coming out of the plane,
2413 * which is after the LUTs, so we want the bytes for our color format.
2414 * For our current usage, this is always 3, one byte for R, G and B.
2415 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002416#define _PIPEA_GMCH_DATA_M 0x70050
2417#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002418
2419/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2420#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2421#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2422
2423#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2424
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002425#define _PIPEA_GMCH_DATA_N 0x70054
2426#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002427#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2428
2429/*
2430 * Computing Link M and N values for the Display Port link
2431 *
2432 * Link M / N = pixel_clock / ls_clk
2433 *
2434 * (the DP spec calls pixel_clock the 'strm_clk')
2435 *
2436 * The Link value is transmitted in the Main Stream
2437 * Attributes and VB-ID.
2438 */
2439
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002440#define _PIPEA_DP_LINK_M 0x70060
2441#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002442#define PIPEA_DP_LINK_M_MASK (0xffffff)
2443
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002444#define _PIPEA_DP_LINK_N 0x70064
2445#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002446#define PIPEA_DP_LINK_N_MASK (0xffffff)
2447
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002448#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2449#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2450#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2451#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2452
Jesse Barnes585fb112008-07-29 11:54:06 -07002453/* Display & cursor control */
2454
2455/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002456#define _PIPEADSL 0x70000
Chris Wilson58e10eb2010-10-03 10:56:11 +01002457#define DSL_LINEMASK 0x00000fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002458#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002459#define PIPECONF_ENABLE (1<<31)
2460#define PIPECONF_DISABLE 0
2461#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002462#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002463#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002464#define PIPECONF_SINGLE_WIDE 0
2465#define PIPECONF_PIPE_UNLOCKED 0
2466#define PIPECONF_PIPE_LOCKED (1<<25)
2467#define PIPECONF_PALETTE 0
2468#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002469#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002470#define PIPECONF_INTERLACE_MASK (7 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002471/* Note that pre-gen3 does not support interlaced display directly. Panel
2472 * fitting must be disabled on pre-ilk for interlaced. */
2473#define PIPECONF_PROGRESSIVE (0 << 21)
2474#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2475#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2476#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2477#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2478/* Ironlake and later have a complete new set of values for interlaced. PFIT
2479 * means panel fitter required, PF means progressive fetch, DBL means power
2480 * saving pixel doubling. */
2481#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2482#define PIPECONF_INTERLACED_ILK (3 << 21)
2483#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2484#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002485#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002486#define PIPECONF_BPP_MASK (0x000000e0)
2487#define PIPECONF_BPP_8 (0<<5)
2488#define PIPECONF_BPP_10 (1<<5)
2489#define PIPECONF_BPP_6 (2<<5)
2490#define PIPECONF_BPP_12 (3<<5)
2491#define PIPECONF_DITHER_EN (1<<4)
2492#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2493#define PIPECONF_DITHER_TYPE_SP (0<<2)
2494#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2495#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2496#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002497#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002498#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002499#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002500#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2501#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2502#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002503#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002504#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2505#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2506#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2507#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002508#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002509#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2510#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2511#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2512#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2513#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2514#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002515#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002516#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002517#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2518#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002519#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2520#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2521#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002522#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002523#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2524#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2525#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2526#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2527#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2528#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2529#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2530#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2531#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2532#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2533#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002534#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002535#define PIPE_8BPC (0 << 5)
2536#define PIPE_10BPC (1 << 5)
2537#define PIPE_6BPC (2 << 5)
2538#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002539
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002540#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2541#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2542#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2543#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2544#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2545#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002546
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002547#define VLV_DPFLIPSTAT 0x70028
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002548#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2549#define PIPEB_HLINE_INT_EN (1<<28)
2550#define PIPEB_VBLANK_INT_EN (1<<27)
2551#define SPRITED_FLIPDONE_INT_EN (1<<26)
2552#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2553#define PLANEB_FLIPDONE_INT_EN (1<<24)
2554#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2555#define PIPEA_HLINE_INT_EN (1<<20)
2556#define PIPEA_VBLANK_INT_EN (1<<19)
2557#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2558#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2559#define PLANEA_FLIPDONE_INT_EN (1<<16)
2560
2561#define DPINVGTT 0x7002c /* VLV only */
2562#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2563#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2564#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2565#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2566#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2567#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2568#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2569#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2570#define DPINVGTT_EN_MASK 0xff0000
2571#define CURSORB_INVALID_GTT_STATUS (1<<7)
2572#define CURSORA_INVALID_GTT_STATUS (1<<6)
2573#define SPRITED_INVALID_GTT_STATUS (1<<5)
2574#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2575#define PLANEB_INVALID_GTT_STATUS (1<<3)
2576#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2577#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2578#define PLANEA_INVALID_GTT_STATUS (1<<0)
2579#define DPINVGTT_STATUS_MASK 0xff
2580
Jesse Barnes585fb112008-07-29 11:54:06 -07002581#define DSPARB 0x70030
2582#define DSPARB_CSTART_MASK (0x7f << 7)
2583#define DSPARB_CSTART_SHIFT 7
2584#define DSPARB_BSTART_MASK (0x7f)
2585#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002586#define DSPARB_BEND_SHIFT 9 /* on 855 */
2587#define DSPARB_AEND_SHIFT 0
2588
2589#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002590#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002591#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002592#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002593#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002594#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002595#define DSPFW_PLANEB_MASK (0x7f<<8)
2596#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002597#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002598#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002599#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002600#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002601#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002602#define DSPFW_HPLL_SR_EN (1<<31)
2603#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002604#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002605#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2606#define DSPFW_HPLL_CURSOR_SHIFT 16
2607#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2608#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002609
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002610/* drain latency register values*/
2611#define DRAIN_LATENCY_PRECISION_32 32
2612#define DRAIN_LATENCY_PRECISION_16 16
2613#define VLV_DDL1 0x70050
2614#define DDL_CURSORA_PRECISION_32 (1<<31)
2615#define DDL_CURSORA_PRECISION_16 (0<<31)
2616#define DDL_CURSORA_SHIFT 24
2617#define DDL_PLANEA_PRECISION_32 (1<<7)
2618#define DDL_PLANEA_PRECISION_16 (0<<7)
2619#define VLV_DDL2 0x70054
2620#define DDL_CURSORB_PRECISION_32 (1<<31)
2621#define DDL_CURSORB_PRECISION_16 (0<<31)
2622#define DDL_CURSORB_SHIFT 24
2623#define DDL_PLANEB_PRECISION_32 (1<<7)
2624#define DDL_PLANEB_PRECISION_16 (0<<7)
2625
Shaohua Li7662c8b2009-06-26 11:23:55 +08002626/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002627#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002628#define I915_FIFO_LINE_SIZE 64
2629#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002630
Jesse Barnesceb04242012-03-28 13:39:22 -07002631#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002632#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002633#define I965_FIFO_SIZE 512
2634#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002635#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002636#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002637#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002638
Jesse Barnesceb04242012-03-28 13:39:22 -07002639#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002640#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002641#define I915_MAX_WM 0x3f
2642
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002643#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2644#define PINEVIEW_FIFO_LINE_SIZE 64
2645#define PINEVIEW_MAX_WM 0x1ff
2646#define PINEVIEW_DFT_WM 0x3f
2647#define PINEVIEW_DFT_HPLLOFF_WM 0
2648#define PINEVIEW_GUARD_WM 10
2649#define PINEVIEW_CURSOR_FIFO 64
2650#define PINEVIEW_CURSOR_MAX_WM 0x3f
2651#define PINEVIEW_CURSOR_DFT_WM 0
2652#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002653
Jesse Barnesceb04242012-03-28 13:39:22 -07002654#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002655#define I965_CURSOR_FIFO 64
2656#define I965_CURSOR_MAX_WM 32
2657#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002658
2659/* define the Watermark register on Ironlake */
2660#define WM0_PIPEA_ILK 0x45100
2661#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2662#define WM0_PIPE_PLANE_SHIFT 16
2663#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2664#define WM0_PIPE_SPRITE_SHIFT 8
2665#define WM0_PIPE_CURSOR_MASK (0x1f)
2666
2667#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002668#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002669#define WM1_LP_ILK 0x45108
2670#define WM1_LP_SR_EN (1<<31)
2671#define WM1_LP_LATENCY_SHIFT 24
2672#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002673#define WM1_LP_FBC_MASK (0xf<<20)
2674#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002675#define WM1_LP_SR_MASK (0x1ff<<8)
2676#define WM1_LP_SR_SHIFT 8
2677#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002678#define WM2_LP_ILK 0x4510c
2679#define WM2_LP_EN (1<<31)
2680#define WM3_LP_ILK 0x45110
2681#define WM3_LP_EN (1<<31)
2682#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002683#define WM2S_LP_IVB 0x45124
2684#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002685#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002686
2687/* Memory latency timer register */
2688#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002689#define MLTR_WM1_SHIFT 0
2690#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002691/* the unit of memory self-refresh latency time is 0.5us */
2692#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002693#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2694#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2695#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002696
2697/* define the fifo size on Ironlake */
2698#define ILK_DISPLAY_FIFO 128
2699#define ILK_DISPLAY_MAXWM 64
2700#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002701#define ILK_CURSOR_FIFO 32
2702#define ILK_CURSOR_MAXWM 16
2703#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002704
2705#define ILK_DISPLAY_SR_FIFO 512
2706#define ILK_DISPLAY_MAX_SRWM 0x1ff
2707#define ILK_DISPLAY_DFT_SRWM 0x3f
2708#define ILK_CURSOR_SR_FIFO 64
2709#define ILK_CURSOR_MAX_SRWM 0x3f
2710#define ILK_CURSOR_DFT_SRWM 8
2711
2712#define ILK_FIFO_LINE_SIZE 64
2713
Yuanhan Liu13982612010-12-15 15:42:31 +08002714/* define the WM info on Sandybridge */
2715#define SNB_DISPLAY_FIFO 128
2716#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2717#define SNB_DISPLAY_DFTWM 8
2718#define SNB_CURSOR_FIFO 32
2719#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2720#define SNB_CURSOR_DFTWM 8
2721
2722#define SNB_DISPLAY_SR_FIFO 512
2723#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2724#define SNB_DISPLAY_DFT_SRWM 0x3f
2725#define SNB_CURSOR_SR_FIFO 64
2726#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2727#define SNB_CURSOR_DFT_SRWM 8
2728
2729#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2730
2731#define SNB_FIFO_LINE_SIZE 64
2732
2733
2734/* the address where we get all kinds of latency value */
2735#define SSKPD 0x5d10
2736#define SSKPD_WM_MASK 0x3f
2737#define SSKPD_WM0_SHIFT 0
2738#define SSKPD_WM1_SHIFT 8
2739#define SSKPD_WM2_SHIFT 16
2740#define SSKPD_WM3_SHIFT 24
2741
2742#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2743#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2744#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2745#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2746#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2747
Jesse Barnes585fb112008-07-29 11:54:06 -07002748/*
2749 * The two pipe frame counter registers are not synchronized, so
2750 * reading a stable value is somewhat tricky. The following code
2751 * should work:
2752 *
2753 * do {
2754 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2755 * PIPE_FRAME_HIGH_SHIFT;
2756 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2757 * PIPE_FRAME_LOW_SHIFT);
2758 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2759 * PIPE_FRAME_HIGH_SHIFT);
2760 * } while (high1 != high2);
2761 * frame = (high1 << 8) | low1;
2762 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002763#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002764#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2765#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002766#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002767#define PIPE_FRAME_LOW_MASK 0xff000000
2768#define PIPE_FRAME_LOW_SHIFT 24
2769#define PIPE_PIXEL_MASK 0x00ffffff
2770#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002771/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002772#define _PIPEA_FRMCOUNT_GM45 0x70040
2773#define _PIPEA_FLIPCOUNT_GM45 0x70044
2774#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002775
2776/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002777#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002778/* Old style CUR*CNTR flags (desktop 8xx) */
2779#define CURSOR_ENABLE 0x80000000
2780#define CURSOR_GAMMA_ENABLE 0x40000000
2781#define CURSOR_STRIDE_MASK 0x30000000
2782#define CURSOR_FORMAT_SHIFT 24
2783#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2784#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2785#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2786#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2787#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2788#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2789/* New style CUR*CNTR flags */
2790#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002791#define CURSOR_MODE_DISABLE 0x00
2792#define CURSOR_MODE_64_32B_AX 0x07
2793#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002794#define MCURSOR_PIPE_SELECT (1 << 28)
2795#define MCURSOR_PIPE_A 0x00
2796#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002797#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002798#define _CURABASE 0x70084
2799#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002800#define CURSOR_POS_MASK 0x007FF
2801#define CURSOR_POS_SIGN 0x8000
2802#define CURSOR_X_SHIFT 0
2803#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04002804#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002805#define _CURBCNTR 0x700c0
2806#define _CURBBASE 0x700c4
2807#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002808
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002809#define _CURBCNTR_IVB 0x71080
2810#define _CURBBASE_IVB 0x71084
2811#define _CURBPOS_IVB 0x71088
2812
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002813#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2814#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2815#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002816
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002817#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2818#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2819#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2820
Jesse Barnes585fb112008-07-29 11:54:06 -07002821/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002822#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002823#define DISPLAY_PLANE_ENABLE (1<<31)
2824#define DISPLAY_PLANE_DISABLE 0
2825#define DISPPLANE_GAMMA_ENABLE (1<<30)
2826#define DISPPLANE_GAMMA_DISABLE 0
2827#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2828#define DISPPLANE_8BPP (0x2<<26)
2829#define DISPPLANE_15_16BPP (0x4<<26)
2830#define DISPPLANE_16BPP (0x5<<26)
2831#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2832#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002833#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002834#define DISPPLANE_STEREO_ENABLE (1<<25)
2835#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002836#define DISPPLANE_SEL_PIPE_SHIFT 24
2837#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002838#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002839#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002840#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2841#define DISPPLANE_SRC_KEY_DISABLE 0
2842#define DISPPLANE_LINE_DOUBLE (1<<20)
2843#define DISPPLANE_NO_LINE_DOUBLE 0
2844#define DISPPLANE_STEREO_POLARITY_FIRST 0
2845#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002846#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002847#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002848#define _DSPAADDR 0x70184
2849#define _DSPASTRIDE 0x70188
2850#define _DSPAPOS 0x7018C /* reserved */
2851#define _DSPASIZE 0x70190
2852#define _DSPASURF 0x7019C /* 965+ only */
2853#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002854
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002855#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2856#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2857#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2858#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2859#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2860#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2861#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Chris Wilson5eddb702010-09-11 13:48:45 +01002862
Jesse Barnes585fb112008-07-29 11:54:06 -07002863/* VBIOS flags */
2864#define SWF00 0x71410
2865#define SWF01 0x71414
2866#define SWF02 0x71418
2867#define SWF03 0x7141c
2868#define SWF04 0x71420
2869#define SWF05 0x71424
2870#define SWF06 0x71428
2871#define SWF10 0x70410
2872#define SWF11 0x70414
2873#define SWF14 0x71420
2874#define SWF30 0x72414
2875#define SWF31 0x72418
2876#define SWF32 0x7241c
2877
2878/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002879#define _PIPEBDSL 0x71000
2880#define _PIPEBCONF 0x71008
2881#define _PIPEBSTAT 0x71024
2882#define _PIPEBFRAMEHIGH 0x71040
2883#define _PIPEBFRAMEPIXEL 0x71044
2884#define _PIPEB_FRMCOUNT_GM45 0x71040
2885#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002886
Jesse Barnes585fb112008-07-29 11:54:06 -07002887
2888/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002889#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07002890#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2891#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2892#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2893#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002894#define _DSPBADDR 0x71184
2895#define _DSPBSTRIDE 0x71188
2896#define _DSPBPOS 0x7118C
2897#define _DSPBSIZE 0x71190
2898#define _DSPBSURF 0x7119C
2899#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07002900
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002901/* Sprite A control */
2902#define _DVSACNTR 0x72180
2903#define DVS_ENABLE (1<<31)
2904#define DVS_GAMMA_ENABLE (1<<30)
2905#define DVS_PIXFORMAT_MASK (3<<25)
2906#define DVS_FORMAT_YUV422 (0<<25)
2907#define DVS_FORMAT_RGBX101010 (1<<25)
2908#define DVS_FORMAT_RGBX888 (2<<25)
2909#define DVS_FORMAT_RGBX161616 (3<<25)
2910#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08002911#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002912#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2913#define DVS_YUV_ORDER_YUYV (0<<16)
2914#define DVS_YUV_ORDER_UYVY (1<<16)
2915#define DVS_YUV_ORDER_YVYU (2<<16)
2916#define DVS_YUV_ORDER_VYUY (3<<16)
2917#define DVS_DEST_KEY (1<<2)
2918#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2919#define DVS_TILED (1<<10)
2920#define _DVSALINOFF 0x72184
2921#define _DVSASTRIDE 0x72188
2922#define _DVSAPOS 0x7218c
2923#define _DVSASIZE 0x72190
2924#define _DVSAKEYVAL 0x72194
2925#define _DVSAKEYMSK 0x72198
2926#define _DVSASURF 0x7219c
2927#define _DVSAKEYMAXVAL 0x721a0
2928#define _DVSATILEOFF 0x721a4
2929#define _DVSASURFLIVE 0x721ac
2930#define _DVSASCALE 0x72204
2931#define DVS_SCALE_ENABLE (1<<31)
2932#define DVS_FILTER_MASK (3<<29)
2933#define DVS_FILTER_MEDIUM (0<<29)
2934#define DVS_FILTER_ENHANCING (1<<29)
2935#define DVS_FILTER_SOFTENING (2<<29)
2936#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2937#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2938#define _DVSAGAMC 0x72300
2939
2940#define _DVSBCNTR 0x73180
2941#define _DVSBLINOFF 0x73184
2942#define _DVSBSTRIDE 0x73188
2943#define _DVSBPOS 0x7318c
2944#define _DVSBSIZE 0x73190
2945#define _DVSBKEYVAL 0x73194
2946#define _DVSBKEYMSK 0x73198
2947#define _DVSBSURF 0x7319c
2948#define _DVSBKEYMAXVAL 0x731a0
2949#define _DVSBTILEOFF 0x731a4
2950#define _DVSBSURFLIVE 0x731ac
2951#define _DVSBSCALE 0x73204
2952#define _DVSBGAMC 0x73300
2953
2954#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2955#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2956#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2957#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2958#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002959#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002960#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2961#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2962#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002963#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2964#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002965
2966#define _SPRA_CTL 0x70280
2967#define SPRITE_ENABLE (1<<31)
2968#define SPRITE_GAMMA_ENABLE (1<<30)
2969#define SPRITE_PIXFORMAT_MASK (7<<25)
2970#define SPRITE_FORMAT_YUV422 (0<<25)
2971#define SPRITE_FORMAT_RGBX101010 (1<<25)
2972#define SPRITE_FORMAT_RGBX888 (2<<25)
2973#define SPRITE_FORMAT_RGBX161616 (3<<25)
2974#define SPRITE_FORMAT_YUV444 (4<<25)
2975#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2976#define SPRITE_CSC_ENABLE (1<<24)
2977#define SPRITE_SOURCE_KEY (1<<22)
2978#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2979#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2980#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2981#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2982#define SPRITE_YUV_ORDER_YUYV (0<<16)
2983#define SPRITE_YUV_ORDER_UYVY (1<<16)
2984#define SPRITE_YUV_ORDER_YVYU (2<<16)
2985#define SPRITE_YUV_ORDER_VYUY (3<<16)
2986#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2987#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2988#define SPRITE_TILED (1<<10)
2989#define SPRITE_DEST_KEY (1<<2)
2990#define _SPRA_LINOFF 0x70284
2991#define _SPRA_STRIDE 0x70288
2992#define _SPRA_POS 0x7028c
2993#define _SPRA_SIZE 0x70290
2994#define _SPRA_KEYVAL 0x70294
2995#define _SPRA_KEYMSK 0x70298
2996#define _SPRA_SURF 0x7029c
2997#define _SPRA_KEYMAX 0x702a0
2998#define _SPRA_TILEOFF 0x702a4
2999#define _SPRA_SCALE 0x70304
3000#define SPRITE_SCALE_ENABLE (1<<31)
3001#define SPRITE_FILTER_MASK (3<<29)
3002#define SPRITE_FILTER_MEDIUM (0<<29)
3003#define SPRITE_FILTER_ENHANCING (1<<29)
3004#define SPRITE_FILTER_SOFTENING (2<<29)
3005#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3006#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3007#define _SPRA_GAMC 0x70400
3008
3009#define _SPRB_CTL 0x71280
3010#define _SPRB_LINOFF 0x71284
3011#define _SPRB_STRIDE 0x71288
3012#define _SPRB_POS 0x7128c
3013#define _SPRB_SIZE 0x71290
3014#define _SPRB_KEYVAL 0x71294
3015#define _SPRB_KEYMSK 0x71298
3016#define _SPRB_SURF 0x7129c
3017#define _SPRB_KEYMAX 0x712a0
3018#define _SPRB_TILEOFF 0x712a4
3019#define _SPRB_SCALE 0x71304
3020#define _SPRB_GAMC 0x71400
3021
3022#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3023#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3024#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3025#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3026#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3027#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3028#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3029#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3030#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3031#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3032#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3033#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3034
Jesse Barnes585fb112008-07-29 11:54:06 -07003035/* VBIOS regs */
3036#define VGACNTRL 0x71400
3037# define VGA_DISP_DISABLE (1 << 31)
3038# define VGA_2X_MODE (1 << 30)
3039# define VGA_PIPE_B_SELECT (1 << 29)
3040
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003041/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003042
3043#define CPU_VGACNTRL 0x41000
3044
3045#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3046#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3047#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3048#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3049#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3050#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3051#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3052#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3053#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3054
3055/* refresh rate hardware control */
3056#define RR_HW_CTL 0x45300
3057#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3058#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3059
3060#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003061#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003062#define FDI_PLL_BIOS_1 0x46004
3063#define FDI_PLL_BIOS_2 0x46008
3064#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3065#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3066#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3067
Eric Anholt8956c8b2010-03-18 13:21:14 -07003068#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08003069# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3070# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07003071# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3072# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3073
3074#define PCH_3DCGDIS0 0x46020
3075# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3076# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3077
Eric Anholt06f37752010-12-14 10:06:46 -08003078#define PCH_3DCGDIS1 0x46024
3079# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3080
Zhenyu Wangb9055052009-06-05 15:38:38 +08003081#define FDI_PLL_FREQ_CTL 0x46030
3082#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3083#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3084#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3085
3086
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003087#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003088#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3089#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003090#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003091#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003092#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003093
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003094#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003095#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003096#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003097#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003098
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003099#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003100#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003101#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003102#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003103
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003104#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003105#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003106#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003107#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003108
3109/* PIPEB timing regs are same start from 0x61000 */
3110
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003111#define _PIPEB_DATA_M1 0x61030
3112#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003113
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003114#define _PIPEB_DATA_M2 0x61038
3115#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003116
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003117#define _PIPEB_LINK_M1 0x61040
3118#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003119
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003120#define _PIPEB_LINK_M2 0x61048
3121#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003122
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003123#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3124#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3125#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3126#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3127#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3128#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3129#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3130#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003131
3132/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003133/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3134#define _PFA_CTL_1 0x68080
3135#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003136#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003137#define PF_FILTER_MASK (3<<23)
3138#define PF_FILTER_PROGRAMMED (0<<23)
3139#define PF_FILTER_MED_3x3 (1<<23)
3140#define PF_FILTER_EDGE_ENHANCE (2<<23)
3141#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003142#define _PFA_WIN_SZ 0x68074
3143#define _PFB_WIN_SZ 0x68874
3144#define _PFA_WIN_POS 0x68070
3145#define _PFB_WIN_POS 0x68870
3146#define _PFA_VSCALE 0x68084
3147#define _PFB_VSCALE 0x68884
3148#define _PFA_HSCALE 0x68090
3149#define _PFB_HSCALE 0x68890
3150
3151#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3152#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3153#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3154#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3155#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003156
3157/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003158#define _LGC_PALETTE_A 0x4a000
3159#define _LGC_PALETTE_B 0x4a800
3160#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003161
3162/* interrupts */
3163#define DE_MASTER_IRQ_CONTROL (1 << 31)
3164#define DE_SPRITEB_FLIP_DONE (1 << 29)
3165#define DE_SPRITEA_FLIP_DONE (1 << 28)
3166#define DE_PLANEB_FLIP_DONE (1 << 27)
3167#define DE_PLANEA_FLIP_DONE (1 << 26)
3168#define DE_PCU_EVENT (1 << 25)
3169#define DE_GTT_FAULT (1 << 24)
3170#define DE_POISON (1 << 23)
3171#define DE_PERFORM_COUNTER (1 << 22)
3172#define DE_PCH_EVENT (1 << 21)
3173#define DE_AUX_CHANNEL_A (1 << 20)
3174#define DE_DP_A_HOTPLUG (1 << 19)
3175#define DE_GSE (1 << 18)
3176#define DE_PIPEB_VBLANK (1 << 15)
3177#define DE_PIPEB_EVEN_FIELD (1 << 14)
3178#define DE_PIPEB_ODD_FIELD (1 << 13)
3179#define DE_PIPEB_LINE_COMPARE (1 << 12)
3180#define DE_PIPEB_VSYNC (1 << 11)
3181#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3182#define DE_PIPEA_VBLANK (1 << 7)
3183#define DE_PIPEA_EVEN_FIELD (1 << 6)
3184#define DE_PIPEA_ODD_FIELD (1 << 5)
3185#define DE_PIPEA_LINE_COMPARE (1 << 4)
3186#define DE_PIPEA_VSYNC (1 << 3)
3187#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3188
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003189/* More Ivybridge lolz */
3190#define DE_ERR_DEBUG_IVB (1<<30)
3191#define DE_GSE_IVB (1<<29)
3192#define DE_PCH_EVENT_IVB (1<<28)
3193#define DE_DP_A_HOTPLUG_IVB (1<<27)
3194#define DE_AUX_CHANNEL_A_IVB (1<<26)
3195#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3196#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3197#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3198#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3199#define DE_PIPEB_VBLANK_IVB (1<<5)
3200#define DE_PIPEA_VBLANK_IVB (1<<0)
3201
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003202#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3203#define MASTER_INTERRUPT_ENABLE (1<<31)
3204
Zhenyu Wangb9055052009-06-05 15:38:38 +08003205#define DEISR 0x44000
3206#define DEIMR 0x44004
3207#define DEIIR 0x44008
3208#define DEIER 0x4400c
3209
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003210/* GT interrupt.
3211 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3212 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003213#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3214#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003215#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003216#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3217#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003218#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003219#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3220#define GT_PIPE_NOTIFY (1 << 4)
3221#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3222#define GT_SYNC_STATUS (1 << 2)
3223#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003224
3225#define GTISR 0x44010
3226#define GTIMR 0x44014
3227#define GTIIR 0x44018
3228#define GTIER 0x4401c
3229
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003230#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003231/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3232#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003233#define ILK_DPARB_GATE (1<<22)
3234#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003235#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3236#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3237#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3238#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3239#define ILK_HDCP_DISABLE (1<<25)
3240#define ILK_eDP_A_DISABLE (1<<24)
3241#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003242#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07003243#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003244#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08003245#define ILK_DPFD_CLK_GATE (1<<7)
3246
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003247/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3248#define ILK_CLK_FBC (1<<7)
3249#define ILK_DPFC_DIS1 (1<<8)
3250#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003251
Eric Anholt116ac8d2011-12-21 10:31:09 -08003252#define IVB_CHICKEN3 0x4200c
3253# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3254# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3255
Zhenyu Wang553bd142009-09-02 10:57:52 +08003256#define DISP_ARB_CTL 0x45000
3257#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003258#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003259
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003260/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003261#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3262# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3263
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003264#define GEN7_L3CNTLREG1 0xB01C
3265#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3266
3267#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3268#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3269
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003270/* WaCatErrorRejectionIssue */
3271#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3272#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3273
Zhenyu Wangb9055052009-06-05 15:38:38 +08003274/* PCH */
3275
3276/* south display engine interrupt */
Jesse Barnes776ad802011-01-04 15:09:39 -08003277#define SDE_AUDIO_POWER_D (1 << 27)
3278#define SDE_AUDIO_POWER_C (1 << 26)
3279#define SDE_AUDIO_POWER_B (1 << 25)
3280#define SDE_AUDIO_POWER_SHIFT (25)
3281#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3282#define SDE_GMBUS (1 << 24)
3283#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3284#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3285#define SDE_AUDIO_HDCP_MASK (3 << 22)
3286#define SDE_AUDIO_TRANSB (1 << 21)
3287#define SDE_AUDIO_TRANSA (1 << 20)
3288#define SDE_AUDIO_TRANS_MASK (3 << 20)
3289#define SDE_POISON (1 << 19)
3290/* 18 reserved */
3291#define SDE_FDI_RXB (1 << 17)
3292#define SDE_FDI_RXA (1 << 16)
3293#define SDE_FDI_MASK (3 << 16)
3294#define SDE_AUXD (1 << 15)
3295#define SDE_AUXC (1 << 14)
3296#define SDE_AUXB (1 << 13)
3297#define SDE_AUX_MASK (7 << 13)
3298/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003299#define SDE_CRT_HOTPLUG (1 << 11)
3300#define SDE_PORTD_HOTPLUG (1 << 10)
3301#define SDE_PORTC_HOTPLUG (1 << 9)
3302#define SDE_PORTB_HOTPLUG (1 << 8)
3303#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003304#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003305#define SDE_TRANSB_CRC_DONE (1 << 5)
3306#define SDE_TRANSB_CRC_ERR (1 << 4)
3307#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3308#define SDE_TRANSA_CRC_DONE (1 << 2)
3309#define SDE_TRANSA_CRC_ERR (1 << 1)
3310#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3311#define SDE_TRANS_MASK (0x3f)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003312/* CPT */
3313#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3314#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3315#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3316#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003317#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3318 SDE_PORTD_HOTPLUG_CPT | \
3319 SDE_PORTC_HOTPLUG_CPT | \
3320 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003321
3322#define SDEISR 0xc4000
3323#define SDEIMR 0xc4004
3324#define SDEIIR 0xc4008
3325#define SDEIER 0xc400c
3326
3327/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003328#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003329#define PORTD_HOTPLUG_ENABLE (1 << 20)
3330#define PORTD_PULSE_DURATION_2ms (0)
3331#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3332#define PORTD_PULSE_DURATION_6ms (2 << 18)
3333#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003334#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003335#define PORTD_HOTPLUG_NO_DETECT (0)
3336#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3337#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3338#define PORTC_HOTPLUG_ENABLE (1 << 12)
3339#define PORTC_PULSE_DURATION_2ms (0)
3340#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3341#define PORTC_PULSE_DURATION_6ms (2 << 10)
3342#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003343#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003344#define PORTC_HOTPLUG_NO_DETECT (0)
3345#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3346#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3347#define PORTB_HOTPLUG_ENABLE (1 << 4)
3348#define PORTB_PULSE_DURATION_2ms (0)
3349#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3350#define PORTB_PULSE_DURATION_6ms (2 << 2)
3351#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003352#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003353#define PORTB_HOTPLUG_NO_DETECT (0)
3354#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3355#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3356
3357#define PCH_GPIOA 0xc5010
3358#define PCH_GPIOB 0xc5014
3359#define PCH_GPIOC 0xc5018
3360#define PCH_GPIOD 0xc501c
3361#define PCH_GPIOE 0xc5020
3362#define PCH_GPIOF 0xc5024
3363
Eric Anholtf0217c42009-12-01 11:56:30 -08003364#define PCH_GMBUS0 0xc5100
3365#define PCH_GMBUS1 0xc5104
3366#define PCH_GMBUS2 0xc5108
3367#define PCH_GMBUS3 0xc510c
3368#define PCH_GMBUS4 0xc5110
3369#define PCH_GMBUS5 0xc5120
3370
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003371#define _PCH_DPLL_A 0xc6014
3372#define _PCH_DPLL_B 0xc6018
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003373#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003374
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003375#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003376#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003377#define _PCH_FPA1 0xc6044
3378#define _PCH_FPB0 0xc6048
3379#define _PCH_FPB1 0xc604c
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003380#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3381#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003382
3383#define PCH_DPLL_TEST 0xc606c
3384
3385#define PCH_DREF_CONTROL 0xC6200
3386#define DREF_CONTROL_MASK 0x7fc3
3387#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3388#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3389#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3390#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3391#define DREF_SSC_SOURCE_DISABLE (0<<11)
3392#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003393#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003394#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3395#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3396#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003397#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003398#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3399#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003400#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003401#define DREF_SSC4_DOWNSPREAD (0<<6)
3402#define DREF_SSC4_CENTERSPREAD (1<<6)
3403#define DREF_SSC1_DISABLE (0<<1)
3404#define DREF_SSC1_ENABLE (1<<1)
3405#define DREF_SSC4_DISABLE (0)
3406#define DREF_SSC4_ENABLE (1)
3407
3408#define PCH_RAWCLK_FREQ 0xc6204
3409#define FDL_TP1_TIMER_SHIFT 12
3410#define FDL_TP1_TIMER_MASK (3<<12)
3411#define FDL_TP2_TIMER_SHIFT 10
3412#define FDL_TP2_TIMER_MASK (3<<10)
3413#define RAWCLK_FREQ_MASK 0x3ff
3414
3415#define PCH_DPLL_TMR_CFG 0xc6208
3416
3417#define PCH_SSC4_PARMS 0xc6210
3418#define PCH_SSC4_AUX_PARMS 0xc6214
3419
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420#define PCH_DPLL_SEL 0xc7000
3421#define TRANSA_DPLL_ENABLE (1<<3)
3422#define TRANSA_DPLLB_SEL (1<<0)
3423#define TRANSA_DPLLA_SEL 0
3424#define TRANSB_DPLL_ENABLE (1<<7)
3425#define TRANSB_DPLLB_SEL (1<<4)
3426#define TRANSB_DPLLA_SEL (0)
3427#define TRANSC_DPLL_ENABLE (1<<11)
3428#define TRANSC_DPLLB_SEL (1<<8)
3429#define TRANSC_DPLLA_SEL (0)
3430
Zhenyu Wangb9055052009-06-05 15:38:38 +08003431/* transcoder */
3432
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003433#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003434#define TRANS_HTOTAL_SHIFT 16
3435#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003436#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003437#define TRANS_HBLANK_END_SHIFT 16
3438#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003439#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003440#define TRANS_HSYNC_END_SHIFT 16
3441#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003442#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003443#define TRANS_VTOTAL_SHIFT 16
3444#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003445#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003446#define TRANS_VBLANK_END_SHIFT 16
3447#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003448#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003449#define TRANS_VSYNC_END_SHIFT 16
3450#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003451#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003452
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003453#define _TRANSA_DATA_M1 0xe0030
3454#define _TRANSA_DATA_N1 0xe0034
3455#define _TRANSA_DATA_M2 0xe0038
3456#define _TRANSA_DATA_N2 0xe003c
3457#define _TRANSA_DP_LINK_M1 0xe0040
3458#define _TRANSA_DP_LINK_N1 0xe0044
3459#define _TRANSA_DP_LINK_M2 0xe0048
3460#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003461
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003462/* Per-transcoder DIP controls */
3463
3464#define _VIDEO_DIP_CTL_A 0xe0200
3465#define _VIDEO_DIP_DATA_A 0xe0208
3466#define _VIDEO_DIP_GCP_A 0xe0210
3467
3468#define _VIDEO_DIP_CTL_B 0xe1200
3469#define _VIDEO_DIP_DATA_B 0xe1208
3470#define _VIDEO_DIP_GCP_B 0xe1210
3471
3472#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3473#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3474#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3475
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003476#define VLV_VIDEO_DIP_CTL_A 0x60220
3477#define VLV_VIDEO_DIP_DATA_A 0x60208
3478#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3479
3480#define VLV_VIDEO_DIP_CTL_B 0x61170
3481#define VLV_VIDEO_DIP_DATA_B 0x61174
3482#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3483
3484#define VLV_TVIDEO_DIP_CTL(pipe) \
3485 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3486#define VLV_TVIDEO_DIP_DATA(pipe) \
3487 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3488#define VLV_TVIDEO_DIP_GCP(pipe) \
3489 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3490
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003491#define _TRANS_HTOTAL_B 0xe1000
3492#define _TRANS_HBLANK_B 0xe1004
3493#define _TRANS_HSYNC_B 0xe1008
3494#define _TRANS_VTOTAL_B 0xe100c
3495#define _TRANS_VBLANK_B 0xe1010
3496#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003497#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003498
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003499#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3500#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3501#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3502#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3503#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3504#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003505#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3506 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003507
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003508#define _TRANSB_DATA_M1 0xe1030
3509#define _TRANSB_DATA_N1 0xe1034
3510#define _TRANSB_DATA_M2 0xe1038
3511#define _TRANSB_DATA_N2 0xe103c
3512#define _TRANSB_DP_LINK_M1 0xe1040
3513#define _TRANSB_DP_LINK_N1 0xe1044
3514#define _TRANSB_DP_LINK_M2 0xe1048
3515#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003516
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003517#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3518#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3519#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3520#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3521#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3522#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3523#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3524#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3525
3526#define _TRANSACONF 0xf0008
3527#define _TRANSBCONF 0xf1008
3528#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003529#define TRANS_DISABLE (0<<31)
3530#define TRANS_ENABLE (1<<31)
3531#define TRANS_STATE_MASK (1<<30)
3532#define TRANS_STATE_DISABLE (0<<30)
3533#define TRANS_STATE_ENABLE (1<<30)
3534#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3535#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3536#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3537#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3538#define TRANS_DP_AUDIO_ONLY (1<<26)
3539#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003540#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003541#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003542#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003543#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003544#define TRANS_8BPC (0<<5)
3545#define TRANS_10BPC (1<<5)
3546#define TRANS_6BPC (2<<5)
3547#define TRANS_12BPC (3<<5)
3548
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003549#define _TRANSA_CHICKEN2 0xf0064
3550#define _TRANSB_CHICKEN2 0xf1064
3551#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3552#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3553
Jesse Barnes291427f2011-07-29 12:42:37 -07003554#define SOUTH_CHICKEN1 0xc2000
3555#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3556#define FDIA_PHASE_SYNC_SHIFT_EN 18
3557#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3558#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003559#define SOUTH_CHICKEN2 0xc2004
3560#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3561
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003562#define _FDI_RXA_CHICKEN 0xc200c
3563#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003564#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3565#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003566#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003567
Jesse Barnes382b0932010-10-07 16:01:25 -07003568#define SOUTH_DSPCLK_GATE_D 0xc2020
3569#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3570
Zhenyu Wangb9055052009-06-05 15:38:38 +08003571/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003572#define _FDI_TXA_CTL 0x60100
3573#define _FDI_TXB_CTL 0x61100
3574#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003575#define FDI_TX_DISABLE (0<<31)
3576#define FDI_TX_ENABLE (1<<31)
3577#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3578#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3579#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3580#define FDI_LINK_TRAIN_NONE (3<<28)
3581#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3582#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3583#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3584#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3585#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3586#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3587#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3588#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3590 SNB has different settings. */
3591/* SNB A-stepping */
3592#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3593#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3594#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3595#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3596/* SNB B-stepping */
3597#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3598#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3599#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3600#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3601#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003602#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3603#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3604#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3605#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3606#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003607/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003608#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003609
3610/* Ivybridge has different bits for lolz */
3611#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3612#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3613#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3614#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3615
Zhenyu Wangb9055052009-06-05 15:38:38 +08003616/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003617#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003618#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003619#define FDI_SCRAMBLING_ENABLE (0<<7)
3620#define FDI_SCRAMBLING_DISABLE (1<<7)
3621
3622/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003623#define _FDI_RXA_CTL 0xf000c
3624#define _FDI_RXB_CTL 0xf100c
3625#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003626#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003627/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003628#define FDI_FS_ERRC_ENABLE (1<<27)
3629#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003630#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3631#define FDI_8BPC (0<<16)
3632#define FDI_10BPC (1<<16)
3633#define FDI_6BPC (2<<16)
3634#define FDI_12BPC (3<<16)
3635#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3636#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3637#define FDI_RX_PLL_ENABLE (1<<13)
3638#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3639#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3640#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3641#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3642#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003643#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003644/* CPT */
3645#define FDI_AUTO_TRAINING (1<<10)
3646#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3647#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3648#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3649#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3650#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003651
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003652#define _FDI_RXA_MISC 0xf0010
3653#define _FDI_RXB_MISC 0xf1010
3654#define _FDI_RXA_TUSIZE1 0xf0030
3655#define _FDI_RXA_TUSIZE2 0xf0038
3656#define _FDI_RXB_TUSIZE1 0xf1030
3657#define _FDI_RXB_TUSIZE2 0xf1038
3658#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3659#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3660#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003661
3662/* FDI_RX interrupt register format */
3663#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3664#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3665#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3666#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3667#define FDI_RX_FS_CODE_ERR (1<<6)
3668#define FDI_RX_FE_CODE_ERR (1<<5)
3669#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3670#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3671#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3672#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3673#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3674
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003675#define _FDI_RXA_IIR 0xf0014
3676#define _FDI_RXA_IMR 0xf0018
3677#define _FDI_RXB_IIR 0xf1014
3678#define _FDI_RXB_IMR 0xf1018
3679#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3680#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003681
3682#define FDI_PLL_CTL_1 0xfe000
3683#define FDI_PLL_CTL_2 0xfe004
3684
3685/* CRT */
3686#define PCH_ADPA 0xe1100
3687#define ADPA_TRANS_SELECT_MASK (1<<30)
3688#define ADPA_TRANS_A_SELECT 0
3689#define ADPA_TRANS_B_SELECT (1<<30)
3690#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3691#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3692#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3693#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3694#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3695#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3696#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3697#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3698#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3699#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3700#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3701#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3702#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3703#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3704#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3705#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3706#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3707#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3708#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3709
3710/* or SDVOB */
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003711#define VLV_HDMIB 0x61140
Zhenyu Wangb9055052009-06-05 15:38:38 +08003712#define HDMIB 0xe1140
3713#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003714#define TRANSCODER(pipe) ((pipe) << 30)
3715#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3716#define TRANSCODER_MASK (1 << 30)
3717#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003718#define COLOR_FORMAT_8bpc (0)
3719#define COLOR_FORMAT_12bpc (3 << 26)
3720#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3721#define SDVO_ENCODING (0)
3722#define TMDS_ENCODING (2 << 10)
3723#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003724/* CPT */
3725#define HDMI_MODE_SELECT (1 << 9)
3726#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003727#define SDVOB_BORDER_ENABLE (1 << 7)
3728#define AUDIO_ENABLE (1 << 6)
3729#define VSYNC_ACTIVE_HIGH (1 << 4)
3730#define HSYNC_ACTIVE_HIGH (1 << 3)
3731#define PORT_DETECTED (1 << 2)
3732
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003733/* PCH SDVOB multiplex with HDMIB */
3734#define PCH_SDVOB HDMIB
3735
Zhenyu Wangb9055052009-06-05 15:38:38 +08003736#define HDMIC 0xe1150
3737#define HDMID 0xe1160
3738
3739#define PCH_LVDS 0xe1180
3740#define LVDS_DETECTED (1 << 1)
3741
3742#define BLC_PWM_CPU_CTL2 0x48250
3743#define PWM_ENABLE (1 << 31)
3744#define PWM_PIPE_A (0 << 29)
3745#define PWM_PIPE_B (1 << 29)
3746#define BLC_PWM_CPU_CTL 0x48254
3747
3748#define BLC_PWM_PCH_CTL1 0xc8250
3749#define PWM_PCH_ENABLE (1 << 31)
3750#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3751#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3752#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3753#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3754
3755#define BLC_PWM_PCH_CTL2 0xc8254
3756
3757#define PCH_PP_STATUS 0xc7200
3758#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003759#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003760#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003761#define EDP_FORCE_VDD (1 << 3)
3762#define EDP_BLC_ENABLE (1 << 2)
3763#define PANEL_POWER_RESET (1 << 1)
3764#define PANEL_POWER_OFF (0 << 0)
3765#define PANEL_POWER_ON (1 << 0)
3766#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003767#define PANEL_PORT_SELECT_MASK (3 << 30)
3768#define PANEL_PORT_SELECT_LVDS (0 << 30)
3769#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003770#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003771#define PANEL_PORT_SELECT_DPC (2 << 30)
3772#define PANEL_PORT_SELECT_DPD (3 << 30)
3773#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3774#define PANEL_POWER_UP_DELAY_SHIFT 16
3775#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3776#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3777
Zhenyu Wangb9055052009-06-05 15:38:38 +08003778#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003779#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3780#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3781#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3782#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3783
Zhenyu Wangb9055052009-06-05 15:38:38 +08003784#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07003785#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3786#define PP_REFERENCE_DIVIDER_SHIFT 8
3787#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3788#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003789
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003790#define PCH_DP_B 0xe4100
3791#define PCH_DPB_AUX_CH_CTL 0xe4110
3792#define PCH_DPB_AUX_CH_DATA1 0xe4114
3793#define PCH_DPB_AUX_CH_DATA2 0xe4118
3794#define PCH_DPB_AUX_CH_DATA3 0xe411c
3795#define PCH_DPB_AUX_CH_DATA4 0xe4120
3796#define PCH_DPB_AUX_CH_DATA5 0xe4124
3797
3798#define PCH_DP_C 0xe4200
3799#define PCH_DPC_AUX_CH_CTL 0xe4210
3800#define PCH_DPC_AUX_CH_DATA1 0xe4214
3801#define PCH_DPC_AUX_CH_DATA2 0xe4218
3802#define PCH_DPC_AUX_CH_DATA3 0xe421c
3803#define PCH_DPC_AUX_CH_DATA4 0xe4220
3804#define PCH_DPC_AUX_CH_DATA5 0xe4224
3805
3806#define PCH_DP_D 0xe4300
3807#define PCH_DPD_AUX_CH_CTL 0xe4310
3808#define PCH_DPD_AUX_CH_DATA1 0xe4314
3809#define PCH_DPD_AUX_CH_DATA2 0xe4318
3810#define PCH_DPD_AUX_CH_DATA3 0xe431c
3811#define PCH_DPD_AUX_CH_DATA4 0xe4320
3812#define PCH_DPD_AUX_CH_DATA5 0xe4324
3813
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814/* CPT */
3815#define PORT_TRANS_A_SEL_CPT 0
3816#define PORT_TRANS_B_SEL_CPT (1<<29)
3817#define PORT_TRANS_C_SEL_CPT (2<<29)
3818#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07003819#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003820
3821#define TRANS_DP_CTL_A 0xe0300
3822#define TRANS_DP_CTL_B 0xe1300
3823#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003824#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003825#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3826#define TRANS_DP_PORT_SEL_B (0<<29)
3827#define TRANS_DP_PORT_SEL_C (1<<29)
3828#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08003829#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830#define TRANS_DP_PORT_SEL_MASK (3<<29)
3831#define TRANS_DP_AUDIO_ONLY (1<<26)
3832#define TRANS_DP_ENH_FRAMING (1<<18)
3833#define TRANS_DP_8BPC (0<<9)
3834#define TRANS_DP_10BPC (1<<9)
3835#define TRANS_DP_6BPC (2<<9)
3836#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08003837#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3839#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3840#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3841#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003842#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843
3844/* SNB eDP training params */
3845/* SNB A-stepping */
3846#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3847#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3848#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3849#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3850/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003851#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3852#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3853#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3854#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3855#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3857
Keith Packard1a2eb462011-11-16 16:26:07 -08003858/* IVB */
3859#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3860#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3861#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3862#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3863#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3864#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3865#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3866
3867/* legacy values */
3868#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3869#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3870#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3871#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3872#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3873
3874#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3875
Zou Nan haicae58522010-11-09 17:17:32 +08003876#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07003877#define FORCEWAKE_VLV 0x1300b0
3878#define FORCEWAKE_ACK_VLV 0x1300b4
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00003879#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08003880#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3881#define FORCEWAKE_MT_ACK 0x130040
3882#define ECOBUS 0xa180
3883#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00003884
Ben Widawskydd202c62012-02-09 10:15:18 +01003885#define GTFIFODBG 0x120000
3886#define GT_FIFO_CPU_ERROR_MASK 7
3887#define GT_FIFO_OVFERR (1<<2)
3888#define GT_FIFO_IAWRERR (1<<1)
3889#define GT_FIFO_IARDERR (1<<0)
3890
Chris Wilson91355832011-03-04 19:22:40 +00003891#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01003892#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00003893
Eric Anholt406478d2011-11-07 16:07:04 -08003894#define GEN6_UCGCTL2 0x9404
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08003895# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08003896# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08003897# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08003898
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003899#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00003900#define GEN6_TURBO_DISABLE (1<<31)
3901#define GEN6_FREQUENCY(x) ((x)<<25)
3902#define GEN6_OFFSET(x) ((x)<<19)
3903#define GEN6_AGGRESSIVE_TURBO (0<<15)
3904#define GEN6_RC_VIDEO_FREQ 0xA00C
3905#define GEN6_RC_CONTROL 0xA090
3906#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3907#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3908#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3909#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3910#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3911#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3912#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3913#define GEN6_RP_DOWN_TIMEOUT 0xA010
3914#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003915#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08003916#define GEN6_CAGF_SHIFT 8
3917#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003918#define GEN6_RP_CONTROL 0xA024
3919#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08003920#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3921#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3922#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3923#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3924#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00003925#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3926#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08003927#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3928#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3929#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3930#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00003931#define GEN6_RP_UP_THRESHOLD 0xA02C
3932#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08003933#define GEN6_RP_CUR_UP_EI 0xA050
3934#define GEN6_CURICONT_MASK 0xffffff
3935#define GEN6_RP_CUR_UP 0xA054
3936#define GEN6_CURBSYTAVG_MASK 0xffffff
3937#define GEN6_RP_PREV_UP 0xA058
3938#define GEN6_RP_CUR_DOWN_EI 0xA05C
3939#define GEN6_CURIAVG_MASK 0xffffff
3940#define GEN6_RP_CUR_DOWN 0xA060
3941#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00003942#define GEN6_RP_UP_EI 0xA068
3943#define GEN6_RP_DOWN_EI 0xA06C
3944#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3945#define GEN6_RC_STATE 0xA094
3946#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3947#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3948#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3949#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3950#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3951#define GEN6_RC_SLEEP 0xA0B0
3952#define GEN6_RC1e_THRESHOLD 0xA0B4
3953#define GEN6_RC6_THRESHOLD 0xA0B8
3954#define GEN6_RC6p_THRESHOLD 0xA0BC
3955#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003956#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00003957
3958#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07003959#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00003960#define GEN6_PMIIR 0x44028
3961#define GEN6_PMIER 0x4402C
3962#define GEN6_PM_MBOX_EVENT (1<<25)
3963#define GEN6_PM_THERMAL_EVENT (1<<24)
3964#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3965#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3966#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3967#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3968#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07003969#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3970 GEN6_PM_RP_DOWN_THRESHOLD | \
3971 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003972
Ben Widawskycce66a22012-03-27 18:59:38 -07003973#define GEN6_GT_GFX_RC6_LOCKED 0x138104
3974#define GEN6_GT_GFX_RC6 0x138108
3975#define GEN6_GT_GFX_RC6p 0x13810C
3976#define GEN6_GT_GFX_RC6pp 0x138110
3977
Chris Wilson8fd26852010-12-08 18:40:43 +00003978#define GEN6_PCODE_MAILBOX 0x138124
3979#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08003980#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003981#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3982#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00003983#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003984#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00003985
Ben Widawsky4d855292011-12-12 19:34:16 -08003986#define GEN6_GT_CORE_STATUS 0x138060
3987#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3988#define GEN6_RCn_MASK 7
3989#define GEN6_RC0 0
3990#define GEN6_RC3 2
3991#define GEN6_RC6 3
3992#define GEN6_RC7 4
3993
Wu Fengguange0dac652011-09-05 14:25:34 +08003994#define G4X_AUD_VID_DID 0x62020
3995#define INTEL_AUDIO_DEVCL 0x808629FB
3996#define INTEL_AUDIO_DEVBLC 0x80862801
3997#define INTEL_AUDIO_DEVCTG 0x80862802
3998
3999#define G4X_AUD_CNTL_ST 0x620B4
4000#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4001#define G4X_ELDV_DEVCTG (1 << 14)
4002#define G4X_ELD_ADDR (0xf << 5)
4003#define G4X_ELD_ACK (1 << 4)
4004#define G4X_HDMIW_HDMIEDID 0x6210C
4005
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004006#define IBX_HDMIW_HDMIEDID_A 0xE2050
4007#define IBX_AUD_CNTL_ST_A 0xE20B4
4008#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4009#define IBX_ELD_ADDRESS (0x1f << 5)
4010#define IBX_ELD_ACK (1 << 4)
4011#define IBX_AUD_CNTL_ST2 0xE20C0
4012#define IBX_ELD_VALIDB (1 << 0)
4013#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004014
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004015#define CPT_HDMIW_HDMIEDID_A 0xE5050
4016#define CPT_AUD_CNTL_ST_A 0xE50B4
4017#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004018
Eric Anholtae662d32012-01-03 09:23:29 -08004019/* These are the 4 32-bit write offset registers for each stream
4020 * output buffer. It determines the offset from the
4021 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4022 */
4023#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4024
Wu Fengguangb6daa022012-01-06 14:41:31 -06004025#define IBX_AUD_CONFIG_A 0xe2000
4026#define CPT_AUD_CONFIG_A 0xe5000
4027#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4028#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4029#define AUD_CONFIG_UPPER_N_SHIFT 20
4030#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4031#define AUD_CONFIG_LOWER_N_SHIFT 4
4032#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4033#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4034#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4035#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4036
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004037/* HSW Power Wells */
4038#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4039#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4040#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4041#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4042#define HSW_PWR_WELL_ENABLE (1<<31)
4043#define HSW_PWR_WELL_STATE (1<<30)
4044#define HSW_PWR_WELL_CTL5 0x45410
4045#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4046#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4047#define HSW_PWR_WELL_FORCE_ON (1<<19)
4048#define HSW_PWR_WELL_CTL6 0x45414
4049
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004050/* Per-pipe DDI Function Control */
4051#define PIPE_DDI_FUNC_CTL_A 0x60400
4052#define PIPE_DDI_FUNC_CTL_B 0x61400
4053#define PIPE_DDI_FUNC_CTL_C 0x62400
4054#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4055#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4056 PIPE_DDI_FUNC_CTL_A, \
4057 PIPE_DDI_FUNC_CTL_B)
4058#define PIPE_DDI_FUNC_ENABLE (1<<31)
4059/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4060#define PIPE_DDI_PORT_MASK (0xf<<28)
4061#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4062#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4063#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4064#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4065#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4066#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4067#define PIPE_DDI_BPC_8 (0<<20)
4068#define PIPE_DDI_BPC_10 (1<<20)
4069#define PIPE_DDI_BPC_6 (2<<20)
4070#define PIPE_DDI_BPC_12 (3<<20)
4071#define PIPE_DDI_BFI_ENABLE (1<<4)
4072#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4073#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4074#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4075
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004076/* DisplayPort Transport Control */
4077#define DP_TP_CTL_A 0x64040
4078#define DP_TP_CTL_B 0x64140
4079#define DP_TP_CTL(port) _PORT(port, \
4080 DP_TP_CTL_A, \
4081 DP_TP_CTL_B)
4082#define DP_TP_CTL_ENABLE (1<<31)
4083#define DP_TP_CTL_MODE_SST (0<<27)
4084#define DP_TP_CTL_MODE_MST (1<<27)
4085#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4086#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4087#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4088#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4089#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4090#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4091
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004092/* DisplayPort Transport Status */
4093#define DP_TP_STATUS_A 0x64044
4094#define DP_TP_STATUS_B 0x64144
4095#define DP_TP_STATUS(port) _PORT(port, \
4096 DP_TP_STATUS_A, \
4097 DP_TP_STATUS_B)
4098#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4099
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004100/* DDI Buffer Control */
4101#define DDI_BUF_CTL_A 0x64000
4102#define DDI_BUF_CTL_B 0x64100
4103#define DDI_BUF_CTL(port) _PORT(port, \
4104 DDI_BUF_CTL_A, \
4105 DDI_BUF_CTL_B)
4106#define DDI_BUF_CTL_ENABLE (1<<31)
4107#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4108#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4109#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4110#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4111#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4112#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4113#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4114#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4115#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4116#define DDI_BUF_EMP_MASK (0xf<<24)
4117#define DDI_BUF_IS_IDLE (1<<7)
4118#define DDI_PORT_WIDTH_X1 (0<<1)
4119#define DDI_PORT_WIDTH_X2 (1<<1)
4120#define DDI_PORT_WIDTH_X4 (3<<1)
4121#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4122
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004123/* DDI Buffer Translations */
4124#define DDI_BUF_TRANS_A 0x64E00
4125#define DDI_BUF_TRANS_B 0x64E60
4126#define DDI_BUF_TRANS(port) _PORT(port, \
4127 DDI_BUF_TRANS_A, \
4128 DDI_BUF_TRANS_B)
4129
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004130/* Sideband Interface (SBI) is programmed indirectly, via
4131 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4132 * which contains the payload */
4133#define SBI_ADDR 0xC6000
4134#define SBI_DATA 0xC6004
4135#define SBI_CTL_STAT 0xC6008
4136#define SBI_CTL_OP_CRRD (0x6<<8)
4137#define SBI_CTL_OP_CRWR (0x7<<8)
4138#define SBI_RESPONSE_FAIL (0x1<<1)
4139#define SBI_RESPONSE_SUCCESS (0x0<<1)
4140#define SBI_BUSY (0x1<<0)
4141#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004142
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004143/* SBI offsets */
4144#define SBI_SSCDIVINTPHASE6 0x0600
4145#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4146#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4147#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4148#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4149#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4150#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4151#define SBI_SSCCTL 0x020c
4152#define SBI_SSCCTL6 0x060C
4153#define SBI_SSCCTL_DISABLE (1<<0)
4154#define SBI_SSCAUXDIV6 0x0610
4155#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4156#define SBI_DBUFF0 0x2a00
4157
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004158/* LPT PIXCLK_GATE */
4159#define PIXCLK_GATE 0xC6020
4160#define PIXCLK_GATE_UNGATE 1<<0
4161#define PIXCLK_GATE_GATE 0<<0
4162
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004163/* SPLL */
4164#define SPLL_CTL 0x46020
4165#define SPLL_PLL_ENABLE (1<<31)
4166#define SPLL_PLL_SCC (1<<28)
4167#define SPLL_PLL_NON_SCC (2<<28)
4168#define SPLL_PLL_FREQ_810MHz (0<<26)
4169#define SPLL_PLL_FREQ_1350MHz (1<<26)
4170
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004171/* WRPLL */
4172#define WRPLL_CTL1 0x46040
4173#define WRPLL_CTL2 0x46060
4174#define WRPLL_PLL_ENABLE (1<<31)
4175#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4176#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4177#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
4178
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004179/* Port clock selection */
4180#define PORT_CLK_SEL_A 0x46100
4181#define PORT_CLK_SEL_B 0x46104
4182#define PORT_CLK_SEL(port) _PORT(port, \
4183 PORT_CLK_SEL_A, \
4184 PORT_CLK_SEL_B)
4185#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4186#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4187#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4188#define PORT_CLK_SEL_SPLL (3<<29)
4189#define PORT_CLK_SEL_WRPLL1 (4<<29)
4190#define PORT_CLK_SEL_WRPLL2 (5<<29)
4191
4192/* Pipe clock selection */
4193#define PIPE_CLK_SEL_A 0x46140
4194#define PIPE_CLK_SEL_B 0x46144
4195#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4196 PIPE_CLK_SEL_A, \
4197 PIPE_CLK_SEL_B)
4198/* For each pipe, we need to select the corresponding port clock */
4199#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4200#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4201
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004202/* LCPLL Control */
4203#define LCPLL_CTL 0x130040
4204#define LCPLL_PLL_DISABLE (1<<31)
4205#define LCPLL_PLL_LOCK (1<<30)
4206#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4207#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4208
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004209/* Pipe WM_LINETIME - watermark line time */
4210#define PIPE_WM_LINETIME_A 0x45270
4211#define PIPE_WM_LINETIME_B 0x45274
4212#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4213 PIPE_WM_LINETIME_A, \
4214 PIPE_WM_LINETIME_A)
4215#define PIPE_WM_LINETIME_MASK (0x1ff)
4216#define PIPE_WM_LINETIME_TIME(x) ((x))
4217#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4218#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004219
4220/* SFUSE_STRAP */
4221#define SFUSE_STRAP 0xc2014
4222#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4223#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4224#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4225
Jesse Barnes585fb112008-07-29 11:54:06 -07004226#endif /* _I915_REG_H_ */