blob: 089b186097278448c223a0f313ae0cb0401c445c [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
38 * ''''''
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
82 * ''''''
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
100 * ''''''''
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300245
Jani Nikulaa7c01492018-10-31 13:04:53 +0200246/*
247 * Device info offset array based helpers for groups of registers with unevenly
248 * spaced base offsets.
249 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200250#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
251 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200252 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200253#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
254 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200255 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200256#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
257 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200258 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200259
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100260#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000261#define _MASKED_FIELD(mask, value) ({ \
262 if (__builtin_constant_p(mask)) \
263 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
264 if (__builtin_constant_p(value)) \
265 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
266 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & ~(mask), \
268 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100269 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000270#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
271#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
272
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000273/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000274
Chris Wilson8a68d462019-03-05 18:03:30 +0000275#define RCS0_HW 0
276#define VCS0_HW 1
277#define BCS0_HW 2
278#define VECS0_HW 3
279#define VCS1_HW 4
280#define VCS2_HW 6
281#define VCS3_HW 7
282#define VECS1_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200283
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700284/* Engine class */
285
286#define RENDER_CLASS 0
287#define VIDEO_DECODE_CLASS 1
288#define VIDEO_ENHANCEMENT_CLASS 2
289#define COPY_ENGINE_CLASS 3
290#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000291#define MAX_ENGINE_CLASS 4
292
Oscar Mateo54c52a82019-05-27 18:36:08 +0000293#define OTHER_GUC_INSTANCE 0
Oscar Mateod02b98b2018-04-05 17:00:50 +0300294#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200295#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700296
Jesse Barnes585fb112008-07-29 11:54:06 -0700297/* PCI config space */
298
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300299#define MCHBAR_I915 0x44
300#define MCHBAR_I965 0x48
301#define MCHBAR_SIZE (4 * 4096)
302
303#define DEVEN 0x54
304#define DEVEN_MCHBAR_EN (1 << 28)
305
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300306/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300307
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300308#define HPLLCC 0xc0 /* 85x only */
309#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700310#define GC_CLOCK_133_200 (0 << 0)
311#define GC_CLOCK_100_200 (1 << 0)
312#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300313#define GC_CLOCK_133_266 (3 << 0)
314#define GC_CLOCK_133_200_2 (4 << 0)
315#define GC_CLOCK_133_266_2 (5 << 0)
316#define GC_CLOCK_166_266 (6 << 0)
317#define GC_CLOCK_166_250 (7 << 0)
318
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300319#define I915_GDRST 0xc0 /* PCI config register */
320#define GRDOM_FULL (0 << 2)
321#define GRDOM_RENDER (1 << 2)
322#define GRDOM_MEDIA (3 << 2)
323#define GRDOM_MASK (3 << 2)
324#define GRDOM_RESET_STATUS (1 << 1)
325#define GRDOM_RESET_ENABLE (1 << 0)
326
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200327/* BSpec only has register offset, PCI device and bit found empirically */
328#define I830_CLOCK_GATE 0xc8 /* device 0 */
329#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
330
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300331#define GCDGMBUS 0xcc
332
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700334#define GCFGC 0xf0 /* 915+ only */
335#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
336#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100337#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200338#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
339#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
340#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
341#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
342#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
343#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700344#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700345#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
346#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
347#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
348#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
349#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
350#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
351#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
352#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
353#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
354#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
355#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
356#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
357#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
358#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
359#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
360#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
361#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
362#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
363#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100364
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300365#define ASLE 0xe4
366#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700367
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300368#define SWSCI 0xe8
369#define SWSCI_SCISEL (1 << 15)
370#define SWSCI_GSSCIE (1 << 0)
371
372#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
373
Jesse Barnes585fb112008-07-29 11:54:06 -0700374
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200375#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700376#define ILK_GRDOM_FULL (0 << 1)
377#define ILK_GRDOM_RENDER (1 << 1)
378#define ILK_GRDOM_MEDIA (3 << 1)
379#define ILK_GRDOM_MASK (3 << 1)
380#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200382#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700383#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700384#define GEN6_MBC_SNPCR_MASK (3 << 21)
385#define GEN6_MBC_SNPCR_MAX (0 << 21)
386#define GEN6_MBC_SNPCR_MED (1 << 21)
387#define GEN6_MBC_SNPCR_LOW (2 << 21)
388#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200390#define VLV_G3DCTL _MMIO(0x9024)
391#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300392
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200393#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100394#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
395#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
396#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
397#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
398#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200400#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800401#define GEN6_GRDOM_FULL (1 << 0)
402#define GEN6_GRDOM_RENDER (1 << 1)
403#define GEN6_GRDOM_MEDIA (1 << 2)
404#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200405#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100406#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200407#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300408/* GEN11 changed all bit defs except for FULL & RENDER */
409#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
410#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
411#define GEN11_GRDOM_BLT (1 << 2)
412#define GEN11_GRDOM_GUC (1 << 3)
413#define GEN11_GRDOM_MEDIA (1 << 5)
414#define GEN11_GRDOM_MEDIA2 (1 << 6)
415#define GEN11_GRDOM_MEDIA3 (1 << 7)
416#define GEN11_GRDOM_MEDIA4 (1 << 8)
417#define GEN11_GRDOM_VECS (1 << 13)
418#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000419#define GEN11_GRDOM_SFC0 (1 << 17)
420#define GEN11_GRDOM_SFC1 (1 << 18)
421
422#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
423#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
424
425#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
426#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
427#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
428#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
429#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
430
431#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
432#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
433#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
434#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
435#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
436#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800437
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700438#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
439#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
440#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100441#define PP_DIR_DCLV_2G 0xffffffff
442
Chris Wilson6d425722019-04-05 13:38:31 +0100443#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
444#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200446#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600447#define GEN8_RPCS_ENABLE (1 << 31)
448#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
449#define GEN8_RPCS_S_CNT_SHIFT 15
450#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100451#define GEN11_RPCS_S_CNT_SHIFT 12
452#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600453#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
454#define GEN8_RPCS_SS_CNT_SHIFT 8
455#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
456#define GEN8_RPCS_EU_MAX_SHIFT 4
457#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
458#define GEN8_RPCS_EU_MIN_SHIFT 0
459#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
460
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100461#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
462/* HSW only */
463#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
464#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
465#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
466#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
467/* HSW+ */
468#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
469#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
470#define HSW_RCS_INHIBIT (1 << 8)
471/* Gen8 */
472#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
473#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
474#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
475#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
476#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
477#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
478#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
479#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
480#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
481#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200483#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700484#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
485#define ECOCHK_SNB_BIT (1 << 10)
486#define ECOCHK_DIS_TLB (1 << 8)
487#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
488#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
489#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
490#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
491#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
492#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
493#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
494#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200496#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700497#define ECOBITS_SNB_BIT (1 << 13)
498#define ECOBITS_PPGTT_CACHE64B (3 << 8)
499#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700502#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200504#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300505#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
506#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
507#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
508#define GEN6_STOLEN_RESERVED_1M (0 << 4)
509#define GEN6_STOLEN_RESERVED_512K (1 << 4)
510#define GEN6_STOLEN_RESERVED_256K (2 << 4)
511#define GEN6_STOLEN_RESERVED_128K (3 << 4)
512#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
513#define GEN7_STOLEN_RESERVED_1M (0 << 5)
514#define GEN7_STOLEN_RESERVED_256K (1 << 5)
515#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
516#define GEN8_STOLEN_RESERVED_1M (0 << 7)
517#define GEN8_STOLEN_RESERVED_2M (1 << 7)
518#define GEN8_STOLEN_RESERVED_4M (2 << 7)
519#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200520#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700521#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200522
Jesse Barnes585fb112008-07-29 11:54:06 -0700523/* VGA stuff */
524
525#define VGA_ST01_MDA 0x3ba
526#define VGA_ST01_CGA 0x3da
527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700529#define VGA_MSR_WRITE 0x3c2
530#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700531#define VGA_MSR_MEM_EN (1 << 1)
532#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700533
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300534#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100535#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300536#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700537
538#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700539#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700540#define VGA_AR_DATA_WRITE 0x3c0
541#define VGA_AR_DATA_READ 0x3c1
542
543#define VGA_GR_INDEX 0x3ce
544#define VGA_GR_DATA 0x3cf
545/* GR05 */
546#define VGA_GR_MEM_READ_MODE_SHIFT 3
547#define VGA_GR_MEM_READ_MODE_PLANE 1
548/* GR06 */
549#define VGA_GR_MEM_MODE_MASK 0xc
550#define VGA_GR_MEM_MODE_SHIFT 2
551#define VGA_GR_MEM_A0000_AFFFF 0
552#define VGA_GR_MEM_A0000_BFFFF 1
553#define VGA_GR_MEM_B0000_B7FFF 2
554#define VGA_GR_MEM_B0000_BFFFF 3
555
556#define VGA_DACMASK 0x3c6
557#define VGA_DACRX 0x3c7
558#define VGA_DACWX 0x3c8
559#define VGA_DACDATA 0x3c9
560
561#define VGA_CR_INDEX_MDA 0x3b4
562#define VGA_CR_DATA_MDA 0x3b5
563#define VGA_CR_INDEX_CGA 0x3d4
564#define VGA_CR_DATA_CGA 0x3d5
565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200566#define MI_PREDICATE_SRC0 _MMIO(0x2400)
567#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
568#define MI_PREDICATE_SRC1 _MMIO(0x2408)
569#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200571#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700572#define LOWER_SLICE_ENABLED (1 << 0)
573#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300574
Jesse Barnes585fb112008-07-29 11:54:06 -0700575/*
Brad Volkin5947de92014-02-18 10:15:50 -0800576 * Registers used only by the command parser
577 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200578#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
581#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
582#define HS_INVOCATION_COUNT _MMIO(0x2300)
583#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
584#define DS_INVOCATION_COUNT _MMIO(0x2308)
585#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
586#define IA_VERTICES_COUNT _MMIO(0x2310)
587#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
588#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
589#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
590#define VS_INVOCATION_COUNT _MMIO(0x2320)
591#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
592#define GS_INVOCATION_COUNT _MMIO(0x2328)
593#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
594#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
595#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
596#define CL_INVOCATION_COUNT _MMIO(0x2338)
597#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
598#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
599#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
600#define PS_INVOCATION_COUNT _MMIO(0x2348)
601#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
602#define PS_DEPTH_COUNT _MMIO(0x2350)
603#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800604
605/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200606#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
607#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200609#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
610#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
613#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
614#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
615#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
616#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
617#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200619#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
620#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
621#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700622
Jordan Justen1b850662016-03-06 23:30:29 -0800623/* There are the 16 64-bit CS General Purpose Registers */
624#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
625#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
626
Robert Bragga9417952016-11-07 19:49:48 +0000627#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000628#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
629#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
630#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700631#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
632#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
633#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
634#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
635#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
636#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
637#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
638#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
639#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000640#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700641#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
642#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000643
644#define GEN8_OACTXID _MMIO(0x2364)
645
Robert Bragg19f81df2017-06-13 12:23:03 +0100646#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700647#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
648#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
649#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
650#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100651
Robert Braggd7965152016-11-07 19:49:52 +0000652#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700653#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
654#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
655#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
656#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000657#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700658#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
659#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000660
661#define GEN8_OACTXCONTROL _MMIO(0x2360)
662#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
663#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700664#define GEN8_OA_TIMER_ENABLE (1 << 1)
665#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000666
667#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700668#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
669#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
670#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
671#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000672
Robert Bragg19f81df2017-06-13 12:23:03 +0100673#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000674#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100675#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000676
677#define GEN7_OASTATUS1 _MMIO(0x2364)
678#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700679#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
680#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
681#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000682
683#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100684#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
685#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000686
687#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700688#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
689#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
690#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
691#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000692
693#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100694#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000695#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100696#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000697
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700698#define OABUFFER_SIZE_128K (0 << 3)
699#define OABUFFER_SIZE_256K (1 << 3)
700#define OABUFFER_SIZE_512K (2 << 3)
701#define OABUFFER_SIZE_1M (3 << 3)
702#define OABUFFER_SIZE_2M (4 << 3)
703#define OABUFFER_SIZE_4M (5 << 3)
704#define OABUFFER_SIZE_8M (6 << 3)
705#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000706
Robert Bragg19f81df2017-06-13 12:23:03 +0100707/*
708 * Flexible, Aggregate EU Counter Registers.
709 * Note: these aren't contiguous
710 */
Robert Braggd7965152016-11-07 19:49:52 +0000711#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100712#define EU_PERF_CNTL1 _MMIO(0xe558)
713#define EU_PERF_CNTL2 _MMIO(0xe658)
714#define EU_PERF_CNTL3 _MMIO(0xe758)
715#define EU_PERF_CNTL4 _MMIO(0xe45c)
716#define EU_PERF_CNTL5 _MMIO(0xe55c)
717#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000718
Robert Braggd7965152016-11-07 19:49:52 +0000719/*
720 * OA Boolean state
721 */
722
Robert Braggd7965152016-11-07 19:49:52 +0000723#define OASTARTTRIG1 _MMIO(0x2710)
724#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
725#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
726
727#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700728#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
729#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
730#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
731#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
732#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
733#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
734#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
735#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
736#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
737#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
738#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
739#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
740#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
741#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
742#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
743#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
744#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
745#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
746#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
747#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
748#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
749#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
750#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
751#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
752#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
753#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
754#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
755#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
756#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000757
758#define OASTARTTRIG3 _MMIO(0x2718)
759#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
760#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
761#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
762#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
763#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
764#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
765#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
766#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
767#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
768
769#define OASTARTTRIG4 _MMIO(0x271c)
770#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
771#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
772#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
773#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
774#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
775#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
776#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
777#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
778#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
779
780#define OASTARTTRIG5 _MMIO(0x2720)
781#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
782#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
783
784#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700785#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
786#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
787#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
788#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
789#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
790#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
791#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
792#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
793#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
794#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
795#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
796#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
797#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
798#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
799#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
800#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
801#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
802#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
803#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
804#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
805#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
806#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
807#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
808#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
809#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
810#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
811#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
812#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
813#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000814
815#define OASTARTTRIG7 _MMIO(0x2728)
816#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
817#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OASTARTTRIG8 _MMIO(0x272c)
827#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
828#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
836
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100837#define OAREPORTTRIG1 _MMIO(0x2740)
838#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
839#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
840
841#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700842#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
843#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
844#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
845#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
846#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
847#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
848#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
849#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
850#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
851#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
852#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
853#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
854#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
855#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
856#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
857#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
858#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
859#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
860#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
861#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
862#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
863#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
864#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
865#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
866#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100867
868#define OAREPORTTRIG3 _MMIO(0x2748)
869#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
870#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
871#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
872#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
873#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
874#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
875#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
876#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
877#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
878
879#define OAREPORTTRIG4 _MMIO(0x274c)
880#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
881#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
882#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
883#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
884#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
885#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
886#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
887#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
888#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
889
890#define OAREPORTTRIG5 _MMIO(0x2750)
891#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
892#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
893
894#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700895#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
896#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
897#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
898#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
899#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
900#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
901#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
902#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
903#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
904#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
905#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
906#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
907#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
908#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
909#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
910#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
911#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
912#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
913#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
914#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
915#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
916#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
917#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
918#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
919#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100920
921#define OAREPORTTRIG7 _MMIO(0x2758)
922#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
923#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
924#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
925#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
926#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
927#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
928#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
929#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
930#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
931
932#define OAREPORTTRIG8 _MMIO(0x275c)
933#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
934#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
935#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
936#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
937#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
938#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
939#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
940#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
941#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
942
Robert Braggd7965152016-11-07 19:49:52 +0000943/* CECX_0 */
944#define OACEC_COMPARE_LESS_OR_EQUAL 6
945#define OACEC_COMPARE_NOT_EQUAL 5
946#define OACEC_COMPARE_LESS_THAN 4
947#define OACEC_COMPARE_GREATER_OR_EQUAL 3
948#define OACEC_COMPARE_EQUAL 2
949#define OACEC_COMPARE_GREATER_THAN 1
950#define OACEC_COMPARE_ANY_EQUAL 0
951
952#define OACEC_COMPARE_VALUE_MASK 0xffff
953#define OACEC_COMPARE_VALUE_SHIFT 3
954
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700955#define OACEC_SELECT_NOA (0 << 19)
956#define OACEC_SELECT_PREV (1 << 19)
957#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000958
959/* CECX_1 */
960#define OACEC_MASK_MASK 0xffff
961#define OACEC_CONSIDERATIONS_MASK 0xffff
962#define OACEC_CONSIDERATIONS_SHIFT 16
963
964#define OACEC0_0 _MMIO(0x2770)
965#define OACEC0_1 _MMIO(0x2774)
966#define OACEC1_0 _MMIO(0x2778)
967#define OACEC1_1 _MMIO(0x277c)
968#define OACEC2_0 _MMIO(0x2780)
969#define OACEC2_1 _MMIO(0x2784)
970#define OACEC3_0 _MMIO(0x2788)
971#define OACEC3_1 _MMIO(0x278c)
972#define OACEC4_0 _MMIO(0x2790)
973#define OACEC4_1 _MMIO(0x2794)
974#define OACEC5_0 _MMIO(0x2798)
975#define OACEC5_1 _MMIO(0x279c)
976#define OACEC6_0 _MMIO(0x27a0)
977#define OACEC6_1 _MMIO(0x27a4)
978#define OACEC7_0 _MMIO(0x27a8)
979#define OACEC7_1 _MMIO(0x27ac)
980
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100981/* OA perf counters */
982#define OA_PERFCNT1_LO _MMIO(0x91B8)
983#define OA_PERFCNT1_HI _MMIO(0x91BC)
984#define OA_PERFCNT2_LO _MMIO(0x91C0)
985#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000986#define OA_PERFCNT3_LO _MMIO(0x91C8)
987#define OA_PERFCNT3_HI _MMIO(0x91CC)
988#define OA_PERFCNT4_LO _MMIO(0x91D8)
989#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100990
991#define OA_PERFMATRIX_LO _MMIO(0x91C8)
992#define OA_PERFMATRIX_HI _MMIO(0x91CC)
993
994/* RPM unit config (Gen8+) */
995#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000996#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
997#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
998#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
999#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -02001000#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1001#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1002#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1003#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1004#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1005#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001006#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1007#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1008
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001009#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001010#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001011
Lionel Landwerlindab91782017-11-10 19:08:44 +00001012/* GPM unit config (Gen9+) */
1013#define CTC_MODE _MMIO(0xA26C)
1014#define CTC_SOURCE_PARAMETER_MASK 1
1015#define CTC_SOURCE_CRYSTAL_CLOCK 0
1016#define CTC_SOURCE_DIVIDE_LOGIC 1
1017#define CTC_SHIFT_PARAMETER_SHIFT 1
1018#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1019
Lionel Landwerlin58885762017-11-10 19:08:42 +00001020/* RCP unit config (Gen8+) */
1021#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001022
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001023/* NOA (HSW) */
1024#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1025#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1026#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1027#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1028#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1029#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1030#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1031#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1032#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1033#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1034
1035#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1036
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001037/* NOA (Gen8+) */
1038#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1039
1040#define MICRO_BP0_0 _MMIO(0x9800)
1041#define MICRO_BP0_2 _MMIO(0x9804)
1042#define MICRO_BP0_1 _MMIO(0x9808)
1043
1044#define MICRO_BP1_0 _MMIO(0x980C)
1045#define MICRO_BP1_2 _MMIO(0x9810)
1046#define MICRO_BP1_1 _MMIO(0x9814)
1047
1048#define MICRO_BP2_0 _MMIO(0x9818)
1049#define MICRO_BP2_2 _MMIO(0x981C)
1050#define MICRO_BP2_1 _MMIO(0x9820)
1051
1052#define MICRO_BP3_0 _MMIO(0x9824)
1053#define MICRO_BP3_2 _MMIO(0x9828)
1054#define MICRO_BP3_1 _MMIO(0x982C)
1055
1056#define MICRO_BP_TRIGGER _MMIO(0x9830)
1057#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1058#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1059#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1060
1061#define GDT_CHICKEN_BITS _MMIO(0x9840)
1062#define GT_NOA_ENABLE 0x00000080
1063
1064#define NOA_DATA _MMIO(0x986C)
1065#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001066#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001067
Brad Volkin220375a2014-02-18 10:15:51 -08001068#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1069#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001070#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001071
Brad Volkin5947de92014-02-18 10:15:50 -08001072/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001073 * Reset registers
1074 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001075#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001076#define DEBUG_RESET_FULL (1 << 7)
1077#define DEBUG_RESET_RENDER (1 << 8)
1078#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001079
Jesse Barnes57f350b2012-03-28 13:39:25 -07001080/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001081 * IOSF sideband
1082 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001083#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001084#define IOSF_DEVFN_SHIFT 24
1085#define IOSF_OPCODE_SHIFT 16
1086#define IOSF_PORT_SHIFT 8
1087#define IOSF_BYTE_ENABLES_SHIFT 4
1088#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001089#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001090#define IOSF_PORT_BUNIT 0x03
1091#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001092#define IOSF_PORT_NC 0x11
1093#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001094#define IOSF_PORT_GPIO_NC 0x13
1095#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001096#define IOSF_PORT_DPIO_2 0x1a
1097#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001098#define IOSF_PORT_GPIO_SC 0x48
1099#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001100#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001101#define CHV_IOSF_PORT_GPIO_N 0x13
1102#define CHV_IOSF_PORT_GPIO_SE 0x48
1103#define CHV_IOSF_PORT_GPIO_E 0xa8
1104#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001105#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1106#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001107
Jesse Barnes30a970c2013-11-04 13:48:12 -08001108/* See configdb bunit SB addr map */
1109#define BUNIT_REG_BISOC 0x11
1110
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001111/* PUNIT_REG_*SSPM0 */
1112#define _SSPM0_SSC(val) ((val) << 0)
1113#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1114#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1115#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1116#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1117#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1118#define _SSPM0_SSS(val) ((val) << 24)
1119#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1120#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1121#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1122#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1123#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1124
1125/* PUNIT_REG_*SSPM1 */
1126#define SSPM1_FREQSTAT_SHIFT 24
1127#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1128#define SSPM1_FREQGUAR_SHIFT 8
1129#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1130#define SSPM1_FREQ_SHIFT 0
1131#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1132
1133#define PUNIT_REG_VEDSSPM0 0x32
1134#define PUNIT_REG_VEDSSPM1 0x33
1135
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001136#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001137#define DSPFREQSTAT_SHIFT_CHV 24
1138#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1139#define DSPFREQGUAR_SHIFT_CHV 8
1140#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001141#define DSPFREQSTAT_SHIFT 30
1142#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1143#define DSPFREQGUAR_SHIFT 14
1144#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001145#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1146#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1147#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001148#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1149#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1150#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1151#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1152#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1153#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1154#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1155#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1156#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1157#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1158#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1159#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001160
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001161#define PUNIT_REG_ISPSSPM0 0x39
1162#define PUNIT_REG_ISPSSPM1 0x3a
1163
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001164/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001165 * i915_power_well_id:
1166 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001167 * IDs used to look up power wells. Power wells accessed directly bypassing
1168 * the power domains framework must be assigned a unique ID. The rest of power
1169 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001170 */
1171enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001172 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001173
Imre Deak2183b492018-08-06 12:58:41 +03001174 VLV_DISP_PW_DISP2D,
1175 BXT_DISP_PW_DPIO_CMN_A,
1176 VLV_DISP_PW_DPIO_CMN_BC,
1177 GLK_DISP_PW_DPIO_CMN_C,
1178 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001179 HSW_DISP_PW_GLOBAL,
1180 SKL_DISP_PW_MISC_IO,
1181 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001182 SKL_DISP_PW_2,
1183};
1184
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001185#define PUNIT_REG_PWRGT_CTRL 0x60
1186#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001187#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1188#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1189#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1190#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1191#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1192
1193#define PUNIT_PWGT_IDX_RENDER 0
1194#define PUNIT_PWGT_IDX_MEDIA 1
1195#define PUNIT_PWGT_IDX_DISP2D 3
1196#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1197#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1198#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1199#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1200#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1201#define PUNIT_PWGT_IDX_DPIO_RX0 10
1202#define PUNIT_PWGT_IDX_DPIO_RX1 11
1203#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001204
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001205#define PUNIT_REG_GPU_LFM 0xd3
1206#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1207#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001208#define GPLLENABLE (1 << 4)
1209#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001210#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001211#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001212
1213#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1214#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1215
Deepak S095acd52015-01-17 11:05:59 +05301216#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1217#define FB_GFX_FREQ_FUSE_MASK 0xff
1218#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1219#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1220#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1221
1222#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1223#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1224
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001225#define PUNIT_REG_DDR_SETUP2 0x139
1226#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1227#define FORCE_DDR_LOW_FREQ (1 << 1)
1228#define FORCE_DDR_HIGH_FREQ (1 << 0)
1229
Deepak S2b6b3a02014-05-27 15:59:30 +05301230#define PUNIT_GPU_STATUS_REG 0xdb
1231#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1232#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1233#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1234#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1235
1236#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1237#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1238#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1239
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001240#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1241#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1242#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1243#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1244#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1245#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1246#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1247#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1248#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1249#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1250
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001251#define VLV_TURBO_SOC_OVERRIDE 0x04
1252#define VLV_OVERRIDE_EN 1
1253#define VLV_SOC_TDP_EN (1 << 1)
1254#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1255#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301256
ymohanmabe4fc042013-08-27 23:40:56 +03001257/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001258#define CCK_FUSE_REG 0x8
1259#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001260#define CCK_REG_DSI_PLL_FUSE 0x44
1261#define CCK_REG_DSI_PLL_CONTROL 0x48
1262#define DSI_PLL_VCO_EN (1 << 31)
1263#define DSI_PLL_LDO_GATE (1 << 30)
1264#define DSI_PLL_P1_POST_DIV_SHIFT 17
1265#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1266#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1267#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1268#define DSI_PLL_MUX_MASK (3 << 9)
1269#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1270#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1271#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1272#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1273#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1274#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1275#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1276#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1277#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1278#define DSI_PLL_LOCK (1 << 0)
1279#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1280#define DSI_PLL_LFSR (1 << 31)
1281#define DSI_PLL_FRACTION_EN (1 << 30)
1282#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1283#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1284#define DSI_PLL_USYNC_CNT_SHIFT 18
1285#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1286#define DSI_PLL_N1_DIV_SHIFT 16
1287#define DSI_PLL_N1_DIV_MASK (3 << 16)
1288#define DSI_PLL_M1_DIV_SHIFT 0
1289#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001290#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001291#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001292#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001293#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001294#define CCK_TRUNK_FORCE_ON (1 << 17)
1295#define CCK_TRUNK_FORCE_OFF (1 << 16)
1296#define CCK_FREQUENCY_STATUS (0x1f << 8)
1297#define CCK_FREQUENCY_STATUS_SHIFT 8
1298#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001299
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001300/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001301#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001303#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001304#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1305#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1306#define DPIO_SFR_BYPASS (1 << 1)
1307#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001308
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001309#define DPIO_PHY(pipe) ((pipe) >> 1)
1310#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1311
Daniel Vetter598fac62013-04-18 22:01:46 +02001312/*
1313 * Per pipe/PLL DPIO regs
1314 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001315#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001316#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001317#define DPIO_POST_DIV_DAC 0
1318#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1319#define DPIO_POST_DIV_LVDS1 2
1320#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001321#define DPIO_K_SHIFT (24) /* 4 bits */
1322#define DPIO_P1_SHIFT (21) /* 3 bits */
1323#define DPIO_P2_SHIFT (16) /* 5 bits */
1324#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001325#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001326#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1327#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001328#define _VLV_PLL_DW3_CH1 0x802c
1329#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001330
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001331#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001332#define DPIO_REFSEL_OVERRIDE 27
1333#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1334#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1335#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301336#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001337#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1338#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001339#define _VLV_PLL_DW5_CH1 0x8034
1340#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001341
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001342#define _VLV_PLL_DW7_CH0 0x801c
1343#define _VLV_PLL_DW7_CH1 0x803c
1344#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001345
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001346#define _VLV_PLL_DW8_CH0 0x8040
1347#define _VLV_PLL_DW8_CH1 0x8060
1348#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001349
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001350#define VLV_PLL_DW9_BCAST 0xc044
1351#define _VLV_PLL_DW9_CH0 0x8044
1352#define _VLV_PLL_DW9_CH1 0x8064
1353#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001354
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001355#define _VLV_PLL_DW10_CH0 0x8048
1356#define _VLV_PLL_DW10_CH1 0x8068
1357#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001358
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001359#define _VLV_PLL_DW11_CH0 0x804c
1360#define _VLV_PLL_DW11_CH1 0x806c
1361#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001362
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001363/* Spec for ref block start counts at DW10 */
1364#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001365
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001367
Daniel Vetter598fac62013-04-18 22:01:46 +02001368/*
1369 * Per DDI channel DPIO regs
1370 */
1371
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001372#define _VLV_PCS_DW0_CH0 0x8200
1373#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001374#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1375#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1376#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1377#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001378#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001379
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001380#define _VLV_PCS01_DW0_CH0 0x200
1381#define _VLV_PCS23_DW0_CH0 0x400
1382#define _VLV_PCS01_DW0_CH1 0x2600
1383#define _VLV_PCS23_DW0_CH1 0x2800
1384#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1385#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1386
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001387#define _VLV_PCS_DW1_CH0 0x8204
1388#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001389#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1390#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1391#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001392#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001393#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001394#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001395
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001396#define _VLV_PCS01_DW1_CH0 0x204
1397#define _VLV_PCS23_DW1_CH0 0x404
1398#define _VLV_PCS01_DW1_CH1 0x2604
1399#define _VLV_PCS23_DW1_CH1 0x2804
1400#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1401#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1402
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001403#define _VLV_PCS_DW8_CH0 0x8220
1404#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001405#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1406#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001407#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001408
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001409#define _VLV_PCS01_DW8_CH0 0x0220
1410#define _VLV_PCS23_DW8_CH0 0x0420
1411#define _VLV_PCS01_DW8_CH1 0x2620
1412#define _VLV_PCS23_DW8_CH1 0x2820
1413#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1414#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001415
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001416#define _VLV_PCS_DW9_CH0 0x8224
1417#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001418#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1419#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1420#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1421#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1422#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1423#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001424#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001425
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001426#define _VLV_PCS01_DW9_CH0 0x224
1427#define _VLV_PCS23_DW9_CH0 0x424
1428#define _VLV_PCS01_DW9_CH1 0x2624
1429#define _VLV_PCS23_DW9_CH1 0x2824
1430#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1431#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1432
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001433#define _CHV_PCS_DW10_CH0 0x8228
1434#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001435#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1436#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1437#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1438#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1439#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1440#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1441#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1442#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001443#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1444
Ville Syrjälä1966e592014-04-09 13:29:04 +03001445#define _VLV_PCS01_DW10_CH0 0x0228
1446#define _VLV_PCS23_DW10_CH0 0x0428
1447#define _VLV_PCS01_DW10_CH1 0x2628
1448#define _VLV_PCS23_DW10_CH1 0x2828
1449#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1450#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1451
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001452#define _VLV_PCS_DW11_CH0 0x822c
1453#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001454#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1455#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1456#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1457#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001458#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001459
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001460#define _VLV_PCS01_DW11_CH0 0x022c
1461#define _VLV_PCS23_DW11_CH0 0x042c
1462#define _VLV_PCS01_DW11_CH1 0x262c
1463#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001464#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1465#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001466
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001467#define _VLV_PCS01_DW12_CH0 0x0230
1468#define _VLV_PCS23_DW12_CH0 0x0430
1469#define _VLV_PCS01_DW12_CH1 0x2630
1470#define _VLV_PCS23_DW12_CH1 0x2830
1471#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1472#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1473
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001474#define _VLV_PCS_DW12_CH0 0x8230
1475#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001476#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1477#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1478#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1479#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1480#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001481#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001482
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001483#define _VLV_PCS_DW14_CH0 0x8238
1484#define _VLV_PCS_DW14_CH1 0x8438
1485#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001486
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001487#define _VLV_PCS_DW23_CH0 0x825c
1488#define _VLV_PCS_DW23_CH1 0x845c
1489#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001490
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001491#define _VLV_TX_DW2_CH0 0x8288
1492#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001493#define DPIO_SWING_MARGIN000_SHIFT 16
1494#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001495#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001496#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001497
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001498#define _VLV_TX_DW3_CH0 0x828c
1499#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001500/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001501#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001502#define DPIO_SWING_MARGIN101_SHIFT 16
1503#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001504#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1505
1506#define _VLV_TX_DW4_CH0 0x8290
1507#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001508#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1509#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001510#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1511#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001512#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1513
1514#define _VLV_TX3_DW4_CH0 0x690
1515#define _VLV_TX3_DW4_CH1 0x2a90
1516#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1517
1518#define _VLV_TX_DW5_CH0 0x8294
1519#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001520#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001521#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001522
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001523#define _VLV_TX_DW11_CH0 0x82ac
1524#define _VLV_TX_DW11_CH1 0x84ac
1525#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001526
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001527#define _VLV_TX_DW14_CH0 0x82b8
1528#define _VLV_TX_DW14_CH1 0x84b8
1529#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301530
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531/* CHV dpPhy registers */
1532#define _CHV_PLL_DW0_CH0 0x8000
1533#define _CHV_PLL_DW0_CH1 0x8180
1534#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1535
1536#define _CHV_PLL_DW1_CH0 0x8004
1537#define _CHV_PLL_DW1_CH1 0x8184
1538#define DPIO_CHV_N_DIV_SHIFT 8
1539#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1540#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1541
1542#define _CHV_PLL_DW2_CH0 0x8008
1543#define _CHV_PLL_DW2_CH1 0x8188
1544#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1545
1546#define _CHV_PLL_DW3_CH0 0x800c
1547#define _CHV_PLL_DW3_CH1 0x818c
1548#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1549#define DPIO_CHV_FIRST_MOD (0 << 8)
1550#define DPIO_CHV_SECOND_MOD (1 << 8)
1551#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301552#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1554
1555#define _CHV_PLL_DW6_CH0 0x8018
1556#define _CHV_PLL_DW6_CH1 0x8198
1557#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1558#define DPIO_CHV_INT_COEFF_SHIFT 8
1559#define DPIO_CHV_PROP_COEFF_SHIFT 0
1560#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1561
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301562#define _CHV_PLL_DW8_CH0 0x8020
1563#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301564#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1565#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301566#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1567
1568#define _CHV_PLL_DW9_CH0 0x8024
1569#define _CHV_PLL_DW9_CH1 0x81A4
1570#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301571#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301572#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1573#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1574
Ville Syrjälä6669e392015-07-08 23:46:00 +03001575#define _CHV_CMN_DW0_CH0 0x8100
1576#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1577#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1578#define DPIO_ALLDL_POWERDOWN (1 << 1)
1579#define DPIO_ANYDL_POWERDOWN (1 << 0)
1580
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001581#define _CHV_CMN_DW5_CH0 0x8114
1582#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1583#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1584#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1585#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1586#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1587#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1588#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1589#define CHV_BUFLEFTENA1_MASK (3 << 22)
1590
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591#define _CHV_CMN_DW13_CH0 0x8134
1592#define _CHV_CMN_DW0_CH1 0x8080
1593#define DPIO_CHV_S1_DIV_SHIFT 21
1594#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1595#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1596#define DPIO_CHV_K_DIV_SHIFT 4
1597#define DPIO_PLL_FREQLOCK (1 << 1)
1598#define DPIO_PLL_LOCK (1 << 0)
1599#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1600
1601#define _CHV_CMN_DW14_CH0 0x8138
1602#define _CHV_CMN_DW1_CH1 0x8084
1603#define DPIO_AFC_RECAL (1 << 14)
1604#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001605#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1606#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1607#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1608#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1609#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1610#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1611#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1612#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001613#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1614
Ville Syrjälä9197c882014-04-09 13:29:05 +03001615#define _CHV_CMN_DW19_CH0 0x814c
1616#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001617#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1618#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001619#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001620#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001621
Ville Syrjälä9197c882014-04-09 13:29:05 +03001622#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1623
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001624#define CHV_CMN_DW28 0x8170
1625#define DPIO_CL1POWERDOWNEN (1 << 23)
1626#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001627#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1628#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1629#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1630#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001631
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001632#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001633#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001634#define DPIO_LRC_BYPASS (1 << 3)
1635
1636#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1637 (lane) * 0x200 + (offset))
1638
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001639#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1640#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1641#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1642#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1643#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1644#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1645#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1646#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1647#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1648#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1649#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1651#define DPIO_FRC_LATENCY_SHFIT 8
1652#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1653#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301654
1655/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001656#define _BXT_PHY0_BASE 0x6C000
1657#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001658#define _BXT_PHY2_BASE 0x163000
1659#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1660 _BXT_PHY1_BASE, \
1661 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001662
1663#define _BXT_PHY(phy, reg) \
1664 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1665
1666#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1667 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1668 (reg_ch1) - _BXT_PHY0_BASE))
1669#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1670 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301671
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001672#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301673#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301674
Imre Deake93da0a2016-06-13 16:44:37 +03001675#define _BXT_PHY_CTL_DDI_A 0x64C00
1676#define _BXT_PHY_CTL_DDI_B 0x64C10
1677#define _BXT_PHY_CTL_DDI_C 0x64C20
1678#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1679#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1680#define BXT_PHY_LANE_ENABLED (1 << 8)
1681#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1682 _BXT_PHY_CTL_DDI_B)
1683
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301684#define _PHY_CTL_FAMILY_EDP 0x64C80
1685#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001686#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301687#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001688#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1689 _PHY_CTL_FAMILY_EDP, \
1690 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301691
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301692/* BXT PHY PLL registers */
1693#define _PORT_PLL_A 0x46074
1694#define _PORT_PLL_B 0x46078
1695#define _PORT_PLL_C 0x4607c
1696#define PORT_PLL_ENABLE (1 << 31)
1697#define PORT_PLL_LOCK (1 << 30)
1698#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001699#define PORT_PLL_POWER_ENABLE (1 << 26)
1700#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001701#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301702
1703#define _PORT_PLL_EBB_0_A 0x162034
1704#define _PORT_PLL_EBB_0_B 0x6C034
1705#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001706#define PORT_PLL_P1_SHIFT 13
1707#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1708#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1709#define PORT_PLL_P2_SHIFT 8
1710#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1711#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001712#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1713 _PORT_PLL_EBB_0_B, \
1714 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301715
1716#define _PORT_PLL_EBB_4_A 0x162038
1717#define _PORT_PLL_EBB_4_B 0x6C038
1718#define _PORT_PLL_EBB_4_C 0x6C344
1719#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1720#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001721#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1722 _PORT_PLL_EBB_4_B, \
1723 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301724
1725#define _PORT_PLL_0_A 0x162100
1726#define _PORT_PLL_0_B 0x6C100
1727#define _PORT_PLL_0_C 0x6C380
1728/* PORT_PLL_0_A */
1729#define PORT_PLL_M2_MASK 0xFF
1730/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001731#define PORT_PLL_N_SHIFT 8
1732#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1733#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301734/* PORT_PLL_2_A */
1735#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1736/* PORT_PLL_3_A */
1737#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1738/* PORT_PLL_6_A */
1739#define PORT_PLL_PROP_COEFF_MASK 0xF
1740#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1741#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1742#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1743#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1744/* PORT_PLL_8_A */
1745#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301746/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001747#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1748#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301749/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001750#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301751#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301752#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001753#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001754#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1755 _PORT_PLL_0_B, \
1756 _PORT_PLL_0_C)
1757#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1758 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301759
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301760/* BXT PHY common lane registers */
1761#define _PORT_CL1CM_DW0_A 0x162000
1762#define _PORT_CL1CM_DW0_BC 0x6C000
1763#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301764#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001765#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301766
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001767#define _PORT_CL1CM_DW9_A 0x162024
1768#define _PORT_CL1CM_DW9_BC 0x6C024
1769#define IREF0RC_OFFSET_SHIFT 8
1770#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1771#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001772
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001773#define _PORT_CL1CM_DW10_A 0x162028
1774#define _PORT_CL1CM_DW10_BC 0x6C028
1775#define IREF1RC_OFFSET_SHIFT 8
1776#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1777#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1778
1779#define _PORT_CL1CM_DW28_A 0x162070
1780#define _PORT_CL1CM_DW28_BC 0x6C070
1781#define OCL1_POWER_DOWN_EN (1 << 23)
1782#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1783#define SUS_CLK_CONFIG 0x3
1784#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1785
1786#define _PORT_CL1CM_DW30_A 0x162078
1787#define _PORT_CL1CM_DW30_BC 0x6C078
1788#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1789#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1790
1791/*
1792 * CNL/ICL Port/COMBO-PHY Registers
1793 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001794#define _ICL_COMBOPHY_A 0x162000
1795#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001796#define _EHL_COMBOPHY_C 0x160000
Lucas De Marchi4e538402018-10-15 19:35:17 -07001797#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001798 _ICL_COMBOPHY_B, \
1799 _EHL_COMBOPHY_C)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001800
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001801/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001802#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1803 4 * (dw))
1804
1805#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1806#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001807#define CL_POWER_DOWN_ENABLE (1 << 4)
1808#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001809
Lucas De Marchi4e538402018-10-15 19:35:17 -07001810#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301811#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1812#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1813#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1814#define PWR_UP_ALL_LANES (0x0 << 4)
1815#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1816#define PWR_DOWN_LN_3_2 (0xc << 4)
1817#define PWR_DOWN_LN_3 (0x8 << 4)
1818#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1819#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301820#define PWR_DOWN_LN_3_1 (0xa << 4)
1821#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1822#define PWR_DOWN_LN_MASK (0xf << 4)
1823#define PWR_DOWN_LN_SHIFT 4
1824
Lucas De Marchi4e538402018-10-15 19:35:17 -07001825#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001826#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001827
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001828/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001829#define _ICL_PORT_COMP 0x100
1830#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1831 _ICL_PORT_COMP + 4 * (dw))
1832
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001833#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001834#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001835#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301836
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001837#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001838#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1839
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001840#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001841#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001842#define PROCESS_INFO_DOT_0 (0 << 26)
1843#define PROCESS_INFO_DOT_1 (1 << 26)
1844#define PROCESS_INFO_DOT_4 (2 << 26)
1845#define PROCESS_INFO_MASK (7 << 26)
1846#define PROCESS_INFO_SHIFT 26
1847#define VOLTAGE_INFO_0_85V (0 << 24)
1848#define VOLTAGE_INFO_0_95V (1 << 24)
1849#define VOLTAGE_INFO_1_05V (2 << 24)
1850#define VOLTAGE_INFO_MASK (3 << 24)
1851#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301852
Imre Deak4361cca2019-05-24 20:35:32 +03001853#define ICL_PORT_COMP_DW8(port) _MMIO(_ICL_PORT_COMP_DW(8, port))
1854#define IREFGEN (1 << 24)
1855
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001856#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001857#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001858
1859#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001860#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001861
1862/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001863#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1864#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1865#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1866#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1867#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1868#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1869#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1870#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1871#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1872#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301873#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001874 _CNL_PORT_PCS_DW1_GRP_AE, \
1875 _CNL_PORT_PCS_DW1_GRP_B, \
1876 _CNL_PORT_PCS_DW1_GRP_C, \
1877 _CNL_PORT_PCS_DW1_GRP_D, \
1878 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301879 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301880#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001881 _CNL_PORT_PCS_DW1_LN0_AE, \
1882 _CNL_PORT_PCS_DW1_LN0_B, \
1883 _CNL_PORT_PCS_DW1_LN0_C, \
1884 _CNL_PORT_PCS_DW1_LN0_D, \
1885 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301886 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301887
Lucas De Marchi4e538402018-10-15 19:35:17 -07001888#define _ICL_PORT_PCS_AUX 0x300
1889#define _ICL_PORT_PCS_GRP 0x600
1890#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1891#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1892 _ICL_PORT_PCS_AUX + 4 * (dw))
1893#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1894 _ICL_PORT_PCS_GRP + 4 * (dw))
1895#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1896 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1897#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1898#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1899#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001900#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001901#define LATENCY_OPTIM_MASK (0x3 << 2)
1902#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001903
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001904/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301905#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1906#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1907#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1908#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1909#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1910#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1911#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1912#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1913#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1914#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001915#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301916 _CNL_PORT_TX_AE_GRP_OFFSET, \
1917 _CNL_PORT_TX_B_GRP_OFFSET, \
1918 _CNL_PORT_TX_B_GRP_OFFSET, \
1919 _CNL_PORT_TX_D_GRP_OFFSET, \
1920 _CNL_PORT_TX_AE_GRP_OFFSET, \
1921 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001922 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001923#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301924 _CNL_PORT_TX_AE_LN0_OFFSET, \
1925 _CNL_PORT_TX_B_LN0_OFFSET, \
1926 _CNL_PORT_TX_B_LN0_OFFSET, \
1927 _CNL_PORT_TX_D_LN0_OFFSET, \
1928 _CNL_PORT_TX_AE_LN0_OFFSET, \
1929 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001930 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301931
Lucas De Marchi4e538402018-10-15 19:35:17 -07001932#define _ICL_PORT_TX_AUX 0x380
1933#define _ICL_PORT_TX_GRP 0x680
1934#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1935
1936#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1937 _ICL_PORT_TX_AUX + 4 * (dw))
1938#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1939 _ICL_PORT_TX_GRP + 4 * (dw))
1940#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1941 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1942
1943#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1944#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1945#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1946#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1947#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001948#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001949#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001950#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001951#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301952#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1953#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001954#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001955#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001956
Rodrigo Vivi04416102017-06-09 15:26:06 -07001957#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1958#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001959#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1960#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08001961#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001962 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301963 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001964#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1965#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1966#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
Aditya Swarup9194e422019-01-28 14:00:11 -08001967#define ICL_PORT_TX_DW4_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001968#define LOADGEN_SELECT (1 << 31)
1969#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001970#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001971#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001972#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001973#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001974#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001975
Lucas De Marchi4e538402018-10-15 19:35:17 -07001976#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1977#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1978#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1979#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1980#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001981#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001982#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001983#define TAP3_DISABLE (1 << 29)
1984#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001985#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001986#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001987#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001988
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001989#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1990#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Clint Taylorb265a2a2018-12-17 14:13:47 -08001991#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1992#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1993#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
Aditya Swarup9194e422019-01-28 14:00:11 -08001994#define ICL_PORT_TX_DW7_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001995#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001996#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001997
José Roberto de Souza683d6722019-06-19 16:31:34 -07001998#define _ICL_DPHY_CHKN_REG 0x194
1999#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2000#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2001
Aditya Swarup58106b72019-01-28 14:00:12 -08002002#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07002003 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
2004
Manasi Navarea38bb302018-07-13 12:43:13 -07002005#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2006#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2007#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2008#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2009#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2010#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2011#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2012#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
Aditya Swarup58106b72019-01-28 14:00:12 -08002013#define MG_TX1_LINK_PARAMS(ln, port) \
2014 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002015 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2016 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002017
Manasi Navarea38bb302018-07-13 12:43:13 -07002018#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2019#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2020#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2021#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2022#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2023#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2024#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2025#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
Aditya Swarup58106b72019-01-28 14:00:12 -08002026#define MG_TX2_LINK_PARAMS(ln, port) \
2027 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002028 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2029 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2030#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002031
Manasi Navarea38bb302018-07-13 12:43:13 -07002032#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2033#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2034#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2035#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2036#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2037#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2038#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2039#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
Aditya Swarup58106b72019-01-28 14:00:12 -08002040#define MG_TX1_PISO_READLOAD(ln, port) \
2041 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002042 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2043 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002044
Manasi Navarea38bb302018-07-13 12:43:13 -07002045#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2046#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2047#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2048#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2049#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2050#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2051#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2052#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
Aditya Swarup58106b72019-01-28 14:00:12 -08002053#define MG_TX2_PISO_READLOAD(ln, port) \
2054 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002055 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2056 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2057#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002058
Manasi Navarea38bb302018-07-13 12:43:13 -07002059#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2060#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2061#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2062#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2063#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2064#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2065#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2066#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
Aditya Swarup58106b72019-01-28 14:00:12 -08002067#define MG_TX1_SWINGCTRL(ln, port) \
2068 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002069 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2070 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002071
Manasi Navarea38bb302018-07-13 12:43:13 -07002072#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2073#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2074#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2075#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2076#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2077#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2078#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2079#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
Aditya Swarup58106b72019-01-28 14:00:12 -08002080#define MG_TX2_SWINGCTRL(ln, port) \
2081 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002082 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2083 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2084#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2085#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002086
Manasi Navarea38bb302018-07-13 12:43:13 -07002087#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2088#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2089#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2090#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2091#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2092#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2093#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2094#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
Aditya Swarup58106b72019-01-28 14:00:12 -08002095#define MG_TX1_DRVCTRL(ln, port) \
2096 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002097 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2098 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002099
Manasi Navarea38bb302018-07-13 12:43:13 -07002100#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2101#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2102#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2103#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2104#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2105#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2106#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2107#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
Aditya Swarup58106b72019-01-28 14:00:12 -08002108#define MG_TX2_DRVCTRL(ln, port) \
2109 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002110 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2111 MG_TX_DRVCTRL_TX2LN1_PORT1)
2112#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2113#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2114#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2115#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2116#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2117#define CRI_LOADGEN_SEL(x) ((x) << 12)
2118#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2119
2120#define MG_CLKHUB_LN0_PORT1 0x16839C
2121#define MG_CLKHUB_LN1_PORT1 0x16879C
2122#define MG_CLKHUB_LN0_PORT2 0x16939C
2123#define MG_CLKHUB_LN1_PORT2 0x16979C
2124#define MG_CLKHUB_LN0_PORT3 0x16A39C
2125#define MG_CLKHUB_LN1_PORT3 0x16A79C
2126#define MG_CLKHUB_LN0_PORT4 0x16B39C
2127#define MG_CLKHUB_LN1_PORT4 0x16B79C
Aditya Swarup58106b72019-01-28 14:00:12 -08002128#define MG_CLKHUB(ln, port) \
2129 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002130 MG_CLKHUB_LN0_PORT2, \
2131 MG_CLKHUB_LN1_PORT1)
2132#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2133
2134#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2135#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2136#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2137#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2138#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2139#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2140#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2141#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
Aditya Swarup58106b72019-01-28 14:00:12 -08002142#define MG_TX1_DCC(ln, port) \
2143 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002144 MG_TX_DCC_TX1LN0_PORT2, \
2145 MG_TX_DCC_TX1LN1_PORT1)
2146#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2147#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2148#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2149#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2150#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2151#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2152#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2153#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
Aditya Swarup58106b72019-01-28 14:00:12 -08002154#define MG_TX2_DCC(ln, port) \
2155 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002156 MG_TX_DCC_TX2LN0_PORT2, \
2157 MG_TX_DCC_TX2LN1_PORT1)
2158#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2159#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2160#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002161
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002162#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2163#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2164#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2165#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2166#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2167#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2168#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2169#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
Aditya Swarup58106b72019-01-28 14:00:12 -08002170#define MG_DP_MODE(ln, port) \
2171 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002172 MG_DP_MODE_LN0_ACU_PORT2, \
2173 MG_DP_MODE_LN1_ACU_PORT1)
2174#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2175#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002176#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2177#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2178#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2179#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2180#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2181
2182#define MG_MISC_SUS0_PORT1 0x168814
2183#define MG_MISC_SUS0_PORT2 0x169814
2184#define MG_MISC_SUS0_PORT3 0x16A814
2185#define MG_MISC_SUS0_PORT4 0x16B814
2186#define MG_MISC_SUS0(tc_port) \
2187 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2188#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2189#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2190#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2191#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2192#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2193#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2194#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2195#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002196
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002197/* The spec defines this only for BXT PHY0, but lets assume that this
2198 * would exist for PHY1 too if it had a second channel.
2199 */
2200#define _PORT_CL2CM_DW6_A 0x162358
2201#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002202#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302203#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2204
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002205#define FIA1_BASE 0x163000
2206
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002207/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002208#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002209#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2210#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2211#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2212#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2213#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2214#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002215
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302216/* BXT PHY Ref registers */
2217#define _PORT_REF_DW3_A 0x16218C
2218#define _PORT_REF_DW3_BC 0x6C18C
2219#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002220#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302221
2222#define _PORT_REF_DW6_A 0x162198
2223#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002224#define GRC_CODE_SHIFT 24
2225#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302226#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002227#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302228#define GRC_CODE_SLOW_SHIFT 8
2229#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2230#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002231#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302232
2233#define _PORT_REF_DW8_A 0x1621A0
2234#define _PORT_REF_DW8_BC 0x6C1A0
2235#define GRC_DIS (1 << 15)
2236#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002237#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302238
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302239/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302240#define _PORT_PCS_DW10_LN01_A 0x162428
2241#define _PORT_PCS_DW10_LN01_B 0x6C428
2242#define _PORT_PCS_DW10_LN01_C 0x6C828
2243#define _PORT_PCS_DW10_GRP_A 0x162C28
2244#define _PORT_PCS_DW10_GRP_B 0x6CC28
2245#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002246#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2247 _PORT_PCS_DW10_LN01_B, \
2248 _PORT_PCS_DW10_LN01_C)
2249#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2250 _PORT_PCS_DW10_GRP_B, \
2251 _PORT_PCS_DW10_GRP_C)
2252
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302253#define TX2_SWING_CALC_INIT (1 << 31)
2254#define TX1_SWING_CALC_INIT (1 << 30)
2255
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302256#define _PORT_PCS_DW12_LN01_A 0x162430
2257#define _PORT_PCS_DW12_LN01_B 0x6C430
2258#define _PORT_PCS_DW12_LN01_C 0x6C830
2259#define _PORT_PCS_DW12_LN23_A 0x162630
2260#define _PORT_PCS_DW12_LN23_B 0x6C630
2261#define _PORT_PCS_DW12_LN23_C 0x6CA30
2262#define _PORT_PCS_DW12_GRP_A 0x162c30
2263#define _PORT_PCS_DW12_GRP_B 0x6CC30
2264#define _PORT_PCS_DW12_GRP_C 0x6CE30
2265#define LANESTAGGER_STRAP_OVRD (1 << 6)
2266#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002267#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2268 _PORT_PCS_DW12_LN01_B, \
2269 _PORT_PCS_DW12_LN01_C)
2270#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2271 _PORT_PCS_DW12_LN23_B, \
2272 _PORT_PCS_DW12_LN23_C)
2273#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2274 _PORT_PCS_DW12_GRP_B, \
2275 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302276
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302277/* BXT PHY TX registers */
2278#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2279 ((lane) & 1) * 0x80)
2280
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302281#define _PORT_TX_DW2_LN0_A 0x162508
2282#define _PORT_TX_DW2_LN0_B 0x6C508
2283#define _PORT_TX_DW2_LN0_C 0x6C908
2284#define _PORT_TX_DW2_GRP_A 0x162D08
2285#define _PORT_TX_DW2_GRP_B 0x6CD08
2286#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002287#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2288 _PORT_TX_DW2_LN0_B, \
2289 _PORT_TX_DW2_LN0_C)
2290#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2291 _PORT_TX_DW2_GRP_B, \
2292 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302293#define MARGIN_000_SHIFT 16
2294#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2295#define UNIQ_TRANS_SCALE_SHIFT 8
2296#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2297
2298#define _PORT_TX_DW3_LN0_A 0x16250C
2299#define _PORT_TX_DW3_LN0_B 0x6C50C
2300#define _PORT_TX_DW3_LN0_C 0x6C90C
2301#define _PORT_TX_DW3_GRP_A 0x162D0C
2302#define _PORT_TX_DW3_GRP_B 0x6CD0C
2303#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002304#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2305 _PORT_TX_DW3_LN0_B, \
2306 _PORT_TX_DW3_LN0_C)
2307#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2308 _PORT_TX_DW3_GRP_B, \
2309 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302310#define SCALE_DCOMP_METHOD (1 << 26)
2311#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302312
2313#define _PORT_TX_DW4_LN0_A 0x162510
2314#define _PORT_TX_DW4_LN0_B 0x6C510
2315#define _PORT_TX_DW4_LN0_C 0x6C910
2316#define _PORT_TX_DW4_GRP_A 0x162D10
2317#define _PORT_TX_DW4_GRP_B 0x6CD10
2318#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002319#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2320 _PORT_TX_DW4_LN0_B, \
2321 _PORT_TX_DW4_LN0_C)
2322#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2323 _PORT_TX_DW4_GRP_B, \
2324 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302325#define DEEMPH_SHIFT 24
2326#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2327
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002328#define _PORT_TX_DW5_LN0_A 0x162514
2329#define _PORT_TX_DW5_LN0_B 0x6C514
2330#define _PORT_TX_DW5_LN0_C 0x6C914
2331#define _PORT_TX_DW5_GRP_A 0x162D14
2332#define _PORT_TX_DW5_GRP_B 0x6CD14
2333#define _PORT_TX_DW5_GRP_C 0x6CF14
2334#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2335 _PORT_TX_DW5_LN0_B, \
2336 _PORT_TX_DW5_LN0_C)
2337#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2338 _PORT_TX_DW5_GRP_B, \
2339 _PORT_TX_DW5_GRP_C)
2340#define DCC_DELAY_RANGE_1 (1 << 9)
2341#define DCC_DELAY_RANGE_2 (1 << 8)
2342
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302343#define _PORT_TX_DW14_LN0_A 0x162538
2344#define _PORT_TX_DW14_LN0_B 0x6C538
2345#define _PORT_TX_DW14_LN0_C 0x6C938
2346#define LATENCY_OPTIM_SHIFT 30
2347#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002348#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2349 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2350 _PORT_TX_DW14_LN0_C) + \
2351 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302352
David Weinehallf8896f52015-06-25 11:11:03 +03002353/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002354#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002355/* SKL VccIO mask */
2356#define SKL_VCCIO_MASK 0x1
2357/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002358#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002359/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002360#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2361#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002362/* Balance leg disable bits */
2363#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002364#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002365
Jesse Barnes585fb112008-07-29 11:54:06 -07002366/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002368 * [0-7] @ 0x2000 gen2,gen3
2369 * [8-15] @ 0x3000 945,g33,pnv
2370 *
2371 * [0-15] @ 0x3000 gen4,gen5
2372 *
2373 * [0-15] @ 0x100000 gen6,vlv,chv
2374 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002375 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002376#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002377#define I830_FENCE_START_MASK 0x07f80000
2378#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002379#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002380#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002381#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002382#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002383#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002384#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002385
2386#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002387#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002389#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2390#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391#define I965_FENCE_PITCH_SHIFT 2
2392#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002393#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002394#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002395
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002396#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2397#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002398#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002399#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002400
Deepak S2b6b3a02014-05-27 15:59:30 +05302401
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002402/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002403#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002404#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002405#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002406#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2407#define TILECTL_BACKSNOOP_DIS (1 << 3)
2408
Jesse Barnesde151cf2008-11-12 10:03:55 -08002409/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002410 * Instruction and interrupt control regs
2411 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002412#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002413#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2414#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002415#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002416#define PRB0_BASE (0x2030 - 0x30)
2417#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2418#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2419#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2420#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2421#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2422#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002423#define RENDER_RING_BASE 0x02000
2424#define BSD_RING_BASE 0x04000
2425#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002426#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002427#define GEN11_BSD_RING_BASE 0x1c0000
2428#define GEN11_BSD2_RING_BASE 0x1c4000
2429#define GEN11_BSD3_RING_BASE 0x1d0000
2430#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002431#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002432#define GEN11_VEBOX_RING_BASE 0x1c8000
2433#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002434#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002435#define RING_TAIL(base) _MMIO((base) + 0x30)
2436#define RING_HEAD(base) _MMIO((base) + 0x34)
2437#define RING_START(base) _MMIO((base) + 0x38)
2438#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002439#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002440#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2441#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2442#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002443#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2444#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2445#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2446#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2447#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2448#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2449#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2450#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2451#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2452#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2453#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2454#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002455#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002456#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2457#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2458#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2459#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2460#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002461#define RESET_CTL_CAT_ERROR REG_BIT(2)
2462#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2463#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2464
Mika Kuoppala39e78232018-06-07 20:24:44 +03002465#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002467#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002468#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002469#define GEN7_WR_WATERMARK _MMIO(0x4028)
2470#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2471#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002472#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2473#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002474#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2475#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002476/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002477#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002478#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002479#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2480#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002482#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002483#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2484#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002485#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002486#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002487#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2488#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002489#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002490#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2491#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002492#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002493#define DONE_REG _MMIO(0x40b0)
2494#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2495#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002496#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002497#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2498#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2499#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002500#define RING_ACTHD(base) _MMIO((base) + 0x74)
2501#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2502#define RING_NOPID(base) _MMIO((base) + 0x94)
2503#define RING_IMR(base) _MMIO((base) + 0xa8)
2504#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2505#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2506#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002507#define TAIL_ADDR 0x001FFFF8
2508#define HEAD_WRAP_COUNT 0xFFE00000
2509#define HEAD_WRAP_ONE 0x00200000
2510#define HEAD_ADDR 0x001FFFFC
2511#define RING_NR_PAGES 0x001FF000
2512#define RING_REPORT_MASK 0x00000006
2513#define RING_REPORT_64K 0x00000002
2514#define RING_REPORT_128K 0x00000004
2515#define RING_NO_REPORT 0x00000000
2516#define RING_VALID_MASK 0x00000001
2517#define RING_VALID 0x00000001
2518#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002519#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2520#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2521#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002522
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002523#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
John Harrison5380d0b2019-06-17 18:01:05 -07002524#define RING_FORCE_TO_NONPRIV_RW (0 << 28) /* CFL+ & Gen11+ */
2525#define RING_FORCE_TO_NONPRIV_RD (1 << 28)
2526#define RING_FORCE_TO_NONPRIV_WR (2 << 28)
2527#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2528#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2529#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2530#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
Arun Siluvery33136b02016-01-21 21:43:47 +00002531#define RING_MAX_NONPRIV_SLOTS 12
2532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002533#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002534
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002535#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002536#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002537
Matthew Auld9a6330c2017-10-06 23:18:22 +01002538#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2539#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002540#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002541
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002542#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002543#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2544#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2545#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002546
Chris Wilson8168bd42010-11-11 17:54:52 +00002547#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002548#define PRB0_TAIL _MMIO(0x2030)
2549#define PRB0_HEAD _MMIO(0x2034)
2550#define PRB0_START _MMIO(0x2038)
2551#define PRB0_CTL _MMIO(0x203c)
2552#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2553#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2554#define PRB1_START _MMIO(0x2048) /* 915+ only */
2555#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002556#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002557#define IPEIR_I965 _MMIO(0x2064)
2558#define IPEHR_I965 _MMIO(0x2068)
2559#define GEN7_SC_INSTDONE _MMIO(0x7100)
2560#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2561#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002562#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2563#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2564#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2565#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2566#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002567#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2568#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2569#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2570#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002571#define RING_IPEIR(base) _MMIO((base) + 0x64)
2572#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002573/*
2574 * On GEN4, only the render ring INSTDONE exists and has a different
2575 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002576 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002577 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002578#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2579#define RING_INSTPS(base) _MMIO((base) + 0x70)
2580#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2581#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2582#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2583#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002584#define INSTPS _MMIO(0x2070) /* 965+ only */
2585#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2586#define ACTHD_I965 _MMIO(0x2074)
2587#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002588#define HWS_ADDRESS_MASK 0xfffff000
2589#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002590#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002591#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002592#define IPEIR(base) _MMIO((base) + 0x88)
2593#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002594#define GEN2_INSTDONE _MMIO(0x2090)
2595#define NOPID _MMIO(0x2094)
2596#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002597#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002598#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002599#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002600#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2601#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2602#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2603#define RING_BBADDR(base) _MMIO((base) + 0x140)
2604#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2605#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2606#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2607#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2608#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002610#define ERROR_GEN6 _MMIO(0x40a0)
2611#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002612#define ERR_INT_POISON (1 << 31)
2613#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2614#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2615#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2616#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2617#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2618#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2619#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2620#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2621#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002623#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2624#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002625#define FAULT_VA_HIGH_BITS (0xf << 0)
2626#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002628#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002629#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002630
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002631#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2632#define CLAIM_ER_CLR (1 << 31)
2633#define CLAIM_ER_OVERFLOW (1 << 16)
2634#define CLAIM_ER_CTR_MASK 0xffff
2635
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002636#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002637/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002638#define DERRMR_PIPEA_SCANLINE (1 << 0)
2639#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2640#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2641#define DERRMR_PIPEA_VBLANK (1 << 3)
2642#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002643#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002644#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2645#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2646#define DERRMR_PIPEB_VBLANK (1 << 11)
2647#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002648/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002649#define DERRMR_PIPEC_SCANLINE (1 << 14)
2650#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2651#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2652#define DERRMR_PIPEC_VBLANK (1 << 21)
2653#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002654
Chris Wilson0f3b6842013-01-15 12:05:55 +00002655
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002656/* GM45+ chicken bits -- debug workaround bits that may be required
2657 * for various sorts of correct behavior. The top 16 bits of each are
2658 * the enables for writing to the corresponding low bit.
2659 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002660#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002661#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002662#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002663
2664#define FF_SLICE_CHICKEN _MMIO(0x2088)
2665#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2666
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002667/* Disables pipelining of read flushes past the SF-WIZ interface.
2668 * Required on all Ironlake steppings according to the B-Spec, but the
2669 * particular danger of not doing so is not specified.
2670 */
2671# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002672#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002673#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002674#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002675#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002676#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002677#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002678#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002679
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002680#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002681# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002682# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002683# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302684# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002685# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002686
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002687#define GEN6_GT_MODE _MMIO(0x20d0)
2688#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002689#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2690#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2691#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2692#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002693#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002694#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002695#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2696#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002697
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002698/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2699#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2700#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002701#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002702
Tim Goreb1e429f2016-03-21 14:37:29 +00002703/* WaClearTdlStateAckDirtyBits */
2704#define GEN8_STATE_ACK _MMIO(0x20F0)
2705#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2706#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2707#define GEN9_STATE_ACK_TDL0 (1 << 12)
2708#define GEN9_STATE_ACK_TDL1 (1 << 13)
2709#define GEN9_STATE_ACK_TDL2 (1 << 14)
2710#define GEN9_STATE_ACK_TDL3 (1 << 15)
2711#define GEN9_SUBSLICE_TDL_ACK_BITS \
2712 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2713 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002715#define GFX_MODE _MMIO(0x2520)
2716#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002717#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002718#define GFX_RUN_LIST_ENABLE (1 << 15)
2719#define GFX_INTERRUPT_STEERING (1 << 14)
2720#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2721#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2722#define GFX_REPLAY_MODE (1 << 11)
2723#define GFX_PSMI_GRANULARITY (1 << 10)
2724#define GFX_PPGTT_ENABLE (1 << 9)
2725#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002726
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002727#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2728#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2729#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2730#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002731
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002732#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002734#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2735#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2736#define SCPD0 _MMIO(0x209c) /* 915+ only */
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002737#define GEN2_IER _MMIO(0x20a0)
2738#define GEN2_IIR _MMIO(0x20a4)
2739#define GEN2_IMR _MMIO(0x20a8)
2740#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002741#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002742#define GINT_DIS (1 << 22)
2743#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2745#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2746#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2747#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2748#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2749#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2750#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302751#define VLV_PCBR_ADDR_SHIFT 12
2752
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002753#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002754#define EIR _MMIO(0x20b0)
2755#define EMR _MMIO(0x20b4)
2756#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002757#define GM45_ERROR_PAGE_TABLE (1 << 5)
2758#define GM45_ERROR_MEM_PRIV (1 << 4)
2759#define I915_ERROR_PAGE_TABLE (1 << 4)
2760#define GM45_ERROR_CP_PRIV (1 << 3)
2761#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2762#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002763#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002764#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2765#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002766 will not assert AGPBUSY# and will only
2767 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002768#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2769#define INSTPM_TLB_INVALIDATE (1 << 9)
2770#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002771#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002772#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002773#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2774#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2775#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002776#define FW_BLC _MMIO(0x20d8)
2777#define FW_BLC2 _MMIO(0x20dc)
2778#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002779#define FW_BLC_SELF_EN_MASK (1 << 31)
2780#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2781#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002782#define MM_BURST_LENGTH 0x00700000
2783#define MM_FIFO_WATERMARK 0x0001F000
2784#define LM_BURST_LENGTH 0x00000700
2785#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002786#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002787
Mahesh Kumar78005492018-01-30 11:49:14 -02002788#define MBUS_ABOX_CTL _MMIO(0x45038)
2789#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2790#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2791#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2792#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2793#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2794#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2795#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2796#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2797
2798#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2799#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2800#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2801 _PIPEB_MBUS_DBOX_CTL)
2802#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2803#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2804#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2805#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2806#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2807#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2808
2809#define MBUS_UBOX_CTL _MMIO(0x4503C)
2810#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2811#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2812
Keith Packard45503de2010-07-19 21:12:35 -07002813/* Make render/texture TLB fetches lower priorty than associated data
2814 * fetches. This is not turned on by default
2815 */
2816#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2817
2818/* Isoch request wait on GTT enable (Display A/B/C streams).
2819 * Make isoch requests stall on the TLB update. May cause
2820 * display underruns (test mode only)
2821 */
2822#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2823
2824/* Block grant count for isoch requests when block count is
2825 * set to a finite value.
2826 */
2827#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2828#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2829#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2830#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2831#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2832
2833/* Enable render writes to complete in C2/C3/C4 power states.
2834 * If this isn't enabled, render writes are prevented in low
2835 * power states. That seems bad to me.
2836 */
2837#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2838
2839/* This acknowledges an async flip immediately instead
2840 * of waiting for 2TLB fetches.
2841 */
2842#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2843
2844/* Enables non-sequential data reads through arbiter
2845 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002846#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002847
2848/* Disable FSB snooping of cacheable write cycles from binner/render
2849 * command stream
2850 */
2851#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2852
2853/* Arbiter time slice for non-isoch streams */
2854#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2855#define MI_ARB_TIME_SLICE_1 (0 << 5)
2856#define MI_ARB_TIME_SLICE_2 (1 << 5)
2857#define MI_ARB_TIME_SLICE_4 (2 << 5)
2858#define MI_ARB_TIME_SLICE_6 (3 << 5)
2859#define MI_ARB_TIME_SLICE_8 (4 << 5)
2860#define MI_ARB_TIME_SLICE_10 (5 << 5)
2861#define MI_ARB_TIME_SLICE_14 (6 << 5)
2862#define MI_ARB_TIME_SLICE_16 (7 << 5)
2863
2864/* Low priority grace period page size */
2865#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2866#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2867
2868/* Disable display A/B trickle feed */
2869#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2870
2871/* Set display plane priority */
2872#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2873#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2874
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002875#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002876#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2877#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002879#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002880#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2881#define CM0_IZ_OPT_DISABLE (1 << 6)
2882#define CM0_ZR_OPT_DISABLE (1 << 5)
2883#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2884#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2885#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2886#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2887#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002888#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2889#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002890#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002891#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002892#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002893#define ECO_GATING_CX_ONLY (1 << 3)
2894#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002896#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002897#define RC_OP_FLUSH_ENABLE (1 << 0)
2898#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002899#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002900#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2901#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2902#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002904#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002905#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002906#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002908#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002909#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002910#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002911#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002912
Robert Bragg19f81df2017-06-13 12:23:03 +01002913#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2914#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2915
Talha Nassar0b904c82019-01-31 17:08:44 -08002916#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2917#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2918
Deepak S693d11c2015-01-16 20:42:16 +05302919/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002920#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2921#define HSW_F1_EU_DIS_SHIFT 16
2922#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2923#define HSW_F1_EU_DIS_10EUS 0
2924#define HSW_F1_EU_DIS_8EUS 1
2925#define HSW_F1_EU_DIS_6EUS 2
2926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002927#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002928#define CHV_FGT_DISABLE_SS0 (1 << 10)
2929#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302930#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2931#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2932#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2933#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2934#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2935#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2936#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2937#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002939#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002940#define GEN8_F2_SS_DIS_SHIFT 21
2941#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002942#define GEN8_F2_S_ENA_SHIFT 25
2943#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2944
2945#define GEN9_F2_SS_DIS_SHIFT 20
2946#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2947
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002948#define GEN10_F2_S_ENA_SHIFT 22
2949#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2950#define GEN10_F2_SS_DIS_SHIFT 18
2951#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2952
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002953#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2954#define GEN10_L3BANK_PAIR_COUNT 4
2955#define GEN10_L3BANK_MASK 0x0F
2956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002957#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002958#define GEN8_EU_DIS0_S0_MASK 0xffffff
2959#define GEN8_EU_DIS0_S1_SHIFT 24
2960#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2961
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002962#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002963#define GEN8_EU_DIS1_S1_MASK 0xffff
2964#define GEN8_EU_DIS1_S2_SHIFT 16
2965#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002967#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002968#define GEN8_EU_DIS2_S2_MASK 0xff
2969
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002970#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002971
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002972#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2973#define GEN10_EU_DIS_SS_MASK 0xff
2974
Oscar Mateo26376a72018-03-16 14:14:49 +02002975#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2976#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2977#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07002978#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02002979
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002980#define GEN11_EU_DISABLE _MMIO(0x9134)
2981#define GEN11_EU_DIS_MASK 0xFF
2982
2983#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2984#define GEN11_GT_S_ENA_MASK 0xFF
2985
2986#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002988#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002989#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2990#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2991#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2992#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002993
Ben Widawskycc609d52013-05-28 19:22:29 -07002994/* On modern GEN architectures interrupt control consists of two sets
2995 * of registers. The first set pertains to the ring generating the
2996 * interrupt. The second control is for the functional block generating the
2997 * interrupt. These are PM, GT, DE, etc.
2998 *
2999 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3000 * GT interrupt bits, so we don't need to duplicate the defines.
3001 *
3002 * These defines should cover us well from SNB->HSW with minor exceptions
3003 * it can also work on ILK.
3004 */
3005#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3006#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3007#define GT_BLT_USER_INTERRUPT (1 << 22)
3008#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3009#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003010#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01003011#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07003012#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3013#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3014#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
3015#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3016#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3017#define GT_RENDER_USER_INTERRUPT (1 << 0)
3018
Ben Widawsky12638c52013-05-28 19:22:31 -07003019#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3020#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3021
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003022#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003023 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003024 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003025
Ben Widawskycc609d52013-05-28 19:22:29 -07003026/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003027#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003028
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003029#define I915_PM_INTERRUPT (1 << 31)
3030#define I915_ISP_INTERRUPT (1 << 22)
3031#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3032#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3033#define I915_MIPIC_INTERRUPT (1 << 19)
3034#define I915_MIPIA_INTERRUPT (1 << 18)
3035#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3036#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3037#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3038#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003039#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3040#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3041#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3042#define I915_HWB_OOM_INTERRUPT (1 << 13)
3043#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3044#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3045#define I915_MISC_INTERRUPT (1 << 11)
3046#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3047#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3048#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3049#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3050#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3051#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3052#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3053#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3054#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3055#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3056#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3057#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3058#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3059#define I915_DEBUG_INTERRUPT (1 << 2)
3060#define I915_WINVALID_INTERRUPT (1 << 1)
3061#define I915_USER_INTERRUPT (1 << 1)
3062#define I915_ASLE_INTERRUPT (1 << 0)
3063#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003064
Jerome Anandeef57322017-01-25 04:27:49 +05303065#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3066#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3067
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003068/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003069#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3070#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3071
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003072#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3073#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3074#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3075#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3076 _VLV_AUD_PORT_EN_B_DBG, \
3077 _VLV_AUD_PORT_EN_C_DBG, \
3078 _VLV_AUD_PORT_EN_D_DBG)
3079#define VLV_AMP_MUTE (1 << 1)
3080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003081#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003083#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003084#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003085#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003086#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3087#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3088#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3089#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003090#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003091#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3092#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3093#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3094#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3095#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3096#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3097#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3098#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003099
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003100/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003101 * Framebuffer compression (915+ only)
3102 */
3103
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003104#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3105#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3106#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003107#define FBC_CTL_EN (1 << 31)
3108#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003109#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003110#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3111#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003112#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003113#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003114#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003115#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003116#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003117#define FBC_STAT_COMPRESSING (1 << 31)
3118#define FBC_STAT_COMPRESSED (1 << 30)
3119#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003120#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003121#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003122#define FBC_CTL_FENCE_DBL (0 << 4)
3123#define FBC_CTL_IDLE_IMM (0 << 2)
3124#define FBC_CTL_IDLE_FULL (1 << 2)
3125#define FBC_CTL_IDLE_LINE (2 << 2)
3126#define FBC_CTL_IDLE_DEBUG (3 << 2)
3127#define FBC_CTL_CPU_FENCE (1 << 1)
3128#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003129#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3130#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003131
3132#define FBC_LL_SIZE (1536)
3133
Mika Kuoppala44fff992016-06-07 17:19:09 +03003134#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003135#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003136
Jesse Barnes74dff282009-09-14 15:39:40 -07003137/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003138#define DPFC_CB_BASE _MMIO(0x3200)
3139#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003140#define DPFC_CTL_EN (1 << 31)
3141#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3142#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3143#define DPFC_CTL_FENCE_EN (1 << 29)
3144#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3145#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3146#define DPFC_SR_EN (1 << 10)
3147#define DPFC_CTL_LIMIT_1X (0 << 6)
3148#define DPFC_CTL_LIMIT_2X (1 << 6)
3149#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003150#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003151#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003152#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3153#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3154#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3155#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003156#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003157#define DPFC_INVAL_SEG_SHIFT (16)
3158#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3159#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003160#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define DPFC_STATUS2 _MMIO(0x3214)
3162#define DPFC_FENCE_YOFF _MMIO(0x3218)
3163#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003164#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003165
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003166/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003167#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3168#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003169#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003170/* The bit 28-8 is reserved */
3171#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003172#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3173#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003174#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3175#define IVB_FBC_STATUS2 _MMIO(0x43214)
3176#define IVB_FBC_COMP_SEG_MASK 0x7ff
3177#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003178#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3179#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003180#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003181#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003182#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003183#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003184#define ILK_FBC_RT_VALID (1 << 0)
3185#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003187#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003188#define ILK_FBCQ_DIS (1 << 22)
3189#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003190
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003191
Jesse Barnes585fb112008-07-29 11:54:06 -07003192/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003193 * Framebuffer compression for Sandybridge
3194 *
3195 * The following two registers are of type GTTMMADR
3196 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003197#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003198#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003199#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003200
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003201/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003202#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003204#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003205#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003207#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003208#define FBC_REND_NUKE (1 << 2)
3209#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003210
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003211/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003212 * GPIO regs
3213 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003214#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3215 4 * (gpio))
3216
Jesse Barnes585fb112008-07-29 11:54:06 -07003217# define GPIO_CLOCK_DIR_MASK (1 << 0)
3218# define GPIO_CLOCK_DIR_IN (0 << 1)
3219# define GPIO_CLOCK_DIR_OUT (1 << 1)
3220# define GPIO_CLOCK_VAL_MASK (1 << 2)
3221# define GPIO_CLOCK_VAL_OUT (1 << 3)
3222# define GPIO_CLOCK_VAL_IN (1 << 4)
3223# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3224# define GPIO_DATA_DIR_MASK (1 << 8)
3225# define GPIO_DATA_DIR_IN (0 << 9)
3226# define GPIO_DATA_DIR_OUT (1 << 9)
3227# define GPIO_DATA_VAL_MASK (1 << 10)
3228# define GPIO_DATA_VAL_OUT (1 << 11)
3229# define GPIO_DATA_VAL_IN (1 << 12)
3230# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003232#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003233#define GMBUS_AKSV_SELECT (1 << 11)
3234#define GMBUS_RATE_100KHZ (0 << 8)
3235#define GMBUS_RATE_50KHZ (1 << 8)
3236#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3237#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3238#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303239#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003240#define GMBUS_PIN_DISABLED 0
3241#define GMBUS_PIN_SSC 1
3242#define GMBUS_PIN_VGADDC 2
3243#define GMBUS_PIN_PANEL 3
3244#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3245#define GMBUS_PIN_DPC 4 /* HDMIC */
3246#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3247#define GMBUS_PIN_DPD 6 /* HDMID */
3248#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003249#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003250#define GMBUS_PIN_2_BXT 2
3251#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003252#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003253#define GMBUS_PIN_9_TC1_ICP 9
3254#define GMBUS_PIN_10_TC2_ICP 10
3255#define GMBUS_PIN_11_TC3_ICP 11
3256#define GMBUS_PIN_12_TC4_ICP 12
3257
3258#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003259#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003260#define GMBUS_SW_CLR_INT (1 << 31)
3261#define GMBUS_SW_RDY (1 << 30)
3262#define GMBUS_ENT (1 << 29) /* enable timeout */
3263#define GMBUS_CYCLE_NONE (0 << 25)
3264#define GMBUS_CYCLE_WAIT (1 << 25)
3265#define GMBUS_CYCLE_INDEX (2 << 25)
3266#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003267#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003268#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303269#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003270#define GMBUS_SLAVE_INDEX_SHIFT 8
3271#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003272#define GMBUS_SLAVE_READ (1 << 0)
3273#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003274#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003275#define GMBUS_INUSE (1 << 15)
3276#define GMBUS_HW_WAIT_PHASE (1 << 14)
3277#define GMBUS_STALL_TIMEOUT (1 << 13)
3278#define GMBUS_INT (1 << 12)
3279#define GMBUS_HW_RDY (1 << 11)
3280#define GMBUS_SATOER (1 << 10)
3281#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003282#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3283#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003284#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3285#define GMBUS_NAK_EN (1 << 3)
3286#define GMBUS_IDLE_EN (1 << 2)
3287#define GMBUS_HW_WAIT_EN (1 << 1)
3288#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003289#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003290#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003291
Jesse Barnes585fb112008-07-29 11:54:06 -07003292/*
3293 * Clock control & power management
3294 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003295#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3296#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3297#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003298#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define VGA0 _MMIO(0x6000)
3301#define VGA1 _MMIO(0x6004)
3302#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003303#define VGA0_PD_P2_DIV_4 (1 << 7)
3304#define VGA0_PD_P1_DIV_2 (1 << 5)
3305#define VGA0_PD_P1_SHIFT 0
3306#define VGA0_PD_P1_MASK (0x1f << 0)
3307#define VGA1_PD_P2_DIV_4 (1 << 15)
3308#define VGA1_PD_P1_DIV_2 (1 << 13)
3309#define VGA1_PD_P1_SHIFT 8
3310#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003311#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003312#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3313#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003314#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003315#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003316#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003317#define DPLL_VGA_MODE_DIS (1 << 28)
3318#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3319#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3320#define DPLL_MODE_MASK (3 << 26)
3321#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3322#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3323#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3324#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3325#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3326#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003327#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003328#define DPLL_LOCK_VLV (1 << 15)
3329#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3330#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3331#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003332#define DPLL_PORTC_READY_MASK (0xf << 4)
3333#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003334
Jesse Barnes585fb112008-07-29 11:54:06 -07003335#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003336
3337/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003338#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003339#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003340#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003341#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003342#define PHY_LDO_DELAY_0NS 0x0
3343#define PHY_LDO_DELAY_200NS 0x1
3344#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003345#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3346#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003347#define PHY_CH_SU_PSR 0x1
3348#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003349#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003350#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003351#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003352#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3353#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3354#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003355
Jesse Barnes585fb112008-07-29 11:54:06 -07003356/*
3357 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3358 * this field (only one bit may be set).
3359 */
3360#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3361#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003362#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003363/* i830, required in DVO non-gang */
3364#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3365#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3366#define PLL_REF_INPUT_DREFCLK (0 << 13)
3367#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3368#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3369#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3370#define PLL_REF_INPUT_MASK (3 << 13)
3371#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003372/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003373# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3374# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003375# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003376# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3377# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3378
Jesse Barnes585fb112008-07-29 11:54:06 -07003379/*
3380 * Parallel to Serial Load Pulse phase selection.
3381 * Selects the phase for the 10X DPLL clock for the PCIe
3382 * digital display port. The range is 4 to 13; 10 or more
3383 * is just a flip delay. The default is 6
3384 */
3385#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3386#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3387/*
3388 * SDVO multiplier for 945G/GM. Not used on 965.
3389 */
3390#define SDVO_MULTIPLIER_MASK 0x000000ff
3391#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3392#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003393
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003394#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3395#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3396#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003397#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003398
Jesse Barnes585fb112008-07-29 11:54:06 -07003399/*
3400 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3401 *
3402 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3403 */
3404#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3405#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3406/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3407#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3408#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3409/*
3410 * SDVO/UDI pixel multiplier.
3411 *
3412 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3413 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3414 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3415 * dummy bytes in the datastream at an increased clock rate, with both sides of
3416 * the link knowing how many bytes are fill.
3417 *
3418 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3419 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3420 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3421 * through an SDVO command.
3422 *
3423 * This register field has values of multiplication factor minus 1, with
3424 * a maximum multiplier of 5 for SDVO.
3425 */
3426#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3427#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3428/*
3429 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3430 * This best be set to the default value (3) or the CRT won't work. No,
3431 * I don't entirely understand what this does...
3432 */
3433#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3434#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003435
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003436#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003438#define _FPA0 0x6040
3439#define _FPA1 0x6044
3440#define _FPB0 0x6048
3441#define _FPB1 0x604c
3442#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3443#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003444#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003445#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003446#define FP_N_DIV_SHIFT 16
3447#define FP_M1_DIV_MASK 0x00003f00
3448#define FP_M1_DIV_SHIFT 8
3449#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003450#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003451#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003452#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003453#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3454#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3455#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3456#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3457#define DPLLB_TEST_N_BYPASS (1 << 19)
3458#define DPLLB_TEST_M_BYPASS (1 << 18)
3459#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3460#define DPLLA_TEST_N_BYPASS (1 << 3)
3461#define DPLLA_TEST_M_BYPASS (1 << 2)
3462#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003463#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003464#define DSTATE_GFX_RESET_I830 (1 << 6)
3465#define DSTATE_PLL_D3_OFF (1 << 3)
3466#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3467#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003468#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003469# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3470# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3471# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3472# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3473# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3474# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3475# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003476# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003477# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3478# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3479# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3480# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3481# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3482# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3483# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3484# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3485# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3486# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3487# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3488# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3489# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3490# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3491# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3492# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3493# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3494# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3495# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3496# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3497# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003498/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003499 * This bit must be set on the 830 to prevent hangs when turning off the
3500 * overlay scaler.
3501 */
3502# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3503# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3504# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3505# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3506# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003508#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003509# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3510# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3511# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3512# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3513# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3514# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3515# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3516# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3517# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003518/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003519# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3520# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3521# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3522# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003523/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003524# define SV_CLOCK_GATE_DISABLE (1 << 0)
3525# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3526# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3527# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3528# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3529# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3530# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3531# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3532# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3533# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3534# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3535# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3536# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3537# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3538# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3539# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3540# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3541# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3542
3543# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003544/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003545# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3546# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3547# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3548# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3549# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3550# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003551/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003552# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3553# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3554# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3555# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3556# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3557# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3558# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3559# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3560# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3561# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3562# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3563# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3564# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3565# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3566# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3567# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3568# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3569# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3570# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003572#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003573#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3574#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3575#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003577#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003578#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003580#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3581#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003583#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003584#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003586#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003587
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003588#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003589#define CDCLK_FREQ_SHIFT 4
3590#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3591#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003593#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003594#define PFI_CREDIT_63 (9 << 28) /* chv only */
3595#define PFI_CREDIT_31 (8 << 28) /* chv only */
3596#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3597#define PFI_CREDIT_RESEND (1 << 27)
3598#define VGA_FAST_MODE_DISABLE (1 << 14)
3599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003600#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003601
Jesse Barnes585fb112008-07-29 11:54:06 -07003602/*
3603 * Palette regs
3604 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003605#define _PALETTE_A 0xa000
3606#define _PALETTE_B 0xa800
3607#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003608#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003609 _PICK((pipe), _PALETTE_A, \
3610 _PALETTE_B, _CHV_PALETTE_C) + \
3611 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003612
Eric Anholt673a3942008-07-30 12:06:12 -07003613/* MCH MMIO space */
3614
3615/*
3616 * MCHBAR mirror.
3617 *
3618 * This mirrors the MCHBAR MMIO space whose location is determined by
3619 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3620 * every way. It is not accessible from the CP register read instructions.
3621 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003622 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3623 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003624 */
3625#define MCHBAR_MIRROR_BASE 0x10000
3626
Yuanhan Liu13982612010-12-15 15:42:31 +08003627#define MCHBAR_MIRROR_BASE_SNB 0x140000
3628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003629#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3630#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003631#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3632#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003633#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003634
Chris Wilson3ebecd02013-04-12 19:10:13 +01003635/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003636#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003637
Ville Syrjälä646b4262014-04-25 20:14:30 +03003638/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003639#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003640#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3641#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3642#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3643#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3644#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003645#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003646#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003647#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003648
Ville Syrjälä646b4262014-04-25 20:14:30 +03003649/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003650#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003651#define CSHRDDR3CTL_DDR3 (1 << 2)
3652
Ville Syrjälä646b4262014-04-25 20:14:30 +03003653/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003654#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3655#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003656
Ville Syrjälä646b4262014-04-25 20:14:30 +03003657/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003658#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3659#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3660#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003661#define MAD_DIMM_ECC_MASK (0x3 << 24)
3662#define MAD_DIMM_ECC_OFF (0x0 << 24)
3663#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3664#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3665#define MAD_DIMM_ECC_ON (0x3 << 24)
3666#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3667#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3668#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3669#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3670#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3671#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3672#define MAD_DIMM_A_SELECT (0x1 << 16)
3673/* DIMM sizes are in multiples of 256mb. */
3674#define MAD_DIMM_B_SIZE_SHIFT 8
3675#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3676#define MAD_DIMM_A_SIZE_SHIFT 0
3677#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3678
Ville Syrjälä646b4262014-04-25 20:14:30 +03003679/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003680#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003681#define MCH_SSKPD_WM0_MASK 0x3f
3682#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003683
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003684#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003685
Keith Packardb11248d2009-06-11 22:28:56 -07003686/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003687#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003688#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003689#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3690#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3691#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3692#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003693#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003694#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003695/*
3696 * Note that on at least on ELK the below value is reported for both
3697 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3698 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3699 */
3700#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003701#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003702#define CLKCFG_MEM_533 (1 << 4)
3703#define CLKCFG_MEM_667 (2 << 4)
3704#define CLKCFG_MEM_800 (3 << 4)
3705#define CLKCFG_MEM_MASK (7 << 4)
3706
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003707#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3708#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003710#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003711#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003712#define TR1 _MMIO(0x11006)
3713#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003714#define TSFS_SLOPE_MASK 0x0000ff00
3715#define TSFS_SLOPE_SHIFT 8
3716#define TSFS_INTR_MASK 0x000000ff
3717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003718#define CRSTANDVID _MMIO(0x11100)
3719#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003720#define PXVFREQ_PX_MASK 0x7f000000
3721#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003722#define VIDFREQ_BASE _MMIO(0x11110)
3723#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3724#define VIDFREQ2 _MMIO(0x11114)
3725#define VIDFREQ3 _MMIO(0x11118)
3726#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003727#define VIDFREQ_P0_MASK 0x1f000000
3728#define VIDFREQ_P0_SHIFT 24
3729#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3730#define VIDFREQ_P0_CSCLK_SHIFT 20
3731#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3732#define VIDFREQ_P0_CRCLK_SHIFT 16
3733#define VIDFREQ_P1_MASK 0x00001f00
3734#define VIDFREQ_P1_SHIFT 8
3735#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3736#define VIDFREQ_P1_CSCLK_SHIFT 4
3737#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003738#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3739#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003740#define INTTOEXT_MAP3_SHIFT 24
3741#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3742#define INTTOEXT_MAP2_SHIFT 16
3743#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3744#define INTTOEXT_MAP1_SHIFT 8
3745#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3746#define INTTOEXT_MAP0_SHIFT 0
3747#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003748#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003749#define MEMCTL_CMD_MASK 0xe000
3750#define MEMCTL_CMD_SHIFT 13
3751#define MEMCTL_CMD_RCLK_OFF 0
3752#define MEMCTL_CMD_RCLK_ON 1
3753#define MEMCTL_CMD_CHFREQ 2
3754#define MEMCTL_CMD_CHVID 3
3755#define MEMCTL_CMD_VMMOFF 4
3756#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003757#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003758 when command complete */
3759#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3760#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003761#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003762#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003763#define MEMIHYST _MMIO(0x1117c)
3764#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003765#define MEMINT_RSEXIT_EN (1 << 8)
3766#define MEMINT_CX_SUPR_EN (1 << 7)
3767#define MEMINT_CONT_BUSY_EN (1 << 6)
3768#define MEMINT_AVG_BUSY_EN (1 << 5)
3769#define MEMINT_EVAL_CHG_EN (1 << 4)
3770#define MEMINT_MON_IDLE_EN (1 << 3)
3771#define MEMINT_UP_EVAL_EN (1 << 2)
3772#define MEMINT_DOWN_EVAL_EN (1 << 1)
3773#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003774#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003775#define MEM_RSEXIT_MASK 0xc000
3776#define MEM_RSEXIT_SHIFT 14
3777#define MEM_CONT_BUSY_MASK 0x3000
3778#define MEM_CONT_BUSY_SHIFT 12
3779#define MEM_AVG_BUSY_MASK 0x0c00
3780#define MEM_AVG_BUSY_SHIFT 10
3781#define MEM_EVAL_CHG_MASK 0x0300
3782#define MEM_EVAL_BUSY_SHIFT 8
3783#define MEM_MON_IDLE_MASK 0x00c0
3784#define MEM_MON_IDLE_SHIFT 6
3785#define MEM_UP_EVAL_MASK 0x0030
3786#define MEM_UP_EVAL_SHIFT 4
3787#define MEM_DOWN_EVAL_MASK 0x000c
3788#define MEM_DOWN_EVAL_SHIFT 2
3789#define MEM_SW_CMD_MASK 0x0003
3790#define MEM_INT_STEER_GFX 0
3791#define MEM_INT_STEER_CMR 1
3792#define MEM_INT_STEER_SMI 2
3793#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003794#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003795#define MEMINT_RSEXIT (1 << 7)
3796#define MEMINT_CONT_BUSY (1 << 6)
3797#define MEMINT_AVG_BUSY (1 << 5)
3798#define MEMINT_EVAL_CHG (1 << 4)
3799#define MEMINT_MON_IDLE (1 << 3)
3800#define MEMINT_UP_EVAL (1 << 2)
3801#define MEMINT_DOWN_EVAL (1 << 1)
3802#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003803#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003804#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003805#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3806#define MEMMODE_BOOST_FREQ_SHIFT 24
3807#define MEMMODE_IDLE_MODE_MASK 0x00030000
3808#define MEMMODE_IDLE_MODE_SHIFT 16
3809#define MEMMODE_IDLE_MODE_EVAL 0
3810#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003811#define MEMMODE_HWIDLE_EN (1 << 15)
3812#define MEMMODE_SWMODE_EN (1 << 14)
3813#define MEMMODE_RCLK_GATE (1 << 13)
3814#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003815#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3816#define MEMMODE_FSTART_SHIFT 8
3817#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3818#define MEMMODE_FMAX_SHIFT 4
3819#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003820#define RCBMAXAVG _MMIO(0x1119c)
3821#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003822#define SWMEMCMD_RENDER_OFF (0 << 13)
3823#define SWMEMCMD_RENDER_ON (1 << 13)
3824#define SWMEMCMD_SWFREQ (2 << 13)
3825#define SWMEMCMD_TARVID (3 << 13)
3826#define SWMEMCMD_VRM_OFF (4 << 13)
3827#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003828#define CMDSTS (1 << 12)
3829#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003830#define SWFREQ_MASK 0x0380 /* P0-7 */
3831#define SWFREQ_SHIFT 7
3832#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003833#define MEMSTAT_CTG _MMIO(0x111a0)
3834#define RCBMINAVG _MMIO(0x111a0)
3835#define RCUPEI _MMIO(0x111b0)
3836#define RCDNEI _MMIO(0x111b4)
3837#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003838#define RS1EN (1 << 31)
3839#define RS2EN (1 << 30)
3840#define RS3EN (1 << 29)
3841#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3842#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3843#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3844#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3845#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3846#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3847#define RSX_STATUS_MASK (7 << 20)
3848#define RSX_STATUS_ON (0 << 20)
3849#define RSX_STATUS_RC1 (1 << 20)
3850#define RSX_STATUS_RC1E (2 << 20)
3851#define RSX_STATUS_RS1 (3 << 20)
3852#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3853#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3854#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3855#define RSX_STATUS_RSVD2 (7 << 20)
3856#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3857#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3858#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3859#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3860#define RS1CONTSAV_MASK (3 << 14)
3861#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3862#define RS1CONTSAV_RSVD (1 << 14)
3863#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3864#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3865#define NORMSLEXLAT_MASK (3 << 12)
3866#define SLOW_RS123 (0 << 12)
3867#define SLOW_RS23 (1 << 12)
3868#define SLOW_RS3 (2 << 12)
3869#define NORMAL_RS123 (3 << 12)
3870#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3871#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3872#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3873#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3874#define RS_CSTATE_MASK (3 << 4)
3875#define RS_CSTATE_C367_RS1 (0 << 4)
3876#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3877#define RS_CSTATE_RSVD (2 << 4)
3878#define RS_CSTATE_C367_RS2 (3 << 4)
3879#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3880#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003881#define VIDCTL _MMIO(0x111c0)
3882#define VIDSTS _MMIO(0x111c8)
3883#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3884#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003885#define MEMSTAT_VID_MASK 0x7f00
3886#define MEMSTAT_VID_SHIFT 8
3887#define MEMSTAT_PSTATE_MASK 0x00f8
3888#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003889#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003890#define MEMSTAT_SRC_CTL_MASK 0x0003
3891#define MEMSTAT_SRC_CTL_CORE 0
3892#define MEMSTAT_SRC_CTL_TRB 1
3893#define MEMSTAT_SRC_CTL_THM 2
3894#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003895#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3896#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3897#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003898#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003899#define SDEW _MMIO(0x1124c)
3900#define CSIEW0 _MMIO(0x11250)
3901#define CSIEW1 _MMIO(0x11254)
3902#define CSIEW2 _MMIO(0x11258)
3903#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3904#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3905#define MCHAFE _MMIO(0x112c0)
3906#define CSIEC _MMIO(0x112e0)
3907#define DMIEC _MMIO(0x112e4)
3908#define DDREC _MMIO(0x112e8)
3909#define PEG0EC _MMIO(0x112ec)
3910#define PEG1EC _MMIO(0x112f0)
3911#define GFXEC _MMIO(0x112f4)
3912#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3913#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3914#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003915#define ECR_GPFE (1 << 31)
3916#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003917#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003918#define OGW0 _MMIO(0x11608)
3919#define OGW1 _MMIO(0x1160c)
3920#define EG0 _MMIO(0x11610)
3921#define EG1 _MMIO(0x11614)
3922#define EG2 _MMIO(0x11618)
3923#define EG3 _MMIO(0x1161c)
3924#define EG4 _MMIO(0x11620)
3925#define EG5 _MMIO(0x11624)
3926#define EG6 _MMIO(0x11628)
3927#define EG7 _MMIO(0x1162c)
3928#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3929#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3930#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003931#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003932#define CSIPLL0 _MMIO(0x12c10)
3933#define DDRMPLL1 _MMIO(0X12c20)
3934#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003935
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003936#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003937#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003939#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3940#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3941#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3942#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3943#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003944
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003945/*
3946 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3947 * 8300) freezing up around GPU hangs. Looks as if even
3948 * scheduling/timer interrupts start misbehaving if the RPS
3949 * EI/thresholds are "bad", leading to a very sluggish or even
3950 * frozen machine.
3951 */
3952#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303953#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303954#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003955#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003956 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303957 INTERVAL_0_833_US(us) : \
3958 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303959 INTERVAL_1_28_US(us))
3960
Akash Goel52530cb2016-04-23 00:05:44 +05303961#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3962#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3963#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003964#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003965 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303966 INTERVAL_0_833_TO_US(interval) : \
3967 INTERVAL_1_33_TO_US(interval)) : \
3968 INTERVAL_1_28_TO_US(interval))
3969
Jesse Barnes585fb112008-07-29 11:54:06 -07003970/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003971 * Logical Context regs
3972 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07003973#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00003974#define CCID_EN BIT(0)
3975#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3976#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003977/*
3978 * Notes on SNB/IVB/VLV context size:
3979 * - Power context is saved elsewhere (LLC or stolen)
3980 * - Ring/execlist context is saved on SNB, not on IVB
3981 * - Extended context size already includes render context size
3982 * - We always need to follow the extended context size.
3983 * SNB BSpec has comments indicating that we should use the
3984 * render context size instead if execlists are disabled, but
3985 * based on empirical testing that's just nonsense.
3986 * - Pipelined/VF state is saved on SNB/IVB respectively
3987 * - GT1 size just indicates how much of render context
3988 * doesn't need saving on GT1
3989 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003990#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003991#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3992#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3993#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3994#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3995#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003996#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003997 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3998 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003999#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004000#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4001#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4002#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4003#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4004#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4005#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004006#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07004007 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07004008
Zhi Wangc01fc532016-06-16 08:07:02 -04004009enum {
4010 INTEL_ADVANCED_CONTEXT = 0,
4011 INTEL_LEGACY_32B_CONTEXT,
4012 INTEL_ADVANCED_AD_CONTEXT,
4013 INTEL_LEGACY_64B_CONTEXT
4014};
4015
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004016enum {
4017 FAULT_AND_HANG = 0,
4018 FAULT_AND_HALT, /* Debug only */
4019 FAULT_AND_STREAM,
4020 FAULT_AND_CONTINUE /* Unsupported */
4021};
4022
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004023#define GEN8_CTX_VALID (1 << 0)
4024#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4025#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4026#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4027#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004028#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004029
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004030#define GEN8_CTX_ID_SHIFT 32
4031#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004032#define GEN11_SW_CTX_ID_SHIFT 37
4033#define GEN11_SW_CTX_ID_WIDTH 11
4034#define GEN11_ENGINE_CLASS_SHIFT 61
4035#define GEN11_ENGINE_CLASS_WIDTH 3
4036#define GEN11_ENGINE_INSTANCE_SHIFT 48
4037#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004038
4039#define CHV_CLK_CTL1 _MMIO(0x101100)
4040#define VLV_CLK_CTL2 _MMIO(0x101104)
4041#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4042
4043/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004044 * Overlay regs
4045 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004046
4047#define OVADD _MMIO(0x30000)
4048#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004049#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004050#define OGAMC5 _MMIO(0x30010)
4051#define OGAMC4 _MMIO(0x30014)
4052#define OGAMC3 _MMIO(0x30018)
4053#define OGAMC2 _MMIO(0x3001c)
4054#define OGAMC1 _MMIO(0x30020)
4055#define OGAMC0 _MMIO(0x30024)
4056
4057/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004058 * GEN9 clock gating regs
4059 */
4060#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004061#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004062#define PWM2_GATING_DIS (1 << 14)
4063#define PWM1_GATING_DIS (1 << 13)
4064
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004065#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4066#define BXT_GMBUS_GATING_DIS (1 << 14)
4067
Imre Deaked69cd42017-10-02 10:55:57 +03004068#define _CLKGATE_DIS_PSL_A 0x46520
4069#define _CLKGATE_DIS_PSL_B 0x46524
4070#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304071#define DUPS1_GATING_DIS (1 << 15)
4072#define DUPS2_GATING_DIS (1 << 19)
4073#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004074#define DPF_GATING_DIS (1 << 10)
4075#define DPF_RAM_GATING_DIS (1 << 9)
4076#define DPFR_GATING_DIS (1 << 8)
4077
4078#define CLKGATE_DIS_PSL(pipe) \
4079 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4080
Imre Deakd965e7ac2015-12-01 10:23:52 +02004081/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004082 * GEN10 clock gating regs
4083 */
4084#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4085#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004086#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004087#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004088
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004089#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4090#define GWUNIT_CLKGATE_DIS (1 << 16)
4091
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004092#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4093#define VFUNIT_CLKGATE_DIS (1 << 20)
4094
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004095#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4096#define CGPSF_CLKGATE_DIS (1 << 3)
4097
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004098/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004099 * Display engine regs
4100 */
4101
Shuang He8bf1e9f2013-10-15 18:55:27 +01004102/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004103#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004104#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004105/* skl+ source selection */
4106#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4107#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4108#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4109#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4110#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4111#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4112#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4113#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004114/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004115#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4116#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4117#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004118/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004119#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4120#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4121#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4122/* embedded DP port on the north display block, reserved on ivb */
4123#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4124#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004125/* vlv source selection */
4126#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4127#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4128#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4129/* with DP port the pipe source is invalid */
4130#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4131#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4132#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4133/* gen3+ source selection */
4134#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4135#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4136#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4137/* with DP/TV port the pipe source is invalid */
4138#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4139#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4140#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4141#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4142#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4143/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004144#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004145
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004146#define _PIPE_CRC_RES_1_A_IVB 0x60064
4147#define _PIPE_CRC_RES_2_A_IVB 0x60068
4148#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4149#define _PIPE_CRC_RES_4_A_IVB 0x60070
4150#define _PIPE_CRC_RES_5_A_IVB 0x60074
4151
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004152#define _PIPE_CRC_RES_RED_A 0x60060
4153#define _PIPE_CRC_RES_GREEN_A 0x60064
4154#define _PIPE_CRC_RES_BLUE_A 0x60068
4155#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4156#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004157
4158/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004159#define _PIPE_CRC_RES_1_B_IVB 0x61064
4160#define _PIPE_CRC_RES_2_B_IVB 0x61068
4161#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4162#define _PIPE_CRC_RES_4_B_IVB 0x61070
4163#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004165#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4166#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4167#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4168#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4169#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4170#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004172#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4173#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4174#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4175#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4176#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004177
Jesse Barnes585fb112008-07-29 11:54:06 -07004178/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004179#define _HTOTAL_A 0x60000
4180#define _HBLANK_A 0x60004
4181#define _HSYNC_A 0x60008
4182#define _VTOTAL_A 0x6000c
4183#define _VBLANK_A 0x60010
4184#define _VSYNC_A 0x60014
4185#define _PIPEASRC 0x6001c
4186#define _BCLRPAT_A 0x60020
4187#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004188#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004189
4190/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004191#define _HTOTAL_B 0x61000
4192#define _HBLANK_B 0x61004
4193#define _HSYNC_B 0x61008
4194#define _VTOTAL_B 0x6100c
4195#define _VBLANK_B 0x61010
4196#define _VSYNC_B 0x61014
4197#define _PIPEBSRC 0x6101c
4198#define _BCLRPAT_B 0x61020
4199#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004200#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004201
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004202/* DSI 0 timing regs */
4203#define _HTOTAL_DSI0 0x6b000
4204#define _HSYNC_DSI0 0x6b008
4205#define _VTOTAL_DSI0 0x6b00c
4206#define _VSYNC_DSI0 0x6b014
4207#define _VSYNCSHIFT_DSI0 0x6b028
4208
4209/* DSI 1 timing regs */
4210#define _HTOTAL_DSI1 0x6b800
4211#define _HSYNC_DSI1 0x6b808
4212#define _VTOTAL_DSI1 0x6b80c
4213#define _VSYNC_DSI1 0x6b814
4214#define _VSYNCSHIFT_DSI1 0x6b828
4215
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004216#define TRANSCODER_A_OFFSET 0x60000
4217#define TRANSCODER_B_OFFSET 0x61000
4218#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004219#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004220#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004221#define TRANSCODER_DSI0_OFFSET 0x6b000
4222#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004224#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4225#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4226#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4227#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4228#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4229#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4230#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4231#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4232#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4233#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004234
Ben Widawskyed8546a2013-11-04 22:45:05 -08004235/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004236#define HSW_EDP_PSR_BASE 0x64800
4237#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004238#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004239#define EDP_PSR_ENABLE (1 << 31)
4240#define BDW_PSR_SINGLE_FRAME (1 << 30)
4241#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4242#define EDP_PSR_LINK_STANDBY (1 << 27)
4243#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4244#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4245#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4246#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4247#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004248#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004249#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4250#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4251#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004252#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004253#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4254#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4255#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4256#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004257#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004258#define EDP_PSR_TP1_TIME_500us (0 << 4)
4259#define EDP_PSR_TP1_TIME_100us (1 << 4)
4260#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4261#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004262#define EDP_PSR_IDLE_FRAME_SHIFT 0
4263
Daniel Vetterfc340442018-04-05 15:00:23 -07004264/* Bspec claims those aren't shifted but stay at 0x64800 */
4265#define EDP_PSR_IMR _MMIO(0x64834)
4266#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004267#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4268#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4269#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4270#define EDP_PSR_TRANSCODER_C_SHIFT 24
4271#define EDP_PSR_TRANSCODER_B_SHIFT 16
4272#define EDP_PSR_TRANSCODER_A_SHIFT 8
4273#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004275#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004276#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4277#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4278#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4279#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4280#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004282#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004283
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004284#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004285#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304286#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004287#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4288#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4289#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4290#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4291#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4292#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4293#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4294#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4295#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4296#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4297#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004298#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4299#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4300#define EDP_PSR_STATUS_COUNT_SHIFT 16
4301#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004302#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4303#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4304#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4305#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4306#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004307#define EDP_PSR_STATUS_IDLE_MASK 0xf
4308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004309#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004310#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004311
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004312#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004313#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4314#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4315#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4316#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004317#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004318#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004319
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004320#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004321#define EDP_PSR2_ENABLE (1 << 31)
4322#define EDP_SU_TRACK_ENABLE (1 << 30)
4323#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4324#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4325#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4326#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4327#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4328#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4329#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4330#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4331#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304332#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004333#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4334#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004335#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4336#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304337
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004338#define _PSR_EVENT_TRANS_A 0x60848
4339#define _PSR_EVENT_TRANS_B 0x61848
4340#define _PSR_EVENT_TRANS_C 0x62848
4341#define _PSR_EVENT_TRANS_D 0x63848
4342#define _PSR_EVENT_TRANS_EDP 0x6F848
4343#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4344#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4345#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4346#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4347#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4348#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4349#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4350#define PSR_EVENT_MEMORY_UP (1 << 10)
4351#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4352#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4353#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004354#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004355#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4356#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4357#define PSR_EVENT_VBI_ENABLE (1 << 2)
4358#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4359#define PSR_EVENT_PSR_DISABLE (1 << 0)
4360
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004361#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004362#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304363#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004364
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004365#define _PSR2_SU_STATUS_0 0x6F914
4366#define _PSR2_SU_STATUS_1 0x6F918
4367#define _PSR2_SU_STATUS_2 0x6F91C
4368#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4369#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4370#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4371#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4372#define PSR2_SU_STATUS_FRAMES 8
4373
Jesse Barnes585fb112008-07-29 11:54:06 -07004374/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004375#define ADPA _MMIO(0x61100)
4376#define PCH_ADPA _MMIO(0xe1100)
4377#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004378
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004379#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004380#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004381#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004382#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004383#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4384#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004385#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004386#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004387#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004388#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4389#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4390#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4391#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4392#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4393#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4394#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4395#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4396#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4397#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4398#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4399#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4400#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4401#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4402#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4403#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4404#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4405#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4406#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004407#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004408#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004409#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004410#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004411#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004412#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004413#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004414#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004415#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004416#define ADPA_DPMS_MASK (~(3 << 10))
4417#define ADPA_DPMS_ON (0 << 10)
4418#define ADPA_DPMS_SUSPEND (1 << 10)
4419#define ADPA_DPMS_STANDBY (2 << 10)
4420#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004421
Chris Wilson939fe4d2010-10-09 10:33:26 +01004422
Jesse Barnes585fb112008-07-29 11:54:06 -07004423/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004424#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004425#define PORTB_HOTPLUG_INT_EN (1 << 29)
4426#define PORTC_HOTPLUG_INT_EN (1 << 28)
4427#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004428#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4429#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4430#define TV_HOTPLUG_INT_EN (1 << 18)
4431#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004432#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4433 PORTC_HOTPLUG_INT_EN | \
4434 PORTD_HOTPLUG_INT_EN | \
4435 SDVOC_HOTPLUG_INT_EN | \
4436 SDVOB_HOTPLUG_INT_EN | \
4437 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004438#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004439#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4440/* must use period 64 on GM45 according to docs */
4441#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4442#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4443#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4444#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4445#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4446#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4447#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4448#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4449#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4450#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4451#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4452#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004453
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004454#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004455/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004456 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004457 *
4458 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4459 * Please check the detailed lore in the commit message for for experimental
4460 * evidence.
4461 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004462/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4463#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4464#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4465#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4466/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4467#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004468#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004469#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004470#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004471#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4472#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004473#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004474#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4475#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004476#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004477#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4478#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004479/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004480#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4481#define TV_HOTPLUG_INT_STATUS (1 << 10)
4482#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4483#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4484#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4485#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004486#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4487#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4488#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004489#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4490
Chris Wilson084b6122012-05-11 18:01:33 +01004491/* SDVO is different across gen3/4 */
4492#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4493#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004494/*
4495 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4496 * since reality corrobates that they're the same as on gen3. But keep these
4497 * bits here (and the comment!) to help any other lost wanderers back onto the
4498 * right tracks.
4499 */
Chris Wilson084b6122012-05-11 18:01:33 +01004500#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4501#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4502#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4503#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004504#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4505 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4506 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4507 PORTB_HOTPLUG_INT_STATUS | \
4508 PORTC_HOTPLUG_INT_STATUS | \
4509 PORTD_HOTPLUG_INT_STATUS)
4510
Egbert Eiche5868a32013-02-28 04:17:12 -05004511#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4512 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4513 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4514 PORTB_HOTPLUG_INT_STATUS | \
4515 PORTC_HOTPLUG_INT_STATUS | \
4516 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004517
Paulo Zanonic20cd312013-02-19 16:21:45 -03004518/* SDVO and HDMI port control.
4519 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004520#define _GEN3_SDVOB 0x61140
4521#define _GEN3_SDVOC 0x61160
4522#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4523#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004524#define GEN4_HDMIB GEN3_SDVOB
4525#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004526#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4527#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4528#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4529#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004530#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004531#define PCH_HDMIC _MMIO(0xe1150)
4532#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004534#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004535#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004536#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004537#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004538#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4539#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004540#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4541#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4542
Paulo Zanonic20cd312013-02-19 16:21:45 -03004543/* Gen 3 SDVO bits: */
4544#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004545#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004546#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004547#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004548#define SDVO_STALL_SELECT (1 << 29)
4549#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004550/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004551 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004552 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004553 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4554 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004555#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004556#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004557#define SDVO_PHASE_SELECT_MASK (15 << 19)
4558#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4559#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4560#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4561#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4562#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4563#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004564/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004565#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4566 SDVO_INTERRUPT_ENABLE)
4567#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4568
4569/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004570#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004571#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004572#define SDVO_ENCODING_SDVO (0 << 10)
4573#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004574#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4575#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004576#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03004577#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004578/* VSYNC/HSYNC bits new with 965, default is to be set */
4579#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4580#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4581
4582/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004583#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004584#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4585
4586/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004587#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004588#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004589#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004590
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004591/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004592#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004593#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004594#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004595
Jesse Barnes585fb112008-07-29 11:54:06 -07004596
4597/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004598#define _DVOA 0x61120
4599#define DVOA _MMIO(_DVOA)
4600#define _DVOB 0x61140
4601#define DVOB _MMIO(_DVOB)
4602#define _DVOC 0x61160
4603#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004604#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004605#define DVO_PIPE_SEL_SHIFT 30
4606#define DVO_PIPE_SEL_MASK (1 << 30)
4607#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004608#define DVO_PIPE_STALL_UNUSED (0 << 28)
4609#define DVO_PIPE_STALL (1 << 28)
4610#define DVO_PIPE_STALL_TV (2 << 28)
4611#define DVO_PIPE_STALL_MASK (3 << 28)
4612#define DVO_USE_VGA_SYNC (1 << 15)
4613#define DVO_DATA_ORDER_I740 (0 << 14)
4614#define DVO_DATA_ORDER_FP (1 << 14)
4615#define DVO_VSYNC_DISABLE (1 << 11)
4616#define DVO_HSYNC_DISABLE (1 << 10)
4617#define DVO_VSYNC_TRISTATE (1 << 9)
4618#define DVO_HSYNC_TRISTATE (1 << 8)
4619#define DVO_BORDER_ENABLE (1 << 7)
4620#define DVO_DATA_ORDER_GBRG (1 << 6)
4621#define DVO_DATA_ORDER_RGGB (0 << 6)
4622#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4623#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4624#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4625#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4626#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4627#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4628#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004629#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004630#define DVOA_SRCDIM _MMIO(0x61124)
4631#define DVOB_SRCDIM _MMIO(0x61144)
4632#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004633#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4634#define DVO_SRCDIM_VERTICAL_SHIFT 0
4635
4636/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004637#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004638/*
4639 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4640 * the DPLL semantics change when the LVDS is assigned to that pipe.
4641 */
4642#define LVDS_PORT_EN (1 << 31)
4643/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004644#define LVDS_PIPE_SEL_SHIFT 30
4645#define LVDS_PIPE_SEL_MASK (1 << 30)
4646#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4647#define LVDS_PIPE_SEL_SHIFT_CPT 29
4648#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4649#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004650/* LVDS dithering flag on 965/g4x platform */
4651#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004652/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4653#define LVDS_VSYNC_POLARITY (1 << 21)
4654#define LVDS_HSYNC_POLARITY (1 << 20)
4655
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004656/* Enable border for unscaled (or aspect-scaled) display */
4657#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004658/*
4659 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4660 * pixel.
4661 */
4662#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4663#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4664#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4665/*
4666 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4667 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4668 * on.
4669 */
4670#define LVDS_A3_POWER_MASK (3 << 6)
4671#define LVDS_A3_POWER_DOWN (0 << 6)
4672#define LVDS_A3_POWER_UP (3 << 6)
4673/*
4674 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4675 * is set.
4676 */
4677#define LVDS_CLKB_POWER_MASK (3 << 4)
4678#define LVDS_CLKB_POWER_DOWN (0 << 4)
4679#define LVDS_CLKB_POWER_UP (3 << 4)
4680/*
4681 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4682 * setting for whether we are in dual-channel mode. The B3 pair will
4683 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4684 */
4685#define LVDS_B0B3_POWER_MASK (3 << 2)
4686#define LVDS_B0B3_POWER_DOWN (0 << 2)
4687#define LVDS_B0B3_POWER_UP (3 << 2)
4688
David Härdeman3c17fe42010-09-24 21:44:32 +02004689/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004690#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004691/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004692 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4693 * of the infoframe structure specified by CEA-861. */
4694#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004695#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004696#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004697#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004698/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004699#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004700#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004701#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004702#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004703#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4704#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004705#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004706#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4707#define VIDEO_DIP_SELECT_AVI (0 << 19)
4708#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004709#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004710#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004711#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004712#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4713#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4714#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004715#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004716/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05304717#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004718#define PSR_VSC_BIT_7_SET (1 << 27)
4719#define VSC_SELECT_MASK (0x3 << 25)
4720#define VSC_SELECT_SHIFT 25
4721#define VSC_DIP_HW_HEA_DATA (0 << 25)
4722#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4723#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4724#define VSC_DIP_SW_HEA_DATA (3 << 25)
4725#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004726#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4727#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004728#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004729#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4730#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004731#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004732
Jesse Barnes585fb112008-07-29 11:54:06 -07004733/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004734#define PPS_BASE 0x61200
4735#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4736#define PCH_PPS_BASE 0xC7200
4737
4738#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4739 PPS_BASE + (reg) + \
4740 (pps_idx) * 0x100)
4741
4742#define _PP_STATUS 0x61200
4743#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004744#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004745
4746#define _PP_CONTROL_1 0xc7204
4747#define _PP_CONTROL_2 0xc7304
4748#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4749 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004750#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004751#define VDD_OVERRIDE_FORCE REG_BIT(3)
4752#define BACKLIGHT_ENABLE REG_BIT(2)
4753#define PWR_DOWN_ON_RESET REG_BIT(1)
4754#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004755/*
4756 * Indicates that all dependencies of the panel are on:
4757 *
4758 * - PLL enabled
4759 * - pipe enabled
4760 * - LVDS/DVOB/DVOC on
4761 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004762#define PP_READY REG_BIT(30)
4763#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004764#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4765#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4766#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004767#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4768#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004769#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4770#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4771#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4772#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4773#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4774#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4775#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4776#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4777#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004778
4779#define _PP_CONTROL 0x61204
4780#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004781#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004782#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004783#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004784#define EDP_FORCE_VDD REG_BIT(3)
4785#define EDP_BLC_ENABLE REG_BIT(2)
4786#define PANEL_POWER_RESET REG_BIT(1)
4787#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004788
4789#define _PP_ON_DELAYS 0x61208
4790#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004791#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004792#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4793#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4794#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4795#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4796#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004797#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004798#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004799
4800#define _PP_OFF_DELAYS 0x6120C
4801#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004802#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004803#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004804
4805#define _PP_DIVISOR 0x61210
4806#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004807#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004808#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004809
4810/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004811#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004812#define PFIT_ENABLE (1 << 31)
4813#define PFIT_PIPE_MASK (3 << 29)
4814#define PFIT_PIPE_SHIFT 29
4815#define VERT_INTERP_DISABLE (0 << 10)
4816#define VERT_INTERP_BILINEAR (1 << 10)
4817#define VERT_INTERP_MASK (3 << 10)
4818#define VERT_AUTO_SCALE (1 << 9)
4819#define HORIZ_INTERP_DISABLE (0 << 6)
4820#define HORIZ_INTERP_BILINEAR (1 << 6)
4821#define HORIZ_INTERP_MASK (3 << 6)
4822#define HORIZ_AUTO_SCALE (1 << 5)
4823#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004824#define PFIT_FILTER_FUZZY (0 << 24)
4825#define PFIT_SCALING_AUTO (0 << 26)
4826#define PFIT_SCALING_PROGRAMMED (1 << 26)
4827#define PFIT_SCALING_PILLAR (2 << 26)
4828#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004829#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004830/* Pre-965 */
4831#define PFIT_VERT_SCALE_SHIFT 20
4832#define PFIT_VERT_SCALE_MASK 0xfff00000
4833#define PFIT_HORIZ_SCALE_SHIFT 4
4834#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4835/* 965+ */
4836#define PFIT_VERT_SCALE_SHIFT_965 16
4837#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4838#define PFIT_HORIZ_SCALE_SHIFT_965 0
4839#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4840
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004841#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004842
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004843#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4844#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004845#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4846 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004847
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004848#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4849#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004850#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4851 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004852
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004853#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4854#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004855#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4856 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004857
Jesse Barnes585fb112008-07-29 11:54:06 -07004858/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004859#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004860#define BLM_PWM_ENABLE (1 << 31)
4861#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4862#define BLM_PIPE_SELECT (1 << 29)
4863#define BLM_PIPE_SELECT_IVB (3 << 29)
4864#define BLM_PIPE_A (0 << 29)
4865#define BLM_PIPE_B (1 << 29)
4866#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004867#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4868#define BLM_TRANSCODER_B BLM_PIPE_B
4869#define BLM_TRANSCODER_C BLM_PIPE_C
4870#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004871#define BLM_PIPE(pipe) ((pipe) << 29)
4872#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4873#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4874#define BLM_PHASE_IN_ENABLE (1 << 25)
4875#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4876#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4877#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4878#define BLM_PHASE_IN_COUNT_SHIFT (8)
4879#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4880#define BLM_PHASE_IN_INCR_SHIFT (0)
4881#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004882#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004883/*
4884 * This is the most significant 15 bits of the number of backlight cycles in a
4885 * complete cycle of the modulated backlight control.
4886 *
4887 * The actual value is this field multiplied by two.
4888 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004889#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4890#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4891#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004892/*
4893 * This is the number of cycles out of the backlight modulation cycle for which
4894 * the backlight is on.
4895 *
4896 * This field must be no greater than the number of cycles in the complete
4897 * backlight modulation cycle.
4898 */
4899#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4900#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004901#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4902#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004903
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004904#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004905#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004906
Daniel Vetter7cf41602012-06-05 10:07:09 +02004907/* New registers for PCH-split platforms. Safe where new bits show up, the
4908 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004909#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4910#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004911
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004912#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004913
Daniel Vetter7cf41602012-06-05 10:07:09 +02004914/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4915 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004916#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004917#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004918#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4919#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004920#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004922#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004923#define UTIL_PIN_ENABLE (1 << 31)
4924
Sunil Kamath022e4e52015-09-30 22:34:57 +05304925#define UTIL_PIN_PIPE(x) ((x) << 29)
4926#define UTIL_PIN_PIPE_MASK (3 << 29)
4927#define UTIL_PIN_MODE_PWM (1 << 24)
4928#define UTIL_PIN_MODE_MASK (0xf << 24)
4929#define UTIL_PIN_POLARITY (1 << 22)
4930
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304931/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304932#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304933#define BXT_BLC_PWM_ENABLE (1 << 31)
4934#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304935#define _BXT_BLC_PWM_FREQ1 0xC8254
4936#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304937
Sunil Kamath022e4e52015-09-30 22:34:57 +05304938#define _BXT_BLC_PWM_CTL2 0xC8350
4939#define _BXT_BLC_PWM_FREQ2 0xC8354
4940#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004942#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304943 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004944#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304945 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004946#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304947 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004949#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004950#define PCH_GTC_ENABLE (1 << 31)
4951
Jesse Barnes585fb112008-07-29 11:54:06 -07004952/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004953#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004954/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004955# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004956/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004957# define TV_ENC_PIPE_SEL_SHIFT 30
4958# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4959# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004961# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004962/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004963# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004964/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004965# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004966/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004967# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4968# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004969/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004970# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004971/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004972# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004973/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004974# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004975/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004976# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004977/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004978# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004979# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004980/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004981# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004982/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004983# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004986/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004987# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004988/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004989 * Enables a fix for the 915GM only.
4990 *
4991 * Not sure what it does.
4992 */
4993# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004994/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004995# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004996# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004997/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004998# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004999/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005000# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005001/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005002# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005003/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07005004# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07005006# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005007/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005008# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005009/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005010# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005011/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07005012# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005013/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07005014# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005015/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005016 * This test mode forces the DACs to 50% of full output.
5017 *
5018 * This is used for load detection in combination with TVDAC_SENSE_MASK
5019 */
5020# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5021# define TV_TEST_MODE_MASK (7 << 0)
5022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005023#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005024# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005025/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005026 * Reports that DAC state change logic has reported change (RO).
5027 *
5028 * This gets cleared when TV_DAC_STATE_EN is cleared
5029*/
5030# define TVDAC_STATE_CHG (1 << 31)
5031# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005032/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005033# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005034/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005035# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005036/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005037# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005038/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005039 * Enables DAC state detection logic, for load-based TV detection.
5040 *
5041 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5042 * to off, for load detection to work.
5043 */
5044# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005045/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005046# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005047/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005048# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005049/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005050# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005052# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005053/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005054# define ENC_TVDAC_SLEW_FAST (1 << 6)
5055# define DAC_A_1_3_V (0 << 4)
5056# define DAC_A_1_1_V (1 << 4)
5057# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005058# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005059# define DAC_B_1_3_V (0 << 2)
5060# define DAC_B_1_1_V (1 << 2)
5061# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005062# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005063# define DAC_C_1_3_V (0 << 0)
5064# define DAC_C_1_1_V (1 << 0)
5065# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005066# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005067
Ville Syrjälä646b4262014-04-25 20:14:30 +03005068/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005069 * CSC coefficients are stored in a floating point format with 9 bits of
5070 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5071 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5072 * -1 (0x3) being the only legal negative value.
5073 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005074#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005075# define TV_RY_MASK 0x07ff0000
5076# define TV_RY_SHIFT 16
5077# define TV_GY_MASK 0x00000fff
5078# define TV_GY_SHIFT 0
5079
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005080#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005081# define TV_BY_MASK 0x07ff0000
5082# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005083/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005084 * Y attenuation for component video.
5085 *
5086 * Stored in 1.9 fixed point.
5087 */
5088# define TV_AY_MASK 0x000003ff
5089# define TV_AY_SHIFT 0
5090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005091#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005092# define TV_RU_MASK 0x07ff0000
5093# define TV_RU_SHIFT 16
5094# define TV_GU_MASK 0x000007ff
5095# define TV_GU_SHIFT 0
5096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005097#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005098# define TV_BU_MASK 0x07ff0000
5099# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005100/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005101 * U attenuation for component video.
5102 *
5103 * Stored in 1.9 fixed point.
5104 */
5105# define TV_AU_MASK 0x000003ff
5106# define TV_AU_SHIFT 0
5107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005108#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005109# define TV_RV_MASK 0x0fff0000
5110# define TV_RV_SHIFT 16
5111# define TV_GV_MASK 0x000007ff
5112# define TV_GV_SHIFT 0
5113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005114#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005115# define TV_BV_MASK 0x07ff0000
5116# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005117/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005118 * V attenuation for component video.
5119 *
5120 * Stored in 1.9 fixed point.
5121 */
5122# define TV_AV_MASK 0x000007ff
5123# define TV_AV_SHIFT 0
5124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005125#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005126/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005127# define TV_BRIGHTNESS_MASK 0xff000000
5128# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005129/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005130# define TV_CONTRAST_MASK 0x00ff0000
5131# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005132/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005133# define TV_SATURATION_MASK 0x0000ff00
5134# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005135/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005136# define TV_HUE_MASK 0x000000ff
5137# define TV_HUE_SHIFT 0
5138
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005139#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005140/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005141# define TV_BLACK_LEVEL_MASK 0x01ff0000
5142# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005143/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005144# define TV_BLANK_LEVEL_MASK 0x000001ff
5145# define TV_BLANK_LEVEL_SHIFT 0
5146
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005147#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005148/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005149# define TV_HSYNC_END_MASK 0x1fff0000
5150# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005151/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005152# define TV_HTOTAL_MASK 0x00001fff
5153# define TV_HTOTAL_SHIFT 0
5154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005155#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005156/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005157# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005158/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005159# define TV_HBURST_START_SHIFT 16
5160# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005161/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005162# define TV_HBURST_LEN_SHIFT 0
5163# define TV_HBURST_LEN_MASK 0x0001fff
5164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005165#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005166/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005167# define TV_HBLANK_END_SHIFT 16
5168# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005169/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005170# define TV_HBLANK_START_SHIFT 0
5171# define TV_HBLANK_START_MASK 0x0001fff
5172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005173#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005174/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005175# define TV_NBR_END_SHIFT 16
5176# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005177/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005178# define TV_VI_END_F1_SHIFT 8
5179# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005180/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005181# define TV_VI_END_F2_SHIFT 0
5182# define TV_VI_END_F2_MASK 0x0000003f
5183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005184#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005185/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005186# define TV_VSYNC_LEN_MASK 0x07ff0000
5187# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005188/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005189 * number of half lines.
5190 */
5191# define TV_VSYNC_START_F1_MASK 0x00007f00
5192# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005193/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005194 * Offset of the start of vsync in field 2, measured in one less than the
5195 * number of half lines.
5196 */
5197# define TV_VSYNC_START_F2_MASK 0x0000007f
5198# define TV_VSYNC_START_F2_SHIFT 0
5199
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005200#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005201/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005202# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005203/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005204# define TV_VEQ_LEN_MASK 0x007f0000
5205# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005206/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005207 * the number of half lines.
5208 */
5209# define TV_VEQ_START_F1_MASK 0x0007f00
5210# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005211/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005212 * Offset of the start of equalization in field 2, measured in one less than
5213 * the number of half lines.
5214 */
5215# define TV_VEQ_START_F2_MASK 0x000007f
5216# define TV_VEQ_START_F2_SHIFT 0
5217
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005218#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005219/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005220 * Offset to start of vertical colorburst, measured in one less than the
5221 * number of lines from vertical start.
5222 */
5223# define TV_VBURST_START_F1_MASK 0x003f0000
5224# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005225/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005226 * Offset to the end of vertical colorburst, measured in one less than the
5227 * number of lines from the start of NBR.
5228 */
5229# define TV_VBURST_END_F1_MASK 0x000000ff
5230# define TV_VBURST_END_F1_SHIFT 0
5231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005232#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005233/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005234 * Offset to start of vertical colorburst, measured in one less than the
5235 * number of lines from vertical start.
5236 */
5237# define TV_VBURST_START_F2_MASK 0x003f0000
5238# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005239/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005240 * Offset to the end of vertical colorburst, measured in one less than the
5241 * number of lines from the start of NBR.
5242 */
5243# define TV_VBURST_END_F2_MASK 0x000000ff
5244# define TV_VBURST_END_F2_SHIFT 0
5245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005246#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005247/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005248 * Offset to start of vertical colorburst, measured in one less than the
5249 * number of lines from vertical start.
5250 */
5251# define TV_VBURST_START_F3_MASK 0x003f0000
5252# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005253/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005254 * Offset to the end of vertical colorburst, measured in one less than the
5255 * number of lines from the start of NBR.
5256 */
5257# define TV_VBURST_END_F3_MASK 0x000000ff
5258# define TV_VBURST_END_F3_SHIFT 0
5259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005260#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005261/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005262 * Offset to start of vertical colorburst, measured in one less than the
5263 * number of lines from vertical start.
5264 */
5265# define TV_VBURST_START_F4_MASK 0x003f0000
5266# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005267/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005268 * Offset to the end of vertical colorburst, measured in one less than the
5269 * number of lines from the start of NBR.
5270 */
5271# define TV_VBURST_END_F4_MASK 0x000000ff
5272# define TV_VBURST_END_F4_SHIFT 0
5273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005274#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005275/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005276# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005277/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005278# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005279/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005280# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005281/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005282# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005283/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005284# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005285/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005286# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005287/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005288# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005289/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005290# define TV_BURST_LEVEL_MASK 0x00ff0000
5291# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005292/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005293# define TV_SCDDA1_INC_MASK 0x00000fff
5294# define TV_SCDDA1_INC_SHIFT 0
5295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005296#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005297/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005298# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5299# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005300/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005301# define TV_SCDDA2_INC_MASK 0x00007fff
5302# define TV_SCDDA2_INC_SHIFT 0
5303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005304#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005305/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005306# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5307# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005308/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005309# define TV_SCDDA3_INC_MASK 0x00007fff
5310# define TV_SCDDA3_INC_SHIFT 0
5311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005312#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005313/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005314# define TV_XPOS_MASK 0x1fff0000
5315# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005316/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005317# define TV_YPOS_MASK 0x00000fff
5318# define TV_YPOS_SHIFT 0
5319
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005320#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005321/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005322# define TV_XSIZE_MASK 0x1fff0000
5323# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005324/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005325 * Vertical size of the display window, measured in pixels.
5326 *
5327 * Must be even for interlaced modes.
5328 */
5329# define TV_YSIZE_MASK 0x00000fff
5330# define TV_YSIZE_SHIFT 0
5331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005332#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005333/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005334 * Enables automatic scaling calculation.
5335 *
5336 * If set, the rest of the registers are ignored, and the calculated values can
5337 * be read back from the register.
5338 */
5339# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005340/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005341 * Disables the vertical filter.
5342 *
5343 * This is required on modes more than 1024 pixels wide */
5344# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005345/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005346# define TV_VADAPT (1 << 28)
5347# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005348/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005349# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005350/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005351# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005352/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005353# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005354/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005355 * Sets the horizontal scaling factor.
5356 *
5357 * This should be the fractional part of the horizontal scaling factor divided
5358 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5359 *
5360 * (src width - 1) / ((oversample * dest width) - 1)
5361 */
5362# define TV_HSCALE_FRAC_MASK 0x00003fff
5363# define TV_HSCALE_FRAC_SHIFT 0
5364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005365#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005366/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005367 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5368 *
5369 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5370 */
5371# define TV_VSCALE_INT_MASK 0x00038000
5372# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005373/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005374 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5375 *
5376 * \sa TV_VSCALE_INT_MASK
5377 */
5378# define TV_VSCALE_FRAC_MASK 0x00007fff
5379# define TV_VSCALE_FRAC_SHIFT 0
5380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005381#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005382/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005383 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5384 *
5385 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5386 *
5387 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5388 */
5389# define TV_VSCALE_IP_INT_MASK 0x00038000
5390# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005391/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005392 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5393 *
5394 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5395 *
5396 * \sa TV_VSCALE_IP_INT_MASK
5397 */
5398# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5399# define TV_VSCALE_IP_FRAC_SHIFT 0
5400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005401#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005402# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005403/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005404 * Specifies which field to send the CC data in.
5405 *
5406 * CC data is usually sent in field 0.
5407 */
5408# define TV_CC_FID_MASK (1 << 27)
5409# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005410/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005411# define TV_CC_HOFF_MASK 0x03ff0000
5412# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005413/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005414# define TV_CC_LINE_MASK 0x0000003f
5415# define TV_CC_LINE_SHIFT 0
5416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005417#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005418# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005419/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005420# define TV_CC_DATA_2_MASK 0x007f0000
5421# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005422/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005423# define TV_CC_DATA_1_MASK 0x0000007f
5424# define TV_CC_DATA_1_SHIFT 0
5425
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005426#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5427#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5428#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5429#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005430
Keith Packard040d87f2009-05-30 20:42:33 -07005431/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005432#define DP_A _MMIO(0x64000) /* eDP */
5433#define DP_B _MMIO(0x64100)
5434#define DP_C _MMIO(0x64200)
5435#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005437#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5438#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5439#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005440
Keith Packard040d87f2009-05-30 20:42:33 -07005441#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005442#define DP_PIPE_SEL_SHIFT 30
5443#define DP_PIPE_SEL_MASK (1 << 30)
5444#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5445#define DP_PIPE_SEL_SHIFT_IVB 29
5446#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5447#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5448#define DP_PIPE_SEL_SHIFT_CHV 16
5449#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5450#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005451
Keith Packard040d87f2009-05-30 20:42:33 -07005452/* Link training mode - select a suitable mode for each stage */
5453#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5454#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5455#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5456#define DP_LINK_TRAIN_OFF (3 << 28)
5457#define DP_LINK_TRAIN_MASK (3 << 28)
5458#define DP_LINK_TRAIN_SHIFT 28
5459
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005460/* CPT Link training mode */
5461#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5462#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5463#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5464#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5465#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5466#define DP_LINK_TRAIN_SHIFT_CPT 8
5467
Keith Packard040d87f2009-05-30 20:42:33 -07005468/* Signal voltages. These are mostly controlled by the other end */
5469#define DP_VOLTAGE_0_4 (0 << 25)
5470#define DP_VOLTAGE_0_6 (1 << 25)
5471#define DP_VOLTAGE_0_8 (2 << 25)
5472#define DP_VOLTAGE_1_2 (3 << 25)
5473#define DP_VOLTAGE_MASK (7 << 25)
5474#define DP_VOLTAGE_SHIFT 25
5475
5476/* Signal pre-emphasis levels, like voltages, the other end tells us what
5477 * they want
5478 */
5479#define DP_PRE_EMPHASIS_0 (0 << 22)
5480#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5481#define DP_PRE_EMPHASIS_6 (2 << 22)
5482#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5483#define DP_PRE_EMPHASIS_MASK (7 << 22)
5484#define DP_PRE_EMPHASIS_SHIFT 22
5485
5486/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005487#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005488#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005489#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005490
5491/* Mystic DPCD version 1.1 special mode */
5492#define DP_ENHANCED_FRAMING (1 << 18)
5493
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005494/* eDP */
5495#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005496#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005497#define DP_PLL_FREQ_MASK (3 << 16)
5498
Ville Syrjälä646b4262014-04-25 20:14:30 +03005499/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005500#define DP_PORT_REVERSAL (1 << 15)
5501
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005502/* eDP */
5503#define DP_PLL_ENABLE (1 << 14)
5504
Ville Syrjälä646b4262014-04-25 20:14:30 +03005505/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005506#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5507
5508#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005509#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005510
Ville Syrjälä646b4262014-04-25 20:14:30 +03005511/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005512#define DP_COLOR_RANGE_16_235 (1 << 8)
5513
Ville Syrjälä646b4262014-04-25 20:14:30 +03005514/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005515#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5516
Ville Syrjälä646b4262014-04-25 20:14:30 +03005517/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005518#define DP_SYNC_VS_HIGH (1 << 4)
5519#define DP_SYNC_HS_HIGH (1 << 3)
5520
Ville Syrjälä646b4262014-04-25 20:14:30 +03005521/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005522#define DP_DETECTED (1 << 2)
5523
Ville Syrjälä646b4262014-04-25 20:14:30 +03005524/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005525 * signal sink for DDC etc. Max packet size supported
5526 * is 20 bytes in each direction, hence the 5 fixed
5527 * data registers
5528 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005529#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5530#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5531#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5532#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5533#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5534#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005535
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005536#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5537#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5538#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5539#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5540#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5541#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005542
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005543#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5544#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5545#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5546#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5547#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5548#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005549
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005550#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5551#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5552#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5553#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5554#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5555#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005556
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005557#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5558#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5559#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5560#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5561#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5562#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005563
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005564#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5565#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5566#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5567#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5568#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5569#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005570
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005571#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5572#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005573
5574#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5575#define DP_AUX_CH_CTL_DONE (1 << 30)
5576#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5577#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5578#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5579#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5580#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005581#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005582#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5583#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5584#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5585#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5586#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5587#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5588#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5589#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5590#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5591#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5592#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5593#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5594#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305595#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5596#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5597#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005598#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005599#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305600#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005601#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005602
5603/*
5604 * Computing GMCH M and N values for the Display Port link
5605 *
5606 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5607 *
5608 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5609 *
5610 * The GMCH value is used internally
5611 *
5612 * bytes_per_pixel is the number of bytes coming out of the plane,
5613 * which is after the LUTs, so we want the bytes for our color format.
5614 * For our current usage, this is always 3, one byte for R, G and B.
5615 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005616#define _PIPEA_DATA_M_G4X 0x70050
5617#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005618
5619/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005620#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005621#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005622#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005623
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005624#define DATA_LINK_M_N_MASK (0xffffff)
5625#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005626
Daniel Vettere3b95f12013-05-03 11:49:49 +02005627#define _PIPEA_DATA_N_G4X 0x70054
5628#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005629#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5630
5631/*
5632 * Computing Link M and N values for the Display Port link
5633 *
5634 * Link M / N = pixel_clock / ls_clk
5635 *
5636 * (the DP spec calls pixel_clock the 'strm_clk')
5637 *
5638 * The Link value is transmitted in the Main Stream
5639 * Attributes and VB-ID.
5640 */
5641
Daniel Vettere3b95f12013-05-03 11:49:49 +02005642#define _PIPEA_LINK_M_G4X 0x70060
5643#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005644#define PIPEA_DP_LINK_M_MASK (0xffffff)
5645
Daniel Vettere3b95f12013-05-03 11:49:49 +02005646#define _PIPEA_LINK_N_G4X 0x70064
5647#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005648#define PIPEA_DP_LINK_N_MASK (0xffffff)
5649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005650#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5651#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5652#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5653#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005654
Jesse Barnes585fb112008-07-29 11:54:06 -07005655/* Display & cursor control */
5656
5657/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005658#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005659#define DSL_LINEMASK_GEN2 0x00000fff
5660#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005661#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005662#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005663#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005664#define PIPECONF_DOUBLE_WIDE (1 << 30)
5665#define I965_PIPECONF_ACTIVE (1 << 30)
5666#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5667#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005668#define PIPECONF_SINGLE_WIDE 0
5669#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005670#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005671#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005672#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5673#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5674#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5675#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5676#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5677#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5678#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5679#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005680#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005681#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005682/* Note that pre-gen3 does not support interlaced display directly. Panel
5683 * fitting must be disabled on pre-ilk for interlaced. */
5684#define PIPECONF_PROGRESSIVE (0 << 21)
5685#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5686#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5687#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5688#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5689/* Ironlake and later have a complete new set of values for interlaced. PFIT
5690 * means panel fitter required, PF means progressive fetch, DBL means power
5691 * saving pixel doubling. */
5692#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5693#define PIPECONF_INTERLACED_ILK (3 << 21)
5694#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5695#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005696#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305697#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005698#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305699#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005700#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005701#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005702#define PIPECONF_8BPC (0 << 5)
5703#define PIPECONF_10BPC (1 << 5)
5704#define PIPECONF_6BPC (2 << 5)
5705#define PIPECONF_12BPC (3 << 5)
5706#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005707#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005708#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5709#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5710#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5711#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005712#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005713#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5714#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5715#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5716#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5717#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5718#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5719#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5720#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5721#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5722#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5723#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5724#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5725#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5726#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5727#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5728#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5729#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5730#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5731#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5732#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5733#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5734#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5735#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5736#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5737#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5738#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5739#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5740#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5741#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5742#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5743#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5744#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5745#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5746#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5747#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5748#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5749#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5750#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5751#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5752#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5753#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5754#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5755#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5756#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5757#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5758#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005759
Imre Deak755e9012014-02-10 18:42:47 +02005760#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5761#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5762
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005763#define PIPE_A_OFFSET 0x70000
5764#define PIPE_B_OFFSET 0x71000
5765#define PIPE_C_OFFSET 0x72000
5766#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005767/*
5768 * There's actually no pipe EDP. Some pipe registers have
5769 * simply shifted from the pipe to the transcoder, while
5770 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5771 * to access such registers in transcoder EDP.
5772 */
5773#define PIPE_EDP_OFFSET 0x7f000
5774
Madhav Chauhan372610f2018-10-15 17:28:04 +03005775/* ICL DSI 0 and 1 */
5776#define PIPE_DSI0_OFFSET 0x7b000
5777#define PIPE_DSI1_OFFSET 0x7b800
5778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005779#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5780#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5781#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5782#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5783#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005784
Ville Syrjäläe2625682019-04-01 23:02:29 +03005785#define _PIPEAGCMAX 0x70010
5786#define _PIPEBGCMAX 0x71010
5787#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5788
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005789#define _PIPE_MISC_A 0x70030
5790#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005791#define PIPEMISC_YUV420_ENABLE (1 << 27)
5792#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
Ville Syrjälä09b25812019-04-12 21:30:09 +03005793#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005794#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5795#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5796#define PIPEMISC_DITHER_8_BPC (0 << 5)
5797#define PIPEMISC_DITHER_10_BPC (1 << 5)
5798#define PIPEMISC_DITHER_6_BPC (2 << 5)
5799#define PIPEMISC_DITHER_12_BPC (3 << 5)
5800#define PIPEMISC_DITHER_ENABLE (1 << 4)
5801#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5802#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005803#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005804
Matt Roperc0550302019-01-30 10:51:20 -08005805/* Skylake+ pipe bottom (background) color */
5806#define _SKL_BOTTOM_COLOR_A 0x70034
5807#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5808#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5809#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005811#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005812#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5813#define PIPEB_HLINE_INT_EN (1 << 28)
5814#define PIPEB_VBLANK_INT_EN (1 << 27)
5815#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5816#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5817#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5818#define PIPE_PSR_INT_EN (1 << 22)
5819#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5820#define PIPEA_HLINE_INT_EN (1 << 20)
5821#define PIPEA_VBLANK_INT_EN (1 << 19)
5822#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5823#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5824#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5825#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5826#define PIPEC_HLINE_INT_EN (1 << 12)
5827#define PIPEC_VBLANK_INT_EN (1 << 11)
5828#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5829#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5830#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005831
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005832#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005833#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5834#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5835#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5836#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5837#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5838#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5839#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5840#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5841#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5842#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5843#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5844#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005845#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005846#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005847#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5848#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5849#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5850#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5851#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5852#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5853#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5854#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5855#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5856#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5857#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5858#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005859#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005860#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005861
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005862#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005863#define DSPARB_CSTART_MASK (0x7f << 7)
5864#define DSPARB_CSTART_SHIFT 7
5865#define DSPARB_BSTART_MASK (0x7f)
5866#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005867#define DSPARB_BEND_SHIFT 9 /* on 855 */
5868#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005869#define DSPARB_SPRITEA_SHIFT_VLV 0
5870#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5871#define DSPARB_SPRITEB_SHIFT_VLV 8
5872#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5873#define DSPARB_SPRITEC_SHIFT_VLV 16
5874#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5875#define DSPARB_SPRITED_SHIFT_VLV 24
5876#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005877#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005878#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5879#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5880#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5881#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5882#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5883#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5884#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5885#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5886#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5887#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5888#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5889#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005890#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005891#define DSPARB_SPRITEE_SHIFT_VLV 0
5892#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5893#define DSPARB_SPRITEF_SHIFT_VLV 8
5894#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005895
Ville Syrjälä0a560672014-06-11 16:51:18 +03005896/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005897#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005898#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005899#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005900#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005901#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005902#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005903#define DSPFW_PLANEB_MASK (0x7f << 8)
5904#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005905#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005906#define DSPFW_PLANEA_MASK (0x7f << 0)
5907#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005908#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005909#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005910#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005911#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005912#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005913#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005914#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005915#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5916#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005917#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005918#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005919#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005920#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005921#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005922#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5923#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005924#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005925#define DSPFW_HPLL_SR_EN (1 << 31)
5926#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005927#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005928#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005929#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005930#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005931#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005932#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005933
5934/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005935#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005936#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005937#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005938#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005939#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005940#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005941#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005942#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005943#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005944#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005945#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005946#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005947#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005948#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005949#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005950#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005951#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005952#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005953#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005954#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5955#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005956#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005957#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005958#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005959#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005960#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005961#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005962#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005963#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005964#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005965#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005966#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005967#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005968#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005969#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005970#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005971#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005972#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005973#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005974#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005975#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005976#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005977#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005978#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005979#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005980#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005981#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005982
5983/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005984#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005985#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005986#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005987#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005988#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005989#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005990#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005991#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005992#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005993#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005994#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005995#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005996#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005997#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005998#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005999#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006000#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006001#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006002#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006003#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006004#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006006#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006007#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006008#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006009#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006010#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006011#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006012#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006013#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006014#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006015#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006016#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006017#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006018#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006019#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006020#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006021#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006022#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006023#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006024#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006025#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006026
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006027/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006028#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006029#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006030#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006031#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006032#define DDL_PRECISION_HIGH (1 << 7)
6033#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306034#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006036#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006037#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6038#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006039
Ville Syrjäläc2317752016-03-15 16:39:56 +02006040#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006041#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006042
Shaohua Li7662c8b2009-06-26 11:23:55 +08006043/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006044#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006045#define I915_FIFO_LINE_SIZE 64
6046#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006047
Jesse Barnesceb04242012-03-28 13:39:22 -07006048#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006049#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006050#define I965_FIFO_SIZE 512
6051#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006052#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006053#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006054#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006055
Jesse Barnesceb04242012-03-28 13:39:22 -07006056#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006057#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006058#define I915_MAX_WM 0x3f
6059
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006060#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6061#define PINEVIEW_FIFO_LINE_SIZE 64
6062#define PINEVIEW_MAX_WM 0x1ff
6063#define PINEVIEW_DFT_WM 0x3f
6064#define PINEVIEW_DFT_HPLLOFF_WM 0
6065#define PINEVIEW_GUARD_WM 10
6066#define PINEVIEW_CURSOR_FIFO 64
6067#define PINEVIEW_CURSOR_MAX_WM 0x3f
6068#define PINEVIEW_CURSOR_DFT_WM 0
6069#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006070
Jesse Barnesceb04242012-03-28 13:39:22 -07006071#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006072#define I965_CURSOR_FIFO 64
6073#define I965_CURSOR_MAX_WM 32
6074#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006075
Pradeep Bhatfae12672014-11-04 17:06:39 +00006076/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006077#define _CUR_WM_A_0 0x70140
6078#define _CUR_WM_B_0 0x71140
6079#define _PLANE_WM_1_A_0 0x70240
6080#define _PLANE_WM_1_B_0 0x71240
6081#define _PLANE_WM_2_A_0 0x70340
6082#define _PLANE_WM_2_B_0 0x71340
6083#define _PLANE_WM_TRANS_1_A_0 0x70268
6084#define _PLANE_WM_TRANS_1_B_0 0x71268
6085#define _PLANE_WM_TRANS_2_A_0 0x70368
6086#define _PLANE_WM_TRANS_2_B_0 0x71368
6087#define _CUR_WM_TRANS_A_0 0x70168
6088#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006089#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006090#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006091#define PLANE_WM_LINES_SHIFT 14
6092#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006093#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006094
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006095#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006096#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6097#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006098
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006099#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6100#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006101#define _PLANE_WM_BASE(pipe, plane) \
6102 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6103#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006104 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006105#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006106 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006107#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006108 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006109#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006110 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006111
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006112/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006113#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006114#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006115#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006116#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006117#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006118#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006120#define WM0_PIPEB_ILK _MMIO(0x45104)
6121#define WM0_PIPEC_IVB _MMIO(0x45200)
6122#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006123#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006124#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006125#define WM1_LP_LATENCY_MASK (0x7f << 24)
6126#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006127#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006128#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006129#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006130#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006131#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006132#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006133#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006134#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006135#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006136#define WM1S_LP_ILK _MMIO(0x45120)
6137#define WM2S_LP_IVB _MMIO(0x45124)
6138#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006139#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006140
Paulo Zanonicca32e92013-05-31 11:45:06 -03006141#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6142 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6143 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6144
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006145/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006146#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006147#define MLTR_WM1_SHIFT 0
6148#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006149/* the unit of memory self-refresh latency time is 0.5us */
6150#define ILK_SRLT_MASK 0x3f
6151
Yuanhan Liu13982612010-12-15 15:42:31 +08006152
6153/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006154#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006155#define SSKPD_WM_MASK 0x3f
6156#define SSKPD_WM0_SHIFT 0
6157#define SSKPD_WM1_SHIFT 8
6158#define SSKPD_WM2_SHIFT 16
6159#define SSKPD_WM3_SHIFT 24
6160
Jesse Barnes585fb112008-07-29 11:54:06 -07006161/*
6162 * The two pipe frame counter registers are not synchronized, so
6163 * reading a stable value is somewhat tricky. The following code
6164 * should work:
6165 *
6166 * do {
6167 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6168 * PIPE_FRAME_HIGH_SHIFT;
6169 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6170 * PIPE_FRAME_LOW_SHIFT);
6171 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6172 * PIPE_FRAME_HIGH_SHIFT);
6173 * } while (high1 != high2);
6174 * frame = (high1 << 8) | low1;
6175 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006176#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006177#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6178#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006179#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006180#define PIPE_FRAME_LOW_MASK 0xff000000
6181#define PIPE_FRAME_LOW_SHIFT 24
6182#define PIPE_PIXEL_MASK 0x00ffffff
6183#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006184/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006185#define _PIPEA_FRMCOUNT_G4X 0x70040
6186#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006187#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6188#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006189
6190/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006191#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006192/* Old style CUR*CNTR flags (desktop 8xx) */
6193#define CURSOR_ENABLE 0x80000000
6194#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006195#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006196#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006197#define CURSOR_FORMAT_SHIFT 24
6198#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6199#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6200#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6201#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6202#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6203#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6204/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006205#define MCURSOR_MODE 0x27
6206#define MCURSOR_MODE_DISABLE 0x00
6207#define MCURSOR_MODE_128_32B_AX 0x02
6208#define MCURSOR_MODE_256_32B_AX 0x03
6209#define MCURSOR_MODE_64_32B_AX 0x07
6210#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6211#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6212#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006213#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6214#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006215#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006216#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006217#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006218#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006219#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006220#define _CURABASE 0x70084
6221#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006222#define CURSOR_POS_MASK 0x007FF
6223#define CURSOR_POS_SIGN 0x8000
6224#define CURSOR_X_SHIFT 0
6225#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006226#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6227#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6228#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006229#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006230#define _CURBCNTR 0x700c0
6231#define _CURBBASE 0x700c4
6232#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006233
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006234#define _CURBCNTR_IVB 0x71080
6235#define _CURBBASE_IVB 0x71084
6236#define _CURBPOS_IVB 0x71088
6237
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006238#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6239#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6240#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006241#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006242#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006243
6244#define CURSOR_A_OFFSET 0x70080
6245#define CURSOR_B_OFFSET 0x700c0
6246#define CHV_CURSOR_C_OFFSET 0x700e0
6247#define IVB_CURSOR_B_OFFSET 0x71080
6248#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006249
Jesse Barnes585fb112008-07-29 11:54:06 -07006250/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006251#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006252#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006253#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006254#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006255#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006256#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6257#define DISPPLANE_YUV422 (0x0 << 26)
6258#define DISPPLANE_8BPP (0x2 << 26)
6259#define DISPPLANE_BGRA555 (0x3 << 26)
6260#define DISPPLANE_BGRX555 (0x4 << 26)
6261#define DISPPLANE_BGRX565 (0x5 << 26)
6262#define DISPPLANE_BGRX888 (0x6 << 26)
6263#define DISPPLANE_BGRA888 (0x7 << 26)
6264#define DISPPLANE_RGBX101010 (0x8 << 26)
6265#define DISPPLANE_RGBA101010 (0x9 << 26)
6266#define DISPPLANE_BGRX101010 (0xa << 26)
6267#define DISPPLANE_RGBX161616 (0xc << 26)
6268#define DISPPLANE_RGBX888 (0xe << 26)
6269#define DISPPLANE_RGBA888 (0xf << 26)
6270#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006271#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006272#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006273#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006274#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6275#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6276#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006277#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006278#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006279#define DISPPLANE_NO_LINE_DOUBLE 0
6280#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006281#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6282#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6283#define DISPPLANE_ROTATE_180 (1 << 15)
6284#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6285#define DISPPLANE_TILED (1 << 10)
6286#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006287#define _DSPAADDR 0x70184
6288#define _DSPASTRIDE 0x70188
6289#define _DSPAPOS 0x7018C /* reserved */
6290#define _DSPASIZE 0x70190
6291#define _DSPASURF 0x7019C /* 965+ only */
6292#define _DSPATILEOFF 0x701A4 /* 965+ only */
6293#define _DSPAOFFSET 0x701A4 /* HSW */
6294#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006295#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006297#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6298#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6299#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6300#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6301#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6302#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6303#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6304#define DSPLINOFF(plane) DSPADDR(plane)
6305#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6306#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006307#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006308
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006309/* CHV pipe B blender and primary plane */
6310#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006311#define CHV_BLEND_LEGACY (0 << 30)
6312#define CHV_BLEND_ANDROID (1 << 30)
6313#define CHV_BLEND_MPO (2 << 30)
6314#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006315#define _CHV_CANVAS_A 0x60a04
6316#define _PRIMPOS_A 0x60a08
6317#define _PRIMSIZE_A 0x60a0c
6318#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006319#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006321#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6322#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6323#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6324#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6325#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006326
Armin Reese446f2542012-03-30 16:20:16 -07006327/* Display/Sprite base address macros */
6328#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006329#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6330#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006331
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006332/*
6333 * VBIOS flags
6334 * gen2:
6335 * [00:06] alm,mgm
6336 * [10:16] all
6337 * [30:32] alm,mgm
6338 * gen3+:
6339 * [00:0f] all
6340 * [10:1f] all
6341 * [30:32] all
6342 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006343#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6344#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6345#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006346#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006347
6348/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006349#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6350#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6351#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006352#define _PIPEBFRAMEHIGH 0x71040
6353#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006354#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6355#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006356
Jesse Barnes585fb112008-07-29 11:54:06 -07006357
6358/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006359#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006360#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006361#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6362#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6363#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006364#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6365#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6366#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6367#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6368#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6369#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6370#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6371#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006372
Madhav Chauhan372610f2018-10-15 17:28:04 +03006373/* ICL DSI 0 and 1 */
6374#define _PIPEDSI0CONF 0x7b008
6375#define _PIPEDSI1CONF 0x7b808
6376
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006377/* Sprite A control */
6378#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006379#define DVS_ENABLE (1 << 31)
6380#define DVS_GAMMA_ENABLE (1 << 30)
6381#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6382#define DVS_PIXFORMAT_MASK (3 << 25)
6383#define DVS_FORMAT_YUV422 (0 << 25)
6384#define DVS_FORMAT_RGBX101010 (1 << 25)
6385#define DVS_FORMAT_RGBX888 (2 << 25)
6386#define DVS_FORMAT_RGBX161616 (3 << 25)
6387#define DVS_PIPE_CSC_ENABLE (1 << 24)
6388#define DVS_SOURCE_KEY (1 << 22)
6389#define DVS_RGB_ORDER_XBGR (1 << 20)
6390#define DVS_YUV_FORMAT_BT709 (1 << 18)
6391#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6392#define DVS_YUV_ORDER_YUYV (0 << 16)
6393#define DVS_YUV_ORDER_UYVY (1 << 16)
6394#define DVS_YUV_ORDER_YVYU (2 << 16)
6395#define DVS_YUV_ORDER_VYUY (3 << 16)
6396#define DVS_ROTATE_180 (1 << 15)
6397#define DVS_DEST_KEY (1 << 2)
6398#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6399#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006400#define _DVSALINOFF 0x72184
6401#define _DVSASTRIDE 0x72188
6402#define _DVSAPOS 0x7218c
6403#define _DVSASIZE 0x72190
6404#define _DVSAKEYVAL 0x72194
6405#define _DVSAKEYMSK 0x72198
6406#define _DVSASURF 0x7219c
6407#define _DVSAKEYMAXVAL 0x721a0
6408#define _DVSATILEOFF 0x721a4
6409#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006410#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006411#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006412#define DVS_SCALE_ENABLE (1 << 31)
6413#define DVS_FILTER_MASK (3 << 29)
6414#define DVS_FILTER_MEDIUM (0 << 29)
6415#define DVS_FILTER_ENHANCING (1 << 29)
6416#define DVS_FILTER_SOFTENING (2 << 29)
6417#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6418#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006419#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6420#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006421
6422#define _DVSBCNTR 0x73180
6423#define _DVSBLINOFF 0x73184
6424#define _DVSBSTRIDE 0x73188
6425#define _DVSBPOS 0x7318c
6426#define _DVSBSIZE 0x73190
6427#define _DVSBKEYVAL 0x73194
6428#define _DVSBKEYMSK 0x73198
6429#define _DVSBSURF 0x7319c
6430#define _DVSBKEYMAXVAL 0x731a0
6431#define _DVSBTILEOFF 0x731a4
6432#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006433#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006434#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006435#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6436#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006438#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6439#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6440#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6441#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6442#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6443#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6444#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6445#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6446#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6447#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6448#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6449#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006450#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6451#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6452#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006453
6454#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006455#define SPRITE_ENABLE (1 << 31)
6456#define SPRITE_GAMMA_ENABLE (1 << 30)
6457#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6458#define SPRITE_PIXFORMAT_MASK (7 << 25)
6459#define SPRITE_FORMAT_YUV422 (0 << 25)
6460#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6461#define SPRITE_FORMAT_RGBX888 (2 << 25)
6462#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6463#define SPRITE_FORMAT_YUV444 (4 << 25)
6464#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6465#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6466#define SPRITE_SOURCE_KEY (1 << 22)
6467#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6468#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6469#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6470#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6471#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6472#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6473#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6474#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6475#define SPRITE_ROTATE_180 (1 << 15)
6476#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006477#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006478#define SPRITE_TILED (1 << 10)
6479#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006480#define _SPRA_LINOFF 0x70284
6481#define _SPRA_STRIDE 0x70288
6482#define _SPRA_POS 0x7028c
6483#define _SPRA_SIZE 0x70290
6484#define _SPRA_KEYVAL 0x70294
6485#define _SPRA_KEYMSK 0x70298
6486#define _SPRA_SURF 0x7029c
6487#define _SPRA_KEYMAX 0x702a0
6488#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006489#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006490#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006491#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006492#define SPRITE_SCALE_ENABLE (1 << 31)
6493#define SPRITE_FILTER_MASK (3 << 29)
6494#define SPRITE_FILTER_MEDIUM (0 << 29)
6495#define SPRITE_FILTER_ENHANCING (1 << 29)
6496#define SPRITE_FILTER_SOFTENING (2 << 29)
6497#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6498#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006499#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006500#define _SPRA_GAMC16 0x70440
6501#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006502
6503#define _SPRB_CTL 0x71280
6504#define _SPRB_LINOFF 0x71284
6505#define _SPRB_STRIDE 0x71288
6506#define _SPRB_POS 0x7128c
6507#define _SPRB_SIZE 0x71290
6508#define _SPRB_KEYVAL 0x71294
6509#define _SPRB_KEYMSK 0x71298
6510#define _SPRB_SURF 0x7129c
6511#define _SPRB_KEYMAX 0x712a0
6512#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006513#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006514#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006515#define _SPRB_SCALE 0x71304
6516#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006517#define _SPRB_GAMC16 0x71440
6518#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006520#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6521#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6522#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6523#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6524#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6525#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6526#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6527#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6528#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6529#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6530#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6531#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006532#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6533#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6534#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006535#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006536
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006537#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006538#define SP_ENABLE (1 << 31)
6539#define SP_GAMMA_ENABLE (1 << 30)
6540#define SP_PIXFORMAT_MASK (0xf << 26)
6541#define SP_FORMAT_YUV422 (0 << 26)
6542#define SP_FORMAT_BGR565 (5 << 26)
6543#define SP_FORMAT_BGRX8888 (6 << 26)
6544#define SP_FORMAT_BGRA8888 (7 << 26)
6545#define SP_FORMAT_RGBX1010102 (8 << 26)
6546#define SP_FORMAT_RGBA1010102 (9 << 26)
6547#define SP_FORMAT_RGBX8888 (0xe << 26)
6548#define SP_FORMAT_RGBA8888 (0xf << 26)
6549#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6550#define SP_SOURCE_KEY (1 << 22)
6551#define SP_YUV_FORMAT_BT709 (1 << 18)
6552#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6553#define SP_YUV_ORDER_YUYV (0 << 16)
6554#define SP_YUV_ORDER_UYVY (1 << 16)
6555#define SP_YUV_ORDER_YVYU (2 << 16)
6556#define SP_YUV_ORDER_VYUY (3 << 16)
6557#define SP_ROTATE_180 (1 << 15)
6558#define SP_TILED (1 << 10)
6559#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006560#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6561#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6562#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6563#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6564#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6565#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6566#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6567#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6568#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6569#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006570#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006571#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6572#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6573#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6574#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6575#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6576#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03006577#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006578
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006579#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6580#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6581#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6582#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6583#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6584#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6585#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6586#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6587#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6588#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6589#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006590#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6591#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006592#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006593
Ville Syrjälä94e15722019-07-03 23:08:21 +03006594#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6595 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006596#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03006597 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006598
6599#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6600#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6601#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6602#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6603#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6604#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6605#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6606#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6607#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6608#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6609#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006610#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6611#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006612#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006613
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006614/*
6615 * CHV pipe B sprite CSC
6616 *
6617 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6618 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6619 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6620 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006621#define _MMIO_CHV_SPCSC(plane_id, reg) \
6622 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6623
6624#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6625#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6626#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006627#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6628#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6629
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006630#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6631#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6632#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6633#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6634#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006635#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6636#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6637
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006638#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6639#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6640#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006641#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6642#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6643
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006644#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6645#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6646#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006647#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6648#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6649
Damien Lespiau70d21f02013-07-03 21:06:04 +01006650/* Skylake plane registers */
6651
6652#define _PLANE_CTL_1_A 0x70180
6653#define _PLANE_CTL_2_A 0x70280
6654#define _PLANE_CTL_3_A 0x70380
6655#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006656#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006657#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006658/*
6659 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6660 * expanded to include bit 23 as well. However, the shift-24 based values
6661 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6662 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006663#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006664#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6665#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6666#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306667#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006668#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306669#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006670#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306671#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006672#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6673#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6674#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006675#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006676#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306677#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6678#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6679#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6680#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6681#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6682#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006683#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006684#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6685#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006686#define PLANE_CTL_ORDER_BGRX (0 << 20)
6687#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006688#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006689#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006690#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006691#define PLANE_CTL_YUV422_YUYV (0 << 16)
6692#define PLANE_CTL_YUV422_UYVY (1 << 16)
6693#define PLANE_CTL_YUV422_YVYU (2 << 16)
6694#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006695#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006696#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006697#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006698#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006699#define PLANE_CTL_TILED_LINEAR (0 << 10)
6700#define PLANE_CTL_TILED_X (1 << 10)
6701#define PLANE_CTL_TILED_Y (4 << 10)
6702#define PLANE_CTL_TILED_YF (5 << 10)
6703#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006704#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006705#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6706#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6707#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006708#define PLANE_CTL_ROTATE_MASK 0x3
6709#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306710#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006711#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306712#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006713#define _PLANE_STRIDE_1_A 0x70188
6714#define _PLANE_STRIDE_2_A 0x70288
6715#define _PLANE_STRIDE_3_A 0x70388
6716#define _PLANE_POS_1_A 0x7018c
6717#define _PLANE_POS_2_A 0x7028c
6718#define _PLANE_POS_3_A 0x7038c
6719#define _PLANE_SIZE_1_A 0x70190
6720#define _PLANE_SIZE_2_A 0x70290
6721#define _PLANE_SIZE_3_A 0x70390
6722#define _PLANE_SURF_1_A 0x7019c
6723#define _PLANE_SURF_2_A 0x7029c
6724#define _PLANE_SURF_3_A 0x7039c
6725#define _PLANE_OFFSET_1_A 0x701a4
6726#define _PLANE_OFFSET_2_A 0x702a4
6727#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006728#define _PLANE_KEYVAL_1_A 0x70194
6729#define _PLANE_KEYVAL_2_A 0x70294
6730#define _PLANE_KEYMSK_1_A 0x70198
6731#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006732#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006733#define _PLANE_KEYMAX_1_A 0x701a0
6734#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006735#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006736#define _PLANE_AUX_DIST_1_A 0x701c0
6737#define _PLANE_AUX_DIST_2_A 0x702c0
6738#define _PLANE_AUX_OFFSET_1_A 0x701c4
6739#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006740#define _PLANE_CUS_CTL_1_A 0x701c8
6741#define _PLANE_CUS_CTL_2_A 0x702c8
6742#define PLANE_CUS_ENABLE (1 << 31)
6743#define PLANE_CUS_PLANE_6 (0 << 30)
6744#define PLANE_CUS_PLANE_7 (1 << 30)
6745#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6746#define PLANE_CUS_HPHASE_0 (0 << 16)
6747#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6748#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6749#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6750#define PLANE_CUS_VPHASE_0 (0 << 12)
6751#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6752#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006753#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6754#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6755#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006756#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006757#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306758#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006759#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006760#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6761#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6762#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6763#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6764#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006765#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006766#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6767#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6768#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6769#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006770#define _PLANE_BUF_CFG_1_A 0x7027c
6771#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006772#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6773#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006774
Uma Shankar6a255da2018-11-02 00:40:19 +05306775/* Input CSC Register Definitions */
6776#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6777#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6778
6779#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6780#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6781
6782#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6783 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6784 _PLANE_INPUT_CSC_RY_GY_1_B)
6785#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6786 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6787 _PLANE_INPUT_CSC_RY_GY_2_B)
6788
6789#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6790 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6791 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6792
6793#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6794#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6795
6796#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6797#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6798
6799#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6800 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6801 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6802#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6803 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6804 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6805#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6806 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6807 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6808
6809#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6810#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6811
6812#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6813#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6814
6815#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6816 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6817 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6818#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6819 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6820 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6821#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6822 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6823 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006824
Damien Lespiau70d21f02013-07-03 21:06:04 +01006825#define _PLANE_CTL_1_B 0x71180
6826#define _PLANE_CTL_2_B 0x71280
6827#define _PLANE_CTL_3_B 0x71380
6828#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6829#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6830#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6831#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006832 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006833
6834#define _PLANE_STRIDE_1_B 0x71188
6835#define _PLANE_STRIDE_2_B 0x71288
6836#define _PLANE_STRIDE_3_B 0x71388
6837#define _PLANE_STRIDE_1(pipe) \
6838 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6839#define _PLANE_STRIDE_2(pipe) \
6840 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6841#define _PLANE_STRIDE_3(pipe) \
6842 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6843#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006844 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006845
6846#define _PLANE_POS_1_B 0x7118c
6847#define _PLANE_POS_2_B 0x7128c
6848#define _PLANE_POS_3_B 0x7138c
6849#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6850#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6851#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6852#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006853 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006854
6855#define _PLANE_SIZE_1_B 0x71190
6856#define _PLANE_SIZE_2_B 0x71290
6857#define _PLANE_SIZE_3_B 0x71390
6858#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6859#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6860#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6861#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006862 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006863
6864#define _PLANE_SURF_1_B 0x7119c
6865#define _PLANE_SURF_2_B 0x7129c
6866#define _PLANE_SURF_3_B 0x7139c
6867#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6868#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6869#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6870#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006871 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006872
6873#define _PLANE_OFFSET_1_B 0x711a4
6874#define _PLANE_OFFSET_2_B 0x712a4
6875#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6876#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6877#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006878 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006879
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006880#define _PLANE_KEYVAL_1_B 0x71194
6881#define _PLANE_KEYVAL_2_B 0x71294
6882#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6883#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6884#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006885 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006886
6887#define _PLANE_KEYMSK_1_B 0x71198
6888#define _PLANE_KEYMSK_2_B 0x71298
6889#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6890#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6891#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006892 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006893
6894#define _PLANE_KEYMAX_1_B 0x711a0
6895#define _PLANE_KEYMAX_2_B 0x712a0
6896#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6897#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6898#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006899 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006900
Damien Lespiau8211bd52014-11-04 17:06:44 +00006901#define _PLANE_BUF_CFG_1_B 0x7127c
6902#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006903#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306904#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006905#define _PLANE_BUF_CFG_1(pipe) \
6906 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6907#define _PLANE_BUF_CFG_2(pipe) \
6908 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6909#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006910 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006911
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006912#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6913#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6914#define _PLANE_NV12_BUF_CFG_1(pipe) \
6915 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6916#define _PLANE_NV12_BUF_CFG_2(pipe) \
6917 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6918#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006919 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006920
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006921#define _PLANE_AUX_DIST_1_B 0x711c0
6922#define _PLANE_AUX_DIST_2_B 0x712c0
6923#define _PLANE_AUX_DIST_1(pipe) \
6924 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6925#define _PLANE_AUX_DIST_2(pipe) \
6926 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6927#define PLANE_AUX_DIST(pipe, plane) \
6928 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6929
6930#define _PLANE_AUX_OFFSET_1_B 0x711c4
6931#define _PLANE_AUX_OFFSET_2_B 0x712c4
6932#define _PLANE_AUX_OFFSET_1(pipe) \
6933 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6934#define _PLANE_AUX_OFFSET_2(pipe) \
6935 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6936#define PLANE_AUX_OFFSET(pipe, plane) \
6937 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6938
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006939#define _PLANE_CUS_CTL_1_B 0x711c8
6940#define _PLANE_CUS_CTL_2_B 0x712c8
6941#define _PLANE_CUS_CTL_1(pipe) \
6942 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6943#define _PLANE_CUS_CTL_2(pipe) \
6944 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6945#define PLANE_CUS_CTL(pipe, plane) \
6946 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6947
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006948#define _PLANE_COLOR_CTL_1_B 0x711CC
6949#define _PLANE_COLOR_CTL_2_B 0x712CC
6950#define _PLANE_COLOR_CTL_3_B 0x713CC
6951#define _PLANE_COLOR_CTL_1(pipe) \
6952 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6953#define _PLANE_COLOR_CTL_2(pipe) \
6954 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6955#define PLANE_COLOR_CTL(pipe, plane) \
6956 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6957
6958#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006959#define _CUR_BUF_CFG_A 0x7017c
6960#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006961#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006962
Jesse Barnes585fb112008-07-29 11:54:06 -07006963/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006964#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006965# define VGA_DISP_DISABLE (1 << 31)
6966# define VGA_2X_MODE (1 << 30)
6967# define VGA_PIPE_B_SELECT (1 << 29)
6968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006969#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006970
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006971/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006973#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006974
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006975#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006976#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6977#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6978#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6979#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6980#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6981#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6982#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6983#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6984#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6985#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006986
6987/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006988#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006989#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6990#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6991
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006992#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006993#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006994#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6995#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6996#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6997#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6998#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007000#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07007001# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7002# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7003
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007004#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08007005# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7006
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007007#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007008#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007009#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7010#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7011
7012
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007013#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01007014#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007015#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01007016#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007017
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007018#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01007019#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007020#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01007021#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007022
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007023#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007024#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007025#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007026#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007027
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007028#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007029#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007030#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007031#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007032
7033/* PIPEB timing regs are same start from 0x61000 */
7034
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007035#define _PIPEB_DATA_M1 0x61030
7036#define _PIPEB_DATA_N1 0x61034
7037#define _PIPEB_DATA_M2 0x61038
7038#define _PIPEB_DATA_N2 0x6103c
7039#define _PIPEB_LINK_M1 0x61040
7040#define _PIPEB_LINK_N1 0x61044
7041#define _PIPEB_LINK_M2 0x61048
7042#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007044#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7045#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7046#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7047#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7048#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7049#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7050#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7051#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007052
7053/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007054/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7055#define _PFA_CTL_1 0x68080
7056#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007057#define PF_ENABLE (1 << 31)
7058#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7059#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7060#define PF_FILTER_MASK (3 << 23)
7061#define PF_FILTER_PROGRAMMED (0 << 23)
7062#define PF_FILTER_MED_3x3 (1 << 23)
7063#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7064#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007065#define _PFA_WIN_SZ 0x68074
7066#define _PFB_WIN_SZ 0x68874
7067#define _PFA_WIN_POS 0x68070
7068#define _PFB_WIN_POS 0x68870
7069#define _PFA_VSCALE 0x68084
7070#define _PFB_VSCALE 0x68884
7071#define _PFA_HSCALE 0x68090
7072#define _PFB_HSCALE 0x68890
7073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007074#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7075#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7076#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7077#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7078#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007079
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007080#define _PSA_CTL 0x68180
7081#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007082#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007083#define _PSA_WIN_SZ 0x68174
7084#define _PSB_WIN_SZ 0x68974
7085#define _PSA_WIN_POS 0x68170
7086#define _PSB_WIN_POS 0x68970
7087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007088#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7089#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7090#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007091
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007092/*
7093 * Skylake scalers
7094 */
7095#define _PS_1A_CTRL 0x68180
7096#define _PS_2A_CTRL 0x68280
7097#define _PS_1B_CTRL 0x68980
7098#define _PS_2B_CTRL 0x68A80
7099#define _PS_1C_CTRL 0x69180
7100#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007101#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7102#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7103#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307104#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7105#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007106#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007107#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007108#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007109#define PS_FILTER_MASK (3 << 23)
7110#define PS_FILTER_MEDIUM (0 << 23)
7111#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7112#define PS_FILTER_BILINEAR (3 << 23)
7113#define PS_VERT3TAP (1 << 21)
7114#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7115#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7116#define PS_PWRUP_PROGRESS (1 << 17)
7117#define PS_V_FILTER_BYPASS (1 << 8)
7118#define PS_VADAPT_EN (1 << 7)
7119#define PS_VADAPT_MODE_MASK (3 << 5)
7120#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7121#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7122#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007123#define PS_PLANE_Y_SEL_MASK (7 << 5)
7124#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007125
7126#define _PS_PWR_GATE_1A 0x68160
7127#define _PS_PWR_GATE_2A 0x68260
7128#define _PS_PWR_GATE_1B 0x68960
7129#define _PS_PWR_GATE_2B 0x68A60
7130#define _PS_PWR_GATE_1C 0x69160
7131#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7132#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7133#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7134#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7135#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7136#define PS_PWR_GATE_SLPEN_8 0
7137#define PS_PWR_GATE_SLPEN_16 1
7138#define PS_PWR_GATE_SLPEN_24 2
7139#define PS_PWR_GATE_SLPEN_32 3
7140
7141#define _PS_WIN_POS_1A 0x68170
7142#define _PS_WIN_POS_2A 0x68270
7143#define _PS_WIN_POS_1B 0x68970
7144#define _PS_WIN_POS_2B 0x68A70
7145#define _PS_WIN_POS_1C 0x69170
7146
7147#define _PS_WIN_SZ_1A 0x68174
7148#define _PS_WIN_SZ_2A 0x68274
7149#define _PS_WIN_SZ_1B 0x68974
7150#define _PS_WIN_SZ_2B 0x68A74
7151#define _PS_WIN_SZ_1C 0x69174
7152
7153#define _PS_VSCALE_1A 0x68184
7154#define _PS_VSCALE_2A 0x68284
7155#define _PS_VSCALE_1B 0x68984
7156#define _PS_VSCALE_2B 0x68A84
7157#define _PS_VSCALE_1C 0x69184
7158
7159#define _PS_HSCALE_1A 0x68190
7160#define _PS_HSCALE_2A 0x68290
7161#define _PS_HSCALE_1B 0x68990
7162#define _PS_HSCALE_2B 0x68A90
7163#define _PS_HSCALE_1C 0x69190
7164
7165#define _PS_VPHASE_1A 0x68188
7166#define _PS_VPHASE_2A 0x68288
7167#define _PS_VPHASE_1B 0x68988
7168#define _PS_VPHASE_2B 0x68A88
7169#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007170#define PS_Y_PHASE(x) ((x) << 16)
7171#define PS_UV_RGB_PHASE(x) ((x) << 0)
7172#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7173#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007174
7175#define _PS_HPHASE_1A 0x68194
7176#define _PS_HPHASE_2A 0x68294
7177#define _PS_HPHASE_1B 0x68994
7178#define _PS_HPHASE_2B 0x68A94
7179#define _PS_HPHASE_1C 0x69194
7180
7181#define _PS_ECC_STAT_1A 0x681D0
7182#define _PS_ECC_STAT_2A 0x682D0
7183#define _PS_ECC_STAT_1B 0x689D0
7184#define _PS_ECC_STAT_2B 0x68AD0
7185#define _PS_ECC_STAT_1C 0x691D0
7186
Jani Nikulae67005e2018-06-29 13:20:39 +03007187#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007188#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007189 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7190 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007191#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007192 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7193 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007194#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007195 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7196 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007197#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007198 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7199 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007200#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007201 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7202 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007203#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007204 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7205 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007206#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007207 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7208 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007209#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007210 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7211 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007212#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007213 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007214 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007215
Zhenyu Wangb9055052009-06-05 15:38:38 +08007216/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007217#define _LGC_PALETTE_A 0x4a000
7218#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007219#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007220
Ville Syrjälä514462c2019-04-01 23:02:28 +03007221/* ilk/snb precision palette */
7222#define _PREC_PALETTE_A 0x4b000
7223#define _PREC_PALETTE_B 0x4c000
7224#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7225
7226#define _PREC_PIPEAGCMAX 0x4d000
7227#define _PREC_PIPEBGCMAX 0x4d010
7228#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7229
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007230#define _GAMMA_MODE_A 0x4a480
7231#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007232#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307233#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7234#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007235#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307236#define GAMMA_MODE_MODE_8BIT (0 << 0)
7237#define GAMMA_MODE_MODE_10BIT (1 << 0)
7238#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307239#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7240#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007241
Damien Lespiau83372062015-10-30 17:53:32 +02007242/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007243#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007244#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7245#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007246#define CSR_SSP_BASE _MMIO(0x8F074)
7247#define CSR_HTP_SKL _MMIO(0x8F004)
7248#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007249#define CSR_LAST_WRITE_VALUE 0xc003b400
7250/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7251#define CSR_MMIO_START_RANGE 0x80000
7252#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007253#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7254#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7255#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007256
Zhenyu Wangb9055052009-06-05 15:38:38 +08007257/* interrupts */
7258#define DE_MASTER_IRQ_CONTROL (1 << 31)
7259#define DE_SPRITEB_FLIP_DONE (1 << 29)
7260#define DE_SPRITEA_FLIP_DONE (1 << 28)
7261#define DE_PLANEB_FLIP_DONE (1 << 27)
7262#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007263#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007264#define DE_PCU_EVENT (1 << 25)
7265#define DE_GTT_FAULT (1 << 24)
7266#define DE_POISON (1 << 23)
7267#define DE_PERFORM_COUNTER (1 << 22)
7268#define DE_PCH_EVENT (1 << 21)
7269#define DE_AUX_CHANNEL_A (1 << 20)
7270#define DE_DP_A_HOTPLUG (1 << 19)
7271#define DE_GSE (1 << 18)
7272#define DE_PIPEB_VBLANK (1 << 15)
7273#define DE_PIPEB_EVEN_FIELD (1 << 14)
7274#define DE_PIPEB_ODD_FIELD (1 << 13)
7275#define DE_PIPEB_LINE_COMPARE (1 << 12)
7276#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007277#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007278#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7279#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007280#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007281#define DE_PIPEA_EVEN_FIELD (1 << 6)
7282#define DE_PIPEA_ODD_FIELD (1 << 5)
7283#define DE_PIPEA_LINE_COMPARE (1 << 4)
7284#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007285#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007286#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007287#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007288#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007289
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007290/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007291#define DE_ERR_INT_IVB (1 << 30)
7292#define DE_GSE_IVB (1 << 29)
7293#define DE_PCH_EVENT_IVB (1 << 28)
7294#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7295#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7296#define DE_EDP_PSR_INT_HSW (1 << 19)
7297#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7298#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7299#define DE_PIPEC_VBLANK_IVB (1 << 10)
7300#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7301#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7302#define DE_PIPEB_VBLANK_IVB (1 << 5)
7303#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7304#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7305#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7306#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007307#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007309#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007310#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007312#define DEISR _MMIO(0x44000)
7313#define DEIMR _MMIO(0x44004)
7314#define DEIIR _MMIO(0x44008)
7315#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007317#define GTISR _MMIO(0x44010)
7318#define GTIMR _MMIO(0x44014)
7319#define GTIIR _MMIO(0x44018)
7320#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007321
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007322#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007323#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7324#define GEN8_PCU_IRQ (1 << 30)
7325#define GEN8_DE_PCH_IRQ (1 << 23)
7326#define GEN8_DE_MISC_IRQ (1 << 22)
7327#define GEN8_DE_PORT_IRQ (1 << 20)
7328#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7329#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7330#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7331#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7332#define GEN8_GT_VECS_IRQ (1 << 6)
7333#define GEN8_GT_GUC_IRQ (1 << 5)
7334#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007335#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7336#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007337#define GEN8_GT_BCS_IRQ (1 << 1)
7338#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007340#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7341#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7342#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7343#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007344
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007345#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7346#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7347#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7348#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7349#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7350#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7351#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7352#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7353#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307354
Ben Widawskyabd58f02013-11-02 21:07:09 -07007355#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007356#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007357#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7358#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007359#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007360#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007361
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007362#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7363#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7364#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7365#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007366#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007367#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7368#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7369#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7370#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7371#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7372#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007373#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007374#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7375#define GEN8_PIPE_VSYNC (1 << 1)
7376#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007377#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007378#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007379#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7380#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7381#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007382#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007383#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7384#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7385#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007386#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007387#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7388 (GEN8_PIPE_CURSOR_FAULT | \
7389 GEN8_PIPE_SPRITE_FAULT | \
7390 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007391#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7392 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007393 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007394 GEN9_PIPE_PLANE3_FAULT | \
7395 GEN9_PIPE_PLANE2_FAULT | \
7396 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007398#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7399#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7400#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7401#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007402#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007403#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007404#define GEN9_AUX_CHANNEL_D (1 << 27)
7405#define GEN9_AUX_CHANNEL_C (1 << 26)
7406#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007407#define BXT_DE_PORT_HP_DDIC (1 << 5)
7408#define BXT_DE_PORT_HP_DDIB (1 << 4)
7409#define BXT_DE_PORT_HP_DDIA (1 << 3)
7410#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7411 BXT_DE_PORT_HP_DDIB | \
7412 BXT_DE_PORT_HP_DDIC)
7413#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307414#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007415#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007417#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7418#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7419#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7420#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007421#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007422#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007424#define GEN8_PCU_ISR _MMIO(0x444e0)
7425#define GEN8_PCU_IMR _MMIO(0x444e4)
7426#define GEN8_PCU_IIR _MMIO(0x444e8)
7427#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007428
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007429#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7430#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7431#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7432#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7433#define GEN11_GU_MISC_GSE (1 << 27)
7434
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007435#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7436#define GEN11_MASTER_IRQ (1 << 31)
7437#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007438#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007439#define GEN11_DISPLAY_IRQ (1 << 16)
7440#define GEN11_GT_DW_IRQ(x) (1 << (x))
7441#define GEN11_GT_DW1_IRQ (1 << 1)
7442#define GEN11_GT_DW0_IRQ (1 << 0)
7443
7444#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7445#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7446#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7447#define GEN11_DE_PCH_IRQ (1 << 23)
7448#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007449#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007450#define GEN11_DE_PORT_IRQ (1 << 20)
7451#define GEN11_DE_PIPE_C (1 << 18)
7452#define GEN11_DE_PIPE_B (1 << 17)
7453#define GEN11_DE_PIPE_A (1 << 16)
7454
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007455#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7456#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7457#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7458#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7459#define GEN11_TC4_HOTPLUG (1 << 19)
7460#define GEN11_TC3_HOTPLUG (1 << 18)
7461#define GEN11_TC2_HOTPLUG (1 << 17)
7462#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007463#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007464#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7465 GEN11_TC3_HOTPLUG | \
7466 GEN11_TC2_HOTPLUG | \
7467 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007468#define GEN11_TBT4_HOTPLUG (1 << 3)
7469#define GEN11_TBT3_HOTPLUG (1 << 2)
7470#define GEN11_TBT2_HOTPLUG (1 << 1)
7471#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007472#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007473#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7474 GEN11_TBT3_HOTPLUG | \
7475 GEN11_TBT2_HOTPLUG | \
7476 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007477
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007478#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007479#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7480#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7481#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7482#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7483#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7484
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007485#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7486#define GEN11_CSME (31)
7487#define GEN11_GUNIT (28)
7488#define GEN11_GUC (25)
7489#define GEN11_WDPERF (20)
7490#define GEN11_KCR (19)
7491#define GEN11_GTPM (16)
7492#define GEN11_BCS (15)
7493#define GEN11_RCS0 (0)
7494
7495#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7496#define GEN11_VECS(x) (31 - (x))
7497#define GEN11_VCS(x) (x)
7498
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007499#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007500
7501#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7502#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7503#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007504#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7505#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7506#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007507
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007508#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007509
7510#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7511#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7512
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007513#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007514
7515#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7516#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7517#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7518#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7519#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7520#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7521
7522#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7523#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7524#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7525#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7526#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7527#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7528#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7529#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7530#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7531
Oscar Mateo54c52a82019-05-27 18:36:08 +00007532#define ENGINE1_MASK REG_GENMASK(31, 16)
7533#define ENGINE0_MASK REG_GENMASK(15, 0)
7534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007535#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007536/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7537#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007538#define ILK_DPARB_GATE (1 << 22)
7539#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007540#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007541#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7542#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7543#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007544#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007545#define ILK_HDCP_DISABLE (1 << 25)
7546#define ILK_eDP_A_DISABLE (1 << 24)
7547#define HSW_CDCLK_LIMIT (1 << 24)
7548#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03007549#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08007550
Ville Syrjälä86761782019-06-04 23:09:33 +03007551#define FUSE_STRAP3 _MMIO(0x42020)
7552#define HSW_REF_CLK_SELECT (1 << 1)
7553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007554#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007555#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7556#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7557#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7558#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7559#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007560
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007561#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007562# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7563# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007565#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007566#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007567#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007568#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007569#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007570
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007571#define CHICKEN_PAR2_1 _MMIO(0x42090)
7572#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7573
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007574#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007575#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007576#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007577#define GLK_CL1_PWR_DOWN (1 << 11)
7578#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007579
Praveen Paneri5654a162017-08-11 00:00:33 +05307580#define CHICKEN_MISC_4 _MMIO(0x4208c)
7581#define FBC_STRIDE_OVERRIDE (1 << 13)
7582#define FBC_STRIDE_MASK 0x1FFF
7583
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007584#define _CHICKEN_PIPESL_1_A 0x420b0
7585#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007586#define HSW_FBCQ_DIS (1 << 22)
7587#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007588#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007589
Imre Deak8f19b402018-11-19 20:00:21 +02007590#define CHICKEN_TRANS_A _MMIO(0x420c0)
7591#define CHICKEN_TRANS_B _MMIO(0x420c4)
7592#define CHICKEN_TRANS_C _MMIO(0x420c8)
7593#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007594#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7595#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7596#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7597#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7598#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7599#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7600#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007602#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007603#define DISP_FBC_MEMORY_WAKE (1 << 31)
7604#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7605#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007606#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007607#define DISP_DATA_PARTITION_5_6 (1 << 6)
7608#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007609#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007610#define DBUF_CTL_S1 _MMIO(0x45008)
7611#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007612#define DBUF_POWER_REQUEST (1 << 31)
7613#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007614#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007615#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7616#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007617#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007618#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007619
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007620#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007621#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7622#define MASK_WAKEMEM (1 << 13)
7623#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007625#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007626#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7627#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7628#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7629#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7630#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007631#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7632#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7633#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007634
Paulo Zanoni186a2772018-02-06 17:33:46 -02007635#define SKL_DSSM _MMIO(0x51004)
7636#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7637#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7638#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7639#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7640#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007641
Arun Siluverya78536e2016-01-21 21:43:53 +00007642#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007643#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007645#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007646#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7647#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007648
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007649#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007650#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007651#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007652#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007653#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7654#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7655#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7656#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7657#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007658
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007659/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007660#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007661 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7662 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7663
7664#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7665 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7666 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7667 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7668 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7669
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01007670#define GEN8_L3CNTLREG _MMIO(0x7034)
7671 #define GEN8_ERRDETBCTRL (1 << 9)
7672
Oscar Mateob1f88822018-05-25 15:05:31 -07007673#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7674 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007677# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7678# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007679
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007680#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007681#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007682
Kenneth Graunkeab062632018-01-05 00:59:05 -08007683#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007684#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007685
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007686#define GEN7_SARCHKMD _MMIO(0xB000)
7687#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007688#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007690#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007691#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007693#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007694/*
7695 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7696 * Using the formula in BSpec leads to a hang, while the formula here works
7697 * fine and matches the formulas for all other platforms. A BSpec change
7698 * request has been filed to clarify this.
7699 */
Imre Deak36579cb2016-05-03 15:54:20 +03007700#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7701#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007702#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007704#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007705#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007706#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007707#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7708#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007710#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007711#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7712#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7713#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007715#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007716#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007718#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007719#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7720#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7721#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007722
Ben Widawsky63801f22013-12-12 17:26:03 -08007723/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007724#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007725#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007726#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007727#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7728#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7729#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7730#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7731#define HDC_FORCE_NON_COHERENT (1 << 4)
7732#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007733
Arun Siluvery3669ab62016-01-21 21:43:49 +00007734#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7735
Ben Widawsky38a39a72015-03-11 10:54:53 +02007736/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007737#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007738#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7739
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007740#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7741#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7742
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007743/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007744#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007745#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007747#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007748#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007749
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007750#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007751#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007752
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307753/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007754#define _PIPEA_CHICKEN 0x70038
7755#define _PIPEB_CHICKEN 0x71038
7756#define _PIPEC_CHICKEN 0x72038
7757#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7758 _PIPEB_CHICKEN)
7759#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7760#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307761
Zhenyu Wangb9055052009-06-05 15:38:38 +08007762/* PCH */
7763
Lucas De Marchidce88872018-07-27 12:36:47 -07007764#define PCH_DISPLAY_BASE 0xc0000u
7765
Adam Jackson23e81d62012-06-06 15:45:44 -04007766/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007767#define SDE_AUDIO_POWER_D (1 << 27)
7768#define SDE_AUDIO_POWER_C (1 << 26)
7769#define SDE_AUDIO_POWER_B (1 << 25)
7770#define SDE_AUDIO_POWER_SHIFT (25)
7771#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7772#define SDE_GMBUS (1 << 24)
7773#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7774#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7775#define SDE_AUDIO_HDCP_MASK (3 << 22)
7776#define SDE_AUDIO_TRANSB (1 << 21)
7777#define SDE_AUDIO_TRANSA (1 << 20)
7778#define SDE_AUDIO_TRANS_MASK (3 << 20)
7779#define SDE_POISON (1 << 19)
7780/* 18 reserved */
7781#define SDE_FDI_RXB (1 << 17)
7782#define SDE_FDI_RXA (1 << 16)
7783#define SDE_FDI_MASK (3 << 16)
7784#define SDE_AUXD (1 << 15)
7785#define SDE_AUXC (1 << 14)
7786#define SDE_AUXB (1 << 13)
7787#define SDE_AUX_MASK (7 << 13)
7788/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007789#define SDE_CRT_HOTPLUG (1 << 11)
7790#define SDE_PORTD_HOTPLUG (1 << 10)
7791#define SDE_PORTC_HOTPLUG (1 << 9)
7792#define SDE_PORTB_HOTPLUG (1 << 8)
7793#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007794#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7795 SDE_SDVOB_HOTPLUG | \
7796 SDE_PORTB_HOTPLUG | \
7797 SDE_PORTC_HOTPLUG | \
7798 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007799#define SDE_TRANSB_CRC_DONE (1 << 5)
7800#define SDE_TRANSB_CRC_ERR (1 << 4)
7801#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7802#define SDE_TRANSA_CRC_DONE (1 << 2)
7803#define SDE_TRANSA_CRC_ERR (1 << 1)
7804#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7805#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007806
Anusha Srivatsa31604222018-06-26 13:52:23 -07007807/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007808#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7809#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7810#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7811#define SDE_AUDIO_POWER_SHIFT_CPT 29
7812#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7813#define SDE_AUXD_CPT (1 << 27)
7814#define SDE_AUXC_CPT (1 << 26)
7815#define SDE_AUXB_CPT (1 << 25)
7816#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007817#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007818#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007819#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7820#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7821#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007822#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007823#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007824#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007825 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007826 SDE_PORTD_HOTPLUG_CPT | \
7827 SDE_PORTC_HOTPLUG_CPT | \
7828 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007829#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7830 SDE_PORTD_HOTPLUG_CPT | \
7831 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007832 SDE_PORTB_HOTPLUG_CPT | \
7833 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007834#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007835#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007836#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7837#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7838#define SDE_FDI_RXC_CPT (1 << 8)
7839#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7840#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7841#define SDE_FDI_RXB_CPT (1 << 4)
7842#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7843#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7844#define SDE_FDI_RXA_CPT (1 << 0)
7845#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7846 SDE_AUDIO_CP_REQ_B_CPT | \
7847 SDE_AUDIO_CP_REQ_A_CPT)
7848#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7849 SDE_AUDIO_CP_CHG_B_CPT | \
7850 SDE_AUDIO_CP_CHG_A_CPT)
7851#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7852 SDE_FDI_RXB_CPT | \
7853 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007854
Anusha Srivatsa31604222018-06-26 13:52:23 -07007855/* south display engine interrupt: ICP */
7856#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7857#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7858#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7859#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7860#define SDE_GMBUS_ICP (1 << 23)
7861#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7862#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007863#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7864#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007865#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7866 SDE_DDIA_HOTPLUG_ICP)
7867#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7868 SDE_TC3_HOTPLUG_ICP | \
7869 SDE_TC2_HOTPLUG_ICP | \
7870 SDE_TC1_HOTPLUG_ICP)
7871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007872#define SDEISR _MMIO(0xc4000)
7873#define SDEIMR _MMIO(0xc4004)
7874#define SDEIIR _MMIO(0xc4008)
7875#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007876
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007877#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007878#define SERR_INT_POISON (1 << 31)
7879#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007880
Zhenyu Wangb9055052009-06-05 15:38:38 +08007881/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007882#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007883#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307884#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007885#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7886#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7887#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7888#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007889#define PORTD_HOTPLUG_ENABLE (1 << 20)
7890#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7891#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7892#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7893#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7894#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7895#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007896#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7897#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7898#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007899#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307900#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007901#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7902#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7903#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7904#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7905#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7906#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007907#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7908#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7909#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007910#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307911#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007912#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7913#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7914#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7915#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7916#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7917#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007918#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7919#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7920#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307921#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7922 BXT_DDIB_HPD_INVERT | \
7923 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007924
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007925#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007926#define PORTE_HOTPLUG_ENABLE (1 << 4)
7927#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007928#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7929#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7930#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7931
Anusha Srivatsa31604222018-06-26 13:52:23 -07007932/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7933 * functionality covered in PCH_PORT_HOTPLUG is split into
7934 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7935 */
7936
7937#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7938#define ICP_DDIB_HPD_ENABLE (1 << 7)
7939#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7940#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7941#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7942#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7943#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7944#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007945#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007946#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7947#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7948#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7949#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7950#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7951
7952#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7953#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007954/* Icelake DSC Rate Control Range Parameter Registers */
7955#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7956#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7957#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7958#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7959#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7960#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7961#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7962#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7963#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7964#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7965#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7966#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7967#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7968 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7969 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7970#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7971 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7972 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7973#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7974 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7975 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7976#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7977 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7978 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7979#define RC_BPG_OFFSET_SHIFT 10
7980#define RC_MAX_QP_SHIFT 5
7981#define RC_MIN_QP_SHIFT 0
7982
7983#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7984#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7985#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7986#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7987#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7988#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7989#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7990#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7991#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7992#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7993#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7994#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7995#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7996 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7997 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7998#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7999 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8000 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8001#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8002 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8003 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8004#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8005 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8006 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8007
8008#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8009#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8010#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8011#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8012#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8013#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8014#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8015#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8016#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8017#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8018#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8019#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8020#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8021 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8022 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8023#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8024 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8025 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8026#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8027 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8028 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8029#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8030 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8031 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8032
8033#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8034#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8035#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8036#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8037#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8038#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8039#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8040#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8041#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8042#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8043#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8044#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8045#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8046 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8047 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8048#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8049 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8050 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8051#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8052 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8053 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8054#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8055 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8056 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8057
Anusha Srivatsa31604222018-06-26 13:52:23 -07008058#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8059#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8060
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008061#define _PCH_DPLL_A 0xc6014
8062#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008063#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008064
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008065#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008066#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008067#define _PCH_FPA1 0xc6044
8068#define _PCH_FPB0 0xc6048
8069#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008070#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8071#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008073#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008075#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008076#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008077#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8078#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8079#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8080#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8081#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8082#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8083#define DREF_SSC_SOURCE_MASK (3 << 11)
8084#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8085#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8086#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8087#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8088#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8089#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8090#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8091#define DREF_SSC4_DOWNSPREAD (0 << 6)
8092#define DREF_SSC4_CENTERSPREAD (1 << 6)
8093#define DREF_SSC1_DISABLE (0 << 1)
8094#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008095#define DREF_SSC4_DISABLE (0)
8096#define DREF_SSC4_ENABLE (1)
8097
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008098#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008099#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008100#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008101#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008102#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008103#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008104#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8105#define CNP_RAWCLK_DIV(div) ((div) << 16)
8106#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008107#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008108#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008109
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008110#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define PCH_SSC4_PARMS _MMIO(0xc6210)
8113#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008116#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008117#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008118#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008119
Zhenyu Wangb9055052009-06-05 15:38:38 +08008120/* transcoder */
8121
Daniel Vetter275f01b22013-05-03 11:49:47 +02008122#define _PCH_TRANS_HTOTAL_A 0xe0000
8123#define TRANS_HTOTAL_SHIFT 16
8124#define TRANS_HACTIVE_SHIFT 0
8125#define _PCH_TRANS_HBLANK_A 0xe0004
8126#define TRANS_HBLANK_END_SHIFT 16
8127#define TRANS_HBLANK_START_SHIFT 0
8128#define _PCH_TRANS_HSYNC_A 0xe0008
8129#define TRANS_HSYNC_END_SHIFT 16
8130#define TRANS_HSYNC_START_SHIFT 0
8131#define _PCH_TRANS_VTOTAL_A 0xe000c
8132#define TRANS_VTOTAL_SHIFT 16
8133#define TRANS_VACTIVE_SHIFT 0
8134#define _PCH_TRANS_VBLANK_A 0xe0010
8135#define TRANS_VBLANK_END_SHIFT 16
8136#define TRANS_VBLANK_START_SHIFT 0
8137#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008138#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008139#define TRANS_VSYNC_START_SHIFT 0
8140#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008141
Daniel Vettere3b95f12013-05-03 11:49:49 +02008142#define _PCH_TRANSA_DATA_M1 0xe0030
8143#define _PCH_TRANSA_DATA_N1 0xe0034
8144#define _PCH_TRANSA_DATA_M2 0xe0038
8145#define _PCH_TRANSA_DATA_N2 0xe003c
8146#define _PCH_TRANSA_LINK_M1 0xe0040
8147#define _PCH_TRANSA_LINK_N1 0xe0044
8148#define _PCH_TRANSA_LINK_M2 0xe0048
8149#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008150
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008151/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008152#define _VIDEO_DIP_CTL_A 0xe0200
8153#define _VIDEO_DIP_DATA_A 0xe0208
8154#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008155#define GCP_COLOR_INDICATION (1 << 2)
8156#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8157#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008158
8159#define _VIDEO_DIP_CTL_B 0xe1200
8160#define _VIDEO_DIP_DATA_B 0xe1208
8161#define _VIDEO_DIP_GCP_B 0xe1210
8162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008163#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8164#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8165#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008166
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008167/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008168#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8169#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8170#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008171
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008172#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8173#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8174#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008175
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008176#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8177#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8178#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008179
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008180#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008181 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008182 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008183#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008184 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008185 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008186#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008187 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008188 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008189
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008190/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008191
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008192#define _HSW_VIDEO_DIP_CTL_A 0x60200
8193#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8194#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8195#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8196#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8197#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308198#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008199#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8200#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8201#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8202#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8203#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8204#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008205
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008206#define _HSW_VIDEO_DIP_CTL_B 0x61200
8207#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8208#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8209#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8210#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8211#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308212#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008213#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8214#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8215#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8216#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8217#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8218#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008219
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008220/* Icelake PPS_DATA and _ECC DIP Registers.
8221 * These are available for transcoders B,C and eDP.
8222 * Adding the _A so as to reuse the _MMIO_TRANS2
8223 * definition, with which it offsets to the right location.
8224 */
8225
8226#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8227#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8228#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8229#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008231#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008232#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008233#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8234#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8235#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008236#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008237#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308238#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008239#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8240#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008242#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008243#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008244#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008246#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008247
Daniel Vetter275f01b22013-05-03 11:49:47 +02008248#define _PCH_TRANS_HTOTAL_B 0xe1000
8249#define _PCH_TRANS_HBLANK_B 0xe1004
8250#define _PCH_TRANS_HSYNC_B 0xe1008
8251#define _PCH_TRANS_VTOTAL_B 0xe100c
8252#define _PCH_TRANS_VBLANK_B 0xe1010
8253#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008254#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008256#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8257#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8258#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8259#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8260#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8261#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8262#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008263
Daniel Vettere3b95f12013-05-03 11:49:49 +02008264#define _PCH_TRANSB_DATA_M1 0xe1030
8265#define _PCH_TRANSB_DATA_N1 0xe1034
8266#define _PCH_TRANSB_DATA_M2 0xe1038
8267#define _PCH_TRANSB_DATA_N2 0xe103c
8268#define _PCH_TRANSB_LINK_M1 0xe1040
8269#define _PCH_TRANSB_LINK_N1 0xe1044
8270#define _PCH_TRANSB_LINK_M2 0xe1048
8271#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008273#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8274#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8275#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8276#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8277#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8278#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8279#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8280#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008281
Daniel Vetterab9412b2013-05-03 11:49:46 +02008282#define _PCH_TRANSACONF 0xf0008
8283#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008284#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8285#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008286#define TRANS_DISABLE (0 << 31)
8287#define TRANS_ENABLE (1 << 31)
8288#define TRANS_STATE_MASK (1 << 30)
8289#define TRANS_STATE_DISABLE (0 << 30)
8290#define TRANS_STATE_ENABLE (1 << 30)
8291#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8292#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8293#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8294#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8295#define TRANS_INTERLACE_MASK (7 << 21)
8296#define TRANS_PROGRESSIVE (0 << 21)
8297#define TRANS_INTERLACED (3 << 21)
8298#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8299#define TRANS_8BPC (0 << 5)
8300#define TRANS_10BPC (1 << 5)
8301#define TRANS_6BPC (2 << 5)
8302#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008303
Daniel Vetterce401412012-10-31 22:52:30 +01008304#define _TRANSA_CHICKEN1 0xf0060
8305#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008306#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008307#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8308#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008309#define _TRANSA_CHICKEN2 0xf0064
8310#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008311#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008312#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8313#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8314#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8315#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8316#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008317
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008318#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008319#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8320#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008321#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8322#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008323#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008324#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8325#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008326#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008327#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008328#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8329#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8330#define LPT_PWM_GRANULARITY (1 << 5)
8331#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008332
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008333#define _FDI_RXA_CHICKEN 0xc200c
8334#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008335#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8336#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008337#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008339#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008340#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8341#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8342#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8343#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8344#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8345#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008346
Zhenyu Wangb9055052009-06-05 15:38:38 +08008347/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008348#define _FDI_TXA_CTL 0x60100
8349#define _FDI_TXB_CTL 0x61100
8350#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008351#define FDI_TX_DISABLE (0 << 31)
8352#define FDI_TX_ENABLE (1 << 31)
8353#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8354#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8355#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8356#define FDI_LINK_TRAIN_NONE (3 << 28)
8357#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8358#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8359#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8360#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8361#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8362#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8363#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8364#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008365/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8366 SNB has different settings. */
8367/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008368#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8369#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8370#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8371#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008372/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008373#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8374#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8375#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8376#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8377#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008378#define FDI_DP_PORT_WIDTH_SHIFT 19
8379#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8380#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008381#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008382/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008383#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008384
8385/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008386#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8387#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8388#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8389#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008390
Zhenyu Wangb9055052009-06-05 15:38:38 +08008391/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008392#define FDI_COMPOSITE_SYNC (1 << 11)
8393#define FDI_LINK_TRAIN_AUTO (1 << 10)
8394#define FDI_SCRAMBLING_ENABLE (0 << 7)
8395#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008396
8397/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008398#define _FDI_RXA_CTL 0xf000c
8399#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008400#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008401#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008402/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008403#define FDI_FS_ERRC_ENABLE (1 << 27)
8404#define FDI_FE_ERRC_ENABLE (1 << 26)
8405#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8406#define FDI_8BPC (0 << 16)
8407#define FDI_10BPC (1 << 16)
8408#define FDI_6BPC (2 << 16)
8409#define FDI_12BPC (3 << 16)
8410#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8411#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8412#define FDI_RX_PLL_ENABLE (1 << 13)
8413#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8414#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8415#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8416#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8417#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8418#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008419/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008420#define FDI_AUTO_TRAINING (1 << 10)
8421#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8422#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8423#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8424#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8425#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008426
Paulo Zanoni04945642012-11-01 21:00:59 -02008427#define _FDI_RXA_MISC 0xf0010
8428#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008429#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8430#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8431#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8432#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8433#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8434#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8435#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008436#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008438#define _FDI_RXA_TUSIZE1 0xf0030
8439#define _FDI_RXA_TUSIZE2 0xf0038
8440#define _FDI_RXB_TUSIZE1 0xf1030
8441#define _FDI_RXB_TUSIZE2 0xf1038
8442#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8443#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008444
8445/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008446#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8447#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8448#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8449#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8450#define FDI_RX_FS_CODE_ERR (1 << 6)
8451#define FDI_RX_FE_CODE_ERR (1 << 5)
8452#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8453#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8454#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8455#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8456#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008458#define _FDI_RXA_IIR 0xf0014
8459#define _FDI_RXA_IMR 0xf0018
8460#define _FDI_RXB_IIR 0xf1014
8461#define _FDI_RXB_IMR 0xf1018
8462#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8463#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008465#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8466#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008467
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008468#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008469#define LVDS_DETECTED (1 << 1)
8470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008471#define _PCH_DP_B 0xe4100
8472#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008473#define _PCH_DPB_AUX_CH_CTL 0xe4110
8474#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8475#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8476#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8477#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8478#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008480#define _PCH_DP_C 0xe4200
8481#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008482#define _PCH_DPC_AUX_CH_CTL 0xe4210
8483#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8484#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8485#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8486#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8487#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008489#define _PCH_DP_D 0xe4300
8490#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008491#define _PCH_DPD_AUX_CH_CTL 0xe4310
8492#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8493#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8494#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8495#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8496#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8497
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008498#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8499#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008500
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008501/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008502#define _TRANS_DP_CTL_A 0xe0300
8503#define _TRANS_DP_CTL_B 0xe1300
8504#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008506#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008507#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8508#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8509#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008510#define TRANS_DP_AUDIO_ONLY (1 << 26)
8511#define TRANS_DP_ENH_FRAMING (1 << 18)
8512#define TRANS_DP_8BPC (0 << 9)
8513#define TRANS_DP_10BPC (1 << 9)
8514#define TRANS_DP_6BPC (2 << 9)
8515#define TRANS_DP_12BPC (3 << 9)
8516#define TRANS_DP_BPC_MASK (3 << 9)
8517#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008518#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008519#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008520#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008521#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008522
8523/* SNB eDP training params */
8524/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008525#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8526#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8527#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8528#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008529/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008530#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8531#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8532#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8533#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8534#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8535#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008536
Keith Packard1a2eb462011-11-16 16:26:07 -08008537/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008538#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8539#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8540#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8541#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8542#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8543#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8544#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008545
8546/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008547#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8548#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8549#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8550#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8551#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008552
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008553#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008555#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008556
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308557#define RC6_LOCATION _MMIO(0xD40)
8558#define RC6_CTX_IN_DRAM (1 << 0)
8559#define RC6_CTX_BASE _MMIO(0xD48)
8560#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8561#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8562#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8563#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8564#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8565#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8566#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008567#define FORCEWAKE _MMIO(0xA18C)
8568#define FORCEWAKE_VLV _MMIO(0x1300b0)
8569#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8570#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8571#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8572#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8573#define FORCEWAKE_ACK _MMIO(0x130090)
8574#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008575#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8576#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8577#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008580#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8581#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8582#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8583#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008584#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8585#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008586#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8587#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008588#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8589#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8590#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008591#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8592#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008593#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8594#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008595#define FORCEWAKE_KERNEL BIT(0)
8596#define FORCEWAKE_USER BIT(1)
8597#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008598#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8599#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008600#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008601#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308602#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8603#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8604#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008606#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008607#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8608#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008609#define GT_FIFO_SBDROPERR (1 << 6)
8610#define GT_FIFO_BLOBDROPERR (1 << 5)
8611#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8612#define GT_FIFO_DROPERR (1 << 3)
8613#define GT_FIFO_OVFERR (1 << 2)
8614#define GT_FIFO_IAWRERR (1 << 1)
8615#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008617#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008618#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008619#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308620#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8621#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008623#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008624#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008625#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008626#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008627#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8628#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8629#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008631#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008632# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008633# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008634# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008635# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008637#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008638# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008639# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008640# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008641# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008642# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008643# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008645#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008646# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008648#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008649#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8650#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008652#define GEN6_RCGCTL1 _MMIO(0x9410)
8653#define GEN6_RCGCTL2 _MMIO(0x9414)
8654#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008656#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008657#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8658#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8659#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008661#define GEN6_GFXPAUSE _MMIO(0xA000)
8662#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008663#define GEN6_TURBO_DISABLE (1 << 31)
8664#define GEN6_FREQUENCY(x) ((x) << 25)
8665#define HSW_FREQUENCY(x) ((x) << 24)
8666#define GEN9_FREQUENCY(x) ((x) << 23)
8667#define GEN6_OFFSET(x) ((x) << 19)
8668#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008669#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8670#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008671#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8672#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8673#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8674#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8675#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8676#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8677#define GEN7_RC_CTL_TO_MODE (1 << 28)
8678#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8679#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008680#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8681#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8682#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008683#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008684#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308685#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008686#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008687#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308688#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008689#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008690#define GEN6_RP_MEDIA_TURBO (1 << 11)
8691#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8692#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8693#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8694#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8695#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8696#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8697#define GEN6_RP_ENABLE (1 << 7)
8698#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8699#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8700#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8701#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8702#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008703#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8704#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8705#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008706#define GEN6_RP_EI_MASK 0xffffff
8707#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008708#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008709#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008710#define GEN6_RP_PREV_UP _MMIO(0xA058)
8711#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008712#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008713#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8714#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8715#define GEN6_RP_UP_EI _MMIO(0xA068)
8716#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8717#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8718#define GEN6_RPDEUHWTC _MMIO(0xA080)
8719#define GEN6_RPDEUC _MMIO(0xA084)
8720#define GEN6_RPDEUCSW _MMIO(0xA088)
8721#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008722#define RC_SW_TARGET_STATE_SHIFT 16
8723#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008724#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8725#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8726#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008727#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008728#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8729#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8730#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8731#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8732#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8733#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8734#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8735#define VLV_RCEDATA _MMIO(0xA0BC)
8736#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8737#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008738#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8739#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008740#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008741#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8742#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8743#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8744#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008745#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8746#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8747#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008748#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8749#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8750#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008752#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308753#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8754#define PIXEL_OVERLAP_CNT_SHIFT 30
8755
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008756#define GEN6_PMISR _MMIO(0x44020)
8757#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8758#define GEN6_PMIIR _MMIO(0x44028)
8759#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008760#define GEN6_PM_MBOX_EVENT (1 << 25)
8761#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008762
8763/*
8764 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8765 * registers. Shifting is handled on accessing the imr and ier.
8766 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008767#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8768#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8769#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8770#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8771#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008772#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8773 GEN6_PM_RP_UP_THRESHOLD | \
8774 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8775 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008776 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008777
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008778#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008779#define GEN7_GT_SCRATCH_REG_NUM 8
8780
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008781#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008782#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8783#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308784
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008785#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8786#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008787#define VLV_COUNT_RANGE_HIGH (1 << 15)
8788#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8789#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8790#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8791#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008792#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8793#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8794#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008795
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008796#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8797#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8798#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8799#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008801#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008802#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008803#define GEN6_PCODE_ERROR_MASK 0xFF
8804#define GEN6_PCODE_SUCCESS 0x0
8805#define GEN6_PCODE_ILLEGAL_CMD 0x1
8806#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8807#define GEN6_PCODE_TIMEOUT 0x3
8808#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8809#define GEN7_PCODE_TIMEOUT 0x2
8810#define GEN7_PCODE_ILLEGAL_DATA 0x3
8811#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008812#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8813#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008814#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8815#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008816#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008817#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8818#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8819#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8820#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8821#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008822#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008823#define SKL_PCODE_CDCLK_CONTROL 0x7
8824#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8825#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008826#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8827#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8828#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03008829#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8830#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8831#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Paulo Zanoni515b2392013-09-10 19:36:37 -03008832#define GEN6_PCODE_READ_D_COMP 0x10
8833#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308834#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008835#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008836 /* See also IPS_CTL */
8837#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008838#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008839#define GEN9_PCODE_SAGV_CONTROL 0x21
8840#define GEN9_SAGV_DISABLE 0x0
8841#define GEN9_SAGV_IS_DISABLED 0x1
8842#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008843#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008844#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008845#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008846#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008848#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008849#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008850#define GEN6_RCn_MASK 7
8851#define GEN6_RC0 0
8852#define GEN6_RC3 2
8853#define GEN6_RC6 3
8854#define GEN6_RC7 4
8855
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008856#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008857#define GEN8_LSLICESTAT_MASK 0x7
8858
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008859#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8860#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008861#define CHV_SS_PG_ENABLE (1 << 1)
8862#define CHV_EU08_PG_ENABLE (1 << 9)
8863#define CHV_EU19_PG_ENABLE (1 << 17)
8864#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008865
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008866#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8867#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008868#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008869
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008870#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008871#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8872 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008873#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008874#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008875#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008876
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008877#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008878#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8879 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008880#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008881#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8882 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008883#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8884#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8885#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8886#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8887#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8888#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8889#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8890#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008892#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008893#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8894#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8895#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8896#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008897
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008898#define GEN8_GARBCNTL _MMIO(0xB004)
8899#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8900#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008901#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8902#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8903
8904#define GEN11_GLBLINVL _MMIO(0xB404)
8905#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8906#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008907
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008908#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8909#define DFR_DISABLE (1 << 9)
8910
Oscar Mateof4a35712018-05-08 14:29:27 -07008911#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8912#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8913#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8914#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8915
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008916#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8917#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8918#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8919
Oscar Mateof57f9372018-10-30 01:45:04 -07008920#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Dongwon Kim397049a2019-04-25 06:50:05 +01008921#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07008922
Ben Widawskye3689192012-05-25 16:56:22 -07008923/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008924#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008925#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8926#define GEN7_PARITY_ERROR_VALID (1 << 13)
8927#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8928#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008929#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008930 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008931#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008932 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008933#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008934 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008935#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008937#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008938#define GEN7_L3LOG_SIZE 0x80
8939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008940#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8941#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008942#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8943#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8944#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8945#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008946
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008947#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008948#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8949#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008950
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008951#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008952#define FLOW_CONTROL_ENABLE (1 << 15)
8953#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8954#define STALL_DOP_GATING_DISABLE (1 << 5)
8955#define THROTTLE_12_5 (7 << 2)
8956#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008958#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8959#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008960#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8961#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8962#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008964#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008965#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008967#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008968#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008970#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008971#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8972#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8973#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8974#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8975#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008976
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008977#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008978#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8979#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8980#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008981
Jani Nikulac46f1112014-10-27 16:26:52 +02008982/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008983#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008984#define INTEL_AUDIO_DEVCL 0x808629FB
8985#define INTEL_AUDIO_DEVBLC 0x80862801
8986#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008988#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008989#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8990#define G4X_ELDV_DEVCTG (1 << 14)
8991#define G4X_ELD_ADDR_MASK (0xf << 5)
8992#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008993#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008994
Jani Nikulac46f1112014-10-27 16:26:52 +02008995#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8996#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008997#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8998 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008999#define _IBX_AUD_CNTL_ST_A 0xE20B4
9000#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009001#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9002 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009003#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9004#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9005#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009006#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009007#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9008#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009009
Jani Nikulac46f1112014-10-27 16:26:52 +02009010#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9011#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009012#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009013#define _CPT_AUD_CNTL_ST_A 0xE50B4
9014#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009015#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9016#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009017
Jani Nikulac46f1112014-10-27 16:26:52 +02009018#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9019#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009020#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009021#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9022#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009023#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9024#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009025
Eric Anholtae662d32012-01-03 09:23:29 -08009026/* These are the 4 32-bit write offset registers for each stream
9027 * output buffer. It determines the offset from the
9028 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9029 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009030#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009031
Jani Nikulac46f1112014-10-27 16:26:52 +02009032#define _IBX_AUD_CONFIG_A 0xe2000
9033#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009034#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009035#define _CPT_AUD_CONFIG_A 0xe5000
9036#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009037#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009038#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9039#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009040#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009041
Wu Fengguangb6daa022012-01-06 14:41:31 -06009042#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9043#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9044#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009045#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009046#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009047#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009048#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9049#define AUD_CONFIG_N(n) \
9050 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9051 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009052#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009053#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9054#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9055#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9056#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9057#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9058#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9059#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9060#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9061#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9062#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9063#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009064#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9065
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009066/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009067#define _HSW_AUD_CONFIG_A 0x65000
9068#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009069#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009070
Jani Nikulac46f1112014-10-27 16:26:52 +02009071#define _HSW_AUD_MISC_CTRL_A 0x65010
9072#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009073#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009074
Libin Yang6014ac12016-10-25 17:54:18 +03009075#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9076#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009077#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009078#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9079#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9080#define AUD_CONFIG_M_MASK 0xfffff
9081
Jani Nikulac46f1112014-10-27 16:26:52 +02009082#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9083#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009084#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009085
9086/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009087#define _HSW_AUD_DIG_CNVT_1 0x65080
9088#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009089#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009090#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009091
Jani Nikulac46f1112014-10-27 16:26:52 +02009092#define _HSW_AUD_EDID_DATA_A 0x65050
9093#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009094#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009095
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009096#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9097#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009098#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9099#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9100#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9101#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009103#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009104#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9105
Imre Deak9c3a16c2017-08-14 18:15:30 +03009106/*
Imre Deak75e39682018-08-06 12:58:39 +03009107 * HSW - ICL power wells
9108 *
9109 * Platforms have up to 3 power well control register sets, each set
9110 * controlling up to 16 power wells via a request/status HW flag tuple:
9111 * - main (HSW_PWR_WELL_CTL[1-4])
9112 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9113 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9114 * Each control register set consists of up to 4 registers used by different
9115 * sources that can request a power well to be enabled:
9116 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9117 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9118 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9119 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009120 */
Imre Deak75e39682018-08-06 12:58:39 +03009121#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9122#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9123#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9124#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9125#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9126#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009127
Imre Deak75e39682018-08-06 12:58:39 +03009128/* HSW/BDW power well */
9129#define HSW_PW_CTL_IDX_GLOBAL 15
9130
9131/* SKL/BXT/GLK/CNL power wells */
9132#define SKL_PW_CTL_IDX_PW_2 15
9133#define SKL_PW_CTL_IDX_PW_1 14
9134#define CNL_PW_CTL_IDX_AUX_F 12
9135#define CNL_PW_CTL_IDX_AUX_D 11
9136#define GLK_PW_CTL_IDX_AUX_C 10
9137#define GLK_PW_CTL_IDX_AUX_B 9
9138#define GLK_PW_CTL_IDX_AUX_A 8
9139#define CNL_PW_CTL_IDX_DDI_F 6
9140#define SKL_PW_CTL_IDX_DDI_D 4
9141#define SKL_PW_CTL_IDX_DDI_C 3
9142#define SKL_PW_CTL_IDX_DDI_B 2
9143#define SKL_PW_CTL_IDX_DDI_A_E 1
9144#define GLK_PW_CTL_IDX_DDI_A 1
9145#define SKL_PW_CTL_IDX_MISC_IO 0
9146
9147/* ICL - power wells */
9148#define ICL_PW_CTL_IDX_PW_4 3
9149#define ICL_PW_CTL_IDX_PW_3 2
9150#define ICL_PW_CTL_IDX_PW_2 1
9151#define ICL_PW_CTL_IDX_PW_1 0
9152
9153#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9154#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9155#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9156#define ICL_PW_CTL_IDX_AUX_TBT4 11
9157#define ICL_PW_CTL_IDX_AUX_TBT3 10
9158#define ICL_PW_CTL_IDX_AUX_TBT2 9
9159#define ICL_PW_CTL_IDX_AUX_TBT1 8
9160#define ICL_PW_CTL_IDX_AUX_F 5
9161#define ICL_PW_CTL_IDX_AUX_E 4
9162#define ICL_PW_CTL_IDX_AUX_D 3
9163#define ICL_PW_CTL_IDX_AUX_C 2
9164#define ICL_PW_CTL_IDX_AUX_B 1
9165#define ICL_PW_CTL_IDX_AUX_A 0
9166
9167#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9168#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9169#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9170#define ICL_PW_CTL_IDX_DDI_F 5
9171#define ICL_PW_CTL_IDX_DDI_E 4
9172#define ICL_PW_CTL_IDX_DDI_D 3
9173#define ICL_PW_CTL_IDX_DDI_C 2
9174#define ICL_PW_CTL_IDX_DDI_B 1
9175#define ICL_PW_CTL_IDX_DDI_A 0
9176
9177/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009178#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009179#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9180#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9181#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009182#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009183
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009184/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009185enum skl_power_gate {
9186 SKL_PG0,
9187 SKL_PG1,
9188 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009189 ICL_PG3,
9190 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009191};
9192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009193#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009194#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009195/*
9196 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9197 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9198 */
9199#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9200 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9201/*
9202 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9203 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9204 */
9205#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9206 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009207#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009208
Imre Deak75e39682018-08-06 12:58:39 +03009209#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009210#define _CNL_AUX_ANAOVRD1_B 0x162250
9211#define _CNL_AUX_ANAOVRD1_C 0x162210
9212#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009213#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009214#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009215 _CNL_AUX_ANAOVRD1_B, \
9216 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009217 _CNL_AUX_ANAOVRD1_D, \
9218 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009219#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9220#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009221
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009222#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9223#define _ICL_AUX_ANAOVRD1_A 0x162398
9224#define _ICL_AUX_ANAOVRD1_B 0x6C398
9225#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9226 _ICL_AUX_ANAOVRD1_A, \
9227 _ICL_AUX_ANAOVRD1_B))
9228#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9229#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9230
Sean Paulee5e5e72018-01-08 14:55:39 -05009231/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309232#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009233#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9234#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309235#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309236#define HDCP_KEY_STATUS _MMIO(0x66c04)
9237#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009238#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309239#define HDCP_FUSE_DONE BIT(5)
9240#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009241#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309242#define HDCP_AKSV_LO _MMIO(0x66c10)
9243#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009244
9245/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309246#define HDCP_REP_CTL _MMIO(0x66d00)
9247#define HDCP_DDIB_REP_PRESENT BIT(30)
9248#define HDCP_DDIA_REP_PRESENT BIT(29)
9249#define HDCP_DDIC_REP_PRESENT BIT(28)
9250#define HDCP_DDID_REP_PRESENT BIT(27)
9251#define HDCP_DDIF_REP_PRESENT BIT(26)
9252#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009253#define HDCP_DDIB_SHA1_M0 (1 << 20)
9254#define HDCP_DDIA_SHA1_M0 (2 << 20)
9255#define HDCP_DDIC_SHA1_M0 (3 << 20)
9256#define HDCP_DDID_SHA1_M0 (4 << 20)
9257#define HDCP_DDIF_SHA1_M0 (5 << 20)
9258#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309259#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009260#define HDCP_SHA1_READY BIT(17)
9261#define HDCP_SHA1_COMPLETE BIT(18)
9262#define HDCP_SHA1_V_MATCH BIT(19)
9263#define HDCP_SHA1_TEXT_32 (1 << 1)
9264#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9265#define HDCP_SHA1_TEXT_24 (4 << 1)
9266#define HDCP_SHA1_TEXT_16 (5 << 1)
9267#define HDCP_SHA1_TEXT_8 (6 << 1)
9268#define HDCP_SHA1_TEXT_0 (7 << 1)
9269#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9270#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9271#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9272#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9273#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009274#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309275#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009276
9277/* HDCP Auth Registers */
9278#define _PORTA_HDCP_AUTHENC 0x66800
9279#define _PORTB_HDCP_AUTHENC 0x66500
9280#define _PORTC_HDCP_AUTHENC 0x66600
9281#define _PORTD_HDCP_AUTHENC 0x66700
9282#define _PORTE_HDCP_AUTHENC 0x66A00
9283#define _PORTF_HDCP_AUTHENC 0x66900
9284#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9285 _PORTA_HDCP_AUTHENC, \
9286 _PORTB_HDCP_AUTHENC, \
9287 _PORTC_HDCP_AUTHENC, \
9288 _PORTD_HDCP_AUTHENC, \
9289 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009290 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309291#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9292#define HDCP_CONF_CAPTURE_AN BIT(0)
9293#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9294#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9295#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9296#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9297#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9298#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9299#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9300#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009301#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9302#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9303#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9304#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9305#define HDCP_STATUS_AUTH BIT(21)
9306#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309307#define HDCP_STATUS_RI_MATCH BIT(19)
9308#define HDCP_STATUS_R0_READY BIT(18)
9309#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009310#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009311#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009312
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309313/* HDCP2.2 Registers */
9314#define _PORTA_HDCP2_BASE 0x66800
9315#define _PORTB_HDCP2_BASE 0x66500
9316#define _PORTC_HDCP2_BASE 0x66600
9317#define _PORTD_HDCP2_BASE 0x66700
9318#define _PORTE_HDCP2_BASE 0x66A00
9319#define _PORTF_HDCP2_BASE 0x66900
9320#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9321 _PORTA_HDCP2_BASE, \
9322 _PORTB_HDCP2_BASE, \
9323 _PORTC_HDCP2_BASE, \
9324 _PORTD_HDCP2_BASE, \
9325 _PORTE_HDCP2_BASE, \
9326 _PORTF_HDCP2_BASE) + (x))
9327
9328#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9329#define AUTH_LINK_AUTHENTICATED BIT(31)
9330#define AUTH_LINK_TYPE BIT(30)
9331#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9332#define AUTH_CLR_KEYS BIT(18)
9333
9334#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9335#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9336
9337#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9338#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9339#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9340#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9341#define LINK_TYPE_STATUS BIT(22)
9342#define LINK_AUTH_STATUS BIT(21)
9343#define LINK_ENCRYPTION_STATUS BIT(20)
9344
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009345/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009346#define _TRANS_DDI_FUNC_CTL_A 0x60400
9347#define _TRANS_DDI_FUNC_CTL_B 0x61400
9348#define _TRANS_DDI_FUNC_CTL_C 0x62400
9349#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009350#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9351#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009352#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009353
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009354#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009355/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009356#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009357#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009358#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9359#define TRANS_DDI_PORT_NONE (0 << 28)
9360#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9361#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9362#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9363#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9364#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9365#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9366#define TRANS_DDI_BPC_MASK (7 << 20)
9367#define TRANS_DDI_BPC_8 (0 << 20)
9368#define TRANS_DDI_BPC_10 (1 << 20)
9369#define TRANS_DDI_BPC_6 (2 << 20)
9370#define TRANS_DDI_BPC_12 (3 << 20)
9371#define TRANS_DDI_PVSYNC (1 << 17)
9372#define TRANS_DDI_PHSYNC (1 << 16)
9373#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9374#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9375#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9376#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9377#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9378#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9379#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9380#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9381#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9382#define TRANS_DDI_BFI_ENABLE (1 << 4)
9383#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9384#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309385#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9386 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9387 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009388
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009389#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9390#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9391#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9392#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9393#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9394#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9395#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9396 _TRANS_DDI_FUNC_CTL2_A)
9397#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009398#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009399#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9400#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9401
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009402/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009403#define _DP_TP_CTL_A 0x64040
9404#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009405#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009406#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009407#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009408#define DP_TP_CTL_MODE_SST (0 << 27)
9409#define DP_TP_CTL_MODE_MST (1 << 27)
9410#define DP_TP_CTL_FORCE_ACT (1 << 25)
9411#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9412#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9413#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9414#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9415#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9416#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9417#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9418#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9419#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9420#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009421
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009422/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009423#define _DP_TP_STATUS_A 0x64044
9424#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009425#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009426#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009427#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9428#define DP_TP_STATUS_ACT_SENT (1 << 24)
9429#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9430#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009431#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9432#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9433#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009434
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009435/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009436#define _DDI_BUF_CTL_A 0x64000
9437#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009438#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009439#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309440#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009441#define DDI_BUF_EMP_MASK (0xf << 24)
9442#define DDI_BUF_PORT_REVERSAL (1 << 16)
9443#define DDI_BUF_IS_IDLE (1 << 7)
9444#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009445#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009446#define DDI_PORT_WIDTH_MASK (7 << 1)
9447#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009448#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009449
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009450/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009451#define _DDI_BUF_TRANS_A 0x64E00
9452#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009453#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009454#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009455#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009456
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009457/* Sideband Interface (SBI) is programmed indirectly, via
9458 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9459 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009460#define SBI_ADDR _MMIO(0xC6000)
9461#define SBI_DATA _MMIO(0xC6004)
9462#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009463#define SBI_CTL_DEST_ICLK (0x0 << 16)
9464#define SBI_CTL_DEST_MPHY (0x1 << 16)
9465#define SBI_CTL_OP_IORD (0x2 << 8)
9466#define SBI_CTL_OP_IOWR (0x3 << 8)
9467#define SBI_CTL_OP_CRRD (0x6 << 8)
9468#define SBI_CTL_OP_CRWR (0x7 << 8)
9469#define SBI_RESPONSE_FAIL (0x1 << 1)
9470#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9471#define SBI_BUSY (0x1 << 0)
9472#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009473
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009474/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009475#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009476#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009477#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009478#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9479#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009480#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009481#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9482#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9483#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9484#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009485#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009486#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009487#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009488#define SBI_SSCCTL_PATHALT (1 << 3)
9489#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009490#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009491#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009492#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9493#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009494#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009495#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009496#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009497
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009498/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009499#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009500#define PIXCLK_GATE_UNGATE (1 << 0)
9501#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009502
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009503/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009504#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009505#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009506#define SPLL_REF_BCLK (0 << 28)
9507#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9508#define SPLL_REF_NON_SSC_HSW (2 << 28)
9509#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9510#define SPLL_REF_LCPLL (3 << 28)
9511#define SPLL_REF_MASK (3 << 28)
9512#define SPLL_FREQ_810MHz (0 << 26)
9513#define SPLL_FREQ_1350MHz (1 << 26)
9514#define SPLL_FREQ_2700MHz (2 << 26)
9515#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009516
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009517/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009518#define _WRPLL_CTL1 0x46040
9519#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009520#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009521#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009522#define WRPLL_REF_BCLK (0 << 28)
9523#define WRPLL_REF_PCH_SSC (1 << 28)
9524#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9525#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9526#define WRPLL_REF_LCPLL (3 << 28)
9527#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009528/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009529#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009530#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009531#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9532#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009533#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009534#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009535#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009536#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009537
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009538/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009539#define _PORT_CLK_SEL_A 0x46100
9540#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009541#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009542#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9543#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9544#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9545#define PORT_CLK_SEL_SPLL (3 << 29)
9546#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9547#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9548#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9549#define PORT_CLK_SEL_NONE (7 << 29)
9550#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009551
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009552/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9553#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9554#define DDI_CLK_SEL_NONE (0x0 << 28)
9555#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009556#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9557#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9558#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9559#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009560#define DDI_CLK_SEL_MASK (0xF << 28)
9561
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009562/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009563#define _TRANS_CLK_SEL_A 0x46140
9564#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009565#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009566/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009567#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9568#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009569
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009570#define CDCLK_FREQ _MMIO(0x46200)
9571
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009572#define _TRANSA_MSA_MISC 0x60410
9573#define _TRANSB_MSA_MISC 0x61410
9574#define _TRANSC_MSA_MISC 0x62410
9575#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009576#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009577
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009578#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309579#define TRANS_MSA_SAMPLING_444 (2 << 1)
9580#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009581#define TRANS_MSA_6_BPC (0 << 5)
9582#define TRANS_MSA_8_BPC (1 << 5)
9583#define TRANS_MSA_10_BPC (2 << 5)
9584#define TRANS_MSA_12_BPC (3 << 5)
9585#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009586#define TRANS_MSA_CEA_RANGE (1 << 3)
Gwan-gyeong Munec4401d2019-05-21 15:17:19 +03009587#define TRANS_MSA_USE_VSC_SDP (1 << 14)
Paulo Zanonidae84792012-10-15 15:51:30 -03009588
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009589/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009590#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009591#define LCPLL_PLL_DISABLE (1 << 31)
9592#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009593#define LCPLL_REF_NON_SSC (0 << 28)
9594#define LCPLL_REF_BCLK (2 << 28)
9595#define LCPLL_REF_PCH_SSC (3 << 28)
9596#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009597#define LCPLL_CLK_FREQ_MASK (3 << 26)
9598#define LCPLL_CLK_FREQ_450 (0 << 26)
9599#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9600#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9601#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9602#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9603#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9604#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9605#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9606#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9607#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009608
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009609/*
9610 * SKL Clocks
9611 */
9612
9613/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009614#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009615#define CDCLK_FREQ_SEL_MASK (3 << 26)
9616#define CDCLK_FREQ_450_432 (0 << 26)
9617#define CDCLK_FREQ_540 (1 << 26)
9618#define CDCLK_FREQ_337_308 (2 << 26)
9619#define CDCLK_FREQ_675_617 (3 << 26)
9620#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9621#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9622#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9623#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9624#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9625#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9626#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009627#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009628#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9629#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009630#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309631
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009632/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009633#define LCPLL1_CTL _MMIO(0x46010)
9634#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009635#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009636
9637/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009638#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009639#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9640#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9641#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9642#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9643#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9644#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009645#define DPLL_CTRL1_LINK_RATE_2700 0
9646#define DPLL_CTRL1_LINK_RATE_1350 1
9647#define DPLL_CTRL1_LINK_RATE_810 2
9648#define DPLL_CTRL1_LINK_RATE_1620 3
9649#define DPLL_CTRL1_LINK_RATE_1080 4
9650#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009651
9652/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009653#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009654#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9655#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9656#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9657#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9658#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009659
9660/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009661#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009662#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009663
9664/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009665#define _DPLL1_CFGCR1 0x6C040
9666#define _DPLL2_CFGCR1 0x6C048
9667#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009668#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9669#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9670#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009671#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9672
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009673#define _DPLL1_CFGCR2 0x6C044
9674#define _DPLL2_CFGCR2 0x6C04C
9675#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009676#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9677#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9678#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9679#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9680#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9681#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9682#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9683#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9684#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9685#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9686#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9687#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9688#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9689#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9690#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009691#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9692
Lyudeda3b8912016-02-04 10:43:21 -05009693#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009694#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009695
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009696/*
9697 * CNL Clocks
9698 */
9699#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009700#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009701#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009702 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009703#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9704#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9705 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009706#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009707 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009708#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9709#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009710
Rodrigo Vivia927c922017-06-09 15:26:04 -07009711/* CNL PLL */
9712#define DPLL0_ENABLE 0x46010
9713#define DPLL1_ENABLE 0x46014
9714#define PLL_ENABLE (1 << 31)
9715#define PLL_LOCK (1 << 30)
9716#define PLL_POWER_ENABLE (1 << 27)
9717#define PLL_POWER_STATE (1 << 26)
9718#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9719
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009720#define TBT_PLL_ENABLE _MMIO(0x46020)
9721
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009722#define _MG_PLL1_ENABLE 0x46030
9723#define _MG_PLL2_ENABLE 0x46034
9724#define _MG_PLL3_ENABLE 0x46038
9725#define _MG_PLL4_ENABLE 0x4603C
9726/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009727#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009728 _MG_PLL2_ENABLE)
9729
9730#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9731#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9732#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9733#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9734#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009735#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009736#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9737 _MG_REFCLKIN_CTL_PORT1, \
9738 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009739
9740#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9741#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9742#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9743#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9744#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009745#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009746#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009747#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009748#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9749 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9750 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009751
9752#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9753#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9754#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9755#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9756#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009757#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009758#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009759#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009760#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009761#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9762#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9763#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9764#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009765#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009766#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009767#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009768#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9769 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9770 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009771
9772#define _MG_PLL_DIV0_PORT1 0x168A00
9773#define _MG_PLL_DIV0_PORT2 0x169A00
9774#define _MG_PLL_DIV0_PORT3 0x16AA00
9775#define _MG_PLL_DIV0_PORT4 0x16BA00
9776#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009777#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9778#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009779#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009780#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009781#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009782#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9783 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009784
9785#define _MG_PLL_DIV1_PORT1 0x168A04
9786#define _MG_PLL_DIV1_PORT2 0x169A04
9787#define _MG_PLL_DIV1_PORT3 0x16AA04
9788#define _MG_PLL_DIV1_PORT4 0x16BA04
9789#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9790#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9791#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9792#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9793#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9794#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009795#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009796#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009797#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9798 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009799
9800#define _MG_PLL_LF_PORT1 0x168A08
9801#define _MG_PLL_LF_PORT2 0x169A08
9802#define _MG_PLL_LF_PORT3 0x16AA08
9803#define _MG_PLL_LF_PORT4 0x16BA08
9804#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9805#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9806#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9807#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9808#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9809#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009810#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9811 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009812
9813#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9814#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9815#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9816#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9817#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9818#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9819#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9820#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9821#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9822#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009823#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9824 _MG_PLL_FRAC_LOCK_PORT1, \
9825 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009826
9827#define _MG_PLL_SSC_PORT1 0x168A10
9828#define _MG_PLL_SSC_PORT2 0x169A10
9829#define _MG_PLL_SSC_PORT3 0x16AA10
9830#define _MG_PLL_SSC_PORT4 0x16BA10
9831#define MG_PLL_SSC_EN (1 << 28)
9832#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9833#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9834#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9835#define MG_PLL_SSC_FLLEN (1 << 9)
9836#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009837#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9838 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009839
9840#define _MG_PLL_BIAS_PORT1 0x168A14
9841#define _MG_PLL_BIAS_PORT2 0x169A14
9842#define _MG_PLL_BIAS_PORT3 0x16AA14
9843#define _MG_PLL_BIAS_PORT4 0x16BA14
9844#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009845#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009846#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009847#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009848#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009849#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009850#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9851#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009852#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009853#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009854#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009855#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009856#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009857#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9858 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009859
9860#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9861#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9862#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9863#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9864#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9865#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9866#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9867#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9868#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009869#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9870 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9871 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009872
Rodrigo Vivia927c922017-06-09 15:26:04 -07009873#define _CNL_DPLL0_CFGCR0 0x6C000
9874#define _CNL_DPLL1_CFGCR0 0x6C080
9875#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9876#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009877#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009878#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9879#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9880#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9881#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9882#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9883#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9884#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9885#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9886#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9887#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009888#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009889#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9890#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9891#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9892
9893#define _CNL_DPLL0_CFGCR1 0x6C004
9894#define _CNL_DPLL1_CFGCR1 0x6C084
9895#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009896#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009897#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009898#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009899#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9900#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009901#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009902#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9903#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9904#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +02009905#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009906#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009907#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009908#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9909#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9910#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9911#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9912#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9913#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009914#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009915#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9916
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009917#define _ICL_DPLL0_CFGCR0 0x164000
9918#define _ICL_DPLL1_CFGCR0 0x164080
9919#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9920 _ICL_DPLL1_CFGCR0)
9921
9922#define _ICL_DPLL0_CFGCR1 0x164004
9923#define _ICL_DPLL1_CFGCR1 0x164084
9924#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9925 _ICL_DPLL1_CFGCR1)
9926
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309927/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009928#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309929#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9930#define BXT_DE_PLL_RATIO_MASK 0xff
9931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009932#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309933#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9934#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009935#define CNL_CDCLK_PLL_RATIO(x) (x)
9936#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309937
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309938/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009939#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009940#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009941#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9942#define DC_STATE_EN_DC9 (1 << 3)
9943#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309944#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009946#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009947#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9948#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309949
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309950#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9951#define BXT_REQ_DATA_MASK 0x3F
9952#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9953#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9954#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9955
9956#define BXT_D_CR_DRP0_DUNIT8 0x1000
9957#define BXT_D_CR_DRP0_DUNIT9 0x1200
9958#define BXT_D_CR_DRP0_DUNIT_START 8
9959#define BXT_D_CR_DRP0_DUNIT_END 11
9960#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9961 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9962 BXT_D_CR_DRP0_DUNIT9))
9963#define BXT_DRAM_RANK_MASK 0x3
9964#define BXT_DRAM_RANK_SINGLE 0x1
9965#define BXT_DRAM_RANK_DUAL 0x3
9966#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9967#define BXT_DRAM_WIDTH_SHIFT 4
9968#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9969#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9970#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9971#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9972#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9973#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +02009974#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
9975#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
9976#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
9977#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
9978#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +02009979#define BXT_DRAM_TYPE_MASK (0x7 << 22)
9980#define BXT_DRAM_TYPE_SHIFT 22
9981#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
9982#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
9983#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
9984#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309985
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309986#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9987#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9988#define SKL_REQ_DATA_MASK (0xF << 0)
9989
Ville Syrjäläb185a352019-03-06 22:35:51 +02009990#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
9991#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
9992#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
9993#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
9994#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
9995#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
9996
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309997#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9998#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9999#define SKL_DRAM_S_SHIFT 16
10000#define SKL_DRAM_SIZE_MASK 0x3F
10001#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10002#define SKL_DRAM_WIDTH_SHIFT 8
10003#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10004#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10005#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10006#define SKL_DRAM_RANK_MASK (0x1 << 10)
10007#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020010008#define SKL_DRAM_RANK_1 (0x0 << 10)
10009#define SKL_DRAM_RANK_2 (0x1 << 10)
10010#define SKL_DRAM_RANK_MASK (0x1 << 10)
10011#define CNL_DRAM_SIZE_MASK 0x7F
10012#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10013#define CNL_DRAM_WIDTH_SHIFT 7
10014#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10015#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10016#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10017#define CNL_DRAM_RANK_MASK (0x3 << 9)
10018#define CNL_DRAM_RANK_SHIFT 9
10019#define CNL_DRAM_RANK_1 (0x0 << 9)
10020#define CNL_DRAM_RANK_2 (0x1 << 9)
10021#define CNL_DRAM_RANK_3 (0x2 << 9)
10022#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010023
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010024/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10025 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010026#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10027#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010028#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10029#define D_COMP_COMP_FORCE (1 << 8)
10030#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010031
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030010032/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010033#define _PIPE_WM_LINETIME_A 0x45270
10034#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010035#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010036#define PIPE_WM_LINETIME_MASK (0x1ff)
10037#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010038#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10039#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010040
10041/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010042#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010043#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10044#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10045#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10046#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10047#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10048#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10049#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10050#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010052#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030010053#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010055#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010056#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10057#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10058#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030010059
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010060/* pipe CSC */
10061#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10062#define _PIPE_A_CSC_COEFF_BY 0x49014
10063#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10064#define _PIPE_A_CSC_COEFF_BU 0x4901c
10065#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10066#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010067
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010068#define _PIPE_A_CSC_MODE 0x49028
Uma Shankar255fcfb2019-02-11 19:20:23 +053010069#define ICL_CSC_ENABLE (1 << 31)
Uma Shankara91de582019-02-11 19:20:24 +053010070#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
Uma Shankar255fcfb2019-02-11 19:20:23 +053010071#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
10072#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
10073#define CSC_MODE_YUV_TO_RGB (1 << 0)
10074
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010075#define _PIPE_A_CSC_PREOFF_HI 0x49030
10076#define _PIPE_A_CSC_PREOFF_ME 0x49034
10077#define _PIPE_A_CSC_PREOFF_LO 0x49038
10078#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10079#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10080#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10081
10082#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10083#define _PIPE_B_CSC_COEFF_BY 0x49114
10084#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10085#define _PIPE_B_CSC_COEFF_BU 0x4911c
10086#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10087#define _PIPE_B_CSC_COEFF_BV 0x49124
10088#define _PIPE_B_CSC_MODE 0x49128
10089#define _PIPE_B_CSC_PREOFF_HI 0x49130
10090#define _PIPE_B_CSC_PREOFF_ME 0x49134
10091#define _PIPE_B_CSC_PREOFF_LO 0x49138
10092#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10093#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10094#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10095
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010096#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10097#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10098#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10099#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10100#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10101#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10102#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10103#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10104#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10105#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10106#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10107#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10108#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010109
Uma Shankara91de582019-02-11 19:20:24 +053010110/* Pipe Output CSC */
10111#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10112#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10113#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10114#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10115#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10116#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10117#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10118#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10119#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10120#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10121#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10122#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10123
10124#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10125#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10126#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10127#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10128#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10129#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10130#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10131#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10132#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10133#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10134#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10135#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10136
10137#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10138 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10139 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10140#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10141 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10142 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10143#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10144 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10145 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10146#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10147 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10148 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10149#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10150 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10151 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10152#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10153 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10154 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10155#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10156 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10157 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10158#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10159 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10160 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10161#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10162 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10163 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10164#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10165 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10166 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10167#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10168 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10169 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10170#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10171 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10172 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10173
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010174/* pipe degamma/gamma LUTs on IVB+ */
10175#define _PAL_PREC_INDEX_A 0x4A400
10176#define _PAL_PREC_INDEX_B 0x4AC00
10177#define _PAL_PREC_INDEX_C 0x4B400
10178#define PAL_PREC_10_12_BIT (0 << 31)
10179#define PAL_PREC_SPLIT_MODE (1 << 31)
10180#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010181#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010182#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010183#define _PAL_PREC_DATA_A 0x4A404
10184#define _PAL_PREC_DATA_B 0x4AC04
10185#define _PAL_PREC_DATA_C 0x4B404
10186#define _PAL_PREC_GC_MAX_A 0x4A410
10187#define _PAL_PREC_GC_MAX_B 0x4AC10
10188#define _PAL_PREC_GC_MAX_C 0x4B410
10189#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10190#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10191#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010192#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10193#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10194#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010195
10196#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10197#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10198#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10199#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010200#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010201
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010202#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10203#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10204#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10205#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10206#define _PRE_CSC_GAMC_DATA_A 0x4A488
10207#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10208#define _PRE_CSC_GAMC_DATA_C 0x4B488
10209
10210#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10211#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10212
Uma Shankar377c70e2019-06-12 12:14:58 +053010213/* ICL Multi segmented gamma */
10214#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10215#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10216#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10217#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10218
10219#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10220#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10221
10222#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10223 _PAL_PREC_MULTI_SEG_INDEX_A, \
10224 _PAL_PREC_MULTI_SEG_INDEX_B)
10225#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10226 _PAL_PREC_MULTI_SEG_DATA_A, \
10227 _PAL_PREC_MULTI_SEG_DATA_B)
10228
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010229/* pipe CSC & degamma/gamma LUTs on CHV */
10230#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10231#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10232#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10233#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10234#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10235#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10236#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10237#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10238#define CGM_PIPE_MODE_GAMMA (1 << 2)
10239#define CGM_PIPE_MODE_CSC (1 << 1)
10240#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10241
10242#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10243#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10244#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10245#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10246#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10247#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10248#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10249#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10250
10251#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10252#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10253#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10254#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10255#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10256#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10257#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10258#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10259
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010260/* MIPI DSI registers */
10261
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010262#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010263#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010264
Madhav Chauhan292272e2018-10-15 17:27:57 +030010265/* Gen11 DSI */
10266#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10267 dsi0, dsi1)
10268
Deepak Mbcc65702017-02-17 18:13:34 +053010269#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10270#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10271#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10272#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10273
Madhav Chauhan27efd252018-07-05 18:31:48 +053010274#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10275#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10276#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10277 _ICL_DSI_ESC_CLK_DIV0, \
10278 _ICL_DSI_ESC_CLK_DIV1)
10279#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10280#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10281#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10282 _ICL_DPHY_ESC_CLK_DIV0, \
10283 _ICL_DPHY_ESC_CLK_DIV1)
10284#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10285#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10286#define ICL_ESC_CLK_DIV_MASK 0x1ff
10287#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010288#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010289
Uma Shankaraec02462017-09-25 19:26:01 +053010290/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10291#define GEN4_TIMESTAMP _MMIO(0x2358)
10292#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10293#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10294
Lionel Landwerlindab91782017-11-10 19:08:44 +000010295#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10296#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10297#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10298#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10299#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10300
Uma Shankaraec02462017-09-25 19:26:01 +053010301#define _PIPE_FRMTMSTMP_A 0x70048
10302#define PIPE_FRMTMSTMP(pipe) \
10303 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10304
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010305/* BXT MIPI clock controls */
10306#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10307
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010308#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010309#define BXT_MIPI1_DIV_SHIFT 26
10310#define BXT_MIPI2_DIV_SHIFT 10
10311#define BXT_MIPI_DIV_SHIFT(port) \
10312 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10313 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010314
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010315/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010316#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10317#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010318#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10319 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10320 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010321#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10322#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010323#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10324 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010325 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10326#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010327 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010328/* RX upper control divider to select actual RX clock output from 8x */
10329#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10330#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10331#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10332 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10333 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10334#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10335#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10336#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10337 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10338 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10339#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010340 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010341/* 8/3X divider to select the actual 8/3X clock output from 8x */
10342#define BXT_MIPI1_8X_BY3_SHIFT 19
10343#define BXT_MIPI2_8X_BY3_SHIFT 3
10344#define BXT_MIPI_8X_BY3_SHIFT(port) \
10345 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10346 BXT_MIPI2_8X_BY3_SHIFT)
10347#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10348#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10349#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10350 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10351 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10352#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010353 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010354/* RX lower control divider to select actual RX clock output from 8x */
10355#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10356#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10357#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10358 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10359 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10360#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10361#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10362#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10363 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10364 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10365#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010366 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010367
10368#define RX_DIVIDER_BIT_1_2 0x3
10369#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010370
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010371/* BXT MIPI mode configure */
10372#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10373#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010374#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010375 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10376
10377#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10378#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010379#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010380 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10381
10382#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10383#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010384#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010385 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010387#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010388#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10389#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10390#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010391#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010392#define BXT_DSIC_16X_BY2 (1 << 10)
10393#define BXT_DSIC_16X_BY3 (2 << 10)
10394#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010395#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010396#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010397#define BXT_DSIA_16X_BY2 (1 << 8)
10398#define BXT_DSIA_16X_BY3 (2 << 8)
10399#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010400#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010401#define BXT_DSI_FREQ_SEL_SHIFT 8
10402#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10403
10404#define BXT_DSI_PLL_RATIO_MAX 0x7D
10405#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010406#define GLK_DSI_PLL_RATIO_MAX 0x6F
10407#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010408#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010409#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010411#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010412#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10413#define BXT_DSI_PLL_LOCKED (1 << 30)
10414
Jani Nikula3230bf12013-08-27 15:12:16 +030010415#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010416#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010417#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010418
10419 /* BXT port control */
10420#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10421#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010422#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010423
Madhav Chauhan21652f32018-07-05 19:19:34 +053010424/* ICL DSI MODE control */
10425#define _ICL_DSI_IO_MODECTL_0 0x6B094
10426#define _ICL_DSI_IO_MODECTL_1 0x6B894
10427#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10428 _ICL_DSI_IO_MODECTL_0, \
10429 _ICL_DSI_IO_MODECTL_1)
10430#define COMBO_PHY_MODE_DSI (1 << 0)
10431
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010432/* Display Stream Splitter Control */
10433#define DSS_CTL1 _MMIO(0x67400)
10434#define SPLITTER_ENABLE (1 << 31)
10435#define JOINER_ENABLE (1 << 30)
10436#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10437#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10438#define OVERLAP_PIXELS_MASK (0xf << 16)
10439#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10440#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10441#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010442#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010443
10444#define DSS_CTL2 _MMIO(0x67404)
10445#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10446#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10447#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10448#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10449
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010450#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10451#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10452#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10453 _ICL_PIPE_DSS_CTL1_PB, \
10454 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010455#define BIG_JOINER_ENABLE (1 << 29)
10456#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10457#define VGA_CENTERING_ENABLE (1 << 27)
10458
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010459#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10460#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10461#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10462 _ICL_PIPE_DSS_CTL2_PB, \
10463 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010464
Uma Shankar1881a422017-01-25 19:43:23 +053010465#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10466#define STAP_SELECT (1 << 0)
10467
10468#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10469#define HS_IO_CTRL_SELECT (1 << 0)
10470
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010471#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010472#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10473#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010474#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010475#define DUAL_LINK_MODE_MASK (1 << 26)
10476#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10477#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010478#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010479#define FLOPPED_HSTX (1 << 23)
10480#define DE_INVERT (1 << 19) /* XXX */
10481#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10482#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10483#define AFE_LATCHOUT (1 << 17)
10484#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010485#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10486#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10487#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10488#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010489#define CSB_SHIFT 9
10490#define CSB_MASK (3 << 9)
10491#define CSB_20MHZ (0 << 9)
10492#define CSB_10MHZ (1 << 9)
10493#define CSB_40MHZ (2 << 9)
10494#define BANDGAP_MASK (1 << 8)
10495#define BANDGAP_PNW_CIRCUIT (0 << 8)
10496#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010497#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10498#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10499#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10500#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010501#define TEARING_EFFECT_MASK (3 << 2)
10502#define TEARING_EFFECT_OFF (0 << 2)
10503#define TEARING_EFFECT_DSI (1 << 2)
10504#define TEARING_EFFECT_GPIO (2 << 2)
10505#define LANE_CONFIGURATION_SHIFT 0
10506#define LANE_CONFIGURATION_MASK (3 << 0)
10507#define LANE_CONFIGURATION_4LANE (0 << 0)
10508#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10509#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10510
10511#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010512#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010513#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010514#define TEARING_EFFECT_DELAY_SHIFT 0
10515#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10516
10517/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010518#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010519
10520/* MIPI DSI Controller and D-PHY registers */
10521
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010522#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010523#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010524#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010525#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10526#define ULPS_STATE_MASK (3 << 1)
10527#define ULPS_STATE_ENTER (2 << 1)
10528#define ULPS_STATE_EXIT (1 << 1)
10529#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10530#define DEVICE_READY (1 << 0)
10531
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010532#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010533#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010534#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010535#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010536#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010537#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010538#define TEARING_EFFECT (1 << 31)
10539#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10540#define GEN_READ_DATA_AVAIL (1 << 29)
10541#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10542#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10543#define RX_PROT_VIOLATION (1 << 26)
10544#define RX_INVALID_TX_LENGTH (1 << 25)
10545#define ACK_WITH_NO_ERROR (1 << 24)
10546#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10547#define LP_RX_TIMEOUT (1 << 22)
10548#define HS_TX_TIMEOUT (1 << 21)
10549#define DPI_FIFO_UNDERRUN (1 << 20)
10550#define LOW_CONTENTION (1 << 19)
10551#define HIGH_CONTENTION (1 << 18)
10552#define TXDSI_VC_ID_INVALID (1 << 17)
10553#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10554#define TXCHECKSUM_ERROR (1 << 15)
10555#define TXECC_MULTIBIT_ERROR (1 << 14)
10556#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10557#define TXFALSE_CONTROL_ERROR (1 << 12)
10558#define RXDSI_VC_ID_INVALID (1 << 11)
10559#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10560#define RXCHECKSUM_ERROR (1 << 9)
10561#define RXECC_MULTIBIT_ERROR (1 << 8)
10562#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10563#define RXFALSE_CONTROL_ERROR (1 << 6)
10564#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10565#define RX_LP_TX_SYNC_ERROR (1 << 4)
10566#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10567#define RXEOT_SYNC_ERROR (1 << 2)
10568#define RXSOT_SYNC_ERROR (1 << 1)
10569#define RXSOT_ERROR (1 << 0)
10570
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010571#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010572#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010573#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010574#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10575#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10576#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10577#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10578#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10579#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10580#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10581#define VID_MODE_FORMAT_MASK (0xf << 7)
10582#define VID_MODE_NOT_SUPPORTED (0 << 7)
10583#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010584#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10585#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010586#define VID_MODE_FORMAT_RGB888 (4 << 7)
10587#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10588#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10589#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10590#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10591#define DATA_LANES_PRG_REG_SHIFT 0
10592#define DATA_LANES_PRG_REG_MASK (7 << 0)
10593
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010594#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010595#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010596#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010597#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10598
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010599#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010600#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010601#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010602#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10603
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010604#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010605#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010606#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010607#define TURN_AROUND_TIMEOUT_MASK 0x3f
10608
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010609#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010610#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010611#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010612#define DEVICE_RESET_TIMER_MASK 0xffff
10613
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010614#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010615#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010616#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010617#define VERTICAL_ADDRESS_SHIFT 16
10618#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10619#define HORIZONTAL_ADDRESS_SHIFT 0
10620#define HORIZONTAL_ADDRESS_MASK 0xffff
10621
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010622#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010623#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010624#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010625#define DBI_FIFO_EMPTY_HALF (0 << 0)
10626#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10627#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10628
10629/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010630#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010631#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010632#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010633
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010634#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010635#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010636#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010637
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010638#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010639#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010640#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010641
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010642#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010643#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010644#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010645
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010646#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010647#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010648#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010649
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010650#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010651#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010652#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010653
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010654#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010655#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010656#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010657
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010658#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010659#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010660#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010661
Jani Nikula3230bf12013-08-27 15:12:16 +030010662/* regs above are bits 15:0 */
10663
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010664#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010665#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010666#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010667#define DPI_LP_MODE (1 << 6)
10668#define BACKLIGHT_OFF (1 << 5)
10669#define BACKLIGHT_ON (1 << 4)
10670#define COLOR_MODE_OFF (1 << 3)
10671#define COLOR_MODE_ON (1 << 2)
10672#define TURN_ON (1 << 1)
10673#define SHUTDOWN (1 << 0)
10674
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010675#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010676#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010677#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010678#define COMMAND_BYTE_SHIFT 0
10679#define COMMAND_BYTE_MASK (0x3f << 0)
10680
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010681#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010682#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010683#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010684#define MASTER_INIT_TIMER_SHIFT 0
10685#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10686
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010687#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010688#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010689#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010690 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010691#define MAX_RETURN_PKT_SIZE_SHIFT 0
10692#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10693
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010694#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010695#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010696#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010697#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10698#define DISABLE_VIDEO_BTA (1 << 3)
10699#define IP_TG_CONFIG (1 << 2)
10700#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10701#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10702#define VIDEO_MODE_BURST (3 << 0)
10703
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010704#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010705#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010706#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010707#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10708#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010709#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10710#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10711#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10712#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10713#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10714#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10715#define CLOCKSTOP (1 << 1)
10716#define EOT_DISABLE (1 << 0)
10717
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010718#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010719#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010720#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010721#define LP_BYTECLK_SHIFT 0
10722#define LP_BYTECLK_MASK (0xffff << 0)
10723
Deepak Mb426f982017-02-17 18:13:30 +053010724#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10725#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10726#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10727
10728#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10729#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10730#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10731
Jani Nikula3230bf12013-08-27 15:12:16 +030010732/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010733#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010734#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010735#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010736
10737/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010738#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010739#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010740#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010741
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010742#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010743#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010744#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010745#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010746#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010747#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010748#define LONG_PACKET_WORD_COUNT_SHIFT 8
10749#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10750#define SHORT_PACKET_PARAM_SHIFT 8
10751#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10752#define VIRTUAL_CHANNEL_SHIFT 6
10753#define VIRTUAL_CHANNEL_MASK (3 << 6)
10754#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010755#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010756/* data type values, see include/video/mipi_display.h */
10757
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010758#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010759#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010760#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010761#define DPI_FIFO_EMPTY (1 << 28)
10762#define DBI_FIFO_EMPTY (1 << 27)
10763#define LP_CTRL_FIFO_EMPTY (1 << 26)
10764#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10765#define LP_CTRL_FIFO_FULL (1 << 24)
10766#define HS_CTRL_FIFO_EMPTY (1 << 18)
10767#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10768#define HS_CTRL_FIFO_FULL (1 << 16)
10769#define LP_DATA_FIFO_EMPTY (1 << 10)
10770#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10771#define LP_DATA_FIFO_FULL (1 << 8)
10772#define HS_DATA_FIFO_EMPTY (1 << 2)
10773#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10774#define HS_DATA_FIFO_FULL (1 << 0)
10775
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010776#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010777#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010778#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010779#define DBI_HS_LP_MODE_MASK (1 << 0)
10780#define DBI_LP_MODE (1 << 0)
10781#define DBI_HS_MODE (0 << 0)
10782
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010783#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010784#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010785#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010786#define EXIT_ZERO_COUNT_SHIFT 24
10787#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10788#define TRAIL_COUNT_SHIFT 16
10789#define TRAIL_COUNT_MASK (0x1f << 16)
10790#define CLK_ZERO_COUNT_SHIFT 8
10791#define CLK_ZERO_COUNT_MASK (0xff << 8)
10792#define PREPARE_COUNT_SHIFT 0
10793#define PREPARE_COUNT_MASK (0x3f << 0)
10794
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010795#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10796#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10797#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10798 _ICL_DSI_T_INIT_MASTER_0,\
10799 _ICL_DSI_T_INIT_MASTER_1)
10800
Madhav Chauhan33868a92018-09-16 16:23:28 +053010801#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10802#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10803#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10804 _DPHY_CLK_TIMING_PARAM_0,\
10805 _DPHY_CLK_TIMING_PARAM_1)
10806#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10807#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10808#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10809 _DSI_CLK_TIMING_PARAM_0,\
10810 _DSI_CLK_TIMING_PARAM_1)
10811#define CLK_PREPARE_OVERRIDE (1 << 31)
10812#define CLK_PREPARE(x) ((x) << 28)
10813#define CLK_PREPARE_MASK (0x7 << 28)
10814#define CLK_PREPARE_SHIFT 28
10815#define CLK_ZERO_OVERRIDE (1 << 27)
10816#define CLK_ZERO(x) ((x) << 20)
10817#define CLK_ZERO_MASK (0xf << 20)
10818#define CLK_ZERO_SHIFT 20
10819#define CLK_PRE_OVERRIDE (1 << 19)
10820#define CLK_PRE(x) ((x) << 16)
10821#define CLK_PRE_MASK (0x3 << 16)
10822#define CLK_PRE_SHIFT 16
10823#define CLK_POST_OVERRIDE (1 << 15)
10824#define CLK_POST(x) ((x) << 8)
10825#define CLK_POST_MASK (0x7 << 8)
10826#define CLK_POST_SHIFT 8
10827#define CLK_TRAIL_OVERRIDE (1 << 7)
10828#define CLK_TRAIL(x) ((x) << 0)
10829#define CLK_TRAIL_MASK (0xf << 0)
10830#define CLK_TRAIL_SHIFT 0
10831
10832#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10833#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10834#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10835 _DPHY_DATA_TIMING_PARAM_0,\
10836 _DPHY_DATA_TIMING_PARAM_1)
10837#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10838#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10839#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10840 _DSI_DATA_TIMING_PARAM_0,\
10841 _DSI_DATA_TIMING_PARAM_1)
10842#define HS_PREPARE_OVERRIDE (1 << 31)
10843#define HS_PREPARE(x) ((x) << 24)
10844#define HS_PREPARE_MASK (0x7 << 24)
10845#define HS_PREPARE_SHIFT 24
10846#define HS_ZERO_OVERRIDE (1 << 23)
10847#define HS_ZERO(x) ((x) << 16)
10848#define HS_ZERO_MASK (0xf << 16)
10849#define HS_ZERO_SHIFT 16
10850#define HS_TRAIL_OVERRIDE (1 << 15)
10851#define HS_TRAIL(x) ((x) << 8)
10852#define HS_TRAIL_MASK (0x7 << 8)
10853#define HS_TRAIL_SHIFT 8
10854#define HS_EXIT_OVERRIDE (1 << 7)
10855#define HS_EXIT(x) ((x) << 0)
10856#define HS_EXIT_MASK (0x7 << 0)
10857#define HS_EXIT_SHIFT 0
10858
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010859#define _DPHY_TA_TIMING_PARAM_0 0x162188
10860#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10861#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10862 _DPHY_TA_TIMING_PARAM_0,\
10863 _DPHY_TA_TIMING_PARAM_1)
10864#define _DSI_TA_TIMING_PARAM_0 0x6b098
10865#define _DSI_TA_TIMING_PARAM_1 0x6b898
10866#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10867 _DSI_TA_TIMING_PARAM_0,\
10868 _DSI_TA_TIMING_PARAM_1)
10869#define TA_SURE_OVERRIDE (1 << 31)
10870#define TA_SURE(x) ((x) << 16)
10871#define TA_SURE_MASK (0x1f << 16)
10872#define TA_SURE_SHIFT 16
10873#define TA_GO_OVERRIDE (1 << 15)
10874#define TA_GO(x) ((x) << 8)
10875#define TA_GO_MASK (0xf << 8)
10876#define TA_GO_SHIFT 8
10877#define TA_GET_OVERRIDE (1 << 7)
10878#define TA_GET(x) ((x) << 0)
10879#define TA_GET_MASK (0xf << 0)
10880#define TA_GET_SHIFT 0
10881
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010882/* DSI transcoder configuration */
10883#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10884#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10885#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10886 _DSI_TRANS_FUNC_CONF_0,\
10887 _DSI_TRANS_FUNC_CONF_1)
10888#define OP_MODE_MASK (0x3 << 28)
10889#define OP_MODE_SHIFT 28
10890#define CMD_MODE_NO_GATE (0x0 << 28)
10891#define CMD_MODE_TE_GATE (0x1 << 28)
10892#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10893#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10894#define LINK_READY (1 << 20)
10895#define PIX_FMT_MASK (0x3 << 16)
10896#define PIX_FMT_SHIFT 16
10897#define PIX_FMT_RGB565 (0x0 << 16)
10898#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10899#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10900#define PIX_FMT_RGB888 (0x3 << 16)
10901#define PIX_FMT_RGB101010 (0x4 << 16)
10902#define PIX_FMT_RGB121212 (0x5 << 16)
10903#define PIX_FMT_COMPRESSED (0x6 << 16)
10904#define BGR_TRANSMISSION (1 << 15)
10905#define PIX_VIRT_CHAN(x) ((x) << 12)
10906#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10907#define PIX_VIRT_CHAN_SHIFT 12
10908#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10909#define PIX_BUF_THRESHOLD_SHIFT 10
10910#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10911#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10912#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10913#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10914#define CONTINUOUS_CLK_MASK (0x3 << 8)
10915#define CONTINUOUS_CLK_SHIFT 8
10916#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10917#define CLK_HS_OR_LP (0x2 << 8)
10918#define CLK_HS_CONTINUOUS (0x3 << 8)
10919#define LINK_CALIBRATION_MASK (0x3 << 4)
10920#define LINK_CALIBRATION_SHIFT 4
10921#define CALIBRATION_DISABLED (0x0 << 4)
10922#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10923#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10924#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10925#define EOTP_DISABLED (1 << 0)
10926
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010927#define _DSI_CMD_RXCTL_0 0x6b0d4
10928#define _DSI_CMD_RXCTL_1 0x6b8d4
10929#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10930 _DSI_CMD_RXCTL_0,\
10931 _DSI_CMD_RXCTL_1)
10932#define READ_UNLOADS_DW (1 << 16)
10933#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10934#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10935#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10936#define RECEIVED_RESET_TRIGGER (1 << 12)
10937#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10938#define RECEIVED_CRC_WAS_LOST (1 << 10)
10939#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10940#define NUMBER_RX_PLOAD_DW_SHIFT 0
10941
10942#define _DSI_CMD_TXCTL_0 0x6b0d0
10943#define _DSI_CMD_TXCTL_1 0x6b8d0
10944#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10945 _DSI_CMD_TXCTL_0,\
10946 _DSI_CMD_TXCTL_1)
10947#define KEEP_LINK_IN_HS (1 << 24)
10948#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10949#define FREE_HEADER_CREDIT_SHIFT 0x8
10950#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10951#define FREE_PLOAD_CREDIT_SHIFT 0
10952#define MAX_HEADER_CREDIT 0x10
10953#define MAX_PLOAD_CREDIT 0x40
10954
Madhav Chauhan808517e2018-10-30 13:56:26 +020010955#define _DSI_CMD_TXHDR_0 0x6b100
10956#define _DSI_CMD_TXHDR_1 0x6b900
10957#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10958 _DSI_CMD_TXHDR_0,\
10959 _DSI_CMD_TXHDR_1)
10960#define PAYLOAD_PRESENT (1 << 31)
10961#define LP_DATA_TRANSFER (1 << 30)
10962#define VBLANK_FENCE (1 << 29)
10963#define PARAM_WC_MASK (0xffff << 8)
10964#define PARAM_WC_LOWER_SHIFT 8
10965#define PARAM_WC_UPPER_SHIFT 16
10966#define VC_MASK (0x3 << 6)
10967#define VC_SHIFT 6
10968#define DT_MASK (0x3f << 0)
10969#define DT_SHIFT 0
10970
10971#define _DSI_CMD_TXPYLD_0 0x6b104
10972#define _DSI_CMD_TXPYLD_1 0x6b904
10973#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10974 _DSI_CMD_TXPYLD_0,\
10975 _DSI_CMD_TXPYLD_1)
10976
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010977#define _DSI_LP_MSG_0 0x6b0d8
10978#define _DSI_LP_MSG_1 0x6b8d8
10979#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10980 _DSI_LP_MSG_0,\
10981 _DSI_LP_MSG_1)
10982#define LPTX_IN_PROGRESS (1 << 17)
10983#define LINK_IN_ULPS (1 << 16)
10984#define LINK_ULPS_TYPE_LP11 (1 << 8)
10985#define LINK_ENTER_ULPS (1 << 0)
10986
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010987/* DSI timeout registers */
10988#define _DSI_HSTX_TO_0 0x6b044
10989#define _DSI_HSTX_TO_1 0x6b844
10990#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10991 _DSI_HSTX_TO_0,\
10992 _DSI_HSTX_TO_1)
10993#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10994#define HSTX_TIMEOUT_VALUE_SHIFT 16
10995#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10996#define HSTX_TIMED_OUT (1 << 0)
10997
10998#define _DSI_LPRX_HOST_TO_0 0x6b048
10999#define _DSI_LPRX_HOST_TO_1 0x6b848
11000#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11001 _DSI_LPRX_HOST_TO_0,\
11002 _DSI_LPRX_HOST_TO_1)
11003#define LPRX_TIMED_OUT (1 << 16)
11004#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11005#define LPRX_TIMEOUT_VALUE_SHIFT 0
11006#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11007
11008#define _DSI_PWAIT_TO_0 0x6b040
11009#define _DSI_PWAIT_TO_1 0x6b840
11010#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11011 _DSI_PWAIT_TO_0,\
11012 _DSI_PWAIT_TO_1)
11013#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11014#define PRESET_TIMEOUT_VALUE_SHIFT 16
11015#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11016#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11017#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11018#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11019
11020#define _DSI_TA_TO_0 0x6b04c
11021#define _DSI_TA_TO_1 0x6b84c
11022#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11023 _DSI_TA_TO_0,\
11024 _DSI_TA_TO_1)
11025#define TA_TIMED_OUT (1 << 16)
11026#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11027#define TA_TIMEOUT_VALUE_SHIFT 0
11028#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11029
Jani Nikula3230bf12013-08-27 15:12:16 +030011030/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011031#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011032#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011033#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011035#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11036#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11037#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011038#define LP_HS_SSW_CNT_SHIFT 16
11039#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11040#define HS_LP_PWR_SW_CNT_SHIFT 0
11041#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11042
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011043#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011044#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011045#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011046#define STOP_STATE_STALL_COUNTER_SHIFT 0
11047#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11048
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011049#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011050#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011051#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011052#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011053#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011054#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030011055#define RX_CONTENTION_DETECTED (1 << 0)
11056
11057/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011058#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030011059#define DBI_TYPEC_ENABLE (1 << 31)
11060#define DBI_TYPEC_WIP (1 << 30)
11061#define DBI_TYPEC_OPTION_SHIFT 28
11062#define DBI_TYPEC_OPTION_MASK (3 << 28)
11063#define DBI_TYPEC_FREQ_SHIFT 24
11064#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11065#define DBI_TYPEC_OVERRIDE (1 << 8)
11066#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11067#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11068
11069
11070/* MIPI adapter registers */
11071
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011072#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011073#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011074#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011075#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11076#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11077#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11078#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11079#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11080#define READ_REQUEST_PRIORITY_SHIFT 3
11081#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11082#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11083#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11084#define RGB_FLIP_TO_BGR (1 << 2)
11085
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011086#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011087#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011088#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011089#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11090#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11091#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11092#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11093#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11094#define GLK_LP_WAKE (1 << 22)
11095#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11096#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11097#define GLK_FIREWALL_ENABLE (1 << 16)
11098#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11099#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11100#define BXT_DSC_ENABLE (1 << 3)
11101#define BXT_RGB_FLIP (1 << 2)
11102#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11103#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011104
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011105#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011106#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011107#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011108#define DATA_MEM_ADDRESS_SHIFT 5
11109#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11110#define DATA_VALID (1 << 0)
11111
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011112#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011113#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011114#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011115#define DATA_LENGTH_SHIFT 0
11116#define DATA_LENGTH_MASK (0xfffff << 0)
11117
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011118#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011119#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011120#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011121#define COMMAND_MEM_ADDRESS_SHIFT 5
11122#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11123#define AUTO_PWG_ENABLE (1 << 2)
11124#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11125#define COMMAND_VALID (1 << 0)
11126
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011127#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011128#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011129#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011130#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11131#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11132
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011133#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011134#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011135#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011136
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011137#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011138#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011139#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011140#define READ_DATA_VALID(n) (1 << (n))
11141
Peter Antoine3bbaba02015-07-10 20:13:11 +030011142/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011143#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011145#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11146#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11147#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11148#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11149#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011150/* Media decoder 2 MOCS registers */
11151#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011152
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011153#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11154#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11155#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11156#define PMFLUSHDONE_LNEBLK (1 << 22)
11157
Tim Gored5165eb2016-02-04 11:49:34 +000011158/* gamt regs */
11159#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11160#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11161#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11162#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11163#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11164
Ville Syrjälä93564042017-08-24 22:10:51 +030011165#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11166#define MMCD_PCLA (1 << 31)
11167#define MMCD_HOTSPOT_EN (1 << 27)
11168
Paulo Zanoniad186f32018-02-05 13:40:43 -020011169#define _ICL_PHY_MISC_A 0x64C00
11170#define _ICL_PHY_MISC_B 0x64C04
11171#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11172 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070011173#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020011174#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11175
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011176/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011177#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11178#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011179#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11180#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11181#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11182#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11183#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11184 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11185 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11186#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11187 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11188 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11189#define DSC_VBR_ENABLE (1 << 19)
11190#define DSC_422_ENABLE (1 << 18)
11191#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11192#define DSC_BLOCK_PREDICTION (1 << 16)
11193#define DSC_LINE_BUF_DEPTH_SHIFT 12
11194#define DSC_BPC_SHIFT 8
11195#define DSC_VER_MIN_SHIFT 4
11196#define DSC_VER_MAJ (0x1 << 0)
11197
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011198#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11199#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011200#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11201#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11202#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11203#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11204#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11205 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11206 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11207#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11208 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11209 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11210#define DSC_BPP(bpp) ((bpp) << 0)
11211
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011212#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11213#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011214#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11215#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11216#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11217#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11218#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11219 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11220 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11221#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11222 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11223 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11224#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11225#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11226
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011227#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11228#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011229#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11230#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11231#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11232#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11233#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11234 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11235 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11236#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11237 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11238 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11239#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11240#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11241
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011242#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11243#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011244#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11245#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11246#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11247#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11248#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11249 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11250 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11251#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011252 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011253 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11254#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11255#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11256
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011257#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11258#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011259#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11260#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11261#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11262#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11263#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11264 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11265 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11266#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011267 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011268 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011269#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011270#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11271
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011272#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11273#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011274#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11275#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11276#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11277#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11278#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11279 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11280 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11281#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11282 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11283 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011284#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11285#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011286#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11287#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11288
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011289#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11290#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011291#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11292#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11293#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11294#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11295#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11296 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11297 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11298#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11299 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11300 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11301#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11302#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11303
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011304#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11305#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011306#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11307#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11308#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11309#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11310#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11311 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11312 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11313#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11314 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11315 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11316#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11317#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11318
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011319#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11320#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011321#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11322#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11323#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11324#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11325#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11326 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11327 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11328#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11329 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11330 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11331#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11332#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11333
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011334#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11335#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011336#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11337#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11338#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11339#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11340#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11341 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11342 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11343#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11344 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11345 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11346#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11347#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11348#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11349#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11350
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011351#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11352#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011353#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11354#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11355#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11356#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11357#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11358 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11359 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11360#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11361 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11362 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11363
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011364#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11365#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011366#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11367#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11368#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11369#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11370#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11371 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11372 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11373#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11374 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11375 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11376
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011377#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11378#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011379#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11380#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11381#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11382#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11383#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11384 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11385 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11386#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11387 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11388 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11389
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011390#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11391#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011392#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11393#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11394#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11395#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11396#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11397 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11398 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11399#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11400 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11401 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11402
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011403#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11404#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011405#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11406#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11407#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11408#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11409#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11410 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11411 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11412#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11413 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11414 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11415
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011416#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11417#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011418#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11419#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11420#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11421#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11422#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11423 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11424 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11425#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11426 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11427 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011428#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011429#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011430#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011431
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011432/* Icelake Rate Control Buffer Threshold Registers */
11433#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11434#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11435#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11436#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11437#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11438#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11439#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11440#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11441#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11442#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11443#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11444#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11445#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11446 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11447 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11448#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11449 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11450 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11451#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11452 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11453 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11454#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11455 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11456 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11457
11458#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11459#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11460#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11461#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11462#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11463#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11464#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11465#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11466#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11467#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11468#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11469#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11470#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11471 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11472 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11473#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11474 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11475 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11476#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11477 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11478 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11479#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11480 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11481 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11482
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011483#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011484#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11485#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011486#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11487#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11488#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011489
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011490#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011491#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11492
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011493#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011494#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11495
Jesse Barnes585fb112008-07-29 11:54:06 -070011496#endif /* _I915_REG_H_ */