blob: 144586ee74d5a510e55dd87c01c6d2fb201159a7 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030065
Damien Lespiau98533252014-12-08 17:33:51 +000066#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
Daniel Vetter6b26c862012-04-24 14:04:12 +020079
Jesse Barnes585fb112008-07-29 11:54:06 -070080/* PCI config space */
81
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030082#define HPLLCC 0xc0 /* 85x only */
83#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070084#define GC_CLOCK_133_200 (0 << 0)
85#define GC_CLOCK_100_200 (1 << 0)
86#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030087#define GC_CLOCK_133_266 (3 << 0)
88#define GC_CLOCK_133_200_2 (4 << 0)
89#define GC_CLOCK_133_266_2 (5 << 0)
90#define GC_CLOCK_166_266 (6 << 0)
91#define GC_CLOCK_166_250 (7 << 0)
92
Jesse Barnesf97108d2010-01-29 11:27:07 -080093#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070094#define GCFGC 0xf0 /* 915+ only */
95#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
96#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
97#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020098#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
99#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
100#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
101#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
102#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
103#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700104#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700105#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
106#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
107#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
108#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
109#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
110#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
111#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
112#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
113#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
114#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
115#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
116#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
117#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
118#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
119#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
120#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
121#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
122#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
123#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -0800124#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100125#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
126
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700127
128/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200129#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700130#define GRDOM_FULL (0<<2)
131#define GRDOM_RENDER (1<<2)
132#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700133#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200134#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200135#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200137#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300138#define ILK_GRDOM_FULL (0<<1)
139#define ILK_GRDOM_RENDER (1<<1)
140#define ILK_GRDOM_MEDIA (3<<1)
141#define ILK_GRDOM_MASK (3<<1)
142#define ILK_GRDOM_RESET_ENABLE (1<<0)
143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200144#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700145#define GEN6_MBC_SNPCR_SHIFT 21
146#define GEN6_MBC_SNPCR_MASK (3<<21)
147#define GEN6_MBC_SNPCR_MAX (0<<21)
148#define GEN6_MBC_SNPCR_MED (1<<21)
149#define GEN6_MBC_SNPCR_LOW (2<<21)
150#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200152#define VLV_G3DCTL _MMIO(0x9024)
153#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200155#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100156#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
157#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
158#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
159#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
160#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200162#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800163#define GEN6_GRDOM_FULL (1 << 0)
164#define GEN6_GRDOM_RENDER (1 << 1)
165#define GEN6_GRDOM_MEDIA (1 << 2)
166#define GEN6_GRDOM_BLT (1 << 3)
167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200168#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
169#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
170#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100171#define PP_DIR_DCLV_2G 0xffffffff
172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200173#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
174#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200176#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600177#define GEN8_RPCS_ENABLE (1 << 31)
178#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
179#define GEN8_RPCS_S_CNT_SHIFT 15
180#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
181#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
182#define GEN8_RPCS_SS_CNT_SHIFT 8
183#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
184#define GEN8_RPCS_EU_MAX_SHIFT 4
185#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
186#define GEN8_RPCS_EU_MIN_SHIFT 0
187#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200189#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000190#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100191#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100192#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700193#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100194#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
195#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300196#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
197#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
198#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
199#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
200#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200202#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300203#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200204#define ECOBITS_PPGTT_CACHE64B (3<<8)
205#define ECOBITS_PPGTT_CACHE4B (0<<8)
206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200207#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200208#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200210#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300211#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
212#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
213#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
214#define GEN6_STOLEN_RESERVED_1M (0 << 4)
215#define GEN6_STOLEN_RESERVED_512K (1 << 4)
216#define GEN6_STOLEN_RESERVED_256K (2 << 4)
217#define GEN6_STOLEN_RESERVED_128K (3 << 4)
218#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
219#define GEN7_STOLEN_RESERVED_1M (0 << 5)
220#define GEN7_STOLEN_RESERVED_256K (1 << 5)
221#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
222#define GEN8_STOLEN_RESERVED_1M (0 << 7)
223#define GEN8_STOLEN_RESERVED_2M (1 << 7)
224#define GEN8_STOLEN_RESERVED_4M (2 << 7)
225#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200226
Jesse Barnes585fb112008-07-29 11:54:06 -0700227/* VGA stuff */
228
229#define VGA_ST01_MDA 0x3ba
230#define VGA_ST01_CGA 0x3da
231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200232#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700233#define VGA_MSR_WRITE 0x3c2
234#define VGA_MSR_READ 0x3cc
235#define VGA_MSR_MEM_EN (1<<1)
236#define VGA_MSR_CGA_MODE (1<<0)
237
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300238#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100239#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300240#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700241
242#define VGA_AR_INDEX 0x3c0
243#define VGA_AR_VID_EN (1<<5)
244#define VGA_AR_DATA_WRITE 0x3c0
245#define VGA_AR_DATA_READ 0x3c1
246
247#define VGA_GR_INDEX 0x3ce
248#define VGA_GR_DATA 0x3cf
249/* GR05 */
250#define VGA_GR_MEM_READ_MODE_SHIFT 3
251#define VGA_GR_MEM_READ_MODE_PLANE 1
252/* GR06 */
253#define VGA_GR_MEM_MODE_MASK 0xc
254#define VGA_GR_MEM_MODE_SHIFT 2
255#define VGA_GR_MEM_A0000_AFFFF 0
256#define VGA_GR_MEM_A0000_BFFFF 1
257#define VGA_GR_MEM_B0000_B7FFF 2
258#define VGA_GR_MEM_B0000_BFFFF 3
259
260#define VGA_DACMASK 0x3c6
261#define VGA_DACRX 0x3c7
262#define VGA_DACWX 0x3c8
263#define VGA_DACDATA 0x3c9
264
265#define VGA_CR_INDEX_MDA 0x3b4
266#define VGA_CR_DATA_MDA 0x3b5
267#define VGA_CR_INDEX_CGA 0x3d4
268#define VGA_CR_DATA_CGA 0x3d5
269
270/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800271 * Instruction field definitions used by the command parser
272 */
273#define INSTR_CLIENT_SHIFT 29
274#define INSTR_CLIENT_MASK 0xE0000000
275#define INSTR_MI_CLIENT 0x0
276#define INSTR_BC_CLIENT 0x2
277#define INSTR_RC_CLIENT 0x3
278#define INSTR_SUBCLIENT_SHIFT 27
279#define INSTR_SUBCLIENT_MASK 0x18000000
280#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800281#define INSTR_26_TO_24_MASK 0x7000000
282#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800283
284/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700285 * Memory interface instructions used by the kernel
286 */
287#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800288/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
289#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700290
291#define MI_NOOP MI_INSTR(0, 0)
292#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
293#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200294#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700295#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
296#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
297#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
298#define MI_FLUSH MI_INSTR(0x04, 0)
299#define MI_READ_FLUSH (1 << 0)
300#define MI_EXE_FLUSH (1 << 1)
301#define MI_NO_WRITE_FLUSH (1 << 2)
302#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
303#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800304#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800305#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
306#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
307#define MI_ARB_ENABLE (1<<0)
308#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700309#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800310#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
311#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800312#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400313#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200314#define MI_OVERLAY_CONTINUE (0x0<<21)
315#define MI_OVERLAY_ON (0x1<<21)
316#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700317#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500318#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700319#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500320#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200321/* IVB has funny definitions for which plane to flip. */
322#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
323#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
324#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
325#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
326#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
327#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000328/* SKL ones */
329#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
330#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
331#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
332#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
333#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
334#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
335#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
336#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
337#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700338#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800339#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
340#define MI_SEMAPHORE_UPDATE (1<<21)
341#define MI_SEMAPHORE_COMPARE (1<<20)
342#define MI_SEMAPHORE_REGISTER (1<<18)
343#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
344#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
345#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
346#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
347#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
348#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
349#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
350#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
351#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
352#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
353#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
354#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100355#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
356#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800357#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
358#define MI_MM_SPACE_GTT (1<<8)
359#define MI_MM_SPACE_PHYSICAL (0<<8)
360#define MI_SAVE_EXT_STATE_EN (1<<3)
361#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800362#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800363#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300364#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
365#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700366#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
367#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700368#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
369#define MI_SEMAPHORE_POLL (1<<15)
370#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700371#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200372#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
373#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
374#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700375#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
376#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000377/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
378 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
379 * simply ignores the register load under certain conditions.
380 * - One can actually load arbitrary many arbitrary registers: Simply issue x
381 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
382 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100383#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100384#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100385#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
386#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800387#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000388#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700389#define MI_FLUSH_DW_STORE_INDEX (1<<21)
390#define MI_INVALIDATE_TLB (1<<18)
391#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800392#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800393#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700394#define MI_INVALIDATE_BSD (1<<7)
395#define MI_FLUSH_DW_USE_GTT (1<<2)
396#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100397#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
398#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700399#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100400#define MI_BATCH_NON_SECURE (1)
401/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800402#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100403#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800404#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700405#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100406#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700407#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300408#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200410#define MI_PREDICATE_SRC0 _MMIO(0x2400)
411#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
412#define MI_PREDICATE_SRC1 _MMIO(0x2408)
413#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200415#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300416#define LOWER_SLICE_ENABLED (1<<0)
417#define LOWER_SLICE_DISABLED (0<<0)
418
Jesse Barnes585fb112008-07-29 11:54:06 -0700419/*
420 * 3D instructions used by the kernel
421 */
422#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
423
424#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
425#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
426#define SC_UPDATE_SCISSOR (0x1<<1)
427#define SC_ENABLE_MASK (0x1<<0)
428#define SC_ENABLE (0x1<<0)
429#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
430#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
431#define SCI_YMIN_MASK (0xffff<<16)
432#define SCI_XMIN_MASK (0xffff<<0)
433#define SCI_YMAX_MASK (0xffff<<16)
434#define SCI_XMAX_MASK (0xffff<<0)
435#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
436#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
437#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
438#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
439#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
440#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
441#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
442#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
443#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100444
445#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
446#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700447#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
448#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100449#define BLT_WRITE_A (2<<20)
450#define BLT_WRITE_RGB (1<<20)
451#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700452#define BLT_DEPTH_8 (0<<24)
453#define BLT_DEPTH_16_565 (1<<24)
454#define BLT_DEPTH_16_1555 (2<<24)
455#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100456#define BLT_ROP_SRC_COPY (0xcc<<16)
457#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700458#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
459#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
460#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
461#define ASYNC_FLIP (1<<22)
462#define DISPLAY_PLANE_A (0<<20)
463#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300464#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100465#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200466#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800467#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800468#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200469#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700470#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000471#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200472#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800473#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200474#define PIPE_CONTROL_DEPTH_STALL (1<<13)
475#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200476#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200477#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
478#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
479#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
480#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700481#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100482#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200483#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
484#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
485#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200486#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200487#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700488#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700489
Brad Volkin3a6fa982014-02-18 10:15:47 -0800490/*
491 * Commands used only by the command parser
492 */
493#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
494#define MI_ARB_CHECK MI_INSTR(0x05, 0)
495#define MI_RS_CONTROL MI_INSTR(0x06, 0)
496#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
497#define MI_PREDICATE MI_INSTR(0x0C, 0)
498#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
499#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800500#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800501#define MI_URB_CLEAR MI_INSTR(0x19, 0)
502#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
503#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800504#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
505#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800506#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
507#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
508#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
509#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
510#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
511
512#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
513#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800514#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
515#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800516#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
517#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
518#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
519 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
520#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
521 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
522#define GFX_OP_3DSTATE_SO_DECL_LIST \
523 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
524
525#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
526 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
527#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
528 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
529#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
530 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
531#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
532 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
533#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
534 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
535
536#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
537
538#define COLOR_BLT ((0x2<<29)|(0x40<<22))
539#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100540
541/*
Brad Volkin5947de92014-02-18 10:15:50 -0800542 * Registers used only by the command parser
543 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200544#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
547#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
548#define HS_INVOCATION_COUNT _MMIO(0x2300)
549#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
550#define DS_INVOCATION_COUNT _MMIO(0x2308)
551#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
552#define IA_VERTICES_COUNT _MMIO(0x2310)
553#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
554#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
555#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
556#define VS_INVOCATION_COUNT _MMIO(0x2320)
557#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
558#define GS_INVOCATION_COUNT _MMIO(0x2328)
559#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
560#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
561#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
562#define CL_INVOCATION_COUNT _MMIO(0x2338)
563#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
564#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
565#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
566#define PS_INVOCATION_COUNT _MMIO(0x2348)
567#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
568#define PS_DEPTH_COUNT _MMIO(0x2350)
569#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800570
571/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200572#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
573#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200575#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
576#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700577
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200578#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
579#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
580#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
581#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
582#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
583#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200585#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
586#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
587#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200589#define OACONTROL _MMIO(0x2360)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700590
Brad Volkin220375a2014-02-18 10:15:51 -0800591#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
592#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200593#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800594
Brad Volkin5947de92014-02-18 10:15:50 -0800595/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100596 * Reset registers
597 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200598#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100599#define DEBUG_RESET_FULL (1<<7)
600#define DEBUG_RESET_RENDER (1<<8)
601#define DEBUG_RESET_DISPLAY (1<<9)
602
Jesse Barnes57f350b2012-03-28 13:39:25 -0700603/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300604 * IOSF sideband
605 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200606#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300607#define IOSF_DEVFN_SHIFT 24
608#define IOSF_OPCODE_SHIFT 16
609#define IOSF_PORT_SHIFT 8
610#define IOSF_BYTE_ENABLES_SHIFT 4
611#define IOSF_BAR_SHIFT 1
612#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200613#define IOSF_PORT_BUNIT 0x03
614#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300615#define IOSF_PORT_NC 0x11
616#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300617#define IOSF_PORT_GPIO_NC 0x13
618#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200619#define IOSF_PORT_DPIO_2 0x1a
620#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200621#define IOSF_PORT_GPIO_SC 0x48
622#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200623#define IOSF_PORT_CCU 0xa9
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200624#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
625#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300626
Jesse Barnes30a970c2013-11-04 13:48:12 -0800627/* See configdb bunit SB addr map */
628#define BUNIT_REG_BISOC 0x11
629
Jesse Barnes30a970c2013-11-04 13:48:12 -0800630#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300631#define DSPFREQSTAT_SHIFT_CHV 24
632#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
633#define DSPFREQGUAR_SHIFT_CHV 8
634#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800635#define DSPFREQSTAT_SHIFT 30
636#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
637#define DSPFREQGUAR_SHIFT 14
638#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200639#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
640#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
641#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300642#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
643#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
644#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
645#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
646#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
647#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
648#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
649#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
650#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
651#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
652#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
653#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200654
655/* See the PUNIT HAS v0.8 for the below bits */
656enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100657 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +0200658 PUNIT_POWER_WELL_RENDER = 0,
659 PUNIT_POWER_WELL_MEDIA = 1,
660 PUNIT_POWER_WELL_DISP2D = 3,
661 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
662 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
663 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
664 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
665 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
666 PUNIT_POWER_WELL_DPIO_RX0 = 10,
667 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300668 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200669
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100670 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200671 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +0200672};
673
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000674enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100675 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000676 SKL_DISP_PW_MISC_IO,
677 SKL_DISP_PW_DDI_A_E,
678 SKL_DISP_PW_DDI_B,
679 SKL_DISP_PW_DDI_C,
680 SKL_DISP_PW_DDI_D,
681 SKL_DISP_PW_1 = 14,
682 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +0200683
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100684 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200685 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100686 SKL_DISP_PW_DC_OFF,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000687};
688
689#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
690#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
691
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800692#define PUNIT_REG_PWRGT_CTRL 0x60
693#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200694#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
695#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
696#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
697#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
698#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800699
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300700#define PUNIT_REG_GPU_LFM 0xd3
701#define PUNIT_REG_GPU_FREQ_REQ 0xd4
702#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200703#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300704#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300705#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400706#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300707
708#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
709#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
710
Deepak S095acd52015-01-17 11:05:59 +0530711#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
712#define FB_GFX_FREQ_FUSE_MASK 0xff
713#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
714#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
715#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
716
717#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
718#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
719
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200720#define PUNIT_REG_DDR_SETUP2 0x139
721#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
722#define FORCE_DDR_LOW_FREQ (1 << 1)
723#define FORCE_DDR_HIGH_FREQ (1 << 0)
724
Deepak S2b6b3a02014-05-27 15:59:30 +0530725#define PUNIT_GPU_STATUS_REG 0xdb
726#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
727#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
728#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
729#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
730
731#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
732#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
733#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
734
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300735#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
736#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
737#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
738#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
739#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
740#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
741#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
742#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
743#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
744#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
745
Deepak S3ef62342015-04-29 08:36:24 +0530746#define VLV_TURBO_SOC_OVERRIDE 0x04
747#define VLV_OVERRIDE_EN 1
748#define VLV_SOC_TDP_EN (1 << 1)
749#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
750#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
751
Deepak S31685c22014-07-03 17:33:01 -0400752#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400753
ymohanmabe4fc042013-08-27 23:40:56 +0300754/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800755#define CCK_FUSE_REG 0x8
756#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300757#define CCK_REG_DSI_PLL_FUSE 0x44
758#define CCK_REG_DSI_PLL_CONTROL 0x48
759#define DSI_PLL_VCO_EN (1 << 31)
760#define DSI_PLL_LDO_GATE (1 << 30)
761#define DSI_PLL_P1_POST_DIV_SHIFT 17
762#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
763#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
764#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
765#define DSI_PLL_MUX_MASK (3 << 9)
766#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
767#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
768#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
769#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
770#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
771#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
772#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
773#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
774#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
775#define DSI_PLL_LOCK (1 << 0)
776#define CCK_REG_DSI_PLL_DIVIDER 0x4c
777#define DSI_PLL_LFSR (1 << 31)
778#define DSI_PLL_FRACTION_EN (1 << 30)
779#define DSI_PLL_FRAC_COUNTER_SHIFT 27
780#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
781#define DSI_PLL_USYNC_CNT_SHIFT 18
782#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
783#define DSI_PLL_N1_DIV_SHIFT 16
784#define DSI_PLL_N1_DIV_MASK (3 << 16)
785#define DSI_PLL_M1_DIV_SHIFT 0
786#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300787#define CCK_CZ_CLOCK_CONTROL 0x62
Jesse Barnes30a970c2013-11-04 13:48:12 -0800788#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Vandana Kannan87d5d252015-09-24 23:29:17 +0300789#define CCK_TRUNK_FORCE_ON (1 << 17)
790#define CCK_TRUNK_FORCE_OFF (1 << 16)
791#define CCK_FREQUENCY_STATUS (0x1f << 8)
792#define CCK_FREQUENCY_STATUS_SHIFT 8
793#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300794
Ville Syrjälä0e767182014-04-25 20:14:31 +0300795/**
796 * DOC: DPIO
797 *
Imre Deakeee21562015-03-10 21:18:30 +0200798 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300799 * ports. DPIO is the name given to such a display PHY. These PHYs
800 * don't follow the standard programming model using direct MMIO
801 * registers, and instead their registers must be accessed trough IOSF
802 * sideband. VLV has one such PHY for driving ports B and C, and CHV
803 * adds another PHY for driving port D. Each PHY responds to specific
804 * IOSF-SB port.
805 *
806 * Each display PHY is made up of one or two channels. Each channel
807 * houses a common lane part which contains the PLL and other common
808 * logic. CH0 common lane also contains the IOSF-SB logic for the
809 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
810 * must be running when any DPIO registers are accessed.
811 *
812 * In addition to having their own registers, the PHYs are also
813 * controlled through some dedicated signals from the display
814 * controller. These include PLL reference clock enable, PLL enable,
815 * and CRI clock selection, for example.
816 *
817 * Eeach channel also has two splines (also called data lanes), and
818 * each spline is made up of one Physical Access Coding Sub-Layer
819 * (PCS) block and two TX lanes. So each channel has two PCS blocks
820 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
821 * data/clock pairs depending on the output type.
822 *
823 * Additionally the PHY also contains an AUX lane with AUX blocks
824 * for each channel. This is used for DP AUX communication, but
825 * this fact isn't really relevant for the driver since AUX is
826 * controlled from the display controller side. No DPIO registers
827 * need to be accessed during AUX communication,
828 *
Imre Deakeee21562015-03-10 21:18:30 +0200829 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900830 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300831 *
832 * For dual channel PHY (VLV/CHV):
833 *
834 * pipe A == CMN/PLL/REF CH0
835 *
836 * pipe B == CMN/PLL/REF CH1
837 *
838 * port B == PCS/TX CH0
839 *
840 * port C == PCS/TX CH1
841 *
842 * This is especially important when we cross the streams
843 * ie. drive port B with pipe B, or port C with pipe A.
844 *
845 * For single channel PHY (CHV):
846 *
847 * pipe C == CMN/PLL/REF CH0
848 *
849 * port D == PCS/TX CH0
850 *
Imre Deakeee21562015-03-10 21:18:30 +0200851 * On BXT the entire PHY channel corresponds to the port. That means
852 * the PLL is also now associated with the port rather than the pipe,
853 * and so the clock needs to be routed to the appropriate transcoder.
854 * Port A PLL is directly connected to transcoder EDP and port B/C
855 * PLLs can be routed to any transcoder A/B/C.
856 *
857 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
858 * digital port D (CHV) or port A (BXT).
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200859 *
Danilo Cesar Lemes de Paulaf03d8ed2015-11-25 18:07:55 +0100860 *
861 * Dual channel PHY (VLV/CHV/BXT)
862 * ---------------------------------
863 * | CH0 | CH1 |
864 * | CMN/PLL/REF | CMN/PLL/REF |
865 * |---------------|---------------| Display PHY
866 * | PCS01 | PCS23 | PCS01 | PCS23 |
867 * |-------|-------|-------|-------|
868 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
869 * ---------------------------------
870 * | DDI0 | DDI1 | DP/HDMI ports
871 * ---------------------------------
872 *
873 * Single channel PHY (CHV/BXT)
874 * -----------------
875 * | CH0 |
876 * | CMN/PLL/REF |
877 * |---------------| Display PHY
878 * | PCS01 | PCS23 |
879 * |-------|-------|
880 * |TX0|TX1|TX2|TX3|
881 * -----------------
882 * | DDI2 | DP/HDMI port
883 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700884 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300885#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300886
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200887#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700888#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
889#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
890#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700891#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700892
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800893#define DPIO_PHY(pipe) ((pipe) >> 1)
894#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
895
Daniel Vetter598fac62013-04-18 22:01:46 +0200896/*
897 * Per pipe/PLL DPIO regs
898 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800899#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700900#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200901#define DPIO_POST_DIV_DAC 0
902#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
903#define DPIO_POST_DIV_LVDS1 2
904#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700905#define DPIO_K_SHIFT (24) /* 4 bits */
906#define DPIO_P1_SHIFT (21) /* 3 bits */
907#define DPIO_P2_SHIFT (16) /* 5 bits */
908#define DPIO_N_SHIFT (12) /* 4 bits */
909#define DPIO_ENABLE_CALIBRATION (1<<11)
910#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
911#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800912#define _VLV_PLL_DW3_CH1 0x802c
913#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700914
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800915#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700916#define DPIO_REFSEL_OVERRIDE 27
917#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
918#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
919#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530920#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700921#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
922#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800923#define _VLV_PLL_DW5_CH1 0x8034
924#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700925
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800926#define _VLV_PLL_DW7_CH0 0x801c
927#define _VLV_PLL_DW7_CH1 0x803c
928#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700929
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800930#define _VLV_PLL_DW8_CH0 0x8040
931#define _VLV_PLL_DW8_CH1 0x8060
932#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200933
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800934#define VLV_PLL_DW9_BCAST 0xc044
935#define _VLV_PLL_DW9_CH0 0x8044
936#define _VLV_PLL_DW9_CH1 0x8064
937#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200938
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800939#define _VLV_PLL_DW10_CH0 0x8048
940#define _VLV_PLL_DW10_CH1 0x8068
941#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200942
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800943#define _VLV_PLL_DW11_CH0 0x804c
944#define _VLV_PLL_DW11_CH1 0x806c
945#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700946
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800947/* Spec for ref block start counts at DW10 */
948#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200949
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800950#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100951
Daniel Vetter598fac62013-04-18 22:01:46 +0200952/*
953 * Per DDI channel DPIO regs
954 */
955
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800956#define _VLV_PCS_DW0_CH0 0x8200
957#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200958#define DPIO_PCS_TX_LANE2_RESET (1<<16)
959#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300960#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
961#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800962#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200963
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300964#define _VLV_PCS01_DW0_CH0 0x200
965#define _VLV_PCS23_DW0_CH0 0x400
966#define _VLV_PCS01_DW0_CH1 0x2600
967#define _VLV_PCS23_DW0_CH1 0x2800
968#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
969#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
970
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800971#define _VLV_PCS_DW1_CH0 0x8204
972#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300973#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200974#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
975#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
976#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
977#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800978#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200979
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300980#define _VLV_PCS01_DW1_CH0 0x204
981#define _VLV_PCS23_DW1_CH0 0x404
982#define _VLV_PCS01_DW1_CH1 0x2604
983#define _VLV_PCS23_DW1_CH1 0x2804
984#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
985#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
986
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800987#define _VLV_PCS_DW8_CH0 0x8220
988#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300989#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
990#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800991#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200992
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800993#define _VLV_PCS01_DW8_CH0 0x0220
994#define _VLV_PCS23_DW8_CH0 0x0420
995#define _VLV_PCS01_DW8_CH1 0x2620
996#define _VLV_PCS23_DW8_CH1 0x2820
997#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
998#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200999
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001000#define _VLV_PCS_DW9_CH0 0x8224
1001#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001002#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1003#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1004#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1005#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1006#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1007#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001008#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001009
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001010#define _VLV_PCS01_DW9_CH0 0x224
1011#define _VLV_PCS23_DW9_CH0 0x424
1012#define _VLV_PCS01_DW9_CH1 0x2624
1013#define _VLV_PCS23_DW9_CH1 0x2824
1014#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1015#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1016
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001017#define _CHV_PCS_DW10_CH0 0x8228
1018#define _CHV_PCS_DW10_CH1 0x8428
1019#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1020#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001021#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1022#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1023#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1024#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1025#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1026#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001027#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1028
Ville Syrjälä1966e592014-04-09 13:29:04 +03001029#define _VLV_PCS01_DW10_CH0 0x0228
1030#define _VLV_PCS23_DW10_CH0 0x0428
1031#define _VLV_PCS01_DW10_CH1 0x2628
1032#define _VLV_PCS23_DW10_CH1 0x2828
1033#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1034#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1035
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001036#define _VLV_PCS_DW11_CH0 0x822c
1037#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001038#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001039#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1040#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1041#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001042#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001043
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001044#define _VLV_PCS01_DW11_CH0 0x022c
1045#define _VLV_PCS23_DW11_CH0 0x042c
1046#define _VLV_PCS01_DW11_CH1 0x262c
1047#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001048#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1049#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001050
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001051#define _VLV_PCS01_DW12_CH0 0x0230
1052#define _VLV_PCS23_DW12_CH0 0x0430
1053#define _VLV_PCS01_DW12_CH1 0x2630
1054#define _VLV_PCS23_DW12_CH1 0x2830
1055#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1056#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1057
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001058#define _VLV_PCS_DW12_CH0 0x8230
1059#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001060#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1061#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1062#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1063#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1064#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001065#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001066
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001067#define _VLV_PCS_DW14_CH0 0x8238
1068#define _VLV_PCS_DW14_CH1 0x8438
1069#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001070
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001071#define _VLV_PCS_DW23_CH0 0x825c
1072#define _VLV_PCS_DW23_CH1 0x845c
1073#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001074
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001075#define _VLV_TX_DW2_CH0 0x8288
1076#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001077#define DPIO_SWING_MARGIN000_SHIFT 16
1078#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001079#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001080#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001081
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001082#define _VLV_TX_DW3_CH0 0x828c
1083#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001084/* The following bit for CHV phy */
1085#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001086#define DPIO_SWING_MARGIN101_SHIFT 16
1087#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001088#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1089
1090#define _VLV_TX_DW4_CH0 0x8290
1091#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001092#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1093#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001094#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1095#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001096#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1097
1098#define _VLV_TX3_DW4_CH0 0x690
1099#define _VLV_TX3_DW4_CH1 0x2a90
1100#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1101
1102#define _VLV_TX_DW5_CH0 0x8294
1103#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001104#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001105#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001106
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001107#define _VLV_TX_DW11_CH0 0x82ac
1108#define _VLV_TX_DW11_CH1 0x84ac
1109#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001110
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001111#define _VLV_TX_DW14_CH0 0x82b8
1112#define _VLV_TX_DW14_CH1 0x84b8
1113#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301114
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001115/* CHV dpPhy registers */
1116#define _CHV_PLL_DW0_CH0 0x8000
1117#define _CHV_PLL_DW0_CH1 0x8180
1118#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1119
1120#define _CHV_PLL_DW1_CH0 0x8004
1121#define _CHV_PLL_DW1_CH1 0x8184
1122#define DPIO_CHV_N_DIV_SHIFT 8
1123#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1124#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1125
1126#define _CHV_PLL_DW2_CH0 0x8008
1127#define _CHV_PLL_DW2_CH1 0x8188
1128#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1129
1130#define _CHV_PLL_DW3_CH0 0x800c
1131#define _CHV_PLL_DW3_CH1 0x818c
1132#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1133#define DPIO_CHV_FIRST_MOD (0 << 8)
1134#define DPIO_CHV_SECOND_MOD (1 << 8)
1135#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301136#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001137#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1138
1139#define _CHV_PLL_DW6_CH0 0x8018
1140#define _CHV_PLL_DW6_CH1 0x8198
1141#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1142#define DPIO_CHV_INT_COEFF_SHIFT 8
1143#define DPIO_CHV_PROP_COEFF_SHIFT 0
1144#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1145
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301146#define _CHV_PLL_DW8_CH0 0x8020
1147#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301148#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1149#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301150#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1151
1152#define _CHV_PLL_DW9_CH0 0x8024
1153#define _CHV_PLL_DW9_CH1 0x81A4
1154#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301155#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301156#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1157#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1158
Ville Syrjälä6669e392015-07-08 23:46:00 +03001159#define _CHV_CMN_DW0_CH0 0x8100
1160#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1161#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1162#define DPIO_ALLDL_POWERDOWN (1 << 1)
1163#define DPIO_ANYDL_POWERDOWN (1 << 0)
1164
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001165#define _CHV_CMN_DW5_CH0 0x8114
1166#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1167#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1168#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1169#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1170#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1171#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1172#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1173#define CHV_BUFLEFTENA1_MASK (3 << 22)
1174
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001175#define _CHV_CMN_DW13_CH0 0x8134
1176#define _CHV_CMN_DW0_CH1 0x8080
1177#define DPIO_CHV_S1_DIV_SHIFT 21
1178#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1179#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1180#define DPIO_CHV_K_DIV_SHIFT 4
1181#define DPIO_PLL_FREQLOCK (1 << 1)
1182#define DPIO_PLL_LOCK (1 << 0)
1183#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1184
1185#define _CHV_CMN_DW14_CH0 0x8138
1186#define _CHV_CMN_DW1_CH1 0x8084
1187#define DPIO_AFC_RECAL (1 << 14)
1188#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001189#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1190#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1191#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1192#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1193#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1194#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1195#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1196#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001197#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1198
Ville Syrjälä9197c882014-04-09 13:29:05 +03001199#define _CHV_CMN_DW19_CH0 0x814c
1200#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001201#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1202#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001203#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001204#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001205
Ville Syrjälä9197c882014-04-09 13:29:05 +03001206#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1207
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001208#define CHV_CMN_DW28 0x8170
1209#define DPIO_CL1POWERDOWNEN (1 << 23)
1210#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001211#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1212#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1213#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1214#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001215
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001216#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001217#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001218#define DPIO_LRC_BYPASS (1 << 3)
1219
1220#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1221 (lane) * 0x200 + (offset))
1222
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001223#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1224#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1225#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1226#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1227#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1228#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1229#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1230#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1231#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1232#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1233#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001234#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1235#define DPIO_FRC_LATENCY_SHFIT 8
1236#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1237#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301238
1239/* BXT PHY registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001240#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001242#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301243#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1244
1245#define _PHY_CTL_FAMILY_EDP 0x64C80
1246#define _PHY_CTL_FAMILY_DDI 0x64C90
1247#define COMMON_RESET_DIS (1 << 31)
1248#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1249 _PHY_CTL_FAMILY_EDP)
1250
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301251/* BXT PHY PLL registers */
1252#define _PORT_PLL_A 0x46074
1253#define _PORT_PLL_B 0x46078
1254#define _PORT_PLL_C 0x4607c
1255#define PORT_PLL_ENABLE (1 << 31)
1256#define PORT_PLL_LOCK (1 << 30)
1257#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001258#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301259
1260#define _PORT_PLL_EBB_0_A 0x162034
1261#define _PORT_PLL_EBB_0_B 0x6C034
1262#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001263#define PORT_PLL_P1_SHIFT 13
1264#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1265#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1266#define PORT_PLL_P2_SHIFT 8
1267#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1268#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001269#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301270 _PORT_PLL_EBB_0_B, \
1271 _PORT_PLL_EBB_0_C)
1272
1273#define _PORT_PLL_EBB_4_A 0x162038
1274#define _PORT_PLL_EBB_4_B 0x6C038
1275#define _PORT_PLL_EBB_4_C 0x6C344
1276#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1277#define PORT_PLL_RECALIBRATE (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001278#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301279 _PORT_PLL_EBB_4_B, \
1280 _PORT_PLL_EBB_4_C)
1281
1282#define _PORT_PLL_0_A 0x162100
1283#define _PORT_PLL_0_B 0x6C100
1284#define _PORT_PLL_0_C 0x6C380
1285/* PORT_PLL_0_A */
1286#define PORT_PLL_M2_MASK 0xFF
1287/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001288#define PORT_PLL_N_SHIFT 8
1289#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1290#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301291/* PORT_PLL_2_A */
1292#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1293/* PORT_PLL_3_A */
1294#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1295/* PORT_PLL_6_A */
1296#define PORT_PLL_PROP_COEFF_MASK 0xF
1297#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1298#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1299#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1300#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1301/* PORT_PLL_8_A */
1302#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301303/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001304#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1305#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301306/* PORT_PLL_10_A */
1307#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301308#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301309#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001310#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301311#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1312 _PORT_PLL_0_B, \
1313 _PORT_PLL_0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301315
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301316/* BXT PHY common lane registers */
1317#define _PORT_CL1CM_DW0_A 0x162000
1318#define _PORT_CL1CM_DW0_BC 0x6C000
1319#define PHY_POWER_GOOD (1 << 16)
1320#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1321 _PORT_CL1CM_DW0_A)
1322
1323#define _PORT_CL1CM_DW9_A 0x162024
1324#define _PORT_CL1CM_DW9_BC 0x6C024
1325#define IREF0RC_OFFSET_SHIFT 8
1326#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1327#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1328 _PORT_CL1CM_DW9_A)
1329
1330#define _PORT_CL1CM_DW10_A 0x162028
1331#define _PORT_CL1CM_DW10_BC 0x6C028
1332#define IREF1RC_OFFSET_SHIFT 8
1333#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1334#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1335 _PORT_CL1CM_DW10_A)
1336
1337#define _PORT_CL1CM_DW28_A 0x162070
1338#define _PORT_CL1CM_DW28_BC 0x6C070
1339#define OCL1_POWER_DOWN_EN (1 << 23)
1340#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1341#define SUS_CLK_CONFIG 0x3
1342#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1343 _PORT_CL1CM_DW28_A)
1344
1345#define _PORT_CL1CM_DW30_A 0x162078
1346#define _PORT_CL1CM_DW30_BC 0x6C078
1347#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1348#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1349 _PORT_CL1CM_DW30_A)
1350
1351/* Defined for PHY0 only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001352#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301353#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1354
1355/* BXT PHY Ref registers */
1356#define _PORT_REF_DW3_A 0x16218C
1357#define _PORT_REF_DW3_BC 0x6C18C
1358#define GRC_DONE (1 << 22)
1359#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1360 _PORT_REF_DW3_A)
1361
1362#define _PORT_REF_DW6_A 0x162198
1363#define _PORT_REF_DW6_BC 0x6C198
1364/*
1365 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1366 * after testing.
1367 */
1368#define GRC_CODE_SHIFT 23
1369#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1370#define GRC_CODE_FAST_SHIFT 16
1371#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1372#define GRC_CODE_SLOW_SHIFT 8
1373#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1374#define GRC_CODE_NOM_MASK 0xFF
1375#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1376 _PORT_REF_DW6_A)
1377
1378#define _PORT_REF_DW8_A 0x1621A0
1379#define _PORT_REF_DW8_BC 0x6C1A0
1380#define GRC_DIS (1 << 15)
1381#define GRC_RDY_OVRD (1 << 1)
1382#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1383 _PORT_REF_DW8_A)
1384
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301385/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301386#define _PORT_PCS_DW10_LN01_A 0x162428
1387#define _PORT_PCS_DW10_LN01_B 0x6C428
1388#define _PORT_PCS_DW10_LN01_C 0x6C828
1389#define _PORT_PCS_DW10_GRP_A 0x162C28
1390#define _PORT_PCS_DW10_GRP_B 0x6CC28
1391#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301393 _PORT_PCS_DW10_LN01_B, \
1394 _PORT_PCS_DW10_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001395#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301396 _PORT_PCS_DW10_GRP_B, \
1397 _PORT_PCS_DW10_GRP_C)
1398#define TX2_SWING_CALC_INIT (1 << 31)
1399#define TX1_SWING_CALC_INIT (1 << 30)
1400
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301401#define _PORT_PCS_DW12_LN01_A 0x162430
1402#define _PORT_PCS_DW12_LN01_B 0x6C430
1403#define _PORT_PCS_DW12_LN01_C 0x6C830
1404#define _PORT_PCS_DW12_LN23_A 0x162630
1405#define _PORT_PCS_DW12_LN23_B 0x6C630
1406#define _PORT_PCS_DW12_LN23_C 0x6CA30
1407#define _PORT_PCS_DW12_GRP_A 0x162c30
1408#define _PORT_PCS_DW12_GRP_B 0x6CC30
1409#define _PORT_PCS_DW12_GRP_C 0x6CE30
1410#define LANESTAGGER_STRAP_OVRD (1 << 6)
1411#define LANE_STAGGER_MASK 0x1F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001412#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301413 _PORT_PCS_DW12_LN01_B, \
1414 _PORT_PCS_DW12_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001415#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301416 _PORT_PCS_DW12_LN23_B, \
1417 _PORT_PCS_DW12_LN23_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001418#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301419 _PORT_PCS_DW12_GRP_B, \
1420 _PORT_PCS_DW12_GRP_C)
1421
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301422/* BXT PHY TX registers */
1423#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1424 ((lane) & 1) * 0x80)
1425
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301426#define _PORT_TX_DW2_LN0_A 0x162508
1427#define _PORT_TX_DW2_LN0_B 0x6C508
1428#define _PORT_TX_DW2_LN0_C 0x6C908
1429#define _PORT_TX_DW2_GRP_A 0x162D08
1430#define _PORT_TX_DW2_GRP_B 0x6CD08
1431#define _PORT_TX_DW2_GRP_C 0x6CF08
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001432#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301433 _PORT_TX_DW2_GRP_B, \
1434 _PORT_TX_DW2_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001435#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301436 _PORT_TX_DW2_LN0_B, \
1437 _PORT_TX_DW2_LN0_C)
1438#define MARGIN_000_SHIFT 16
1439#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1440#define UNIQ_TRANS_SCALE_SHIFT 8
1441#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1442
1443#define _PORT_TX_DW3_LN0_A 0x16250C
1444#define _PORT_TX_DW3_LN0_B 0x6C50C
1445#define _PORT_TX_DW3_LN0_C 0x6C90C
1446#define _PORT_TX_DW3_GRP_A 0x162D0C
1447#define _PORT_TX_DW3_GRP_B 0x6CD0C
1448#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301450 _PORT_TX_DW3_GRP_B, \
1451 _PORT_TX_DW3_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301453 _PORT_TX_DW3_LN0_B, \
1454 _PORT_TX_DW3_LN0_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301455#define SCALE_DCOMP_METHOD (1 << 26)
1456#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301457
1458#define _PORT_TX_DW4_LN0_A 0x162510
1459#define _PORT_TX_DW4_LN0_B 0x6C510
1460#define _PORT_TX_DW4_LN0_C 0x6C910
1461#define _PORT_TX_DW4_GRP_A 0x162D10
1462#define _PORT_TX_DW4_GRP_B 0x6CD10
1463#define _PORT_TX_DW4_GRP_C 0x6CF10
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001464#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301465 _PORT_TX_DW4_LN0_B, \
1466 _PORT_TX_DW4_LN0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001467#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301468 _PORT_TX_DW4_GRP_B, \
1469 _PORT_TX_DW4_GRP_C)
1470#define DEEMPH_SHIFT 24
1471#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1472
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301473#define _PORT_TX_DW14_LN0_A 0x162538
1474#define _PORT_TX_DW14_LN0_B 0x6C538
1475#define _PORT_TX_DW14_LN0_C 0x6C938
1476#define LATENCY_OPTIM_SHIFT 30
1477#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001478#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301479 _PORT_TX_DW14_LN0_B, \
1480 _PORT_TX_DW14_LN0_C) + \
1481 _BXT_LANE_OFFSET(lane))
1482
David Weinehallf8896f52015-06-25 11:11:03 +03001483/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001484#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001485/* SKL VccIO mask */
1486#define SKL_VCCIO_MASK 0x1
1487/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001488#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001489/* I_boost values */
1490#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1491#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1492/* Balance leg disable bits */
1493#define BALANCE_LEG_DISABLE_SHIFT 23
1494
Jesse Barnes585fb112008-07-29 11:54:06 -07001495/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001496 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001497 * [0-7] @ 0x2000 gen2,gen3
1498 * [8-15] @ 0x3000 945,g33,pnv
1499 *
1500 * [0-15] @ 0x3000 gen4,gen5
1501 *
1502 * [0-15] @ 0x100000 gen6,vlv,chv
1503 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001504 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001505#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001506#define I830_FENCE_START_MASK 0x07f80000
1507#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001508#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001509#define I830_FENCE_PITCH_SHIFT 4
1510#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001511#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001512#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001513#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001514
1515#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001516#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001518#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1519#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001520#define I965_FENCE_PITCH_SHIFT 2
1521#define I965_FENCE_TILING_Y_SHIFT 1
1522#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001523#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001525#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1526#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001527#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001528#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001529
Deepak S2b6b3a02014-05-27 15:59:30 +05301530
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001531/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001532#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001533#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001534#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001535#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1536#define TILECTL_BACKSNOOP_DIS (1 << 3)
1537
Jesse Barnesde151cf2008-11-12 10:03:55 -08001538/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001539 * Instruction and interrupt control regs
1540 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001541#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001542#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1543#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001544#define PGTBL_ER _MMIO(0x02024)
1545#define PRB0_BASE (0x2030-0x30)
1546#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1547#define PRB2_BASE (0x2050-0x30) /* gen3 */
1548#define SRB0_BASE (0x2100-0x30) /* gen2 */
1549#define SRB1_BASE (0x2110-0x30) /* gen2 */
1550#define SRB2_BASE (0x2120-0x30) /* 830 */
1551#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001552#define RENDER_RING_BASE 0x02000
1553#define BSD_RING_BASE 0x04000
1554#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001555#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001556#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001557#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001558#define RING_TAIL(base) _MMIO((base)+0x30)
1559#define RING_HEAD(base) _MMIO((base)+0x34)
1560#define RING_START(base) _MMIO((base)+0x38)
1561#define RING_CTL(base) _MMIO((base)+0x3c)
1562#define RING_SYNC_0(base) _MMIO((base)+0x40)
1563#define RING_SYNC_1(base) _MMIO((base)+0x44)
1564#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001565#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1566#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1567#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1568#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1569#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1570#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1571#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1572#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1573#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1574#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1575#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1576#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001577#define GEN6_NOSYNC INVALID_MMIO_REG
1578#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1579#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1580#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1581#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1582#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001583#define RESET_CTL_REQUEST_RESET (1 << 0)
1584#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001586#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001587#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001588#define GEN7_WR_WATERMARK _MMIO(0x4028)
1589#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1590#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001591#define ARB_MODE_SWIZZLE_SNB (1<<4)
1592#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001593#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1594#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001595/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001596#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001597#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001598#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1599#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001601#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001602#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001603#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1605#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001606#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001607#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1608#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001609#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001610#define DONE_REG _MMIO(0x40b0)
1611#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1612#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1613#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1614#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1615#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1616#define RING_ACTHD(base) _MMIO((base)+0x74)
1617#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1618#define RING_NOPID(base) _MMIO((base)+0x94)
1619#define RING_IMR(base) _MMIO((base)+0xa8)
1620#define RING_HWSTAM(base) _MMIO((base)+0x98)
1621#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1622#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001623#define TAIL_ADDR 0x001FFFF8
1624#define HEAD_WRAP_COUNT 0xFFE00000
1625#define HEAD_WRAP_ONE 0x00200000
1626#define HEAD_ADDR 0x001FFFFC
1627#define RING_NR_PAGES 0x001FF000
1628#define RING_REPORT_MASK 0x00000006
1629#define RING_REPORT_64K 0x00000002
1630#define RING_REPORT_128K 0x00000004
1631#define RING_NO_REPORT 0x00000000
1632#define RING_VALID_MASK 0x00000001
1633#define RING_VALID 0x00000001
1634#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001635#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1636#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001637#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001638
Arun Siluvery33136b02016-01-21 21:43:47 +00001639#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1640#define RING_MAX_NONPRIV_SLOTS 12
1641
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001642#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001643
Chris Wilson8168bd42010-11-11 17:54:52 +00001644#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001645#define PRB0_TAIL _MMIO(0x2030)
1646#define PRB0_HEAD _MMIO(0x2034)
1647#define PRB0_START _MMIO(0x2038)
1648#define PRB0_CTL _MMIO(0x203c)
1649#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1650#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1651#define PRB1_START _MMIO(0x2048) /* 915+ only */
1652#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001653#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001654#define IPEIR_I965 _MMIO(0x2064)
1655#define IPEHR_I965 _MMIO(0x2068)
1656#define GEN7_SC_INSTDONE _MMIO(0x7100)
1657#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1658#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyd53bd482012-08-22 11:32:14 -07001659#define I915_NUM_INSTDONE_REG 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001660#define RING_IPEIR(base) _MMIO((base)+0x64)
1661#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001662/*
1663 * On GEN4, only the render ring INSTDONE exists and has a different
1664 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001665 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001666 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001667#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1668#define RING_INSTPS(base) _MMIO((base)+0x70)
1669#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1670#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1671#define RING_INSTPM(base) _MMIO((base)+0xc0)
1672#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1673#define INSTPS _MMIO(0x2070) /* 965+ only */
1674#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1675#define ACTHD_I965 _MMIO(0x2074)
1676#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07001677#define HWS_ADDRESS_MASK 0xfffff000
1678#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001679#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001680#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001681#define IPEIR _MMIO(0x2088)
1682#define IPEHR _MMIO(0x208c)
1683#define GEN2_INSTDONE _MMIO(0x2090)
1684#define NOPID _MMIO(0x2094)
1685#define HWSTAM _MMIO(0x2098)
1686#define DMA_FADD_I8XX _MMIO(0x20d0)
1687#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001688#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001689#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1690#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1691#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1692#define RING_BBADDR(base) _MMIO((base)+0x140)
1693#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1694#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1695#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1696#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1697#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001699#define ERROR_GEN6 _MMIO(0x40a0)
1700#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03001701#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001702#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001703#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001704#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001705#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001706#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001707#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001708#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001709#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001710#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1713#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001715#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001716#define FPGA_DBG_RM_NOCLAIM (1<<31)
1717
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02001718#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1719#define CLAIM_ER_CLR (1 << 31)
1720#define CLAIM_ER_OVERFLOW (1 << 16)
1721#define CLAIM_ER_CTR_MASK 0xffff
1722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001723#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001724/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001725#define DERRMR_PIPEA_SCANLINE (1<<0)
1726#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1727#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1728#define DERRMR_PIPEA_VBLANK (1<<3)
1729#define DERRMR_PIPEA_HBLANK (1<<5)
1730#define DERRMR_PIPEB_SCANLINE (1<<8)
1731#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1732#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1733#define DERRMR_PIPEB_VBLANK (1<<11)
1734#define DERRMR_PIPEB_HBLANK (1<<13)
1735/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1736#define DERRMR_PIPEC_SCANLINE (1<<14)
1737#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1738#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1739#define DERRMR_PIPEC_VBLANK (1<<21)
1740#define DERRMR_PIPEC_HBLANK (1<<22)
1741
Chris Wilson0f3b6842013-01-15 12:05:55 +00001742
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001743/* GM45+ chicken bits -- debug workaround bits that may be required
1744 * for various sorts of correct behavior. The top 16 bits of each are
1745 * the enables for writing to the corresponding low bit.
1746 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001747#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01001748#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001749#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001750/* Disables pipelining of read flushes past the SF-WIZ interface.
1751 * Required on all Ironlake steppings according to the B-Spec, but the
1752 * particular danger of not doing so is not specified.
1753 */
1754# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001755#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05001756#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001757#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001758#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1759#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001760
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001762# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001763# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001764# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301765# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001766# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001768#define GEN6_GT_MODE _MMIO(0x20d0)
1769#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001770#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1771#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1772#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1773#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001774#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001775#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001776#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1777#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001779#define GFX_MODE _MMIO(0x2520)
1780#define GFX_MODE_GEN7 _MMIO(0x229c)
1781#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001782#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001783#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001784#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001785#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1786#define GFX_REPLAY_MODE (1<<11)
1787#define GFX_PSMI_GRANULARITY (1<<10)
1788#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001789#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001790
Dave Gordon4df001d2015-08-12 15:43:42 +01001791#define GFX_FORWARD_VBLANK_MASK (3<<5)
1792#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1793#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1794#define GFX_FORWARD_VBLANK_COND (2<<5)
1795
Daniel Vettera7e806d2012-07-11 16:27:55 +02001796#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301797#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001799#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1800#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1801#define SCPD0 _MMIO(0x209c) /* 915+ only */
1802#define IER _MMIO(0x20a0)
1803#define IIR _MMIO(0x20a4)
1804#define IMR _MMIO(0x20a8)
1805#define ISR _MMIO(0x20ac)
1806#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001807#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001808#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001809#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1810#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1811#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1812#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1813#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1814#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1815#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301816#define VLV_PCBR_ADDR_SHIFT 12
1817
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001818#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001819#define EIR _MMIO(0x20b0)
1820#define EMR _MMIO(0x20b4)
1821#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001822#define GM45_ERROR_PAGE_TABLE (1<<5)
1823#define GM45_ERROR_MEM_PRIV (1<<4)
1824#define I915_ERROR_PAGE_TABLE (1<<4)
1825#define GM45_ERROR_CP_PRIV (1<<3)
1826#define I915_ERROR_MEMORY_REFRESH (1<<1)
1827#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001828#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08001829#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001830#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001831 will not assert AGPBUSY# and will only
1832 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001833#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001834#define INSTPM_TLB_INVALIDATE (1<<9)
1835#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001836#define ACTHD _MMIO(0x20c8)
1837#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03001838#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1839#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1840#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001841#define FW_BLC _MMIO(0x20d8)
1842#define FW_BLC2 _MMIO(0x20dc)
1843#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001844#define FW_BLC_SELF_EN_MASK (1<<31)
1845#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1846#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001847#define MM_BURST_LENGTH 0x00700000
1848#define MM_FIFO_WATERMARK 0x0001F000
1849#define LM_BURST_LENGTH 0x00000700
1850#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001851#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001852
1853/* Make render/texture TLB fetches lower priorty than associated data
1854 * fetches. This is not turned on by default
1855 */
1856#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1857
1858/* Isoch request wait on GTT enable (Display A/B/C streams).
1859 * Make isoch requests stall on the TLB update. May cause
1860 * display underruns (test mode only)
1861 */
1862#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1863
1864/* Block grant count for isoch requests when block count is
1865 * set to a finite value.
1866 */
1867#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1868#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1869#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1870#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1871#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1872
1873/* Enable render writes to complete in C2/C3/C4 power states.
1874 * If this isn't enabled, render writes are prevented in low
1875 * power states. That seems bad to me.
1876 */
1877#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1878
1879/* This acknowledges an async flip immediately instead
1880 * of waiting for 2TLB fetches.
1881 */
1882#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1883
1884/* Enables non-sequential data reads through arbiter
1885 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001886#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001887
1888/* Disable FSB snooping of cacheable write cycles from binner/render
1889 * command stream
1890 */
1891#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1892
1893/* Arbiter time slice for non-isoch streams */
1894#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1895#define MI_ARB_TIME_SLICE_1 (0 << 5)
1896#define MI_ARB_TIME_SLICE_2 (1 << 5)
1897#define MI_ARB_TIME_SLICE_4 (2 << 5)
1898#define MI_ARB_TIME_SLICE_6 (3 << 5)
1899#define MI_ARB_TIME_SLICE_8 (4 << 5)
1900#define MI_ARB_TIME_SLICE_10 (5 << 5)
1901#define MI_ARB_TIME_SLICE_14 (6 << 5)
1902#define MI_ARB_TIME_SLICE_16 (7 << 5)
1903
1904/* Low priority grace period page size */
1905#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1906#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1907
1908/* Disable display A/B trickle feed */
1909#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1910
1911/* Set display plane priority */
1912#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1913#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1914
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001915#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001916#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1917#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001919#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001920#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001921#define CM0_IZ_OPT_DISABLE (1<<6)
1922#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001923#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001924#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1925#define CM0_COLOR_EVICT_DISABLE (1<<3)
1926#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1927#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001928#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1929#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001930#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001931#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001932#define ECO_GATING_CX_ONLY (1<<3)
1933#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301936#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001937#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001938#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001939#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1940#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001941#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001943#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08001944#define GEN6_BLITTER_LOCK_SHIFT 16
1945#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1946
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001947#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00001948#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001949#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001950#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001951
Deepak S693d11c2015-01-16 20:42:16 +05301952/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001954#define CHV_FGT_DISABLE_SS0 (1 << 10)
1955#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301956#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1957#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1958#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1959#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1960#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1961#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1962#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1963#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001966#define GEN8_F2_SS_DIS_SHIFT 21
1967#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06001968#define GEN8_F2_S_ENA_SHIFT 25
1969#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1970
1971#define GEN9_F2_SS_DIS_SHIFT 20
1972#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001974#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001975#define GEN8_EU_DIS0_S0_MASK 0xffffff
1976#define GEN8_EU_DIS0_S1_SHIFT 24
1977#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001979#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001980#define GEN8_EU_DIS1_S1_MASK 0xffff
1981#define GEN8_EU_DIS1_S2_SHIFT 16
1982#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1983
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001984#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001985#define GEN8_EU_DIS2_S2_MASK 0xff
1986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001987#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001989#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01001990#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1991#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1992#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1993#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001994
Ben Widawskycc609d52013-05-28 19:22:29 -07001995/* On modern GEN architectures interrupt control consists of two sets
1996 * of registers. The first set pertains to the ring generating the
1997 * interrupt. The second control is for the functional block generating the
1998 * interrupt. These are PM, GT, DE, etc.
1999 *
2000 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2001 * GT interrupt bits, so we don't need to duplicate the defines.
2002 *
2003 * These defines should cover us well from SNB->HSW with minor exceptions
2004 * it can also work on ILK.
2005 */
2006#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2007#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2008#define GT_BLT_USER_INTERRUPT (1 << 22)
2009#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2010#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002011#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002012#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002013#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2014#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2015#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2016#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2017#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2018#define GT_RENDER_USER_INTERRUPT (1 << 0)
2019
Ben Widawsky12638c52013-05-28 19:22:31 -07002020#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2021#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2022
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002023#define GT_PARITY_ERROR(dev) \
2024 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03002025 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002026
Ben Widawskycc609d52013-05-28 19:22:29 -07002027/* These are all the "old" interrupts */
2028#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002029
2030#define I915_PM_INTERRUPT (1<<31)
2031#define I915_ISP_INTERRUPT (1<<22)
2032#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2033#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002034#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002035#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002036#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2037#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002038#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2039#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002040#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002041#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002042#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002043#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002044#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002045#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002046#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002047#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002048#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002049#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002050#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002051#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002052#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002053#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002054#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2055#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2056#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2057#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2058#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002059#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2060#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002061#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002062#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002063#define I915_USER_INTERRUPT (1<<1)
2064#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002065#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002067#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002069#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002070#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002071#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002072#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2073#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2074#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2075#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002076#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002077#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2078#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2079#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2080#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2081#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2082#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2083#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2084#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2085
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002086/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002087 * Framebuffer compression (915+ only)
2088 */
2089
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002090#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2091#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2092#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002093#define FBC_CTL_EN (1<<31)
2094#define FBC_CTL_PERIODIC (1<<30)
2095#define FBC_CTL_INTERVAL_SHIFT (16)
2096#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002097#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002098#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002099#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002100#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002101#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002102#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002103#define FBC_STAT_COMPRESSING (1<<31)
2104#define FBC_STAT_COMPRESSED (1<<30)
2105#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002106#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002108#define FBC_CTL_FENCE_DBL (0<<4)
2109#define FBC_CTL_IDLE_IMM (0<<2)
2110#define FBC_CTL_IDLE_FULL (1<<2)
2111#define FBC_CTL_IDLE_LINE (2<<2)
2112#define FBC_CTL_IDLE_DEBUG (3<<2)
2113#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002114#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2116#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002118#define FBC_STATUS2 _MMIO(0x43214)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002119#define FBC_COMPRESSION_MASK 0x7ff
2120
Jesse Barnes585fb112008-07-29 11:54:06 -07002121#define FBC_LL_SIZE (1536)
2122
Jesse Barnes74dff282009-09-14 15:39:40 -07002123/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002124#define DPFC_CB_BASE _MMIO(0x3200)
2125#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002126#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002127#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2128#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002129#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002130#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002131#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002132#define DPFC_SR_EN (1<<10)
2133#define DPFC_CTL_LIMIT_1X (0<<6)
2134#define DPFC_CTL_LIMIT_2X (1<<6)
2135#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002136#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002137#define DPFC_RECOMP_STALL_EN (1<<27)
2138#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2139#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2140#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2141#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002142#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002143#define DPFC_INVAL_SEG_SHIFT (16)
2144#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2145#define DPFC_COMP_SEG_SHIFT (0)
2146#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002147#define DPFC_STATUS2 _MMIO(0x3214)
2148#define DPFC_FENCE_YOFF _MMIO(0x3218)
2149#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002150#define DPFC_HT_MODIFY (1<<31)
2151
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002152/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002153#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2154#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002155#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002156/* The bit 28-8 is reserved */
2157#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2159#define ILK_DPFC_STATUS _MMIO(0x43210)
2160#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2161#define ILK_DPFC_CHICKEN _MMIO(0x43224)
2162#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002163#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002164#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002165
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002166#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002167#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002168#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002169
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002170
Jesse Barnes585fb112008-07-29 11:54:06 -07002171/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002172 * Framebuffer compression for Sandybridge
2173 *
2174 * The following two registers are of type GTTMMADR
2175 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002177#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002178#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002179
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002180/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002181#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002183#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002184#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002186#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002187#define FBC_REND_NUKE (1<<2)
2188#define FBC_REND_CACHE_CLEAN (1<<1)
2189
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002190/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002191 * GPIO regs
2192 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002193#define GPIOA _MMIO(0x5010)
2194#define GPIOB _MMIO(0x5014)
2195#define GPIOC _MMIO(0x5018)
2196#define GPIOD _MMIO(0x501c)
2197#define GPIOE _MMIO(0x5020)
2198#define GPIOF _MMIO(0x5024)
2199#define GPIOG _MMIO(0x5028)
2200#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002201# define GPIO_CLOCK_DIR_MASK (1 << 0)
2202# define GPIO_CLOCK_DIR_IN (0 << 1)
2203# define GPIO_CLOCK_DIR_OUT (1 << 1)
2204# define GPIO_CLOCK_VAL_MASK (1 << 2)
2205# define GPIO_CLOCK_VAL_OUT (1 << 3)
2206# define GPIO_CLOCK_VAL_IN (1 << 4)
2207# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2208# define GPIO_DATA_DIR_MASK (1 << 8)
2209# define GPIO_DATA_DIR_IN (0 << 9)
2210# define GPIO_DATA_DIR_OUT (1 << 9)
2211# define GPIO_DATA_VAL_MASK (1 << 10)
2212# define GPIO_DATA_VAL_OUT (1 << 11)
2213# define GPIO_DATA_VAL_IN (1 << 12)
2214# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002216#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002217#define GMBUS_RATE_100KHZ (0<<8)
2218#define GMBUS_RATE_50KHZ (1<<8)
2219#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2220#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2221#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002222#define GMBUS_PIN_DISABLED 0
2223#define GMBUS_PIN_SSC 1
2224#define GMBUS_PIN_VGADDC 2
2225#define GMBUS_PIN_PANEL 3
2226#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2227#define GMBUS_PIN_DPC 4 /* HDMIC */
2228#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2229#define GMBUS_PIN_DPD 6 /* HDMID */
2230#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002231#define GMBUS_PIN_1_BXT 1
2232#define GMBUS_PIN_2_BXT 2
2233#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002234#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002235#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002236#define GMBUS_SW_CLR_INT (1<<31)
2237#define GMBUS_SW_RDY (1<<30)
2238#define GMBUS_ENT (1<<29) /* enable timeout */
2239#define GMBUS_CYCLE_NONE (0<<25)
2240#define GMBUS_CYCLE_WAIT (1<<25)
2241#define GMBUS_CYCLE_INDEX (2<<25)
2242#define GMBUS_CYCLE_STOP (4<<25)
2243#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002244#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002245#define GMBUS_SLAVE_INDEX_SHIFT 8
2246#define GMBUS_SLAVE_ADDR_SHIFT 1
2247#define GMBUS_SLAVE_READ (1<<0)
2248#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002249#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002250#define GMBUS_INUSE (1<<15)
2251#define GMBUS_HW_WAIT_PHASE (1<<14)
2252#define GMBUS_STALL_TIMEOUT (1<<13)
2253#define GMBUS_INT (1<<12)
2254#define GMBUS_HW_RDY (1<<11)
2255#define GMBUS_SATOER (1<<10)
2256#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002257#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2258#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002259#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2260#define GMBUS_NAK_EN (1<<3)
2261#define GMBUS_IDLE_EN (1<<2)
2262#define GMBUS_HW_WAIT_EN (1<<1)
2263#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002264#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002265#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002266
Jesse Barnes585fb112008-07-29 11:54:06 -07002267/*
2268 * Clock control & power management
2269 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002270#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2271#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2272#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002273#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002275#define VGA0 _MMIO(0x6000)
2276#define VGA1 _MMIO(0x6004)
2277#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002278#define VGA0_PD_P2_DIV_4 (1 << 7)
2279#define VGA0_PD_P1_DIV_2 (1 << 5)
2280#define VGA0_PD_P1_SHIFT 0
2281#define VGA0_PD_P1_MASK (0x1f << 0)
2282#define VGA1_PD_P2_DIV_4 (1 << 15)
2283#define VGA1_PD_P1_DIV_2 (1 << 13)
2284#define VGA1_PD_P1_SHIFT 8
2285#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002286#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002287#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2288#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002289#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002290#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002291#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002292#define DPLL_VGA_MODE_DIS (1 << 28)
2293#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2294#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2295#define DPLL_MODE_MASK (3 << 26)
2296#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2297#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2298#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2299#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2300#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2301#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002302#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002303#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002304#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002305#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2306#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002307#define DPLL_PORTC_READY_MASK (0xf << 4)
2308#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002309
Jesse Barnes585fb112008-07-29 11:54:06 -07002310#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002311
2312/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002313#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002314#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002315#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002316#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002317#define PHY_LDO_DELAY_0NS 0x0
2318#define PHY_LDO_DELAY_200NS 0x1
2319#define PHY_LDO_DELAY_600NS 0x2
2320#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002321#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002322#define PHY_CH_SU_PSR 0x1
2323#define PHY_CH_DEEP_PSR 0x7
2324#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2325#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002326#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002327#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002328#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2329#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002330
Jesse Barnes585fb112008-07-29 11:54:06 -07002331/*
2332 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2333 * this field (only one bit may be set).
2334 */
2335#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2336#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002337#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002338/* i830, required in DVO non-gang */
2339#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2340#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2341#define PLL_REF_INPUT_DREFCLK (0 << 13)
2342#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2343#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2344#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2345#define PLL_REF_INPUT_MASK (3 << 13)
2346#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002347/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002348# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2349# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2350# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2351# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2352# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2353
Jesse Barnes585fb112008-07-29 11:54:06 -07002354/*
2355 * Parallel to Serial Load Pulse phase selection.
2356 * Selects the phase for the 10X DPLL clock for the PCIe
2357 * digital display port. The range is 4 to 13; 10 or more
2358 * is just a flip delay. The default is 6
2359 */
2360#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2361#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2362/*
2363 * SDVO multiplier for 945G/GM. Not used on 965.
2364 */
2365#define SDVO_MULTIPLIER_MASK 0x000000ff
2366#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2367#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002368
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002369#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2370#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2371#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002372#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002373
Jesse Barnes585fb112008-07-29 11:54:06 -07002374/*
2375 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2376 *
2377 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2378 */
2379#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2380#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2381/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2382#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2383#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2384/*
2385 * SDVO/UDI pixel multiplier.
2386 *
2387 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2388 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2389 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2390 * dummy bytes in the datastream at an increased clock rate, with both sides of
2391 * the link knowing how many bytes are fill.
2392 *
2393 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2394 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2395 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2396 * through an SDVO command.
2397 *
2398 * This register field has values of multiplication factor minus 1, with
2399 * a maximum multiplier of 5 for SDVO.
2400 */
2401#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2402#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2403/*
2404 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2405 * This best be set to the default value (3) or the CRT won't work. No,
2406 * I don't entirely understand what this does...
2407 */
2408#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2409#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002411#define _FPA0 0x6040
2412#define _FPA1 0x6044
2413#define _FPB0 0x6048
2414#define _FPB1 0x604c
2415#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2416#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002417#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002418#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002419#define FP_N_DIV_SHIFT 16
2420#define FP_M1_DIV_MASK 0x00003f00
2421#define FP_M1_DIV_SHIFT 8
2422#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002423#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002424#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002425#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002426#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2427#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2428#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2429#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2430#define DPLLB_TEST_N_BYPASS (1 << 19)
2431#define DPLLB_TEST_M_BYPASS (1 << 18)
2432#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2433#define DPLLA_TEST_N_BYPASS (1 << 3)
2434#define DPLLA_TEST_M_BYPASS (1 << 2)
2435#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002436#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002437#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002438#define DSTATE_PLL_D3_OFF (1<<3)
2439#define DSTATE_GFX_CLOCK_GATING (1<<1)
2440#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002441#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002442# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2443# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2444# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2445# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2446# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2447# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2448# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2449# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2450# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2451# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2452# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2453# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2454# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2455# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2456# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2457# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2458# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2459# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2460# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2461# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2462# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2463# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2464# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2465# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2466# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2467# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2468# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2469# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002470/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002471 * This bit must be set on the 830 to prevent hangs when turning off the
2472 * overlay scaler.
2473 */
2474# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2475# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2476# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2477# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2478# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002480#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002481# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2482# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2483# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2484# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2485# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2486# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2487# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2488# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2489# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002490/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002491# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2492# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2493# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2494# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002495/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002496# define SV_CLOCK_GATE_DISABLE (1 << 0)
2497# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2498# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2499# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2500# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2501# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2502# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2503# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2504# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2505# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2506# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2507# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2508# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2509# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2510# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2511# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2512# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2513# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2514
2515# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002516/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002517# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2518# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2519# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2520# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2521# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2522# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002523/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002524# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2525# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2526# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2527# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2528# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2529# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2530# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2531# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2532# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2533# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2534# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2535# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2536# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2537# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2538# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2539# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2540# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2541# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2542# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002544#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002545#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2546#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2547#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002550#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002552#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2553#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002555#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002556#define FW_CSPWRDWNEN (1<<15)
2557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002558#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002560#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002561#define CDCLK_FREQ_SHIFT 4
2562#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2563#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002566#define PFI_CREDIT_63 (9 << 28) /* chv only */
2567#define PFI_CREDIT_31 (8 << 28) /* chv only */
2568#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2569#define PFI_CREDIT_RESEND (1 << 27)
2570#define VGA_FAST_MODE_DISABLE (1 << 14)
2571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002572#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002573
Jesse Barnes585fb112008-07-29 11:54:06 -07002574/*
2575 * Palette regs
2576 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002577#define PALETTE_A_OFFSET 0xa000
2578#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002579#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002580#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2581 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002582
Eric Anholt673a3942008-07-30 12:06:12 -07002583/* MCH MMIO space */
2584
2585/*
2586 * MCHBAR mirror.
2587 *
2588 * This mirrors the MCHBAR MMIO space whose location is determined by
2589 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2590 * every way. It is not accessible from the CP register read instructions.
2591 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002592 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2593 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002594 */
2595#define MCHBAR_MIRROR_BASE 0x10000
2596
Yuanhan Liu13982612010-12-15 15:42:31 +08002597#define MCHBAR_MIRROR_BASE_SNB 0x140000
2598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002599#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2600#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002601#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2602#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2603
Chris Wilson3ebecd02013-04-12 19:10:13 +01002604/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002605#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002606
Ville Syrjälä646b4262014-04-25 20:14:30 +03002607/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002608#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002609#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2610#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2611#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2612#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2613#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002614#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002615#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002616#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002617
Ville Syrjälä646b4262014-04-25 20:14:30 +03002618/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002619#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002620#define CSHRDDR3CTL_DDR3 (1 << 2)
2621
Ville Syrjälä646b4262014-04-25 20:14:30 +03002622/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002623#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2624#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002625
Ville Syrjälä646b4262014-04-25 20:14:30 +03002626/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002627#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2628#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2629#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002630#define MAD_DIMM_ECC_MASK (0x3 << 24)
2631#define MAD_DIMM_ECC_OFF (0x0 << 24)
2632#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2633#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2634#define MAD_DIMM_ECC_ON (0x3 << 24)
2635#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2636#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2637#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2638#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2639#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2640#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2641#define MAD_DIMM_A_SELECT (0x1 << 16)
2642/* DIMM sizes are in multiples of 256mb. */
2643#define MAD_DIMM_B_SIZE_SHIFT 8
2644#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2645#define MAD_DIMM_A_SIZE_SHIFT 0
2646#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2647
Ville Syrjälä646b4262014-04-25 20:14:30 +03002648/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002649#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002650#define MCH_SSKPD_WM0_MASK 0x3f
2651#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002653#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01002654
Keith Packardb11248d2009-06-11 22:28:56 -07002655/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002656#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002657#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002658#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2659#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2660#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2661#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2662#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002663/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002664#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002665#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002666#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002667#define CLKCFG_MEM_533 (1 << 4)
2668#define CLKCFG_MEM_667 (2 << 4)
2669#define CLKCFG_MEM_800 (3 << 4)
2670#define CLKCFG_MEM_MASK (7 << 4)
2671
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002672#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2673#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03002674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07002676#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002677#define TR1 _MMIO(0x11006)
2678#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002679#define TSFS_SLOPE_MASK 0x0000ff00
2680#define TSFS_SLOPE_SHIFT 8
2681#define TSFS_INTR_MASK 0x000000ff
2682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002683#define CRSTANDVID _MMIO(0x11100)
2684#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002685#define PXVFREQ_PX_MASK 0x7f000000
2686#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002687#define VIDFREQ_BASE _MMIO(0x11110)
2688#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2689#define VIDFREQ2 _MMIO(0x11114)
2690#define VIDFREQ3 _MMIO(0x11118)
2691#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002692#define VIDFREQ_P0_MASK 0x1f000000
2693#define VIDFREQ_P0_SHIFT 24
2694#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2695#define VIDFREQ_P0_CSCLK_SHIFT 20
2696#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2697#define VIDFREQ_P0_CRCLK_SHIFT 16
2698#define VIDFREQ_P1_MASK 0x00001f00
2699#define VIDFREQ_P1_SHIFT 8
2700#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2701#define VIDFREQ_P1_CSCLK_SHIFT 4
2702#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002703#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2704#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002705#define INTTOEXT_MAP3_SHIFT 24
2706#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2707#define INTTOEXT_MAP2_SHIFT 16
2708#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2709#define INTTOEXT_MAP1_SHIFT 8
2710#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2711#define INTTOEXT_MAP0_SHIFT 0
2712#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002713#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002714#define MEMCTL_CMD_MASK 0xe000
2715#define MEMCTL_CMD_SHIFT 13
2716#define MEMCTL_CMD_RCLK_OFF 0
2717#define MEMCTL_CMD_RCLK_ON 1
2718#define MEMCTL_CMD_CHFREQ 2
2719#define MEMCTL_CMD_CHVID 3
2720#define MEMCTL_CMD_VMMOFF 4
2721#define MEMCTL_CMD_VMMON 5
2722#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2723 when command complete */
2724#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2725#define MEMCTL_FREQ_SHIFT 8
2726#define MEMCTL_SFCAVM (1<<7)
2727#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002728#define MEMIHYST _MMIO(0x1117c)
2729#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002730#define MEMINT_RSEXIT_EN (1<<8)
2731#define MEMINT_CX_SUPR_EN (1<<7)
2732#define MEMINT_CONT_BUSY_EN (1<<6)
2733#define MEMINT_AVG_BUSY_EN (1<<5)
2734#define MEMINT_EVAL_CHG_EN (1<<4)
2735#define MEMINT_MON_IDLE_EN (1<<3)
2736#define MEMINT_UP_EVAL_EN (1<<2)
2737#define MEMINT_DOWN_EVAL_EN (1<<1)
2738#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002739#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002740#define MEM_RSEXIT_MASK 0xc000
2741#define MEM_RSEXIT_SHIFT 14
2742#define MEM_CONT_BUSY_MASK 0x3000
2743#define MEM_CONT_BUSY_SHIFT 12
2744#define MEM_AVG_BUSY_MASK 0x0c00
2745#define MEM_AVG_BUSY_SHIFT 10
2746#define MEM_EVAL_CHG_MASK 0x0300
2747#define MEM_EVAL_BUSY_SHIFT 8
2748#define MEM_MON_IDLE_MASK 0x00c0
2749#define MEM_MON_IDLE_SHIFT 6
2750#define MEM_UP_EVAL_MASK 0x0030
2751#define MEM_UP_EVAL_SHIFT 4
2752#define MEM_DOWN_EVAL_MASK 0x000c
2753#define MEM_DOWN_EVAL_SHIFT 2
2754#define MEM_SW_CMD_MASK 0x0003
2755#define MEM_INT_STEER_GFX 0
2756#define MEM_INT_STEER_CMR 1
2757#define MEM_INT_STEER_SMI 2
2758#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002759#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002760#define MEMINT_RSEXIT (1<<7)
2761#define MEMINT_CONT_BUSY (1<<6)
2762#define MEMINT_AVG_BUSY (1<<5)
2763#define MEMINT_EVAL_CHG (1<<4)
2764#define MEMINT_MON_IDLE (1<<3)
2765#define MEMINT_UP_EVAL (1<<2)
2766#define MEMINT_DOWN_EVAL (1<<1)
2767#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002768#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002769#define MEMMODE_BOOST_EN (1<<31)
2770#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2771#define MEMMODE_BOOST_FREQ_SHIFT 24
2772#define MEMMODE_IDLE_MODE_MASK 0x00030000
2773#define MEMMODE_IDLE_MODE_SHIFT 16
2774#define MEMMODE_IDLE_MODE_EVAL 0
2775#define MEMMODE_IDLE_MODE_CONT 1
2776#define MEMMODE_HWIDLE_EN (1<<15)
2777#define MEMMODE_SWMODE_EN (1<<14)
2778#define MEMMODE_RCLK_GATE (1<<13)
2779#define MEMMODE_HW_UPDATE (1<<12)
2780#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2781#define MEMMODE_FSTART_SHIFT 8
2782#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2783#define MEMMODE_FMAX_SHIFT 4
2784#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002785#define RCBMAXAVG _MMIO(0x1119c)
2786#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002787#define SWMEMCMD_RENDER_OFF (0 << 13)
2788#define SWMEMCMD_RENDER_ON (1 << 13)
2789#define SWMEMCMD_SWFREQ (2 << 13)
2790#define SWMEMCMD_TARVID (3 << 13)
2791#define SWMEMCMD_VRM_OFF (4 << 13)
2792#define SWMEMCMD_VRM_ON (5 << 13)
2793#define CMDSTS (1<<12)
2794#define SFCAVM (1<<11)
2795#define SWFREQ_MASK 0x0380 /* P0-7 */
2796#define SWFREQ_SHIFT 7
2797#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002798#define MEMSTAT_CTG _MMIO(0x111a0)
2799#define RCBMINAVG _MMIO(0x111a0)
2800#define RCUPEI _MMIO(0x111b0)
2801#define RCDNEI _MMIO(0x111b4)
2802#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08002803#define RS1EN (1<<31)
2804#define RS2EN (1<<30)
2805#define RS3EN (1<<29)
2806#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2807#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2808#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2809#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2810#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2811#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2812#define RSX_STATUS_MASK (7<<20)
2813#define RSX_STATUS_ON (0<<20)
2814#define RSX_STATUS_RC1 (1<<20)
2815#define RSX_STATUS_RC1E (2<<20)
2816#define RSX_STATUS_RS1 (3<<20)
2817#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2818#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2819#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2820#define RSX_STATUS_RSVD2 (7<<20)
2821#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2822#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2823#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2824#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2825#define RS1CONTSAV_MASK (3<<14)
2826#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2827#define RS1CONTSAV_RSVD (1<<14)
2828#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2829#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2830#define NORMSLEXLAT_MASK (3<<12)
2831#define SLOW_RS123 (0<<12)
2832#define SLOW_RS23 (1<<12)
2833#define SLOW_RS3 (2<<12)
2834#define NORMAL_RS123 (3<<12)
2835#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2836#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2837#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2838#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2839#define RS_CSTATE_MASK (3<<4)
2840#define RS_CSTATE_C367_RS1 (0<<4)
2841#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2842#define RS_CSTATE_RSVD (2<<4)
2843#define RS_CSTATE_C367_RS2 (3<<4)
2844#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2845#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002846#define VIDCTL _MMIO(0x111c0)
2847#define VIDSTS _MMIO(0x111c8)
2848#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2849#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002850#define MEMSTAT_VID_MASK 0x7f00
2851#define MEMSTAT_VID_SHIFT 8
2852#define MEMSTAT_PSTATE_MASK 0x00f8
2853#define MEMSTAT_PSTATE_SHIFT 3
2854#define MEMSTAT_MON_ACTV (1<<2)
2855#define MEMSTAT_SRC_CTL_MASK 0x0003
2856#define MEMSTAT_SRC_CTL_CORE 0
2857#define MEMSTAT_SRC_CTL_TRB 1
2858#define MEMSTAT_SRC_CTL_THM 2
2859#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002860#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2861#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2862#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07002863#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002864#define SDEW _MMIO(0x1124c)
2865#define CSIEW0 _MMIO(0x11250)
2866#define CSIEW1 _MMIO(0x11254)
2867#define CSIEW2 _MMIO(0x11258)
2868#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2869#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2870#define MCHAFE _MMIO(0x112c0)
2871#define CSIEC _MMIO(0x112e0)
2872#define DMIEC _MMIO(0x112e4)
2873#define DDREC _MMIO(0x112e8)
2874#define PEG0EC _MMIO(0x112ec)
2875#define PEG1EC _MMIO(0x112f0)
2876#define GFXEC _MMIO(0x112f4)
2877#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2878#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2879#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002880#define ECR_GPFE (1<<31)
2881#define ECR_IMONE (1<<30)
2882#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002883#define OGW0 _MMIO(0x11608)
2884#define OGW1 _MMIO(0x1160c)
2885#define EG0 _MMIO(0x11610)
2886#define EG1 _MMIO(0x11614)
2887#define EG2 _MMIO(0x11618)
2888#define EG3 _MMIO(0x1161c)
2889#define EG4 _MMIO(0x11620)
2890#define EG5 _MMIO(0x11624)
2891#define EG6 _MMIO(0x11628)
2892#define EG7 _MMIO(0x1162c)
2893#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2894#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2895#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002896#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002897#define CSIPLL0 _MMIO(0x12c10)
2898#define DDRMPLL1 _MMIO(0X12c20)
2899#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08002900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002901#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002902#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002904#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2905#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2906#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2907#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2908#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002909
Akash Goelde43ae92015-03-06 11:07:14 +05302910#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2911#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302912#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302913#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302914 (IS_BROXTON(dev_priv) ? \
2915 INTERVAL_0_833_US(us) : \
2916 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302917 INTERVAL_1_28_US(us))
2918
Jesse Barnes585fb112008-07-29 11:54:06 -07002919/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002920 * Logical Context regs
2921 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002922#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002923#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002924/*
2925 * Notes on SNB/IVB/VLV context size:
2926 * - Power context is saved elsewhere (LLC or stolen)
2927 * - Ring/execlist context is saved on SNB, not on IVB
2928 * - Extended context size already includes render context size
2929 * - We always need to follow the extended context size.
2930 * SNB BSpec has comments indicating that we should use the
2931 * render context size instead if execlists are disabled, but
2932 * based on empirical testing that's just nonsense.
2933 * - Pipelined/VF state is saved on SNB/IVB respectively
2934 * - GT1 size just indicates how much of render context
2935 * doesn't need saving on GT1
2936 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002937#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002938#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2939#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2940#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2941#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2942#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002943#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002944 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2945 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002946#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002947#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2948#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2949#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2950#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2951#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2952#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002953#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002954 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002955/* Haswell does have the CXT_SIZE register however it does not appear to be
2956 * valid. Now, docs explain in dwords what is in the context object. The full
2957 * size is 70720 bytes, however, the power context and execlist context will
2958 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03002959 * on HSW) - so the final size, including the extra state required for the
2960 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07002961 */
2962#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002963/* Same as Haswell, but 72064 bytes now. */
2964#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002966#define CHV_CLK_CTL1 _MMIO(0x101100)
2967#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07002968#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2969
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002970/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002971 * Overlay regs
2972 */
2973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002974#define OVADD _MMIO(0x30000)
2975#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07002976#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002977#define OGAMC5 _MMIO(0x30010)
2978#define OGAMC4 _MMIO(0x30014)
2979#define OGAMC3 _MMIO(0x30018)
2980#define OGAMC2 _MMIO(0x3001c)
2981#define OGAMC1 _MMIO(0x30020)
2982#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002983
2984/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02002985 * GEN9 clock gating regs
2986 */
2987#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
2988#define PWM2_GATING_DIS (1 << 14)
2989#define PWM1_GATING_DIS (1 << 13)
2990
2991/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002992 * Display engine regs
2993 */
2994
Shuang He8bf1e9f2013-10-15 18:55:27 +01002995/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002996#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002997#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002998/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002999#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3000#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3001#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003002/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003003#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3004#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3005#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3006/* embedded DP port on the north display block, reserved on ivb */
3007#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3008#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003009/* vlv source selection */
3010#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3011#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3012#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3013/* with DP port the pipe source is invalid */
3014#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3015#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3016#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3017/* gen3+ source selection */
3018#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3019#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3020#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3021/* with DP/TV port the pipe source is invalid */
3022#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3023#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3024#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3025#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3026#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3027/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003028#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003029
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003030#define _PIPE_CRC_RES_1_A_IVB 0x60064
3031#define _PIPE_CRC_RES_2_A_IVB 0x60068
3032#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3033#define _PIPE_CRC_RES_4_A_IVB 0x60070
3034#define _PIPE_CRC_RES_5_A_IVB 0x60074
3035
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003036#define _PIPE_CRC_RES_RED_A 0x60060
3037#define _PIPE_CRC_RES_GREEN_A 0x60064
3038#define _PIPE_CRC_RES_BLUE_A 0x60068
3039#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3040#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003041
3042/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003043#define _PIPE_CRC_RES_1_B_IVB 0x61064
3044#define _PIPE_CRC_RES_2_B_IVB 0x61068
3045#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3046#define _PIPE_CRC_RES_4_B_IVB 0x61070
3047#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3050#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3051#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3052#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3053#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3054#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003056#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3057#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3058#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3059#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3060#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003061
Jesse Barnes585fb112008-07-29 11:54:06 -07003062/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003063#define _HTOTAL_A 0x60000
3064#define _HBLANK_A 0x60004
3065#define _HSYNC_A 0x60008
3066#define _VTOTAL_A 0x6000c
3067#define _VBLANK_A 0x60010
3068#define _VSYNC_A 0x60014
3069#define _PIPEASRC 0x6001c
3070#define _BCLRPAT_A 0x60020
3071#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003072#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003073
3074/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003075#define _HTOTAL_B 0x61000
3076#define _HBLANK_B 0x61004
3077#define _HSYNC_B 0x61008
3078#define _VTOTAL_B 0x6100c
3079#define _VBLANK_B 0x61010
3080#define _VSYNC_B 0x61014
3081#define _PIPEBSRC 0x6101c
3082#define _BCLRPAT_B 0x61020
3083#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003084#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003085
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003086#define TRANSCODER_A_OFFSET 0x60000
3087#define TRANSCODER_B_OFFSET 0x61000
3088#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003089#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003090#define TRANSCODER_EDP_OFFSET 0x6f000
3091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003092#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003093 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3094 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003095
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003096#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3097#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3098#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3099#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3100#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3101#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3102#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3103#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3104#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3105#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003106
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003107/* VLV eDP PSR registers */
3108#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3109#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3110#define VLV_EDP_PSR_ENABLE (1<<0)
3111#define VLV_EDP_PSR_RESET (1<<1)
3112#define VLV_EDP_PSR_MODE_MASK (7<<2)
3113#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3114#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3115#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3116#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3117#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3118#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3119#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3120#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003121#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003122
3123#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3124#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3125#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3126#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3127#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003128#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003129
3130#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3131#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3132#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3133#define VLV_EDP_PSR_CURR_STATE_MASK 7
3134#define VLV_EDP_PSR_DISABLED (0<<0)
3135#define VLV_EDP_PSR_INACTIVE (1<<0)
3136#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3137#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3138#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3139#define VLV_EDP_PSR_EXIT (5<<0)
3140#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003141#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003142
Ben Widawskyed8546a2013-11-04 22:45:05 -08003143/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003144#define HSW_EDP_PSR_BASE 0x64800
3145#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003146#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003147#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003148#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003149#define EDP_PSR_LINK_STANDBY (1<<27)
3150#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3151#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3152#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3153#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3154#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3155#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3156#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3157#define EDP_PSR_TP1_TP2_SEL (0<<11)
3158#define EDP_PSR_TP1_TP3_SEL (1<<11)
3159#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3160#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3161#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3162#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3163#define EDP_PSR_TP1_TIME_500us (0<<4)
3164#define EDP_PSR_TP1_TIME_100us (1<<4)
3165#define EDP_PSR_TP1_TIME_2500us (2<<4)
3166#define EDP_PSR_TP1_TIME_0us (3<<4)
3167#define EDP_PSR_IDLE_FRAME_SHIFT 0
3168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003169#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3170#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003172#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003173#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003174#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3175#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3176#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3177#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3178#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3179#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3180#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3181#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3182#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3183#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3184#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3185#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3186#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3187#define EDP_PSR_STATUS_COUNT_SHIFT 16
3188#define EDP_PSR_STATUS_COUNT_MASK 0xf
3189#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3190#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3191#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3192#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3193#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3194#define EDP_PSR_STATUS_IDLE_MASK 0xf
3195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003196#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003197#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003199#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003200#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3201#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3202#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003204#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303205#define EDP_PSR2_ENABLE (1<<31)
3206#define EDP_SU_TRACK_ENABLE (1<<30)
3207#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3208#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3209#define EDP_PSR2_TP2_TIME_500 (0<<8)
3210#define EDP_PSR2_TP2_TIME_100 (1<<8)
3211#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3212#define EDP_PSR2_TP2_TIME_50 (3<<8)
3213#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3214#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3215#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3216#define EDP_PSR2_IDLE_MASK 0xf
3217
Jesse Barnes585fb112008-07-29 11:54:06 -07003218/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003219#define ADPA _MMIO(0x61100)
3220#define PCH_ADPA _MMIO(0xe1100)
3221#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003222
Jesse Barnes585fb112008-07-29 11:54:06 -07003223#define ADPA_DAC_ENABLE (1<<31)
3224#define ADPA_DAC_DISABLE 0
3225#define ADPA_PIPE_SELECT_MASK (1<<30)
3226#define ADPA_PIPE_A_SELECT 0
3227#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003228#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003229/* CPT uses bits 29:30 for pch transcoder select */
3230#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3231#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3232#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3233#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3234#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3235#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3236#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3237#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3238#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3239#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3240#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3241#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3242#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3243#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3244#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3245#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3246#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3247#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3248#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003249#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3250#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003251#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003252#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003253#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003254#define ADPA_HSYNC_CNTL_ENABLE 0
3255#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3256#define ADPA_VSYNC_ACTIVE_LOW 0
3257#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3258#define ADPA_HSYNC_ACTIVE_LOW 0
3259#define ADPA_DPMS_MASK (~(3<<10))
3260#define ADPA_DPMS_ON (0<<10)
3261#define ADPA_DPMS_SUSPEND (1<<10)
3262#define ADPA_DPMS_STANDBY (2<<10)
3263#define ADPA_DPMS_OFF (3<<10)
3264
Chris Wilson939fe4d2010-10-09 10:33:26 +01003265
Jesse Barnes585fb112008-07-29 11:54:06 -07003266/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003267#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003268#define PORTB_HOTPLUG_INT_EN (1 << 29)
3269#define PORTC_HOTPLUG_INT_EN (1 << 28)
3270#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003271#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3272#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3273#define TV_HOTPLUG_INT_EN (1 << 18)
3274#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003275#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3276 PORTC_HOTPLUG_INT_EN | \
3277 PORTD_HOTPLUG_INT_EN | \
3278 SDVOC_HOTPLUG_INT_EN | \
3279 SDVOB_HOTPLUG_INT_EN | \
3280 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003282#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3283/* must use period 64 on GM45 according to docs */
3284#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3285#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3286#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3287#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3288#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3289#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3290#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3291#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3292#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3293#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3294#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3295#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003297#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003298/*
3299 * HDMI/DP bits are gen4+
3300 *
3301 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3302 * Please check the detailed lore in the commit message for for experimental
3303 * evidence.
3304 */
Todd Previte232a6ee2014-01-23 00:13:41 -07003305#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3306#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3307#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3308/* VLV DP/HDMI bits again match Bspec */
3309#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3310#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3311#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003312#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003313#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3314#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003315#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003316#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3317#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003318#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003319#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3320#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003321/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003322#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3323#define TV_HOTPLUG_INT_STATUS (1 << 10)
3324#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3325#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3326#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3327#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003328#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3329#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3330#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003331#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3332
Chris Wilson084b6122012-05-11 18:01:33 +01003333/* SDVO is different across gen3/4 */
3334#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3335#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003336/*
3337 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3338 * since reality corrobates that they're the same as on gen3. But keep these
3339 * bits here (and the comment!) to help any other lost wanderers back onto the
3340 * right tracks.
3341 */
Chris Wilson084b6122012-05-11 18:01:33 +01003342#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3343#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3344#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3345#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003346#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3347 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3348 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3349 PORTB_HOTPLUG_INT_STATUS | \
3350 PORTC_HOTPLUG_INT_STATUS | \
3351 PORTD_HOTPLUG_INT_STATUS)
3352
Egbert Eiche5868a32013-02-28 04:17:12 -05003353#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3354 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3355 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3356 PORTB_HOTPLUG_INT_STATUS | \
3357 PORTC_HOTPLUG_INT_STATUS | \
3358 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003359
Paulo Zanonic20cd312013-02-19 16:21:45 -03003360/* SDVO and HDMI port control.
3361 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003362#define _GEN3_SDVOB 0x61140
3363#define _GEN3_SDVOC 0x61160
3364#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3365#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003366#define GEN4_HDMIB GEN3_SDVOB
3367#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003368#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3369#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3370#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3371#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003372#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003373#define PCH_HDMIC _MMIO(0xe1150)
3374#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003376#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003377#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003378#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003379#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003380#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3381#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003382#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3383#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3384
Paulo Zanonic20cd312013-02-19 16:21:45 -03003385/* Gen 3 SDVO bits: */
3386#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003387#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3388#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003389#define SDVO_PIPE_B_SELECT (1 << 30)
3390#define SDVO_STALL_SELECT (1 << 29)
3391#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003392/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003393 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003394 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003395 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3396 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003397#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003398#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003399#define SDVO_PHASE_SELECT_MASK (15 << 19)
3400#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3401#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3402#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3403#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3404#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3405#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003406/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003407#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3408 SDVO_INTERRUPT_ENABLE)
3409#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3410
3411/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003412#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003413#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003414#define SDVO_ENCODING_SDVO (0 << 10)
3415#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003416#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3417#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003418#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003419#define SDVO_AUDIO_ENABLE (1 << 6)
3420/* VSYNC/HSYNC bits new with 965, default is to be set */
3421#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3422#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3423
3424/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003425#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003426#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3427
3428/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003429#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3430#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003431
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003432/* CHV SDVO/HDMI bits: */
3433#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3434#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3435
Jesse Barnes585fb112008-07-29 11:54:06 -07003436
3437/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003438#define _DVOA 0x61120
3439#define DVOA _MMIO(_DVOA)
3440#define _DVOB 0x61140
3441#define DVOB _MMIO(_DVOB)
3442#define _DVOC 0x61160
3443#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003444#define DVO_ENABLE (1 << 31)
3445#define DVO_PIPE_B_SELECT (1 << 30)
3446#define DVO_PIPE_STALL_UNUSED (0 << 28)
3447#define DVO_PIPE_STALL (1 << 28)
3448#define DVO_PIPE_STALL_TV (2 << 28)
3449#define DVO_PIPE_STALL_MASK (3 << 28)
3450#define DVO_USE_VGA_SYNC (1 << 15)
3451#define DVO_DATA_ORDER_I740 (0 << 14)
3452#define DVO_DATA_ORDER_FP (1 << 14)
3453#define DVO_VSYNC_DISABLE (1 << 11)
3454#define DVO_HSYNC_DISABLE (1 << 10)
3455#define DVO_VSYNC_TRISTATE (1 << 9)
3456#define DVO_HSYNC_TRISTATE (1 << 8)
3457#define DVO_BORDER_ENABLE (1 << 7)
3458#define DVO_DATA_ORDER_GBRG (1 << 6)
3459#define DVO_DATA_ORDER_RGGB (0 << 6)
3460#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3461#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3462#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3463#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3464#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3465#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3466#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3467#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003468#define DVOA_SRCDIM _MMIO(0x61124)
3469#define DVOB_SRCDIM _MMIO(0x61144)
3470#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003471#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3472#define DVO_SRCDIM_VERTICAL_SHIFT 0
3473
3474/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003475#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003476/*
3477 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3478 * the DPLL semantics change when the LVDS is assigned to that pipe.
3479 */
3480#define LVDS_PORT_EN (1 << 31)
3481/* Selects pipe B for LVDS data. Must be set on pre-965. */
3482#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003483#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003484#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003485/* LVDS dithering flag on 965/g4x platform */
3486#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003487/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3488#define LVDS_VSYNC_POLARITY (1 << 21)
3489#define LVDS_HSYNC_POLARITY (1 << 20)
3490
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003491/* Enable border for unscaled (or aspect-scaled) display */
3492#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003493/*
3494 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3495 * pixel.
3496 */
3497#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3498#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3499#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3500/*
3501 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3502 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3503 * on.
3504 */
3505#define LVDS_A3_POWER_MASK (3 << 6)
3506#define LVDS_A3_POWER_DOWN (0 << 6)
3507#define LVDS_A3_POWER_UP (3 << 6)
3508/*
3509 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3510 * is set.
3511 */
3512#define LVDS_CLKB_POWER_MASK (3 << 4)
3513#define LVDS_CLKB_POWER_DOWN (0 << 4)
3514#define LVDS_CLKB_POWER_UP (3 << 4)
3515/*
3516 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3517 * setting for whether we are in dual-channel mode. The B3 pair will
3518 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3519 */
3520#define LVDS_B0B3_POWER_MASK (3 << 2)
3521#define LVDS_B0B3_POWER_DOWN (0 << 2)
3522#define LVDS_B0B3_POWER_UP (3 << 2)
3523
David Härdeman3c17fe42010-09-24 21:44:32 +02003524/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003525#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003526/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003527 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3528 * of the infoframe structure specified by CEA-861. */
3529#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003530#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003531#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003532/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003533#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003534#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003535#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003536#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003537#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3538#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003539#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003540#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3541#define VIDEO_DIP_SELECT_AVI (0 << 19)
3542#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3543#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003544#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003545#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3546#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3547#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003548#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003549/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003550#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3551#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003552#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003553#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3554#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003555#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003556
Jesse Barnes585fb112008-07-29 11:54:06 -07003557/* Panel power sequencing */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003558#define PP_STATUS _MMIO(0x61200)
Jesse Barnes585fb112008-07-29 11:54:06 -07003559#define PP_ON (1 << 31)
3560/*
3561 * Indicates that all dependencies of the panel are on:
3562 *
3563 * - PLL enabled
3564 * - pipe enabled
3565 * - LVDS/DVOB/DVOC on
3566 */
3567#define PP_READY (1 << 30)
3568#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003569#define PP_SEQUENCE_POWER_UP (1 << 28)
3570#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3571#define PP_SEQUENCE_MASK (3 << 28)
3572#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003573#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003574#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003575#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3576#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3577#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3578#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3579#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3580#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3581#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3582#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3583#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003584#define PP_CONTROL _MMIO(0x61204)
Jesse Barnes585fb112008-07-29 11:54:06 -07003585#define POWER_TARGET_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003586#define PP_ON_DELAYS _MMIO(0x61208)
3587#define PP_OFF_DELAYS _MMIO(0x6120c)
3588#define PP_DIVISOR _MMIO(0x61210)
Jesse Barnes585fb112008-07-29 11:54:06 -07003589
3590/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003591#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003592#define PFIT_ENABLE (1 << 31)
3593#define PFIT_PIPE_MASK (3 << 29)
3594#define PFIT_PIPE_SHIFT 29
3595#define VERT_INTERP_DISABLE (0 << 10)
3596#define VERT_INTERP_BILINEAR (1 << 10)
3597#define VERT_INTERP_MASK (3 << 10)
3598#define VERT_AUTO_SCALE (1 << 9)
3599#define HORIZ_INTERP_DISABLE (0 << 6)
3600#define HORIZ_INTERP_BILINEAR (1 << 6)
3601#define HORIZ_INTERP_MASK (3 << 6)
3602#define HORIZ_AUTO_SCALE (1 << 5)
3603#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003604#define PFIT_FILTER_FUZZY (0 << 24)
3605#define PFIT_SCALING_AUTO (0 << 26)
3606#define PFIT_SCALING_PROGRAMMED (1 << 26)
3607#define PFIT_SCALING_PILLAR (2 << 26)
3608#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003609#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003610/* Pre-965 */
3611#define PFIT_VERT_SCALE_SHIFT 20
3612#define PFIT_VERT_SCALE_MASK 0xfff00000
3613#define PFIT_HORIZ_SCALE_SHIFT 4
3614#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3615/* 965+ */
3616#define PFIT_VERT_SCALE_SHIFT_965 16
3617#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3618#define PFIT_HORIZ_SCALE_SHIFT_965 0
3619#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003621#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003622
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003623#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3624#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003625#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3626 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003627
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003628#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3629#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3631 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003632
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003633#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3634#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003635#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3636 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003637
Jesse Barnes585fb112008-07-29 11:54:06 -07003638/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003639#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003640#define BLM_PWM_ENABLE (1 << 31)
3641#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3642#define BLM_PIPE_SELECT (1 << 29)
3643#define BLM_PIPE_SELECT_IVB (3 << 29)
3644#define BLM_PIPE_A (0 << 29)
3645#define BLM_PIPE_B (1 << 29)
3646#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003647#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3648#define BLM_TRANSCODER_B BLM_PIPE_B
3649#define BLM_TRANSCODER_C BLM_PIPE_C
3650#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003651#define BLM_PIPE(pipe) ((pipe) << 29)
3652#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3653#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3654#define BLM_PHASE_IN_ENABLE (1 << 25)
3655#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3656#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3657#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3658#define BLM_PHASE_IN_COUNT_SHIFT (8)
3659#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3660#define BLM_PHASE_IN_INCR_SHIFT (0)
3661#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003662#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003663/*
3664 * This is the most significant 15 bits of the number of backlight cycles in a
3665 * complete cycle of the modulated backlight control.
3666 *
3667 * The actual value is this field multiplied by two.
3668 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003669#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3670#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3671#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003672/*
3673 * This is the number of cycles out of the backlight modulation cycle for which
3674 * the backlight is on.
3675 *
3676 * This field must be no greater than the number of cycles in the complete
3677 * backlight modulation cycle.
3678 */
3679#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3680#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003681#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3682#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003683
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003684#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003685#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003686
Daniel Vetter7cf41602012-06-05 10:07:09 +02003687/* New registers for PCH-split platforms. Safe where new bits show up, the
3688 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003689#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3690#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003693
Daniel Vetter7cf41602012-06-05 10:07:09 +02003694/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3695 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003696#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003697#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003698#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3699#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003701
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003702#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003703#define UTIL_PIN_ENABLE (1 << 31)
3704
Sunil Kamath022e4e52015-09-30 22:34:57 +05303705#define UTIL_PIN_PIPE(x) ((x) << 29)
3706#define UTIL_PIN_PIPE_MASK (3 << 29)
3707#define UTIL_PIN_MODE_PWM (1 << 24)
3708#define UTIL_PIN_MODE_MASK (0xf << 24)
3709#define UTIL_PIN_POLARITY (1 << 22)
3710
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303711/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303712#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303713#define BXT_BLC_PWM_ENABLE (1 << 31)
3714#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303715#define _BXT_BLC_PWM_FREQ1 0xC8254
3716#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303717
Sunil Kamath022e4e52015-09-30 22:34:57 +05303718#define _BXT_BLC_PWM_CTL2 0xC8350
3719#define _BXT_BLC_PWM_FREQ2 0xC8354
3720#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303721
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003722#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303723 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003724#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303725 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003726#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303727 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003730#define PCH_GTC_ENABLE (1 << 31)
3731
Jesse Barnes585fb112008-07-29 11:54:06 -07003732/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003733#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003734/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003735# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003736/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003737# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003738/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003739# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003740/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003741# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003742/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003743# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003744/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003745# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3746# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003747/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003748# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003749/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003750# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003751/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003752# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003753/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003754# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003755/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003756# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003757/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003758# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003759/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003760# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003761/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003762# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003763/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003764# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003765/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003766 * Enables a fix for the 915GM only.
3767 *
3768 * Not sure what it does.
3769 */
3770# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003771/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003772# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003773# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003774/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003775# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003776/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003777# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003778/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003779# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003780/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003781# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003782/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003783# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003784/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003785# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003786/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003787# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003788/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003789# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003790/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003791# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003792/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003793 * This test mode forces the DACs to 50% of full output.
3794 *
3795 * This is used for load detection in combination with TVDAC_SENSE_MASK
3796 */
3797# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3798# define TV_TEST_MODE_MASK (7 << 0)
3799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003800#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003801# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003802/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003803 * Reports that DAC state change logic has reported change (RO).
3804 *
3805 * This gets cleared when TV_DAC_STATE_EN is cleared
3806*/
3807# define TVDAC_STATE_CHG (1 << 31)
3808# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003809/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003810# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003811/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003812# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003813/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003814# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003815/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003816 * Enables DAC state detection logic, for load-based TV detection.
3817 *
3818 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3819 * to off, for load detection to work.
3820 */
3821# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003822/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003823# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003824/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003825# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003826/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003827# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003828/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003829# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003830/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003831# define ENC_TVDAC_SLEW_FAST (1 << 6)
3832# define DAC_A_1_3_V (0 << 4)
3833# define DAC_A_1_1_V (1 << 4)
3834# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003835# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003836# define DAC_B_1_3_V (0 << 2)
3837# define DAC_B_1_1_V (1 << 2)
3838# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003839# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003840# define DAC_C_1_3_V (0 << 0)
3841# define DAC_C_1_1_V (1 << 0)
3842# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003843# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003844
Ville Syrjälä646b4262014-04-25 20:14:30 +03003845/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003846 * CSC coefficients are stored in a floating point format with 9 bits of
3847 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3848 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3849 * -1 (0x3) being the only legal negative value.
3850 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003851#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003852# define TV_RY_MASK 0x07ff0000
3853# define TV_RY_SHIFT 16
3854# define TV_GY_MASK 0x00000fff
3855# define TV_GY_SHIFT 0
3856
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003857#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07003858# define TV_BY_MASK 0x07ff0000
3859# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003860/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003861 * Y attenuation for component video.
3862 *
3863 * Stored in 1.9 fixed point.
3864 */
3865# define TV_AY_MASK 0x000003ff
3866# define TV_AY_SHIFT 0
3867
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003868#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003869# define TV_RU_MASK 0x07ff0000
3870# define TV_RU_SHIFT 16
3871# define TV_GU_MASK 0x000007ff
3872# define TV_GU_SHIFT 0
3873
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003874#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003875# define TV_BU_MASK 0x07ff0000
3876# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003877/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003878 * U attenuation for component video.
3879 *
3880 * Stored in 1.9 fixed point.
3881 */
3882# define TV_AU_MASK 0x000003ff
3883# define TV_AU_SHIFT 0
3884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003885#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07003886# define TV_RV_MASK 0x0fff0000
3887# define TV_RV_SHIFT 16
3888# define TV_GV_MASK 0x000007ff
3889# define TV_GV_SHIFT 0
3890
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003891#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003892# define TV_BV_MASK 0x07ff0000
3893# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003894/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003895 * V attenuation for component video.
3896 *
3897 * Stored in 1.9 fixed point.
3898 */
3899# define TV_AV_MASK 0x000007ff
3900# define TV_AV_SHIFT 0
3901
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003902#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003903/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003904# define TV_BRIGHTNESS_MASK 0xff000000
3905# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003906/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003907# define TV_CONTRAST_MASK 0x00ff0000
3908# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003909/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003910# define TV_SATURATION_MASK 0x0000ff00
3911# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003912/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003913# define TV_HUE_MASK 0x000000ff
3914# define TV_HUE_SHIFT 0
3915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003916#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003917/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003918# define TV_BLACK_LEVEL_MASK 0x01ff0000
3919# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003920/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003921# define TV_BLANK_LEVEL_MASK 0x000001ff
3922# define TV_BLANK_LEVEL_SHIFT 0
3923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003924#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003925/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003926# define TV_HSYNC_END_MASK 0x1fff0000
3927# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003928/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003929# define TV_HTOTAL_MASK 0x00001fff
3930# define TV_HTOTAL_SHIFT 0
3931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003932#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003933/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003934# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003935/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003936# define TV_HBURST_START_SHIFT 16
3937# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003938/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003939# define TV_HBURST_LEN_SHIFT 0
3940# define TV_HBURST_LEN_MASK 0x0001fff
3941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003942#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003943/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003944# define TV_HBLANK_END_SHIFT 16
3945# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003946/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003947# define TV_HBLANK_START_SHIFT 0
3948# define TV_HBLANK_START_MASK 0x0001fff
3949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003950#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003951/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003952# define TV_NBR_END_SHIFT 16
3953# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003954/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003955# define TV_VI_END_F1_SHIFT 8
3956# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003957/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003958# define TV_VI_END_F2_SHIFT 0
3959# define TV_VI_END_F2_MASK 0x0000003f
3960
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003961#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003962/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003963# define TV_VSYNC_LEN_MASK 0x07ff0000
3964# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003965/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003966 * number of half lines.
3967 */
3968# define TV_VSYNC_START_F1_MASK 0x00007f00
3969# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003970/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003971 * Offset of the start of vsync in field 2, measured in one less than the
3972 * number of half lines.
3973 */
3974# define TV_VSYNC_START_F2_MASK 0x0000007f
3975# define TV_VSYNC_START_F2_SHIFT 0
3976
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003977#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003978/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003979# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003980/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003981# define TV_VEQ_LEN_MASK 0x007f0000
3982# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003983/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003984 * the number of half lines.
3985 */
3986# define TV_VEQ_START_F1_MASK 0x0007f00
3987# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003988/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003989 * Offset of the start of equalization in field 2, measured in one less than
3990 * the number of half lines.
3991 */
3992# define TV_VEQ_START_F2_MASK 0x000007f
3993# define TV_VEQ_START_F2_SHIFT 0
3994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003995#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003996/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003997 * Offset to start of vertical colorburst, measured in one less than the
3998 * number of lines from vertical start.
3999 */
4000# define TV_VBURST_START_F1_MASK 0x003f0000
4001# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004002/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004003 * Offset to the end of vertical colorburst, measured in one less than the
4004 * number of lines from the start of NBR.
4005 */
4006# define TV_VBURST_END_F1_MASK 0x000000ff
4007# define TV_VBURST_END_F1_SHIFT 0
4008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004009#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004010/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004011 * Offset to start of vertical colorburst, measured in one less than the
4012 * number of lines from vertical start.
4013 */
4014# define TV_VBURST_START_F2_MASK 0x003f0000
4015# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004016/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004017 * Offset to the end of vertical colorburst, measured in one less than the
4018 * number of lines from the start of NBR.
4019 */
4020# define TV_VBURST_END_F2_MASK 0x000000ff
4021# define TV_VBURST_END_F2_SHIFT 0
4022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004023#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004024/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004025 * Offset to start of vertical colorburst, measured in one less than the
4026 * number of lines from vertical start.
4027 */
4028# define TV_VBURST_START_F3_MASK 0x003f0000
4029# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004030/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004031 * Offset to the end of vertical colorburst, measured in one less than the
4032 * number of lines from the start of NBR.
4033 */
4034# define TV_VBURST_END_F3_MASK 0x000000ff
4035# define TV_VBURST_END_F3_SHIFT 0
4036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004037#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004038/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004039 * Offset to start of vertical colorburst, measured in one less than the
4040 * number of lines from vertical start.
4041 */
4042# define TV_VBURST_START_F4_MASK 0x003f0000
4043# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004044/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004045 * Offset to the end of vertical colorburst, measured in one less than the
4046 * number of lines from the start of NBR.
4047 */
4048# define TV_VBURST_END_F4_MASK 0x000000ff
4049# define TV_VBURST_END_F4_SHIFT 0
4050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004051#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004052/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004053# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004054/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004055# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004056/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004057# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004058/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004059# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004060/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004061# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004062/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004063# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004064/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004065# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004066/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004067# define TV_BURST_LEVEL_MASK 0x00ff0000
4068# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004069/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004070# define TV_SCDDA1_INC_MASK 0x00000fff
4071# define TV_SCDDA1_INC_SHIFT 0
4072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004073#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004074/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004075# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4076# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004077/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004078# define TV_SCDDA2_INC_MASK 0x00007fff
4079# define TV_SCDDA2_INC_SHIFT 0
4080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004081#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004082/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004083# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4084# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004085/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004086# define TV_SCDDA3_INC_MASK 0x00007fff
4087# define TV_SCDDA3_INC_SHIFT 0
4088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004089#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004090/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004091# define TV_XPOS_MASK 0x1fff0000
4092# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004093/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004094# define TV_YPOS_MASK 0x00000fff
4095# define TV_YPOS_SHIFT 0
4096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004097#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004098/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004099# define TV_XSIZE_MASK 0x1fff0000
4100# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004102 * Vertical size of the display window, measured in pixels.
4103 *
4104 * Must be even for interlaced modes.
4105 */
4106# define TV_YSIZE_MASK 0x00000fff
4107# define TV_YSIZE_SHIFT 0
4108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004109#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004110/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004111 * Enables automatic scaling calculation.
4112 *
4113 * If set, the rest of the registers are ignored, and the calculated values can
4114 * be read back from the register.
4115 */
4116# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004117/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004118 * Disables the vertical filter.
4119 *
4120 * This is required on modes more than 1024 pixels wide */
4121# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004122/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004123# define TV_VADAPT (1 << 28)
4124# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004125/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004126# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004127/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004128# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004129/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004130# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004131/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004132 * Sets the horizontal scaling factor.
4133 *
4134 * This should be the fractional part of the horizontal scaling factor divided
4135 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4136 *
4137 * (src width - 1) / ((oversample * dest width) - 1)
4138 */
4139# define TV_HSCALE_FRAC_MASK 0x00003fff
4140# define TV_HSCALE_FRAC_SHIFT 0
4141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004142#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004143/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004144 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4145 *
4146 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4147 */
4148# define TV_VSCALE_INT_MASK 0x00038000
4149# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004150/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004151 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4152 *
4153 * \sa TV_VSCALE_INT_MASK
4154 */
4155# define TV_VSCALE_FRAC_MASK 0x00007fff
4156# define TV_VSCALE_FRAC_SHIFT 0
4157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004158#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004159/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004160 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4161 *
4162 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4163 *
4164 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4165 */
4166# define TV_VSCALE_IP_INT_MASK 0x00038000
4167# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004168/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004169 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4170 *
4171 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4172 *
4173 * \sa TV_VSCALE_IP_INT_MASK
4174 */
4175# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4176# define TV_VSCALE_IP_FRAC_SHIFT 0
4177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004178#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004179# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004180/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004181 * Specifies which field to send the CC data in.
4182 *
4183 * CC data is usually sent in field 0.
4184 */
4185# define TV_CC_FID_MASK (1 << 27)
4186# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004187/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004188# define TV_CC_HOFF_MASK 0x03ff0000
4189# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004190/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004191# define TV_CC_LINE_MASK 0x0000003f
4192# define TV_CC_LINE_SHIFT 0
4193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004194#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004195# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004196/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004197# define TV_CC_DATA_2_MASK 0x007f0000
4198# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004199/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004200# define TV_CC_DATA_1_MASK 0x0000007f
4201# define TV_CC_DATA_1_SHIFT 0
4202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004203#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4204#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4205#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4206#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004207
Keith Packard040d87f2009-05-30 20:42:33 -07004208/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004209#define DP_A _MMIO(0x64000) /* eDP */
4210#define DP_B _MMIO(0x64100)
4211#define DP_C _MMIO(0x64200)
4212#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4215#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4216#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004217
Keith Packard040d87f2009-05-30 20:42:33 -07004218#define DP_PORT_EN (1 << 31)
4219#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004220#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004221#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4222#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004223
Keith Packard040d87f2009-05-30 20:42:33 -07004224/* Link training mode - select a suitable mode for each stage */
4225#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4226#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4227#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4228#define DP_LINK_TRAIN_OFF (3 << 28)
4229#define DP_LINK_TRAIN_MASK (3 << 28)
4230#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004231#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4232#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004233
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004234/* CPT Link training mode */
4235#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4236#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4237#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4238#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4239#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4240#define DP_LINK_TRAIN_SHIFT_CPT 8
4241
Keith Packard040d87f2009-05-30 20:42:33 -07004242/* Signal voltages. These are mostly controlled by the other end */
4243#define DP_VOLTAGE_0_4 (0 << 25)
4244#define DP_VOLTAGE_0_6 (1 << 25)
4245#define DP_VOLTAGE_0_8 (2 << 25)
4246#define DP_VOLTAGE_1_2 (3 << 25)
4247#define DP_VOLTAGE_MASK (7 << 25)
4248#define DP_VOLTAGE_SHIFT 25
4249
4250/* Signal pre-emphasis levels, like voltages, the other end tells us what
4251 * they want
4252 */
4253#define DP_PRE_EMPHASIS_0 (0 << 22)
4254#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4255#define DP_PRE_EMPHASIS_6 (2 << 22)
4256#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4257#define DP_PRE_EMPHASIS_MASK (7 << 22)
4258#define DP_PRE_EMPHASIS_SHIFT 22
4259
4260/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004261#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004262#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004263#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004264
4265/* Mystic DPCD version 1.1 special mode */
4266#define DP_ENHANCED_FRAMING (1 << 18)
4267
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004268/* eDP */
4269#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004270#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004271#define DP_PLL_FREQ_MASK (3 << 16)
4272
Ville Syrjälä646b4262014-04-25 20:14:30 +03004273/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004274#define DP_PORT_REVERSAL (1 << 15)
4275
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004276/* eDP */
4277#define DP_PLL_ENABLE (1 << 14)
4278
Ville Syrjälä646b4262014-04-25 20:14:30 +03004279/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004280#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4281
4282#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004283#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004284
Ville Syrjälä646b4262014-04-25 20:14:30 +03004285/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004286#define DP_COLOR_RANGE_16_235 (1 << 8)
4287
Ville Syrjälä646b4262014-04-25 20:14:30 +03004288/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004289#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4290
Ville Syrjälä646b4262014-04-25 20:14:30 +03004291/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004292#define DP_SYNC_VS_HIGH (1 << 4)
4293#define DP_SYNC_HS_HIGH (1 << 3)
4294
Ville Syrjälä646b4262014-04-25 20:14:30 +03004295/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004296#define DP_DETECTED (1 << 2)
4297
Ville Syrjälä646b4262014-04-25 20:14:30 +03004298/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004299 * signal sink for DDC etc. Max packet size supported
4300 * is 20 bytes in each direction, hence the 5 fixed
4301 * data registers
4302 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004303#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4304#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4305#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4306#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4307#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4308#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004309
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004310#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4311#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4312#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4313#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4314#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4315#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004316
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004317#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4318#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4319#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4320#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4321#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4322#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004323
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004324#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4325#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4326#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4327#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4328#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4329#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004331#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4332#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004333
4334#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4335#define DP_AUX_CH_CTL_DONE (1 << 30)
4336#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4337#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4338#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4339#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4340#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4341#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4342#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4343#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4344#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4345#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4346#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4347#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4348#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4349#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4350#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4351#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4352#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4353#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4354#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304355#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4356#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4357#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004358#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304359#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004360#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004361
4362/*
4363 * Computing GMCH M and N values for the Display Port link
4364 *
4365 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4366 *
4367 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4368 *
4369 * The GMCH value is used internally
4370 *
4371 * bytes_per_pixel is the number of bytes coming out of the plane,
4372 * which is after the LUTs, so we want the bytes for our color format.
4373 * For our current usage, this is always 3, one byte for R, G and B.
4374 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004375#define _PIPEA_DATA_M_G4X 0x70050
4376#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004377
4378/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004379#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004380#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004381#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004382
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004383#define DATA_LINK_M_N_MASK (0xffffff)
4384#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004385
Daniel Vettere3b95f12013-05-03 11:49:49 +02004386#define _PIPEA_DATA_N_G4X 0x70054
4387#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004388#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4389
4390/*
4391 * Computing Link M and N values for the Display Port link
4392 *
4393 * Link M / N = pixel_clock / ls_clk
4394 *
4395 * (the DP spec calls pixel_clock the 'strm_clk')
4396 *
4397 * The Link value is transmitted in the Main Stream
4398 * Attributes and VB-ID.
4399 */
4400
Daniel Vettere3b95f12013-05-03 11:49:49 +02004401#define _PIPEA_LINK_M_G4X 0x70060
4402#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004403#define PIPEA_DP_LINK_M_MASK (0xffffff)
4404
Daniel Vettere3b95f12013-05-03 11:49:49 +02004405#define _PIPEA_LINK_N_G4X 0x70064
4406#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004407#define PIPEA_DP_LINK_N_MASK (0xffffff)
4408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004409#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4410#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4411#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4412#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004413
Jesse Barnes585fb112008-07-29 11:54:06 -07004414/* Display & cursor control */
4415
4416/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004417#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004418#define DSL_LINEMASK_GEN2 0x00000fff
4419#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004420#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004421#define PIPECONF_ENABLE (1<<31)
4422#define PIPECONF_DISABLE 0
4423#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004424#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004425#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004426#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004427#define PIPECONF_SINGLE_WIDE 0
4428#define PIPECONF_PIPE_UNLOCKED 0
4429#define PIPECONF_PIPE_LOCKED (1<<25)
4430#define PIPECONF_PALETTE 0
4431#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004432#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004433#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004434#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004435/* Note that pre-gen3 does not support interlaced display directly. Panel
4436 * fitting must be disabled on pre-ilk for interlaced. */
4437#define PIPECONF_PROGRESSIVE (0 << 21)
4438#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4439#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4440#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4441#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4442/* Ironlake and later have a complete new set of values for interlaced. PFIT
4443 * means panel fitter required, PF means progressive fetch, DBL means power
4444 * saving pixel doubling. */
4445#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4446#define PIPECONF_INTERLACED_ILK (3 << 21)
4447#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4448#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004449#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304450#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004451#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304452#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004453#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004454#define PIPECONF_BPC_MASK (0x7 << 5)
4455#define PIPECONF_8BPC (0<<5)
4456#define PIPECONF_10BPC (1<<5)
4457#define PIPECONF_6BPC (2<<5)
4458#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004459#define PIPECONF_DITHER_EN (1<<4)
4460#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4461#define PIPECONF_DITHER_TYPE_SP (0<<2)
4462#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4463#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4464#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004465#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004466#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004467#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004468#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4469#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004470#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004471#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004472#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004473#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4474#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4475#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4476#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004477#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004478#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4479#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4480#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004481#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004482#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004483#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4484#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004485#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004486#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004487#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004488#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004489#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4490#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004491#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4492#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004493#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004494#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004495#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004496#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4497#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4498#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4499#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004500#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004501#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004502#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4503#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004504#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004505#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004506#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4507#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004508#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004509#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004510#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004511#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4512
Imre Deak755e9012014-02-10 18:42:47 +02004513#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4514#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4515
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004516#define PIPE_A_OFFSET 0x70000
4517#define PIPE_B_OFFSET 0x71000
4518#define PIPE_C_OFFSET 0x72000
4519#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004520/*
4521 * There's actually no pipe EDP. Some pipe registers have
4522 * simply shifted from the pipe to the transcoder, while
4523 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4524 * to access such registers in transcoder EDP.
4525 */
4526#define PIPE_EDP_OFFSET 0x7f000
4527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004528#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004529 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4530 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004531
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004532#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4533#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4534#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4535#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4536#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004537
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004538#define _PIPE_MISC_A 0x70030
4539#define _PIPE_MISC_B 0x71030
4540#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4541#define PIPEMISC_DITHER_8_BPC (0<<5)
4542#define PIPEMISC_DITHER_10_BPC (1<<5)
4543#define PIPEMISC_DITHER_6_BPC (2<<5)
4544#define PIPEMISC_DITHER_12_BPC (3<<5)
4545#define PIPEMISC_DITHER_ENABLE (1<<4)
4546#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4547#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004548#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004550#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004551#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004552#define PIPEB_HLINE_INT_EN (1<<28)
4553#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004554#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4555#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4556#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004557#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004558#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004559#define PIPEA_HLINE_INT_EN (1<<20)
4560#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004561#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4562#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004563#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004564#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4565#define PIPEC_HLINE_INT_EN (1<<12)
4566#define PIPEC_VBLANK_INT_EN (1<<11)
4567#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4568#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4569#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004571#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004572#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4573#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4574#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4575#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004576#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4577#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4578#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4579#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4580#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4581#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4582#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4583#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4584#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004585#define DPINVGTT_EN_MASK_CHV 0xfff0000
4586#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4587#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4588#define PLANEC_INVALID_GTT_STATUS (1<<9)
4589#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004590#define CURSORB_INVALID_GTT_STATUS (1<<7)
4591#define CURSORA_INVALID_GTT_STATUS (1<<6)
4592#define SPRITED_INVALID_GTT_STATUS (1<<5)
4593#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4594#define PLANEB_INVALID_GTT_STATUS (1<<3)
4595#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4596#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4597#define PLANEA_INVALID_GTT_STATUS (1<<0)
4598#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004599#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004601#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004602#define DSPARB_CSTART_MASK (0x7f << 7)
4603#define DSPARB_CSTART_SHIFT 7
4604#define DSPARB_BSTART_MASK (0x7f)
4605#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004606#define DSPARB_BEND_SHIFT 9 /* on 855 */
4607#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004608#define DSPARB_SPRITEA_SHIFT_VLV 0
4609#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4610#define DSPARB_SPRITEB_SHIFT_VLV 8
4611#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4612#define DSPARB_SPRITEC_SHIFT_VLV 16
4613#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4614#define DSPARB_SPRITED_SHIFT_VLV 24
4615#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004616#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004617#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4618#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4619#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4620#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4621#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4622#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4623#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4624#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4625#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4626#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4627#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4628#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004629#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004630#define DSPARB_SPRITEE_SHIFT_VLV 0
4631#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4632#define DSPARB_SPRITEF_SHIFT_VLV 8
4633#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004634
Ville Syrjälä0a560672014-06-11 16:51:18 +03004635/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004636#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004637#define DSPFW_SR_SHIFT 23
4638#define DSPFW_SR_MASK (0x1ff<<23)
4639#define DSPFW_CURSORB_SHIFT 16
4640#define DSPFW_CURSORB_MASK (0x3f<<16)
4641#define DSPFW_PLANEB_SHIFT 8
4642#define DSPFW_PLANEB_MASK (0x7f<<8)
4643#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4644#define DSPFW_PLANEA_SHIFT 0
4645#define DSPFW_PLANEA_MASK (0x7f<<0)
4646#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004647#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004648#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4649#define DSPFW_FBC_SR_SHIFT 28
4650#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4651#define DSPFW_FBC_HPLL_SR_SHIFT 24
4652#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4653#define DSPFW_SPRITEB_SHIFT (16)
4654#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4655#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4656#define DSPFW_CURSORA_SHIFT 8
4657#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004658#define DSPFW_PLANEC_OLD_SHIFT 0
4659#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004660#define DSPFW_SPRITEA_SHIFT 0
4661#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4662#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004663#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004664#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004665#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004666#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004667#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4668#define DSPFW_HPLL_CURSOR_SHIFT 16
4669#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004670#define DSPFW_HPLL_SR_SHIFT 0
4671#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4672
4673/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004674#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004675#define DSPFW_SPRITEB_WM1_SHIFT 16
4676#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4677#define DSPFW_CURSORA_WM1_SHIFT 8
4678#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4679#define DSPFW_SPRITEA_WM1_SHIFT 0
4680#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004681#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004682#define DSPFW_PLANEB_WM1_SHIFT 24
4683#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4684#define DSPFW_PLANEA_WM1_SHIFT 16
4685#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4686#define DSPFW_CURSORB_WM1_SHIFT 8
4687#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4688#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4689#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004690#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004691#define DSPFW_SR_WM1_SHIFT 0
4692#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004693#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4694#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004695#define DSPFW_SPRITED_WM1_SHIFT 24
4696#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4697#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004698#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004699#define DSPFW_SPRITEC_WM1_SHIFT 8
4700#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4701#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004702#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004703#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004704#define DSPFW_SPRITEF_WM1_SHIFT 24
4705#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4706#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004707#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004708#define DSPFW_SPRITEE_WM1_SHIFT 8
4709#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4710#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004711#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004712#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004713#define DSPFW_PLANEC_WM1_SHIFT 24
4714#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4715#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004716#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004717#define DSPFW_CURSORC_WM1_SHIFT 8
4718#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4719#define DSPFW_CURSORC_SHIFT 0
4720#define DSPFW_CURSORC_MASK (0x3f<<0)
4721
4722/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004723#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004724#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004725#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004726#define DSPFW_SPRITEF_HI_SHIFT 23
4727#define DSPFW_SPRITEF_HI_MASK (1<<23)
4728#define DSPFW_SPRITEE_HI_SHIFT 22
4729#define DSPFW_SPRITEE_HI_MASK (1<<22)
4730#define DSPFW_PLANEC_HI_SHIFT 21
4731#define DSPFW_PLANEC_HI_MASK (1<<21)
4732#define DSPFW_SPRITED_HI_SHIFT 20
4733#define DSPFW_SPRITED_HI_MASK (1<<20)
4734#define DSPFW_SPRITEC_HI_SHIFT 16
4735#define DSPFW_SPRITEC_HI_MASK (1<<16)
4736#define DSPFW_PLANEB_HI_SHIFT 12
4737#define DSPFW_PLANEB_HI_MASK (1<<12)
4738#define DSPFW_SPRITEB_HI_SHIFT 8
4739#define DSPFW_SPRITEB_HI_MASK (1<<8)
4740#define DSPFW_SPRITEA_HI_SHIFT 4
4741#define DSPFW_SPRITEA_HI_MASK (1<<4)
4742#define DSPFW_PLANEA_HI_SHIFT 0
4743#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004744#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004745#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004746#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004747#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4748#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4749#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4750#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4751#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4752#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4753#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4754#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4755#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4756#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4757#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4758#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4759#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4760#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4761#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4762#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4763#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4764#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004765
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004766/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004767#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004768#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304769#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004770#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004771#define DDL_PRECISION_HIGH (1<<7)
4772#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304773#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004775#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004776#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004777#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004778
Shaohua Li7662c8b2009-06-26 11:23:55 +08004779/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004780#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004781#define I915_FIFO_LINE_SIZE 64
4782#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004783
Jesse Barnesceb04242012-03-28 13:39:22 -07004784#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004785#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004786#define I965_FIFO_SIZE 512
4787#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004788#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004789#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004790#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004791
Jesse Barnesceb04242012-03-28 13:39:22 -07004792#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004793#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004794#define I915_MAX_WM 0x3f
4795
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004796#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4797#define PINEVIEW_FIFO_LINE_SIZE 64
4798#define PINEVIEW_MAX_WM 0x1ff
4799#define PINEVIEW_DFT_WM 0x3f
4800#define PINEVIEW_DFT_HPLLOFF_WM 0
4801#define PINEVIEW_GUARD_WM 10
4802#define PINEVIEW_CURSOR_FIFO 64
4803#define PINEVIEW_CURSOR_MAX_WM 0x3f
4804#define PINEVIEW_CURSOR_DFT_WM 0
4805#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004806
Jesse Barnesceb04242012-03-28 13:39:22 -07004807#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004808#define I965_CURSOR_FIFO 64
4809#define I965_CURSOR_MAX_WM 32
4810#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004811
Pradeep Bhatfae12672014-11-04 17:06:39 +00004812/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004813#define _CUR_WM_A_0 0x70140
4814#define _CUR_WM_B_0 0x71140
4815#define _PLANE_WM_1_A_0 0x70240
4816#define _PLANE_WM_1_B_0 0x71240
4817#define _PLANE_WM_2_A_0 0x70340
4818#define _PLANE_WM_2_B_0 0x71340
4819#define _PLANE_WM_TRANS_1_A_0 0x70268
4820#define _PLANE_WM_TRANS_1_B_0 0x71268
4821#define _PLANE_WM_TRANS_2_A_0 0x70368
4822#define _PLANE_WM_TRANS_2_B_0 0x71368
4823#define _CUR_WM_TRANS_A_0 0x70168
4824#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00004825#define PLANE_WM_EN (1 << 31)
4826#define PLANE_WM_LINES_SHIFT 14
4827#define PLANE_WM_LINES_MASK 0x1f
4828#define PLANE_WM_BLOCKS_MASK 0x3ff
4829
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004830#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004831#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4832#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004833
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004834#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4835#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004836#define _PLANE_WM_BASE(pipe, plane) \
4837 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4838#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004839 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004840#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004841 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004842#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004843 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004844#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004845 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004846
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004847/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004848#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03004849#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004850#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004851#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004852#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004853#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004855#define WM0_PIPEB_ILK _MMIO(0x45104)
4856#define WM0_PIPEC_IVB _MMIO(0x45200)
4857#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004858#define WM1_LP_SR_EN (1<<31)
4859#define WM1_LP_LATENCY_SHIFT 24
4860#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004861#define WM1_LP_FBC_MASK (0xf<<20)
4862#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004863#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004864#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004865#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004866#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004867#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004868#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004869#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004870#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004871#define WM1S_LP_ILK _MMIO(0x45120)
4872#define WM2S_LP_IVB _MMIO(0x45124)
4873#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004874#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004875
Paulo Zanonicca32e92013-05-31 11:45:06 -03004876#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4877 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4878 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4879
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004880/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004881#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08004882#define MLTR_WM1_SHIFT 0
4883#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004884/* the unit of memory self-refresh latency time is 0.5us */
4885#define ILK_SRLT_MASK 0x3f
4886
Yuanhan Liu13982612010-12-15 15:42:31 +08004887
4888/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004889#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08004890#define SSKPD_WM_MASK 0x3f
4891#define SSKPD_WM0_SHIFT 0
4892#define SSKPD_WM1_SHIFT 8
4893#define SSKPD_WM2_SHIFT 16
4894#define SSKPD_WM3_SHIFT 24
4895
Jesse Barnes585fb112008-07-29 11:54:06 -07004896/*
4897 * The two pipe frame counter registers are not synchronized, so
4898 * reading a stable value is somewhat tricky. The following code
4899 * should work:
4900 *
4901 * do {
4902 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4903 * PIPE_FRAME_HIGH_SHIFT;
4904 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4905 * PIPE_FRAME_LOW_SHIFT);
4906 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4907 * PIPE_FRAME_HIGH_SHIFT);
4908 * } while (high1 != high2);
4909 * frame = (high1 << 8) | low1;
4910 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004911#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004912#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4913#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004914#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004915#define PIPE_FRAME_LOW_MASK 0xff000000
4916#define PIPE_FRAME_LOW_SHIFT 24
4917#define PIPE_PIXEL_MASK 0x00ffffff
4918#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004919/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03004920#define _PIPEA_FRMCOUNT_G4X 0x70040
4921#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004922#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4923#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07004924
4925/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004926#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004927/* Old style CUR*CNTR flags (desktop 8xx) */
4928#define CURSOR_ENABLE 0x80000000
4929#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004930#define CURSOR_STRIDE_SHIFT 28
4931#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004932#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04004933#define CURSOR_FORMAT_SHIFT 24
4934#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4935#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4936#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4937#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4938#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4939#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4940/* New style CUR*CNTR flags */
4941#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004942#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304943#define CURSOR_MODE_128_32B_AX 0x02
4944#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004945#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304946#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4947#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004948#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004949#define MCURSOR_PIPE_SELECT (1 << 28)
4950#define MCURSOR_PIPE_A 0x00
4951#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004952#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004953#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004954#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004955#define _CURABASE 0x70084
4956#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004957#define CURSOR_POS_MASK 0x007FF
4958#define CURSOR_POS_SIGN 0x8000
4959#define CURSOR_X_SHIFT 0
4960#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004961#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004962#define _CURBCNTR 0x700c0
4963#define _CURBBASE 0x700c4
4964#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004965
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004966#define _CURBCNTR_IVB 0x71080
4967#define _CURBBASE_IVB 0x71084
4968#define _CURBPOS_IVB 0x71088
4969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004970#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004971 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4972 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004973
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004974#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4975#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4976#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4977
4978#define CURSOR_A_OFFSET 0x70080
4979#define CURSOR_B_OFFSET 0x700c0
4980#define CHV_CURSOR_C_OFFSET 0x700e0
4981#define IVB_CURSOR_B_OFFSET 0x71080
4982#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004983
Jesse Barnes585fb112008-07-29 11:54:06 -07004984/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004985#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004986#define DISPLAY_PLANE_ENABLE (1<<31)
4987#define DISPLAY_PLANE_DISABLE 0
4988#define DISPPLANE_GAMMA_ENABLE (1<<30)
4989#define DISPPLANE_GAMMA_DISABLE 0
4990#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004991#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004992#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004993#define DISPPLANE_BGRA555 (0x3<<26)
4994#define DISPPLANE_BGRX555 (0x4<<26)
4995#define DISPPLANE_BGRX565 (0x5<<26)
4996#define DISPPLANE_BGRX888 (0x6<<26)
4997#define DISPPLANE_BGRA888 (0x7<<26)
4998#define DISPPLANE_RGBX101010 (0x8<<26)
4999#define DISPPLANE_RGBA101010 (0x9<<26)
5000#define DISPPLANE_BGRX101010 (0xa<<26)
5001#define DISPPLANE_RGBX161616 (0xc<<26)
5002#define DISPPLANE_RGBX888 (0xe<<26)
5003#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005004#define DISPPLANE_STEREO_ENABLE (1<<25)
5005#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005006#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005007#define DISPPLANE_SEL_PIPE_SHIFT 24
5008#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005009#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005010#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005011#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5012#define DISPPLANE_SRC_KEY_DISABLE 0
5013#define DISPPLANE_LINE_DOUBLE (1<<20)
5014#define DISPPLANE_NO_LINE_DOUBLE 0
5015#define DISPPLANE_STEREO_POLARITY_FIRST 0
5016#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005017#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5018#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005019#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005020#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005021#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005022#define _DSPAADDR 0x70184
5023#define _DSPASTRIDE 0x70188
5024#define _DSPAPOS 0x7018C /* reserved */
5025#define _DSPASIZE 0x70190
5026#define _DSPASURF 0x7019C /* 965+ only */
5027#define _DSPATILEOFF 0x701A4 /* 965+ only */
5028#define _DSPAOFFSET 0x701A4 /* HSW */
5029#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005031#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5032#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5033#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5034#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5035#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5036#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5037#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5038#define DSPLINOFF(plane) DSPADDR(plane)
5039#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5040#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005041
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005042/* CHV pipe B blender and primary plane */
5043#define _CHV_BLEND_A 0x60a00
5044#define CHV_BLEND_LEGACY (0<<30)
5045#define CHV_BLEND_ANDROID (1<<30)
5046#define CHV_BLEND_MPO (2<<30)
5047#define CHV_BLEND_MASK (3<<30)
5048#define _CHV_CANVAS_A 0x60a04
5049#define _PRIMPOS_A 0x60a08
5050#define _PRIMSIZE_A 0x60a0c
5051#define _PRIMCNSTALPHA_A 0x60a10
5052#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005054#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5055#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5056#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5057#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5058#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005059
Armin Reese446f2542012-03-30 16:20:16 -07005060/* Display/Sprite base address macros */
5061#define DISP_BASEADDR_MASK (0xfffff000)
5062#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5063#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005064
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005065/*
5066 * VBIOS flags
5067 * gen2:
5068 * [00:06] alm,mgm
5069 * [10:16] all
5070 * [30:32] alm,mgm
5071 * gen3+:
5072 * [00:0f] all
5073 * [10:1f] all
5074 * [30:32] all
5075 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005076#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5077#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5078#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5079#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005080
5081/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005082#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5083#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5084#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005085#define _PIPEBFRAMEHIGH 0x71040
5086#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03005087#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5088#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005089
Jesse Barnes585fb112008-07-29 11:54:06 -07005090
5091/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005092#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005093#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5094#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5095#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5096#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005097#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5098#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5099#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5100#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5101#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5102#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5103#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5104#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005105
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005106/* Sprite A control */
5107#define _DVSACNTR 0x72180
5108#define DVS_ENABLE (1<<31)
5109#define DVS_GAMMA_ENABLE (1<<30)
5110#define DVS_PIXFORMAT_MASK (3<<25)
5111#define DVS_FORMAT_YUV422 (0<<25)
5112#define DVS_FORMAT_RGBX101010 (1<<25)
5113#define DVS_FORMAT_RGBX888 (2<<25)
5114#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005115#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005116#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005117#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005118#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5119#define DVS_YUV_ORDER_YUYV (0<<16)
5120#define DVS_YUV_ORDER_UYVY (1<<16)
5121#define DVS_YUV_ORDER_YVYU (2<<16)
5122#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305123#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005124#define DVS_DEST_KEY (1<<2)
5125#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5126#define DVS_TILED (1<<10)
5127#define _DVSALINOFF 0x72184
5128#define _DVSASTRIDE 0x72188
5129#define _DVSAPOS 0x7218c
5130#define _DVSASIZE 0x72190
5131#define _DVSAKEYVAL 0x72194
5132#define _DVSAKEYMSK 0x72198
5133#define _DVSASURF 0x7219c
5134#define _DVSAKEYMAXVAL 0x721a0
5135#define _DVSATILEOFF 0x721a4
5136#define _DVSASURFLIVE 0x721ac
5137#define _DVSASCALE 0x72204
5138#define DVS_SCALE_ENABLE (1<<31)
5139#define DVS_FILTER_MASK (3<<29)
5140#define DVS_FILTER_MEDIUM (0<<29)
5141#define DVS_FILTER_ENHANCING (1<<29)
5142#define DVS_FILTER_SOFTENING (2<<29)
5143#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5144#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5145#define _DVSAGAMC 0x72300
5146
5147#define _DVSBCNTR 0x73180
5148#define _DVSBLINOFF 0x73184
5149#define _DVSBSTRIDE 0x73188
5150#define _DVSBPOS 0x7318c
5151#define _DVSBSIZE 0x73190
5152#define _DVSBKEYVAL 0x73194
5153#define _DVSBKEYMSK 0x73198
5154#define _DVSBSURF 0x7319c
5155#define _DVSBKEYMAXVAL 0x731a0
5156#define _DVSBTILEOFF 0x731a4
5157#define _DVSBSURFLIVE 0x731ac
5158#define _DVSBSCALE 0x73204
5159#define _DVSBGAMC 0x73300
5160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005161#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5162#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5163#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5164#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5165#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5166#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5167#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5168#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5169#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5170#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5171#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5172#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005173
5174#define _SPRA_CTL 0x70280
5175#define SPRITE_ENABLE (1<<31)
5176#define SPRITE_GAMMA_ENABLE (1<<30)
5177#define SPRITE_PIXFORMAT_MASK (7<<25)
5178#define SPRITE_FORMAT_YUV422 (0<<25)
5179#define SPRITE_FORMAT_RGBX101010 (1<<25)
5180#define SPRITE_FORMAT_RGBX888 (2<<25)
5181#define SPRITE_FORMAT_RGBX161616 (3<<25)
5182#define SPRITE_FORMAT_YUV444 (4<<25)
5183#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005184#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005185#define SPRITE_SOURCE_KEY (1<<22)
5186#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5187#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5188#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5189#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5190#define SPRITE_YUV_ORDER_YUYV (0<<16)
5191#define SPRITE_YUV_ORDER_UYVY (1<<16)
5192#define SPRITE_YUV_ORDER_YVYU (2<<16)
5193#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305194#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005195#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5196#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5197#define SPRITE_TILED (1<<10)
5198#define SPRITE_DEST_KEY (1<<2)
5199#define _SPRA_LINOFF 0x70284
5200#define _SPRA_STRIDE 0x70288
5201#define _SPRA_POS 0x7028c
5202#define _SPRA_SIZE 0x70290
5203#define _SPRA_KEYVAL 0x70294
5204#define _SPRA_KEYMSK 0x70298
5205#define _SPRA_SURF 0x7029c
5206#define _SPRA_KEYMAX 0x702a0
5207#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005208#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005209#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005210#define _SPRA_SCALE 0x70304
5211#define SPRITE_SCALE_ENABLE (1<<31)
5212#define SPRITE_FILTER_MASK (3<<29)
5213#define SPRITE_FILTER_MEDIUM (0<<29)
5214#define SPRITE_FILTER_ENHANCING (1<<29)
5215#define SPRITE_FILTER_SOFTENING (2<<29)
5216#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5217#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5218#define _SPRA_GAMC 0x70400
5219
5220#define _SPRB_CTL 0x71280
5221#define _SPRB_LINOFF 0x71284
5222#define _SPRB_STRIDE 0x71288
5223#define _SPRB_POS 0x7128c
5224#define _SPRB_SIZE 0x71290
5225#define _SPRB_KEYVAL 0x71294
5226#define _SPRB_KEYMSK 0x71298
5227#define _SPRB_SURF 0x7129c
5228#define _SPRB_KEYMAX 0x712a0
5229#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005230#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005231#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005232#define _SPRB_SCALE 0x71304
5233#define _SPRB_GAMC 0x71400
5234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005235#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5236#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5237#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5238#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5239#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5240#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5241#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5242#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5243#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5244#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5245#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5246#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5247#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5248#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005249
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005250#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005251#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005252#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005253#define SP_PIXFORMAT_MASK (0xf<<26)
5254#define SP_FORMAT_YUV422 (0<<26)
5255#define SP_FORMAT_BGR565 (5<<26)
5256#define SP_FORMAT_BGRX8888 (6<<26)
5257#define SP_FORMAT_BGRA8888 (7<<26)
5258#define SP_FORMAT_RGBX1010102 (8<<26)
5259#define SP_FORMAT_RGBA1010102 (9<<26)
5260#define SP_FORMAT_RGBX8888 (0xe<<26)
5261#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005262#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005263#define SP_SOURCE_KEY (1<<22)
5264#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5265#define SP_YUV_ORDER_YUYV (0<<16)
5266#define SP_YUV_ORDER_UYVY (1<<16)
5267#define SP_YUV_ORDER_YVYU (2<<16)
5268#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305269#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005270#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005271#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005272#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5273#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5274#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5275#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5276#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5277#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5278#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5279#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5280#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5281#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005282#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005283#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005284
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005285#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5286#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5287#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5288#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5289#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5290#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5291#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5292#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5293#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5294#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5295#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5296#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005297
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005298#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5299#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5300#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5301#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5302#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5303#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5304#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5305#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5306#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5307#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5308#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5309#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005310
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005311/*
5312 * CHV pipe B sprite CSC
5313 *
5314 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5315 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5316 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5317 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005318#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5319#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5320#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005321#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5322#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005324#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5325#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5326#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5327#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5328#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005329#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5330#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005332#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5333#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5334#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005335#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5336#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5337
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005338#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5339#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5340#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005341#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5342#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5343
Damien Lespiau70d21f02013-07-03 21:06:04 +01005344/* Skylake plane registers */
5345
5346#define _PLANE_CTL_1_A 0x70180
5347#define _PLANE_CTL_2_A 0x70280
5348#define _PLANE_CTL_3_A 0x70380
5349#define PLANE_CTL_ENABLE (1 << 31)
5350#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5351#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5352#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5353#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5354#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5355#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5356#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5357#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5358#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5359#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5360#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005361#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5362#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5363#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005364#define PLANE_CTL_ORDER_BGRX (0 << 20)
5365#define PLANE_CTL_ORDER_RGBX (1 << 20)
5366#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5367#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5368#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5369#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5370#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5371#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5372#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5373#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5374#define PLANE_CTL_TILED_MASK (0x7 << 10)
5375#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5376#define PLANE_CTL_TILED_X ( 1 << 10)
5377#define PLANE_CTL_TILED_Y ( 4 << 10)
5378#define PLANE_CTL_TILED_YF ( 5 << 10)
5379#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5380#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5381#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5382#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005383#define PLANE_CTL_ROTATE_MASK 0x3
5384#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305385#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005386#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305387#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005388#define _PLANE_STRIDE_1_A 0x70188
5389#define _PLANE_STRIDE_2_A 0x70288
5390#define _PLANE_STRIDE_3_A 0x70388
5391#define _PLANE_POS_1_A 0x7018c
5392#define _PLANE_POS_2_A 0x7028c
5393#define _PLANE_POS_3_A 0x7038c
5394#define _PLANE_SIZE_1_A 0x70190
5395#define _PLANE_SIZE_2_A 0x70290
5396#define _PLANE_SIZE_3_A 0x70390
5397#define _PLANE_SURF_1_A 0x7019c
5398#define _PLANE_SURF_2_A 0x7029c
5399#define _PLANE_SURF_3_A 0x7039c
5400#define _PLANE_OFFSET_1_A 0x701a4
5401#define _PLANE_OFFSET_2_A 0x702a4
5402#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005403#define _PLANE_KEYVAL_1_A 0x70194
5404#define _PLANE_KEYVAL_2_A 0x70294
5405#define _PLANE_KEYMSK_1_A 0x70198
5406#define _PLANE_KEYMSK_2_A 0x70298
5407#define _PLANE_KEYMAX_1_A 0x701a0
5408#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005409#define _PLANE_BUF_CFG_1_A 0x7027c
5410#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005411#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5412#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005413
5414#define _PLANE_CTL_1_B 0x71180
5415#define _PLANE_CTL_2_B 0x71280
5416#define _PLANE_CTL_3_B 0x71380
5417#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5418#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5419#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5420#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005421 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005422
5423#define _PLANE_STRIDE_1_B 0x71188
5424#define _PLANE_STRIDE_2_B 0x71288
5425#define _PLANE_STRIDE_3_B 0x71388
5426#define _PLANE_STRIDE_1(pipe) \
5427 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5428#define _PLANE_STRIDE_2(pipe) \
5429 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5430#define _PLANE_STRIDE_3(pipe) \
5431 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5432#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005433 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005434
5435#define _PLANE_POS_1_B 0x7118c
5436#define _PLANE_POS_2_B 0x7128c
5437#define _PLANE_POS_3_B 0x7138c
5438#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5439#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5440#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5441#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005442 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005443
5444#define _PLANE_SIZE_1_B 0x71190
5445#define _PLANE_SIZE_2_B 0x71290
5446#define _PLANE_SIZE_3_B 0x71390
5447#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5448#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5449#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5450#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005451 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005452
5453#define _PLANE_SURF_1_B 0x7119c
5454#define _PLANE_SURF_2_B 0x7129c
5455#define _PLANE_SURF_3_B 0x7139c
5456#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5457#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5458#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5459#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005460 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005461
5462#define _PLANE_OFFSET_1_B 0x711a4
5463#define _PLANE_OFFSET_2_B 0x712a4
5464#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5465#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5466#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005467 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005468
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005469#define _PLANE_KEYVAL_1_B 0x71194
5470#define _PLANE_KEYVAL_2_B 0x71294
5471#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5472#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5473#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005474 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005475
5476#define _PLANE_KEYMSK_1_B 0x71198
5477#define _PLANE_KEYMSK_2_B 0x71298
5478#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5479#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5480#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005481 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005482
5483#define _PLANE_KEYMAX_1_B 0x711a0
5484#define _PLANE_KEYMAX_2_B 0x712a0
5485#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5486#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5487#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005488 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005489
Damien Lespiau8211bd52014-11-04 17:06:44 +00005490#define _PLANE_BUF_CFG_1_B 0x7127c
5491#define _PLANE_BUF_CFG_2_B 0x7137c
5492#define _PLANE_BUF_CFG_1(pipe) \
5493 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5494#define _PLANE_BUF_CFG_2(pipe) \
5495 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5496#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005497 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005498
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005499#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5500#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5501#define _PLANE_NV12_BUF_CFG_1(pipe) \
5502 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5503#define _PLANE_NV12_BUF_CFG_2(pipe) \
5504 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5505#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005506 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005507
Damien Lespiau8211bd52014-11-04 17:06:44 +00005508/* SKL new cursor registers */
5509#define _CUR_BUF_CFG_A 0x7017c
5510#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005511#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005512
Jesse Barnes585fb112008-07-29 11:54:06 -07005513/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005514#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005515# define VGA_DISP_DISABLE (1 << 31)
5516# define VGA_2X_MODE (1 << 30)
5517# define VGA_PIPE_B_SELECT (1 << 29)
5518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005519#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005520
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005521/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005522
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005523#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005525#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005526#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5527#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5528#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5529#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5530#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5531#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5532#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5533#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5534#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5535#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005536
5537/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005538#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005539#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5540#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5541
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005542#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005543#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005544#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5545#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5546#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5547#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5548#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005550#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07005551# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5552# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005554#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08005555# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005557#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005558#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5559#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5560#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5561
5562
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005563#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005564#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005565#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005566#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005567
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005568#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005569#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005570#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005571#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005572
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005573#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005574#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005575#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005576#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005577
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005578#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005579#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005580#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005581#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005582
5583/* PIPEB timing regs are same start from 0x61000 */
5584
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005585#define _PIPEB_DATA_M1 0x61030
5586#define _PIPEB_DATA_N1 0x61034
5587#define _PIPEB_DATA_M2 0x61038
5588#define _PIPEB_DATA_N2 0x6103c
5589#define _PIPEB_LINK_M1 0x61040
5590#define _PIPEB_LINK_N1 0x61044
5591#define _PIPEB_LINK_M2 0x61048
5592#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005594#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5595#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5596#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5597#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5598#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5599#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5600#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5601#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005602
5603/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005604/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5605#define _PFA_CTL_1 0x68080
5606#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005607#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005608#define PF_PIPE_SEL_MASK_IVB (3<<29)
5609#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005610#define PF_FILTER_MASK (3<<23)
5611#define PF_FILTER_PROGRAMMED (0<<23)
5612#define PF_FILTER_MED_3x3 (1<<23)
5613#define PF_FILTER_EDGE_ENHANCE (2<<23)
5614#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005615#define _PFA_WIN_SZ 0x68074
5616#define _PFB_WIN_SZ 0x68874
5617#define _PFA_WIN_POS 0x68070
5618#define _PFB_WIN_POS 0x68870
5619#define _PFA_VSCALE 0x68084
5620#define _PFB_VSCALE 0x68884
5621#define _PFA_HSCALE 0x68090
5622#define _PFB_HSCALE 0x68890
5623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005624#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5625#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5626#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5627#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5628#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005629
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005630#define _PSA_CTL 0x68180
5631#define _PSB_CTL 0x68980
5632#define PS_ENABLE (1<<31)
5633#define _PSA_WIN_SZ 0x68174
5634#define _PSB_WIN_SZ 0x68974
5635#define _PSA_WIN_POS 0x68170
5636#define _PSB_WIN_POS 0x68970
5637
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005638#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5639#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5640#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005641
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005642/*
5643 * Skylake scalers
5644 */
5645#define _PS_1A_CTRL 0x68180
5646#define _PS_2A_CTRL 0x68280
5647#define _PS_1B_CTRL 0x68980
5648#define _PS_2B_CTRL 0x68A80
5649#define _PS_1C_CTRL 0x69180
5650#define PS_SCALER_EN (1 << 31)
5651#define PS_SCALER_MODE_MASK (3 << 28)
5652#define PS_SCALER_MODE_DYN (0 << 28)
5653#define PS_SCALER_MODE_HQ (1 << 28)
5654#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005655#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005656#define PS_FILTER_MASK (3 << 23)
5657#define PS_FILTER_MEDIUM (0 << 23)
5658#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5659#define PS_FILTER_BILINEAR (3 << 23)
5660#define PS_VERT3TAP (1 << 21)
5661#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5662#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5663#define PS_PWRUP_PROGRESS (1 << 17)
5664#define PS_V_FILTER_BYPASS (1 << 8)
5665#define PS_VADAPT_EN (1 << 7)
5666#define PS_VADAPT_MODE_MASK (3 << 5)
5667#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5668#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5669#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5670
5671#define _PS_PWR_GATE_1A 0x68160
5672#define _PS_PWR_GATE_2A 0x68260
5673#define _PS_PWR_GATE_1B 0x68960
5674#define _PS_PWR_GATE_2B 0x68A60
5675#define _PS_PWR_GATE_1C 0x69160
5676#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5677#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5678#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5679#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5680#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5681#define PS_PWR_GATE_SLPEN_8 0
5682#define PS_PWR_GATE_SLPEN_16 1
5683#define PS_PWR_GATE_SLPEN_24 2
5684#define PS_PWR_GATE_SLPEN_32 3
5685
5686#define _PS_WIN_POS_1A 0x68170
5687#define _PS_WIN_POS_2A 0x68270
5688#define _PS_WIN_POS_1B 0x68970
5689#define _PS_WIN_POS_2B 0x68A70
5690#define _PS_WIN_POS_1C 0x69170
5691
5692#define _PS_WIN_SZ_1A 0x68174
5693#define _PS_WIN_SZ_2A 0x68274
5694#define _PS_WIN_SZ_1B 0x68974
5695#define _PS_WIN_SZ_2B 0x68A74
5696#define _PS_WIN_SZ_1C 0x69174
5697
5698#define _PS_VSCALE_1A 0x68184
5699#define _PS_VSCALE_2A 0x68284
5700#define _PS_VSCALE_1B 0x68984
5701#define _PS_VSCALE_2B 0x68A84
5702#define _PS_VSCALE_1C 0x69184
5703
5704#define _PS_HSCALE_1A 0x68190
5705#define _PS_HSCALE_2A 0x68290
5706#define _PS_HSCALE_1B 0x68990
5707#define _PS_HSCALE_2B 0x68A90
5708#define _PS_HSCALE_1C 0x69190
5709
5710#define _PS_VPHASE_1A 0x68188
5711#define _PS_VPHASE_2A 0x68288
5712#define _PS_VPHASE_1B 0x68988
5713#define _PS_VPHASE_2B 0x68A88
5714#define _PS_VPHASE_1C 0x69188
5715
5716#define _PS_HPHASE_1A 0x68194
5717#define _PS_HPHASE_2A 0x68294
5718#define _PS_HPHASE_1B 0x68994
5719#define _PS_HPHASE_2B 0x68A94
5720#define _PS_HPHASE_1C 0x69194
5721
5722#define _PS_ECC_STAT_1A 0x681D0
5723#define _PS_ECC_STAT_2A 0x682D0
5724#define _PS_ECC_STAT_1B 0x689D0
5725#define _PS_ECC_STAT_2B 0x68AD0
5726#define _PS_ECC_STAT_1C 0x691D0
5727
5728#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005729#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005730 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5731 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005732#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005733 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5734 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005735#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005736 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5737 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005738#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005739 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5740 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005741#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005742 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5743 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005744#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005745 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5746 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005747#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005748 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5749 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005750#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005751 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5752 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005753#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005754 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02005755 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005756
Zhenyu Wangb9055052009-06-05 15:38:38 +08005757/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005758#define _LGC_PALETTE_A 0x4a000
5759#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005760#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005761
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005762#define _GAMMA_MODE_A 0x4a480
5763#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005764#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005765#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005766#define GAMMA_MODE_MODE_8BIT (0 << 0)
5767#define GAMMA_MODE_MODE_10BIT (1 << 0)
5768#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005769#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5770
Damien Lespiau83372062015-10-30 17:53:32 +02005771/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005772#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005773#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5774#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005775#define CSR_SSP_BASE _MMIO(0x8F074)
5776#define CSR_HTP_SKL _MMIO(0x8F004)
5777#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005778#define CSR_LAST_WRITE_VALUE 0xc003b400
5779/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5780#define CSR_MMIO_START_RANGE 0x80000
5781#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005782#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5783#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5784#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02005785
Zhenyu Wangb9055052009-06-05 15:38:38 +08005786/* interrupts */
5787#define DE_MASTER_IRQ_CONTROL (1 << 31)
5788#define DE_SPRITEB_FLIP_DONE (1 << 29)
5789#define DE_SPRITEA_FLIP_DONE (1 << 28)
5790#define DE_PLANEB_FLIP_DONE (1 << 27)
5791#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005792#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005793#define DE_PCU_EVENT (1 << 25)
5794#define DE_GTT_FAULT (1 << 24)
5795#define DE_POISON (1 << 23)
5796#define DE_PERFORM_COUNTER (1 << 22)
5797#define DE_PCH_EVENT (1 << 21)
5798#define DE_AUX_CHANNEL_A (1 << 20)
5799#define DE_DP_A_HOTPLUG (1 << 19)
5800#define DE_GSE (1 << 18)
5801#define DE_PIPEB_VBLANK (1 << 15)
5802#define DE_PIPEB_EVEN_FIELD (1 << 14)
5803#define DE_PIPEB_ODD_FIELD (1 << 13)
5804#define DE_PIPEB_LINE_COMPARE (1 << 12)
5805#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005806#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005807#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5808#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005809#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005810#define DE_PIPEA_EVEN_FIELD (1 << 6)
5811#define DE_PIPEA_ODD_FIELD (1 << 5)
5812#define DE_PIPEA_LINE_COMPARE (1 << 4)
5813#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005814#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005815#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005816#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005817#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005818
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005819/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005820#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005821#define DE_GSE_IVB (1<<29)
5822#define DE_PCH_EVENT_IVB (1<<28)
5823#define DE_DP_A_HOTPLUG_IVB (1<<27)
5824#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005825#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5826#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5827#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005828#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005829#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005830#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005831#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5832#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005833#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005834#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005835#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005836
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005837#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005838#define MASTER_INTERRUPT_ENABLE (1<<31)
5839
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005840#define DEISR _MMIO(0x44000)
5841#define DEIMR _MMIO(0x44004)
5842#define DEIIR _MMIO(0x44008)
5843#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005844
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005845#define GTISR _MMIO(0x44010)
5846#define GTIMR _MMIO(0x44014)
5847#define GTIIR _MMIO(0x44018)
5848#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005850#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005851#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5852#define GEN8_PCU_IRQ (1<<30)
5853#define GEN8_DE_PCH_IRQ (1<<23)
5854#define GEN8_DE_MISC_IRQ (1<<22)
5855#define GEN8_DE_PORT_IRQ (1<<20)
5856#define GEN8_DE_PIPE_C_IRQ (1<<18)
5857#define GEN8_DE_PIPE_B_IRQ (1<<17)
5858#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005859#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005860#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005861#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005862#define GEN8_GT_VCS2_IRQ (1<<3)
5863#define GEN8_GT_VCS1_IRQ (1<<2)
5864#define GEN8_GT_BCS_IRQ (1<<1)
5865#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005866
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005867#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5868#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5869#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5870#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005871
Ben Widawskyabd58f02013-11-02 21:07:09 -07005872#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005873#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005874#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005875#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005876#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005877#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005879#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5880#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5881#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5882#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005883#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005884#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5885#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5886#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5887#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5888#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5889#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005890#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005891#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5892#define GEN8_PIPE_VSYNC (1 << 1)
5893#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005894#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005895#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005896#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5897#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5898#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005899#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005900#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5901#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5902#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005903#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005904#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5905 (GEN8_PIPE_CURSOR_FAULT | \
5906 GEN8_PIPE_SPRITE_FAULT | \
5907 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005908#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5909 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005910 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00005911 GEN9_PIPE_PLANE3_FAULT | \
5912 GEN9_PIPE_PLANE2_FAULT | \
5913 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005914
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005915#define GEN8_DE_PORT_ISR _MMIO(0x44440)
5916#define GEN8_DE_PORT_IMR _MMIO(0x44444)
5917#define GEN8_DE_PORT_IIR _MMIO(0x44448)
5918#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00005919#define GEN9_AUX_CHANNEL_D (1 << 27)
5920#define GEN9_AUX_CHANNEL_C (1 << 26)
5921#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005922#define BXT_DE_PORT_HP_DDIC (1 << 5)
5923#define BXT_DE_PORT_HP_DDIB (1 << 4)
5924#define BXT_DE_PORT_HP_DDIA (1 << 3)
5925#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5926 BXT_DE_PORT_HP_DDIB | \
5927 BXT_DE_PORT_HP_DDIC)
5928#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305929#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005930#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005932#define GEN8_DE_MISC_ISR _MMIO(0x44460)
5933#define GEN8_DE_MISC_IMR _MMIO(0x44464)
5934#define GEN8_DE_MISC_IIR _MMIO(0x44468)
5935#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005936#define GEN8_DE_MISC_GSE (1 << 27)
5937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005938#define GEN8_PCU_ISR _MMIO(0x444e0)
5939#define GEN8_PCU_IMR _MMIO(0x444e4)
5940#define GEN8_PCU_IIR _MMIO(0x444e8)
5941#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005943#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07005944/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5945#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005946#define ILK_DPARB_GATE (1<<22)
5947#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005948#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00005949#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5950#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5951#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02005952#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00005953#define ILK_HDCP_DISABLE (1 << 25)
5954#define ILK_eDP_A_DISABLE (1 << 24)
5955#define HSW_CDCLK_LIMIT (1 << 24)
5956#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005958#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01005959#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5960#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5961#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5962#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5963#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005965#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08005966# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5967# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005969#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005970#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005971#define FORCE_ARB_IDLE_PLANES (1 << 14)
5972
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005973#define _CHICKEN_PIPESL_1_A 0x420b0
5974#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005975#define HSW_FBCQ_DIS (1 << 22)
5976#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005977#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005979#define DISP_ARB_CTL _MMIO(0x45000)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005980#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005981#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005982#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005983#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005984#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305985#define DBUF_POWER_REQUEST (1<<31)
5986#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005987#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005988#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5989#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005990#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005991#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005992
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005993#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01005994#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5995#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5996#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5997#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5998#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01005999#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6000#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6001#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006002
Arun Siluverya78536e2016-01-21 21:43:53 +00006003#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6004#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006006#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006007#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6008
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006009#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006010#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6011
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006012/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006013#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006014# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006015# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006016#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Ben Widawskya75f3622013-11-02 21:07:59 -07006017# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006019#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006020# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6021# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006023#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006024#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006026#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006027#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006029#define GEN8_L3SQCREG1 _MMIO(0xB100)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006030#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
6031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006032#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006033#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006034#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006035#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6036#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006038#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006039#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006041#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006042#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006044#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006045#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006046#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006047
Ben Widawsky63801f22013-12-12 17:26:03 -08006048/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006049#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006050#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006051#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006052#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6053#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6054#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006055#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006056
Arun Siluvery3669ab62016-01-21 21:43:49 +00006057#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6058
Ben Widawsky38a39a72015-03-11 10:54:53 +02006059/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006060#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006061#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6062
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006063/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006064#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006065#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006067#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006068#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006070#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006071#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6072
Zhenyu Wangb9055052009-06-05 15:38:38 +08006073/* PCH */
6074
Adam Jackson23e81d62012-06-06 15:45:44 -04006075/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006076#define SDE_AUDIO_POWER_D (1 << 27)
6077#define SDE_AUDIO_POWER_C (1 << 26)
6078#define SDE_AUDIO_POWER_B (1 << 25)
6079#define SDE_AUDIO_POWER_SHIFT (25)
6080#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6081#define SDE_GMBUS (1 << 24)
6082#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6083#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6084#define SDE_AUDIO_HDCP_MASK (3 << 22)
6085#define SDE_AUDIO_TRANSB (1 << 21)
6086#define SDE_AUDIO_TRANSA (1 << 20)
6087#define SDE_AUDIO_TRANS_MASK (3 << 20)
6088#define SDE_POISON (1 << 19)
6089/* 18 reserved */
6090#define SDE_FDI_RXB (1 << 17)
6091#define SDE_FDI_RXA (1 << 16)
6092#define SDE_FDI_MASK (3 << 16)
6093#define SDE_AUXD (1 << 15)
6094#define SDE_AUXC (1 << 14)
6095#define SDE_AUXB (1 << 13)
6096#define SDE_AUX_MASK (7 << 13)
6097/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006098#define SDE_CRT_HOTPLUG (1 << 11)
6099#define SDE_PORTD_HOTPLUG (1 << 10)
6100#define SDE_PORTC_HOTPLUG (1 << 9)
6101#define SDE_PORTB_HOTPLUG (1 << 8)
6102#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006103#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6104 SDE_SDVOB_HOTPLUG | \
6105 SDE_PORTB_HOTPLUG | \
6106 SDE_PORTC_HOTPLUG | \
6107 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006108#define SDE_TRANSB_CRC_DONE (1 << 5)
6109#define SDE_TRANSB_CRC_ERR (1 << 4)
6110#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6111#define SDE_TRANSA_CRC_DONE (1 << 2)
6112#define SDE_TRANSA_CRC_ERR (1 << 1)
6113#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6114#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006115
6116/* south display engine interrupt: CPT/PPT */
6117#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6118#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6119#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6120#define SDE_AUDIO_POWER_SHIFT_CPT 29
6121#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6122#define SDE_AUXD_CPT (1 << 27)
6123#define SDE_AUXC_CPT (1 << 26)
6124#define SDE_AUXB_CPT (1 << 25)
6125#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006126#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006127#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006128#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6129#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6130#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006131#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006132#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006133#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006134 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006135 SDE_PORTD_HOTPLUG_CPT | \
6136 SDE_PORTC_HOTPLUG_CPT | \
6137 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006138#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6139 SDE_PORTD_HOTPLUG_CPT | \
6140 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006141 SDE_PORTB_HOTPLUG_CPT | \
6142 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006143#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006144#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006145#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6146#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6147#define SDE_FDI_RXC_CPT (1 << 8)
6148#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6149#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6150#define SDE_FDI_RXB_CPT (1 << 4)
6151#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6152#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6153#define SDE_FDI_RXA_CPT (1 << 0)
6154#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6155 SDE_AUDIO_CP_REQ_B_CPT | \
6156 SDE_AUDIO_CP_REQ_A_CPT)
6157#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6158 SDE_AUDIO_CP_CHG_B_CPT | \
6159 SDE_AUDIO_CP_CHG_A_CPT)
6160#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6161 SDE_FDI_RXB_CPT | \
6162 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006163
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006164#define SDEISR _MMIO(0xc4000)
6165#define SDEIMR _MMIO(0xc4004)
6166#define SDEIIR _MMIO(0xc4008)
6167#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006169#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006170#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006171#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6172#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6173#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006174#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006175
Zhenyu Wangb9055052009-06-05 15:38:38 +08006176/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006177#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006178#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6179#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6180#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6181#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6182#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006183#define PORTD_HOTPLUG_ENABLE (1 << 20)
6184#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6185#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6186#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6187#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6188#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6189#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006190#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6191#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6192#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006193#define PORTC_HOTPLUG_ENABLE (1 << 12)
6194#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6195#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6196#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6197#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6198#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6199#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006200#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6201#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6202#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006203#define PORTB_HOTPLUG_ENABLE (1 << 4)
6204#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6205#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6206#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6207#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6208#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6209#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006210#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6211#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6212#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006214#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006215#define PORTE_HOTPLUG_ENABLE (1 << 4)
6216#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006217#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6218#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6219#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6220
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006221#define PCH_GPIOA _MMIO(0xc5010)
6222#define PCH_GPIOB _MMIO(0xc5014)
6223#define PCH_GPIOC _MMIO(0xc5018)
6224#define PCH_GPIOD _MMIO(0xc501c)
6225#define PCH_GPIOE _MMIO(0xc5020)
6226#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006228#define PCH_GMBUS0 _MMIO(0xc5100)
6229#define PCH_GMBUS1 _MMIO(0xc5104)
6230#define PCH_GMBUS2 _MMIO(0xc5108)
6231#define PCH_GMBUS3 _MMIO(0xc510c)
6232#define PCH_GMBUS4 _MMIO(0xc5110)
6233#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006234
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006235#define _PCH_DPLL_A 0xc6014
6236#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006237#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006238
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006239#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006240#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006241#define _PCH_FPA1 0xc6044
6242#define _PCH_FPB0 0xc6048
6243#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006244#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6245#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006246
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006247#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006249#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006250#define DREF_CONTROL_MASK 0x7fc3
6251#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6252#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6253#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6254#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6255#define DREF_SSC_SOURCE_DISABLE (0<<11)
6256#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006257#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006258#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6259#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6260#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006261#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006262#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6263#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006264#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006265#define DREF_SSC4_DOWNSPREAD (0<<6)
6266#define DREF_SSC4_CENTERSPREAD (1<<6)
6267#define DREF_SSC1_DISABLE (0<<1)
6268#define DREF_SSC1_ENABLE (1<<1)
6269#define DREF_SSC4_DISABLE (0)
6270#define DREF_SSC4_ENABLE (1)
6271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006272#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006273#define FDL_TP1_TIMER_SHIFT 12
6274#define FDL_TP1_TIMER_MASK (3<<12)
6275#define FDL_TP2_TIMER_SHIFT 10
6276#define FDL_TP2_TIMER_MASK (3<<10)
6277#define RAWCLK_FREQ_MASK 0x3ff
6278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006279#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006281#define PCH_SSC4_PARMS _MMIO(0xc6210)
6282#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006284#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006285#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006286#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006287#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006288
Zhenyu Wangb9055052009-06-05 15:38:38 +08006289/* transcoder */
6290
Daniel Vetter275f01b22013-05-03 11:49:47 +02006291#define _PCH_TRANS_HTOTAL_A 0xe0000
6292#define TRANS_HTOTAL_SHIFT 16
6293#define TRANS_HACTIVE_SHIFT 0
6294#define _PCH_TRANS_HBLANK_A 0xe0004
6295#define TRANS_HBLANK_END_SHIFT 16
6296#define TRANS_HBLANK_START_SHIFT 0
6297#define _PCH_TRANS_HSYNC_A 0xe0008
6298#define TRANS_HSYNC_END_SHIFT 16
6299#define TRANS_HSYNC_START_SHIFT 0
6300#define _PCH_TRANS_VTOTAL_A 0xe000c
6301#define TRANS_VTOTAL_SHIFT 16
6302#define TRANS_VACTIVE_SHIFT 0
6303#define _PCH_TRANS_VBLANK_A 0xe0010
6304#define TRANS_VBLANK_END_SHIFT 16
6305#define TRANS_VBLANK_START_SHIFT 0
6306#define _PCH_TRANS_VSYNC_A 0xe0014
6307#define TRANS_VSYNC_END_SHIFT 16
6308#define TRANS_VSYNC_START_SHIFT 0
6309#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006310
Daniel Vettere3b95f12013-05-03 11:49:49 +02006311#define _PCH_TRANSA_DATA_M1 0xe0030
6312#define _PCH_TRANSA_DATA_N1 0xe0034
6313#define _PCH_TRANSA_DATA_M2 0xe0038
6314#define _PCH_TRANSA_DATA_N2 0xe003c
6315#define _PCH_TRANSA_LINK_M1 0xe0040
6316#define _PCH_TRANSA_LINK_N1 0xe0044
6317#define _PCH_TRANSA_LINK_M2 0xe0048
6318#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006319
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006320/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006321#define _VIDEO_DIP_CTL_A 0xe0200
6322#define _VIDEO_DIP_DATA_A 0xe0208
6323#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006324#define GCP_COLOR_INDICATION (1 << 2)
6325#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6326#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006327
6328#define _VIDEO_DIP_CTL_B 0xe1200
6329#define _VIDEO_DIP_DATA_B 0xe1208
6330#define _VIDEO_DIP_GCP_B 0xe1210
6331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006332#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6333#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6334#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006335
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006336/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006337#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6338#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6339#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006340
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006341#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6342#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6343#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006344
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006345#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6346#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6347#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006348
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006349#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006350 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006351 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006352#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006353 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006354 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006355#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006356 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006357 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006358
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006359/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006360
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006361#define _HSW_VIDEO_DIP_CTL_A 0x60200
6362#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6363#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6364#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6365#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6366#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6367#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6368#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6369#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6370#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6371#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6372#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006373
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006374#define _HSW_VIDEO_DIP_CTL_B 0x61200
6375#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6376#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6377#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6378#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6379#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6380#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6381#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6382#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6383#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6384#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6385#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006387#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6388#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6389#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6390#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6391#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6392#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006394#define _HSW_STEREO_3D_CTL_A 0x70020
6395#define S3D_ENABLE (1<<31)
6396#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006398#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006399
Daniel Vetter275f01b22013-05-03 11:49:47 +02006400#define _PCH_TRANS_HTOTAL_B 0xe1000
6401#define _PCH_TRANS_HBLANK_B 0xe1004
6402#define _PCH_TRANS_HSYNC_B 0xe1008
6403#define _PCH_TRANS_VTOTAL_B 0xe100c
6404#define _PCH_TRANS_VBLANK_B 0xe1010
6405#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006406#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006407
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006408#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6409#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6410#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6411#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6412#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6413#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6414#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006415
Daniel Vettere3b95f12013-05-03 11:49:49 +02006416#define _PCH_TRANSB_DATA_M1 0xe1030
6417#define _PCH_TRANSB_DATA_N1 0xe1034
6418#define _PCH_TRANSB_DATA_M2 0xe1038
6419#define _PCH_TRANSB_DATA_N2 0xe103c
6420#define _PCH_TRANSB_LINK_M1 0xe1040
6421#define _PCH_TRANSB_LINK_N1 0xe1044
6422#define _PCH_TRANSB_LINK_M2 0xe1048
6423#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006424
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006425#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6426#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6427#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6428#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6429#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6430#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6431#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6432#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006433
Daniel Vetterab9412b2013-05-03 11:49:46 +02006434#define _PCH_TRANSACONF 0xf0008
6435#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006436#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6437#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006438#define TRANS_DISABLE (0<<31)
6439#define TRANS_ENABLE (1<<31)
6440#define TRANS_STATE_MASK (1<<30)
6441#define TRANS_STATE_DISABLE (0<<30)
6442#define TRANS_STATE_ENABLE (1<<30)
6443#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6444#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6445#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6446#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006447#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006448#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006449#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006450#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006451#define TRANS_8BPC (0<<5)
6452#define TRANS_10BPC (1<<5)
6453#define TRANS_6BPC (2<<5)
6454#define TRANS_12BPC (3<<5)
6455
Daniel Vetterce401412012-10-31 22:52:30 +01006456#define _TRANSA_CHICKEN1 0xf0060
6457#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006458#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006459#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006460#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006461#define _TRANSA_CHICKEN2 0xf0064
6462#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006463#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006464#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6465#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6466#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6467#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6468#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006470#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006471#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6472#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006473#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6474#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6475#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006476#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006477#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006478#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6479#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006480#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006481#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006483#define _FDI_RXA_CHICKEN 0xc200c
6484#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006485#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6486#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006487#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006489#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006490#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006491#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006492#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006493#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006494
Zhenyu Wangb9055052009-06-05 15:38:38 +08006495/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006496#define _FDI_TXA_CTL 0x60100
6497#define _FDI_TXB_CTL 0x61100
6498#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006499#define FDI_TX_DISABLE (0<<31)
6500#define FDI_TX_ENABLE (1<<31)
6501#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6502#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6503#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6504#define FDI_LINK_TRAIN_NONE (3<<28)
6505#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6506#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6507#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6508#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6509#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6510#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6511#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6512#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006513/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6514 SNB has different settings. */
6515/* SNB A-stepping */
6516#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6517#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6518#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6519#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6520/* SNB B-stepping */
6521#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6522#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6523#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6524#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6525#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006526#define FDI_DP_PORT_WIDTH_SHIFT 19
6527#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6528#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006529#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006530/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006531#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006532
6533/* Ivybridge has different bits for lolz */
6534#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6535#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6536#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6537#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6538
Zhenyu Wangb9055052009-06-05 15:38:38 +08006539/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006540#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006541#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006542#define FDI_SCRAMBLING_ENABLE (0<<7)
6543#define FDI_SCRAMBLING_DISABLE (1<<7)
6544
6545/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006546#define _FDI_RXA_CTL 0xf000c
6547#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006548#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006549#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006550/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006551#define FDI_FS_ERRC_ENABLE (1<<27)
6552#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006553#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006554#define FDI_8BPC (0<<16)
6555#define FDI_10BPC (1<<16)
6556#define FDI_6BPC (2<<16)
6557#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006558#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006559#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6560#define FDI_RX_PLL_ENABLE (1<<13)
6561#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6562#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6563#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6564#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6565#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006566#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006567/* CPT */
6568#define FDI_AUTO_TRAINING (1<<10)
6569#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6570#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6571#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6572#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6573#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006574
Paulo Zanoni04945642012-11-01 21:00:59 -02006575#define _FDI_RXA_MISC 0xf0010
6576#define _FDI_RXB_MISC 0xf1010
6577#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6578#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6579#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6580#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6581#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6582#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6583#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006584#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02006585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006586#define _FDI_RXA_TUSIZE1 0xf0030
6587#define _FDI_RXA_TUSIZE2 0xf0038
6588#define _FDI_RXB_TUSIZE1 0xf1030
6589#define _FDI_RXB_TUSIZE2 0xf1038
6590#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6591#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006592
6593/* FDI_RX interrupt register format */
6594#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6595#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6596#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6597#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6598#define FDI_RX_FS_CODE_ERR (1<<6)
6599#define FDI_RX_FE_CODE_ERR (1<<5)
6600#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6601#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6602#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6603#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6604#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006606#define _FDI_RXA_IIR 0xf0014
6607#define _FDI_RXA_IMR 0xf0018
6608#define _FDI_RXB_IIR 0xf1014
6609#define _FDI_RXB_IMR 0xf1018
6610#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6611#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006613#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6614#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006616#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006617#define LVDS_DETECTED (1 << 1)
6618
Shobhit Kumar98364372012-06-15 11:55:14 -07006619/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006620#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6621#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6622#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006623#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006624#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6625#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006626
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006627#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6628#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6629#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6630#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6631#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006633#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6634#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6635#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6636#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6637#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
Jesse Barnes453c5422013-03-28 09:55:41 -07006638
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006639#define _PCH_PP_STATUS 0xc7200
6640#define _PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006641#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006642#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306643#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6644#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006645#define EDP_FORCE_VDD (1 << 3)
6646#define EDP_BLC_ENABLE (1 << 2)
6647#define PANEL_POWER_RESET (1 << 1)
6648#define PANEL_POWER_OFF (0 << 0)
6649#define PANEL_POWER_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006650#define _PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006651#define PANEL_PORT_SELECT_MASK (3 << 30)
6652#define PANEL_PORT_SELECT_LVDS (0 << 30)
6653#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006654#define PANEL_PORT_SELECT_DPC (2 << 30)
6655#define PANEL_PORT_SELECT_DPD (3 << 30)
6656#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6657#define PANEL_POWER_UP_DELAY_SHIFT 16
6658#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6659#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006661#define _PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006662#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6663#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6664#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6665#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006667#define _PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006668#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6669#define PP_REFERENCE_DIVIDER_SHIFT 8
6670#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6671#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006673#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6674#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6675#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6676#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6677#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6678
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306679/* BXT PPS changes - 2nd set of PPS registers */
6680#define _BXT_PP_STATUS2 0xc7300
6681#define _BXT_PP_CONTROL2 0xc7304
6682#define _BXT_PP_ON_DELAYS2 0xc7308
6683#define _BXT_PP_OFF_DELAYS2 0xc730c
6684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006685#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6686#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6687#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6688#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006690#define _PCH_DP_B 0xe4100
6691#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006692#define _PCH_DPB_AUX_CH_CTL 0xe4110
6693#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6694#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6695#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6696#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6697#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006699#define _PCH_DP_C 0xe4200
6700#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006701#define _PCH_DPC_AUX_CH_CTL 0xe4210
6702#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6703#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6704#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6705#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6706#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006707
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006708#define _PCH_DP_D 0xe4300
6709#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006710#define _PCH_DPD_AUX_CH_CTL 0xe4310
6711#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6712#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6713#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6714#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6715#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006717#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6718#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006719
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006720/* CPT */
6721#define PORT_TRANS_A_SEL_CPT 0
6722#define PORT_TRANS_B_SEL_CPT (1<<29)
6723#define PORT_TRANS_C_SEL_CPT (2<<29)
6724#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006725#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006726#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6727#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006728#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6729#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006730
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006731#define _TRANS_DP_CTL_A 0xe0300
6732#define _TRANS_DP_CTL_B 0xe1300
6733#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006734#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006735#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6736#define TRANS_DP_PORT_SEL_B (0<<29)
6737#define TRANS_DP_PORT_SEL_C (1<<29)
6738#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006739#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006740#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006741#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006742#define TRANS_DP_AUDIO_ONLY (1<<26)
6743#define TRANS_DP_ENH_FRAMING (1<<18)
6744#define TRANS_DP_8BPC (0<<9)
6745#define TRANS_DP_10BPC (1<<9)
6746#define TRANS_DP_6BPC (2<<9)
6747#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006748#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006749#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6750#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6751#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6752#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006753#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006754
6755/* SNB eDP training params */
6756/* SNB A-stepping */
6757#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6758#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6759#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6760#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6761/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006762#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6763#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6764#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6765#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6766#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006767#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6768
Keith Packard1a2eb462011-11-16 16:26:07 -08006769/* IVB */
6770#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6771#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6772#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6773#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6774#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6775#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006776#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006777
6778/* legacy values */
6779#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6780#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6781#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6782#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6783#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6784
6785#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6786
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006787#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03006788
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306789#define RC6_LOCATION _MMIO(0xD40)
6790#define RC6_CTX_IN_DRAM (1 << 0)
6791#define RC6_CTX_BASE _MMIO(0xD48)
6792#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6793#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6794#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6795#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6796#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6797#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6798#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006799#define FORCEWAKE _MMIO(0xA18C)
6800#define FORCEWAKE_VLV _MMIO(0x1300b0)
6801#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6802#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6803#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6804#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6805#define FORCEWAKE_ACK _MMIO(0x130090)
6806#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03006807#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6808#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6809#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006811#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03006812#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6813#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6814#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6815#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006816#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6817#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6818#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6819#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6820#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6821#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6822#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01006823#define FORCEWAKE_KERNEL 0x1
6824#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006825#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6826#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08006827#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006828#define VLV_SPAREG2H _MMIO(0xA194)
Chris Wilson8fd26852010-12-08 18:40:43 +00006829
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006830#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006831#define GT_FIFO_SBDROPERR (1<<6)
6832#define GT_FIFO_BLOBDROPERR (1<<5)
6833#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6834#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006835#define GT_FIFO_OVFERR (1<<2)
6836#define GT_FIFO_IAWRERR (1<<1)
6837#define GT_FIFO_IARDERR (1<<0)
6838
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006839#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02006840#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006841#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306842#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6843#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006844
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006845#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006846#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006847#define HSW_EDRAM_PRESENT _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00006848#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006850#define GEN6_UCGCTL1 _MMIO(0x9400)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006851# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006852# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006853# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006855#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006856# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006857# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006858# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006859# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006860# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006861# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define GEN6_UCGCTL3 _MMIO(0x9408)
Imre Deak9e72b462014-05-05 15:13:55 +03006864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006865#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006866#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6867
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006868#define GEN6_RCGCTL1 _MMIO(0x9410)
6869#define GEN6_RCGCTL2 _MMIO(0x9414)
6870#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03006871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006872#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006873#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006874#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006875#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006876
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006877#define GEN6_GFXPAUSE _MMIO(0xA000)
6878#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00006879#define GEN6_TURBO_DISABLE (1<<31)
6880#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006881#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306882#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006883#define GEN6_OFFSET(x) ((x)<<19)
6884#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006885#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6886#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00006887#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6888#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6889#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6890#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6891#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006892#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006893#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006894#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6895#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006896#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6897#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6898#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006899#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006900#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306901#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006902#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006903#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306904#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006905#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00006906#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006907#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6908#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6909#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6910#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6911#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006912#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6913#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006914#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6915#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6916#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006917#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006918#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006919#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
6920#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
6921#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006922#define GEN6_CURICONT_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006923#define GEN6_RP_CUR_UP _MMIO(0xA054)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006924#define GEN6_CURBSYTAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006925#define GEN6_RP_PREV_UP _MMIO(0xA058)
6926#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006927#define GEN6_CURIAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006928#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
6929#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
6930#define GEN6_RP_UP_EI _MMIO(0xA068)
6931#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
6932#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
6933#define GEN6_RPDEUHWTC _MMIO(0xA080)
6934#define GEN6_RPDEUC _MMIO(0xA084)
6935#define GEN6_RPDEUCSW _MMIO(0xA088)
6936#define GEN6_RC_STATE _MMIO(0xA094)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306937#define RC6_STATE (1 << 18)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006938#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
6939#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
6940#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
6941#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
6942#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
6943#define GEN6_RC_SLEEP _MMIO(0xA0B0)
6944#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
6945#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
6946#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
6947#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
6948#define VLV_RCEDATA _MMIO(0xA0BC)
6949#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
6950#define GEN6_PMINTRMSK _MMIO(0xA168)
Deepak Sbaccd452014-05-15 20:58:09 +03006951#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006952#define VLV_PWRDWNUPCTL _MMIO(0xA294)
6953#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
6954#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
6955#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05306956#define GEN9_RENDER_PG_ENABLE (1<<0)
6957#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306960#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6961#define PIXEL_OVERLAP_CNT_SHIFT 30
6962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006963#define GEN6_PMISR _MMIO(0x44020)
6964#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
6965#define GEN6_PMIIR _MMIO(0x44028)
6966#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00006967#define GEN6_PM_MBOX_EVENT (1<<25)
6968#define GEN6_PM_THERMAL_EVENT (1<<24)
6969#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6970#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6971#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6972#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6973#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006974#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006975 GEN6_PM_RP_DOWN_THRESHOLD | \
6976 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006978#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03006979#define GEN7_GT_SCRATCH_REG_NUM 8
6980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05306982#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6983#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006985#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
6986#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006987#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006988#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6989#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006990#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6991#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006992#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
6993#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
6994#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03006995
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006996#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
6997#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
6998#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
6999#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007001#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007002#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07007003#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7004#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007005#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7006#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007007#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007008#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7009#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7010#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7011#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7012#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007013#define SKL_PCODE_CDCLK_CONTROL 0x7
7014#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7015#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007016#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7017#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7018#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007019#define GEN6_PCODE_READ_D_COMP 0x10
7020#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307021#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007022#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007023#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007024#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007025#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007026#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007027#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007029#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007030#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7031#define GEN6_RCn_MASK 7
7032#define GEN6_RC0 0
7033#define GEN6_RC3 2
7034#define GEN6_RC6 3
7035#define GEN6_RC7 4
7036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007037#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007038#define GEN8_LSLICESTAT_MASK 0x7
7039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007040#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7041#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007042#define CHV_SS_PG_ENABLE (1<<1)
7043#define CHV_EU08_PG_ENABLE (1<<9)
7044#define CHV_EU19_PG_ENABLE (1<<17)
7045#define CHV_EU210_PG_ENABLE (1<<25)
7046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007047#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7048#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007049#define CHV_EU311_PG_ENABLE (1<<1)
7050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007051#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007052#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007053#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007055#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7056#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007057#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7058#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7059#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7060#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7061#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7062#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7063#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7064#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007066#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007067#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7068#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7069#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007070#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007072#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007073#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7074
Ben Widawskye3689192012-05-25 16:56:22 -07007075/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007076#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007077#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7078#define GEN7_PARITY_ERROR_VALID (1<<13)
7079#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7080#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7081#define GEN7_PARITY_ERROR_ROW(reg) \
7082 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7083#define GEN7_PARITY_ERROR_BANK(reg) \
7084 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7085#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7086 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7087#define GEN7_L3CDERRST1_ENABLE (1<<7)
7088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007089#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007090#define GEN7_L3LOG_SIZE 0x80
7091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007092#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7093#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007094#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007095#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007096#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007097#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007099#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007100#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007101#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007103#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007104#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007105#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007107#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7108#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007109#define DOP_CLOCK_GATING_DISABLE (1<<0)
7110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007111#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007112#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007114#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007115#define GEN8_ST_PO_DISABLE (1<<13)
7116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007117#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007118#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007119#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007120#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007121#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007123#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007124#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7125
Jani Nikulac46f1112014-10-27 16:26:52 +02007126/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007127#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007128#define INTEL_AUDIO_DEVCL 0x808629FB
7129#define INTEL_AUDIO_DEVBLC 0x80862801
7130#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007131
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007132#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007133#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7134#define G4X_ELDV_DEVCTG (1 << 14)
7135#define G4X_ELD_ADDR_MASK (0xf << 5)
7136#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007137#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007138
Jani Nikulac46f1112014-10-27 16:26:52 +02007139#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7140#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007141#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7142 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007143#define _IBX_AUD_CNTL_ST_A 0xE20B4
7144#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007145#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7146 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007147#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7148#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7149#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007150#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007151#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7152#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007153
Jani Nikulac46f1112014-10-27 16:26:52 +02007154#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7155#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007156#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007157#define _CPT_AUD_CNTL_ST_A 0xE50B4
7158#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007159#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7160#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007161
Jani Nikulac46f1112014-10-27 16:26:52 +02007162#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7163#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007164#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007165#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7166#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007167#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7168#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007169
Eric Anholtae662d32012-01-03 09:23:29 -08007170/* These are the 4 32-bit write offset registers for each stream
7171 * output buffer. It determines the offset from the
7172 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7173 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007174#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007175
Jani Nikulac46f1112014-10-27 16:26:52 +02007176#define _IBX_AUD_CONFIG_A 0xe2000
7177#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007178#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007179#define _CPT_AUD_CONFIG_A 0xe5000
7180#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007181#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007182#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7183#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007184#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007185
Wu Fengguangb6daa022012-01-06 14:41:31 -06007186#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7187#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7188#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007189#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007190#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007191#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007192#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007193#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7194#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7195#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7196#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7197#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7198#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7199#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7200#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7201#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7202#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7203#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007204#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7205
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007206/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007207#define _HSW_AUD_CONFIG_A 0x65000
7208#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007209#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007210
Jani Nikulac46f1112014-10-27 16:26:52 +02007211#define _HSW_AUD_MISC_CTRL_A 0x65010
7212#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007213#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007214
Jani Nikulac46f1112014-10-27 16:26:52 +02007215#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7216#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007217#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007218
7219/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007220#define _HSW_AUD_DIG_CNVT_1 0x65080
7221#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007222#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007223#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007224
Jani Nikulac46f1112014-10-27 16:26:52 +02007225#define _HSW_AUD_EDID_DATA_A 0x65050
7226#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007227#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007229#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7230#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007231#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7232#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7233#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7234#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007236#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007237#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7238
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007239/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007240#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7241#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7242#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7243#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007244#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7245#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007246#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007247#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7248#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007249#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007250#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007251
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007252/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007253#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007254#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7255#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7256#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7257#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7258
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007259/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007260#define _TRANS_DDI_FUNC_CTL_A 0x60400
7261#define _TRANS_DDI_FUNC_CTL_B 0x61400
7262#define _TRANS_DDI_FUNC_CTL_C 0x62400
7263#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007264#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007265
Paulo Zanoniad80a812012-10-24 16:06:19 -02007266#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007267/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007268#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007269#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007270#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7271#define TRANS_DDI_PORT_NONE (0<<28)
7272#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7273#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7274#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7275#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7276#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7277#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7278#define TRANS_DDI_BPC_MASK (7<<20)
7279#define TRANS_DDI_BPC_8 (0<<20)
7280#define TRANS_DDI_BPC_10 (1<<20)
7281#define TRANS_DDI_BPC_6 (2<<20)
7282#define TRANS_DDI_BPC_12 (3<<20)
7283#define TRANS_DDI_PVSYNC (1<<17)
7284#define TRANS_DDI_PHSYNC (1<<16)
7285#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7286#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7287#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7288#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7289#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007290#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007291#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007292
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007293/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007294#define _DP_TP_CTL_A 0x64040
7295#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007296#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007297#define DP_TP_CTL_ENABLE (1<<31)
7298#define DP_TP_CTL_MODE_SST (0<<27)
7299#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007300#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007301#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007302#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007303#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7304#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7305#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007306#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7307#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007308#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007309#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007310
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007311/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007312#define _DP_TP_STATUS_A 0x64044
7313#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007314#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007315#define DP_TP_STATUS_IDLE_DONE (1<<25)
7316#define DP_TP_STATUS_ACT_SENT (1<<24)
7317#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7318#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7319#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7320#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7321#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007322
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007323/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007324#define _DDI_BUF_CTL_A 0x64000
7325#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007326#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007327#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307328#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007329#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007330#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007331#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007332#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007333#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007334#define DDI_PORT_WIDTH_MASK (7 << 1)
7335#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007336#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7337
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007338/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007339#define _DDI_BUF_TRANS_A 0x64E00
7340#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007341#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7342#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007343
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007344/* Sideband Interface (SBI) is programmed indirectly, via
7345 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7346 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007347#define SBI_ADDR _MMIO(0xC6000)
7348#define SBI_DATA _MMIO(0xC6004)
7349#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007350#define SBI_CTL_DEST_ICLK (0x0<<16)
7351#define SBI_CTL_DEST_MPHY (0x1<<16)
7352#define SBI_CTL_OP_IORD (0x2<<8)
7353#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007354#define SBI_CTL_OP_CRRD (0x6<<8)
7355#define SBI_CTL_OP_CRWR (0x7<<8)
7356#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007357#define SBI_RESPONSE_SUCCESS (0x0<<1)
7358#define SBI_BUSY (0x1<<0)
7359#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007360
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007361/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007362#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007363#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007364#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7365#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7366#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7367#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007368#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007369#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007370#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007371#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007372#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007373#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007374#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007375#define SBI_SSCAUXDIV6 0x0610
7376#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007377#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007378#define SBI_GEN0 0x1f00
7379#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007380
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007381/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007382#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007383#define PIXCLK_GATE_UNGATE (1<<0)
7384#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007385
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007386/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007387#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007388#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007389#define SPLL_PLL_SSC (1<<28)
7390#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007391#define SPLL_PLL_LCPLL (3<<28)
7392#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007393#define SPLL_PLL_FREQ_810MHz (0<<26)
7394#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007395#define SPLL_PLL_FREQ_2700MHz (2<<26)
7396#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007397
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007398/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007399#define _WRPLL_CTL1 0x46040
7400#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007401#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007402#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007403#define WRPLL_PLL_SSC (1<<28)
7404#define WRPLL_PLL_NON_SSC (2<<28)
7405#define WRPLL_PLL_LCPLL (3<<28)
7406#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007407/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007408#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007409#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007410#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007411#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7412#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007413#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007414#define WRPLL_DIVIDER_FB_SHIFT 16
7415#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007416
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007417/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007418#define _PORT_CLK_SEL_A 0x46100
7419#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007420#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007421#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7422#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7423#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007424#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007425#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007426#define PORT_CLK_SEL_WRPLL1 (4<<29)
7427#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007428#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007429#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007430
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007431/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007432#define _TRANS_CLK_SEL_A 0x46140
7433#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007434#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007435/* For each transcoder, we need to select the corresponding port clock */
7436#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007437#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007438
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007439#define _TRANSA_MSA_MISC 0x60410
7440#define _TRANSB_MSA_MISC 0x61410
7441#define _TRANSC_MSA_MISC 0x62410
7442#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007443#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007444
Paulo Zanonic9809792012-10-23 18:30:00 -02007445#define TRANS_MSA_SYNC_CLK (1<<0)
7446#define TRANS_MSA_6_BPC (0<<5)
7447#define TRANS_MSA_8_BPC (1<<5)
7448#define TRANS_MSA_10_BPC (2<<5)
7449#define TRANS_MSA_12_BPC (3<<5)
7450#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007451
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007452/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007453#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007454#define LCPLL_PLL_DISABLE (1<<31)
7455#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007456#define LCPLL_CLK_FREQ_MASK (3<<26)
7457#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007458#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7459#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7460#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007461#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007462#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007463#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007464#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007465#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007466#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7467
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007468/*
7469 * SKL Clocks
7470 */
7471
7472/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007473#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007474#define CDCLK_FREQ_SEL_MASK (3<<26)
7475#define CDCLK_FREQ_450_432 (0<<26)
7476#define CDCLK_FREQ_540 (1<<26)
7477#define CDCLK_FREQ_337_308 (2<<26)
7478#define CDCLK_FREQ_675_617 (3<<26)
7479#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7480
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307481#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7482#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7483#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7484#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7485#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7486#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7487
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007488/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007489#define LCPLL1_CTL _MMIO(0x46010)
7490#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007491#define LCPLL_PLL_ENABLE (1<<31)
7492
7493/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007494#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007495#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7496#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007497#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7498#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7499#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007500#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007501#define DPLL_CTRL1_LINK_RATE_2700 0
7502#define DPLL_CTRL1_LINK_RATE_1350 1
7503#define DPLL_CTRL1_LINK_RATE_810 2
7504#define DPLL_CTRL1_LINK_RATE_1620 3
7505#define DPLL_CTRL1_LINK_RATE_1080 4
7506#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007507
7508/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007509#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007510#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007511#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007512#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007513#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007514#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7515
7516/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007517#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007518#define DPLL_LOCK(id) (1<<((id)*8))
7519
7520/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007521#define _DPLL1_CFGCR1 0x6C040
7522#define _DPLL2_CFGCR1 0x6C048
7523#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007524#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7525#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007526#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007527#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7528
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007529#define _DPLL1_CFGCR2 0x6C044
7530#define _DPLL2_CFGCR2 0x6C04C
7531#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007532#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007533#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7534#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007535#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007536#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007537#define DPLL_CFGCR2_KDIV_5 (0<<5)
7538#define DPLL_CFGCR2_KDIV_2 (1<<5)
7539#define DPLL_CFGCR2_KDIV_3 (2<<5)
7540#define DPLL_CFGCR2_KDIV_1 (3<<5)
7541#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007542#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007543#define DPLL_CFGCR2_PDIV_1 (0<<2)
7544#define DPLL_CFGCR2_PDIV_2 (1<<2)
7545#define DPLL_CFGCR2_PDIV_3 (2<<2)
7546#define DPLL_CFGCR2_PDIV_7 (4<<2)
7547#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7548
Lyudeda3b8912016-02-04 10:43:21 -05007549#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007550#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007551
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307552/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007553#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307554#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7555#define BXT_DE_PLL_RATIO_MASK 0xff
7556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007557#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307558#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7559#define BXT_DE_PLL_LOCK (1 << 30)
7560
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307561/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007562#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02007563#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307564#define DC_STATE_EN_UPTO_DC5 (1<<0)
7565#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307566#define DC_STATE_EN_UPTO_DC6 (2<<0)
7567#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007569#define DC_STATE_DEBUG _MMIO(0x45520)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307570#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7571
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007572/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7573 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007574#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7575#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007576#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7577#define D_COMP_COMP_FORCE (1<<8)
7578#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007579
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007580/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007581#define _PIPE_WM_LINETIME_A 0x45270
7582#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007583#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007584#define PIPE_WM_LINETIME_MASK (0x1ff)
7585#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007586#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007587#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007588
7589/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007590#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007591#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7592#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02007593#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007594#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7595#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7596#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007598#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007599#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007601#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007602#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7603#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7604#define WM_DBG_DISALLOW_SPRITE (1<<2)
7605
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007606/* pipe CSC */
7607#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7608#define _PIPE_A_CSC_COEFF_BY 0x49014
7609#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7610#define _PIPE_A_CSC_COEFF_BU 0x4901c
7611#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7612#define _PIPE_A_CSC_COEFF_BV 0x49024
7613#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007614#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7615#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7616#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007617#define _PIPE_A_CSC_PREOFF_HI 0x49030
7618#define _PIPE_A_CSC_PREOFF_ME 0x49034
7619#define _PIPE_A_CSC_PREOFF_LO 0x49038
7620#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7621#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7622#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7623
7624#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7625#define _PIPE_B_CSC_COEFF_BY 0x49114
7626#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7627#define _PIPE_B_CSC_COEFF_BU 0x4911c
7628#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7629#define _PIPE_B_CSC_COEFF_BV 0x49124
7630#define _PIPE_B_CSC_MODE 0x49128
7631#define _PIPE_B_CSC_PREOFF_HI 0x49130
7632#define _PIPE_B_CSC_PREOFF_ME 0x49134
7633#define _PIPE_B_CSC_PREOFF_LO 0x49138
7634#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7635#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7636#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7637
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007638#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7639#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7640#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7641#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7642#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7643#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7644#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7645#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7646#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7647#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7648#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7649#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7650#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007651
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007652/* MIPI DSI registers */
7653
7654#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007655#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03007656
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307657/* BXT MIPI clock controls */
7658#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7659
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007660#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307661#define BXT_MIPI1_DIV_SHIFT 26
7662#define BXT_MIPI2_DIV_SHIFT 10
7663#define BXT_MIPI_DIV_SHIFT(port) \
7664 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7665 BXT_MIPI2_DIV_SHIFT)
7666/* Var clock divider to generate TX source. Result must be < 39.5 M */
7667#define BXT_MIPI1_ESCLK_VAR_DIV_MASK (0x3F << 26)
7668#define BXT_MIPI2_ESCLK_VAR_DIV_MASK (0x3F << 10)
7669#define BXT_MIPI_ESCLK_VAR_DIV_MASK(port) \
7670 _MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
7671 BXT_MIPI2_ESCLK_VAR_DIV_MASK)
7672
7673#define BXT_MIPI_ESCLK_VAR_DIV(port, val) \
7674 (val << BXT_MIPI_DIV_SHIFT(port))
7675/* TX control divider to select actual TX clock output from (8x/var) */
7676#define BXT_MIPI1_TX_ESCLK_SHIFT 21
7677#define BXT_MIPI2_TX_ESCLK_SHIFT 5
7678#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7679 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7680 BXT_MIPI2_TX_ESCLK_SHIFT)
7681#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (3 << 21)
7682#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (3 << 5)
7683#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7684 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7685 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7686#define BXT_MIPI_TX_ESCLK_8XDIV_BY2(port) \
7687 (0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7688#define BXT_MIPI_TX_ESCLK_8XDIV_BY4(port) \
7689 (0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7690#define BXT_MIPI_TX_ESCLK_8XDIV_BY8(port) \
7691 (0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7692/* RX control divider to select actual RX clock output from 8x*/
7693#define BXT_MIPI1_RX_ESCLK_SHIFT 19
7694#define BXT_MIPI2_RX_ESCLK_SHIFT 3
7695#define BXT_MIPI_RX_ESCLK_SHIFT(port) \
7696 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
7697 BXT_MIPI2_RX_ESCLK_SHIFT)
7698#define BXT_MIPI1_RX_ESCLK_FIXDIV_MASK (3 << 19)
7699#define BXT_MIPI2_RX_ESCLK_FIXDIV_MASK (3 << 3)
7700#define BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port) \
7701 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7702#define BXT_MIPI_RX_ESCLK_8X_BY2(port) \
7703 (1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7704#define BXT_MIPI_RX_ESCLK_8X_BY3(port) \
7705 (2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7706#define BXT_MIPI_RX_ESCLK_8X_BY4(port) \
7707 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7708/* BXT-A WA: Always prog DPHY dividers to 00 */
7709#define BXT_MIPI1_DPHY_DIV_SHIFT 16
7710#define BXT_MIPI2_DPHY_DIV_SHIFT 0
7711#define BXT_MIPI_DPHY_DIV_SHIFT(port) \
7712 _MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
7713 BXT_MIPI2_DPHY_DIV_SHIFT)
7714#define BXT_MIPI_1_DPHY_DIVIDER_MASK (3 << 16)
7715#define BXT_MIPI_2_DPHY_DIVIDER_MASK (3 << 0)
7716#define BXT_MIPI_DPHY_DIVIDER_MASK(port) \
7717 (3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
7718
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307719/* BXT MIPI mode configure */
7720#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7721#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007722#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307723 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7724
7725#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7726#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007727#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307728 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7729
7730#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7731#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007732#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307733 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007735#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307736#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7737#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7738#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7739#define BXT_DSIC_16X_BY2 (1 << 10)
7740#define BXT_DSIC_16X_BY3 (2 << 10)
7741#define BXT_DSIC_16X_BY4 (3 << 10)
7742#define BXT_DSIA_16X_BY2 (1 << 8)
7743#define BXT_DSIA_16X_BY3 (2 << 8)
7744#define BXT_DSIA_16X_BY4 (3 << 8)
7745#define BXT_DSI_FREQ_SEL_SHIFT 8
7746#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7747
7748#define BXT_DSI_PLL_RATIO_MAX 0x7D
7749#define BXT_DSI_PLL_RATIO_MIN 0x22
7750#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05307751#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007753#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307754#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7755#define BXT_DSI_PLL_LOCKED (1 << 30)
7756
Jani Nikula3230bf12013-08-27 15:12:16 +03007757#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007758#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007759#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307760
7761 /* BXT port control */
7762#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7763#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007764#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307765
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007766#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007767#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7768#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307769#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007770#define DUAL_LINK_MODE_MASK (1 << 26)
7771#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7772#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007773#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007774#define FLOPPED_HSTX (1 << 23)
7775#define DE_INVERT (1 << 19) /* XXX */
7776#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7777#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7778#define AFE_LATCHOUT (1 << 17)
7779#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007780#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7781#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7782#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7783#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007784#define CSB_SHIFT 9
7785#define CSB_MASK (3 << 9)
7786#define CSB_20MHZ (0 << 9)
7787#define CSB_10MHZ (1 << 9)
7788#define CSB_40MHZ (2 << 9)
7789#define BANDGAP_MASK (1 << 8)
7790#define BANDGAP_PNW_CIRCUIT (0 << 8)
7791#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007792#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7793#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7794#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7795#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007796#define TEARING_EFFECT_MASK (3 << 2)
7797#define TEARING_EFFECT_OFF (0 << 2)
7798#define TEARING_EFFECT_DSI (1 << 2)
7799#define TEARING_EFFECT_GPIO (2 << 2)
7800#define LANE_CONFIGURATION_SHIFT 0
7801#define LANE_CONFIGURATION_MASK (3 << 0)
7802#define LANE_CONFIGURATION_4LANE (0 << 0)
7803#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7804#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7805
7806#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007807#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007808#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007809#define TEARING_EFFECT_DELAY_SHIFT 0
7810#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7811
7812/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307813#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007814
7815/* MIPI DSI Controller and D-PHY registers */
7816
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307817#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007818#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007819#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007820#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7821#define ULPS_STATE_MASK (3 << 1)
7822#define ULPS_STATE_ENTER (2 << 1)
7823#define ULPS_STATE_EXIT (1 << 1)
7824#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7825#define DEVICE_READY (1 << 0)
7826
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307827#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007828#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307830#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007831#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007832#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007833#define TEARING_EFFECT (1 << 31)
7834#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7835#define GEN_READ_DATA_AVAIL (1 << 29)
7836#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7837#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7838#define RX_PROT_VIOLATION (1 << 26)
7839#define RX_INVALID_TX_LENGTH (1 << 25)
7840#define ACK_WITH_NO_ERROR (1 << 24)
7841#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7842#define LP_RX_TIMEOUT (1 << 22)
7843#define HS_TX_TIMEOUT (1 << 21)
7844#define DPI_FIFO_UNDERRUN (1 << 20)
7845#define LOW_CONTENTION (1 << 19)
7846#define HIGH_CONTENTION (1 << 18)
7847#define TXDSI_VC_ID_INVALID (1 << 17)
7848#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7849#define TXCHECKSUM_ERROR (1 << 15)
7850#define TXECC_MULTIBIT_ERROR (1 << 14)
7851#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7852#define TXFALSE_CONTROL_ERROR (1 << 12)
7853#define RXDSI_VC_ID_INVALID (1 << 11)
7854#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7855#define RXCHECKSUM_ERROR (1 << 9)
7856#define RXECC_MULTIBIT_ERROR (1 << 8)
7857#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7858#define RXFALSE_CONTROL_ERROR (1 << 6)
7859#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7860#define RX_LP_TX_SYNC_ERROR (1 << 4)
7861#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7862#define RXEOT_SYNC_ERROR (1 << 2)
7863#define RXSOT_SYNC_ERROR (1 << 1)
7864#define RXSOT_ERROR (1 << 0)
7865
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307866#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007867#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007868#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007869#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7870#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7871#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7872#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7873#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7874#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7875#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7876#define VID_MODE_FORMAT_MASK (0xf << 7)
7877#define VID_MODE_NOT_SUPPORTED (0 << 7)
7878#define VID_MODE_FORMAT_RGB565 (1 << 7)
7879#define VID_MODE_FORMAT_RGB666 (2 << 7)
7880#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7881#define VID_MODE_FORMAT_RGB888 (4 << 7)
7882#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7883#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7884#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7885#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7886#define DATA_LANES_PRG_REG_SHIFT 0
7887#define DATA_LANES_PRG_REG_MASK (7 << 0)
7888
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307889#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007890#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007891#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007892#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7893
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307894#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007895#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007896#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007897#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7898
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307899#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007900#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007901#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007902#define TURN_AROUND_TIMEOUT_MASK 0x3f
7903
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307904#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007905#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007906#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007907#define DEVICE_RESET_TIMER_MASK 0xffff
7908
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307909#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007910#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007911#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007912#define VERTICAL_ADDRESS_SHIFT 16
7913#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7914#define HORIZONTAL_ADDRESS_SHIFT 0
7915#define HORIZONTAL_ADDRESS_MASK 0xffff
7916
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307917#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007918#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007919#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007920#define DBI_FIFO_EMPTY_HALF (0 << 0)
7921#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7922#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7923
7924/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307925#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007926#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007927#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007928
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307929#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007930#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007931#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007932
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307933#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007934#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007935#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007936
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307937#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007938#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007939#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007940
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307941#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007942#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007943#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007944
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307945#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007946#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007947#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007948
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307949#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007950#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007951#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007952
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307953#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007954#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007955#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307956
Jani Nikula3230bf12013-08-27 15:12:16 +03007957/* regs above are bits 15:0 */
7958
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307959#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007960#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007961#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007962#define DPI_LP_MODE (1 << 6)
7963#define BACKLIGHT_OFF (1 << 5)
7964#define BACKLIGHT_ON (1 << 4)
7965#define COLOR_MODE_OFF (1 << 3)
7966#define COLOR_MODE_ON (1 << 2)
7967#define TURN_ON (1 << 1)
7968#define SHUTDOWN (1 << 0)
7969
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307970#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007971#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007972#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007973#define COMMAND_BYTE_SHIFT 0
7974#define COMMAND_BYTE_MASK (0x3f << 0)
7975
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307976#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007977#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007978#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007979#define MASTER_INIT_TIMER_SHIFT 0
7980#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7981
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307982#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007983#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007984#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007985 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007986#define MAX_RETURN_PKT_SIZE_SHIFT 0
7987#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7988
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307989#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007990#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007991#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007992#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7993#define DISABLE_VIDEO_BTA (1 << 3)
7994#define IP_TG_CONFIG (1 << 2)
7995#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7996#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7997#define VIDEO_MODE_BURST (3 << 0)
7998
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307999#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008000#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008001#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008002#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8003#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8004#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8005#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8006#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8007#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8008#define CLOCKSTOP (1 << 1)
8009#define EOT_DISABLE (1 << 0)
8010
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308011#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008012#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008013#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008014#define LP_BYTECLK_SHIFT 0
8015#define LP_BYTECLK_MASK (0xffff << 0)
8016
8017/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308018#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008019#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008020#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008021
8022/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308023#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008024#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008025#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008026
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308027#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008028#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008029#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308030#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008031#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008032#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008033#define LONG_PACKET_WORD_COUNT_SHIFT 8
8034#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8035#define SHORT_PACKET_PARAM_SHIFT 8
8036#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8037#define VIRTUAL_CHANNEL_SHIFT 6
8038#define VIRTUAL_CHANNEL_MASK (3 << 6)
8039#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008040#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008041/* data type values, see include/video/mipi_display.h */
8042
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308043#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008044#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008045#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008046#define DPI_FIFO_EMPTY (1 << 28)
8047#define DBI_FIFO_EMPTY (1 << 27)
8048#define LP_CTRL_FIFO_EMPTY (1 << 26)
8049#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8050#define LP_CTRL_FIFO_FULL (1 << 24)
8051#define HS_CTRL_FIFO_EMPTY (1 << 18)
8052#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8053#define HS_CTRL_FIFO_FULL (1 << 16)
8054#define LP_DATA_FIFO_EMPTY (1 << 10)
8055#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8056#define LP_DATA_FIFO_FULL (1 << 8)
8057#define HS_DATA_FIFO_EMPTY (1 << 2)
8058#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8059#define HS_DATA_FIFO_FULL (1 << 0)
8060
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308061#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008062#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008063#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008064#define DBI_HS_LP_MODE_MASK (1 << 0)
8065#define DBI_LP_MODE (1 << 0)
8066#define DBI_HS_MODE (0 << 0)
8067
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308068#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008069#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008070#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008071#define EXIT_ZERO_COUNT_SHIFT 24
8072#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8073#define TRAIL_COUNT_SHIFT 16
8074#define TRAIL_COUNT_MASK (0x1f << 16)
8075#define CLK_ZERO_COUNT_SHIFT 8
8076#define CLK_ZERO_COUNT_MASK (0xff << 8)
8077#define PREPARE_COUNT_SHIFT 0
8078#define PREPARE_COUNT_MASK (0x3f << 0)
8079
8080/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308081#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008082#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008083#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008085#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8086#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8087#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008088#define LP_HS_SSW_CNT_SHIFT 16
8089#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8090#define HS_LP_PWR_SW_CNT_SHIFT 0
8091#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8092
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308093#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008094#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008095#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008096#define STOP_STATE_STALL_COUNTER_SHIFT 0
8097#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8098
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308099#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008100#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008101#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308102#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008103#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008104#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008105#define RX_CONTENTION_DETECTED (1 << 0)
8106
8107/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308108#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008109#define DBI_TYPEC_ENABLE (1 << 31)
8110#define DBI_TYPEC_WIP (1 << 30)
8111#define DBI_TYPEC_OPTION_SHIFT 28
8112#define DBI_TYPEC_OPTION_MASK (3 << 28)
8113#define DBI_TYPEC_FREQ_SHIFT 24
8114#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8115#define DBI_TYPEC_OVERRIDE (1 << 8)
8116#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8117#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8118
8119
8120/* MIPI adapter registers */
8121
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308122#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008123#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008124#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008125#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8126#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8127#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8128#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8129#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8130#define READ_REQUEST_PRIORITY_SHIFT 3
8131#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8132#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8133#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8134#define RGB_FLIP_TO_BGR (1 << 2)
8135
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308136#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308137#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308138
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308139#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008140#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008141#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008142#define DATA_MEM_ADDRESS_SHIFT 5
8143#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8144#define DATA_VALID (1 << 0)
8145
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308146#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008147#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008148#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008149#define DATA_LENGTH_SHIFT 0
8150#define DATA_LENGTH_MASK (0xfffff << 0)
8151
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308152#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008153#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008154#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008155#define COMMAND_MEM_ADDRESS_SHIFT 5
8156#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8157#define AUTO_PWG_ENABLE (1 << 2)
8158#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8159#define COMMAND_VALID (1 << 0)
8160
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308161#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008162#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008163#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008164#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8165#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8166
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308167#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008168#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008169#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008170
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308171#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008172#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008173#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008174#define READ_DATA_VALID(n) (1 << (n))
8175
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008176/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008177#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8178#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008179
Peter Antoine3bbaba02015-07-10 20:13:11 +03008180/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008181#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008183#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8184#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8185#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8186#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8187#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008188
Tim Gored5165eb2016-02-04 11:49:34 +00008189/* gamt regs */
8190#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8191#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8192#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8193#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8194#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8195
Jesse Barnes585fb112008-07-29 11:54:06 -07008196#endif /* _I915_REG_H_ */