blob: 31e38ce9730bd935e07983ce533057658c6a1c64 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Jani Nikulace646452017-01-27 17:57:06 +020051#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
52
Chris Wilson5eddb702010-09-11 13:48:45 +010053#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010055#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020056#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
57#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
58#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030059#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020060#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Jani Nikulace646452017-01-27 17:57:06 +020061#define _PIPE3(pipe, ...) _PICK(pipe, __VA_ARGS__)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020062#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulace646452017-01-27 17:57:06 +020063#define _PORT3(port, ...) _PICK(port, __VA_ARGS__)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Jani Nikulace646452017-01-27 17:57:06 +020065#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +020066#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030067
Damien Lespiau98533252014-12-08 17:33:51 +000068#define _MASKED_FIELD(mask, value) ({ \
69 if (__builtin_constant_p(mask)) \
70 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
71 if (__builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
73 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
74 BUILD_BUG_ON_MSG((value) & ~(mask), \
75 "Incorrect value for mask"); \
76 (mask) << 16 | (value); })
77#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
78#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
79
80
Daniel Vetter6b26c862012-04-24 14:04:12 +020081
Jesse Barnes585fb112008-07-29 11:54:06 -070082/* PCI config space */
83
Joonas Lahtinene10fa552016-04-15 12:03:39 +030084#define MCHBAR_I915 0x44
85#define MCHBAR_I965 0x48
86#define MCHBAR_SIZE (4 * 4096)
87
88#define DEVEN 0x54
89#define DEVEN_MCHBAR_EN (1 << 28)
90
Joonas Lahtinen40006c42016-10-12 10:18:54 +030091/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +030092
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030093#define HPLLCC 0xc0 /* 85x only */
94#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070095#define GC_CLOCK_133_200 (0 << 0)
96#define GC_CLOCK_100_200 (1 << 0)
97#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030098#define GC_CLOCK_133_266 (3 << 0)
99#define GC_CLOCK_133_200_2 (4 << 0)
100#define GC_CLOCK_133_266_2 (5 << 0)
101#define GC_CLOCK_166_266 (6 << 0)
102#define GC_CLOCK_166_250 (7 << 0)
103
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300104#define I915_GDRST 0xc0 /* PCI config register */
105#define GRDOM_FULL (0 << 2)
106#define GRDOM_RENDER (1 << 2)
107#define GRDOM_MEDIA (3 << 2)
108#define GRDOM_MASK (3 << 2)
109#define GRDOM_RESET_STATUS (1 << 1)
110#define GRDOM_RESET_ENABLE (1 << 0)
111
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200112/* BSpec only has register offset, PCI device and bit found empirically */
113#define I830_CLOCK_GATE 0xc8 /* device 0 */
114#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
115
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300116#define GCDGMBUS 0xcc
117
Jesse Barnesf97108d2010-01-29 11:27:07 -0800118#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700119#define GCFGC 0xf0 /* 915+ only */
120#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
121#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100122#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200123#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
124#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
125#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
126#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
127#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
128#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700129#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700130#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
131#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
132#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
133#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
134#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
135#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
136#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
137#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
138#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
139#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
140#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
141#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
142#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
143#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
144#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
145#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
146#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
147#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
148#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100149
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300150#define ASLE 0xe4
151#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700152
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300153#define SWSCI 0xe8
154#define SWSCI_SCISEL (1 << 15)
155#define SWSCI_GSSCIE (1 << 0)
156
157#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
158
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200160#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300161#define ILK_GRDOM_FULL (0<<1)
162#define ILK_GRDOM_RENDER (1<<1)
163#define ILK_GRDOM_MEDIA (3<<1)
164#define ILK_GRDOM_MASK (3<<1)
165#define ILK_GRDOM_RESET_ENABLE (1<<0)
166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200167#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700168#define GEN6_MBC_SNPCR_SHIFT 21
169#define GEN6_MBC_SNPCR_MASK (3<<21)
170#define GEN6_MBC_SNPCR_MAX (0<<21)
171#define GEN6_MBC_SNPCR_MED (1<<21)
172#define GEN6_MBC_SNPCR_LOW (2<<21)
173#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200175#define VLV_G3DCTL _MMIO(0x9024)
176#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200178#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100179#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
180#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
181#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
182#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
183#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
184
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200185#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800186#define GEN6_GRDOM_FULL (1 << 0)
187#define GEN6_GRDOM_RENDER (1 << 1)
188#define GEN6_GRDOM_MEDIA (1 << 2)
189#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200190#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100191#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200192#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800193
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100194#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
195#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
196#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100197#define PP_DIR_DCLV_2G 0xffffffff
198
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100199#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
200#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200202#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600203#define GEN8_RPCS_ENABLE (1 << 31)
204#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
205#define GEN8_RPCS_S_CNT_SHIFT 15
206#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
207#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
208#define GEN8_RPCS_SS_CNT_SHIFT 8
209#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
210#define GEN8_RPCS_EU_MAX_SHIFT 4
211#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
212#define GEN8_RPCS_EU_MIN_SHIFT 0
213#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200215#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000216#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100217#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100218#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700219#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100220#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
221#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300222#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
223#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
224#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
225#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
226#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100227
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300228#define GEN8_CONFIG0 _MMIO(0xD00)
229#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200231#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300232#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200233#define ECOBITS_PPGTT_CACHE64B (3<<8)
234#define ECOBITS_PPGTT_CACHE4B (0<<8)
235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200236#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200237#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200239#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300240#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
241#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
242#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
243#define GEN6_STOLEN_RESERVED_1M (0 << 4)
244#define GEN6_STOLEN_RESERVED_512K (1 << 4)
245#define GEN6_STOLEN_RESERVED_256K (2 << 4)
246#define GEN6_STOLEN_RESERVED_128K (3 << 4)
247#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
248#define GEN7_STOLEN_RESERVED_1M (0 << 5)
249#define GEN7_STOLEN_RESERVED_256K (1 << 5)
250#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
251#define GEN8_STOLEN_RESERVED_1M (0 << 7)
252#define GEN8_STOLEN_RESERVED_2M (1 << 7)
253#define GEN8_STOLEN_RESERVED_4M (2 << 7)
254#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200255
Jesse Barnes585fb112008-07-29 11:54:06 -0700256/* VGA stuff */
257
258#define VGA_ST01_MDA 0x3ba
259#define VGA_ST01_CGA 0x3da
260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200261#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700262#define VGA_MSR_WRITE 0x3c2
263#define VGA_MSR_READ 0x3cc
264#define VGA_MSR_MEM_EN (1<<1)
265#define VGA_MSR_CGA_MODE (1<<0)
266
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300267#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100268#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300269#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700270
271#define VGA_AR_INDEX 0x3c0
272#define VGA_AR_VID_EN (1<<5)
273#define VGA_AR_DATA_WRITE 0x3c0
274#define VGA_AR_DATA_READ 0x3c1
275
276#define VGA_GR_INDEX 0x3ce
277#define VGA_GR_DATA 0x3cf
278/* GR05 */
279#define VGA_GR_MEM_READ_MODE_SHIFT 3
280#define VGA_GR_MEM_READ_MODE_PLANE 1
281/* GR06 */
282#define VGA_GR_MEM_MODE_MASK 0xc
283#define VGA_GR_MEM_MODE_SHIFT 2
284#define VGA_GR_MEM_A0000_AFFFF 0
285#define VGA_GR_MEM_A0000_BFFFF 1
286#define VGA_GR_MEM_B0000_B7FFF 2
287#define VGA_GR_MEM_B0000_BFFFF 3
288
289#define VGA_DACMASK 0x3c6
290#define VGA_DACRX 0x3c7
291#define VGA_DACWX 0x3c8
292#define VGA_DACDATA 0x3c9
293
294#define VGA_CR_INDEX_MDA 0x3b4
295#define VGA_CR_DATA_MDA 0x3b5
296#define VGA_CR_INDEX_CGA 0x3d4
297#define VGA_CR_DATA_CGA 0x3d5
298
299/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800300 * Instruction field definitions used by the command parser
301 */
302#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800303#define INSTR_MI_CLIENT 0x0
304#define INSTR_BC_CLIENT 0x2
305#define INSTR_RC_CLIENT 0x3
306#define INSTR_SUBCLIENT_SHIFT 27
307#define INSTR_SUBCLIENT_MASK 0x18000000
308#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800309#define INSTR_26_TO_24_MASK 0x7000000
310#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800311
312/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700313 * Memory interface instructions used by the kernel
314 */
315#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800316/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
317#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700318
319#define MI_NOOP MI_INSTR(0, 0)
320#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
321#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200322#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700323#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
324#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
325#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
326#define MI_FLUSH MI_INSTR(0x04, 0)
327#define MI_READ_FLUSH (1 << 0)
328#define MI_EXE_FLUSH (1 << 1)
329#define MI_NO_WRITE_FLUSH (1 << 2)
330#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
331#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800332#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800333#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
334#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
335#define MI_ARB_ENABLE (1<<0)
336#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700337#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800338#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
339#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800340#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400341#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200342#define MI_OVERLAY_CONTINUE (0x0<<21)
343#define MI_OVERLAY_ON (0x1<<21)
344#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500346#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700347#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500348#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200349/* IVB has funny definitions for which plane to flip. */
350#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
351#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
352#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
353#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
354#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
355#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000356/* SKL ones */
357#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
362#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
363#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
364#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
365#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700366#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800367#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
368#define MI_SEMAPHORE_UPDATE (1<<21)
369#define MI_SEMAPHORE_COMPARE (1<<20)
370#define MI_SEMAPHORE_REGISTER (1<<18)
371#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
372#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
373#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
374#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
375#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
376#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
377#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
378#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
379#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
380#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
381#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
382#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100383#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
384#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800385#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
386#define MI_MM_SPACE_GTT (1<<8)
387#define MI_MM_SPACE_PHYSICAL (0<<8)
388#define MI_SAVE_EXT_STATE_EN (1<<3)
389#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800390#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800391#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300392#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
393#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700394#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
395#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700396#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
397#define MI_SEMAPHORE_POLL (1<<15)
398#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700399#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200400#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
401#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
402#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700403#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
404#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000405/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
406 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
407 * simply ignores the register load under certain conditions.
408 * - One can actually load arbitrary many arbitrary registers: Simply issue x
409 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
410 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100411#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100412#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100413#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
414#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800415#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000416#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700417#define MI_FLUSH_DW_STORE_INDEX (1<<21)
418#define MI_INVALIDATE_TLB (1<<18)
419#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800420#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800421#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700422#define MI_INVALIDATE_BSD (1<<7)
423#define MI_FLUSH_DW_USE_GTT (1<<2)
424#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100425#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
426#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700427#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100428#define MI_BATCH_NON_SECURE (1)
429/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800430#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100431#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800432#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700433#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100434#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700435#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300436#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200438#define MI_PREDICATE_SRC0 _MMIO(0x2400)
439#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
440#define MI_PREDICATE_SRC1 _MMIO(0x2408)
441#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200443#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300444#define LOWER_SLICE_ENABLED (1<<0)
445#define LOWER_SLICE_DISABLED (0<<0)
446
Jesse Barnes585fb112008-07-29 11:54:06 -0700447/*
448 * 3D instructions used by the kernel
449 */
450#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
451
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100452#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
453#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700454#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
455#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
456#define SC_UPDATE_SCISSOR (0x1<<1)
457#define SC_ENABLE_MASK (0x1<<0)
458#define SC_ENABLE (0x1<<0)
459#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
460#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
461#define SCI_YMIN_MASK (0xffff<<16)
462#define SCI_XMIN_MASK (0xffff<<0)
463#define SCI_YMAX_MASK (0xffff<<16)
464#define SCI_XMAX_MASK (0xffff<<0)
465#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
466#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
467#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
468#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
469#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
470#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
471#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
472#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
473#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100474
475#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
476#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700477#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
478#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100479#define BLT_WRITE_A (2<<20)
480#define BLT_WRITE_RGB (1<<20)
481#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define BLT_DEPTH_8 (0<<24)
483#define BLT_DEPTH_16_565 (1<<24)
484#define BLT_DEPTH_16_1555 (2<<24)
485#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100486#define BLT_ROP_SRC_COPY (0xcc<<16)
487#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700488#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
489#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
490#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
491#define ASYNC_FLIP (1<<22)
492#define DISPLAY_PLANE_A (0<<20)
493#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300494#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100495#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200496#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800497#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800498#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200499#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700500#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000501#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200502#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800503#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200504#define PIPE_CONTROL_DEPTH_STALL (1<<13)
505#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200506#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200507#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
508#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
509#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
510#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700511#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100512#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200513#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
514#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
515#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200516#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200517#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700518#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700519
Brad Volkin3a6fa982014-02-18 10:15:47 -0800520/*
521 * Commands used only by the command parser
522 */
523#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
524#define MI_ARB_CHECK MI_INSTR(0x05, 0)
525#define MI_RS_CONTROL MI_INSTR(0x06, 0)
526#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
527#define MI_PREDICATE MI_INSTR(0x0C, 0)
528#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
529#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800530#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800531#define MI_URB_CLEAR MI_INSTR(0x19, 0)
532#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
533#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800534#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
535#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800536#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
537#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
538#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
539#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
540#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
541
542#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
543#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800544#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
545#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800546#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
547#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
548#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
549 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
550#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
551 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
552#define GFX_OP_3DSTATE_SO_DECL_LIST \
553 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
554
555#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
556 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
557#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
558 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
559#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
560 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
561#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
562 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
563#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
564 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
565
566#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
567
568#define COLOR_BLT ((0x2<<29)|(0x40<<22))
569#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100570
571/*
Brad Volkin5947de92014-02-18 10:15:50 -0800572 * Registers used only by the command parser
573 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200574#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200576#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
577#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
578#define HS_INVOCATION_COUNT _MMIO(0x2300)
579#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
580#define DS_INVOCATION_COUNT _MMIO(0x2308)
581#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
582#define IA_VERTICES_COUNT _MMIO(0x2310)
583#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
584#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
585#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
586#define VS_INVOCATION_COUNT _MMIO(0x2320)
587#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
588#define GS_INVOCATION_COUNT _MMIO(0x2328)
589#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
590#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
591#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
592#define CL_INVOCATION_COUNT _MMIO(0x2338)
593#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
594#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
595#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
596#define PS_INVOCATION_COUNT _MMIO(0x2348)
597#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
598#define PS_DEPTH_COUNT _MMIO(0x2350)
599#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800600
601/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
603#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
606#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200608#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
609#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
610#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
611#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
612#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
613#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700614
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200615#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
616#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
617#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700618
Jordan Justen1b850662016-03-06 23:30:29 -0800619/* There are the 16 64-bit CS General Purpose Registers */
620#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
621#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
622
Robert Bragga9417952016-11-07 19:49:48 +0000623#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000624#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
625#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
626#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
627#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
628#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
629#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
630#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
631#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
632#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
633#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
634#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
635#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
636#define GEN7_OACONTROL_FORMAT_SHIFT 2
637#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
638#define GEN7_OACONTROL_ENABLE (1<<0)
639
640#define GEN8_OACTXID _MMIO(0x2364)
641
642#define GEN8_OACONTROL _MMIO(0x2B00)
643#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
644#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
645#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
646#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
647#define GEN8_OA_REPORT_FORMAT_SHIFT 2
648#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
649#define GEN8_OA_COUNTER_ENABLE (1<<0)
650
651#define GEN8_OACTXCONTROL _MMIO(0x2360)
652#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
653#define GEN8_OA_TIMER_PERIOD_SHIFT 2
654#define GEN8_OA_TIMER_ENABLE (1<<1)
655#define GEN8_OA_COUNTER_RESUME (1<<0)
656
657#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
658#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
659#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
660#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
661#define GEN7_OABUFFER_RESUME (1<<0)
662
663#define GEN8_OABUFFER _MMIO(0x2b14)
664
665#define GEN7_OASTATUS1 _MMIO(0x2364)
666#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
667#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
668#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
669#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
670
671#define GEN7_OASTATUS2 _MMIO(0x2368)
672#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
673
674#define GEN8_OASTATUS _MMIO(0x2b08)
675#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
676#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
677#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
678#define GEN8_OASTATUS_REPORT_LOST (1<<0)
679
680#define GEN8_OAHEADPTR _MMIO(0x2B0C)
681#define GEN8_OATAILPTR _MMIO(0x2B10)
682
683#define OABUFFER_SIZE_128K (0<<3)
684#define OABUFFER_SIZE_256K (1<<3)
685#define OABUFFER_SIZE_512K (2<<3)
686#define OABUFFER_SIZE_1M (3<<3)
687#define OABUFFER_SIZE_2M (4<<3)
688#define OABUFFER_SIZE_4M (5<<3)
689#define OABUFFER_SIZE_8M (6<<3)
690#define OABUFFER_SIZE_16M (7<<3)
691
692#define OA_MEM_SELECT_GGTT (1<<0)
693
694#define EU_PERF_CNTL0 _MMIO(0xe458)
695
696#define GDT_CHICKEN_BITS _MMIO(0x9840)
697#define GT_NOA_ENABLE 0x00000080
698
699/*
700 * OA Boolean state
701 */
702
703#define OAREPORTTRIG1 _MMIO(0x2740)
704#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
705#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
706
707#define OAREPORTTRIG2 _MMIO(0x2744)
708#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
709#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
710#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
711#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
712#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
713#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
714#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
715#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
716#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
717#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
718#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
719#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
720#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
721#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
722#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
723#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
724#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
725#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
726#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
727#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
728#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
729#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
730#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
731#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
732#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
733
734#define OAREPORTTRIG3 _MMIO(0x2748)
735#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
736#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
737#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
738#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
739#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
740#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
741#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
742#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
743#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
744
745#define OAREPORTTRIG4 _MMIO(0x274c)
746#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
747#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
748#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
749#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
750#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
751#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
752#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
753#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
754#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
755
756#define OAREPORTTRIG5 _MMIO(0x2750)
757#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
758#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
759
760#define OAREPORTTRIG6 _MMIO(0x2754)
761#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
762#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
763#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
764#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
765#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
766#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
767#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
768#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
769#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
770#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
771#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
772#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
773#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
774#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
775#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
776#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
777#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
778#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
779#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
780#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
781#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
782#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
783#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
784#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
785#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
786
787#define OAREPORTTRIG7 _MMIO(0x2758)
788#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
789#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
790#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
791#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
792#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
793#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
794#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
795#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
796#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
797
798#define OAREPORTTRIG8 _MMIO(0x275c)
799#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
800#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
801#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
802#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
803#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
804#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
805#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
806#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
807#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
808
809#define OASTARTTRIG1 _MMIO(0x2710)
810#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
811#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
812
813#define OASTARTTRIG2 _MMIO(0x2714)
814#define OASTARTTRIG2_INVERT_A_0 (1<<0)
815#define OASTARTTRIG2_INVERT_A_1 (1<<1)
816#define OASTARTTRIG2_INVERT_A_2 (1<<2)
817#define OASTARTTRIG2_INVERT_A_3 (1<<3)
818#define OASTARTTRIG2_INVERT_A_4 (1<<4)
819#define OASTARTTRIG2_INVERT_A_5 (1<<5)
820#define OASTARTTRIG2_INVERT_A_6 (1<<6)
821#define OASTARTTRIG2_INVERT_A_7 (1<<7)
822#define OASTARTTRIG2_INVERT_A_8 (1<<8)
823#define OASTARTTRIG2_INVERT_A_9 (1<<9)
824#define OASTARTTRIG2_INVERT_A_10 (1<<10)
825#define OASTARTTRIG2_INVERT_A_11 (1<<11)
826#define OASTARTTRIG2_INVERT_A_12 (1<<12)
827#define OASTARTTRIG2_INVERT_A_13 (1<<13)
828#define OASTARTTRIG2_INVERT_A_14 (1<<14)
829#define OASTARTTRIG2_INVERT_A_15 (1<<15)
830#define OASTARTTRIG2_INVERT_B_0 (1<<16)
831#define OASTARTTRIG2_INVERT_B_1 (1<<17)
832#define OASTARTTRIG2_INVERT_B_2 (1<<18)
833#define OASTARTTRIG2_INVERT_B_3 (1<<19)
834#define OASTARTTRIG2_INVERT_C_0 (1<<20)
835#define OASTARTTRIG2_INVERT_C_1 (1<<21)
836#define OASTARTTRIG2_INVERT_D_0 (1<<22)
837#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
838#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
839#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
840#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
841#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
842#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
843
844#define OASTARTTRIG3 _MMIO(0x2718)
845#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
846#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
847#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
848#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
849#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
850#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
851#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
852#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
853#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
854
855#define OASTARTTRIG4 _MMIO(0x271c)
856#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
857#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
858#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
859#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
860#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
861#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
862#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
863#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
864#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
865
866#define OASTARTTRIG5 _MMIO(0x2720)
867#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
868#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
869
870#define OASTARTTRIG6 _MMIO(0x2724)
871#define OASTARTTRIG6_INVERT_A_0 (1<<0)
872#define OASTARTTRIG6_INVERT_A_1 (1<<1)
873#define OASTARTTRIG6_INVERT_A_2 (1<<2)
874#define OASTARTTRIG6_INVERT_A_3 (1<<3)
875#define OASTARTTRIG6_INVERT_A_4 (1<<4)
876#define OASTARTTRIG6_INVERT_A_5 (1<<5)
877#define OASTARTTRIG6_INVERT_A_6 (1<<6)
878#define OASTARTTRIG6_INVERT_A_7 (1<<7)
879#define OASTARTTRIG6_INVERT_A_8 (1<<8)
880#define OASTARTTRIG6_INVERT_A_9 (1<<9)
881#define OASTARTTRIG6_INVERT_A_10 (1<<10)
882#define OASTARTTRIG6_INVERT_A_11 (1<<11)
883#define OASTARTTRIG6_INVERT_A_12 (1<<12)
884#define OASTARTTRIG6_INVERT_A_13 (1<<13)
885#define OASTARTTRIG6_INVERT_A_14 (1<<14)
886#define OASTARTTRIG6_INVERT_A_15 (1<<15)
887#define OASTARTTRIG6_INVERT_B_0 (1<<16)
888#define OASTARTTRIG6_INVERT_B_1 (1<<17)
889#define OASTARTTRIG6_INVERT_B_2 (1<<18)
890#define OASTARTTRIG6_INVERT_B_3 (1<<19)
891#define OASTARTTRIG6_INVERT_C_0 (1<<20)
892#define OASTARTTRIG6_INVERT_C_1 (1<<21)
893#define OASTARTTRIG6_INVERT_D_0 (1<<22)
894#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
895#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
896#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
897#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
898#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
899#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
900
901#define OASTARTTRIG7 _MMIO(0x2728)
902#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
903#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
904#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
905#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
906#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
907#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
908#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
909#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
910#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
911
912#define OASTARTTRIG8 _MMIO(0x272c)
913#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
914#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
915#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
916#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
917#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
918#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
919#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
920#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
921#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
922
923/* CECX_0 */
924#define OACEC_COMPARE_LESS_OR_EQUAL 6
925#define OACEC_COMPARE_NOT_EQUAL 5
926#define OACEC_COMPARE_LESS_THAN 4
927#define OACEC_COMPARE_GREATER_OR_EQUAL 3
928#define OACEC_COMPARE_EQUAL 2
929#define OACEC_COMPARE_GREATER_THAN 1
930#define OACEC_COMPARE_ANY_EQUAL 0
931
932#define OACEC_COMPARE_VALUE_MASK 0xffff
933#define OACEC_COMPARE_VALUE_SHIFT 3
934
935#define OACEC_SELECT_NOA (0<<19)
936#define OACEC_SELECT_PREV (1<<19)
937#define OACEC_SELECT_BOOLEAN (2<<19)
938
939/* CECX_1 */
940#define OACEC_MASK_MASK 0xffff
941#define OACEC_CONSIDERATIONS_MASK 0xffff
942#define OACEC_CONSIDERATIONS_SHIFT 16
943
944#define OACEC0_0 _MMIO(0x2770)
945#define OACEC0_1 _MMIO(0x2774)
946#define OACEC1_0 _MMIO(0x2778)
947#define OACEC1_1 _MMIO(0x277c)
948#define OACEC2_0 _MMIO(0x2780)
949#define OACEC2_1 _MMIO(0x2784)
950#define OACEC3_0 _MMIO(0x2788)
951#define OACEC3_1 _MMIO(0x278c)
952#define OACEC4_0 _MMIO(0x2790)
953#define OACEC4_1 _MMIO(0x2794)
954#define OACEC5_0 _MMIO(0x2798)
955#define OACEC5_1 _MMIO(0x279c)
956#define OACEC6_0 _MMIO(0x27a0)
957#define OACEC6_1 _MMIO(0x27a4)
958#define OACEC7_0 _MMIO(0x27a8)
959#define OACEC7_1 _MMIO(0x27ac)
960
Kenneth Graunke180b8132014-03-25 22:52:03 -0700961
Brad Volkin220375a2014-02-18 10:15:51 -0800962#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
963#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200964#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800965
Brad Volkin5947de92014-02-18 10:15:50 -0800966/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100967 * Reset registers
968 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200969#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100970#define DEBUG_RESET_FULL (1<<7)
971#define DEBUG_RESET_RENDER (1<<8)
972#define DEBUG_RESET_DISPLAY (1<<9)
973
Jesse Barnes57f350b2012-03-28 13:39:25 -0700974/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300975 * IOSF sideband
976 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200977#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300978#define IOSF_DEVFN_SHIFT 24
979#define IOSF_OPCODE_SHIFT 16
980#define IOSF_PORT_SHIFT 8
981#define IOSF_BYTE_ENABLES_SHIFT 4
982#define IOSF_BAR_SHIFT 1
983#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200984#define IOSF_PORT_BUNIT 0x03
985#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300986#define IOSF_PORT_NC 0x11
987#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300988#define IOSF_PORT_GPIO_NC 0x13
989#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200990#define IOSF_PORT_DPIO_2 0x1a
991#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200992#define IOSF_PORT_GPIO_SC 0x48
993#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200994#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200995#define CHV_IOSF_PORT_GPIO_N 0x13
996#define CHV_IOSF_PORT_GPIO_SE 0x48
997#define CHV_IOSF_PORT_GPIO_E 0xa8
998#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200999#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1000#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001001
Jesse Barnes30a970c2013-11-04 13:48:12 -08001002/* See configdb bunit SB addr map */
1003#define BUNIT_REG_BISOC 0x11
1004
Jesse Barnes30a970c2013-11-04 13:48:12 -08001005#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001006#define DSPFREQSTAT_SHIFT_CHV 24
1007#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1008#define DSPFREQGUAR_SHIFT_CHV 8
1009#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001010#define DSPFREQSTAT_SHIFT 30
1011#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1012#define DSPFREQGUAR_SHIFT 14
1013#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001014#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1015#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1016#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001017#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1018#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1019#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1020#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1021#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1022#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1023#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1024#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1025#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1026#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1027#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1028#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001029
1030/* See the PUNIT HAS v0.8 for the below bits */
1031enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001032 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +02001033 PUNIT_POWER_WELL_RENDER = 0,
1034 PUNIT_POWER_WELL_MEDIA = 1,
1035 PUNIT_POWER_WELL_DISP2D = 3,
1036 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1037 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1038 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1039 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1040 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1041 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1042 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001043 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +02001044
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001045 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001046 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +02001047};
1048
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001049enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001050 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001051 SKL_DISP_PW_MISC_IO,
1052 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001053 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001054 SKL_DISP_PW_DDI_B,
1055 SKL_DISP_PW_DDI_C,
1056 SKL_DISP_PW_DDI_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001057
1058 GLK_DISP_PW_AUX_A = 8,
1059 GLK_DISP_PW_AUX_B,
1060 GLK_DISP_PW_AUX_C,
1061
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001062 SKL_DISP_PW_1 = 14,
1063 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001064
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001065 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001066 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001067 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001068
1069 BXT_DPIO_CMN_A,
1070 BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001071 GLK_DPIO_CMN_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001072};
1073
1074#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1075#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1076
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001077#define PUNIT_REG_PWRGT_CTRL 0x60
1078#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001079#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1080#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1081#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1082#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1083#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001084
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001085#define PUNIT_REG_GPU_LFM 0xd3
1086#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1087#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001088#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001089#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001090#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001091#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001092
1093#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1094#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1095
Deepak S095acd52015-01-17 11:05:59 +05301096#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1097#define FB_GFX_FREQ_FUSE_MASK 0xff
1098#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1099#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1100#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1101
1102#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1103#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1104
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001105#define PUNIT_REG_DDR_SETUP2 0x139
1106#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1107#define FORCE_DDR_LOW_FREQ (1 << 1)
1108#define FORCE_DDR_HIGH_FREQ (1 << 0)
1109
Deepak S2b6b3a02014-05-27 15:59:30 +05301110#define PUNIT_GPU_STATUS_REG 0xdb
1111#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1112#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1113#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1114#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1115
1116#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1117#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1118#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1119
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001120#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1121#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1122#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1123#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1124#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1125#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1126#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1127#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1128#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1129#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1130
Deepak S3ef62342015-04-29 08:36:24 +05301131#define VLV_TURBO_SOC_OVERRIDE 0x04
1132#define VLV_OVERRIDE_EN 1
1133#define VLV_SOC_TDP_EN (1 << 1)
1134#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1135#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1136
Deepak S31685c22014-07-03 17:33:01 -04001137#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -04001138
ymohanmabe4fc042013-08-27 23:40:56 +03001139/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001140#define CCK_FUSE_REG 0x8
1141#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001142#define CCK_REG_DSI_PLL_FUSE 0x44
1143#define CCK_REG_DSI_PLL_CONTROL 0x48
1144#define DSI_PLL_VCO_EN (1 << 31)
1145#define DSI_PLL_LDO_GATE (1 << 30)
1146#define DSI_PLL_P1_POST_DIV_SHIFT 17
1147#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1148#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1149#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1150#define DSI_PLL_MUX_MASK (3 << 9)
1151#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1152#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1153#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1154#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1155#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1156#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1157#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1158#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1159#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1160#define DSI_PLL_LOCK (1 << 0)
1161#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1162#define DSI_PLL_LFSR (1 << 31)
1163#define DSI_PLL_FRACTION_EN (1 << 30)
1164#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1165#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1166#define DSI_PLL_USYNC_CNT_SHIFT 18
1167#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1168#define DSI_PLL_N1_DIV_SHIFT 16
1169#define DSI_PLL_N1_DIV_MASK (3 << 16)
1170#define DSI_PLL_M1_DIV_SHIFT 0
1171#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001172#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001173#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001174#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001175#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001176#define CCK_TRUNK_FORCE_ON (1 << 17)
1177#define CCK_TRUNK_FORCE_OFF (1 << 16)
1178#define CCK_FREQUENCY_STATUS (0x1f << 8)
1179#define CCK_FREQUENCY_STATUS_SHIFT 8
1180#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001181
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001182/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001183#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001184
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001185#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001186#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1187#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1188#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001189#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001190
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001191#define DPIO_PHY(pipe) ((pipe) >> 1)
1192#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1193
Daniel Vetter598fac62013-04-18 22:01:46 +02001194/*
1195 * Per pipe/PLL DPIO regs
1196 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001197#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001198#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001199#define DPIO_POST_DIV_DAC 0
1200#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1201#define DPIO_POST_DIV_LVDS1 2
1202#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001203#define DPIO_K_SHIFT (24) /* 4 bits */
1204#define DPIO_P1_SHIFT (21) /* 3 bits */
1205#define DPIO_P2_SHIFT (16) /* 5 bits */
1206#define DPIO_N_SHIFT (12) /* 4 bits */
1207#define DPIO_ENABLE_CALIBRATION (1<<11)
1208#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1209#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001210#define _VLV_PLL_DW3_CH1 0x802c
1211#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001212
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001213#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001214#define DPIO_REFSEL_OVERRIDE 27
1215#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1216#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1217#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301218#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001219#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1220#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001221#define _VLV_PLL_DW5_CH1 0x8034
1222#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001223
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001224#define _VLV_PLL_DW7_CH0 0x801c
1225#define _VLV_PLL_DW7_CH1 0x803c
1226#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001227
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001228#define _VLV_PLL_DW8_CH0 0x8040
1229#define _VLV_PLL_DW8_CH1 0x8060
1230#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001231
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001232#define VLV_PLL_DW9_BCAST 0xc044
1233#define _VLV_PLL_DW9_CH0 0x8044
1234#define _VLV_PLL_DW9_CH1 0x8064
1235#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001236
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001237#define _VLV_PLL_DW10_CH0 0x8048
1238#define _VLV_PLL_DW10_CH1 0x8068
1239#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241#define _VLV_PLL_DW11_CH0 0x804c
1242#define _VLV_PLL_DW11_CH1 0x806c
1243#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001244
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001245/* Spec for ref block start counts at DW10 */
1246#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001248#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001249
Daniel Vetter598fac62013-04-18 22:01:46 +02001250/*
1251 * Per DDI channel DPIO regs
1252 */
1253
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001254#define _VLV_PCS_DW0_CH0 0x8200
1255#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001256#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1257#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001258#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1259#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001260#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001261
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001262#define _VLV_PCS01_DW0_CH0 0x200
1263#define _VLV_PCS23_DW0_CH0 0x400
1264#define _VLV_PCS01_DW0_CH1 0x2600
1265#define _VLV_PCS23_DW0_CH1 0x2800
1266#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1267#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1268
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001269#define _VLV_PCS_DW1_CH0 0x8204
1270#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001271#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001272#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1273#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1274#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1275#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001276#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001277
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001278#define _VLV_PCS01_DW1_CH0 0x204
1279#define _VLV_PCS23_DW1_CH0 0x404
1280#define _VLV_PCS01_DW1_CH1 0x2604
1281#define _VLV_PCS23_DW1_CH1 0x2804
1282#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1283#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1284
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001285#define _VLV_PCS_DW8_CH0 0x8220
1286#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001287#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1288#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001289#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001290
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001291#define _VLV_PCS01_DW8_CH0 0x0220
1292#define _VLV_PCS23_DW8_CH0 0x0420
1293#define _VLV_PCS01_DW8_CH1 0x2620
1294#define _VLV_PCS23_DW8_CH1 0x2820
1295#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1296#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001297
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001298#define _VLV_PCS_DW9_CH0 0x8224
1299#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001300#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1301#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1302#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1303#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1304#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1305#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001306#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001307
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001308#define _VLV_PCS01_DW9_CH0 0x224
1309#define _VLV_PCS23_DW9_CH0 0x424
1310#define _VLV_PCS01_DW9_CH1 0x2624
1311#define _VLV_PCS23_DW9_CH1 0x2824
1312#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1313#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1314
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001315#define _CHV_PCS_DW10_CH0 0x8228
1316#define _CHV_PCS_DW10_CH1 0x8428
1317#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1318#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001319#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1320#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1321#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1322#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1323#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1324#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001325#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1326
Ville Syrjälä1966e592014-04-09 13:29:04 +03001327#define _VLV_PCS01_DW10_CH0 0x0228
1328#define _VLV_PCS23_DW10_CH0 0x0428
1329#define _VLV_PCS01_DW10_CH1 0x2628
1330#define _VLV_PCS23_DW10_CH1 0x2828
1331#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1332#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1333
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001334#define _VLV_PCS_DW11_CH0 0x822c
1335#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001336#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001337#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1338#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1339#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001340#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001341
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001342#define _VLV_PCS01_DW11_CH0 0x022c
1343#define _VLV_PCS23_DW11_CH0 0x042c
1344#define _VLV_PCS01_DW11_CH1 0x262c
1345#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001346#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1347#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001348
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001349#define _VLV_PCS01_DW12_CH0 0x0230
1350#define _VLV_PCS23_DW12_CH0 0x0430
1351#define _VLV_PCS01_DW12_CH1 0x2630
1352#define _VLV_PCS23_DW12_CH1 0x2830
1353#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1354#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define _VLV_PCS_DW12_CH0 0x8230
1357#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001358#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1359#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1360#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1361#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1362#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001363#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001364
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001365#define _VLV_PCS_DW14_CH0 0x8238
1366#define _VLV_PCS_DW14_CH1 0x8438
1367#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001368
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001369#define _VLV_PCS_DW23_CH0 0x825c
1370#define _VLV_PCS_DW23_CH1 0x845c
1371#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001372
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define _VLV_TX_DW2_CH0 0x8288
1374#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001375#define DPIO_SWING_MARGIN000_SHIFT 16
1376#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001377#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001378#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001379
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001380#define _VLV_TX_DW3_CH0 0x828c
1381#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001382/* The following bit for CHV phy */
1383#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001384#define DPIO_SWING_MARGIN101_SHIFT 16
1385#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001386#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1387
1388#define _VLV_TX_DW4_CH0 0x8290
1389#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001390#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1391#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001392#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1393#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001394#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1395
1396#define _VLV_TX3_DW4_CH0 0x690
1397#define _VLV_TX3_DW4_CH1 0x2a90
1398#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1399
1400#define _VLV_TX_DW5_CH0 0x8294
1401#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001402#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001403#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001404
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001405#define _VLV_TX_DW11_CH0 0x82ac
1406#define _VLV_TX_DW11_CH1 0x84ac
1407#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001408
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001409#define _VLV_TX_DW14_CH0 0x82b8
1410#define _VLV_TX_DW14_CH1 0x84b8
1411#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301412
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001413/* CHV dpPhy registers */
1414#define _CHV_PLL_DW0_CH0 0x8000
1415#define _CHV_PLL_DW0_CH1 0x8180
1416#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1417
1418#define _CHV_PLL_DW1_CH0 0x8004
1419#define _CHV_PLL_DW1_CH1 0x8184
1420#define DPIO_CHV_N_DIV_SHIFT 8
1421#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1422#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1423
1424#define _CHV_PLL_DW2_CH0 0x8008
1425#define _CHV_PLL_DW2_CH1 0x8188
1426#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1427
1428#define _CHV_PLL_DW3_CH0 0x800c
1429#define _CHV_PLL_DW3_CH1 0x818c
1430#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1431#define DPIO_CHV_FIRST_MOD (0 << 8)
1432#define DPIO_CHV_SECOND_MOD (1 << 8)
1433#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301434#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001435#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1436
1437#define _CHV_PLL_DW6_CH0 0x8018
1438#define _CHV_PLL_DW6_CH1 0x8198
1439#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1440#define DPIO_CHV_INT_COEFF_SHIFT 8
1441#define DPIO_CHV_PROP_COEFF_SHIFT 0
1442#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1443
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301444#define _CHV_PLL_DW8_CH0 0x8020
1445#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301446#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1447#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301448#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1449
1450#define _CHV_PLL_DW9_CH0 0x8024
1451#define _CHV_PLL_DW9_CH1 0x81A4
1452#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301453#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301454#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1455#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1456
Ville Syrjälä6669e392015-07-08 23:46:00 +03001457#define _CHV_CMN_DW0_CH0 0x8100
1458#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1459#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1460#define DPIO_ALLDL_POWERDOWN (1 << 1)
1461#define DPIO_ANYDL_POWERDOWN (1 << 0)
1462
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001463#define _CHV_CMN_DW5_CH0 0x8114
1464#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1465#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1466#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1467#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1468#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1469#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1470#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1471#define CHV_BUFLEFTENA1_MASK (3 << 22)
1472
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001473#define _CHV_CMN_DW13_CH0 0x8134
1474#define _CHV_CMN_DW0_CH1 0x8080
1475#define DPIO_CHV_S1_DIV_SHIFT 21
1476#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1477#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1478#define DPIO_CHV_K_DIV_SHIFT 4
1479#define DPIO_PLL_FREQLOCK (1 << 1)
1480#define DPIO_PLL_LOCK (1 << 0)
1481#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1482
1483#define _CHV_CMN_DW14_CH0 0x8138
1484#define _CHV_CMN_DW1_CH1 0x8084
1485#define DPIO_AFC_RECAL (1 << 14)
1486#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001487#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1488#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1489#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1490#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1491#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1492#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1493#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1494#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001495#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1496
Ville Syrjälä9197c882014-04-09 13:29:05 +03001497#define _CHV_CMN_DW19_CH0 0x814c
1498#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001499#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1500#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001501#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001502#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001503
Ville Syrjälä9197c882014-04-09 13:29:05 +03001504#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1505
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001506#define CHV_CMN_DW28 0x8170
1507#define DPIO_CL1POWERDOWNEN (1 << 23)
1508#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001509#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1510#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1511#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1512#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001513
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001514#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001515#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001516#define DPIO_LRC_BYPASS (1 << 3)
1517
1518#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1519 (lane) * 0x200 + (offset))
1520
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001521#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1522#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1523#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1524#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1525#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1526#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1527#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1528#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1529#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1530#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1531#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1533#define DPIO_FRC_LATENCY_SHFIT 8
1534#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1535#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301536
1537/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001538#define _BXT_PHY0_BASE 0x6C000
1539#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001540#define _BXT_PHY2_BASE 0x163000
1541#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1542 _BXT_PHY1_BASE, \
1543 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001544
1545#define _BXT_PHY(phy, reg) \
1546 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1547
1548#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1549 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1550 (reg_ch1) - _BXT_PHY0_BASE))
1551#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1552 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001554#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301555#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301556
Imre Deake93da0a2016-06-13 16:44:37 +03001557#define _BXT_PHY_CTL_DDI_A 0x64C00
1558#define _BXT_PHY_CTL_DDI_B 0x64C10
1559#define _BXT_PHY_CTL_DDI_C 0x64C20
1560#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1561#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1562#define BXT_PHY_LANE_ENABLED (1 << 8)
1563#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1564 _BXT_PHY_CTL_DDI_B)
1565
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301566#define _PHY_CTL_FAMILY_EDP 0x64C80
1567#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001568#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301569#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001570#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1571 _PHY_CTL_FAMILY_EDP, \
1572 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301573
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301574/* BXT PHY PLL registers */
1575#define _PORT_PLL_A 0x46074
1576#define _PORT_PLL_B 0x46078
1577#define _PORT_PLL_C 0x4607c
1578#define PORT_PLL_ENABLE (1 << 31)
1579#define PORT_PLL_LOCK (1 << 30)
1580#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001581#define PORT_PLL_POWER_ENABLE (1 << 26)
1582#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001583#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301584
1585#define _PORT_PLL_EBB_0_A 0x162034
1586#define _PORT_PLL_EBB_0_B 0x6C034
1587#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001588#define PORT_PLL_P1_SHIFT 13
1589#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1590#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1591#define PORT_PLL_P2_SHIFT 8
1592#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1593#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001594#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1595 _PORT_PLL_EBB_0_B, \
1596 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301597
1598#define _PORT_PLL_EBB_4_A 0x162038
1599#define _PORT_PLL_EBB_4_B 0x6C038
1600#define _PORT_PLL_EBB_4_C 0x6C344
1601#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1602#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001603#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1604 _PORT_PLL_EBB_4_B, \
1605 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301606
1607#define _PORT_PLL_0_A 0x162100
1608#define _PORT_PLL_0_B 0x6C100
1609#define _PORT_PLL_0_C 0x6C380
1610/* PORT_PLL_0_A */
1611#define PORT_PLL_M2_MASK 0xFF
1612/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001613#define PORT_PLL_N_SHIFT 8
1614#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1615#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301616/* PORT_PLL_2_A */
1617#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1618/* PORT_PLL_3_A */
1619#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1620/* PORT_PLL_6_A */
1621#define PORT_PLL_PROP_COEFF_MASK 0xF
1622#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1623#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1624#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1625#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1626/* PORT_PLL_8_A */
1627#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301628/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001629#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1630#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301631/* PORT_PLL_10_A */
1632#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301633#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301634#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001635#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001636#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1637 _PORT_PLL_0_B, \
1638 _PORT_PLL_0_C)
1639#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1640 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301641
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301642/* BXT PHY common lane registers */
1643#define _PORT_CL1CM_DW0_A 0x162000
1644#define _PORT_CL1CM_DW0_BC 0x6C000
1645#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301646#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001647#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301648
1649#define _PORT_CL1CM_DW9_A 0x162024
1650#define _PORT_CL1CM_DW9_BC 0x6C024
1651#define IREF0RC_OFFSET_SHIFT 8
1652#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001653#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301654
1655#define _PORT_CL1CM_DW10_A 0x162028
1656#define _PORT_CL1CM_DW10_BC 0x6C028
1657#define IREF1RC_OFFSET_SHIFT 8
1658#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001659#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301660
1661#define _PORT_CL1CM_DW28_A 0x162070
1662#define _PORT_CL1CM_DW28_BC 0x6C070
1663#define OCL1_POWER_DOWN_EN (1 << 23)
1664#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1665#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001666#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301667
1668#define _PORT_CL1CM_DW30_A 0x162078
1669#define _PORT_CL1CM_DW30_BC 0x6C078
1670#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001671#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001673/* The spec defines this only for BXT PHY0, but lets assume that this
1674 * would exist for PHY1 too if it had a second channel.
1675 */
1676#define _PORT_CL2CM_DW6_A 0x162358
1677#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001678#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301679#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1680
1681/* BXT PHY Ref registers */
1682#define _PORT_REF_DW3_A 0x16218C
1683#define _PORT_REF_DW3_BC 0x6C18C
1684#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001685#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301686
1687#define _PORT_REF_DW6_A 0x162198
1688#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001689#define GRC_CODE_SHIFT 24
1690#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301691#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001692#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301693#define GRC_CODE_SLOW_SHIFT 8
1694#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1695#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001696#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301697
1698#define _PORT_REF_DW8_A 0x1621A0
1699#define _PORT_REF_DW8_BC 0x6C1A0
1700#define GRC_DIS (1 << 15)
1701#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001702#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301703
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301704/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301705#define _PORT_PCS_DW10_LN01_A 0x162428
1706#define _PORT_PCS_DW10_LN01_B 0x6C428
1707#define _PORT_PCS_DW10_LN01_C 0x6C828
1708#define _PORT_PCS_DW10_GRP_A 0x162C28
1709#define _PORT_PCS_DW10_GRP_B 0x6CC28
1710#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001711#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1712 _PORT_PCS_DW10_LN01_B, \
1713 _PORT_PCS_DW10_LN01_C)
1714#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1715 _PORT_PCS_DW10_GRP_B, \
1716 _PORT_PCS_DW10_GRP_C)
1717
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301718#define TX2_SWING_CALC_INIT (1 << 31)
1719#define TX1_SWING_CALC_INIT (1 << 30)
1720
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301721#define _PORT_PCS_DW12_LN01_A 0x162430
1722#define _PORT_PCS_DW12_LN01_B 0x6C430
1723#define _PORT_PCS_DW12_LN01_C 0x6C830
1724#define _PORT_PCS_DW12_LN23_A 0x162630
1725#define _PORT_PCS_DW12_LN23_B 0x6C630
1726#define _PORT_PCS_DW12_LN23_C 0x6CA30
1727#define _PORT_PCS_DW12_GRP_A 0x162c30
1728#define _PORT_PCS_DW12_GRP_B 0x6CC30
1729#define _PORT_PCS_DW12_GRP_C 0x6CE30
1730#define LANESTAGGER_STRAP_OVRD (1 << 6)
1731#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001732#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1733 _PORT_PCS_DW12_LN01_B, \
1734 _PORT_PCS_DW12_LN01_C)
1735#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1736 _PORT_PCS_DW12_LN23_B, \
1737 _PORT_PCS_DW12_LN23_C)
1738#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1739 _PORT_PCS_DW12_GRP_B, \
1740 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301741
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301742/* BXT PHY TX registers */
1743#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1744 ((lane) & 1) * 0x80)
1745
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301746#define _PORT_TX_DW2_LN0_A 0x162508
1747#define _PORT_TX_DW2_LN0_B 0x6C508
1748#define _PORT_TX_DW2_LN0_C 0x6C908
1749#define _PORT_TX_DW2_GRP_A 0x162D08
1750#define _PORT_TX_DW2_GRP_B 0x6CD08
1751#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001752#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1753 _PORT_TX_DW2_LN0_B, \
1754 _PORT_TX_DW2_LN0_C)
1755#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1756 _PORT_TX_DW2_GRP_B, \
1757 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301758#define MARGIN_000_SHIFT 16
1759#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1760#define UNIQ_TRANS_SCALE_SHIFT 8
1761#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1762
1763#define _PORT_TX_DW3_LN0_A 0x16250C
1764#define _PORT_TX_DW3_LN0_B 0x6C50C
1765#define _PORT_TX_DW3_LN0_C 0x6C90C
1766#define _PORT_TX_DW3_GRP_A 0x162D0C
1767#define _PORT_TX_DW3_GRP_B 0x6CD0C
1768#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001769#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1770 _PORT_TX_DW3_LN0_B, \
1771 _PORT_TX_DW3_LN0_C)
1772#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1773 _PORT_TX_DW3_GRP_B, \
1774 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301775#define SCALE_DCOMP_METHOD (1 << 26)
1776#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301777
1778#define _PORT_TX_DW4_LN0_A 0x162510
1779#define _PORT_TX_DW4_LN0_B 0x6C510
1780#define _PORT_TX_DW4_LN0_C 0x6C910
1781#define _PORT_TX_DW4_GRP_A 0x162D10
1782#define _PORT_TX_DW4_GRP_B 0x6CD10
1783#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001784#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1785 _PORT_TX_DW4_LN0_B, \
1786 _PORT_TX_DW4_LN0_C)
1787#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1788 _PORT_TX_DW4_GRP_B, \
1789 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301790#define DEEMPH_SHIFT 24
1791#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1792
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02001793#define _PORT_TX_DW5_LN0_A 0x162514
1794#define _PORT_TX_DW5_LN0_B 0x6C514
1795#define _PORT_TX_DW5_LN0_C 0x6C914
1796#define _PORT_TX_DW5_GRP_A 0x162D14
1797#define _PORT_TX_DW5_GRP_B 0x6CD14
1798#define _PORT_TX_DW5_GRP_C 0x6CF14
1799#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1800 _PORT_TX_DW5_LN0_B, \
1801 _PORT_TX_DW5_LN0_C)
1802#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1803 _PORT_TX_DW5_GRP_B, \
1804 _PORT_TX_DW5_GRP_C)
1805#define DCC_DELAY_RANGE_1 (1 << 9)
1806#define DCC_DELAY_RANGE_2 (1 << 8)
1807
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301808#define _PORT_TX_DW14_LN0_A 0x162538
1809#define _PORT_TX_DW14_LN0_B 0x6C538
1810#define _PORT_TX_DW14_LN0_C 0x6C938
1811#define LATENCY_OPTIM_SHIFT 30
1812#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001813#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1814 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1815 _PORT_TX_DW14_LN0_C) + \
1816 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301817
David Weinehallf8896f52015-06-25 11:11:03 +03001818/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001819#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001820/* SKL VccIO mask */
1821#define SKL_VCCIO_MASK 0x1
1822/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001824/* I_boost values */
1825#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1826#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1827/* Balance leg disable bits */
1828#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001829#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001830
Jesse Barnes585fb112008-07-29 11:54:06 -07001831/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001832 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001833 * [0-7] @ 0x2000 gen2,gen3
1834 * [8-15] @ 0x3000 945,g33,pnv
1835 *
1836 * [0-15] @ 0x3000 gen4,gen5
1837 *
1838 * [0-15] @ 0x100000 gen6,vlv,chv
1839 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001841#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842#define I830_FENCE_START_MASK 0x07f80000
1843#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001844#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001845#define I830_FENCE_PITCH_SHIFT 4
1846#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001847#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001848#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001849#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850
1851#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001852#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001854#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1855#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001856#define I965_FENCE_PITCH_SHIFT 2
1857#define I965_FENCE_TILING_Y_SHIFT 1
1858#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001859#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001860
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001861#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1862#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001863#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001864#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001865
Deepak S2b6b3a02014-05-27 15:59:30 +05301866
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001867/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001868#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001869#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001870#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001871#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1872#define TILECTL_BACKSNOOP_DIS (1 << 3)
1873
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001875 * Instruction and interrupt control regs
1876 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001877#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001878#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1879#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001880#define PGTBL_ER _MMIO(0x02024)
1881#define PRB0_BASE (0x2030-0x30)
1882#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1883#define PRB2_BASE (0x2050-0x30) /* gen3 */
1884#define SRB0_BASE (0x2100-0x30) /* gen2 */
1885#define SRB1_BASE (0x2110-0x30) /* gen2 */
1886#define SRB2_BASE (0x2120-0x30) /* 830 */
1887#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001888#define RENDER_RING_BASE 0x02000
1889#define BSD_RING_BASE 0x04000
1890#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001891#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001892#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001893#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001894#define RING_TAIL(base) _MMIO((base)+0x30)
1895#define RING_HEAD(base) _MMIO((base)+0x34)
1896#define RING_START(base) _MMIO((base)+0x38)
1897#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01001898#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001899#define RING_SYNC_0(base) _MMIO((base)+0x40)
1900#define RING_SYNC_1(base) _MMIO((base)+0x44)
1901#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001902#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1903#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1904#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1905#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1906#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1907#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1908#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1909#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1910#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1911#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1912#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1913#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001914#define GEN6_NOSYNC INVALID_MMIO_REG
1915#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1916#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1917#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1918#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1919#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001920#define RESET_CTL_REQUEST_RESET (1 << 0)
1921#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001922
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001923#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001924#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001925#define GEN7_WR_WATERMARK _MMIO(0x4028)
1926#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1927#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001928#define ARB_MODE_SWIZZLE_SNB (1<<4)
1929#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001930#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1931#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001932/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001933#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001934#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1936#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001938#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001939#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001940#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001941#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01001942#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001943#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001944#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1945#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001946#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001947#define DONE_REG _MMIO(0x40b0)
1948#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1949#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1950#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1951#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1952#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1953#define RING_ACTHD(base) _MMIO((base)+0x74)
1954#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1955#define RING_NOPID(base) _MMIO((base)+0x94)
1956#define RING_IMR(base) _MMIO((base)+0xa8)
1957#define RING_HWSTAM(base) _MMIO((base)+0x98)
1958#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1959#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001960#define TAIL_ADDR 0x001FFFF8
1961#define HEAD_WRAP_COUNT 0xFFE00000
1962#define HEAD_WRAP_ONE 0x00200000
1963#define HEAD_ADDR 0x001FFFFC
1964#define RING_NR_PAGES 0x001FF000
1965#define RING_REPORT_MASK 0x00000006
1966#define RING_REPORT_64K 0x00000002
1967#define RING_REPORT_128K 0x00000004
1968#define RING_NO_REPORT 0x00000000
1969#define RING_VALID_MASK 0x00000001
1970#define RING_VALID 0x00000001
1971#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001972#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1973#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001974#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001975
Arun Siluvery33136b02016-01-21 21:43:47 +00001976#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1977#define RING_MAX_NONPRIV_SLOTS 12
1978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001979#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001980
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001981#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1982#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1983
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001984#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1985#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1986
Chris Wilson8168bd42010-11-11 17:54:52 +00001987#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001988#define PRB0_TAIL _MMIO(0x2030)
1989#define PRB0_HEAD _MMIO(0x2034)
1990#define PRB0_START _MMIO(0x2038)
1991#define PRB0_CTL _MMIO(0x203c)
1992#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1993#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1994#define PRB1_START _MMIO(0x2048) /* 915+ only */
1995#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001996#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001997#define IPEIR_I965 _MMIO(0x2064)
1998#define IPEHR_I965 _MMIO(0x2068)
1999#define GEN7_SC_INSTDONE _MMIO(0x7100)
2000#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2001#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002002#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2003#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2004#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2005#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2006#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002007#define RING_IPEIR(base) _MMIO((base)+0x64)
2008#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002009/*
2010 * On GEN4, only the render ring INSTDONE exists and has a different
2011 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002012 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002013 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002014#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2015#define RING_INSTPS(base) _MMIO((base)+0x70)
2016#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2017#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2018#define RING_INSTPM(base) _MMIO((base)+0xc0)
2019#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2020#define INSTPS _MMIO(0x2070) /* 965+ only */
2021#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2022#define ACTHD_I965 _MMIO(0x2074)
2023#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002024#define HWS_ADDRESS_MASK 0xfffff000
2025#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002026#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002027#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002028#define IPEIR _MMIO(0x2088)
2029#define IPEHR _MMIO(0x208c)
2030#define GEN2_INSTDONE _MMIO(0x2090)
2031#define NOPID _MMIO(0x2094)
2032#define HWSTAM _MMIO(0x2098)
2033#define DMA_FADD_I8XX _MMIO(0x20d0)
2034#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002035#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002036#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2037#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2038#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2039#define RING_BBADDR(base) _MMIO((base)+0x140)
2040#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2041#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2042#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2043#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2044#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046#define ERROR_GEN6 _MMIO(0x40a0)
2047#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002048#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002049#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002050#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002051#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002052#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002053#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002054#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002055#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002056#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002057#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002059#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2060#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002062#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002063#define FPGA_DBG_RM_NOCLAIM (1<<31)
2064
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002065#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2066#define CLAIM_ER_CLR (1 << 31)
2067#define CLAIM_ER_OVERFLOW (1 << 16)
2068#define CLAIM_ER_CTR_MASK 0xffff
2069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002070#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002071/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002072#define DERRMR_PIPEA_SCANLINE (1<<0)
2073#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2074#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2075#define DERRMR_PIPEA_VBLANK (1<<3)
2076#define DERRMR_PIPEA_HBLANK (1<<5)
2077#define DERRMR_PIPEB_SCANLINE (1<<8)
2078#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2079#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2080#define DERRMR_PIPEB_VBLANK (1<<11)
2081#define DERRMR_PIPEB_HBLANK (1<<13)
2082/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2083#define DERRMR_PIPEC_SCANLINE (1<<14)
2084#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2085#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2086#define DERRMR_PIPEC_VBLANK (1<<21)
2087#define DERRMR_PIPEC_HBLANK (1<<22)
2088
Chris Wilson0f3b6842013-01-15 12:05:55 +00002089
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002090/* GM45+ chicken bits -- debug workaround bits that may be required
2091 * for various sorts of correct behavior. The top 16 bits of each are
2092 * the enables for writing to the corresponding low bit.
2093 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002094#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002095#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002096#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002097/* Disables pipelining of read flushes past the SF-WIZ interface.
2098 * Required on all Ironlake steppings according to the B-Spec, but the
2099 * particular danger of not doing so is not specified.
2100 */
2101# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002102#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002103#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002104#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002105#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2106#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002108#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002109# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002110# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002111# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302112# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002113# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115#define GEN6_GT_MODE _MMIO(0x20d0)
2116#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002117#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2118#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2119#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2120#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002121#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002122#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002123#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2124#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002125
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002126/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2127#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2128#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2129
Tim Goreb1e429f2016-03-21 14:37:29 +00002130/* WaClearTdlStateAckDirtyBits */
2131#define GEN8_STATE_ACK _MMIO(0x20F0)
2132#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2133#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2134#define GEN9_STATE_ACK_TDL0 (1 << 12)
2135#define GEN9_STATE_ACK_TDL1 (1 << 13)
2136#define GEN9_STATE_ACK_TDL2 (1 << 14)
2137#define GEN9_STATE_ACK_TDL3 (1 << 15)
2138#define GEN9_SUBSLICE_TDL_ACK_BITS \
2139 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2140 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002142#define GFX_MODE _MMIO(0x2520)
2143#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002144#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002145#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002146#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002147#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002148#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2149#define GFX_REPLAY_MODE (1<<11)
2150#define GFX_PSMI_GRANULARITY (1<<10)
2151#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002152#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002153
Dave Gordon4df001d2015-08-12 15:43:42 +01002154#define GFX_FORWARD_VBLANK_MASK (3<<5)
2155#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2156#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2157#define GFX_FORWARD_VBLANK_COND (2<<5)
2158
Daniel Vettera7e806d2012-07-11 16:27:55 +02002159#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302160#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002161#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002163#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2164#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2165#define SCPD0 _MMIO(0x209c) /* 915+ only */
2166#define IER _MMIO(0x20a0)
2167#define IIR _MMIO(0x20a4)
2168#define IMR _MMIO(0x20a8)
2169#define ISR _MMIO(0x20ac)
2170#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002171#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002172#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002173#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2174#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2175#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2176#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2177#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2178#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2179#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302180#define VLV_PCBR_ADDR_SHIFT 12
2181
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002182#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002183#define EIR _MMIO(0x20b0)
2184#define EMR _MMIO(0x20b4)
2185#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002186#define GM45_ERROR_PAGE_TABLE (1<<5)
2187#define GM45_ERROR_MEM_PRIV (1<<4)
2188#define I915_ERROR_PAGE_TABLE (1<<4)
2189#define GM45_ERROR_CP_PRIV (1<<3)
2190#define I915_ERROR_MEMORY_REFRESH (1<<1)
2191#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002192#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002193#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002194#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002195 will not assert AGPBUSY# and will only
2196 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002197#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002198#define INSTPM_TLB_INVALIDATE (1<<9)
2199#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002200#define ACTHD _MMIO(0x20c8)
2201#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002202#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2203#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2204#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002205#define FW_BLC _MMIO(0x20d8)
2206#define FW_BLC2 _MMIO(0x20dc)
2207#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002208#define FW_BLC_SELF_EN_MASK (1<<31)
2209#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2210#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002211#define MM_BURST_LENGTH 0x00700000
2212#define MM_FIFO_WATERMARK 0x0001F000
2213#define LM_BURST_LENGTH 0x00000700
2214#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002215#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002216
2217/* Make render/texture TLB fetches lower priorty than associated data
2218 * fetches. This is not turned on by default
2219 */
2220#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2221
2222/* Isoch request wait on GTT enable (Display A/B/C streams).
2223 * Make isoch requests stall on the TLB update. May cause
2224 * display underruns (test mode only)
2225 */
2226#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2227
2228/* Block grant count for isoch requests when block count is
2229 * set to a finite value.
2230 */
2231#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2232#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2233#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2234#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2235#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2236
2237/* Enable render writes to complete in C2/C3/C4 power states.
2238 * If this isn't enabled, render writes are prevented in low
2239 * power states. That seems bad to me.
2240 */
2241#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2242
2243/* This acknowledges an async flip immediately instead
2244 * of waiting for 2TLB fetches.
2245 */
2246#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2247
2248/* Enables non-sequential data reads through arbiter
2249 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002250#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002251
2252/* Disable FSB snooping of cacheable write cycles from binner/render
2253 * command stream
2254 */
2255#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2256
2257/* Arbiter time slice for non-isoch streams */
2258#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2259#define MI_ARB_TIME_SLICE_1 (0 << 5)
2260#define MI_ARB_TIME_SLICE_2 (1 << 5)
2261#define MI_ARB_TIME_SLICE_4 (2 << 5)
2262#define MI_ARB_TIME_SLICE_6 (3 << 5)
2263#define MI_ARB_TIME_SLICE_8 (4 << 5)
2264#define MI_ARB_TIME_SLICE_10 (5 << 5)
2265#define MI_ARB_TIME_SLICE_14 (6 << 5)
2266#define MI_ARB_TIME_SLICE_16 (7 << 5)
2267
2268/* Low priority grace period page size */
2269#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2270#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2271
2272/* Disable display A/B trickle feed */
2273#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2274
2275/* Set display plane priority */
2276#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2277#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002279#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002280#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2281#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002283#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002284#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002285#define CM0_IZ_OPT_DISABLE (1<<6)
2286#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002287#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002288#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2289#define CM0_COLOR_EVICT_DISABLE (1<<3)
2290#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2291#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002292#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2293#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002294#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002295#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002296#define ECO_GATING_CX_ONLY (1<<3)
2297#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002299#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302300#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002301#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002302#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002303#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2304#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002305#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002307#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002308#define GEN6_BLITTER_LOCK_SHIFT 16
2309#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2310
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002311#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002312#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002313#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002314#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002315
Deepak S693d11c2015-01-16 20:42:16 +05302316/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002318#define CHV_FGT_DISABLE_SS0 (1 << 10)
2319#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302320#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2321#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2322#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2323#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2324#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2325#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2326#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2327#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002330#define GEN8_F2_SS_DIS_SHIFT 21
2331#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002332#define GEN8_F2_S_ENA_SHIFT 25
2333#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2334
2335#define GEN9_F2_SS_DIS_SHIFT 20
2336#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2337
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002338#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002339#define GEN8_EU_DIS0_S0_MASK 0xffffff
2340#define GEN8_EU_DIS0_S1_SHIFT 24
2341#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2342
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002343#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002344#define GEN8_EU_DIS1_S1_MASK 0xffff
2345#define GEN8_EU_DIS1_S2_SHIFT 16
2346#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002348#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002349#define GEN8_EU_DIS2_S2_MASK 0xff
2350
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002351#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002353#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002354#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2355#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2356#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2357#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002358
Ben Widawskycc609d52013-05-28 19:22:29 -07002359/* On modern GEN architectures interrupt control consists of two sets
2360 * of registers. The first set pertains to the ring generating the
2361 * interrupt. The second control is for the functional block generating the
2362 * interrupt. These are PM, GT, DE, etc.
2363 *
2364 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2365 * GT interrupt bits, so we don't need to duplicate the defines.
2366 *
2367 * These defines should cover us well from SNB->HSW with minor exceptions
2368 * it can also work on ILK.
2369 */
2370#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2371#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2372#define GT_BLT_USER_INTERRUPT (1 << 22)
2373#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2374#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002375#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002376#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002377#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2378#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2379#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2380#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2381#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2382#define GT_RENDER_USER_INTERRUPT (1 << 0)
2383
Ben Widawsky12638c52013-05-28 19:22:31 -07002384#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2385#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2386
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002387#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002388 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002389 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002390
Ben Widawskycc609d52013-05-28 19:22:29 -07002391/* These are all the "old" interrupts */
2392#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002393
2394#define I915_PM_INTERRUPT (1<<31)
2395#define I915_ISP_INTERRUPT (1<<22)
2396#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2397#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002398#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002399#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002400#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2401#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002402#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2403#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002404#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002405#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002406#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002407#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002408#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002409#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002410#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002411#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002412#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002413#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002414#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002415#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002416#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002417#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002418#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2419#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2420#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2421#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2422#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002423#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2424#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002425#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002426#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002427#define I915_USER_INTERRUPT (1<<1)
2428#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002429#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002430
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002431#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002433#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002434#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002435#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002436#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2437#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2438#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2439#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002440#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002441#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2442#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2443#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2444#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2445#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2446#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2447#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2448#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2449
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002450/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002451 * Framebuffer compression (915+ only)
2452 */
2453
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002454#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2455#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2456#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002457#define FBC_CTL_EN (1<<31)
2458#define FBC_CTL_PERIODIC (1<<30)
2459#define FBC_CTL_INTERVAL_SHIFT (16)
2460#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002461#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002462#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002463#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002464#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002465#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002466#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002467#define FBC_STAT_COMPRESSING (1<<31)
2468#define FBC_STAT_COMPRESSED (1<<30)
2469#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002470#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002471#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002472#define FBC_CTL_FENCE_DBL (0<<4)
2473#define FBC_CTL_IDLE_IMM (0<<2)
2474#define FBC_CTL_IDLE_FULL (1<<2)
2475#define FBC_CTL_IDLE_LINE (2<<2)
2476#define FBC_CTL_IDLE_DEBUG (3<<2)
2477#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002478#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002479#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2480#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002481
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02002482#define FBC_STATUS2 _MMIO(0x43214)
2483#define IVB_FBC_COMPRESSION_MASK 0x7ff
2484#define BDW_FBC_COMPRESSION_MASK 0xfff
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002485
Jesse Barnes585fb112008-07-29 11:54:06 -07002486#define FBC_LL_SIZE (1536)
2487
Mika Kuoppala44fff992016-06-07 17:19:09 +03002488#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2489#define FBC_LLC_FULLY_OPEN (1<<30)
2490
Jesse Barnes74dff282009-09-14 15:39:40 -07002491/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002492#define DPFC_CB_BASE _MMIO(0x3200)
2493#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002494#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002495#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2496#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002497#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002498#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002499#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002500#define DPFC_SR_EN (1<<10)
2501#define DPFC_CTL_LIMIT_1X (0<<6)
2502#define DPFC_CTL_LIMIT_2X (1<<6)
2503#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002504#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002505#define DPFC_RECOMP_STALL_EN (1<<27)
2506#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2507#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2508#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2509#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002510#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002511#define DPFC_INVAL_SEG_SHIFT (16)
2512#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2513#define DPFC_COMP_SEG_SHIFT (0)
2514#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002515#define DPFC_STATUS2 _MMIO(0x3214)
2516#define DPFC_FENCE_YOFF _MMIO(0x3218)
2517#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002518#define DPFC_HT_MODIFY (1<<31)
2519
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002520/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002521#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2522#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002523#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002524/* The bit 28-8 is reserved */
2525#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002526#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2527#define ILK_DPFC_STATUS _MMIO(0x43210)
2528#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2529#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002530#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002531#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002532#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002533#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002534#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002536#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002537#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002538#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002539
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002540
Jesse Barnes585fb112008-07-29 11:54:06 -07002541/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002542 * Framebuffer compression for Sandybridge
2543 *
2544 * The following two registers are of type GTTMMADR
2545 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002546#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002547#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002548#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002549
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002550/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002551#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002553#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002554#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002556#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002557#define FBC_REND_NUKE (1<<2)
2558#define FBC_REND_CACHE_CLEAN (1<<1)
2559
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002560/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002561 * GPIO regs
2562 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002563#define GPIOA _MMIO(0x5010)
2564#define GPIOB _MMIO(0x5014)
2565#define GPIOC _MMIO(0x5018)
2566#define GPIOD _MMIO(0x501c)
2567#define GPIOE _MMIO(0x5020)
2568#define GPIOF _MMIO(0x5024)
2569#define GPIOG _MMIO(0x5028)
2570#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002571# define GPIO_CLOCK_DIR_MASK (1 << 0)
2572# define GPIO_CLOCK_DIR_IN (0 << 1)
2573# define GPIO_CLOCK_DIR_OUT (1 << 1)
2574# define GPIO_CLOCK_VAL_MASK (1 << 2)
2575# define GPIO_CLOCK_VAL_OUT (1 << 3)
2576# define GPIO_CLOCK_VAL_IN (1 << 4)
2577# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2578# define GPIO_DATA_DIR_MASK (1 << 8)
2579# define GPIO_DATA_DIR_IN (0 << 9)
2580# define GPIO_DATA_DIR_OUT (1 << 9)
2581# define GPIO_DATA_VAL_MASK (1 << 10)
2582# define GPIO_DATA_VAL_OUT (1 << 11)
2583# define GPIO_DATA_VAL_IN (1 << 12)
2584# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002586#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002587#define GMBUS_RATE_100KHZ (0<<8)
2588#define GMBUS_RATE_50KHZ (1<<8)
2589#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2590#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2591#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002592#define GMBUS_PIN_DISABLED 0
2593#define GMBUS_PIN_SSC 1
2594#define GMBUS_PIN_VGADDC 2
2595#define GMBUS_PIN_PANEL 3
2596#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2597#define GMBUS_PIN_DPC 4 /* HDMIC */
2598#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2599#define GMBUS_PIN_DPD 6 /* HDMID */
2600#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002601#define GMBUS_PIN_1_BXT 1
2602#define GMBUS_PIN_2_BXT 2
2603#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002604#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002605#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002606#define GMBUS_SW_CLR_INT (1<<31)
2607#define GMBUS_SW_RDY (1<<30)
2608#define GMBUS_ENT (1<<29) /* enable timeout */
2609#define GMBUS_CYCLE_NONE (0<<25)
2610#define GMBUS_CYCLE_WAIT (1<<25)
2611#define GMBUS_CYCLE_INDEX (2<<25)
2612#define GMBUS_CYCLE_STOP (4<<25)
2613#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002614#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002615#define GMBUS_SLAVE_INDEX_SHIFT 8
2616#define GMBUS_SLAVE_ADDR_SHIFT 1
2617#define GMBUS_SLAVE_READ (1<<0)
2618#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002619#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002620#define GMBUS_INUSE (1<<15)
2621#define GMBUS_HW_WAIT_PHASE (1<<14)
2622#define GMBUS_STALL_TIMEOUT (1<<13)
2623#define GMBUS_INT (1<<12)
2624#define GMBUS_HW_RDY (1<<11)
2625#define GMBUS_SATOER (1<<10)
2626#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002627#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2628#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002629#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2630#define GMBUS_NAK_EN (1<<3)
2631#define GMBUS_IDLE_EN (1<<2)
2632#define GMBUS_HW_WAIT_EN (1<<1)
2633#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002634#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002635#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002636
Jesse Barnes585fb112008-07-29 11:54:06 -07002637/*
2638 * Clock control & power management
2639 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002640#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2641#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2642#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002643#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002645#define VGA0 _MMIO(0x6000)
2646#define VGA1 _MMIO(0x6004)
2647#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002648#define VGA0_PD_P2_DIV_4 (1 << 7)
2649#define VGA0_PD_P1_DIV_2 (1 << 5)
2650#define VGA0_PD_P1_SHIFT 0
2651#define VGA0_PD_P1_MASK (0x1f << 0)
2652#define VGA1_PD_P2_DIV_4 (1 << 15)
2653#define VGA1_PD_P1_DIV_2 (1 << 13)
2654#define VGA1_PD_P1_SHIFT 8
2655#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002656#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002657#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2658#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002659#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002660#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002661#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002662#define DPLL_VGA_MODE_DIS (1 << 28)
2663#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2664#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2665#define DPLL_MODE_MASK (3 << 26)
2666#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2667#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2668#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2669#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2670#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2671#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002672#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002673#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002674#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002675#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2676#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002677#define DPLL_PORTC_READY_MASK (0xf << 4)
2678#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002679
Jesse Barnes585fb112008-07-29 11:54:06 -07002680#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002681
2682/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002683#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002684#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002685#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002686#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002687#define PHY_LDO_DELAY_0NS 0x0
2688#define PHY_LDO_DELAY_200NS 0x1
2689#define PHY_LDO_DELAY_600NS 0x2
2690#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002691#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002692#define PHY_CH_SU_PSR 0x1
2693#define PHY_CH_DEEP_PSR 0x7
2694#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2695#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002696#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002697#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002698#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2699#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002700
Jesse Barnes585fb112008-07-29 11:54:06 -07002701/*
2702 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2703 * this field (only one bit may be set).
2704 */
2705#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2706#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002707#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002708/* i830, required in DVO non-gang */
2709#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2710#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2711#define PLL_REF_INPUT_DREFCLK (0 << 13)
2712#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2713#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2714#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2715#define PLL_REF_INPUT_MASK (3 << 13)
2716#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002717/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002718# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2719# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2720# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2721# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2722# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2723
Jesse Barnes585fb112008-07-29 11:54:06 -07002724/*
2725 * Parallel to Serial Load Pulse phase selection.
2726 * Selects the phase for the 10X DPLL clock for the PCIe
2727 * digital display port. The range is 4 to 13; 10 or more
2728 * is just a flip delay. The default is 6
2729 */
2730#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2731#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2732/*
2733 * SDVO multiplier for 945G/GM. Not used on 965.
2734 */
2735#define SDVO_MULTIPLIER_MASK 0x000000ff
2736#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2737#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002738
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002739#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2740#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2741#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002742#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002743
Jesse Barnes585fb112008-07-29 11:54:06 -07002744/*
2745 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2746 *
2747 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2748 */
2749#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2750#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2751/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2752#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2753#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2754/*
2755 * SDVO/UDI pixel multiplier.
2756 *
2757 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2758 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2759 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2760 * dummy bytes in the datastream at an increased clock rate, with both sides of
2761 * the link knowing how many bytes are fill.
2762 *
2763 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2764 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2765 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2766 * through an SDVO command.
2767 *
2768 * This register field has values of multiplication factor minus 1, with
2769 * a maximum multiplier of 5 for SDVO.
2770 */
2771#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2772#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2773/*
2774 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2775 * This best be set to the default value (3) or the CRT won't work. No,
2776 * I don't entirely understand what this does...
2777 */
2778#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2779#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002780
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002781#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2782
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002783#define _FPA0 0x6040
2784#define _FPA1 0x6044
2785#define _FPB0 0x6048
2786#define _FPB1 0x604c
2787#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2788#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002789#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002790#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002791#define FP_N_DIV_SHIFT 16
2792#define FP_M1_DIV_MASK 0x00003f00
2793#define FP_M1_DIV_SHIFT 8
2794#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002795#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002796#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002797#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002798#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2799#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2800#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2801#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2802#define DPLLB_TEST_N_BYPASS (1 << 19)
2803#define DPLLB_TEST_M_BYPASS (1 << 18)
2804#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2805#define DPLLA_TEST_N_BYPASS (1 << 3)
2806#define DPLLA_TEST_M_BYPASS (1 << 2)
2807#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002808#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002809#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002810#define DSTATE_PLL_D3_OFF (1<<3)
2811#define DSTATE_GFX_CLOCK_GATING (1<<1)
2812#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002813#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002814# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2815# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2816# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2817# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2818# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2819# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2820# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2821# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2822# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2823# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2824# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2825# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2826# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2827# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2828# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2829# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2830# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2831# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2832# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2833# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2834# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2835# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2836# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2837# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2838# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2839# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2840# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2841# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002842/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002843 * This bit must be set on the 830 to prevent hangs when turning off the
2844 * overlay scaler.
2845 */
2846# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2847# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2848# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2849# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2850# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002852#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002853# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2854# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2855# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2856# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2857# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2858# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2859# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2860# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2861# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002862/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002863# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2864# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2865# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2866# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002867/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002868# define SV_CLOCK_GATE_DISABLE (1 << 0)
2869# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2870# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2871# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2872# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2873# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2874# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2875# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2876# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2877# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2878# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2879# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2880# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2881# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2882# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2883# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2884# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2885# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2886
2887# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002888/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002889# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2890# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2891# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2892# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2893# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2894# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002895/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002896# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2897# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2898# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2899# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2900# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2901# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2902# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2903# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2904# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2905# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2906# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2907# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2908# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2909# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2910# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2911# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2912# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2913# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2914# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002916#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002917#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2918#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2919#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002921#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002922#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002924#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2925#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002927#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002928#define FW_CSPWRDWNEN (1<<15)
2929
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002930#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002932#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002933#define CDCLK_FREQ_SHIFT 4
2934#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2935#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002937#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002938#define PFI_CREDIT_63 (9 << 28) /* chv only */
2939#define PFI_CREDIT_31 (8 << 28) /* chv only */
2940#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2941#define PFI_CREDIT_RESEND (1 << 27)
2942#define VGA_FAST_MODE_DISABLE (1 << 14)
2943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002945
Jesse Barnes585fb112008-07-29 11:54:06 -07002946/*
2947 * Palette regs
2948 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002949#define PALETTE_A_OFFSET 0xa000
2950#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002951#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002952#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2953 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002954
Eric Anholt673a3942008-07-30 12:06:12 -07002955/* MCH MMIO space */
2956
2957/*
2958 * MCHBAR mirror.
2959 *
2960 * This mirrors the MCHBAR MMIO space whose location is determined by
2961 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2962 * every way. It is not accessible from the CP register read instructions.
2963 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002964 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2965 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002966 */
2967#define MCHBAR_MIRROR_BASE 0x10000
2968
Yuanhan Liu13982612010-12-15 15:42:31 +08002969#define MCHBAR_MIRROR_BASE_SNB 0x140000
2970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002971#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2972#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002973#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2974#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2975
Chris Wilson3ebecd02013-04-12 19:10:13 +01002976/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002977#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002978
Ville Syrjälä646b4262014-04-25 20:14:30 +03002979/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002980#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002981#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2982#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2983#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2984#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2985#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002986#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002987#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002988#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002989
Ville Syrjälä646b4262014-04-25 20:14:30 +03002990/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002991#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002992#define CSHRDDR3CTL_DDR3 (1 << 2)
2993
Ville Syrjälä646b4262014-04-25 20:14:30 +03002994/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002995#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2996#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002997
Ville Syrjälä646b4262014-04-25 20:14:30 +03002998/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3000#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3001#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003002#define MAD_DIMM_ECC_MASK (0x3 << 24)
3003#define MAD_DIMM_ECC_OFF (0x0 << 24)
3004#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3005#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3006#define MAD_DIMM_ECC_ON (0x3 << 24)
3007#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3008#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3009#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3010#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3011#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3012#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3013#define MAD_DIMM_A_SELECT (0x1 << 16)
3014/* DIMM sizes are in multiples of 256mb. */
3015#define MAD_DIMM_B_SIZE_SHIFT 8
3016#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3017#define MAD_DIMM_A_SIZE_SHIFT 0
3018#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3019
Ville Syrjälä646b4262014-04-25 20:14:30 +03003020/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003021#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003022#define MCH_SSKPD_WM0_MASK 0x3f
3023#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003025#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003026
Keith Packardb11248d2009-06-11 22:28:56 -07003027/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003028#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003029#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003030#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3031#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3032#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3033#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3034#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003035/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07003036#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003037#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07003038#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003039#define CLKCFG_MEM_533 (1 << 4)
3040#define CLKCFG_MEM_667 (2 << 4)
3041#define CLKCFG_MEM_800 (3 << 4)
3042#define CLKCFG_MEM_MASK (7 << 4)
3043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003044#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3045#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003047#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003048#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define TR1 _MMIO(0x11006)
3050#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003051#define TSFS_SLOPE_MASK 0x0000ff00
3052#define TSFS_SLOPE_SHIFT 8
3053#define TSFS_INTR_MASK 0x000000ff
3054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003055#define CRSTANDVID _MMIO(0x11100)
3056#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003057#define PXVFREQ_PX_MASK 0x7f000000
3058#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003059#define VIDFREQ_BASE _MMIO(0x11110)
3060#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3061#define VIDFREQ2 _MMIO(0x11114)
3062#define VIDFREQ3 _MMIO(0x11118)
3063#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003064#define VIDFREQ_P0_MASK 0x1f000000
3065#define VIDFREQ_P0_SHIFT 24
3066#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3067#define VIDFREQ_P0_CSCLK_SHIFT 20
3068#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3069#define VIDFREQ_P0_CRCLK_SHIFT 16
3070#define VIDFREQ_P1_MASK 0x00001f00
3071#define VIDFREQ_P1_SHIFT 8
3072#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3073#define VIDFREQ_P1_CSCLK_SHIFT 4
3074#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003075#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3076#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003077#define INTTOEXT_MAP3_SHIFT 24
3078#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3079#define INTTOEXT_MAP2_SHIFT 16
3080#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3081#define INTTOEXT_MAP1_SHIFT 8
3082#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3083#define INTTOEXT_MAP0_SHIFT 0
3084#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003085#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003086#define MEMCTL_CMD_MASK 0xe000
3087#define MEMCTL_CMD_SHIFT 13
3088#define MEMCTL_CMD_RCLK_OFF 0
3089#define MEMCTL_CMD_RCLK_ON 1
3090#define MEMCTL_CMD_CHFREQ 2
3091#define MEMCTL_CMD_CHVID 3
3092#define MEMCTL_CMD_VMMOFF 4
3093#define MEMCTL_CMD_VMMON 5
3094#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3095 when command complete */
3096#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3097#define MEMCTL_FREQ_SHIFT 8
3098#define MEMCTL_SFCAVM (1<<7)
3099#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003100#define MEMIHYST _MMIO(0x1117c)
3101#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003102#define MEMINT_RSEXIT_EN (1<<8)
3103#define MEMINT_CX_SUPR_EN (1<<7)
3104#define MEMINT_CONT_BUSY_EN (1<<6)
3105#define MEMINT_AVG_BUSY_EN (1<<5)
3106#define MEMINT_EVAL_CHG_EN (1<<4)
3107#define MEMINT_MON_IDLE_EN (1<<3)
3108#define MEMINT_UP_EVAL_EN (1<<2)
3109#define MEMINT_DOWN_EVAL_EN (1<<1)
3110#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003111#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003112#define MEM_RSEXIT_MASK 0xc000
3113#define MEM_RSEXIT_SHIFT 14
3114#define MEM_CONT_BUSY_MASK 0x3000
3115#define MEM_CONT_BUSY_SHIFT 12
3116#define MEM_AVG_BUSY_MASK 0x0c00
3117#define MEM_AVG_BUSY_SHIFT 10
3118#define MEM_EVAL_CHG_MASK 0x0300
3119#define MEM_EVAL_BUSY_SHIFT 8
3120#define MEM_MON_IDLE_MASK 0x00c0
3121#define MEM_MON_IDLE_SHIFT 6
3122#define MEM_UP_EVAL_MASK 0x0030
3123#define MEM_UP_EVAL_SHIFT 4
3124#define MEM_DOWN_EVAL_MASK 0x000c
3125#define MEM_DOWN_EVAL_SHIFT 2
3126#define MEM_SW_CMD_MASK 0x0003
3127#define MEM_INT_STEER_GFX 0
3128#define MEM_INT_STEER_CMR 1
3129#define MEM_INT_STEER_SMI 2
3130#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003131#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003132#define MEMINT_RSEXIT (1<<7)
3133#define MEMINT_CONT_BUSY (1<<6)
3134#define MEMINT_AVG_BUSY (1<<5)
3135#define MEMINT_EVAL_CHG (1<<4)
3136#define MEMINT_MON_IDLE (1<<3)
3137#define MEMINT_UP_EVAL (1<<2)
3138#define MEMINT_DOWN_EVAL (1<<1)
3139#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003140#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003141#define MEMMODE_BOOST_EN (1<<31)
3142#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3143#define MEMMODE_BOOST_FREQ_SHIFT 24
3144#define MEMMODE_IDLE_MODE_MASK 0x00030000
3145#define MEMMODE_IDLE_MODE_SHIFT 16
3146#define MEMMODE_IDLE_MODE_EVAL 0
3147#define MEMMODE_IDLE_MODE_CONT 1
3148#define MEMMODE_HWIDLE_EN (1<<15)
3149#define MEMMODE_SWMODE_EN (1<<14)
3150#define MEMMODE_RCLK_GATE (1<<13)
3151#define MEMMODE_HW_UPDATE (1<<12)
3152#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3153#define MEMMODE_FSTART_SHIFT 8
3154#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3155#define MEMMODE_FMAX_SHIFT 4
3156#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003157#define RCBMAXAVG _MMIO(0x1119c)
3158#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003159#define SWMEMCMD_RENDER_OFF (0 << 13)
3160#define SWMEMCMD_RENDER_ON (1 << 13)
3161#define SWMEMCMD_SWFREQ (2 << 13)
3162#define SWMEMCMD_TARVID (3 << 13)
3163#define SWMEMCMD_VRM_OFF (4 << 13)
3164#define SWMEMCMD_VRM_ON (5 << 13)
3165#define CMDSTS (1<<12)
3166#define SFCAVM (1<<11)
3167#define SWFREQ_MASK 0x0380 /* P0-7 */
3168#define SWFREQ_SHIFT 7
3169#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003170#define MEMSTAT_CTG _MMIO(0x111a0)
3171#define RCBMINAVG _MMIO(0x111a0)
3172#define RCUPEI _MMIO(0x111b0)
3173#define RCDNEI _MMIO(0x111b4)
3174#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003175#define RS1EN (1<<31)
3176#define RS2EN (1<<30)
3177#define RS3EN (1<<29)
3178#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3179#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3180#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3181#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3182#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3183#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3184#define RSX_STATUS_MASK (7<<20)
3185#define RSX_STATUS_ON (0<<20)
3186#define RSX_STATUS_RC1 (1<<20)
3187#define RSX_STATUS_RC1E (2<<20)
3188#define RSX_STATUS_RS1 (3<<20)
3189#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3190#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3191#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3192#define RSX_STATUS_RSVD2 (7<<20)
3193#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3194#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3195#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3196#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3197#define RS1CONTSAV_MASK (3<<14)
3198#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3199#define RS1CONTSAV_RSVD (1<<14)
3200#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3201#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3202#define NORMSLEXLAT_MASK (3<<12)
3203#define SLOW_RS123 (0<<12)
3204#define SLOW_RS23 (1<<12)
3205#define SLOW_RS3 (2<<12)
3206#define NORMAL_RS123 (3<<12)
3207#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3208#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3209#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3210#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3211#define RS_CSTATE_MASK (3<<4)
3212#define RS_CSTATE_C367_RS1 (0<<4)
3213#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3214#define RS_CSTATE_RSVD (2<<4)
3215#define RS_CSTATE_C367_RS2 (3<<4)
3216#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3217#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003218#define VIDCTL _MMIO(0x111c0)
3219#define VIDSTS _MMIO(0x111c8)
3220#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3221#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003222#define MEMSTAT_VID_MASK 0x7f00
3223#define MEMSTAT_VID_SHIFT 8
3224#define MEMSTAT_PSTATE_MASK 0x00f8
3225#define MEMSTAT_PSTATE_SHIFT 3
3226#define MEMSTAT_MON_ACTV (1<<2)
3227#define MEMSTAT_SRC_CTL_MASK 0x0003
3228#define MEMSTAT_SRC_CTL_CORE 0
3229#define MEMSTAT_SRC_CTL_TRB 1
3230#define MEMSTAT_SRC_CTL_THM 2
3231#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003232#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3233#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3234#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003235#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003236#define SDEW _MMIO(0x1124c)
3237#define CSIEW0 _MMIO(0x11250)
3238#define CSIEW1 _MMIO(0x11254)
3239#define CSIEW2 _MMIO(0x11258)
3240#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3241#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3242#define MCHAFE _MMIO(0x112c0)
3243#define CSIEC _MMIO(0x112e0)
3244#define DMIEC _MMIO(0x112e4)
3245#define DDREC _MMIO(0x112e8)
3246#define PEG0EC _MMIO(0x112ec)
3247#define PEG1EC _MMIO(0x112f0)
3248#define GFXEC _MMIO(0x112f4)
3249#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3250#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3251#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003252#define ECR_GPFE (1<<31)
3253#define ECR_IMONE (1<<30)
3254#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003255#define OGW0 _MMIO(0x11608)
3256#define OGW1 _MMIO(0x1160c)
3257#define EG0 _MMIO(0x11610)
3258#define EG1 _MMIO(0x11614)
3259#define EG2 _MMIO(0x11618)
3260#define EG3 _MMIO(0x1161c)
3261#define EG4 _MMIO(0x11620)
3262#define EG5 _MMIO(0x11624)
3263#define EG6 _MMIO(0x11628)
3264#define EG7 _MMIO(0x1162c)
3265#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3266#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3267#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003268#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003269#define CSIPLL0 _MMIO(0x12c10)
3270#define DDRMPLL1 _MMIO(0X12c20)
3271#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003273#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003274#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003276#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3277#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3278#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3279#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3280#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003281
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003282/*
3283 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3284 * 8300) freezing up around GPU hangs. Looks as if even
3285 * scheduling/timer interrupts start misbehaving if the RPS
3286 * EI/thresholds are "bad", leading to a very sluggish or even
3287 * frozen machine.
3288 */
3289#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303290#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303291#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05303292#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003293 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303294 INTERVAL_0_833_US(us) : \
3295 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303296 INTERVAL_1_28_US(us))
3297
Akash Goel52530cb2016-04-23 00:05:44 +05303298#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3299#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3300#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3301#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003302 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303303 INTERVAL_0_833_TO_US(interval) : \
3304 INTERVAL_1_33_TO_US(interval)) : \
3305 INTERVAL_1_28_TO_US(interval))
3306
Jesse Barnes585fb112008-07-29 11:54:06 -07003307/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003308 * Logical Context regs
3309 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003310#define CCID _MMIO(0x2180)
3311#define CCID_EN BIT(0)
3312#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3313#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003314/*
3315 * Notes on SNB/IVB/VLV context size:
3316 * - Power context is saved elsewhere (LLC or stolen)
3317 * - Ring/execlist context is saved on SNB, not on IVB
3318 * - Extended context size already includes render context size
3319 * - We always need to follow the extended context size.
3320 * SNB BSpec has comments indicating that we should use the
3321 * render context size instead if execlists are disabled, but
3322 * based on empirical testing that's just nonsense.
3323 * - Pipelined/VF state is saved on SNB/IVB respectively
3324 * - GT1 size just indicates how much of render context
3325 * doesn't need saving on GT1
3326 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003327#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003328#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3329#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3330#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3331#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3332#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003333#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003334 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3335 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003336#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003337#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3338#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3339#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3340#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3341#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3342#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003343#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003344 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07003345/* Haswell does have the CXT_SIZE register however it does not appear to be
3346 * valid. Now, docs explain in dwords what is in the context object. The full
3347 * size is 70720 bytes, however, the power context and execlist context will
3348 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03003349 * on HSW) - so the final size, including the extra state required for the
3350 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07003351 */
3352#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07003353/* Same as Haswell, but 72064 bytes now. */
3354#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3355
Zhi Wangc01fc532016-06-16 08:07:02 -04003356enum {
3357 INTEL_ADVANCED_CONTEXT = 0,
3358 INTEL_LEGACY_32B_CONTEXT,
3359 INTEL_ADVANCED_AD_CONTEXT,
3360 INTEL_LEGACY_64B_CONTEXT
3361};
3362
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003363enum {
3364 FAULT_AND_HANG = 0,
3365 FAULT_AND_HALT, /* Debug only */
3366 FAULT_AND_STREAM,
3367 FAULT_AND_CONTINUE /* Unsupported */
3368};
3369
3370#define GEN8_CTX_VALID (1<<0)
3371#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3372#define GEN8_CTX_FORCE_RESTORE (1<<2)
3373#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3374#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003375#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003376
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003377#define GEN8_CTX_ID_SHIFT 32
3378#define GEN8_CTX_ID_WIDTH 21
3379
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003380#define CHV_CLK_CTL1 _MMIO(0x101100)
3381#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07003382#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3383
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003384/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003385 * Overlay regs
3386 */
3387
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003388#define OVADD _MMIO(0x30000)
3389#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07003390#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003391#define OGAMC5 _MMIO(0x30010)
3392#define OGAMC4 _MMIO(0x30014)
3393#define OGAMC3 _MMIO(0x30018)
3394#define OGAMC2 _MMIO(0x3001c)
3395#define OGAMC1 _MMIO(0x30020)
3396#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003397
3398/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003399 * GEN9 clock gating regs
3400 */
3401#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3402#define PWM2_GATING_DIS (1 << 14)
3403#define PWM1_GATING_DIS (1 << 13)
3404
3405/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003406 * Display engine regs
3407 */
3408
Shuang He8bf1e9f2013-10-15 18:55:27 +01003409/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003410#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003411#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003412/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003413#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3414#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3415#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003416/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003417#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3418#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3419#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3420/* embedded DP port on the north display block, reserved on ivb */
3421#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3422#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003423/* vlv source selection */
3424#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3425#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3426#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3427/* with DP port the pipe source is invalid */
3428#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3429#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3430#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3431/* gen3+ source selection */
3432#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3433#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3434#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3435/* with DP/TV port the pipe source is invalid */
3436#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3437#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3438#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3439#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3440#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3441/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003442#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003443
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003444#define _PIPE_CRC_RES_1_A_IVB 0x60064
3445#define _PIPE_CRC_RES_2_A_IVB 0x60068
3446#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3447#define _PIPE_CRC_RES_4_A_IVB 0x60070
3448#define _PIPE_CRC_RES_5_A_IVB 0x60074
3449
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003450#define _PIPE_CRC_RES_RED_A 0x60060
3451#define _PIPE_CRC_RES_GREEN_A 0x60064
3452#define _PIPE_CRC_RES_BLUE_A 0x60068
3453#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3454#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003455
3456/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003457#define _PIPE_CRC_RES_1_B_IVB 0x61064
3458#define _PIPE_CRC_RES_2_B_IVB 0x61068
3459#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3460#define _PIPE_CRC_RES_4_B_IVB 0x61070
3461#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003463#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3464#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3465#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3466#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3467#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3468#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3471#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3472#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3473#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3474#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003475
Jesse Barnes585fb112008-07-29 11:54:06 -07003476/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003477#define _HTOTAL_A 0x60000
3478#define _HBLANK_A 0x60004
3479#define _HSYNC_A 0x60008
3480#define _VTOTAL_A 0x6000c
3481#define _VBLANK_A 0x60010
3482#define _VSYNC_A 0x60014
3483#define _PIPEASRC 0x6001c
3484#define _BCLRPAT_A 0x60020
3485#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003486#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003487
3488/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003489#define _HTOTAL_B 0x61000
3490#define _HBLANK_B 0x61004
3491#define _HSYNC_B 0x61008
3492#define _VTOTAL_B 0x6100c
3493#define _VBLANK_B 0x61010
3494#define _VSYNC_B 0x61014
3495#define _PIPEBSRC 0x6101c
3496#define _BCLRPAT_B 0x61020
3497#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003498#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003499
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003500#define TRANSCODER_A_OFFSET 0x60000
3501#define TRANSCODER_B_OFFSET 0x61000
3502#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003503#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003504#define TRANSCODER_EDP_OFFSET 0x6f000
3505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003506#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003507 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3508 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003510#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3511#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3512#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3513#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3514#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3515#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3516#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3517#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3518#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3519#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003520
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003521/* VLV eDP PSR registers */
3522#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3523#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3524#define VLV_EDP_PSR_ENABLE (1<<0)
3525#define VLV_EDP_PSR_RESET (1<<1)
3526#define VLV_EDP_PSR_MODE_MASK (7<<2)
3527#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3528#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3529#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3530#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3531#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3532#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3533#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3534#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003535#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003536
3537#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3538#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3539#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3540#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3541#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003542#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003543
3544#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3545#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3546#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3547#define VLV_EDP_PSR_CURR_STATE_MASK 7
3548#define VLV_EDP_PSR_DISABLED (0<<0)
3549#define VLV_EDP_PSR_INACTIVE (1<<0)
3550#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3551#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3552#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3553#define VLV_EDP_PSR_EXIT (5<<0)
3554#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003555#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003556
Ben Widawskyed8546a2013-11-04 22:45:05 -08003557/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003558#define HSW_EDP_PSR_BASE 0x64800
3559#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003560#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003561#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003562#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003563#define EDP_PSR_LINK_STANDBY (1<<27)
3564#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3565#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3566#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3567#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3568#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3569#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3570#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3571#define EDP_PSR_TP1_TP2_SEL (0<<11)
3572#define EDP_PSR_TP1_TP3_SEL (1<<11)
3573#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3574#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3575#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3576#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3577#define EDP_PSR_TP1_TIME_500us (0<<4)
3578#define EDP_PSR_TP1_TIME_100us (1<<4)
3579#define EDP_PSR_TP1_TIME_2500us (2<<4)
3580#define EDP_PSR_TP1_TIME_0us (3<<4)
3581#define EDP_PSR_IDLE_FRAME_SHIFT 0
3582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003583#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3584#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003586#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003587#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003588#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3589#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3590#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3591#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3592#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3593#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3594#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3595#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3596#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3597#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3598#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3599#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3600#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3601#define EDP_PSR_STATUS_COUNT_SHIFT 16
3602#define EDP_PSR_STATUS_COUNT_MASK 0xf
3603#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3604#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3605#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3606#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3607#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3608#define EDP_PSR_STATUS_IDLE_MASK 0xf
3609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003610#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003611#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003613#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303614#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3615#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3616#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3617#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3618#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
3619#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003621#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303622#define EDP_PSR2_ENABLE (1<<31)
3623#define EDP_SU_TRACK_ENABLE (1<<30)
3624#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3625#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3626#define EDP_PSR2_TP2_TIME_500 (0<<8)
3627#define EDP_PSR2_TP2_TIME_100 (1<<8)
3628#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3629#define EDP_PSR2_TP2_TIME_50 (3<<8)
3630#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3631#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3632#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3633#define EDP_PSR2_IDLE_MASK 0xf
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303634#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303635
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05303636#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
3637#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05303638#define EDP_PSR2_STATUS_STATE_SHIFT 28
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05303639
Jesse Barnes585fb112008-07-29 11:54:06 -07003640/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003641#define ADPA _MMIO(0x61100)
3642#define PCH_ADPA _MMIO(0xe1100)
3643#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003644
Jesse Barnes585fb112008-07-29 11:54:06 -07003645#define ADPA_DAC_ENABLE (1<<31)
3646#define ADPA_DAC_DISABLE 0
3647#define ADPA_PIPE_SELECT_MASK (1<<30)
3648#define ADPA_PIPE_A_SELECT 0
3649#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003650#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003651/* CPT uses bits 29:30 for pch transcoder select */
3652#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3653#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3654#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3655#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3656#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3657#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3658#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3659#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3660#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3661#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3662#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3663#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3664#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3665#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3666#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3667#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3668#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3669#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3670#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003671#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3672#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003673#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003674#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003675#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003676#define ADPA_HSYNC_CNTL_ENABLE 0
3677#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3678#define ADPA_VSYNC_ACTIVE_LOW 0
3679#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3680#define ADPA_HSYNC_ACTIVE_LOW 0
3681#define ADPA_DPMS_MASK (~(3<<10))
3682#define ADPA_DPMS_ON (0<<10)
3683#define ADPA_DPMS_SUSPEND (1<<10)
3684#define ADPA_DPMS_STANDBY (2<<10)
3685#define ADPA_DPMS_OFF (3<<10)
3686
Chris Wilson939fe4d2010-10-09 10:33:26 +01003687
Jesse Barnes585fb112008-07-29 11:54:06 -07003688/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003689#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003690#define PORTB_HOTPLUG_INT_EN (1 << 29)
3691#define PORTC_HOTPLUG_INT_EN (1 << 28)
3692#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003693#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3694#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3695#define TV_HOTPLUG_INT_EN (1 << 18)
3696#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003697#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3698 PORTC_HOTPLUG_INT_EN | \
3699 PORTD_HOTPLUG_INT_EN | \
3700 SDVOC_HOTPLUG_INT_EN | \
3701 SDVOB_HOTPLUG_INT_EN | \
3702 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003703#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003704#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3705/* must use period 64 on GM45 according to docs */
3706#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3707#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3708#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3709#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3710#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3711#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3712#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3713#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3714#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3715#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3716#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3717#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003718
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003719#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003720/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003721 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003722 *
3723 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3724 * Please check the detailed lore in the commit message for for experimental
3725 * evidence.
3726 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003727/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3728#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3729#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3730#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3731/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3732#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003733#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003734#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003735#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003736#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3737#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003738#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003739#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3740#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003741#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003742#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3743#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003744/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003745#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3746#define TV_HOTPLUG_INT_STATUS (1 << 10)
3747#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3748#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3749#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3750#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003751#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3752#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3753#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003754#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3755
Chris Wilson084b6122012-05-11 18:01:33 +01003756/* SDVO is different across gen3/4 */
3757#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3758#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003759/*
3760 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3761 * since reality corrobates that they're the same as on gen3. But keep these
3762 * bits here (and the comment!) to help any other lost wanderers back onto the
3763 * right tracks.
3764 */
Chris Wilson084b6122012-05-11 18:01:33 +01003765#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3766#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3767#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3768#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003769#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3770 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3771 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3772 PORTB_HOTPLUG_INT_STATUS | \
3773 PORTC_HOTPLUG_INT_STATUS | \
3774 PORTD_HOTPLUG_INT_STATUS)
3775
Egbert Eiche5868a32013-02-28 04:17:12 -05003776#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3777 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3778 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3779 PORTB_HOTPLUG_INT_STATUS | \
3780 PORTC_HOTPLUG_INT_STATUS | \
3781 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003782
Paulo Zanonic20cd312013-02-19 16:21:45 -03003783/* SDVO and HDMI port control.
3784 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785#define _GEN3_SDVOB 0x61140
3786#define _GEN3_SDVOC 0x61160
3787#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3788#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003789#define GEN4_HDMIB GEN3_SDVOB
3790#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003791#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3792#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3793#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3794#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003795#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003796#define PCH_HDMIC _MMIO(0xe1150)
3797#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003799#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003800#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003801#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003802#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003803#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3804#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003805#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3806#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3807
Paulo Zanonic20cd312013-02-19 16:21:45 -03003808/* Gen 3 SDVO bits: */
3809#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003810#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3811#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003812#define SDVO_PIPE_B_SELECT (1 << 30)
3813#define SDVO_STALL_SELECT (1 << 29)
3814#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003815/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003816 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003817 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003818 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3819 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003820#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003821#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003822#define SDVO_PHASE_SELECT_MASK (15 << 19)
3823#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3824#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3825#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3826#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3827#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3828#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003829/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003830#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3831 SDVO_INTERRUPT_ENABLE)
3832#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3833
3834/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003835#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003836#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003837#define SDVO_ENCODING_SDVO (0 << 10)
3838#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003839#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3840#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003841#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003842#define SDVO_AUDIO_ENABLE (1 << 6)
3843/* VSYNC/HSYNC bits new with 965, default is to be set */
3844#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3845#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3846
3847/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003848#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003849#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3850
3851/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003852#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3853#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003854
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003855/* CHV SDVO/HDMI bits: */
3856#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3857#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3858
Jesse Barnes585fb112008-07-29 11:54:06 -07003859
3860/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003861#define _DVOA 0x61120
3862#define DVOA _MMIO(_DVOA)
3863#define _DVOB 0x61140
3864#define DVOB _MMIO(_DVOB)
3865#define _DVOC 0x61160
3866#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003867#define DVO_ENABLE (1 << 31)
3868#define DVO_PIPE_B_SELECT (1 << 30)
3869#define DVO_PIPE_STALL_UNUSED (0 << 28)
3870#define DVO_PIPE_STALL (1 << 28)
3871#define DVO_PIPE_STALL_TV (2 << 28)
3872#define DVO_PIPE_STALL_MASK (3 << 28)
3873#define DVO_USE_VGA_SYNC (1 << 15)
3874#define DVO_DATA_ORDER_I740 (0 << 14)
3875#define DVO_DATA_ORDER_FP (1 << 14)
3876#define DVO_VSYNC_DISABLE (1 << 11)
3877#define DVO_HSYNC_DISABLE (1 << 10)
3878#define DVO_VSYNC_TRISTATE (1 << 9)
3879#define DVO_HSYNC_TRISTATE (1 << 8)
3880#define DVO_BORDER_ENABLE (1 << 7)
3881#define DVO_DATA_ORDER_GBRG (1 << 6)
3882#define DVO_DATA_ORDER_RGGB (0 << 6)
3883#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3884#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3885#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3886#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3887#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3888#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3889#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3890#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003891#define DVOA_SRCDIM _MMIO(0x61124)
3892#define DVOB_SRCDIM _MMIO(0x61144)
3893#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003894#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3895#define DVO_SRCDIM_VERTICAL_SHIFT 0
3896
3897/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003898#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003899/*
3900 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3901 * the DPLL semantics change when the LVDS is assigned to that pipe.
3902 */
3903#define LVDS_PORT_EN (1 << 31)
3904/* Selects pipe B for LVDS data. Must be set on pre-965. */
3905#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003906#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003907#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003908/* LVDS dithering flag on 965/g4x platform */
3909#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003910/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3911#define LVDS_VSYNC_POLARITY (1 << 21)
3912#define LVDS_HSYNC_POLARITY (1 << 20)
3913
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003914/* Enable border for unscaled (or aspect-scaled) display */
3915#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003916/*
3917 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3918 * pixel.
3919 */
3920#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3921#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3922#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3923/*
3924 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3925 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3926 * on.
3927 */
3928#define LVDS_A3_POWER_MASK (3 << 6)
3929#define LVDS_A3_POWER_DOWN (0 << 6)
3930#define LVDS_A3_POWER_UP (3 << 6)
3931/*
3932 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3933 * is set.
3934 */
3935#define LVDS_CLKB_POWER_MASK (3 << 4)
3936#define LVDS_CLKB_POWER_DOWN (0 << 4)
3937#define LVDS_CLKB_POWER_UP (3 << 4)
3938/*
3939 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3940 * setting for whether we are in dual-channel mode. The B3 pair will
3941 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3942 */
3943#define LVDS_B0B3_POWER_MASK (3 << 2)
3944#define LVDS_B0B3_POWER_DOWN (0 << 2)
3945#define LVDS_B0B3_POWER_UP (3 << 2)
3946
David Härdeman3c17fe42010-09-24 21:44:32 +02003947/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003948#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003949/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003950 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3951 * of the infoframe structure specified by CEA-861. */
3952#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003953#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003954#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003955/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003956#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003957#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003958#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003959#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003960#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3961#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003962#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003963#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3964#define VIDEO_DIP_SELECT_AVI (0 << 19)
3965#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3966#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003967#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003968#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3969#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3970#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003971#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003972/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003973#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3974#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003975#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003976#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3977#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003978#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003979
Jesse Barnes585fb112008-07-29 11:54:06 -07003980/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03003981#define PPS_BASE 0x61200
3982#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
3983#define PCH_PPS_BASE 0xC7200
3984
3985#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
3986 PPS_BASE + (reg) + \
3987 (pps_idx) * 0x100)
3988
3989#define _PP_STATUS 0x61200
3990#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
3991#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07003992/*
3993 * Indicates that all dependencies of the panel are on:
3994 *
3995 * - PLL enabled
3996 * - pipe enabled
3997 * - LVDS/DVOB/DVOC on
3998 */
Imre Deak44cb7342016-08-10 14:07:29 +03003999#define PP_READY (1 << 30)
4000#define PP_SEQUENCE_NONE (0 << 28)
4001#define PP_SEQUENCE_POWER_UP (1 << 28)
4002#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4003#define PP_SEQUENCE_MASK (3 << 28)
4004#define PP_SEQUENCE_SHIFT 28
4005#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4006#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004007#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4008#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4009#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4010#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4011#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4012#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4013#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4014#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4015#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004016
4017#define _PP_CONTROL 0x61204
4018#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4019#define PANEL_UNLOCK_REGS (0xabcd << 16)
4020#define PANEL_UNLOCK_MASK (0xffff << 16)
4021#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4022#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4023#define EDP_FORCE_VDD (1 << 3)
4024#define EDP_BLC_ENABLE (1 << 2)
4025#define PANEL_POWER_RESET (1 << 1)
4026#define PANEL_POWER_OFF (0 << 0)
4027#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004028
4029#define _PP_ON_DELAYS 0x61208
4030#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004031#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004032#define PANEL_PORT_SELECT_MASK (3 << 30)
4033#define PANEL_PORT_SELECT_LVDS (0 << 30)
4034#define PANEL_PORT_SELECT_DPA (1 << 30)
4035#define PANEL_PORT_SELECT_DPC (2 << 30)
4036#define PANEL_PORT_SELECT_DPD (3 << 30)
4037#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4038#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4039#define PANEL_POWER_UP_DELAY_SHIFT 16
4040#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4041#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4042
4043#define _PP_OFF_DELAYS 0x6120C
4044#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4045#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4046#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4047#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4048#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4049
4050#define _PP_DIVISOR 0x61210
4051#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4052#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4053#define PP_REFERENCE_DIVIDER_SHIFT 8
4054#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4055#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004056
4057/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004058#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004059#define PFIT_ENABLE (1 << 31)
4060#define PFIT_PIPE_MASK (3 << 29)
4061#define PFIT_PIPE_SHIFT 29
4062#define VERT_INTERP_DISABLE (0 << 10)
4063#define VERT_INTERP_BILINEAR (1 << 10)
4064#define VERT_INTERP_MASK (3 << 10)
4065#define VERT_AUTO_SCALE (1 << 9)
4066#define HORIZ_INTERP_DISABLE (0 << 6)
4067#define HORIZ_INTERP_BILINEAR (1 << 6)
4068#define HORIZ_INTERP_MASK (3 << 6)
4069#define HORIZ_AUTO_SCALE (1 << 5)
4070#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004071#define PFIT_FILTER_FUZZY (0 << 24)
4072#define PFIT_SCALING_AUTO (0 << 26)
4073#define PFIT_SCALING_PROGRAMMED (1 << 26)
4074#define PFIT_SCALING_PILLAR (2 << 26)
4075#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004076#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004077/* Pre-965 */
4078#define PFIT_VERT_SCALE_SHIFT 20
4079#define PFIT_VERT_SCALE_MASK 0xfff00000
4080#define PFIT_HORIZ_SCALE_SHIFT 4
4081#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4082/* 965+ */
4083#define PFIT_VERT_SCALE_SHIFT_965 16
4084#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4085#define PFIT_HORIZ_SCALE_SHIFT_965 0
4086#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004088#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004089
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004090#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4091#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004092#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4093 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004094
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004095#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4096#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004097#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4098 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004099
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004100#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4101#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004102#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4103 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004104
Jesse Barnes585fb112008-07-29 11:54:06 -07004105/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004106#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004107#define BLM_PWM_ENABLE (1 << 31)
4108#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4109#define BLM_PIPE_SELECT (1 << 29)
4110#define BLM_PIPE_SELECT_IVB (3 << 29)
4111#define BLM_PIPE_A (0 << 29)
4112#define BLM_PIPE_B (1 << 29)
4113#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004114#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4115#define BLM_TRANSCODER_B BLM_PIPE_B
4116#define BLM_TRANSCODER_C BLM_PIPE_C
4117#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004118#define BLM_PIPE(pipe) ((pipe) << 29)
4119#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4120#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4121#define BLM_PHASE_IN_ENABLE (1 << 25)
4122#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4123#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4124#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4125#define BLM_PHASE_IN_COUNT_SHIFT (8)
4126#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4127#define BLM_PHASE_IN_INCR_SHIFT (0)
4128#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004129#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004130/*
4131 * This is the most significant 15 bits of the number of backlight cycles in a
4132 * complete cycle of the modulated backlight control.
4133 *
4134 * The actual value is this field multiplied by two.
4135 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004136#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4137#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4138#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004139/*
4140 * This is the number of cycles out of the backlight modulation cycle for which
4141 * the backlight is on.
4142 *
4143 * This field must be no greater than the number of cycles in the complete
4144 * backlight modulation cycle.
4145 */
4146#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4147#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004148#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4149#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004151#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004152#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004153
Daniel Vetter7cf41602012-06-05 10:07:09 +02004154/* New registers for PCH-split platforms. Safe where new bits show up, the
4155 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004156#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4157#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004159#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004160
Daniel Vetter7cf41602012-06-05 10:07:09 +02004161/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4162 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004163#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004164#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004165#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4166#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004167#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004169#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004170#define UTIL_PIN_ENABLE (1 << 31)
4171
Sunil Kamath022e4e52015-09-30 22:34:57 +05304172#define UTIL_PIN_PIPE(x) ((x) << 29)
4173#define UTIL_PIN_PIPE_MASK (3 << 29)
4174#define UTIL_PIN_MODE_PWM (1 << 24)
4175#define UTIL_PIN_MODE_MASK (0xf << 24)
4176#define UTIL_PIN_POLARITY (1 << 22)
4177
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304178/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304179#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304180#define BXT_BLC_PWM_ENABLE (1 << 31)
4181#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304182#define _BXT_BLC_PWM_FREQ1 0xC8254
4183#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304184
Sunil Kamath022e4e52015-09-30 22:34:57 +05304185#define _BXT_BLC_PWM_CTL2 0xC8350
4186#define _BXT_BLC_PWM_FREQ2 0xC8354
4187#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004189#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304190 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304192 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004193#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304194 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004196#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004197#define PCH_GTC_ENABLE (1 << 31)
4198
Jesse Barnes585fb112008-07-29 11:54:06 -07004199/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004200#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004201/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004202# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004203/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004204# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004205/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004206# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004207/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004208# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004209/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004210# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004211/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004212# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4213# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004214/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004215# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004216/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004217# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004218/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004219# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004220/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004221# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004222/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004223# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004224/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004225# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004226/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004227# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004228/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004229# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004230/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004231# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004232/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004233 * Enables a fix for the 915GM only.
4234 *
4235 * Not sure what it does.
4236 */
4237# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004238/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004239# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004240# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004241/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004242# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004243/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004244# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004245/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004246# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004247/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004248# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004249/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004250# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004251/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004252# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004253/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004254# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004255/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004256# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004257/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004258# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004259/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004260 * This test mode forces the DACs to 50% of full output.
4261 *
4262 * This is used for load detection in combination with TVDAC_SENSE_MASK
4263 */
4264# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4265# define TV_TEST_MODE_MASK (7 << 0)
4266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004267#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004268# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004269/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004270 * Reports that DAC state change logic has reported change (RO).
4271 *
4272 * This gets cleared when TV_DAC_STATE_EN is cleared
4273*/
4274# define TVDAC_STATE_CHG (1 << 31)
4275# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004276/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004277# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004278/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004279# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004280/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004281# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004282/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004283 * Enables DAC state detection logic, for load-based TV detection.
4284 *
4285 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4286 * to off, for load detection to work.
4287 */
4288# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004289/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004290# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004291/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004292# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004293/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004294# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004295/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004296# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004297/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004298# define ENC_TVDAC_SLEW_FAST (1 << 6)
4299# define DAC_A_1_3_V (0 << 4)
4300# define DAC_A_1_1_V (1 << 4)
4301# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004302# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004303# define DAC_B_1_3_V (0 << 2)
4304# define DAC_B_1_1_V (1 << 2)
4305# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004306# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004307# define DAC_C_1_3_V (0 << 0)
4308# define DAC_C_1_1_V (1 << 0)
4309# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004310# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004311
Ville Syrjälä646b4262014-04-25 20:14:30 +03004312/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004313 * CSC coefficients are stored in a floating point format with 9 bits of
4314 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4315 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4316 * -1 (0x3) being the only legal negative value.
4317 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004318#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004319# define TV_RY_MASK 0x07ff0000
4320# define TV_RY_SHIFT 16
4321# define TV_GY_MASK 0x00000fff
4322# define TV_GY_SHIFT 0
4323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004324#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004325# define TV_BY_MASK 0x07ff0000
4326# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004327/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004328 * Y attenuation for component video.
4329 *
4330 * Stored in 1.9 fixed point.
4331 */
4332# define TV_AY_MASK 0x000003ff
4333# define TV_AY_SHIFT 0
4334
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004335#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004336# define TV_RU_MASK 0x07ff0000
4337# define TV_RU_SHIFT 16
4338# define TV_GU_MASK 0x000007ff
4339# define TV_GU_SHIFT 0
4340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004341#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004342# define TV_BU_MASK 0x07ff0000
4343# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004344/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004345 * U attenuation for component video.
4346 *
4347 * Stored in 1.9 fixed point.
4348 */
4349# define TV_AU_MASK 0x000003ff
4350# define TV_AU_SHIFT 0
4351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004352#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004353# define TV_RV_MASK 0x0fff0000
4354# define TV_RV_SHIFT 16
4355# define TV_GV_MASK 0x000007ff
4356# define TV_GV_SHIFT 0
4357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004358#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004359# define TV_BV_MASK 0x07ff0000
4360# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004361/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004362 * V attenuation for component video.
4363 *
4364 * Stored in 1.9 fixed point.
4365 */
4366# define TV_AV_MASK 0x000007ff
4367# define TV_AV_SHIFT 0
4368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004369#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004370/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004371# define TV_BRIGHTNESS_MASK 0xff000000
4372# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004373/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004374# define TV_CONTRAST_MASK 0x00ff0000
4375# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004376/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004377# define TV_SATURATION_MASK 0x0000ff00
4378# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004379/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004380# define TV_HUE_MASK 0x000000ff
4381# define TV_HUE_SHIFT 0
4382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004383#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004384/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004385# define TV_BLACK_LEVEL_MASK 0x01ff0000
4386# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004387/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004388# define TV_BLANK_LEVEL_MASK 0x000001ff
4389# define TV_BLANK_LEVEL_SHIFT 0
4390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004391#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004392/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004393# define TV_HSYNC_END_MASK 0x1fff0000
4394# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004395/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004396# define TV_HTOTAL_MASK 0x00001fff
4397# define TV_HTOTAL_SHIFT 0
4398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004399#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004400/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004401# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004402/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004403# define TV_HBURST_START_SHIFT 16
4404# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004405/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004406# define TV_HBURST_LEN_SHIFT 0
4407# define TV_HBURST_LEN_MASK 0x0001fff
4408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004409#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004410/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004411# define TV_HBLANK_END_SHIFT 16
4412# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004413/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004414# define TV_HBLANK_START_SHIFT 0
4415# define TV_HBLANK_START_MASK 0x0001fff
4416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004417#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004418/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004419# define TV_NBR_END_SHIFT 16
4420# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004421/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004422# define TV_VI_END_F1_SHIFT 8
4423# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004424/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004425# define TV_VI_END_F2_SHIFT 0
4426# define TV_VI_END_F2_MASK 0x0000003f
4427
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004428#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004429/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004430# define TV_VSYNC_LEN_MASK 0x07ff0000
4431# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004432/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004433 * number of half lines.
4434 */
4435# define TV_VSYNC_START_F1_MASK 0x00007f00
4436# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004437/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004438 * Offset of the start of vsync in field 2, measured in one less than the
4439 * number of half lines.
4440 */
4441# define TV_VSYNC_START_F2_MASK 0x0000007f
4442# define TV_VSYNC_START_F2_SHIFT 0
4443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004444#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004445/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004446# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004447/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004448# define TV_VEQ_LEN_MASK 0x007f0000
4449# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004450/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004451 * the number of half lines.
4452 */
4453# define TV_VEQ_START_F1_MASK 0x0007f00
4454# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004455/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004456 * Offset of the start of equalization in field 2, measured in one less than
4457 * the number of half lines.
4458 */
4459# define TV_VEQ_START_F2_MASK 0x000007f
4460# define TV_VEQ_START_F2_SHIFT 0
4461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004462#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004463/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004464 * Offset to start of vertical colorburst, measured in one less than the
4465 * number of lines from vertical start.
4466 */
4467# define TV_VBURST_START_F1_MASK 0x003f0000
4468# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004469/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004470 * Offset to the end of vertical colorburst, measured in one less than the
4471 * number of lines from the start of NBR.
4472 */
4473# define TV_VBURST_END_F1_MASK 0x000000ff
4474# define TV_VBURST_END_F1_SHIFT 0
4475
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004476#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004477/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004478 * Offset to start of vertical colorburst, measured in one less than the
4479 * number of lines from vertical start.
4480 */
4481# define TV_VBURST_START_F2_MASK 0x003f0000
4482# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004483/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004484 * Offset to the end of vertical colorburst, measured in one less than the
4485 * number of lines from the start of NBR.
4486 */
4487# define TV_VBURST_END_F2_MASK 0x000000ff
4488# define TV_VBURST_END_F2_SHIFT 0
4489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004490#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004491/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004492 * Offset to start of vertical colorburst, measured in one less than the
4493 * number of lines from vertical start.
4494 */
4495# define TV_VBURST_START_F3_MASK 0x003f0000
4496# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004497/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004498 * Offset to the end of vertical colorburst, measured in one less than the
4499 * number of lines from the start of NBR.
4500 */
4501# define TV_VBURST_END_F3_MASK 0x000000ff
4502# define TV_VBURST_END_F3_SHIFT 0
4503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004504#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004505/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004506 * Offset to start of vertical colorburst, measured in one less than the
4507 * number of lines from vertical start.
4508 */
4509# define TV_VBURST_START_F4_MASK 0x003f0000
4510# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004511/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004512 * Offset to the end of vertical colorburst, measured in one less than the
4513 * number of lines from the start of NBR.
4514 */
4515# define TV_VBURST_END_F4_MASK 0x000000ff
4516# define TV_VBURST_END_F4_SHIFT 0
4517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004518#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004519/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004520# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004521/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004522# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004523/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004524# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004525/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004526# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004527/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004528# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004529/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004530# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004531/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004532# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004533/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004534# define TV_BURST_LEVEL_MASK 0x00ff0000
4535# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004536/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004537# define TV_SCDDA1_INC_MASK 0x00000fff
4538# define TV_SCDDA1_INC_SHIFT 0
4539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004540#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004541/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004542# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4543# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004544/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004545# define TV_SCDDA2_INC_MASK 0x00007fff
4546# define TV_SCDDA2_INC_SHIFT 0
4547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004548#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004549/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004550# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4551# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004552/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004553# define TV_SCDDA3_INC_MASK 0x00007fff
4554# define TV_SCDDA3_INC_SHIFT 0
4555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004556#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004557/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004558# define TV_XPOS_MASK 0x1fff0000
4559# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004560/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004561# define TV_YPOS_MASK 0x00000fff
4562# define TV_YPOS_SHIFT 0
4563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004564#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004565/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004566# define TV_XSIZE_MASK 0x1fff0000
4567# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004568/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004569 * Vertical size of the display window, measured in pixels.
4570 *
4571 * Must be even for interlaced modes.
4572 */
4573# define TV_YSIZE_MASK 0x00000fff
4574# define TV_YSIZE_SHIFT 0
4575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004576#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004577/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004578 * Enables automatic scaling calculation.
4579 *
4580 * If set, the rest of the registers are ignored, and the calculated values can
4581 * be read back from the register.
4582 */
4583# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004584/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004585 * Disables the vertical filter.
4586 *
4587 * This is required on modes more than 1024 pixels wide */
4588# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004589/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004590# define TV_VADAPT (1 << 28)
4591# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004592/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004593# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004594/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004595# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004596/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004597# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004598/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004599 * Sets the horizontal scaling factor.
4600 *
4601 * This should be the fractional part of the horizontal scaling factor divided
4602 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4603 *
4604 * (src width - 1) / ((oversample * dest width) - 1)
4605 */
4606# define TV_HSCALE_FRAC_MASK 0x00003fff
4607# define TV_HSCALE_FRAC_SHIFT 0
4608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004609#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004610/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004611 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4612 *
4613 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4614 */
4615# define TV_VSCALE_INT_MASK 0x00038000
4616# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004617/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004618 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4619 *
4620 * \sa TV_VSCALE_INT_MASK
4621 */
4622# define TV_VSCALE_FRAC_MASK 0x00007fff
4623# define TV_VSCALE_FRAC_SHIFT 0
4624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004625#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004626/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004627 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4628 *
4629 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4630 *
4631 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4632 */
4633# define TV_VSCALE_IP_INT_MASK 0x00038000
4634# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004635/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004636 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4637 *
4638 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4639 *
4640 * \sa TV_VSCALE_IP_INT_MASK
4641 */
4642# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4643# define TV_VSCALE_IP_FRAC_SHIFT 0
4644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004645#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004646# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004647/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004648 * Specifies which field to send the CC data in.
4649 *
4650 * CC data is usually sent in field 0.
4651 */
4652# define TV_CC_FID_MASK (1 << 27)
4653# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004654/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004655# define TV_CC_HOFF_MASK 0x03ff0000
4656# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004657/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004658# define TV_CC_LINE_MASK 0x0000003f
4659# define TV_CC_LINE_SHIFT 0
4660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004662# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004663/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004664# define TV_CC_DATA_2_MASK 0x007f0000
4665# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004666/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004667# define TV_CC_DATA_1_MASK 0x0000007f
4668# define TV_CC_DATA_1_SHIFT 0
4669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004670#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4671#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4672#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4673#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004674
Keith Packard040d87f2009-05-30 20:42:33 -07004675/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004676#define DP_A _MMIO(0x64000) /* eDP */
4677#define DP_B _MMIO(0x64100)
4678#define DP_C _MMIO(0x64200)
4679#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004681#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4682#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4683#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004684
Keith Packard040d87f2009-05-30 20:42:33 -07004685#define DP_PORT_EN (1 << 31)
4686#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004687#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004688#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4689#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004690
Keith Packard040d87f2009-05-30 20:42:33 -07004691/* Link training mode - select a suitable mode for each stage */
4692#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4693#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4694#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4695#define DP_LINK_TRAIN_OFF (3 << 28)
4696#define DP_LINK_TRAIN_MASK (3 << 28)
4697#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004698#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4699#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004700
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004701/* CPT Link training mode */
4702#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4703#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4704#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4705#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4706#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4707#define DP_LINK_TRAIN_SHIFT_CPT 8
4708
Keith Packard040d87f2009-05-30 20:42:33 -07004709/* Signal voltages. These are mostly controlled by the other end */
4710#define DP_VOLTAGE_0_4 (0 << 25)
4711#define DP_VOLTAGE_0_6 (1 << 25)
4712#define DP_VOLTAGE_0_8 (2 << 25)
4713#define DP_VOLTAGE_1_2 (3 << 25)
4714#define DP_VOLTAGE_MASK (7 << 25)
4715#define DP_VOLTAGE_SHIFT 25
4716
4717/* Signal pre-emphasis levels, like voltages, the other end tells us what
4718 * they want
4719 */
4720#define DP_PRE_EMPHASIS_0 (0 << 22)
4721#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4722#define DP_PRE_EMPHASIS_6 (2 << 22)
4723#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4724#define DP_PRE_EMPHASIS_MASK (7 << 22)
4725#define DP_PRE_EMPHASIS_SHIFT 22
4726
4727/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004728#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004729#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004730#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004731
4732/* Mystic DPCD version 1.1 special mode */
4733#define DP_ENHANCED_FRAMING (1 << 18)
4734
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004735/* eDP */
4736#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004737#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004738#define DP_PLL_FREQ_MASK (3 << 16)
4739
Ville Syrjälä646b4262014-04-25 20:14:30 +03004740/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004741#define DP_PORT_REVERSAL (1 << 15)
4742
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004743/* eDP */
4744#define DP_PLL_ENABLE (1 << 14)
4745
Ville Syrjälä646b4262014-04-25 20:14:30 +03004746/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004747#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4748
4749#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004750#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004751
Ville Syrjälä646b4262014-04-25 20:14:30 +03004752/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004753#define DP_COLOR_RANGE_16_235 (1 << 8)
4754
Ville Syrjälä646b4262014-04-25 20:14:30 +03004755/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004756#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4757
Ville Syrjälä646b4262014-04-25 20:14:30 +03004758/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004759#define DP_SYNC_VS_HIGH (1 << 4)
4760#define DP_SYNC_HS_HIGH (1 << 3)
4761
Ville Syrjälä646b4262014-04-25 20:14:30 +03004762/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004763#define DP_DETECTED (1 << 2)
4764
Ville Syrjälä646b4262014-04-25 20:14:30 +03004765/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004766 * signal sink for DDC etc. Max packet size supported
4767 * is 20 bytes in each direction, hence the 5 fixed
4768 * data registers
4769 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004770#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4771#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4772#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4773#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4774#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4775#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004776
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004777#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4778#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4779#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4780#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4781#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4782#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004783
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004784#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4785#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4786#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4787#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4788#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4789#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004790
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004791#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4792#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4793#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4794#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4795#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4796#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004797
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004798#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4799#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004800
4801#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4802#define DP_AUX_CH_CTL_DONE (1 << 30)
4803#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4804#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4805#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4806#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4807#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4808#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4809#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4810#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4811#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4812#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4813#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4814#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4815#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4816#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4817#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4818#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4819#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4820#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4821#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304822#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4823#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4824#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004825#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304826#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004827#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004828
4829/*
4830 * Computing GMCH M and N values for the Display Port link
4831 *
4832 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4833 *
4834 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4835 *
4836 * The GMCH value is used internally
4837 *
4838 * bytes_per_pixel is the number of bytes coming out of the plane,
4839 * which is after the LUTs, so we want the bytes for our color format.
4840 * For our current usage, this is always 3, one byte for R, G and B.
4841 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004842#define _PIPEA_DATA_M_G4X 0x70050
4843#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004844
4845/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004846#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004847#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004848#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004849
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004850#define DATA_LINK_M_N_MASK (0xffffff)
4851#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004852
Daniel Vettere3b95f12013-05-03 11:49:49 +02004853#define _PIPEA_DATA_N_G4X 0x70054
4854#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004855#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4856
4857/*
4858 * Computing Link M and N values for the Display Port link
4859 *
4860 * Link M / N = pixel_clock / ls_clk
4861 *
4862 * (the DP spec calls pixel_clock the 'strm_clk')
4863 *
4864 * The Link value is transmitted in the Main Stream
4865 * Attributes and VB-ID.
4866 */
4867
Daniel Vettere3b95f12013-05-03 11:49:49 +02004868#define _PIPEA_LINK_M_G4X 0x70060
4869#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004870#define PIPEA_DP_LINK_M_MASK (0xffffff)
4871
Daniel Vettere3b95f12013-05-03 11:49:49 +02004872#define _PIPEA_LINK_N_G4X 0x70064
4873#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004874#define PIPEA_DP_LINK_N_MASK (0xffffff)
4875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004876#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4877#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4878#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4879#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004880
Jesse Barnes585fb112008-07-29 11:54:06 -07004881/* Display & cursor control */
4882
4883/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004884#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004885#define DSL_LINEMASK_GEN2 0x00000fff
4886#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004887#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004888#define PIPECONF_ENABLE (1<<31)
4889#define PIPECONF_DISABLE 0
4890#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004891#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004892#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004893#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004894#define PIPECONF_SINGLE_WIDE 0
4895#define PIPECONF_PIPE_UNLOCKED 0
4896#define PIPECONF_PIPE_LOCKED (1<<25)
4897#define PIPECONF_PALETTE 0
4898#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004899#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004900#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004901#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004902/* Note that pre-gen3 does not support interlaced display directly. Panel
4903 * fitting must be disabled on pre-ilk for interlaced. */
4904#define PIPECONF_PROGRESSIVE (0 << 21)
4905#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4906#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4907#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4908#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4909/* Ironlake and later have a complete new set of values for interlaced. PFIT
4910 * means panel fitter required, PF means progressive fetch, DBL means power
4911 * saving pixel doubling. */
4912#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4913#define PIPECONF_INTERLACED_ILK (3 << 21)
4914#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4915#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004916#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304917#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004918#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304919#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004920#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004921#define PIPECONF_BPC_MASK (0x7 << 5)
4922#define PIPECONF_8BPC (0<<5)
4923#define PIPECONF_10BPC (1<<5)
4924#define PIPECONF_6BPC (2<<5)
4925#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004926#define PIPECONF_DITHER_EN (1<<4)
4927#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4928#define PIPECONF_DITHER_TYPE_SP (0<<2)
4929#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4930#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4931#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004932#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004933#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004934#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004935#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4936#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004937#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004938#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004939#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004940#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4941#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4942#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4943#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004944#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004945#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4946#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4947#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004948#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004949#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004950#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4951#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004952#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004953#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004954#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004955#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004956#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4957#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004958#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4959#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004960#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004961#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004962#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004963#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4964#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4965#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4966#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004967#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004968#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004969#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4970#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004971#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004972#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004973#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4974#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004975#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004976#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004977#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004978#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4979
Imre Deak755e9012014-02-10 18:42:47 +02004980#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4981#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4982
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004983#define PIPE_A_OFFSET 0x70000
4984#define PIPE_B_OFFSET 0x71000
4985#define PIPE_C_OFFSET 0x72000
4986#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004987/*
4988 * There's actually no pipe EDP. Some pipe registers have
4989 * simply shifted from the pipe to the transcoder, while
4990 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4991 * to access such registers in transcoder EDP.
4992 */
4993#define PIPE_EDP_OFFSET 0x7f000
4994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004995#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004996 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4997 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004999#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5000#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5001#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5002#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5003#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005004
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005005#define _PIPE_MISC_A 0x70030
5006#define _PIPE_MISC_B 0x71030
5007#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5008#define PIPEMISC_DITHER_8_BPC (0<<5)
5009#define PIPEMISC_DITHER_10_BPC (1<<5)
5010#define PIPEMISC_DITHER_6_BPC (2<<5)
5011#define PIPEMISC_DITHER_12_BPC (3<<5)
5012#define PIPEMISC_DITHER_ENABLE (1<<4)
5013#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5014#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005015#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005017#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005018#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005019#define PIPEB_HLINE_INT_EN (1<<28)
5020#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005021#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5022#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5023#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005024#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005025#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005026#define PIPEA_HLINE_INT_EN (1<<20)
5027#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005028#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5029#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005030#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005031#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5032#define PIPEC_HLINE_INT_EN (1<<12)
5033#define PIPEC_VBLANK_INT_EN (1<<11)
5034#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5035#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5036#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005038#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005039#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5040#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5041#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5042#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005043#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5044#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5045#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5046#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5047#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5048#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5049#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5050#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5051#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005052#define DPINVGTT_EN_MASK_CHV 0xfff0000
5053#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5054#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5055#define PLANEC_INVALID_GTT_STATUS (1<<9)
5056#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005057#define CURSORB_INVALID_GTT_STATUS (1<<7)
5058#define CURSORA_INVALID_GTT_STATUS (1<<6)
5059#define SPRITED_INVALID_GTT_STATUS (1<<5)
5060#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5061#define PLANEB_INVALID_GTT_STATUS (1<<3)
5062#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5063#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5064#define PLANEA_INVALID_GTT_STATUS (1<<0)
5065#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005066#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005068#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005069#define DSPARB_CSTART_MASK (0x7f << 7)
5070#define DSPARB_CSTART_SHIFT 7
5071#define DSPARB_BSTART_MASK (0x7f)
5072#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005073#define DSPARB_BEND_SHIFT 9 /* on 855 */
5074#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005075#define DSPARB_SPRITEA_SHIFT_VLV 0
5076#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5077#define DSPARB_SPRITEB_SHIFT_VLV 8
5078#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5079#define DSPARB_SPRITEC_SHIFT_VLV 16
5080#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5081#define DSPARB_SPRITED_SHIFT_VLV 24
5082#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005083#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005084#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5085#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5086#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5087#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5088#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5089#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5090#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5091#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5092#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5093#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5094#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5095#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005096#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005097#define DSPARB_SPRITEE_SHIFT_VLV 0
5098#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5099#define DSPARB_SPRITEF_SHIFT_VLV 8
5100#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005101
Ville Syrjälä0a560672014-06-11 16:51:18 +03005102/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005103#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005104#define DSPFW_SR_SHIFT 23
5105#define DSPFW_SR_MASK (0x1ff<<23)
5106#define DSPFW_CURSORB_SHIFT 16
5107#define DSPFW_CURSORB_MASK (0x3f<<16)
5108#define DSPFW_PLANEB_SHIFT 8
5109#define DSPFW_PLANEB_MASK (0x7f<<8)
5110#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5111#define DSPFW_PLANEA_SHIFT 0
5112#define DSPFW_PLANEA_MASK (0x7f<<0)
5113#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005114#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005115#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5116#define DSPFW_FBC_SR_SHIFT 28
5117#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5118#define DSPFW_FBC_HPLL_SR_SHIFT 24
5119#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5120#define DSPFW_SPRITEB_SHIFT (16)
5121#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5122#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5123#define DSPFW_CURSORA_SHIFT 8
5124#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005125#define DSPFW_PLANEC_OLD_SHIFT 0
5126#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005127#define DSPFW_SPRITEA_SHIFT 0
5128#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5129#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005130#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005131#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005132#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005133#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005134#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5135#define DSPFW_HPLL_CURSOR_SHIFT 16
5136#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005137#define DSPFW_HPLL_SR_SHIFT 0
5138#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5139
5140/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005141#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005142#define DSPFW_SPRITEB_WM1_SHIFT 16
5143#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5144#define DSPFW_CURSORA_WM1_SHIFT 8
5145#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5146#define DSPFW_SPRITEA_WM1_SHIFT 0
5147#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005148#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005149#define DSPFW_PLANEB_WM1_SHIFT 24
5150#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5151#define DSPFW_PLANEA_WM1_SHIFT 16
5152#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5153#define DSPFW_CURSORB_WM1_SHIFT 8
5154#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5155#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5156#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005157#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005158#define DSPFW_SR_WM1_SHIFT 0
5159#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005160#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5161#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005162#define DSPFW_SPRITED_WM1_SHIFT 24
5163#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5164#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005165#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005166#define DSPFW_SPRITEC_WM1_SHIFT 8
5167#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5168#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005169#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005170#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005171#define DSPFW_SPRITEF_WM1_SHIFT 24
5172#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5173#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005174#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005175#define DSPFW_SPRITEE_WM1_SHIFT 8
5176#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5177#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005178#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005179#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005180#define DSPFW_PLANEC_WM1_SHIFT 24
5181#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5182#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005183#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005184#define DSPFW_CURSORC_WM1_SHIFT 8
5185#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5186#define DSPFW_CURSORC_SHIFT 0
5187#define DSPFW_CURSORC_MASK (0x3f<<0)
5188
5189/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005190#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005191#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005192#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005193#define DSPFW_SPRITEF_HI_SHIFT 23
5194#define DSPFW_SPRITEF_HI_MASK (1<<23)
5195#define DSPFW_SPRITEE_HI_SHIFT 22
5196#define DSPFW_SPRITEE_HI_MASK (1<<22)
5197#define DSPFW_PLANEC_HI_SHIFT 21
5198#define DSPFW_PLANEC_HI_MASK (1<<21)
5199#define DSPFW_SPRITED_HI_SHIFT 20
5200#define DSPFW_SPRITED_HI_MASK (1<<20)
5201#define DSPFW_SPRITEC_HI_SHIFT 16
5202#define DSPFW_SPRITEC_HI_MASK (1<<16)
5203#define DSPFW_PLANEB_HI_SHIFT 12
5204#define DSPFW_PLANEB_HI_MASK (1<<12)
5205#define DSPFW_SPRITEB_HI_SHIFT 8
5206#define DSPFW_SPRITEB_HI_MASK (1<<8)
5207#define DSPFW_SPRITEA_HI_SHIFT 4
5208#define DSPFW_SPRITEA_HI_MASK (1<<4)
5209#define DSPFW_PLANEA_HI_SHIFT 0
5210#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005211#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005212#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005213#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005214#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5215#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5216#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5217#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5218#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5219#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5220#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5221#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5222#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5223#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5224#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5225#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5226#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5227#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5228#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5229#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5230#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5231#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005232
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005233/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005234#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005235#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305236#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005237#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005238#define DDL_PRECISION_HIGH (1<<7)
5239#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305240#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005242#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005243#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005244#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005245
Ville Syrjäläc2317752016-03-15 16:39:56 +02005246#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5247#define CBR_DPLLBMD_PIPE_C (1<<29)
5248#define CBR_DPLLBMD_PIPE_B (1<<18)
5249
Shaohua Li7662c8b2009-06-26 11:23:55 +08005250/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005251#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005252#define I915_FIFO_LINE_SIZE 64
5253#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005254
Jesse Barnesceb04242012-03-28 13:39:22 -07005255#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005256#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005257#define I965_FIFO_SIZE 512
5258#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005259#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005260#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005261#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005262
Jesse Barnesceb04242012-03-28 13:39:22 -07005263#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005264#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005265#define I915_MAX_WM 0x3f
5266
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005267#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5268#define PINEVIEW_FIFO_LINE_SIZE 64
5269#define PINEVIEW_MAX_WM 0x1ff
5270#define PINEVIEW_DFT_WM 0x3f
5271#define PINEVIEW_DFT_HPLLOFF_WM 0
5272#define PINEVIEW_GUARD_WM 10
5273#define PINEVIEW_CURSOR_FIFO 64
5274#define PINEVIEW_CURSOR_MAX_WM 0x3f
5275#define PINEVIEW_CURSOR_DFT_WM 0
5276#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005277
Jesse Barnesceb04242012-03-28 13:39:22 -07005278#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005279#define I965_CURSOR_FIFO 64
5280#define I965_CURSOR_MAX_WM 32
5281#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005282
Pradeep Bhatfae12672014-11-04 17:06:39 +00005283/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005284#define _CUR_WM_A_0 0x70140
5285#define _CUR_WM_B_0 0x71140
5286#define _PLANE_WM_1_A_0 0x70240
5287#define _PLANE_WM_1_B_0 0x71240
5288#define _PLANE_WM_2_A_0 0x70340
5289#define _PLANE_WM_2_B_0 0x71340
5290#define _PLANE_WM_TRANS_1_A_0 0x70268
5291#define _PLANE_WM_TRANS_1_B_0 0x71268
5292#define _PLANE_WM_TRANS_2_A_0 0x70368
5293#define _PLANE_WM_TRANS_2_B_0 0x71368
5294#define _CUR_WM_TRANS_A_0 0x70168
5295#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005296#define PLANE_WM_EN (1 << 31)
5297#define PLANE_WM_LINES_SHIFT 14
5298#define PLANE_WM_LINES_MASK 0x1f
5299#define PLANE_WM_BLOCKS_MASK 0x3ff
5300
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005301#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005302#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5303#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005304
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005305#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5306#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005307#define _PLANE_WM_BASE(pipe, plane) \
5308 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5309#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005310 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005311#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005312 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005313#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005314 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005315#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005316 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005317
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005318/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005319#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005320#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005321#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005322#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005323#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005324#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005325
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005326#define WM0_PIPEB_ILK _MMIO(0x45104)
5327#define WM0_PIPEC_IVB _MMIO(0x45200)
5328#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005329#define WM1_LP_SR_EN (1<<31)
5330#define WM1_LP_LATENCY_SHIFT 24
5331#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005332#define WM1_LP_FBC_MASK (0xf<<20)
5333#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005334#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005335#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005336#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005337#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005338#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005339#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005340#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005341#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005342#define WM1S_LP_ILK _MMIO(0x45120)
5343#define WM2S_LP_IVB _MMIO(0x45124)
5344#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005345#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005346
Paulo Zanonicca32e92013-05-31 11:45:06 -03005347#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5348 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5349 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5350
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005351/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005352#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005353#define MLTR_WM1_SHIFT 0
5354#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005355/* the unit of memory self-refresh latency time is 0.5us */
5356#define ILK_SRLT_MASK 0x3f
5357
Yuanhan Liu13982612010-12-15 15:42:31 +08005358
5359/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005360#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005361#define SSKPD_WM_MASK 0x3f
5362#define SSKPD_WM0_SHIFT 0
5363#define SSKPD_WM1_SHIFT 8
5364#define SSKPD_WM2_SHIFT 16
5365#define SSKPD_WM3_SHIFT 24
5366
Jesse Barnes585fb112008-07-29 11:54:06 -07005367/*
5368 * The two pipe frame counter registers are not synchronized, so
5369 * reading a stable value is somewhat tricky. The following code
5370 * should work:
5371 *
5372 * do {
5373 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5374 * PIPE_FRAME_HIGH_SHIFT;
5375 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5376 * PIPE_FRAME_LOW_SHIFT);
5377 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5378 * PIPE_FRAME_HIGH_SHIFT);
5379 * } while (high1 != high2);
5380 * frame = (high1 << 8) | low1;
5381 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005382#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005383#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5384#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005385#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005386#define PIPE_FRAME_LOW_MASK 0xff000000
5387#define PIPE_FRAME_LOW_SHIFT 24
5388#define PIPE_PIXEL_MASK 0x00ffffff
5389#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005390/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03005391#define _PIPEA_FRMCOUNT_G4X 0x70040
5392#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005393#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5394#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005395
5396/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005397#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005398/* Old style CUR*CNTR flags (desktop 8xx) */
5399#define CURSOR_ENABLE 0x80000000
5400#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005401#define CURSOR_STRIDE_SHIFT 28
5402#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005403#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005404#define CURSOR_FORMAT_SHIFT 24
5405#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5406#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5407#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5408#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5409#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5410#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5411/* New style CUR*CNTR flags */
5412#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005413#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305414#define CURSOR_MODE_128_32B_AX 0x02
5415#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005416#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305417#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5418#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005419#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04005420#define MCURSOR_PIPE_SELECT (1 << 28)
5421#define MCURSOR_PIPE_A 0x00
5422#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005423#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005424#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005425#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005426#define _CURABASE 0x70084
5427#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005428#define CURSOR_POS_MASK 0x007FF
5429#define CURSOR_POS_SIGN 0x8000
5430#define CURSOR_X_SHIFT 0
5431#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005432#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005433#define _CURBCNTR 0x700c0
5434#define _CURBBASE 0x700c4
5435#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005436
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005437#define _CURBCNTR_IVB 0x71080
5438#define _CURBBASE_IVB 0x71084
5439#define _CURBPOS_IVB 0x71088
5440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005441#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005442 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5443 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005444
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005445#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5446#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5447#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5448
5449#define CURSOR_A_OFFSET 0x70080
5450#define CURSOR_B_OFFSET 0x700c0
5451#define CHV_CURSOR_C_OFFSET 0x700e0
5452#define IVB_CURSOR_B_OFFSET 0x71080
5453#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005454
Jesse Barnes585fb112008-07-29 11:54:06 -07005455/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005456#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005457#define DISPLAY_PLANE_ENABLE (1<<31)
5458#define DISPLAY_PLANE_DISABLE 0
5459#define DISPPLANE_GAMMA_ENABLE (1<<30)
5460#define DISPPLANE_GAMMA_DISABLE 0
5461#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005462#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005463#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005464#define DISPPLANE_BGRA555 (0x3<<26)
5465#define DISPPLANE_BGRX555 (0x4<<26)
5466#define DISPPLANE_BGRX565 (0x5<<26)
5467#define DISPPLANE_BGRX888 (0x6<<26)
5468#define DISPPLANE_BGRA888 (0x7<<26)
5469#define DISPPLANE_RGBX101010 (0x8<<26)
5470#define DISPPLANE_RGBA101010 (0x9<<26)
5471#define DISPPLANE_BGRX101010 (0xa<<26)
5472#define DISPPLANE_RGBX161616 (0xc<<26)
5473#define DISPPLANE_RGBX888 (0xe<<26)
5474#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005475#define DISPPLANE_STEREO_ENABLE (1<<25)
5476#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005477#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005478#define DISPPLANE_SEL_PIPE_SHIFT 24
5479#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005480#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005481#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005482#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5483#define DISPPLANE_SRC_KEY_DISABLE 0
5484#define DISPPLANE_LINE_DOUBLE (1<<20)
5485#define DISPPLANE_NO_LINE_DOUBLE 0
5486#define DISPPLANE_STEREO_POLARITY_FIRST 0
5487#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005488#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5489#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005490#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005491#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005492#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005493#define _DSPAADDR 0x70184
5494#define _DSPASTRIDE 0x70188
5495#define _DSPAPOS 0x7018C /* reserved */
5496#define _DSPASIZE 0x70190
5497#define _DSPASURF 0x7019C /* 965+ only */
5498#define _DSPATILEOFF 0x701A4 /* 965+ only */
5499#define _DSPAOFFSET 0x701A4 /* HSW */
5500#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005502#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5503#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5504#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5505#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5506#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5507#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5508#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5509#define DSPLINOFF(plane) DSPADDR(plane)
5510#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5511#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005512
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005513/* CHV pipe B blender and primary plane */
5514#define _CHV_BLEND_A 0x60a00
5515#define CHV_BLEND_LEGACY (0<<30)
5516#define CHV_BLEND_ANDROID (1<<30)
5517#define CHV_BLEND_MPO (2<<30)
5518#define CHV_BLEND_MASK (3<<30)
5519#define _CHV_CANVAS_A 0x60a04
5520#define _PRIMPOS_A 0x60a08
5521#define _PRIMSIZE_A 0x60a0c
5522#define _PRIMCNSTALPHA_A 0x60a10
5523#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005525#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5526#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5527#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5528#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5529#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005530
Armin Reese446f2542012-03-30 16:20:16 -07005531/* Display/Sprite base address macros */
5532#define DISP_BASEADDR_MASK (0xfffff000)
5533#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5534#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005535
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005536/*
5537 * VBIOS flags
5538 * gen2:
5539 * [00:06] alm,mgm
5540 * [10:16] all
5541 * [30:32] alm,mgm
5542 * gen3+:
5543 * [00:0f] all
5544 * [10:1f] all
5545 * [30:32] all
5546 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005547#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5548#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5549#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5550#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005551
5552/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005553#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5554#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5555#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005556#define _PIPEBFRAMEHIGH 0x71040
5557#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03005558#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5559#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005560
Jesse Barnes585fb112008-07-29 11:54:06 -07005561
5562/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005563#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005564#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5565#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5566#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5567#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005568#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5569#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5570#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5571#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5572#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5573#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5574#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5575#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005576
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005577/* Sprite A control */
5578#define _DVSACNTR 0x72180
5579#define DVS_ENABLE (1<<31)
5580#define DVS_GAMMA_ENABLE (1<<30)
5581#define DVS_PIXFORMAT_MASK (3<<25)
5582#define DVS_FORMAT_YUV422 (0<<25)
5583#define DVS_FORMAT_RGBX101010 (1<<25)
5584#define DVS_FORMAT_RGBX888 (2<<25)
5585#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005586#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005587#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005588#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005589#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5590#define DVS_YUV_ORDER_YUYV (0<<16)
5591#define DVS_YUV_ORDER_UYVY (1<<16)
5592#define DVS_YUV_ORDER_YVYU (2<<16)
5593#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305594#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005595#define DVS_DEST_KEY (1<<2)
5596#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5597#define DVS_TILED (1<<10)
5598#define _DVSALINOFF 0x72184
5599#define _DVSASTRIDE 0x72188
5600#define _DVSAPOS 0x7218c
5601#define _DVSASIZE 0x72190
5602#define _DVSAKEYVAL 0x72194
5603#define _DVSAKEYMSK 0x72198
5604#define _DVSASURF 0x7219c
5605#define _DVSAKEYMAXVAL 0x721a0
5606#define _DVSATILEOFF 0x721a4
5607#define _DVSASURFLIVE 0x721ac
5608#define _DVSASCALE 0x72204
5609#define DVS_SCALE_ENABLE (1<<31)
5610#define DVS_FILTER_MASK (3<<29)
5611#define DVS_FILTER_MEDIUM (0<<29)
5612#define DVS_FILTER_ENHANCING (1<<29)
5613#define DVS_FILTER_SOFTENING (2<<29)
5614#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5615#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5616#define _DVSAGAMC 0x72300
5617
5618#define _DVSBCNTR 0x73180
5619#define _DVSBLINOFF 0x73184
5620#define _DVSBSTRIDE 0x73188
5621#define _DVSBPOS 0x7318c
5622#define _DVSBSIZE 0x73190
5623#define _DVSBKEYVAL 0x73194
5624#define _DVSBKEYMSK 0x73198
5625#define _DVSBSURF 0x7319c
5626#define _DVSBKEYMAXVAL 0x731a0
5627#define _DVSBTILEOFF 0x731a4
5628#define _DVSBSURFLIVE 0x731ac
5629#define _DVSBSCALE 0x73204
5630#define _DVSBGAMC 0x73300
5631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005632#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5633#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5634#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5635#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5636#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5637#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5638#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5639#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5640#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5641#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5642#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5643#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005644
5645#define _SPRA_CTL 0x70280
5646#define SPRITE_ENABLE (1<<31)
5647#define SPRITE_GAMMA_ENABLE (1<<30)
5648#define SPRITE_PIXFORMAT_MASK (7<<25)
5649#define SPRITE_FORMAT_YUV422 (0<<25)
5650#define SPRITE_FORMAT_RGBX101010 (1<<25)
5651#define SPRITE_FORMAT_RGBX888 (2<<25)
5652#define SPRITE_FORMAT_RGBX161616 (3<<25)
5653#define SPRITE_FORMAT_YUV444 (4<<25)
5654#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005655#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005656#define SPRITE_SOURCE_KEY (1<<22)
5657#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5658#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5659#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5660#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5661#define SPRITE_YUV_ORDER_YUYV (0<<16)
5662#define SPRITE_YUV_ORDER_UYVY (1<<16)
5663#define SPRITE_YUV_ORDER_YVYU (2<<16)
5664#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305665#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005666#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5667#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5668#define SPRITE_TILED (1<<10)
5669#define SPRITE_DEST_KEY (1<<2)
5670#define _SPRA_LINOFF 0x70284
5671#define _SPRA_STRIDE 0x70288
5672#define _SPRA_POS 0x7028c
5673#define _SPRA_SIZE 0x70290
5674#define _SPRA_KEYVAL 0x70294
5675#define _SPRA_KEYMSK 0x70298
5676#define _SPRA_SURF 0x7029c
5677#define _SPRA_KEYMAX 0x702a0
5678#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005679#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005680#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005681#define _SPRA_SCALE 0x70304
5682#define SPRITE_SCALE_ENABLE (1<<31)
5683#define SPRITE_FILTER_MASK (3<<29)
5684#define SPRITE_FILTER_MEDIUM (0<<29)
5685#define SPRITE_FILTER_ENHANCING (1<<29)
5686#define SPRITE_FILTER_SOFTENING (2<<29)
5687#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5688#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5689#define _SPRA_GAMC 0x70400
5690
5691#define _SPRB_CTL 0x71280
5692#define _SPRB_LINOFF 0x71284
5693#define _SPRB_STRIDE 0x71288
5694#define _SPRB_POS 0x7128c
5695#define _SPRB_SIZE 0x71290
5696#define _SPRB_KEYVAL 0x71294
5697#define _SPRB_KEYMSK 0x71298
5698#define _SPRB_SURF 0x7129c
5699#define _SPRB_KEYMAX 0x712a0
5700#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005701#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005702#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005703#define _SPRB_SCALE 0x71304
5704#define _SPRB_GAMC 0x71400
5705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005706#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5707#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5708#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5709#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5710#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5711#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5712#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5713#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5714#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5715#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5716#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5717#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5718#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5719#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005720
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005721#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005722#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005723#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005724#define SP_PIXFORMAT_MASK (0xf<<26)
5725#define SP_FORMAT_YUV422 (0<<26)
5726#define SP_FORMAT_BGR565 (5<<26)
5727#define SP_FORMAT_BGRX8888 (6<<26)
5728#define SP_FORMAT_BGRA8888 (7<<26)
5729#define SP_FORMAT_RGBX1010102 (8<<26)
5730#define SP_FORMAT_RGBA1010102 (9<<26)
5731#define SP_FORMAT_RGBX8888 (0xe<<26)
5732#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005733#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005734#define SP_SOURCE_KEY (1<<22)
5735#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5736#define SP_YUV_ORDER_YUYV (0<<16)
5737#define SP_YUV_ORDER_UYVY (1<<16)
5738#define SP_YUV_ORDER_YVYU (2<<16)
5739#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305740#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005741#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005742#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005743#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5744#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5745#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5746#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5747#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5748#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5749#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5750#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5751#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5752#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005753#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005754#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005755
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005756#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5757#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5758#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5759#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5760#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5761#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5762#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5763#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5764#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5765#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5766#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5767#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005768
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005769#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5770 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5771
5772#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5773#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5774#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5775#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5776#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5777#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5778#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5779#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5780#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5781#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5782#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5783#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005784
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005785/*
5786 * CHV pipe B sprite CSC
5787 *
5788 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5789 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5790 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5791 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005792#define _MMIO_CHV_SPCSC(plane_id, reg) \
5793 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5794
5795#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5796#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5797#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005798#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5799#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5800
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005801#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5802#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5803#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5804#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5805#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005806#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5807#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5808
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005809#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
5810#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
5811#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005812#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5813#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5814
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005815#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
5816#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
5817#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005818#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5819#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5820
Damien Lespiau70d21f02013-07-03 21:06:04 +01005821/* Skylake plane registers */
5822
5823#define _PLANE_CTL_1_A 0x70180
5824#define _PLANE_CTL_2_A 0x70280
5825#define _PLANE_CTL_3_A 0x70380
5826#define PLANE_CTL_ENABLE (1 << 31)
5827#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5828#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5829#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5830#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5831#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5832#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5833#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5834#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5835#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5836#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5837#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005838#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5839#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5840#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005841#define PLANE_CTL_ORDER_BGRX (0 << 20)
5842#define PLANE_CTL_ORDER_RGBX (1 << 20)
5843#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5844#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5845#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5846#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5847#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5848#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5849#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5850#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5851#define PLANE_CTL_TILED_MASK (0x7 << 10)
5852#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5853#define PLANE_CTL_TILED_X ( 1 << 10)
5854#define PLANE_CTL_TILED_Y ( 4 << 10)
5855#define PLANE_CTL_TILED_YF ( 5 << 10)
5856#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5857#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5858#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5859#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005860#define PLANE_CTL_ROTATE_MASK 0x3
5861#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305862#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005863#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305864#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005865#define _PLANE_STRIDE_1_A 0x70188
5866#define _PLANE_STRIDE_2_A 0x70288
5867#define _PLANE_STRIDE_3_A 0x70388
5868#define _PLANE_POS_1_A 0x7018c
5869#define _PLANE_POS_2_A 0x7028c
5870#define _PLANE_POS_3_A 0x7038c
5871#define _PLANE_SIZE_1_A 0x70190
5872#define _PLANE_SIZE_2_A 0x70290
5873#define _PLANE_SIZE_3_A 0x70390
5874#define _PLANE_SURF_1_A 0x7019c
5875#define _PLANE_SURF_2_A 0x7029c
5876#define _PLANE_SURF_3_A 0x7039c
5877#define _PLANE_OFFSET_1_A 0x701a4
5878#define _PLANE_OFFSET_2_A 0x702a4
5879#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005880#define _PLANE_KEYVAL_1_A 0x70194
5881#define _PLANE_KEYVAL_2_A 0x70294
5882#define _PLANE_KEYMSK_1_A 0x70198
5883#define _PLANE_KEYMSK_2_A 0x70298
5884#define _PLANE_KEYMAX_1_A 0x701a0
5885#define _PLANE_KEYMAX_2_A 0x702a0
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005886#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
5887#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
5888#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
5889#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
5890#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
5891#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005892#define _PLANE_BUF_CFG_1_A 0x7027c
5893#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005894#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5895#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005896
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005897
Damien Lespiau70d21f02013-07-03 21:06:04 +01005898#define _PLANE_CTL_1_B 0x71180
5899#define _PLANE_CTL_2_B 0x71280
5900#define _PLANE_CTL_3_B 0x71380
5901#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5902#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5903#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5904#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005905 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005906
5907#define _PLANE_STRIDE_1_B 0x71188
5908#define _PLANE_STRIDE_2_B 0x71288
5909#define _PLANE_STRIDE_3_B 0x71388
5910#define _PLANE_STRIDE_1(pipe) \
5911 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5912#define _PLANE_STRIDE_2(pipe) \
5913 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5914#define _PLANE_STRIDE_3(pipe) \
5915 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5916#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005917 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005918
5919#define _PLANE_POS_1_B 0x7118c
5920#define _PLANE_POS_2_B 0x7128c
5921#define _PLANE_POS_3_B 0x7138c
5922#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5923#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5924#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5925#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005926 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005927
5928#define _PLANE_SIZE_1_B 0x71190
5929#define _PLANE_SIZE_2_B 0x71290
5930#define _PLANE_SIZE_3_B 0x71390
5931#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5932#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5933#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5934#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005935 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005936
5937#define _PLANE_SURF_1_B 0x7119c
5938#define _PLANE_SURF_2_B 0x7129c
5939#define _PLANE_SURF_3_B 0x7139c
5940#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5941#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5942#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5943#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005944 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005945
5946#define _PLANE_OFFSET_1_B 0x711a4
5947#define _PLANE_OFFSET_2_B 0x712a4
5948#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5949#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5950#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005951 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005952
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005953#define _PLANE_KEYVAL_1_B 0x71194
5954#define _PLANE_KEYVAL_2_B 0x71294
5955#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5956#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5957#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005958 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005959
5960#define _PLANE_KEYMSK_1_B 0x71198
5961#define _PLANE_KEYMSK_2_B 0x71298
5962#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5963#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5964#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005965 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005966
5967#define _PLANE_KEYMAX_1_B 0x711a0
5968#define _PLANE_KEYMAX_2_B 0x712a0
5969#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5970#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5971#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005972 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005973
Damien Lespiau8211bd52014-11-04 17:06:44 +00005974#define _PLANE_BUF_CFG_1_B 0x7127c
5975#define _PLANE_BUF_CFG_2_B 0x7137c
5976#define _PLANE_BUF_CFG_1(pipe) \
5977 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5978#define _PLANE_BUF_CFG_2(pipe) \
5979 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5980#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005981 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005982
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005983#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5984#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5985#define _PLANE_NV12_BUF_CFG_1(pipe) \
5986 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5987#define _PLANE_NV12_BUF_CFG_2(pipe) \
5988 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5989#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005990 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005991
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005992#define _PLANE_COLOR_CTL_1_B 0x711CC
5993#define _PLANE_COLOR_CTL_2_B 0x712CC
5994#define _PLANE_COLOR_CTL_3_B 0x713CC
5995#define _PLANE_COLOR_CTL_1(pipe) \
5996 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
5997#define _PLANE_COLOR_CTL_2(pipe) \
5998 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
5999#define PLANE_COLOR_CTL(pipe, plane) \
6000 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6001
6002#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006003#define _CUR_BUF_CFG_A 0x7017c
6004#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006006
Jesse Barnes585fb112008-07-29 11:54:06 -07006007/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006008#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006009# define VGA_DISP_DISABLE (1 << 31)
6010# define VGA_2X_MODE (1 << 30)
6011# define VGA_PIPE_B_SELECT (1 << 29)
6012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006013#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006014
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006015/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006017#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006019#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006020#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6021#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6022#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6023#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6024#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6025#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6026#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6027#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6028#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6029#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006030
6031/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006032#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006033#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6034#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006036#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006037#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006038#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6039#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6040#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6041#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6042#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006044#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006045# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6046# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006048#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006049# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006051#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006052#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6053#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6054#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6055
6056
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006057#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006058#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006059#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006060#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006061
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006062#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006063#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006064#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006065#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006066
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006067#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006068#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006069#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006070#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006071
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006072#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006073#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006074#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006075#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006076
6077/* PIPEB timing regs are same start from 0x61000 */
6078
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006079#define _PIPEB_DATA_M1 0x61030
6080#define _PIPEB_DATA_N1 0x61034
6081#define _PIPEB_DATA_M2 0x61038
6082#define _PIPEB_DATA_N2 0x6103c
6083#define _PIPEB_LINK_M1 0x61040
6084#define _PIPEB_LINK_N1 0x61044
6085#define _PIPEB_LINK_M2 0x61048
6086#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006088#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6089#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6090#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6091#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6092#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6093#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6094#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6095#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006096
6097/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006098/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6099#define _PFA_CTL_1 0x68080
6100#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006101#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006102#define PF_PIPE_SEL_MASK_IVB (3<<29)
6103#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006104#define PF_FILTER_MASK (3<<23)
6105#define PF_FILTER_PROGRAMMED (0<<23)
6106#define PF_FILTER_MED_3x3 (1<<23)
6107#define PF_FILTER_EDGE_ENHANCE (2<<23)
6108#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006109#define _PFA_WIN_SZ 0x68074
6110#define _PFB_WIN_SZ 0x68874
6111#define _PFA_WIN_POS 0x68070
6112#define _PFB_WIN_POS 0x68870
6113#define _PFA_VSCALE 0x68084
6114#define _PFB_VSCALE 0x68884
6115#define _PFA_HSCALE 0x68090
6116#define _PFB_HSCALE 0x68890
6117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006118#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6119#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6120#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6121#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6122#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006123
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006124#define _PSA_CTL 0x68180
6125#define _PSB_CTL 0x68980
6126#define PS_ENABLE (1<<31)
6127#define _PSA_WIN_SZ 0x68174
6128#define _PSB_WIN_SZ 0x68974
6129#define _PSA_WIN_POS 0x68170
6130#define _PSB_WIN_POS 0x68970
6131
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006132#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6133#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6134#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006135
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006136/*
6137 * Skylake scalers
6138 */
6139#define _PS_1A_CTRL 0x68180
6140#define _PS_2A_CTRL 0x68280
6141#define _PS_1B_CTRL 0x68980
6142#define _PS_2B_CTRL 0x68A80
6143#define _PS_1C_CTRL 0x69180
6144#define PS_SCALER_EN (1 << 31)
6145#define PS_SCALER_MODE_MASK (3 << 28)
6146#define PS_SCALER_MODE_DYN (0 << 28)
6147#define PS_SCALER_MODE_HQ (1 << 28)
6148#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006149#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006150#define PS_FILTER_MASK (3 << 23)
6151#define PS_FILTER_MEDIUM (0 << 23)
6152#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6153#define PS_FILTER_BILINEAR (3 << 23)
6154#define PS_VERT3TAP (1 << 21)
6155#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6156#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6157#define PS_PWRUP_PROGRESS (1 << 17)
6158#define PS_V_FILTER_BYPASS (1 << 8)
6159#define PS_VADAPT_EN (1 << 7)
6160#define PS_VADAPT_MODE_MASK (3 << 5)
6161#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6162#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6163#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6164
6165#define _PS_PWR_GATE_1A 0x68160
6166#define _PS_PWR_GATE_2A 0x68260
6167#define _PS_PWR_GATE_1B 0x68960
6168#define _PS_PWR_GATE_2B 0x68A60
6169#define _PS_PWR_GATE_1C 0x69160
6170#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6171#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6172#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6173#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6174#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6175#define PS_PWR_GATE_SLPEN_8 0
6176#define PS_PWR_GATE_SLPEN_16 1
6177#define PS_PWR_GATE_SLPEN_24 2
6178#define PS_PWR_GATE_SLPEN_32 3
6179
6180#define _PS_WIN_POS_1A 0x68170
6181#define _PS_WIN_POS_2A 0x68270
6182#define _PS_WIN_POS_1B 0x68970
6183#define _PS_WIN_POS_2B 0x68A70
6184#define _PS_WIN_POS_1C 0x69170
6185
6186#define _PS_WIN_SZ_1A 0x68174
6187#define _PS_WIN_SZ_2A 0x68274
6188#define _PS_WIN_SZ_1B 0x68974
6189#define _PS_WIN_SZ_2B 0x68A74
6190#define _PS_WIN_SZ_1C 0x69174
6191
6192#define _PS_VSCALE_1A 0x68184
6193#define _PS_VSCALE_2A 0x68284
6194#define _PS_VSCALE_1B 0x68984
6195#define _PS_VSCALE_2B 0x68A84
6196#define _PS_VSCALE_1C 0x69184
6197
6198#define _PS_HSCALE_1A 0x68190
6199#define _PS_HSCALE_2A 0x68290
6200#define _PS_HSCALE_1B 0x68990
6201#define _PS_HSCALE_2B 0x68A90
6202#define _PS_HSCALE_1C 0x69190
6203
6204#define _PS_VPHASE_1A 0x68188
6205#define _PS_VPHASE_2A 0x68288
6206#define _PS_VPHASE_1B 0x68988
6207#define _PS_VPHASE_2B 0x68A88
6208#define _PS_VPHASE_1C 0x69188
6209
6210#define _PS_HPHASE_1A 0x68194
6211#define _PS_HPHASE_2A 0x68294
6212#define _PS_HPHASE_1B 0x68994
6213#define _PS_HPHASE_2B 0x68A94
6214#define _PS_HPHASE_1C 0x69194
6215
6216#define _PS_ECC_STAT_1A 0x681D0
6217#define _PS_ECC_STAT_2A 0x682D0
6218#define _PS_ECC_STAT_1B 0x689D0
6219#define _PS_ECC_STAT_2B 0x68AD0
6220#define _PS_ECC_STAT_1C 0x691D0
6221
6222#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006223#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006224 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6225 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006226#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006227 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6228 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006229#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006230 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6231 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006232#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006233 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6234 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006235#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006236 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6237 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006238#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006239 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6240 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006241#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006242 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6243 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006244#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006245 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6246 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006247#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006248 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006249 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006250
Zhenyu Wangb9055052009-06-05 15:38:38 +08006251/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006252#define _LGC_PALETTE_A 0x4a000
6253#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006254#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006255
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006256#define _GAMMA_MODE_A 0x4a480
6257#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006258#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006259#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006260#define GAMMA_MODE_MODE_8BIT (0 << 0)
6261#define GAMMA_MODE_MODE_10BIT (1 << 0)
6262#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006263#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6264
Damien Lespiau83372062015-10-30 17:53:32 +02006265/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006266#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006267#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6268#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006269#define CSR_SSP_BASE _MMIO(0x8F074)
6270#define CSR_HTP_SKL _MMIO(0x8F004)
6271#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006272#define CSR_LAST_WRITE_VALUE 0xc003b400
6273/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6274#define CSR_MMIO_START_RANGE 0x80000
6275#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006276#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6277#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6278#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006279
Zhenyu Wangb9055052009-06-05 15:38:38 +08006280/* interrupts */
6281#define DE_MASTER_IRQ_CONTROL (1 << 31)
6282#define DE_SPRITEB_FLIP_DONE (1 << 29)
6283#define DE_SPRITEA_FLIP_DONE (1 << 28)
6284#define DE_PLANEB_FLIP_DONE (1 << 27)
6285#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006286#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006287#define DE_PCU_EVENT (1 << 25)
6288#define DE_GTT_FAULT (1 << 24)
6289#define DE_POISON (1 << 23)
6290#define DE_PERFORM_COUNTER (1 << 22)
6291#define DE_PCH_EVENT (1 << 21)
6292#define DE_AUX_CHANNEL_A (1 << 20)
6293#define DE_DP_A_HOTPLUG (1 << 19)
6294#define DE_GSE (1 << 18)
6295#define DE_PIPEB_VBLANK (1 << 15)
6296#define DE_PIPEB_EVEN_FIELD (1 << 14)
6297#define DE_PIPEB_ODD_FIELD (1 << 13)
6298#define DE_PIPEB_LINE_COMPARE (1 << 12)
6299#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006300#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006301#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6302#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006303#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006304#define DE_PIPEA_EVEN_FIELD (1 << 6)
6305#define DE_PIPEA_ODD_FIELD (1 << 5)
6306#define DE_PIPEA_LINE_COMPARE (1 << 4)
6307#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006308#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006309#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006310#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006311#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006312
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006313/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006314#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006315#define DE_GSE_IVB (1<<29)
6316#define DE_PCH_EVENT_IVB (1<<28)
6317#define DE_DP_A_HOTPLUG_IVB (1<<27)
6318#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006319#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6320#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6321#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006322#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006323#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006324#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006325#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6326#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006327#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006328#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006329#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006331#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006332#define MASTER_INTERRUPT_ENABLE (1<<31)
6333
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006334#define DEISR _MMIO(0x44000)
6335#define DEIMR _MMIO(0x44004)
6336#define DEIIR _MMIO(0x44008)
6337#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006339#define GTISR _MMIO(0x44010)
6340#define GTIMR _MMIO(0x44014)
6341#define GTIIR _MMIO(0x44018)
6342#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006343
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006344#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006345#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6346#define GEN8_PCU_IRQ (1<<30)
6347#define GEN8_DE_PCH_IRQ (1<<23)
6348#define GEN8_DE_MISC_IRQ (1<<22)
6349#define GEN8_DE_PORT_IRQ (1<<20)
6350#define GEN8_DE_PIPE_C_IRQ (1<<18)
6351#define GEN8_DE_PIPE_B_IRQ (1<<17)
6352#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006353#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006354#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306355#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006356#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006357#define GEN8_GT_VCS2_IRQ (1<<3)
6358#define GEN8_GT_VCS1_IRQ (1<<2)
6359#define GEN8_GT_BCS_IRQ (1<<1)
6360#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006361
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006362#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6363#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6364#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6365#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006366
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306367#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6368#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6369#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6370#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6371#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6372#define GEN9_GUC_DB_RING_EVENT (1<<26)
6373#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6374#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6375#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6376
Ben Widawskyabd58f02013-11-02 21:07:09 -07006377#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006378#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006379#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006380#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006381#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006382#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006384#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6385#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6386#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6387#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006388#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006389#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6390#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6391#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6392#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6393#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6394#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006395#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006396#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6397#define GEN8_PIPE_VSYNC (1 << 1)
6398#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006399#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006400#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006401#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6402#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6403#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006404#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006405#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6406#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6407#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006408#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006409#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6410 (GEN8_PIPE_CURSOR_FAULT | \
6411 GEN8_PIPE_SPRITE_FAULT | \
6412 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006413#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6414 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006415 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00006416 GEN9_PIPE_PLANE3_FAULT | \
6417 GEN9_PIPE_PLANE2_FAULT | \
6418 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006420#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6421#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6422#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6423#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006424#define GEN9_AUX_CHANNEL_D (1 << 27)
6425#define GEN9_AUX_CHANNEL_C (1 << 26)
6426#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006427#define BXT_DE_PORT_HP_DDIC (1 << 5)
6428#define BXT_DE_PORT_HP_DDIB (1 << 4)
6429#define BXT_DE_PORT_HP_DDIA (1 << 3)
6430#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6431 BXT_DE_PORT_HP_DDIB | \
6432 BXT_DE_PORT_HP_DDIC)
6433#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306434#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006435#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006437#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6438#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6439#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6440#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006441#define GEN8_DE_MISC_GSE (1 << 27)
6442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006443#define GEN8_PCU_ISR _MMIO(0x444e0)
6444#define GEN8_PCU_IMR _MMIO(0x444e4)
6445#define GEN8_PCU_IIR _MMIO(0x444e8)
6446#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006448#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006449/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6450#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006451#define ILK_DPARB_GATE (1<<22)
6452#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006453#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006454#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6455#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6456#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006457#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006458#define ILK_HDCP_DISABLE (1 << 25)
6459#define ILK_eDP_A_DISABLE (1 << 24)
6460#define HSW_CDCLK_LIMIT (1 << 24)
6461#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006463#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006464#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6465#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6466#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6467#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6468#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006470#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006471# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6472# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006474#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006475#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006476#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006477#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006478
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006479#define CHICKEN_PAR2_1 _MMIO(0x42090)
6480#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6481
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006482#define CHICKEN_MISC_2 _MMIO(0x42084)
6483#define GLK_CL0_PWR_DOWN (1 << 10)
6484#define GLK_CL1_PWR_DOWN (1 << 11)
6485#define GLK_CL2_PWR_DOWN (1 << 12)
6486
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006487#define _CHICKEN_PIPESL_1_A 0x420b0
6488#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006489#define HSW_FBCQ_DIS (1 << 22)
6490#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006491#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006492
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306493#define CHICKEN_TRANS_A 0x420c0
6494#define CHICKEN_TRANS_B 0x420c4
6495#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6496#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6497#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006499#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006500#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006501#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006502#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006503#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006504#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006505#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306506#define DBUF_POWER_REQUEST (1<<31)
6507#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006508#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006509#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6510#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006511#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006512#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006513
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006514#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6515#define MASK_WAKEMEM (1<<13)
6516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006517#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006518#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6519#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6520#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6521#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6522#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006523#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6524#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6525#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006526
Arun Siluverya78536e2016-01-21 21:43:53 +00006527#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6528#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006530#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006531#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006532#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006533
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006534#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006535#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006536#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6537
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006538/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006539#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006540# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006541# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006542#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006543# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006544# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006545# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006547#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006548# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6549# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006551#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006552#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006554#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006555#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006557#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006558/*
6559 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6560 * Using the formula in BSpec leads to a hang, while the formula here works
6561 * fine and matches the formulas for all other platforms. A BSpec change
6562 * request has been filed to clarify this.
6563 */
Imre Deak36579cb2016-05-03 15:54:20 +03006564#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6565#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006567#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006568#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006569#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006570#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6571#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006573#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006574#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006576#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006577#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006579#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006580#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006581#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006582
Ben Widawsky63801f22013-12-12 17:26:03 -08006583/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006584#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006585#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006586#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006587#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6588#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6589#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006590#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006591
Arun Siluvery3669ab62016-01-21 21:43:49 +00006592#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6593
Ben Widawsky38a39a72015-03-11 10:54:53 +02006594/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006595#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006596#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6597
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006598/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006599#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006600#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006602#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006603#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006605#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006606#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6607
Zhenyu Wangb9055052009-06-05 15:38:38 +08006608/* PCH */
6609
Adam Jackson23e81d62012-06-06 15:45:44 -04006610/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006611#define SDE_AUDIO_POWER_D (1 << 27)
6612#define SDE_AUDIO_POWER_C (1 << 26)
6613#define SDE_AUDIO_POWER_B (1 << 25)
6614#define SDE_AUDIO_POWER_SHIFT (25)
6615#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6616#define SDE_GMBUS (1 << 24)
6617#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6618#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6619#define SDE_AUDIO_HDCP_MASK (3 << 22)
6620#define SDE_AUDIO_TRANSB (1 << 21)
6621#define SDE_AUDIO_TRANSA (1 << 20)
6622#define SDE_AUDIO_TRANS_MASK (3 << 20)
6623#define SDE_POISON (1 << 19)
6624/* 18 reserved */
6625#define SDE_FDI_RXB (1 << 17)
6626#define SDE_FDI_RXA (1 << 16)
6627#define SDE_FDI_MASK (3 << 16)
6628#define SDE_AUXD (1 << 15)
6629#define SDE_AUXC (1 << 14)
6630#define SDE_AUXB (1 << 13)
6631#define SDE_AUX_MASK (7 << 13)
6632/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006633#define SDE_CRT_HOTPLUG (1 << 11)
6634#define SDE_PORTD_HOTPLUG (1 << 10)
6635#define SDE_PORTC_HOTPLUG (1 << 9)
6636#define SDE_PORTB_HOTPLUG (1 << 8)
6637#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006638#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6639 SDE_SDVOB_HOTPLUG | \
6640 SDE_PORTB_HOTPLUG | \
6641 SDE_PORTC_HOTPLUG | \
6642 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006643#define SDE_TRANSB_CRC_DONE (1 << 5)
6644#define SDE_TRANSB_CRC_ERR (1 << 4)
6645#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6646#define SDE_TRANSA_CRC_DONE (1 << 2)
6647#define SDE_TRANSA_CRC_ERR (1 << 1)
6648#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6649#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006650
6651/* south display engine interrupt: CPT/PPT */
6652#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6653#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6654#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6655#define SDE_AUDIO_POWER_SHIFT_CPT 29
6656#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6657#define SDE_AUXD_CPT (1 << 27)
6658#define SDE_AUXC_CPT (1 << 26)
6659#define SDE_AUXB_CPT (1 << 25)
6660#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006661#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006662#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006663#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6664#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6665#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006666#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006667#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006668#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006669 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006670 SDE_PORTD_HOTPLUG_CPT | \
6671 SDE_PORTC_HOTPLUG_CPT | \
6672 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006673#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6674 SDE_PORTD_HOTPLUG_CPT | \
6675 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006676 SDE_PORTB_HOTPLUG_CPT | \
6677 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006678#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006679#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006680#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6681#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6682#define SDE_FDI_RXC_CPT (1 << 8)
6683#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6684#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6685#define SDE_FDI_RXB_CPT (1 << 4)
6686#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6687#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6688#define SDE_FDI_RXA_CPT (1 << 0)
6689#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6690 SDE_AUDIO_CP_REQ_B_CPT | \
6691 SDE_AUDIO_CP_REQ_A_CPT)
6692#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6693 SDE_AUDIO_CP_CHG_B_CPT | \
6694 SDE_AUDIO_CP_CHG_A_CPT)
6695#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6696 SDE_FDI_RXB_CPT | \
6697 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006699#define SDEISR _MMIO(0xc4000)
6700#define SDEIMR _MMIO(0xc4004)
6701#define SDEIIR _MMIO(0xc4008)
6702#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006704#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006705#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006706#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6707#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6708#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006709#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006710
Zhenyu Wangb9055052009-06-05 15:38:38 +08006711/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006712#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006713#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306714#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006715#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6716#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6717#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6718#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006719#define PORTD_HOTPLUG_ENABLE (1 << 20)
6720#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6721#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6722#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6723#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6724#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6725#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006726#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6727#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6728#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006729#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306730#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006731#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6732#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6733#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6734#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6735#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6736#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006737#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6738#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6739#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006740#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306741#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006742#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6743#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6744#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6745#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6746#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6747#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006748#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6749#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6750#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306751#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6752 BXT_DDIB_HPD_INVERT | \
6753 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006755#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006756#define PORTE_HOTPLUG_ENABLE (1 << 4)
6757#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006758#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6759#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6760#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006762#define PCH_GPIOA _MMIO(0xc5010)
6763#define PCH_GPIOB _MMIO(0xc5014)
6764#define PCH_GPIOC _MMIO(0xc5018)
6765#define PCH_GPIOD _MMIO(0xc501c)
6766#define PCH_GPIOE _MMIO(0xc5020)
6767#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006768
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006769#define PCH_GMBUS0 _MMIO(0xc5100)
6770#define PCH_GMBUS1 _MMIO(0xc5104)
6771#define PCH_GMBUS2 _MMIO(0xc5108)
6772#define PCH_GMBUS3 _MMIO(0xc510c)
6773#define PCH_GMBUS4 _MMIO(0xc5110)
6774#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006775
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006776#define _PCH_DPLL_A 0xc6014
6777#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006778#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006779
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006780#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006781#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006782#define _PCH_FPA1 0xc6044
6783#define _PCH_FPB0 0xc6048
6784#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006785#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6786#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006787
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006788#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006789
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006790#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006791#define DREF_CONTROL_MASK 0x7fc3
6792#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6793#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6794#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6795#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6796#define DREF_SSC_SOURCE_DISABLE (0<<11)
6797#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006798#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006799#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6800#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6801#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006802#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006803#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6804#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006805#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006806#define DREF_SSC4_DOWNSPREAD (0<<6)
6807#define DREF_SSC4_CENTERSPREAD (1<<6)
6808#define DREF_SSC1_DISABLE (0<<1)
6809#define DREF_SSC1_ENABLE (1<<1)
6810#define DREF_SSC4_DISABLE (0)
6811#define DREF_SSC4_ENABLE (1)
6812
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006813#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006814#define FDL_TP1_TIMER_SHIFT 12
6815#define FDL_TP1_TIMER_MASK (3<<12)
6816#define FDL_TP2_TIMER_SHIFT 10
6817#define FDL_TP2_TIMER_MASK (3<<10)
6818#define RAWCLK_FREQ_MASK 0x3ff
6819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006820#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006821
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006822#define PCH_SSC4_PARMS _MMIO(0xc6210)
6823#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006824
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006825#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006826#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006827#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006828#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006829
Zhenyu Wangb9055052009-06-05 15:38:38 +08006830/* transcoder */
6831
Daniel Vetter275f01b22013-05-03 11:49:47 +02006832#define _PCH_TRANS_HTOTAL_A 0xe0000
6833#define TRANS_HTOTAL_SHIFT 16
6834#define TRANS_HACTIVE_SHIFT 0
6835#define _PCH_TRANS_HBLANK_A 0xe0004
6836#define TRANS_HBLANK_END_SHIFT 16
6837#define TRANS_HBLANK_START_SHIFT 0
6838#define _PCH_TRANS_HSYNC_A 0xe0008
6839#define TRANS_HSYNC_END_SHIFT 16
6840#define TRANS_HSYNC_START_SHIFT 0
6841#define _PCH_TRANS_VTOTAL_A 0xe000c
6842#define TRANS_VTOTAL_SHIFT 16
6843#define TRANS_VACTIVE_SHIFT 0
6844#define _PCH_TRANS_VBLANK_A 0xe0010
6845#define TRANS_VBLANK_END_SHIFT 16
6846#define TRANS_VBLANK_START_SHIFT 0
6847#define _PCH_TRANS_VSYNC_A 0xe0014
6848#define TRANS_VSYNC_END_SHIFT 16
6849#define TRANS_VSYNC_START_SHIFT 0
6850#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006851
Daniel Vettere3b95f12013-05-03 11:49:49 +02006852#define _PCH_TRANSA_DATA_M1 0xe0030
6853#define _PCH_TRANSA_DATA_N1 0xe0034
6854#define _PCH_TRANSA_DATA_M2 0xe0038
6855#define _PCH_TRANSA_DATA_N2 0xe003c
6856#define _PCH_TRANSA_LINK_M1 0xe0040
6857#define _PCH_TRANSA_LINK_N1 0xe0044
6858#define _PCH_TRANSA_LINK_M2 0xe0048
6859#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006860
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006861/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006862#define _VIDEO_DIP_CTL_A 0xe0200
6863#define _VIDEO_DIP_DATA_A 0xe0208
6864#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006865#define GCP_COLOR_INDICATION (1 << 2)
6866#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6867#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006868
6869#define _VIDEO_DIP_CTL_B 0xe1200
6870#define _VIDEO_DIP_DATA_B 0xe1208
6871#define _VIDEO_DIP_GCP_B 0xe1210
6872
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006873#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6874#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6875#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006876
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006877/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006878#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6879#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6880#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006881
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006882#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6883#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6884#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006885
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006886#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6887#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6888#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006889
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006890#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006891 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006892 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006893#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006894 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006895 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006896#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006897 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006898 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006899
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006900/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006901
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006902#define _HSW_VIDEO_DIP_CTL_A 0x60200
6903#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6904#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6905#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6906#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6907#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6908#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6909#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6910#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6911#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6912#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6913#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006914
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006915#define _HSW_VIDEO_DIP_CTL_B 0x61200
6916#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6917#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6918#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6919#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6920#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6921#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6922#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6923#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6924#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6925#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6926#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006928#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6929#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6930#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6931#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6932#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6933#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006935#define _HSW_STEREO_3D_CTL_A 0x70020
6936#define S3D_ENABLE (1<<31)
6937#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006939#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006940
Daniel Vetter275f01b22013-05-03 11:49:47 +02006941#define _PCH_TRANS_HTOTAL_B 0xe1000
6942#define _PCH_TRANS_HBLANK_B 0xe1004
6943#define _PCH_TRANS_HSYNC_B 0xe1008
6944#define _PCH_TRANS_VTOTAL_B 0xe100c
6945#define _PCH_TRANS_VBLANK_B 0xe1010
6946#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006947#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006949#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6950#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6951#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6952#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6953#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6954#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6955#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006956
Daniel Vettere3b95f12013-05-03 11:49:49 +02006957#define _PCH_TRANSB_DATA_M1 0xe1030
6958#define _PCH_TRANSB_DATA_N1 0xe1034
6959#define _PCH_TRANSB_DATA_M2 0xe1038
6960#define _PCH_TRANSB_DATA_N2 0xe103c
6961#define _PCH_TRANSB_LINK_M1 0xe1040
6962#define _PCH_TRANSB_LINK_N1 0xe1044
6963#define _PCH_TRANSB_LINK_M2 0xe1048
6964#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006966#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6967#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6968#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6969#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6970#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6971#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6972#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6973#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006974
Daniel Vetterab9412b2013-05-03 11:49:46 +02006975#define _PCH_TRANSACONF 0xf0008
6976#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006977#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6978#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006979#define TRANS_DISABLE (0<<31)
6980#define TRANS_ENABLE (1<<31)
6981#define TRANS_STATE_MASK (1<<30)
6982#define TRANS_STATE_DISABLE (0<<30)
6983#define TRANS_STATE_ENABLE (1<<30)
6984#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6985#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6986#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6987#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006988#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006989#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006990#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006991#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006992#define TRANS_8BPC (0<<5)
6993#define TRANS_10BPC (1<<5)
6994#define TRANS_6BPC (2<<5)
6995#define TRANS_12BPC (3<<5)
6996
Daniel Vetterce401412012-10-31 22:52:30 +01006997#define _TRANSA_CHICKEN1 0xf0060
6998#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006999#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007000#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007001#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007002#define _TRANSA_CHICKEN2 0xf0064
7003#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007004#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007005#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7006#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7007#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7008#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7009#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007010
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007011#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007012#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7013#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007014#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7015#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7016#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007017#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007018#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007019#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7020#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007021#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007022#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007024#define _FDI_RXA_CHICKEN 0xc200c
7025#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007026#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7027#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007028#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007030#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07007031#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007032#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007033#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007034#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007035
Zhenyu Wangb9055052009-06-05 15:38:38 +08007036/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007037#define _FDI_TXA_CTL 0x60100
7038#define _FDI_TXB_CTL 0x61100
7039#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007040#define FDI_TX_DISABLE (0<<31)
7041#define FDI_TX_ENABLE (1<<31)
7042#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7043#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7044#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7045#define FDI_LINK_TRAIN_NONE (3<<28)
7046#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7047#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7048#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7049#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7050#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7051#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7052#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7053#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007054/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7055 SNB has different settings. */
7056/* SNB A-stepping */
7057#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7058#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7059#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7060#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7061/* SNB B-stepping */
7062#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7063#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7064#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7065#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7066#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007067#define FDI_DP_PORT_WIDTH_SHIFT 19
7068#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7069#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007070#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007071/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007072#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007073
7074/* Ivybridge has different bits for lolz */
7075#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7076#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7077#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7078#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7079
Zhenyu Wangb9055052009-06-05 15:38:38 +08007080/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007081#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007082#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007083#define FDI_SCRAMBLING_ENABLE (0<<7)
7084#define FDI_SCRAMBLING_DISABLE (1<<7)
7085
7086/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007087#define _FDI_RXA_CTL 0xf000c
7088#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007089#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007090#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007091/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007092#define FDI_FS_ERRC_ENABLE (1<<27)
7093#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007094#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007095#define FDI_8BPC (0<<16)
7096#define FDI_10BPC (1<<16)
7097#define FDI_6BPC (2<<16)
7098#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007099#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007100#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7101#define FDI_RX_PLL_ENABLE (1<<13)
7102#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7103#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7104#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7105#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7106#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007107#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007108/* CPT */
7109#define FDI_AUTO_TRAINING (1<<10)
7110#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7111#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7112#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7113#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7114#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007115
Paulo Zanoni04945642012-11-01 21:00:59 -02007116#define _FDI_RXA_MISC 0xf0010
7117#define _FDI_RXB_MISC 0xf1010
7118#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7119#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7120#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7121#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7122#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7123#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7124#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007125#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007127#define _FDI_RXA_TUSIZE1 0xf0030
7128#define _FDI_RXA_TUSIZE2 0xf0038
7129#define _FDI_RXB_TUSIZE1 0xf1030
7130#define _FDI_RXB_TUSIZE2 0xf1038
7131#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7132#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007133
7134/* FDI_RX interrupt register format */
7135#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7136#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7137#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7138#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7139#define FDI_RX_FS_CODE_ERR (1<<6)
7140#define FDI_RX_FE_CODE_ERR (1<<5)
7141#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7142#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7143#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7144#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7145#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7146
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007147#define _FDI_RXA_IIR 0xf0014
7148#define _FDI_RXA_IMR 0xf0018
7149#define _FDI_RXB_IIR 0xf1014
7150#define _FDI_RXB_IMR 0xf1018
7151#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7152#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007154#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7155#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007157#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007158#define LVDS_DETECTED (1 << 1)
7159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007160#define _PCH_DP_B 0xe4100
7161#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007162#define _PCH_DPB_AUX_CH_CTL 0xe4110
7163#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7164#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7165#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7166#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7167#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007169#define _PCH_DP_C 0xe4200
7170#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007171#define _PCH_DPC_AUX_CH_CTL 0xe4210
7172#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7173#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7174#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7175#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7176#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007178#define _PCH_DP_D 0xe4300
7179#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007180#define _PCH_DPD_AUX_CH_CTL 0xe4310
7181#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7182#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7183#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7184#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7185#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007187#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7188#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007189
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007190/* CPT */
7191#define PORT_TRANS_A_SEL_CPT 0
7192#define PORT_TRANS_B_SEL_CPT (1<<29)
7193#define PORT_TRANS_C_SEL_CPT (2<<29)
7194#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007195#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007196#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7197#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007198#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7199#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007200
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007201#define _TRANS_DP_CTL_A 0xe0300
7202#define _TRANS_DP_CTL_B 0xe1300
7203#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007204#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007205#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7206#define TRANS_DP_PORT_SEL_B (0<<29)
7207#define TRANS_DP_PORT_SEL_C (1<<29)
7208#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007209#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007210#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007211#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007212#define TRANS_DP_AUDIO_ONLY (1<<26)
7213#define TRANS_DP_ENH_FRAMING (1<<18)
7214#define TRANS_DP_8BPC (0<<9)
7215#define TRANS_DP_10BPC (1<<9)
7216#define TRANS_DP_6BPC (2<<9)
7217#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007218#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007219#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7220#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7221#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7222#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007223#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007224
7225/* SNB eDP training params */
7226/* SNB A-stepping */
7227#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7228#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7229#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7230#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7231/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007232#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7233#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7234#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7235#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7236#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007237#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7238
Keith Packard1a2eb462011-11-16 16:26:07 -08007239/* IVB */
7240#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7241#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7242#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7243#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7244#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7245#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007246#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007247
7248/* legacy values */
7249#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7250#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7251#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7252#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7253#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7254
7255#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007257#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007258
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307259#define RC6_LOCATION _MMIO(0xD40)
7260#define RC6_CTX_IN_DRAM (1 << 0)
7261#define RC6_CTX_BASE _MMIO(0xD48)
7262#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7263#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7264#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7265#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7266#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7267#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7268#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007269#define FORCEWAKE _MMIO(0xA18C)
7270#define FORCEWAKE_VLV _MMIO(0x1300b0)
7271#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7272#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7273#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7274#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7275#define FORCEWAKE_ACK _MMIO(0x130090)
7276#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007277#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7278#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7279#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007281#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007282#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7283#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7284#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7285#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007286#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7287#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7288#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7289#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7290#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7291#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7292#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007293#define FORCEWAKE_KERNEL 0x1
7294#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007295#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7296#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007297#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007298#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307299#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7300#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7301#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007303#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007304#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7305#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007306#define GT_FIFO_SBDROPERR (1<<6)
7307#define GT_FIFO_BLOBDROPERR (1<<5)
7308#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7309#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007310#define GT_FIFO_OVFERR (1<<2)
7311#define GT_FIFO_IAWRERR (1<<1)
7312#define GT_FIFO_IARDERR (1<<0)
7313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007314#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007315#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007316#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307317#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7318#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007319
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007320#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007321#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007322#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007323#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007324#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7325#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7326#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007327
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007328#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007329# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007330# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007331# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007332# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007333
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007334#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007335# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007336# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007337# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007338# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007339# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007340# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007342#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007343# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007345#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007346#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007347#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007348
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007349#define GEN6_RCGCTL1 _MMIO(0x9410)
7350#define GEN6_RCGCTL2 _MMIO(0x9414)
7351#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007353#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007354#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007355#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007356#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007358#define GEN6_GFXPAUSE _MMIO(0xA000)
7359#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007360#define GEN6_TURBO_DISABLE (1<<31)
7361#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007362#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307363#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007364#define GEN6_OFFSET(x) ((x)<<19)
7365#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007366#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7367#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007368#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7369#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7370#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7371#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7372#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007373#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007374#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007375#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7376#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007377#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7378#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7379#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007380#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007381#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307382#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007383#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007384#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307385#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007386#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007387#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007388#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7389#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7390#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7391#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7392#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007393#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7394#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007395#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7396#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7397#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007398#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007399#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007400#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7401#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7402#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007403#define GEN6_RP_EI_MASK 0xffffff
7404#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007405#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007406#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007407#define GEN6_RP_PREV_UP _MMIO(0xA058)
7408#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007409#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007410#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7411#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7412#define GEN6_RP_UP_EI _MMIO(0xA068)
7413#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7414#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7415#define GEN6_RPDEUHWTC _MMIO(0xA080)
7416#define GEN6_RPDEUC _MMIO(0xA084)
7417#define GEN6_RPDEUCSW _MMIO(0xA088)
7418#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007419#define RC_SW_TARGET_STATE_SHIFT 16
7420#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007421#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7422#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7423#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7424#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7425#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7426#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7427#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7428#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7429#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7430#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7431#define VLV_RCEDATA _MMIO(0xA0BC)
7432#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7433#define GEN6_PMINTRMSK _MMIO(0xA168)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01007434#define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
Imre Deakfc619842016-06-29 19:13:55 +03007435#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007436#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7437#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7438#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7439#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307440#define GEN9_RENDER_PG_ENABLE (1<<0)
7441#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007442#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7443#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7444#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007446#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307447#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7448#define PIXEL_OVERLAP_CNT_SHIFT 30
7449
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007450#define GEN6_PMISR _MMIO(0x44020)
7451#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7452#define GEN6_PMIIR _MMIO(0x44028)
7453#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007454#define GEN6_PM_MBOX_EVENT (1<<25)
7455#define GEN6_PM_THERMAL_EVENT (1<<24)
7456#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7457#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7458#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7459#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7460#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007461#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007462 GEN6_PM_RP_DOWN_THRESHOLD | \
7463 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007465#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007466#define GEN7_GT_SCRATCH_REG_NUM 8
7467
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007468#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307469#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7470#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007472#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7473#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007474#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007475#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7476#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007477#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7478#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007479#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7480#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7481#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007483#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7484#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7485#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7486#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007488#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007489#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007490#define GEN6_PCODE_ERROR_MASK 0xFF
7491#define GEN6_PCODE_SUCCESS 0x0
7492#define GEN6_PCODE_ILLEGAL_CMD 0x1
7493#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7494#define GEN6_PCODE_TIMEOUT 0x3
7495#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7496#define GEN7_PCODE_TIMEOUT 0x2
7497#define GEN7_PCODE_ILLEGAL_DATA 0x3
7498#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007499#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7500#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007501#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7502#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007503#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007504#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7505#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7506#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7507#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7508#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007509#define SKL_PCODE_CDCLK_CONTROL 0x7
7510#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7511#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007512#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7513#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7514#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007515#define GEN6_PCODE_READ_D_COMP 0x10
7516#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307517#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007518#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007519#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007520#define GEN9_PCODE_SAGV_CONTROL 0x21
7521#define GEN9_SAGV_DISABLE 0x0
7522#define GEN9_SAGV_IS_DISABLED 0x1
7523#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007524#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007525#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007526#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007527#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007528
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007529#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007530#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7531#define GEN6_RCn_MASK 7
7532#define GEN6_RC0 0
7533#define GEN6_RC3 2
7534#define GEN6_RC6 3
7535#define GEN6_RC7 4
7536
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007537#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007538#define GEN8_LSLICESTAT_MASK 0x7
7539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007540#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7541#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007542#define CHV_SS_PG_ENABLE (1<<1)
7543#define CHV_EU08_PG_ENABLE (1<<9)
7544#define CHV_EU19_PG_ENABLE (1<<17)
7545#define CHV_EU210_PG_ENABLE (1<<25)
7546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007547#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7548#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007549#define CHV_EU311_PG_ENABLE (1<<1)
7550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007551#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007552#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007553#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007555#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7556#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007557#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7558#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7559#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7560#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7561#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7562#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7563#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7564#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007566#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007567#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7568#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7569#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007570#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007572#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007573#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7574
Ben Widawskye3689192012-05-25 16:56:22 -07007575/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007576#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007577#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7578#define GEN7_PARITY_ERROR_VALID (1<<13)
7579#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7580#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7581#define GEN7_PARITY_ERROR_ROW(reg) \
7582 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7583#define GEN7_PARITY_ERROR_BANK(reg) \
7584 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7585#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7586 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7587#define GEN7_L3CDERRST1_ENABLE (1<<7)
7588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007589#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007590#define GEN7_L3LOG_SIZE 0x80
7591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007592#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7593#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007594#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007595#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007596#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007597#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007599#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007600#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007601#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007603#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007604#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007605#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007606#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007608#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7609#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007610#define DOP_CLOCK_GATING_DISABLE (1<<0)
7611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007612#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007613#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7614
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007615#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007616#define GEN8_ST_PO_DISABLE (1<<13)
7617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007618#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007619#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007620#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007621#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007622#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007624#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007625#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007626#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007627
Jani Nikulac46f1112014-10-27 16:26:52 +02007628/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007629#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007630#define INTEL_AUDIO_DEVCL 0x808629FB
7631#define INTEL_AUDIO_DEVBLC 0x80862801
7632#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007633
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007634#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007635#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7636#define G4X_ELDV_DEVCTG (1 << 14)
7637#define G4X_ELD_ADDR_MASK (0xf << 5)
7638#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007639#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007640
Jani Nikulac46f1112014-10-27 16:26:52 +02007641#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7642#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007643#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7644 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007645#define _IBX_AUD_CNTL_ST_A 0xE20B4
7646#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007647#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7648 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007649#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7650#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7651#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007652#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007653#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7654#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007655
Jani Nikulac46f1112014-10-27 16:26:52 +02007656#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7657#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007658#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007659#define _CPT_AUD_CNTL_ST_A 0xE50B4
7660#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007661#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7662#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007663
Jani Nikulac46f1112014-10-27 16:26:52 +02007664#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7665#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007666#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007667#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7668#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007669#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7670#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007671
Eric Anholtae662d32012-01-03 09:23:29 -08007672/* These are the 4 32-bit write offset registers for each stream
7673 * output buffer. It determines the offset from the
7674 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7675 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007677
Jani Nikulac46f1112014-10-27 16:26:52 +02007678#define _IBX_AUD_CONFIG_A 0xe2000
7679#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007680#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007681#define _CPT_AUD_CONFIG_A 0xe5000
7682#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007683#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007684#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7685#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007686#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007687
Wu Fengguangb6daa022012-01-06 14:41:31 -06007688#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7689#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7690#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007691#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007692#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007693#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007694#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7695#define AUD_CONFIG_N(n) \
7696 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7697 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007698#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007699#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7700#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7701#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7702#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7703#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7704#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7705#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7706#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7707#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7708#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7709#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007710#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7711
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007712/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007713#define _HSW_AUD_CONFIG_A 0x65000
7714#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007715#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007716
Jani Nikulac46f1112014-10-27 16:26:52 +02007717#define _HSW_AUD_MISC_CTRL_A 0x65010
7718#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007719#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007720
Libin Yang6014ac12016-10-25 17:54:18 +03007721#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7722#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7723#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7724#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7725#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7726#define AUD_CONFIG_M_MASK 0xfffff
7727
Jani Nikulac46f1112014-10-27 16:26:52 +02007728#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7729#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007730#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007731
7732/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007733#define _HSW_AUD_DIG_CNVT_1 0x65080
7734#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007735#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007736#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007737
Jani Nikulac46f1112014-10-27 16:26:52 +02007738#define _HSW_AUD_EDID_DATA_A 0x65050
7739#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007740#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007742#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7743#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007744#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7745#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7746#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7747#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007749#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007750#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7751
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007752/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007753#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7754#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7755#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7756#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007757#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7758#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007759#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007760#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7761#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007762#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007763#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007764
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007765/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007766#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007767#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7768#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7769#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7770#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7771
Praveen Paneri85ee17e2016-11-15 22:49:20 +05307772/* Decoupled MMIO register pair for kernel driver */
7773#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7774#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7775#define GEN9_DECOUPLED_DW1_GO (1<<31)
7776#define GEN9_DECOUPLED_PD_SHIFT 28
7777#define GEN9_DECOUPLED_OP_SHIFT 24
7778
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007779/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007780#define _TRANS_DDI_FUNC_CTL_A 0x60400
7781#define _TRANS_DDI_FUNC_CTL_B 0x61400
7782#define _TRANS_DDI_FUNC_CTL_C 0x62400
7783#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007784#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007785
Paulo Zanoniad80a812012-10-24 16:06:19 -02007786#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007787/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007788#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007789#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007790#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7791#define TRANS_DDI_PORT_NONE (0<<28)
7792#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7793#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7794#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7795#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7796#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7797#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7798#define TRANS_DDI_BPC_MASK (7<<20)
7799#define TRANS_DDI_BPC_8 (0<<20)
7800#define TRANS_DDI_BPC_10 (1<<20)
7801#define TRANS_DDI_BPC_6 (2<<20)
7802#define TRANS_DDI_BPC_12 (3<<20)
7803#define TRANS_DDI_PVSYNC (1<<17)
7804#define TRANS_DDI_PHSYNC (1<<16)
7805#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7806#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7807#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7808#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7809#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007810#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007811#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007812
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007813/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007814#define _DP_TP_CTL_A 0x64040
7815#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007816#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007817#define DP_TP_CTL_ENABLE (1<<31)
7818#define DP_TP_CTL_MODE_SST (0<<27)
7819#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007820#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007821#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007822#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007823#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7824#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7825#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007826#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7827#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007828#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007829#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007830
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007831/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007832#define _DP_TP_STATUS_A 0x64044
7833#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007834#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007835#define DP_TP_STATUS_IDLE_DONE (1<<25)
7836#define DP_TP_STATUS_ACT_SENT (1<<24)
7837#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7838#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7839#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7840#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7841#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007842
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007843/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007844#define _DDI_BUF_CTL_A 0x64000
7845#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007846#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007847#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307848#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007849#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007850#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007851#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007852#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007853#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007854#define DDI_PORT_WIDTH_MASK (7 << 1)
7855#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007856#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7857
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007858/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007859#define _DDI_BUF_TRANS_A 0x64E00
7860#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007861#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03007862#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007863#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007864
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007865/* Sideband Interface (SBI) is programmed indirectly, via
7866 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7867 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007868#define SBI_ADDR _MMIO(0xC6000)
7869#define SBI_DATA _MMIO(0xC6004)
7870#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007871#define SBI_CTL_DEST_ICLK (0x0<<16)
7872#define SBI_CTL_DEST_MPHY (0x1<<16)
7873#define SBI_CTL_OP_IORD (0x2<<8)
7874#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007875#define SBI_CTL_OP_CRRD (0x6<<8)
7876#define SBI_CTL_OP_CRWR (0x7<<8)
7877#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007878#define SBI_RESPONSE_SUCCESS (0x0<<1)
7879#define SBI_BUSY (0x1<<0)
7880#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007881
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007882/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007883#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007884#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007885#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7886#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007887#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007888#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7889#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007890#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007891#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007892#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007893#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007894#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007895#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007896#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007897#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007898#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007899#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7900#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007901#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007902#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007903#define SBI_GEN0 0x1f00
7904#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007905
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007906/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007907#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007908#define PIXCLK_GATE_UNGATE (1<<0)
7909#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007910
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007911/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007912#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007913#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007914#define SPLL_PLL_SSC (1<<28)
7915#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007916#define SPLL_PLL_LCPLL (3<<28)
7917#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007918#define SPLL_PLL_FREQ_810MHz (0<<26)
7919#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007920#define SPLL_PLL_FREQ_2700MHz (2<<26)
7921#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007922
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007923/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007924#define _WRPLL_CTL1 0x46040
7925#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007926#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007927#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007928#define WRPLL_PLL_SSC (1<<28)
7929#define WRPLL_PLL_NON_SSC (2<<28)
7930#define WRPLL_PLL_LCPLL (3<<28)
7931#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007932/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007933#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007934#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007935#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007936#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7937#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007938#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007939#define WRPLL_DIVIDER_FB_SHIFT 16
7940#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007941
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007942/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007943#define _PORT_CLK_SEL_A 0x46100
7944#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007945#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007946#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7947#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7948#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007949#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007950#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007951#define PORT_CLK_SEL_WRPLL1 (4<<29)
7952#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007953#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007954#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007955
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007956/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007957#define _TRANS_CLK_SEL_A 0x46140
7958#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007959#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007960/* For each transcoder, we need to select the corresponding port clock */
7961#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007962#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007963
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007964#define CDCLK_FREQ _MMIO(0x46200)
7965
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007966#define _TRANSA_MSA_MISC 0x60410
7967#define _TRANSB_MSA_MISC 0x61410
7968#define _TRANSC_MSA_MISC 0x62410
7969#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007970#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007971
Paulo Zanonic9809792012-10-23 18:30:00 -02007972#define TRANS_MSA_SYNC_CLK (1<<0)
7973#define TRANS_MSA_6_BPC (0<<5)
7974#define TRANS_MSA_8_BPC (1<<5)
7975#define TRANS_MSA_10_BPC (2<<5)
7976#define TRANS_MSA_12_BPC (3<<5)
7977#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007978
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007979/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007980#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007981#define LCPLL_PLL_DISABLE (1<<31)
7982#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007983#define LCPLL_CLK_FREQ_MASK (3<<26)
7984#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007985#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7986#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7987#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007988#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007989#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007990#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007991#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007992#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007993#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7994
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007995/*
7996 * SKL Clocks
7997 */
7998
7999/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008000#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008001#define CDCLK_FREQ_SEL_MASK (3<<26)
8002#define CDCLK_FREQ_450_432 (0<<26)
8003#define CDCLK_FREQ_540 (1<<26)
8004#define CDCLK_FREQ_337_308 (2<<26)
8005#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308006#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8007#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8008#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8009#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8010#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008011#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8012#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308013#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008014#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308015
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008016/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008017#define LCPLL1_CTL _MMIO(0x46010)
8018#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008019#define LCPLL_PLL_ENABLE (1<<31)
8020
8021/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008022#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008023#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8024#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008025#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8026#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8027#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008028#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008029#define DPLL_CTRL1_LINK_RATE_2700 0
8030#define DPLL_CTRL1_LINK_RATE_1350 1
8031#define DPLL_CTRL1_LINK_RATE_810 2
8032#define DPLL_CTRL1_LINK_RATE_1620 3
8033#define DPLL_CTRL1_LINK_RATE_1080 4
8034#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008035
8036/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008037#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008038#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008039#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008040#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008041#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008042#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8043
8044/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008045#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008046#define DPLL_LOCK(id) (1<<((id)*8))
8047
8048/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008049#define _DPLL1_CFGCR1 0x6C040
8050#define _DPLL2_CFGCR1 0x6C048
8051#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008052#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8053#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008054#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008055#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8056
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008057#define _DPLL1_CFGCR2 0x6C044
8058#define _DPLL2_CFGCR2 0x6C04C
8059#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008060#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008061#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8062#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008063#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008064#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008065#define DPLL_CFGCR2_KDIV_5 (0<<5)
8066#define DPLL_CFGCR2_KDIV_2 (1<<5)
8067#define DPLL_CFGCR2_KDIV_3 (2<<5)
8068#define DPLL_CFGCR2_KDIV_1 (3<<5)
8069#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008070#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008071#define DPLL_CFGCR2_PDIV_1 (0<<2)
8072#define DPLL_CFGCR2_PDIV_2 (1<<2)
8073#define DPLL_CFGCR2_PDIV_3 (2<<2)
8074#define DPLL_CFGCR2_PDIV_7 (4<<2)
8075#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8076
Lyudeda3b8912016-02-04 10:43:21 -05008077#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008078#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008079
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308080/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008081#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308082#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8083#define BXT_DE_PLL_RATIO_MASK 0xff
8084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008085#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308086#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8087#define BXT_DE_PLL_LOCK (1 << 30)
8088
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308089/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008090#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008091#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308092#define DC_STATE_EN_UPTO_DC5 (1<<0)
8093#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308094#define DC_STATE_EN_UPTO_DC6 (2<<0)
8095#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008097#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008098#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308099#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8100
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008101/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8102 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008103#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8104#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008105#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8106#define D_COMP_COMP_FORCE (1<<8)
8107#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008108
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008109/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008110#define _PIPE_WM_LINETIME_A 0x45270
8111#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008113#define PIPE_WM_LINETIME_MASK (0x1ff)
8114#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008115#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008116#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008117
8118/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008119#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008120#define SFUSE_STRAP_FUSE_LOCK (1<<13)
8121#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008122#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008123#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8124#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8125#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008127#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008128#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008130#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008131#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8132#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8133#define WM_DBG_DISALLOW_SPRITE (1<<2)
8134
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008135/* pipe CSC */
8136#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8137#define _PIPE_A_CSC_COEFF_BY 0x49014
8138#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8139#define _PIPE_A_CSC_COEFF_BU 0x4901c
8140#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8141#define _PIPE_A_CSC_COEFF_BV 0x49024
8142#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008143#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8144#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8145#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008146#define _PIPE_A_CSC_PREOFF_HI 0x49030
8147#define _PIPE_A_CSC_PREOFF_ME 0x49034
8148#define _PIPE_A_CSC_PREOFF_LO 0x49038
8149#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8150#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8151#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8152
8153#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8154#define _PIPE_B_CSC_COEFF_BY 0x49114
8155#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8156#define _PIPE_B_CSC_COEFF_BU 0x4911c
8157#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8158#define _PIPE_B_CSC_COEFF_BV 0x49124
8159#define _PIPE_B_CSC_MODE 0x49128
8160#define _PIPE_B_CSC_PREOFF_HI 0x49130
8161#define _PIPE_B_CSC_PREOFF_ME 0x49134
8162#define _PIPE_B_CSC_PREOFF_LO 0x49138
8163#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8164#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8165#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008167#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8168#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8169#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8170#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8171#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8172#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8173#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8174#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8175#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8176#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8177#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8178#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8179#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008180
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008181/* pipe degamma/gamma LUTs on IVB+ */
8182#define _PAL_PREC_INDEX_A 0x4A400
8183#define _PAL_PREC_INDEX_B 0x4AC00
8184#define _PAL_PREC_INDEX_C 0x4B400
8185#define PAL_PREC_10_12_BIT (0 << 31)
8186#define PAL_PREC_SPLIT_MODE (1 << 31)
8187#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02008188#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008189#define _PAL_PREC_DATA_A 0x4A404
8190#define _PAL_PREC_DATA_B 0x4AC04
8191#define _PAL_PREC_DATA_C 0x4B404
8192#define _PAL_PREC_GC_MAX_A 0x4A410
8193#define _PAL_PREC_GC_MAX_B 0x4AC10
8194#define _PAL_PREC_GC_MAX_C 0x4B410
8195#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8196#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8197#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008198#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8199#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8200#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008201
8202#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8203#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8204#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8205#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8206
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008207#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8208#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8209#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8210#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8211#define _PRE_CSC_GAMC_DATA_A 0x4A488
8212#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8213#define _PRE_CSC_GAMC_DATA_C 0x4B488
8214
8215#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8216#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8217
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008218/* pipe CSC & degamma/gamma LUTs on CHV */
8219#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8220#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8221#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8222#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8223#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8224#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8225#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8226#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8227#define CGM_PIPE_MODE_GAMMA (1 << 2)
8228#define CGM_PIPE_MODE_CSC (1 << 1)
8229#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8230
8231#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8232#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8233#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8234#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8235#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8236#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8237#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8238#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8239
8240#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8241#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8242#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8243#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8244#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8245#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8246#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8247#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8248
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008249/* MIPI DSI registers */
8250
8251#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008252#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008253
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308254/* BXT MIPI clock controls */
8255#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008257#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308258#define BXT_MIPI1_DIV_SHIFT 26
8259#define BXT_MIPI2_DIV_SHIFT 10
8260#define BXT_MIPI_DIV_SHIFT(port) \
8261 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8262 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308263
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308264/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308265#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8266#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308267#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8268 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8269 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308270#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8271#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308272#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8273 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308274 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8275#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8276 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8277/* RX upper control divider to select actual RX clock output from 8x */
8278#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8279#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8280#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8281 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8282 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8283#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8284#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8285#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8286 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8287 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8288#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8289 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8290/* 8/3X divider to select the actual 8/3X clock output from 8x */
8291#define BXT_MIPI1_8X_BY3_SHIFT 19
8292#define BXT_MIPI2_8X_BY3_SHIFT 3
8293#define BXT_MIPI_8X_BY3_SHIFT(port) \
8294 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8295 BXT_MIPI2_8X_BY3_SHIFT)
8296#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8297#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8298#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8299 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8300 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8301#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8302 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8303/* RX lower control divider to select actual RX clock output from 8x */
8304#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8305#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8306#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8307 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8308 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8309#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8310#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8311#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8312 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8313 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8314#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8315 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8316
8317#define RX_DIVIDER_BIT_1_2 0x3
8318#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308319
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308320/* BXT MIPI mode configure */
8321#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8322#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008323#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308324 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8325
8326#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8327#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008328#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308329 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8330
8331#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8332#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008333#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308334 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308337#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8338#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8339#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8340#define BXT_DSIC_16X_BY2 (1 << 10)
8341#define BXT_DSIC_16X_BY3 (2 << 10)
8342#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008343#define BXT_DSIC_16X_MASK (3 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308344#define BXT_DSIA_16X_BY2 (1 << 8)
8345#define BXT_DSIA_16X_BY3 (2 << 8)
8346#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008347#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308348#define BXT_DSI_FREQ_SEL_SHIFT 8
8349#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8350
8351#define BXT_DSI_PLL_RATIO_MAX 0x7D
8352#define BXT_DSI_PLL_RATIO_MIN 0x22
8353#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308354#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008356#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308357#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8358#define BXT_DSI_PLL_LOCKED (1 << 30)
8359
Jani Nikula3230bf12013-08-27 15:12:16 +03008360#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008361#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008362#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308363
8364 /* BXT port control */
8365#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8366#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008367#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308368
Uma Shankar1881a422017-01-25 19:43:23 +05308369#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8370#define STAP_SELECT (1 << 0)
8371
8372#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8373#define HS_IO_CTRL_SELECT (1 << 0)
8374
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008375#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008376#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8377#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308378#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008379#define DUAL_LINK_MODE_MASK (1 << 26)
8380#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8381#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008382#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008383#define FLOPPED_HSTX (1 << 23)
8384#define DE_INVERT (1 << 19) /* XXX */
8385#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8386#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8387#define AFE_LATCHOUT (1 << 17)
8388#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008389#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8390#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8391#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8392#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008393#define CSB_SHIFT 9
8394#define CSB_MASK (3 << 9)
8395#define CSB_20MHZ (0 << 9)
8396#define CSB_10MHZ (1 << 9)
8397#define CSB_40MHZ (2 << 9)
8398#define BANDGAP_MASK (1 << 8)
8399#define BANDGAP_PNW_CIRCUIT (0 << 8)
8400#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008401#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8402#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8403#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8404#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008405#define TEARING_EFFECT_MASK (3 << 2)
8406#define TEARING_EFFECT_OFF (0 << 2)
8407#define TEARING_EFFECT_DSI (1 << 2)
8408#define TEARING_EFFECT_GPIO (2 << 2)
8409#define LANE_CONFIGURATION_SHIFT 0
8410#define LANE_CONFIGURATION_MASK (3 << 0)
8411#define LANE_CONFIGURATION_4LANE (0 << 0)
8412#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8413#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8414
8415#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008416#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008417#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008418#define TEARING_EFFECT_DELAY_SHIFT 0
8419#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8420
8421/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308422#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008423
8424/* MIPI DSI Controller and D-PHY registers */
8425
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308426#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008427#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008428#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008429#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8430#define ULPS_STATE_MASK (3 << 1)
8431#define ULPS_STATE_ENTER (2 << 1)
8432#define ULPS_STATE_EXIT (1 << 1)
8433#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8434#define DEVICE_READY (1 << 0)
8435
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308436#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008437#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008438#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308439#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008440#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008441#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008442#define TEARING_EFFECT (1 << 31)
8443#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8444#define GEN_READ_DATA_AVAIL (1 << 29)
8445#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8446#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8447#define RX_PROT_VIOLATION (1 << 26)
8448#define RX_INVALID_TX_LENGTH (1 << 25)
8449#define ACK_WITH_NO_ERROR (1 << 24)
8450#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8451#define LP_RX_TIMEOUT (1 << 22)
8452#define HS_TX_TIMEOUT (1 << 21)
8453#define DPI_FIFO_UNDERRUN (1 << 20)
8454#define LOW_CONTENTION (1 << 19)
8455#define HIGH_CONTENTION (1 << 18)
8456#define TXDSI_VC_ID_INVALID (1 << 17)
8457#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8458#define TXCHECKSUM_ERROR (1 << 15)
8459#define TXECC_MULTIBIT_ERROR (1 << 14)
8460#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8461#define TXFALSE_CONTROL_ERROR (1 << 12)
8462#define RXDSI_VC_ID_INVALID (1 << 11)
8463#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8464#define RXCHECKSUM_ERROR (1 << 9)
8465#define RXECC_MULTIBIT_ERROR (1 << 8)
8466#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8467#define RXFALSE_CONTROL_ERROR (1 << 6)
8468#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8469#define RX_LP_TX_SYNC_ERROR (1 << 4)
8470#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8471#define RXEOT_SYNC_ERROR (1 << 2)
8472#define RXSOT_SYNC_ERROR (1 << 1)
8473#define RXSOT_ERROR (1 << 0)
8474
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308475#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008476#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008477#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008478#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8479#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8480#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8481#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8482#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8483#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8484#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8485#define VID_MODE_FORMAT_MASK (0xf << 7)
8486#define VID_MODE_NOT_SUPPORTED (0 << 7)
8487#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008488#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8489#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008490#define VID_MODE_FORMAT_RGB888 (4 << 7)
8491#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8492#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8493#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8494#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8495#define DATA_LANES_PRG_REG_SHIFT 0
8496#define DATA_LANES_PRG_REG_MASK (7 << 0)
8497
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308498#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008499#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008500#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008501#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8502
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308503#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008504#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008506#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8507
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308508#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008509#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008510#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008511#define TURN_AROUND_TIMEOUT_MASK 0x3f
8512
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308513#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008514#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008515#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008516#define DEVICE_RESET_TIMER_MASK 0xffff
8517
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308518#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008519#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008520#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008521#define VERTICAL_ADDRESS_SHIFT 16
8522#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8523#define HORIZONTAL_ADDRESS_SHIFT 0
8524#define HORIZONTAL_ADDRESS_MASK 0xffff
8525
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308526#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008527#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008528#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008529#define DBI_FIFO_EMPTY_HALF (0 << 0)
8530#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8531#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8532
8533/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308534#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008535#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008536#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008537
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308538#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008539#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008540#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008541
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308542#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008543#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008544#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008545
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308546#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008547#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008548#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008549
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308550#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008551#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008552#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008553
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308554#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008555#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008556#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008557
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308558#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008559#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008560#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008561
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308562#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008563#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008564#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308565
Jani Nikula3230bf12013-08-27 15:12:16 +03008566/* regs above are bits 15:0 */
8567
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308568#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008569#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008570#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008571#define DPI_LP_MODE (1 << 6)
8572#define BACKLIGHT_OFF (1 << 5)
8573#define BACKLIGHT_ON (1 << 4)
8574#define COLOR_MODE_OFF (1 << 3)
8575#define COLOR_MODE_ON (1 << 2)
8576#define TURN_ON (1 << 1)
8577#define SHUTDOWN (1 << 0)
8578
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308579#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008580#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008581#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008582#define COMMAND_BYTE_SHIFT 0
8583#define COMMAND_BYTE_MASK (0x3f << 0)
8584
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308585#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008586#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008587#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008588#define MASTER_INIT_TIMER_SHIFT 0
8589#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8590
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308591#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008592#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008593#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008594 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008595#define MAX_RETURN_PKT_SIZE_SHIFT 0
8596#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8597
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308598#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008599#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008600#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008601#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8602#define DISABLE_VIDEO_BTA (1 << 3)
8603#define IP_TG_CONFIG (1 << 2)
8604#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8605#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8606#define VIDEO_MODE_BURST (3 << 0)
8607
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308608#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008609#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008610#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008611#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8612#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008613#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8614#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8615#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8616#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8617#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8618#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8619#define CLOCKSTOP (1 << 1)
8620#define EOT_DISABLE (1 << 0)
8621
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308622#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008623#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008624#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008625#define LP_BYTECLK_SHIFT 0
8626#define LP_BYTECLK_MASK (0xffff << 0)
8627
Deepak Mb426f982017-02-17 18:13:30 +05308628#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
8629#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
8630#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
8631
8632#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
8633#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
8634#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
8635
Jani Nikula3230bf12013-08-27 15:12:16 +03008636/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308637#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008638#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008639#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008640
8641/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308642#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008643#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008644#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008645
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308646#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008647#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008648#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308649#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008650#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008651#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008652#define LONG_PACKET_WORD_COUNT_SHIFT 8
8653#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8654#define SHORT_PACKET_PARAM_SHIFT 8
8655#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8656#define VIRTUAL_CHANNEL_SHIFT 6
8657#define VIRTUAL_CHANNEL_MASK (3 << 6)
8658#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008659#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008660/* data type values, see include/video/mipi_display.h */
8661
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308662#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008663#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008664#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008665#define DPI_FIFO_EMPTY (1 << 28)
8666#define DBI_FIFO_EMPTY (1 << 27)
8667#define LP_CTRL_FIFO_EMPTY (1 << 26)
8668#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8669#define LP_CTRL_FIFO_FULL (1 << 24)
8670#define HS_CTRL_FIFO_EMPTY (1 << 18)
8671#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8672#define HS_CTRL_FIFO_FULL (1 << 16)
8673#define LP_DATA_FIFO_EMPTY (1 << 10)
8674#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8675#define LP_DATA_FIFO_FULL (1 << 8)
8676#define HS_DATA_FIFO_EMPTY (1 << 2)
8677#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8678#define HS_DATA_FIFO_FULL (1 << 0)
8679
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308680#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008681#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008682#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008683#define DBI_HS_LP_MODE_MASK (1 << 0)
8684#define DBI_LP_MODE (1 << 0)
8685#define DBI_HS_MODE (0 << 0)
8686
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308687#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008688#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008689#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008690#define EXIT_ZERO_COUNT_SHIFT 24
8691#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8692#define TRAIL_COUNT_SHIFT 16
8693#define TRAIL_COUNT_MASK (0x1f << 16)
8694#define CLK_ZERO_COUNT_SHIFT 8
8695#define CLK_ZERO_COUNT_MASK (0xff << 8)
8696#define PREPARE_COUNT_SHIFT 0
8697#define PREPARE_COUNT_MASK (0x3f << 0)
8698
8699/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308700#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008701#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008702#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008704#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8705#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8706#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008707#define LP_HS_SSW_CNT_SHIFT 16
8708#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8709#define HS_LP_PWR_SW_CNT_SHIFT 0
8710#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8711
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308712#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008713#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008714#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008715#define STOP_STATE_STALL_COUNTER_SHIFT 0
8716#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8717
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308718#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008719#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008720#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308721#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008722#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008723#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008724#define RX_CONTENTION_DETECTED (1 << 0)
8725
8726/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308727#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008728#define DBI_TYPEC_ENABLE (1 << 31)
8729#define DBI_TYPEC_WIP (1 << 30)
8730#define DBI_TYPEC_OPTION_SHIFT 28
8731#define DBI_TYPEC_OPTION_MASK (3 << 28)
8732#define DBI_TYPEC_FREQ_SHIFT 24
8733#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8734#define DBI_TYPEC_OVERRIDE (1 << 8)
8735#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8736#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8737
8738
8739/* MIPI adapter registers */
8740
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308741#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008742#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008743#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008744#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8745#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8746#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8747#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8748#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8749#define READ_REQUEST_PRIORITY_SHIFT 3
8750#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8751#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8752#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8753#define RGB_FLIP_TO_BGR (1 << 2)
8754
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008755#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308756#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308757#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05308758#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
8759#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
8760#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
8761#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
8762#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
8763#define GLK_LP_WAKE (1 << 22)
8764#define GLK_LP11_LOW_PWR_MODE (1 << 21)
8765#define GLK_LP00_LOW_PWR_MODE (1 << 20)
8766#define GLK_FIREWALL_ENABLE (1 << 16)
8767#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
8768#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
8769#define BXT_DSC_ENABLE (1 << 3)
8770#define BXT_RGB_FLIP (1 << 2)
8771#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
8772#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308773
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308774#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008775#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008776#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008777#define DATA_MEM_ADDRESS_SHIFT 5
8778#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8779#define DATA_VALID (1 << 0)
8780
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308781#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008782#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008783#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008784#define DATA_LENGTH_SHIFT 0
8785#define DATA_LENGTH_MASK (0xfffff << 0)
8786
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308787#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008788#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008789#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008790#define COMMAND_MEM_ADDRESS_SHIFT 5
8791#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8792#define AUTO_PWG_ENABLE (1 << 2)
8793#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8794#define COMMAND_VALID (1 << 0)
8795
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308796#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008797#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008798#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008799#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8800#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8801
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308802#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008803#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008804#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008805
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308806#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008807#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008808#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008809#define READ_DATA_VALID(n) (1 << (n))
8810
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008811/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008812#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8813#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008814
Peter Antoine3bbaba02015-07-10 20:13:11 +03008815/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008816#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008818#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8819#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8820#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8821#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8822#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008823
Tim Gored5165eb2016-02-04 11:49:34 +00008824/* gamt regs */
8825#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8826#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8827#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8828#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8829#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8830
Jesse Barnes585fb112008-07-29 11:54:06 -07008831#endif /* _I915_REG_H_ */