blob: f2321785cbd61bc2b1a36e0bac7efbca46244a74 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulae67005e2018-06-29 13:20:39 +0300142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
Jani Nikulace646452017-01-27 17:57:06 +0200155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
Jani Nikulae67005e2018-06-29 13:20:39 +0300157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
Jani Nikulae67005e2018-06-29 13:20:39 +0300164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Jani Nikulae67005e2018-06-29 13:20:39 +0300170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
Rodrigo Vivia927c922017-06-09 15:26:04 -0700171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Jani Nikulace646452017-01-27 17:57:06 +0200172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300174
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100184 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000188/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000189
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200198
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000206#define MAX_ENGINE_CLASS 4
207
Oscar Mateod02b98b2018-04-05 17:00:50 +0300208#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200209#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700210
Jesse Barnes585fb112008-07-29 11:54:06 -0700211/* PCI config space */
212
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300220/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300221
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300245#define GCDGMBUS 0xcc
246
Jesse Barnesf97108d2010-01-29 11:27:07 -0800247#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100278
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300279#define ASLE 0xe4
280#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700281
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
287
Jesse Barnes585fb112008-07-29 11:54:06 -0700288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700297#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200307#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200319#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100320#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200321#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
Eric Anholtcff458c2010-11-18 09:31:14 +0800333
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100337#define PP_DIR_DCLV_2G 0xffffffff
338
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348#define GEN8_RPCS_SS_CNT_SHIFT 8
349#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350#define GEN8_RPCS_EU_MAX_SHIFT 4
351#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352#define GEN8_RPCS_EU_MIN_SHIFT 0
353#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
354
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100355#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356/* HSW only */
357#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361/* HSW+ */
362#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364#define HSW_RCS_INHIBIT (1 << 8)
365/* Gen8 */
366#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200377#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700378#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379#define ECOCHK_SNB_BIT (1 << 10)
380#define ECOCHK_DIS_TLB (1 << 8)
381#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200390#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700391#define ECOBITS_SNB_BIT (1 << 13)
392#define ECOBITS_PPGTT_CACHE64B (3 << 8)
393#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200395#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700396#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200398#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300399#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
400#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
401#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
402#define GEN6_STOLEN_RESERVED_1M (0 << 4)
403#define GEN6_STOLEN_RESERVED_512K (1 << 4)
404#define GEN6_STOLEN_RESERVED_256K (2 << 4)
405#define GEN6_STOLEN_RESERVED_128K (3 << 4)
406#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
407#define GEN7_STOLEN_RESERVED_1M (0 << 5)
408#define GEN7_STOLEN_RESERVED_256K (1 << 5)
409#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
410#define GEN8_STOLEN_RESERVED_1M (0 << 7)
411#define GEN8_STOLEN_RESERVED_2M (1 << 7)
412#define GEN8_STOLEN_RESERVED_4M (2 << 7)
413#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200414#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700415#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200416
Jesse Barnes585fb112008-07-29 11:54:06 -0700417/* VGA stuff */
418
419#define VGA_ST01_MDA 0x3ba
420#define VGA_ST01_CGA 0x3da
421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200422#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700423#define VGA_MSR_WRITE 0x3c2
424#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700425#define VGA_MSR_MEM_EN (1 << 1)
426#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700427
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300428#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100429#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300430#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700431
432#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700433#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700434#define VGA_AR_DATA_WRITE 0x3c0
435#define VGA_AR_DATA_READ 0x3c1
436
437#define VGA_GR_INDEX 0x3ce
438#define VGA_GR_DATA 0x3cf
439/* GR05 */
440#define VGA_GR_MEM_READ_MODE_SHIFT 3
441#define VGA_GR_MEM_READ_MODE_PLANE 1
442/* GR06 */
443#define VGA_GR_MEM_MODE_MASK 0xc
444#define VGA_GR_MEM_MODE_SHIFT 2
445#define VGA_GR_MEM_A0000_AFFFF 0
446#define VGA_GR_MEM_A0000_BFFFF 1
447#define VGA_GR_MEM_B0000_B7FFF 2
448#define VGA_GR_MEM_B0000_BFFFF 3
449
450#define VGA_DACMASK 0x3c6
451#define VGA_DACRX 0x3c7
452#define VGA_DACWX 0x3c8
453#define VGA_DACDATA 0x3c9
454
455#define VGA_CR_INDEX_MDA 0x3b4
456#define VGA_CR_DATA_MDA 0x3b5
457#define VGA_CR_INDEX_CGA 0x3d4
458#define VGA_CR_DATA_CGA 0x3d5
459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200460#define MI_PREDICATE_SRC0 _MMIO(0x2400)
461#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
462#define MI_PREDICATE_SRC1 _MMIO(0x2408)
463#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200465#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700466#define LOWER_SLICE_ENABLED (1 << 0)
467#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300468
Jesse Barnes585fb112008-07-29 11:54:06 -0700469/*
Brad Volkin5947de92014-02-18 10:15:50 -0800470 * Registers used only by the command parser
471 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200472#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200474#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
475#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
476#define HS_INVOCATION_COUNT _MMIO(0x2300)
477#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
478#define DS_INVOCATION_COUNT _MMIO(0x2308)
479#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
480#define IA_VERTICES_COUNT _MMIO(0x2310)
481#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
482#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
483#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
484#define VS_INVOCATION_COUNT _MMIO(0x2320)
485#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
486#define GS_INVOCATION_COUNT _MMIO(0x2328)
487#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
488#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
489#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
490#define CL_INVOCATION_COUNT _MMIO(0x2338)
491#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
492#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
493#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
494#define PS_INVOCATION_COUNT _MMIO(0x2348)
495#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
496#define PS_DEPTH_COUNT _MMIO(0x2350)
497#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800498
499/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200500#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
501#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200503#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
504#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200506#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
507#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
508#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
509#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
510#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
511#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200513#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
514#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
515#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700516
Jordan Justen1b850662016-03-06 23:30:29 -0800517/* There are the 16 64-bit CS General Purpose Registers */
518#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
519#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
520
Robert Bragga9417952016-11-07 19:49:48 +0000521#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000522#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
523#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
524#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700525#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
526#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
527#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
528#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
529#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
530#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
531#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
532#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
533#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000534#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700535#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
536#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000537
538#define GEN8_OACTXID _MMIO(0x2364)
539
Robert Bragg19f81df2017-06-13 12:23:03 +0100540#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700541#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
542#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
543#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
544#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100545
Robert Braggd7965152016-11-07 19:49:52 +0000546#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700547#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
548#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
549#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
550#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000551#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700552#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
553#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000554
555#define GEN8_OACTXCONTROL _MMIO(0x2360)
556#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
557#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700558#define GEN8_OA_TIMER_ENABLE (1 << 1)
559#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000560
561#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700562#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
563#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
564#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
565#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000566
Robert Bragg19f81df2017-06-13 12:23:03 +0100567#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000568#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100569#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000570
571#define GEN7_OASTATUS1 _MMIO(0x2364)
572#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700573#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
574#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
575#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000576
577#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100578#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
579#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000580
581#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700582#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
583#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
584#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
585#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000586
587#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100588#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000589#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100590#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000591
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700592#define OABUFFER_SIZE_128K (0 << 3)
593#define OABUFFER_SIZE_256K (1 << 3)
594#define OABUFFER_SIZE_512K (2 << 3)
595#define OABUFFER_SIZE_1M (3 << 3)
596#define OABUFFER_SIZE_2M (4 << 3)
597#define OABUFFER_SIZE_4M (5 << 3)
598#define OABUFFER_SIZE_8M (6 << 3)
599#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000600
Robert Bragg19f81df2017-06-13 12:23:03 +0100601/*
602 * Flexible, Aggregate EU Counter Registers.
603 * Note: these aren't contiguous
604 */
Robert Braggd7965152016-11-07 19:49:52 +0000605#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100606#define EU_PERF_CNTL1 _MMIO(0xe558)
607#define EU_PERF_CNTL2 _MMIO(0xe658)
608#define EU_PERF_CNTL3 _MMIO(0xe758)
609#define EU_PERF_CNTL4 _MMIO(0xe45c)
610#define EU_PERF_CNTL5 _MMIO(0xe55c)
611#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000612
Robert Braggd7965152016-11-07 19:49:52 +0000613/*
614 * OA Boolean state
615 */
616
Robert Braggd7965152016-11-07 19:49:52 +0000617#define OASTARTTRIG1 _MMIO(0x2710)
618#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
619#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
620
621#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700622#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
623#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
624#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
625#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
626#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
627#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
628#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
629#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
630#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
631#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
632#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
633#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
634#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
635#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
636#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
637#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
638#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
639#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
640#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
641#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
642#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
643#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
644#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
645#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
646#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
647#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
648#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
649#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
650#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000651
652#define OASTARTTRIG3 _MMIO(0x2718)
653#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
654#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
655#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
656#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
657#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
658#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
659#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
660#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
661#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
662
663#define OASTARTTRIG4 _MMIO(0x271c)
664#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
665#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
666#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
667#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
668#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
669#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
670#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
671#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
672#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
673
674#define OASTARTTRIG5 _MMIO(0x2720)
675#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
676#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
677
678#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700679#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
680#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
681#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
682#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
683#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
684#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
685#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
686#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
687#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
688#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
689#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
690#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
691#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
692#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
693#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
694#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
695#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
696#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
697#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
698#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
699#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
700#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
701#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
702#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
703#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
704#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
705#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
706#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
707#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000708
709#define OASTARTTRIG7 _MMIO(0x2728)
710#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
711#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
712#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
713#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
714#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
715#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
716#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
717#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
718#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
719
720#define OASTARTTRIG8 _MMIO(0x272c)
721#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
722#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
723#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
724#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
725#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
726#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
727#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
728#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
729#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
730
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100731#define OAREPORTTRIG1 _MMIO(0x2740)
732#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
733#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
734
735#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700736#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
737#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
738#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
739#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
740#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
741#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
742#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
743#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
744#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
745#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
746#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
747#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
748#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
749#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
750#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
751#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
752#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
753#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
754#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
755#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
756#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
757#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
758#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
759#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
760#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100761
762#define OAREPORTTRIG3 _MMIO(0x2748)
763#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
764#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
765#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
766#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
767#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
768#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
769#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
770#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
771#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
772
773#define OAREPORTTRIG4 _MMIO(0x274c)
774#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
775#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
776#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
777#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
778#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
779#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
780#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
781#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
782#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
783
784#define OAREPORTTRIG5 _MMIO(0x2750)
785#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
786#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
787
788#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700789#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
790#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
791#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
792#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
793#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
794#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
795#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
796#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
797#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
798#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
799#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
800#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
801#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
802#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
803#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
804#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
805#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
806#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
807#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
808#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
809#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
810#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
811#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
812#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
813#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100814
815#define OAREPORTTRIG7 _MMIO(0x2758)
816#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
817#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OAREPORTTRIG8 _MMIO(0x275c)
827#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
828#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
836
Robert Braggd7965152016-11-07 19:49:52 +0000837/* CECX_0 */
838#define OACEC_COMPARE_LESS_OR_EQUAL 6
839#define OACEC_COMPARE_NOT_EQUAL 5
840#define OACEC_COMPARE_LESS_THAN 4
841#define OACEC_COMPARE_GREATER_OR_EQUAL 3
842#define OACEC_COMPARE_EQUAL 2
843#define OACEC_COMPARE_GREATER_THAN 1
844#define OACEC_COMPARE_ANY_EQUAL 0
845
846#define OACEC_COMPARE_VALUE_MASK 0xffff
847#define OACEC_COMPARE_VALUE_SHIFT 3
848
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700849#define OACEC_SELECT_NOA (0 << 19)
850#define OACEC_SELECT_PREV (1 << 19)
851#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000852
853/* CECX_1 */
854#define OACEC_MASK_MASK 0xffff
855#define OACEC_CONSIDERATIONS_MASK 0xffff
856#define OACEC_CONSIDERATIONS_SHIFT 16
857
858#define OACEC0_0 _MMIO(0x2770)
859#define OACEC0_1 _MMIO(0x2774)
860#define OACEC1_0 _MMIO(0x2778)
861#define OACEC1_1 _MMIO(0x277c)
862#define OACEC2_0 _MMIO(0x2780)
863#define OACEC2_1 _MMIO(0x2784)
864#define OACEC3_0 _MMIO(0x2788)
865#define OACEC3_1 _MMIO(0x278c)
866#define OACEC4_0 _MMIO(0x2790)
867#define OACEC4_1 _MMIO(0x2794)
868#define OACEC5_0 _MMIO(0x2798)
869#define OACEC5_1 _MMIO(0x279c)
870#define OACEC6_0 _MMIO(0x27a0)
871#define OACEC6_1 _MMIO(0x27a4)
872#define OACEC7_0 _MMIO(0x27a8)
873#define OACEC7_1 _MMIO(0x27ac)
874
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100875/* OA perf counters */
876#define OA_PERFCNT1_LO _MMIO(0x91B8)
877#define OA_PERFCNT1_HI _MMIO(0x91BC)
878#define OA_PERFCNT2_LO _MMIO(0x91C0)
879#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000880#define OA_PERFCNT3_LO _MMIO(0x91C8)
881#define OA_PERFCNT3_HI _MMIO(0x91CC)
882#define OA_PERFCNT4_LO _MMIO(0x91D8)
883#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100884
885#define OA_PERFMATRIX_LO _MMIO(0x91C8)
886#define OA_PERFMATRIX_HI _MMIO(0x91CC)
887
888/* RPM unit config (Gen8+) */
889#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000890#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
891#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
892#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
893#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200894#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
895#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
896#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
897#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
899#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000900#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
901#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
902
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100903#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000904#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100905
Lionel Landwerlindab91782017-11-10 19:08:44 +0000906/* GPM unit config (Gen9+) */
907#define CTC_MODE _MMIO(0xA26C)
908#define CTC_SOURCE_PARAMETER_MASK 1
909#define CTC_SOURCE_CRYSTAL_CLOCK 0
910#define CTC_SOURCE_DIVIDE_LOGIC 1
911#define CTC_SHIFT_PARAMETER_SHIFT 1
912#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
913
Lionel Landwerlin58885762017-11-10 19:08:42 +0000914/* RCP unit config (Gen8+) */
915#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100916
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000917/* NOA (HSW) */
918#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
919#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
920#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
921#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
922#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
923#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
924#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
925#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
926#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
927#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
928
929#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
930
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100931/* NOA (Gen8+) */
932#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
933
934#define MICRO_BP0_0 _MMIO(0x9800)
935#define MICRO_BP0_2 _MMIO(0x9804)
936#define MICRO_BP0_1 _MMIO(0x9808)
937
938#define MICRO_BP1_0 _MMIO(0x980C)
939#define MICRO_BP1_2 _MMIO(0x9810)
940#define MICRO_BP1_1 _MMIO(0x9814)
941
942#define MICRO_BP2_0 _MMIO(0x9818)
943#define MICRO_BP2_2 _MMIO(0x981C)
944#define MICRO_BP2_1 _MMIO(0x9820)
945
946#define MICRO_BP3_0 _MMIO(0x9824)
947#define MICRO_BP3_2 _MMIO(0x9828)
948#define MICRO_BP3_1 _MMIO(0x982C)
949
950#define MICRO_BP_TRIGGER _MMIO(0x9830)
951#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
952#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
953#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
954
955#define GDT_CHICKEN_BITS _MMIO(0x9840)
956#define GT_NOA_ENABLE 0x00000080
957
958#define NOA_DATA _MMIO(0x986C)
959#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700960
Brad Volkin220375a2014-02-18 10:15:51 -0800961#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
962#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200963#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800964
Brad Volkin5947de92014-02-18 10:15:50 -0800965/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100966 * Reset registers
967 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200968#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700969#define DEBUG_RESET_FULL (1 << 7)
970#define DEBUG_RESET_RENDER (1 << 8)
971#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100972
Jesse Barnes57f350b2012-03-28 13:39:25 -0700973/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300974 * IOSF sideband
975 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200976#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300977#define IOSF_DEVFN_SHIFT 24
978#define IOSF_OPCODE_SHIFT 16
979#define IOSF_PORT_SHIFT 8
980#define IOSF_BYTE_ENABLES_SHIFT 4
981#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700982#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +0200983#define IOSF_PORT_BUNIT 0x03
984#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300985#define IOSF_PORT_NC 0x11
986#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300987#define IOSF_PORT_GPIO_NC 0x13
988#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200989#define IOSF_PORT_DPIO_2 0x1a
990#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200991#define IOSF_PORT_GPIO_SC 0x48
992#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200993#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200994#define CHV_IOSF_PORT_GPIO_N 0x13
995#define CHV_IOSF_PORT_GPIO_SE 0x48
996#define CHV_IOSF_PORT_GPIO_E 0xa8
997#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200998#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
999#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001000
Jesse Barnes30a970c2013-11-04 13:48:12 -08001001/* See configdb bunit SB addr map */
1002#define BUNIT_REG_BISOC 0x11
1003
Jesse Barnes30a970c2013-11-04 13:48:12 -08001004#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001005#define DSPFREQSTAT_SHIFT_CHV 24
1006#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1007#define DSPFREQGUAR_SHIFT_CHV 8
1008#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001009#define DSPFREQSTAT_SHIFT 30
1010#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1011#define DSPFREQGUAR_SHIFT 14
1012#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001013#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1014#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1015#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001016#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1017#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1018#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1019#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1020#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1021#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1022#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1023#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1024#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1025#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1026#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1027#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001028
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001029/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001030 * i915_power_well_id:
1031 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001032 * IDs used to look up power wells. Power wells accessed directly bypassing
1033 * the power domains framework must be assigned a unique ID. The rest of power
1034 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001035 */
1036enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001037 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001038
Imre Deak2183b492018-08-06 12:58:41 +03001039 VLV_DISP_PW_DISP2D,
1040 BXT_DISP_PW_DPIO_CMN_A,
1041 VLV_DISP_PW_DPIO_CMN_BC,
1042 GLK_DISP_PW_DPIO_CMN_C,
1043 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001044 HSW_DISP_PW_GLOBAL,
1045 SKL_DISP_PW_MISC_IO,
1046 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001047 SKL_DISP_PW_2,
1048};
1049
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001050#define PUNIT_REG_PWRGT_CTRL 0x60
1051#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001052#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1053#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1054#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1055#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1056#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1057
1058#define PUNIT_PWGT_IDX_RENDER 0
1059#define PUNIT_PWGT_IDX_MEDIA 1
1060#define PUNIT_PWGT_IDX_DISP2D 3
1061#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1062#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1063#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1064#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1065#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1066#define PUNIT_PWGT_IDX_DPIO_RX0 10
1067#define PUNIT_PWGT_IDX_DPIO_RX1 11
1068#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001069
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001070#define PUNIT_REG_GPU_LFM 0xd3
1071#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1072#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001073#define GPLLENABLE (1 << 4)
1074#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001075#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001076#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001077
1078#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1079#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1080
Deepak S095acd52015-01-17 11:05:59 +05301081#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1082#define FB_GFX_FREQ_FUSE_MASK 0xff
1083#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1084#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1085#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1086
1087#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1088#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1089
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001090#define PUNIT_REG_DDR_SETUP2 0x139
1091#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1092#define FORCE_DDR_LOW_FREQ (1 << 1)
1093#define FORCE_DDR_HIGH_FREQ (1 << 0)
1094
Deepak S2b6b3a02014-05-27 15:59:30 +05301095#define PUNIT_GPU_STATUS_REG 0xdb
1096#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1097#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1098#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1099#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1100
1101#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1102#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1103#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1104
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001105#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1106#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1107#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1108#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1109#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1110#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1111#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1112#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1113#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1114#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1115
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001116#define VLV_TURBO_SOC_OVERRIDE 0x04
1117#define VLV_OVERRIDE_EN 1
1118#define VLV_SOC_TDP_EN (1 << 1)
1119#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1120#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301121
ymohanmabe4fc042013-08-27 23:40:56 +03001122/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001123#define CCK_FUSE_REG 0x8
1124#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001125#define CCK_REG_DSI_PLL_FUSE 0x44
1126#define CCK_REG_DSI_PLL_CONTROL 0x48
1127#define DSI_PLL_VCO_EN (1 << 31)
1128#define DSI_PLL_LDO_GATE (1 << 30)
1129#define DSI_PLL_P1_POST_DIV_SHIFT 17
1130#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1131#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1132#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1133#define DSI_PLL_MUX_MASK (3 << 9)
1134#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1135#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1136#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1137#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1138#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1139#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1140#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1141#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1142#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1143#define DSI_PLL_LOCK (1 << 0)
1144#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1145#define DSI_PLL_LFSR (1 << 31)
1146#define DSI_PLL_FRACTION_EN (1 << 30)
1147#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1148#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1149#define DSI_PLL_USYNC_CNT_SHIFT 18
1150#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1151#define DSI_PLL_N1_DIV_SHIFT 16
1152#define DSI_PLL_N1_DIV_MASK (3 << 16)
1153#define DSI_PLL_M1_DIV_SHIFT 0
1154#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001155#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001156#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001157#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001158#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001159#define CCK_TRUNK_FORCE_ON (1 << 17)
1160#define CCK_TRUNK_FORCE_OFF (1 << 16)
1161#define CCK_FREQUENCY_STATUS (0x1f << 8)
1162#define CCK_FREQUENCY_STATUS_SHIFT 8
1163#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001164
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001165/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001166#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001168#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001169#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1170#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1171#define DPIO_SFR_BYPASS (1 << 1)
1172#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001173
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001174#define DPIO_PHY(pipe) ((pipe) >> 1)
1175#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1176
Daniel Vetter598fac62013-04-18 22:01:46 +02001177/*
1178 * Per pipe/PLL DPIO regs
1179 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001180#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001181#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001182#define DPIO_POST_DIV_DAC 0
1183#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1184#define DPIO_POST_DIV_LVDS1 2
1185#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001186#define DPIO_K_SHIFT (24) /* 4 bits */
1187#define DPIO_P1_SHIFT (21) /* 3 bits */
1188#define DPIO_P2_SHIFT (16) /* 5 bits */
1189#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001190#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001191#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1192#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001193#define _VLV_PLL_DW3_CH1 0x802c
1194#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001195
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001196#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001197#define DPIO_REFSEL_OVERRIDE 27
1198#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1199#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1200#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301201#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001202#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1203#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001204#define _VLV_PLL_DW5_CH1 0x8034
1205#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001206
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001207#define _VLV_PLL_DW7_CH0 0x801c
1208#define _VLV_PLL_DW7_CH1 0x803c
1209#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001210
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001211#define _VLV_PLL_DW8_CH0 0x8040
1212#define _VLV_PLL_DW8_CH1 0x8060
1213#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001215#define VLV_PLL_DW9_BCAST 0xc044
1216#define _VLV_PLL_DW9_CH0 0x8044
1217#define _VLV_PLL_DW9_CH1 0x8064
1218#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001219
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001220#define _VLV_PLL_DW10_CH0 0x8048
1221#define _VLV_PLL_DW10_CH1 0x8068
1222#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001223
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001224#define _VLV_PLL_DW11_CH0 0x804c
1225#define _VLV_PLL_DW11_CH1 0x806c
1226#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001227
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001228/* Spec for ref block start counts at DW10 */
1229#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001230
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001231#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001232
Daniel Vetter598fac62013-04-18 22:01:46 +02001233/*
1234 * Per DDI channel DPIO regs
1235 */
1236
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001237#define _VLV_PCS_DW0_CH0 0x8200
1238#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001239#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1240#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1241#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1242#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001243#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001244
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001245#define _VLV_PCS01_DW0_CH0 0x200
1246#define _VLV_PCS23_DW0_CH0 0x400
1247#define _VLV_PCS01_DW0_CH1 0x2600
1248#define _VLV_PCS23_DW0_CH1 0x2800
1249#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1250#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1251
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001252#define _VLV_PCS_DW1_CH0 0x8204
1253#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001254#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1255#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1256#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001257#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001258#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001259#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001260
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001261#define _VLV_PCS01_DW1_CH0 0x204
1262#define _VLV_PCS23_DW1_CH0 0x404
1263#define _VLV_PCS01_DW1_CH1 0x2604
1264#define _VLV_PCS23_DW1_CH1 0x2804
1265#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1266#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1267
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001268#define _VLV_PCS_DW8_CH0 0x8220
1269#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001270#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1271#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001272#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001273
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001274#define _VLV_PCS01_DW8_CH0 0x0220
1275#define _VLV_PCS23_DW8_CH0 0x0420
1276#define _VLV_PCS01_DW8_CH1 0x2620
1277#define _VLV_PCS23_DW8_CH1 0x2820
1278#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1279#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001280
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001281#define _VLV_PCS_DW9_CH0 0x8224
1282#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001283#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1284#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1285#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1286#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1287#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1288#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001289#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001290
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001291#define _VLV_PCS01_DW9_CH0 0x224
1292#define _VLV_PCS23_DW9_CH0 0x424
1293#define _VLV_PCS01_DW9_CH1 0x2624
1294#define _VLV_PCS23_DW9_CH1 0x2824
1295#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1296#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1297
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001298#define _CHV_PCS_DW10_CH0 0x8228
1299#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001300#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1301#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1302#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1303#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1304#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1305#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1306#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1307#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001308#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1309
Ville Syrjälä1966e592014-04-09 13:29:04 +03001310#define _VLV_PCS01_DW10_CH0 0x0228
1311#define _VLV_PCS23_DW10_CH0 0x0428
1312#define _VLV_PCS01_DW10_CH1 0x2628
1313#define _VLV_PCS23_DW10_CH1 0x2828
1314#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1315#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1316
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001317#define _VLV_PCS_DW11_CH0 0x822c
1318#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001319#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1320#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1321#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1322#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001323#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001324
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001325#define _VLV_PCS01_DW11_CH0 0x022c
1326#define _VLV_PCS23_DW11_CH0 0x042c
1327#define _VLV_PCS01_DW11_CH1 0x262c
1328#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001329#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1330#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001331
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001332#define _VLV_PCS01_DW12_CH0 0x0230
1333#define _VLV_PCS23_DW12_CH0 0x0430
1334#define _VLV_PCS01_DW12_CH1 0x2630
1335#define _VLV_PCS23_DW12_CH1 0x2830
1336#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1337#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1338
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001339#define _VLV_PCS_DW12_CH0 0x8230
1340#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001341#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1342#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1343#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1344#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1345#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001346#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001347
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001348#define _VLV_PCS_DW14_CH0 0x8238
1349#define _VLV_PCS_DW14_CH1 0x8438
1350#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001351
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001352#define _VLV_PCS_DW23_CH0 0x825c
1353#define _VLV_PCS_DW23_CH1 0x845c
1354#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define _VLV_TX_DW2_CH0 0x8288
1357#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001358#define DPIO_SWING_MARGIN000_SHIFT 16
1359#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001360#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001361#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001362
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001363#define _VLV_TX_DW3_CH0 0x828c
1364#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001365/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001366#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001367#define DPIO_SWING_MARGIN101_SHIFT 16
1368#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001369#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1370
1371#define _VLV_TX_DW4_CH0 0x8290
1372#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001373#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1374#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001375#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1376#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001377#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1378
1379#define _VLV_TX3_DW4_CH0 0x690
1380#define _VLV_TX3_DW4_CH1 0x2a90
1381#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1382
1383#define _VLV_TX_DW5_CH0 0x8294
1384#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001385#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001386#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001387
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001388#define _VLV_TX_DW11_CH0 0x82ac
1389#define _VLV_TX_DW11_CH1 0x84ac
1390#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001391
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001392#define _VLV_TX_DW14_CH0 0x82b8
1393#define _VLV_TX_DW14_CH1 0x84b8
1394#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301395
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001396/* CHV dpPhy registers */
1397#define _CHV_PLL_DW0_CH0 0x8000
1398#define _CHV_PLL_DW0_CH1 0x8180
1399#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1400
1401#define _CHV_PLL_DW1_CH0 0x8004
1402#define _CHV_PLL_DW1_CH1 0x8184
1403#define DPIO_CHV_N_DIV_SHIFT 8
1404#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1405#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1406
1407#define _CHV_PLL_DW2_CH0 0x8008
1408#define _CHV_PLL_DW2_CH1 0x8188
1409#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1410
1411#define _CHV_PLL_DW3_CH0 0x800c
1412#define _CHV_PLL_DW3_CH1 0x818c
1413#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1414#define DPIO_CHV_FIRST_MOD (0 << 8)
1415#define DPIO_CHV_SECOND_MOD (1 << 8)
1416#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301417#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001418#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1419
1420#define _CHV_PLL_DW6_CH0 0x8018
1421#define _CHV_PLL_DW6_CH1 0x8198
1422#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1423#define DPIO_CHV_INT_COEFF_SHIFT 8
1424#define DPIO_CHV_PROP_COEFF_SHIFT 0
1425#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1426
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301427#define _CHV_PLL_DW8_CH0 0x8020
1428#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301429#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1430#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301431#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1432
1433#define _CHV_PLL_DW9_CH0 0x8024
1434#define _CHV_PLL_DW9_CH1 0x81A4
1435#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301436#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301437#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1438#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1439
Ville Syrjälä6669e392015-07-08 23:46:00 +03001440#define _CHV_CMN_DW0_CH0 0x8100
1441#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1442#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1443#define DPIO_ALLDL_POWERDOWN (1 << 1)
1444#define DPIO_ANYDL_POWERDOWN (1 << 0)
1445
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001446#define _CHV_CMN_DW5_CH0 0x8114
1447#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1448#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1449#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1450#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1451#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1452#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1453#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1454#define CHV_BUFLEFTENA1_MASK (3 << 22)
1455
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001456#define _CHV_CMN_DW13_CH0 0x8134
1457#define _CHV_CMN_DW0_CH1 0x8080
1458#define DPIO_CHV_S1_DIV_SHIFT 21
1459#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1460#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1461#define DPIO_CHV_K_DIV_SHIFT 4
1462#define DPIO_PLL_FREQLOCK (1 << 1)
1463#define DPIO_PLL_LOCK (1 << 0)
1464#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1465
1466#define _CHV_CMN_DW14_CH0 0x8138
1467#define _CHV_CMN_DW1_CH1 0x8084
1468#define DPIO_AFC_RECAL (1 << 14)
1469#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001470#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1471#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1472#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1473#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1474#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1475#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1476#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1477#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001478#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1479
Ville Syrjälä9197c882014-04-09 13:29:05 +03001480#define _CHV_CMN_DW19_CH0 0x814c
1481#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001482#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1483#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001484#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001485#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001486
Ville Syrjälä9197c882014-04-09 13:29:05 +03001487#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1488
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001489#define CHV_CMN_DW28 0x8170
1490#define DPIO_CL1POWERDOWNEN (1 << 23)
1491#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001492#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1493#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1494#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1495#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001496
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001497#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001498#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001499#define DPIO_LRC_BYPASS (1 << 3)
1500
1501#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1502 (lane) * 0x200 + (offset))
1503
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001504#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1505#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1506#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1507#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1508#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1509#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1510#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1511#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1512#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1513#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1514#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001515#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1516#define DPIO_FRC_LATENCY_SHFIT 8
1517#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1518#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301519
1520/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001521#define _BXT_PHY0_BASE 0x6C000
1522#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001523#define _BXT_PHY2_BASE 0x163000
1524#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1525 _BXT_PHY1_BASE, \
1526 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001527
1528#define _BXT_PHY(phy, reg) \
1529 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1530
1531#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1532 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1533 (reg_ch1) - _BXT_PHY0_BASE))
1534#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1535 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301536
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001537#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301538#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301539
Imre Deake93da0a2016-06-13 16:44:37 +03001540#define _BXT_PHY_CTL_DDI_A 0x64C00
1541#define _BXT_PHY_CTL_DDI_B 0x64C10
1542#define _BXT_PHY_CTL_DDI_C 0x64C20
1543#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1544#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1545#define BXT_PHY_LANE_ENABLED (1 << 8)
1546#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1547 _BXT_PHY_CTL_DDI_B)
1548
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301549#define _PHY_CTL_FAMILY_EDP 0x64C80
1550#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001551#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301552#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001553#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1554 _PHY_CTL_FAMILY_EDP, \
1555 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301556
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301557/* BXT PHY PLL registers */
1558#define _PORT_PLL_A 0x46074
1559#define _PORT_PLL_B 0x46078
1560#define _PORT_PLL_C 0x4607c
1561#define PORT_PLL_ENABLE (1 << 31)
1562#define PORT_PLL_LOCK (1 << 30)
1563#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001564#define PORT_PLL_POWER_ENABLE (1 << 26)
1565#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001566#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301567
1568#define _PORT_PLL_EBB_0_A 0x162034
1569#define _PORT_PLL_EBB_0_B 0x6C034
1570#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001571#define PORT_PLL_P1_SHIFT 13
1572#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1573#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1574#define PORT_PLL_P2_SHIFT 8
1575#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1576#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001577#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1578 _PORT_PLL_EBB_0_B, \
1579 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301580
1581#define _PORT_PLL_EBB_4_A 0x162038
1582#define _PORT_PLL_EBB_4_B 0x6C038
1583#define _PORT_PLL_EBB_4_C 0x6C344
1584#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1585#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001586#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1587 _PORT_PLL_EBB_4_B, \
1588 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301589
1590#define _PORT_PLL_0_A 0x162100
1591#define _PORT_PLL_0_B 0x6C100
1592#define _PORT_PLL_0_C 0x6C380
1593/* PORT_PLL_0_A */
1594#define PORT_PLL_M2_MASK 0xFF
1595/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001596#define PORT_PLL_N_SHIFT 8
1597#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1598#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301599/* PORT_PLL_2_A */
1600#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1601/* PORT_PLL_3_A */
1602#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1603/* PORT_PLL_6_A */
1604#define PORT_PLL_PROP_COEFF_MASK 0xF
1605#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1606#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1607#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1608#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1609/* PORT_PLL_8_A */
1610#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301611/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001612#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1613#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301614/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001615#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301616#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301617#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001618#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001619#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1620 _PORT_PLL_0_B, \
1621 _PORT_PLL_0_C)
1622#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1623 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301624
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301625/* BXT PHY common lane registers */
1626#define _PORT_CL1CM_DW0_A 0x162000
1627#define _PORT_CL1CM_DW0_BC 0x6C000
1628#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301629#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001630#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301631
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001632#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1633#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001634#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001635
Paulo Zanoniad186f32018-02-05 13:40:43 -02001636#define _ICL_PORT_CL_DW5_A 0x162014
1637#define _ICL_PORT_CL_DW5_B 0x6C014
1638#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1639 _ICL_PORT_CL_DW5_B)
1640
Madhav Chauhan166869b2018-07-05 19:19:36 +05301641#define _CNL_PORT_CL_DW10_A 0x162028
1642#define _ICL_PORT_CL_DW10_B 0x6c028
1643#define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \
1644 _CNL_PORT_CL_DW10_A, \
1645 _ICL_PORT_CL_DW10_B)
1646#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1647#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1648#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1649#define PWR_UP_ALL_LANES (0x0 << 4)
1650#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1651#define PWR_DOWN_LN_3_2 (0xc << 4)
1652#define PWR_DOWN_LN_3 (0x8 << 4)
1653#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1654#define PWR_DOWN_LN_1_0 (0x3 << 4)
1655#define PWR_DOWN_LN_1 (0x2 << 4)
1656#define PWR_DOWN_LN_3_1 (0xa << 4)
1657#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1658#define PWR_DOWN_LN_MASK (0xf << 4)
1659#define PWR_DOWN_LN_SHIFT 4
1660
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301661#define _PORT_CL1CM_DW9_A 0x162024
1662#define _PORT_CL1CM_DW9_BC 0x6C024
1663#define IREF0RC_OFFSET_SHIFT 8
1664#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001665#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301666
1667#define _PORT_CL1CM_DW10_A 0x162028
1668#define _PORT_CL1CM_DW10_BC 0x6C028
1669#define IREF1RC_OFFSET_SHIFT 8
1670#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001671#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672
Imre Deak67ca07e2018-06-26 17:22:32 +03001673#define _ICL_PORT_CL_DW12_A 0x162030
1674#define _ICL_PORT_CL_DW12_B 0x6C030
1675#define ICL_LANE_ENABLE_AUX (1 << 0)
1676#define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1677 _ICL_PORT_CL_DW12_A, \
1678 _ICL_PORT_CL_DW12_B)
1679
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301680#define _PORT_CL1CM_DW28_A 0x162070
1681#define _PORT_CL1CM_DW28_BC 0x6C070
1682#define OCL1_POWER_DOWN_EN (1 << 23)
1683#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1684#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001685#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301686
1687#define _PORT_CL1CM_DW30_A 0x162078
1688#define _PORT_CL1CM_DW30_BC 0x6C078
1689#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001690#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301691
Rodrigo Vivi04416102017-06-09 15:26:06 -07001692#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1693#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1694#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1695#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1696#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1697#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1698#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1699#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1700#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1701#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301702#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001703 _CNL_PORT_PCS_DW1_GRP_AE, \
1704 _CNL_PORT_PCS_DW1_GRP_B, \
1705 _CNL_PORT_PCS_DW1_GRP_C, \
1706 _CNL_PORT_PCS_DW1_GRP_D, \
1707 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301708 _CNL_PORT_PCS_DW1_GRP_F))
1709
1710#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001711 _CNL_PORT_PCS_DW1_LN0_AE, \
1712 _CNL_PORT_PCS_DW1_LN0_B, \
1713 _CNL_PORT_PCS_DW1_LN0_C, \
1714 _CNL_PORT_PCS_DW1_LN0_D, \
1715 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301716 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301717
Manasi Navare5bb975d2018-03-23 10:24:13 -07001718#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1719#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1720#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1721#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301722#define _ICL_PORT_PCS_DW1_AUX_A 0x162304
1723#define _ICL_PORT_PCS_DW1_AUX_B 0x6c304
Manasi Navare5bb975d2018-03-23 10:24:13 -07001724#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1725 _ICL_PORT_PCS_DW1_GRP_A, \
1726 _ICL_PORT_PCS_DW1_GRP_B)
1727#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1728 _ICL_PORT_PCS_DW1_LN0_A, \
1729 _ICL_PORT_PCS_DW1_LN0_B)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301730#define ICL_PORT_PCS_DW1_AUX(port) _MMIO_PORT(port, \
1731 _ICL_PORT_PCS_DW1_AUX_A, \
1732 _ICL_PORT_PCS_DW1_AUX_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001733#define COMMON_KEEPER_EN (1 << 26)
1734
Mahesh Kumar4635b572018-03-14 13:36:52 +05301735/* CNL Port TX registers */
1736#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1737#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1738#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1739#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1740#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1741#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1742#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1743#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1744#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1745#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1746#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1747 _CNL_PORT_TX_AE_GRP_OFFSET, \
1748 _CNL_PORT_TX_B_GRP_OFFSET, \
1749 _CNL_PORT_TX_B_GRP_OFFSET, \
1750 _CNL_PORT_TX_D_GRP_OFFSET, \
1751 _CNL_PORT_TX_AE_GRP_OFFSET, \
1752 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001753 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301754#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1755 _CNL_PORT_TX_AE_LN0_OFFSET, \
1756 _CNL_PORT_TX_B_LN0_OFFSET, \
1757 _CNL_PORT_TX_B_LN0_OFFSET, \
1758 _CNL_PORT_TX_D_LN0_OFFSET, \
1759 _CNL_PORT_TX_AE_LN0_OFFSET, \
1760 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001761 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301762
1763#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1764#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001765#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1766#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1767#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1768#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301769#define _ICL_PORT_TX_DW2_AUX_A 0x162388
1770#define _ICL_PORT_TX_DW2_AUX_B 0x6c388
Manasi Navare5bb975d2018-03-23 10:24:13 -07001771#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1772 _ICL_PORT_TX_DW2_GRP_A, \
1773 _ICL_PORT_TX_DW2_GRP_B)
1774#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1775 _ICL_PORT_TX_DW2_LN0_A, \
1776 _ICL_PORT_TX_DW2_LN0_B)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301777#define ICL_PORT_TX_DW2_AUX(port) _MMIO_PORT(port, \
1778 _ICL_PORT_TX_DW2_AUX_A, \
1779 _ICL_PORT_TX_DW2_AUX_B)
Paulo Zanoni74875082018-03-23 12:58:53 -07001780#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001781#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001782#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001783#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301784#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1785#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001786#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001787#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001788
Rodrigo Vivi04416102017-06-09 15:26:06 -07001789#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1790#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301791#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1792#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1793#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001794 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301795 _CNL_PORT_TX_DW4_LN0_AE)))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001796#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1797#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1798#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1799#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1800#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301801#define _ICL_PORT_TX_DW4_AUX_A 0x162390
1802#define _ICL_PORT_TX_DW4_AUX_B 0x6c390
Manasi Navare5bb975d2018-03-23 10:24:13 -07001803#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1804 _ICL_PORT_TX_DW4_GRP_A, \
1805 _ICL_PORT_TX_DW4_GRP_B)
1806#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1807 _ICL_PORT_TX_DW4_LN0_A, \
1808 _ICL_PORT_TX_DW4_LN0_B) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001809 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1810 _ICL_PORT_TX_DW4_LN0_A)))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301811#define ICL_PORT_TX_DW4_AUX(port) _MMIO_PORT(port, \
1812 _ICL_PORT_TX_DW4_AUX_A, \
1813 _ICL_PORT_TX_DW4_AUX_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001814#define LOADGEN_SELECT (1 << 31)
1815#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001816#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001817#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001818#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001819#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001820#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001821
Mahesh Kumar4635b572018-03-14 13:36:52 +05301822#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1823#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001824#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1825#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1826#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1827#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301828#define _ICL_PORT_TX_DW5_AUX_A 0x162394
1829#define _ICL_PORT_TX_DW5_AUX_B 0x6c394
Manasi Navare5bb975d2018-03-23 10:24:13 -07001830#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1831 _ICL_PORT_TX_DW5_GRP_A, \
1832 _ICL_PORT_TX_DW5_GRP_B)
1833#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1834 _ICL_PORT_TX_DW5_LN0_A, \
1835 _ICL_PORT_TX_DW5_LN0_B)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301836#define ICL_PORT_TX_DW5_AUX(port) _MMIO_PORT(port, \
1837 _ICL_PORT_TX_DW5_AUX_A, \
1838 _ICL_PORT_TX_DW5_AUX_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001839#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001840#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001841#define TAP3_DISABLE (1 << 29)
1842#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001843#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001844#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001845#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001846
Mahesh Kumar4635b572018-03-14 13:36:52 +05301847#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1848#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001849#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001850#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001851
Manasi Navarea38bb302018-07-13 12:43:13 -07001852#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001853 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1854
Manasi Navarea38bb302018-07-13 12:43:13 -07001855#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1856#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1857#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1858#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1859#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1860#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1861#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1862#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1863#define MG_TX1_LINK_PARAMS(port, ln) \
1864 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1865 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1866 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001867
Manasi Navarea38bb302018-07-13 12:43:13 -07001868#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1869#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1870#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1871#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1872#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1873#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1874#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1875#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1876#define MG_TX2_LINK_PARAMS(port, ln) \
1877 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1878 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1879 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1880#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001881
Manasi Navarea38bb302018-07-13 12:43:13 -07001882#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1883#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1884#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1885#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1886#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1887#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1888#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1889#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1890#define MG_TX1_PISO_READLOAD(port, ln) \
1891 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1892 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1893 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001894
Manasi Navarea38bb302018-07-13 12:43:13 -07001895#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1896#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1897#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1898#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1899#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1900#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1901#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1902#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1903#define MG_TX2_PISO_READLOAD(port, ln) \
1904 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1905 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1906 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1907#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001908
Manasi Navarea38bb302018-07-13 12:43:13 -07001909#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1910#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1911#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1912#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1913#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1914#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1915#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1916#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1917#define MG_TX1_SWINGCTRL(port, ln) \
1918 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1919 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1920 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001921
Manasi Navarea38bb302018-07-13 12:43:13 -07001922#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1923#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1924#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1925#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1926#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1927#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1928#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1929#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1930#define MG_TX2_SWINGCTRL(port, ln) \
1931 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1932 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1933 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1934#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1935#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001936
Manasi Navarea38bb302018-07-13 12:43:13 -07001937#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1938#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1939#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1940#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1941#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1942#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1943#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1944#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1945#define MG_TX1_DRVCTRL(port, ln) \
1946 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1947 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1948 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001949
Manasi Navarea38bb302018-07-13 12:43:13 -07001950#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1951#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1952#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1953#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1954#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1955#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1956#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1957#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1958#define MG_TX2_DRVCTRL(port, ln) \
1959 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
1960 MG_TX_DRVCTRL_TX2LN0_PORT2, \
1961 MG_TX_DRVCTRL_TX2LN1_PORT1)
1962#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1963#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1964#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1965#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1966#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1967#define CRI_LOADGEN_SEL(x) ((x) << 12)
1968#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
1969
1970#define MG_CLKHUB_LN0_PORT1 0x16839C
1971#define MG_CLKHUB_LN1_PORT1 0x16879C
1972#define MG_CLKHUB_LN0_PORT2 0x16939C
1973#define MG_CLKHUB_LN1_PORT2 0x16979C
1974#define MG_CLKHUB_LN0_PORT3 0x16A39C
1975#define MG_CLKHUB_LN1_PORT3 0x16A79C
1976#define MG_CLKHUB_LN0_PORT4 0x16B39C
1977#define MG_CLKHUB_LN1_PORT4 0x16B79C
1978#define MG_CLKHUB(port, ln) \
1979 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
1980 MG_CLKHUB_LN0_PORT2, \
1981 MG_CLKHUB_LN1_PORT1)
1982#define CFG_LOW_RATE_LKREN_EN (1 << 11)
1983
1984#define MG_TX_DCC_TX1LN0_PORT1 0x168110
1985#define MG_TX_DCC_TX1LN1_PORT1 0x168510
1986#define MG_TX_DCC_TX1LN0_PORT2 0x169110
1987#define MG_TX_DCC_TX1LN1_PORT2 0x169510
1988#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
1989#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
1990#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
1991#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
1992#define MG_TX1_DCC(port, ln) \
1993 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
1994 MG_TX_DCC_TX1LN0_PORT2, \
1995 MG_TX_DCC_TX1LN1_PORT1)
1996#define MG_TX_DCC_TX2LN0_PORT1 0x168090
1997#define MG_TX_DCC_TX2LN1_PORT1 0x168490
1998#define MG_TX_DCC_TX2LN0_PORT2 0x169090
1999#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2000#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2001#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2002#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2003#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2004#define MG_TX2_DCC(port, ln) \
2005 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2006 MG_TX_DCC_TX2LN0_PORT2, \
2007 MG_TX_DCC_TX2LN1_PORT1)
2008#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2009#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2010#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002011
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002012#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2013#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2014#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2015#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2016#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2017#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2018#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2019#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2020#define MG_DP_MODE(port, ln) \
2021 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2022 MG_DP_MODE_LN0_ACU_PORT2, \
2023 MG_DP_MODE_LN1_ACU_PORT1)
2024#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2025#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002026#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2027#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2028#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2029#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2030#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2031
2032#define MG_MISC_SUS0_PORT1 0x168814
2033#define MG_MISC_SUS0_PORT2 0x169814
2034#define MG_MISC_SUS0_PORT3 0x16A814
2035#define MG_MISC_SUS0_PORT4 0x16B814
2036#define MG_MISC_SUS0(tc_port) \
2037 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2038#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2039#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2040#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2041#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2042#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2043#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2044#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2045#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002046
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002047/* The spec defines this only for BXT PHY0, but lets assume that this
2048 * would exist for PHY1 too if it had a second channel.
2049 */
2050#define _PORT_CL2CM_DW6_A 0x162358
2051#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002052#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302053#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2054
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07002055#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2056#define COMP_INIT (1 << 31)
2057#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2058#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2059#define PROCESS_INFO_DOT_0 (0 << 26)
2060#define PROCESS_INFO_DOT_1 (1 << 26)
2061#define PROCESS_INFO_DOT_4 (2 << 26)
2062#define PROCESS_INFO_MASK (7 << 26)
2063#define PROCESS_INFO_SHIFT 26
2064#define VOLTAGE_INFO_0_85V (0 << 24)
2065#define VOLTAGE_INFO_0_95V (1 << 24)
2066#define VOLTAGE_INFO_1_05V (2 << 24)
2067#define VOLTAGE_INFO_MASK (3 << 24)
2068#define VOLTAGE_INFO_SHIFT 24
2069#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2070#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2071
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02002072#define _ICL_PORT_COMP_DW0_A 0x162100
2073#define _ICL_PORT_COMP_DW0_B 0x6C100
2074#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2075 _ICL_PORT_COMP_DW0_B)
2076#define _ICL_PORT_COMP_DW1_A 0x162104
2077#define _ICL_PORT_COMP_DW1_B 0x6C104
2078#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2079 _ICL_PORT_COMP_DW1_B)
2080#define _ICL_PORT_COMP_DW3_A 0x16210C
2081#define _ICL_PORT_COMP_DW3_B 0x6C10C
2082#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2083 _ICL_PORT_COMP_DW3_B)
2084#define _ICL_PORT_COMP_DW9_A 0x162124
2085#define _ICL_PORT_COMP_DW9_B 0x6C124
2086#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2087 _ICL_PORT_COMP_DW9_B)
2088#define _ICL_PORT_COMP_DW10_A 0x162128
2089#define _ICL_PORT_COMP_DW10_B 0x6C128
2090#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2091 _ICL_PORT_COMP_DW10_A, \
2092 _ICL_PORT_COMP_DW10_B)
2093
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002094/* ICL PHY DFLEX registers */
2095#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2096#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2097#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2098
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302099/* BXT PHY Ref registers */
2100#define _PORT_REF_DW3_A 0x16218C
2101#define _PORT_REF_DW3_BC 0x6C18C
2102#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002103#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302104
2105#define _PORT_REF_DW6_A 0x162198
2106#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002107#define GRC_CODE_SHIFT 24
2108#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302109#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002110#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302111#define GRC_CODE_SLOW_SHIFT 8
2112#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2113#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002114#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302115
2116#define _PORT_REF_DW8_A 0x1621A0
2117#define _PORT_REF_DW8_BC 0x6C1A0
2118#define GRC_DIS (1 << 15)
2119#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002120#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302121
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302122/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302123#define _PORT_PCS_DW10_LN01_A 0x162428
2124#define _PORT_PCS_DW10_LN01_B 0x6C428
2125#define _PORT_PCS_DW10_LN01_C 0x6C828
2126#define _PORT_PCS_DW10_GRP_A 0x162C28
2127#define _PORT_PCS_DW10_GRP_B 0x6CC28
2128#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002129#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2130 _PORT_PCS_DW10_LN01_B, \
2131 _PORT_PCS_DW10_LN01_C)
2132#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2133 _PORT_PCS_DW10_GRP_B, \
2134 _PORT_PCS_DW10_GRP_C)
2135
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302136#define TX2_SWING_CALC_INIT (1 << 31)
2137#define TX1_SWING_CALC_INIT (1 << 30)
2138
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302139#define _PORT_PCS_DW12_LN01_A 0x162430
2140#define _PORT_PCS_DW12_LN01_B 0x6C430
2141#define _PORT_PCS_DW12_LN01_C 0x6C830
2142#define _PORT_PCS_DW12_LN23_A 0x162630
2143#define _PORT_PCS_DW12_LN23_B 0x6C630
2144#define _PORT_PCS_DW12_LN23_C 0x6CA30
2145#define _PORT_PCS_DW12_GRP_A 0x162c30
2146#define _PORT_PCS_DW12_GRP_B 0x6CC30
2147#define _PORT_PCS_DW12_GRP_C 0x6CE30
2148#define LANESTAGGER_STRAP_OVRD (1 << 6)
2149#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002150#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2151 _PORT_PCS_DW12_LN01_B, \
2152 _PORT_PCS_DW12_LN01_C)
2153#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2154 _PORT_PCS_DW12_LN23_B, \
2155 _PORT_PCS_DW12_LN23_C)
2156#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2157 _PORT_PCS_DW12_GRP_B, \
2158 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302159
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302160/* BXT PHY TX registers */
2161#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2162 ((lane) & 1) * 0x80)
2163
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302164#define _PORT_TX_DW2_LN0_A 0x162508
2165#define _PORT_TX_DW2_LN0_B 0x6C508
2166#define _PORT_TX_DW2_LN0_C 0x6C908
2167#define _PORT_TX_DW2_GRP_A 0x162D08
2168#define _PORT_TX_DW2_GRP_B 0x6CD08
2169#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002170#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2171 _PORT_TX_DW2_LN0_B, \
2172 _PORT_TX_DW2_LN0_C)
2173#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2174 _PORT_TX_DW2_GRP_B, \
2175 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302176#define MARGIN_000_SHIFT 16
2177#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2178#define UNIQ_TRANS_SCALE_SHIFT 8
2179#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2180
2181#define _PORT_TX_DW3_LN0_A 0x16250C
2182#define _PORT_TX_DW3_LN0_B 0x6C50C
2183#define _PORT_TX_DW3_LN0_C 0x6C90C
2184#define _PORT_TX_DW3_GRP_A 0x162D0C
2185#define _PORT_TX_DW3_GRP_B 0x6CD0C
2186#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002187#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2188 _PORT_TX_DW3_LN0_B, \
2189 _PORT_TX_DW3_LN0_C)
2190#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2191 _PORT_TX_DW3_GRP_B, \
2192 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302193#define SCALE_DCOMP_METHOD (1 << 26)
2194#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302195
2196#define _PORT_TX_DW4_LN0_A 0x162510
2197#define _PORT_TX_DW4_LN0_B 0x6C510
2198#define _PORT_TX_DW4_LN0_C 0x6C910
2199#define _PORT_TX_DW4_GRP_A 0x162D10
2200#define _PORT_TX_DW4_GRP_B 0x6CD10
2201#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002202#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2203 _PORT_TX_DW4_LN0_B, \
2204 _PORT_TX_DW4_LN0_C)
2205#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2206 _PORT_TX_DW4_GRP_B, \
2207 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302208#define DEEMPH_SHIFT 24
2209#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2210
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002211#define _PORT_TX_DW5_LN0_A 0x162514
2212#define _PORT_TX_DW5_LN0_B 0x6C514
2213#define _PORT_TX_DW5_LN0_C 0x6C914
2214#define _PORT_TX_DW5_GRP_A 0x162D14
2215#define _PORT_TX_DW5_GRP_B 0x6CD14
2216#define _PORT_TX_DW5_GRP_C 0x6CF14
2217#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2218 _PORT_TX_DW5_LN0_B, \
2219 _PORT_TX_DW5_LN0_C)
2220#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2221 _PORT_TX_DW5_GRP_B, \
2222 _PORT_TX_DW5_GRP_C)
2223#define DCC_DELAY_RANGE_1 (1 << 9)
2224#define DCC_DELAY_RANGE_2 (1 << 8)
2225
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302226#define _PORT_TX_DW14_LN0_A 0x162538
2227#define _PORT_TX_DW14_LN0_B 0x6C538
2228#define _PORT_TX_DW14_LN0_C 0x6C938
2229#define LATENCY_OPTIM_SHIFT 30
2230#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002231#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2232 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2233 _PORT_TX_DW14_LN0_C) + \
2234 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302235
David Weinehallf8896f52015-06-25 11:11:03 +03002236/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002237#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002238/* SKL VccIO mask */
2239#define SKL_VCCIO_MASK 0x1
2240/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002241#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002242/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002243#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2244#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002245/* Balance leg disable bits */
2246#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002247#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002248
Jesse Barnes585fb112008-07-29 11:54:06 -07002249/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002250 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002251 * [0-7] @ 0x2000 gen2,gen3
2252 * [8-15] @ 0x3000 945,g33,pnv
2253 *
2254 * [0-15] @ 0x3000 gen4,gen5
2255 *
2256 * [0-15] @ 0x100000 gen6,vlv,chv
2257 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002258 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002259#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002260#define I830_FENCE_START_MASK 0x07f80000
2261#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002262#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002264#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002265#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002266#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002267#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002268
2269#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002270#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002272#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2273#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002274#define I965_FENCE_PITCH_SHIFT 2
2275#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002276#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002277#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002279#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2280#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002281#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002282#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002283
Deepak S2b6b3a02014-05-27 15:59:30 +05302284
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002285/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002286#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002287#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002288#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002289#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2290#define TILECTL_BACKSNOOP_DIS (1 << 3)
2291
Jesse Barnesde151cf2008-11-12 10:03:55 -08002292/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002293 * Instruction and interrupt control regs
2294 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002295#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002296#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2297#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002298#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002299#define PRB0_BASE (0x2030 - 0x30)
2300#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2301#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2302#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2303#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2304#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2305#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002306#define RENDER_RING_BASE 0x02000
2307#define BSD_RING_BASE 0x04000
2308#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002309#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002310#define GEN11_BSD_RING_BASE 0x1c0000
2311#define GEN11_BSD2_RING_BASE 0x1c4000
2312#define GEN11_BSD3_RING_BASE 0x1d0000
2313#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002314#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002315#define GEN11_VEBOX_RING_BASE 0x1c8000
2316#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002317#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002318#define RING_TAIL(base) _MMIO((base) + 0x30)
2319#define RING_HEAD(base) _MMIO((base) + 0x34)
2320#define RING_START(base) _MMIO((base) + 0x38)
2321#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002322#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002323#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2324#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2325#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002326#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2327#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2328#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2329#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2330#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2331#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2332#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2333#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2334#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2335#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2336#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2337#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002338#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002339#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2340#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2341#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2342#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2343#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002344#define RESET_CTL_REQUEST_RESET (1 << 0)
2345#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002346#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002348#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002349#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002350#define GEN7_WR_WATERMARK _MMIO(0x4028)
2351#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2352#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002353#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2354#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002355#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2356#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002357/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002358#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002359#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002360#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2361#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002363#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002364#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2365#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002366#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002367#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002368#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2369#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002370#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002371#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2372#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002373#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002374#define DONE_REG _MMIO(0x40b0)
2375#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2376#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002377#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002378#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2379#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2380#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002381#define RING_ACTHD(base) _MMIO((base) + 0x74)
2382#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2383#define RING_NOPID(base) _MMIO((base) + 0x94)
2384#define RING_IMR(base) _MMIO((base) + 0xa8)
2385#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2386#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2387#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002388#define TAIL_ADDR 0x001FFFF8
2389#define HEAD_WRAP_COUNT 0xFFE00000
2390#define HEAD_WRAP_ONE 0x00200000
2391#define HEAD_ADDR 0x001FFFFC
2392#define RING_NR_PAGES 0x001FF000
2393#define RING_REPORT_MASK 0x00000006
2394#define RING_REPORT_64K 0x00000002
2395#define RING_REPORT_128K 0x00000004
2396#define RING_NO_REPORT 0x00000000
2397#define RING_VALID_MASK 0x00000001
2398#define RING_VALID 0x00000001
2399#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002400#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2401#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2402#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002403
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002404#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002405#define RING_MAX_NONPRIV_SLOTS 12
2406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002407#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002408
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002409#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002410#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002411
Matthew Auld9a6330c2017-10-06 23:18:22 +01002412#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2413#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2414
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002415#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002416#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2417#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2418#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002419
Chris Wilson8168bd42010-11-11 17:54:52 +00002420#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002421#define PRB0_TAIL _MMIO(0x2030)
2422#define PRB0_HEAD _MMIO(0x2034)
2423#define PRB0_START _MMIO(0x2038)
2424#define PRB0_CTL _MMIO(0x203c)
2425#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2426#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2427#define PRB1_START _MMIO(0x2048) /* 915+ only */
2428#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002429#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002430#define IPEIR_I965 _MMIO(0x2064)
2431#define IPEHR_I965 _MMIO(0x2068)
2432#define GEN7_SC_INSTDONE _MMIO(0x7100)
2433#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2434#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002435#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2436#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2437#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2438#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2439#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002440#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2441#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2442#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2443#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002444#define RING_IPEIR(base) _MMIO((base) + 0x64)
2445#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002446/*
2447 * On GEN4, only the render ring INSTDONE exists and has a different
2448 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002449 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002450 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002451#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2452#define RING_INSTPS(base) _MMIO((base) + 0x70)
2453#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2454#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2455#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2456#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002457#define INSTPS _MMIO(0x2070) /* 965+ only */
2458#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2459#define ACTHD_I965 _MMIO(0x2074)
2460#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002461#define HWS_ADDRESS_MASK 0xfffff000
2462#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002463#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002464#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002465#define IPEIR _MMIO(0x2088)
2466#define IPEHR _MMIO(0x208c)
2467#define GEN2_INSTDONE _MMIO(0x2090)
2468#define NOPID _MMIO(0x2094)
2469#define HWSTAM _MMIO(0x2098)
2470#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002471#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002472#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002473#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2474#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2475#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2476#define RING_BBADDR(base) _MMIO((base) + 0x140)
2477#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2478#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2479#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2480#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2481#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002483#define ERROR_GEN6 _MMIO(0x40a0)
2484#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002485#define ERR_INT_POISON (1 << 31)
2486#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2487#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2488#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2489#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2490#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2491#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2492#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2493#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2494#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002496#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2497#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002498#define FAULT_VA_HIGH_BITS (0xf << 0)
2499#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002501#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002502#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002503
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002504#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2505#define CLAIM_ER_CLR (1 << 31)
2506#define CLAIM_ER_OVERFLOW (1 << 16)
2507#define CLAIM_ER_CTR_MASK 0xffff
2508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002509#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002510/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002511#define DERRMR_PIPEA_SCANLINE (1 << 0)
2512#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2513#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2514#define DERRMR_PIPEA_VBLANK (1 << 3)
2515#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002516#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002517#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2518#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2519#define DERRMR_PIPEB_VBLANK (1 << 11)
2520#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002521/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002522#define DERRMR_PIPEC_SCANLINE (1 << 14)
2523#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2524#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2525#define DERRMR_PIPEC_VBLANK (1 << 21)
2526#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002527
Chris Wilson0f3b6842013-01-15 12:05:55 +00002528
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002529/* GM45+ chicken bits -- debug workaround bits that may be required
2530 * for various sorts of correct behavior. The top 16 bits of each are
2531 * the enables for writing to the corresponding low bit.
2532 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002533#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002534#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002535#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002536
2537#define FF_SLICE_CHICKEN _MMIO(0x2088)
2538#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2539
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002540/* Disables pipelining of read flushes past the SF-WIZ interface.
2541 * Required on all Ironlake steppings according to the B-Spec, but the
2542 * particular danger of not doing so is not specified.
2543 */
2544# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002545#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002546#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002547#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002548#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002549#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002550#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002551#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002553#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002554# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002555# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002556# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302557# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002558# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002560#define GEN6_GT_MODE _MMIO(0x20d0)
2561#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002562#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2563#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2564#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2565#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002566#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002567#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002568#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2569#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002570
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002571/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2572#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2573#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2574
Tim Goreb1e429f2016-03-21 14:37:29 +00002575/* WaClearTdlStateAckDirtyBits */
2576#define GEN8_STATE_ACK _MMIO(0x20F0)
2577#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2578#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2579#define GEN9_STATE_ACK_TDL0 (1 << 12)
2580#define GEN9_STATE_ACK_TDL1 (1 << 13)
2581#define GEN9_STATE_ACK_TDL2 (1 << 14)
2582#define GEN9_STATE_ACK_TDL3 (1 << 15)
2583#define GEN9_SUBSLICE_TDL_ACK_BITS \
2584 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2585 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002587#define GFX_MODE _MMIO(0x2520)
2588#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002589#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2590#define GFX_RUN_LIST_ENABLE (1 << 15)
2591#define GFX_INTERRUPT_STEERING (1 << 14)
2592#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2593#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2594#define GFX_REPLAY_MODE (1 << 11)
2595#define GFX_PSMI_GRANULARITY (1 << 10)
2596#define GFX_PPGTT_ENABLE (1 << 9)
2597#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002598
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002599#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2600#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2601#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2602#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002603
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002604#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002605
Daniel Vettera7e806d2012-07-11 16:27:55 +02002606#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302607#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002608#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002610#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2611#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2612#define SCPD0 _MMIO(0x209c) /* 915+ only */
2613#define IER _MMIO(0x20a0)
2614#define IIR _MMIO(0x20a4)
2615#define IMR _MMIO(0x20a8)
2616#define ISR _MMIO(0x20ac)
2617#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002618#define GINT_DIS (1 << 22)
2619#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002620#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2621#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2622#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2623#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2624#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2625#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2626#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302627#define VLV_PCBR_ADDR_SHIFT 12
2628
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002629#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002630#define EIR _MMIO(0x20b0)
2631#define EMR _MMIO(0x20b4)
2632#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002633#define GM45_ERROR_PAGE_TABLE (1 << 5)
2634#define GM45_ERROR_MEM_PRIV (1 << 4)
2635#define I915_ERROR_PAGE_TABLE (1 << 4)
2636#define GM45_ERROR_CP_PRIV (1 << 3)
2637#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2638#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002639#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002640#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2641#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002642 will not assert AGPBUSY# and will only
2643 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002644#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2645#define INSTPM_TLB_INVALIDATE (1 << 9)
2646#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002647#define ACTHD _MMIO(0x20c8)
2648#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002649#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2650#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2651#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002652#define FW_BLC _MMIO(0x20d8)
2653#define FW_BLC2 _MMIO(0x20dc)
2654#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002655#define FW_BLC_SELF_EN_MASK (1 << 31)
2656#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2657#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002658#define MM_BURST_LENGTH 0x00700000
2659#define MM_FIFO_WATERMARK 0x0001F000
2660#define LM_BURST_LENGTH 0x00000700
2661#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002662#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002663
Mahesh Kumar78005492018-01-30 11:49:14 -02002664#define MBUS_ABOX_CTL _MMIO(0x45038)
2665#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2666#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2667#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2668#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2669#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2670#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2671#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2672#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2673
2674#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2675#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2676#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2677 _PIPEB_MBUS_DBOX_CTL)
2678#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2679#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2680#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2681#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2682#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2683#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2684
2685#define MBUS_UBOX_CTL _MMIO(0x4503C)
2686#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2687#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2688
Keith Packard45503de2010-07-19 21:12:35 -07002689/* Make render/texture TLB fetches lower priorty than associated data
2690 * fetches. This is not turned on by default
2691 */
2692#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2693
2694/* Isoch request wait on GTT enable (Display A/B/C streams).
2695 * Make isoch requests stall on the TLB update. May cause
2696 * display underruns (test mode only)
2697 */
2698#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2699
2700/* Block grant count for isoch requests when block count is
2701 * set to a finite value.
2702 */
2703#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2704#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2705#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2706#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2707#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2708
2709/* Enable render writes to complete in C2/C3/C4 power states.
2710 * If this isn't enabled, render writes are prevented in low
2711 * power states. That seems bad to me.
2712 */
2713#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2714
2715/* This acknowledges an async flip immediately instead
2716 * of waiting for 2TLB fetches.
2717 */
2718#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2719
2720/* Enables non-sequential data reads through arbiter
2721 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002722#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002723
2724/* Disable FSB snooping of cacheable write cycles from binner/render
2725 * command stream
2726 */
2727#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2728
2729/* Arbiter time slice for non-isoch streams */
2730#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2731#define MI_ARB_TIME_SLICE_1 (0 << 5)
2732#define MI_ARB_TIME_SLICE_2 (1 << 5)
2733#define MI_ARB_TIME_SLICE_4 (2 << 5)
2734#define MI_ARB_TIME_SLICE_6 (3 << 5)
2735#define MI_ARB_TIME_SLICE_8 (4 << 5)
2736#define MI_ARB_TIME_SLICE_10 (5 << 5)
2737#define MI_ARB_TIME_SLICE_14 (6 << 5)
2738#define MI_ARB_TIME_SLICE_16 (7 << 5)
2739
2740/* Low priority grace period page size */
2741#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2742#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2743
2744/* Disable display A/B trickle feed */
2745#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2746
2747/* Set display plane priority */
2748#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2749#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2750
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002751#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002752#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2753#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002755#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002756#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2757#define CM0_IZ_OPT_DISABLE (1 << 6)
2758#define CM0_ZR_OPT_DISABLE (1 << 5)
2759#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2760#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2761#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2762#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2763#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2765#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002766#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002767#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002768#define ECO_GATING_CX_ONLY (1 << 3)
2769#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002771#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002772#define RC_OP_FLUSH_ENABLE (1 << 0)
2773#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002774#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002775#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2776#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2777#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002779#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002780#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002781#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002782
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002783#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002784#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002785#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002786#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002787
Robert Bragg19f81df2017-06-13 12:23:03 +01002788#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2789#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2790
Deepak S693d11c2015-01-16 20:42:16 +05302791/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002792#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2793#define HSW_F1_EU_DIS_SHIFT 16
2794#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2795#define HSW_F1_EU_DIS_10EUS 0
2796#define HSW_F1_EU_DIS_8EUS 1
2797#define HSW_F1_EU_DIS_6EUS 2
2798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002799#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002800#define CHV_FGT_DISABLE_SS0 (1 << 10)
2801#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302802#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2803#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2804#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2805#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2806#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2807#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2808#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2809#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002811#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002812#define GEN8_F2_SS_DIS_SHIFT 21
2813#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002814#define GEN8_F2_S_ENA_SHIFT 25
2815#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2816
2817#define GEN9_F2_SS_DIS_SHIFT 20
2818#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2819
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002820#define GEN10_F2_S_ENA_SHIFT 22
2821#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2822#define GEN10_F2_SS_DIS_SHIFT 18
2823#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2824
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002825#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2826#define GEN10_L3BANK_PAIR_COUNT 4
2827#define GEN10_L3BANK_MASK 0x0F
2828
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002829#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002830#define GEN8_EU_DIS0_S0_MASK 0xffffff
2831#define GEN8_EU_DIS0_S1_SHIFT 24
2832#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2833
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002834#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002835#define GEN8_EU_DIS1_S1_MASK 0xffff
2836#define GEN8_EU_DIS1_S2_SHIFT 16
2837#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2838
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002839#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002840#define GEN8_EU_DIS2_S2_MASK 0xff
2841
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002842#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002843
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002844#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2845#define GEN10_EU_DIS_SS_MASK 0xff
2846
Oscar Mateo26376a72018-03-16 14:14:49 +02002847#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2848#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2849#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2850#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2851
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002852#define GEN11_EU_DISABLE _MMIO(0x9134)
2853#define GEN11_EU_DIS_MASK 0xFF
2854
2855#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2856#define GEN11_GT_S_ENA_MASK 0xFF
2857
2858#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2859
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002860#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002861#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2862#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2863#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2864#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002865
Ben Widawskycc609d52013-05-28 19:22:29 -07002866/* On modern GEN architectures interrupt control consists of two sets
2867 * of registers. The first set pertains to the ring generating the
2868 * interrupt. The second control is for the functional block generating the
2869 * interrupt. These are PM, GT, DE, etc.
2870 *
2871 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2872 * GT interrupt bits, so we don't need to duplicate the defines.
2873 *
2874 * These defines should cover us well from SNB->HSW with minor exceptions
2875 * it can also work on ILK.
2876 */
2877#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2878#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2879#define GT_BLT_USER_INTERRUPT (1 << 22)
2880#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2881#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002882#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002883#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002884#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2885#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2886#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2887#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2888#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2889#define GT_RENDER_USER_INTERRUPT (1 << 0)
2890
Ben Widawsky12638c52013-05-28 19:22:31 -07002891#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2892#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2893
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002894#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002895 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002896 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002897
Ben Widawskycc609d52013-05-28 19:22:29 -07002898/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002899#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002900
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002901#define I915_PM_INTERRUPT (1 << 31)
2902#define I915_ISP_INTERRUPT (1 << 22)
2903#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2904#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2905#define I915_MIPIC_INTERRUPT (1 << 19)
2906#define I915_MIPIA_INTERRUPT (1 << 18)
2907#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2908#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2909#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2910#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002911#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2912#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2913#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2914#define I915_HWB_OOM_INTERRUPT (1 << 13)
2915#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2916#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2917#define I915_MISC_INTERRUPT (1 << 11)
2918#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2919#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2920#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2921#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2922#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2923#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2924#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2925#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2926#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2927#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2928#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2929#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2930#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2931#define I915_DEBUG_INTERRUPT (1 << 2)
2932#define I915_WINVALID_INTERRUPT (1 << 1)
2933#define I915_USER_INTERRUPT (1 << 1)
2934#define I915_ASLE_INTERRUPT (1 << 0)
2935#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002936
Jerome Anandeef57322017-01-25 04:27:49 +05302937#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2938#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2939
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002940/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002941#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2942#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2943
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002944#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2945#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2946#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2947#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2948 _VLV_AUD_PORT_EN_B_DBG, \
2949 _VLV_AUD_PORT_EN_C_DBG, \
2950 _VLV_AUD_PORT_EN_D_DBG)
2951#define VLV_AMP_MUTE (1 << 1)
2952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002953#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002955#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002956#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002957#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002958#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2959#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2960#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2961#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002962#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002963#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2964#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2965#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2966#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2967#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2968#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2969#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2970#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002971
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002972/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002973 * Framebuffer compression (915+ only)
2974 */
2975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002976#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2977#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2978#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002979#define FBC_CTL_EN (1 << 31)
2980#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002981#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002982#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2983#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002984#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002985#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002986#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002987#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002988#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002989#define FBC_STAT_COMPRESSING (1 << 31)
2990#define FBC_STAT_COMPRESSED (1 << 30)
2991#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002992#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002993#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002994#define FBC_CTL_FENCE_DBL (0 << 4)
2995#define FBC_CTL_IDLE_IMM (0 << 2)
2996#define FBC_CTL_IDLE_FULL (1 << 2)
2997#define FBC_CTL_IDLE_LINE (2 << 2)
2998#define FBC_CTL_IDLE_DEBUG (3 << 2)
2999#define FBC_CTL_CPU_FENCE (1 << 1)
3000#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003001#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3002#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003003
3004#define FBC_LL_SIZE (1536)
3005
Mika Kuoppala44fff992016-06-07 17:19:09 +03003006#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003007#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003008
Jesse Barnes74dff282009-09-14 15:39:40 -07003009/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003010#define DPFC_CB_BASE _MMIO(0x3200)
3011#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003012#define DPFC_CTL_EN (1 << 31)
3013#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3014#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3015#define DPFC_CTL_FENCE_EN (1 << 29)
3016#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3017#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3018#define DPFC_SR_EN (1 << 10)
3019#define DPFC_CTL_LIMIT_1X (0 << 6)
3020#define DPFC_CTL_LIMIT_2X (1 << 6)
3021#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003022#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003023#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003024#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3025#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3026#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3027#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003028#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003029#define DPFC_INVAL_SEG_SHIFT (16)
3030#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3031#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003032#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003033#define DPFC_STATUS2 _MMIO(0x3214)
3034#define DPFC_FENCE_YOFF _MMIO(0x3218)
3035#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003036#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003037
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003038/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003039#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3040#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003041#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003042/* The bit 28-8 is reserved */
3043#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003044#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3045#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003046#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3047#define IVB_FBC_STATUS2 _MMIO(0x43214)
3048#define IVB_FBC_COMP_SEG_MASK 0x7ff
3049#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003050#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3051#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003052#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3053#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003054#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003055#define ILK_FBC_RT_VALID (1 << 0)
3056#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003058#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003059#define ILK_FBCQ_DIS (1 << 22)
3060#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003061
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003062
Jesse Barnes585fb112008-07-29 11:54:06 -07003063/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003064 * Framebuffer compression for Sandybridge
3065 *
3066 * The following two registers are of type GTTMMADR
3067 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003068#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003069#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003070#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003071
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003072/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003073#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003075#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003076#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003077
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003078#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003079#define FBC_REND_NUKE (1 << 2)
3080#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003081
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003082/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003083 * GPIO regs
3084 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003085#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3086 4 * (gpio))
3087
Jesse Barnes585fb112008-07-29 11:54:06 -07003088# define GPIO_CLOCK_DIR_MASK (1 << 0)
3089# define GPIO_CLOCK_DIR_IN (0 << 1)
3090# define GPIO_CLOCK_DIR_OUT (1 << 1)
3091# define GPIO_CLOCK_VAL_MASK (1 << 2)
3092# define GPIO_CLOCK_VAL_OUT (1 << 3)
3093# define GPIO_CLOCK_VAL_IN (1 << 4)
3094# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3095# define GPIO_DATA_DIR_MASK (1 << 8)
3096# define GPIO_DATA_DIR_IN (0 << 9)
3097# define GPIO_DATA_DIR_OUT (1 << 9)
3098# define GPIO_DATA_VAL_MASK (1 << 10)
3099# define GPIO_DATA_VAL_OUT (1 << 11)
3100# define GPIO_DATA_VAL_IN (1 << 12)
3101# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003103#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003104#define GMBUS_AKSV_SELECT (1 << 11)
3105#define GMBUS_RATE_100KHZ (0 << 8)
3106#define GMBUS_RATE_50KHZ (1 << 8)
3107#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3108#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3109#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303110#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003111#define GMBUS_PIN_DISABLED 0
3112#define GMBUS_PIN_SSC 1
3113#define GMBUS_PIN_VGADDC 2
3114#define GMBUS_PIN_PANEL 3
3115#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3116#define GMBUS_PIN_DPC 4 /* HDMIC */
3117#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3118#define GMBUS_PIN_DPD 6 /* HDMID */
3119#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003120#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003121#define GMBUS_PIN_2_BXT 2
3122#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003123#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003124#define GMBUS_PIN_9_TC1_ICP 9
3125#define GMBUS_PIN_10_TC2_ICP 10
3126#define GMBUS_PIN_11_TC3_ICP 11
3127#define GMBUS_PIN_12_TC4_ICP 12
3128
3129#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003130#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003131#define GMBUS_SW_CLR_INT (1 << 31)
3132#define GMBUS_SW_RDY (1 << 30)
3133#define GMBUS_ENT (1 << 29) /* enable timeout */
3134#define GMBUS_CYCLE_NONE (0 << 25)
3135#define GMBUS_CYCLE_WAIT (1 << 25)
3136#define GMBUS_CYCLE_INDEX (2 << 25)
3137#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003138#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003139#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303140#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003141#define GMBUS_SLAVE_INDEX_SHIFT 8
3142#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003143#define GMBUS_SLAVE_READ (1 << 0)
3144#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003145#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003146#define GMBUS_INUSE (1 << 15)
3147#define GMBUS_HW_WAIT_PHASE (1 << 14)
3148#define GMBUS_STALL_TIMEOUT (1 << 13)
3149#define GMBUS_INT (1 << 12)
3150#define GMBUS_HW_RDY (1 << 11)
3151#define GMBUS_SATOER (1 << 10)
3152#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003153#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3154#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003155#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3156#define GMBUS_NAK_EN (1 << 3)
3157#define GMBUS_IDLE_EN (1 << 2)
3158#define GMBUS_HW_WAIT_EN (1 << 1)
3159#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003160#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003161#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003162
Jesse Barnes585fb112008-07-29 11:54:06 -07003163/*
3164 * Clock control & power management
3165 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003166#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3167#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3168#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003169#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003170
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003171#define VGA0 _MMIO(0x6000)
3172#define VGA1 _MMIO(0x6004)
3173#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003174#define VGA0_PD_P2_DIV_4 (1 << 7)
3175#define VGA0_PD_P1_DIV_2 (1 << 5)
3176#define VGA0_PD_P1_SHIFT 0
3177#define VGA0_PD_P1_MASK (0x1f << 0)
3178#define VGA1_PD_P2_DIV_4 (1 << 15)
3179#define VGA1_PD_P1_DIV_2 (1 << 13)
3180#define VGA1_PD_P1_SHIFT 8
3181#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003182#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003183#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3184#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003185#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003186#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003187#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003188#define DPLL_VGA_MODE_DIS (1 << 28)
3189#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3190#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3191#define DPLL_MODE_MASK (3 << 26)
3192#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3193#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3194#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3195#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3196#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3197#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003198#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003199#define DPLL_LOCK_VLV (1 << 15)
3200#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3201#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3202#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003203#define DPLL_PORTC_READY_MASK (0xf << 4)
3204#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003205
Jesse Barnes585fb112008-07-29 11:54:06 -07003206#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003207
3208/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003209#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003210#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003211#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003212#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003213#define PHY_LDO_DELAY_0NS 0x0
3214#define PHY_LDO_DELAY_200NS 0x1
3215#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003216#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3217#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003218#define PHY_CH_SU_PSR 0x1
3219#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003220#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003221#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003222#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003223#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3224#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3225#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003226
Jesse Barnes585fb112008-07-29 11:54:06 -07003227/*
3228 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3229 * this field (only one bit may be set).
3230 */
3231#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3232#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003233#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003234/* i830, required in DVO non-gang */
3235#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3236#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3237#define PLL_REF_INPUT_DREFCLK (0 << 13)
3238#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3239#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3240#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3241#define PLL_REF_INPUT_MASK (3 << 13)
3242#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003243/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003244# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3245# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003246# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003247# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3248# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3249
Jesse Barnes585fb112008-07-29 11:54:06 -07003250/*
3251 * Parallel to Serial Load Pulse phase selection.
3252 * Selects the phase for the 10X DPLL clock for the PCIe
3253 * digital display port. The range is 4 to 13; 10 or more
3254 * is just a flip delay. The default is 6
3255 */
3256#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3257#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3258/*
3259 * SDVO multiplier for 945G/GM. Not used on 965.
3260 */
3261#define SDVO_MULTIPLIER_MASK 0x000000ff
3262#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3263#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003264
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003265#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3266#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3267#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003268#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003269
Jesse Barnes585fb112008-07-29 11:54:06 -07003270/*
3271 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3272 *
3273 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3274 */
3275#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3276#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3277/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3278#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3279#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3280/*
3281 * SDVO/UDI pixel multiplier.
3282 *
3283 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3284 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3285 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3286 * dummy bytes in the datastream at an increased clock rate, with both sides of
3287 * the link knowing how many bytes are fill.
3288 *
3289 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3290 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3291 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3292 * through an SDVO command.
3293 *
3294 * This register field has values of multiplication factor minus 1, with
3295 * a maximum multiplier of 5 for SDVO.
3296 */
3297#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3298#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3299/*
3300 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3301 * This best be set to the default value (3) or the CRT won't work. No,
3302 * I don't entirely understand what this does...
3303 */
3304#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3305#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003306
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003307#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003309#define _FPA0 0x6040
3310#define _FPA1 0x6044
3311#define _FPB0 0x6048
3312#define _FPB1 0x604c
3313#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3314#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003315#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003316#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003317#define FP_N_DIV_SHIFT 16
3318#define FP_M1_DIV_MASK 0x00003f00
3319#define FP_M1_DIV_SHIFT 8
3320#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003321#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003322#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003323#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003324#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3325#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3326#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3327#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3328#define DPLLB_TEST_N_BYPASS (1 << 19)
3329#define DPLLB_TEST_M_BYPASS (1 << 18)
3330#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3331#define DPLLA_TEST_N_BYPASS (1 << 3)
3332#define DPLLA_TEST_M_BYPASS (1 << 2)
3333#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003334#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003335#define DSTATE_GFX_RESET_I830 (1 << 6)
3336#define DSTATE_PLL_D3_OFF (1 << 3)
3337#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3338#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003339#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003340# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3341# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3342# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3343# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3344# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3345# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3346# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003347# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003348# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3349# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3350# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3351# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3352# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3353# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3354# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3355# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3356# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3357# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3358# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3359# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3360# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3361# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3362# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3363# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3364# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3365# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3366# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3367# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3368# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003369/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003370 * This bit must be set on the 830 to prevent hangs when turning off the
3371 * overlay scaler.
3372 */
3373# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3374# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3375# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3376# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3377# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003379#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003380# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3381# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3382# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3383# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3384# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3385# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3386# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3387# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3388# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003389/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003390# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3391# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3392# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3393# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003394/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003395# define SV_CLOCK_GATE_DISABLE (1 << 0)
3396# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3397# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3398# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3399# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3400# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3401# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3402# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3403# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3404# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3405# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3406# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3407# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3408# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3409# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3410# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3411# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3412# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3413
3414# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003415/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003416# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3417# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3418# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3419# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3420# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3421# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003422/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003423# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3424# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3425# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3426# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3427# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3428# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3429# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3430# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3431# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3432# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3433# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3434# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3435# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3436# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3437# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3438# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3439# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3440# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3441# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003443#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003444#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3445#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3446#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003448#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003449#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3450
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003451#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3452#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003453
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003454#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003455#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003456
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003457#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003459#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003460#define CDCLK_FREQ_SHIFT 4
3461#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3462#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003465#define PFI_CREDIT_63 (9 << 28) /* chv only */
3466#define PFI_CREDIT_31 (8 << 28) /* chv only */
3467#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3468#define PFI_CREDIT_RESEND (1 << 27)
3469#define VGA_FAST_MODE_DISABLE (1 << 14)
3470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003471#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003472
Jesse Barnes585fb112008-07-29 11:54:06 -07003473/*
3474 * Palette regs
3475 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003476#define PALETTE_A_OFFSET 0xa000
3477#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003478#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003479#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3480 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003481
Eric Anholt673a3942008-07-30 12:06:12 -07003482/* MCH MMIO space */
3483
3484/*
3485 * MCHBAR mirror.
3486 *
3487 * This mirrors the MCHBAR MMIO space whose location is determined by
3488 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3489 * every way. It is not accessible from the CP register read instructions.
3490 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003491 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3492 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003493 */
3494#define MCHBAR_MIRROR_BASE 0x10000
3495
Yuanhan Liu13982612010-12-15 15:42:31 +08003496#define MCHBAR_MIRROR_BASE_SNB 0x140000
3497
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003498#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3499#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003500#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3501#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003502#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003503
Chris Wilson3ebecd02013-04-12 19:10:13 +01003504/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003505#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003506
Ville Syrjälä646b4262014-04-25 20:14:30 +03003507/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003508#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003509#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3510#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3511#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3512#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3513#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003514#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003515#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003516#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003517
Ville Syrjälä646b4262014-04-25 20:14:30 +03003518/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003519#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003520#define CSHRDDR3CTL_DDR3 (1 << 2)
3521
Ville Syrjälä646b4262014-04-25 20:14:30 +03003522/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003523#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3524#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003525
Ville Syrjälä646b4262014-04-25 20:14:30 +03003526/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003527#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3528#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3529#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003530#define MAD_DIMM_ECC_MASK (0x3 << 24)
3531#define MAD_DIMM_ECC_OFF (0x0 << 24)
3532#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3533#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3534#define MAD_DIMM_ECC_ON (0x3 << 24)
3535#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3536#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3537#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3538#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3539#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3540#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3541#define MAD_DIMM_A_SELECT (0x1 << 16)
3542/* DIMM sizes are in multiples of 256mb. */
3543#define MAD_DIMM_B_SIZE_SHIFT 8
3544#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3545#define MAD_DIMM_A_SIZE_SHIFT 0
3546#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3547
Ville Syrjälä646b4262014-04-25 20:14:30 +03003548/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003549#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003550#define MCH_SSKPD_WM0_MASK 0x3f
3551#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003554
Keith Packardb11248d2009-06-11 22:28:56 -07003555/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003556#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003557#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003558#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3559#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3560#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3561#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003562#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003563#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003564/*
3565 * Note that on at least on ELK the below value is reported for both
3566 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3567 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3568 */
3569#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003570#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003571#define CLKCFG_MEM_533 (1 << 4)
3572#define CLKCFG_MEM_667 (2 << 4)
3573#define CLKCFG_MEM_800 (3 << 4)
3574#define CLKCFG_MEM_MASK (7 << 4)
3575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003576#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3577#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003579#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003580#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003581#define TR1 _MMIO(0x11006)
3582#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003583#define TSFS_SLOPE_MASK 0x0000ff00
3584#define TSFS_SLOPE_SHIFT 8
3585#define TSFS_INTR_MASK 0x000000ff
3586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003587#define CRSTANDVID _MMIO(0x11100)
3588#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003589#define PXVFREQ_PX_MASK 0x7f000000
3590#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003591#define VIDFREQ_BASE _MMIO(0x11110)
3592#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3593#define VIDFREQ2 _MMIO(0x11114)
3594#define VIDFREQ3 _MMIO(0x11118)
3595#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003596#define VIDFREQ_P0_MASK 0x1f000000
3597#define VIDFREQ_P0_SHIFT 24
3598#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3599#define VIDFREQ_P0_CSCLK_SHIFT 20
3600#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3601#define VIDFREQ_P0_CRCLK_SHIFT 16
3602#define VIDFREQ_P1_MASK 0x00001f00
3603#define VIDFREQ_P1_SHIFT 8
3604#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3605#define VIDFREQ_P1_CSCLK_SHIFT 4
3606#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003607#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3608#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003609#define INTTOEXT_MAP3_SHIFT 24
3610#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3611#define INTTOEXT_MAP2_SHIFT 16
3612#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3613#define INTTOEXT_MAP1_SHIFT 8
3614#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3615#define INTTOEXT_MAP0_SHIFT 0
3616#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003617#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003618#define MEMCTL_CMD_MASK 0xe000
3619#define MEMCTL_CMD_SHIFT 13
3620#define MEMCTL_CMD_RCLK_OFF 0
3621#define MEMCTL_CMD_RCLK_ON 1
3622#define MEMCTL_CMD_CHFREQ 2
3623#define MEMCTL_CMD_CHVID 3
3624#define MEMCTL_CMD_VMMOFF 4
3625#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003626#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003627 when command complete */
3628#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3629#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003630#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003631#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003632#define MEMIHYST _MMIO(0x1117c)
3633#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003634#define MEMINT_RSEXIT_EN (1 << 8)
3635#define MEMINT_CX_SUPR_EN (1 << 7)
3636#define MEMINT_CONT_BUSY_EN (1 << 6)
3637#define MEMINT_AVG_BUSY_EN (1 << 5)
3638#define MEMINT_EVAL_CHG_EN (1 << 4)
3639#define MEMINT_MON_IDLE_EN (1 << 3)
3640#define MEMINT_UP_EVAL_EN (1 << 2)
3641#define MEMINT_DOWN_EVAL_EN (1 << 1)
3642#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003643#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003644#define MEM_RSEXIT_MASK 0xc000
3645#define MEM_RSEXIT_SHIFT 14
3646#define MEM_CONT_BUSY_MASK 0x3000
3647#define MEM_CONT_BUSY_SHIFT 12
3648#define MEM_AVG_BUSY_MASK 0x0c00
3649#define MEM_AVG_BUSY_SHIFT 10
3650#define MEM_EVAL_CHG_MASK 0x0300
3651#define MEM_EVAL_BUSY_SHIFT 8
3652#define MEM_MON_IDLE_MASK 0x00c0
3653#define MEM_MON_IDLE_SHIFT 6
3654#define MEM_UP_EVAL_MASK 0x0030
3655#define MEM_UP_EVAL_SHIFT 4
3656#define MEM_DOWN_EVAL_MASK 0x000c
3657#define MEM_DOWN_EVAL_SHIFT 2
3658#define MEM_SW_CMD_MASK 0x0003
3659#define MEM_INT_STEER_GFX 0
3660#define MEM_INT_STEER_CMR 1
3661#define MEM_INT_STEER_SMI 2
3662#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003664#define MEMINT_RSEXIT (1 << 7)
3665#define MEMINT_CONT_BUSY (1 << 6)
3666#define MEMINT_AVG_BUSY (1 << 5)
3667#define MEMINT_EVAL_CHG (1 << 4)
3668#define MEMINT_MON_IDLE (1 << 3)
3669#define MEMINT_UP_EVAL (1 << 2)
3670#define MEMINT_DOWN_EVAL (1 << 1)
3671#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003672#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003673#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003674#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3675#define MEMMODE_BOOST_FREQ_SHIFT 24
3676#define MEMMODE_IDLE_MODE_MASK 0x00030000
3677#define MEMMODE_IDLE_MODE_SHIFT 16
3678#define MEMMODE_IDLE_MODE_EVAL 0
3679#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003680#define MEMMODE_HWIDLE_EN (1 << 15)
3681#define MEMMODE_SWMODE_EN (1 << 14)
3682#define MEMMODE_RCLK_GATE (1 << 13)
3683#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003684#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3685#define MEMMODE_FSTART_SHIFT 8
3686#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3687#define MEMMODE_FMAX_SHIFT 4
3688#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003689#define RCBMAXAVG _MMIO(0x1119c)
3690#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003691#define SWMEMCMD_RENDER_OFF (0 << 13)
3692#define SWMEMCMD_RENDER_ON (1 << 13)
3693#define SWMEMCMD_SWFREQ (2 << 13)
3694#define SWMEMCMD_TARVID (3 << 13)
3695#define SWMEMCMD_VRM_OFF (4 << 13)
3696#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003697#define CMDSTS (1 << 12)
3698#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003699#define SWFREQ_MASK 0x0380 /* P0-7 */
3700#define SWFREQ_SHIFT 7
3701#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003702#define MEMSTAT_CTG _MMIO(0x111a0)
3703#define RCBMINAVG _MMIO(0x111a0)
3704#define RCUPEI _MMIO(0x111b0)
3705#define RCDNEI _MMIO(0x111b4)
3706#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003707#define RS1EN (1 << 31)
3708#define RS2EN (1 << 30)
3709#define RS3EN (1 << 29)
3710#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3711#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3712#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3713#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3714#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3715#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3716#define RSX_STATUS_MASK (7 << 20)
3717#define RSX_STATUS_ON (0 << 20)
3718#define RSX_STATUS_RC1 (1 << 20)
3719#define RSX_STATUS_RC1E (2 << 20)
3720#define RSX_STATUS_RS1 (3 << 20)
3721#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3722#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3723#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3724#define RSX_STATUS_RSVD2 (7 << 20)
3725#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3726#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3727#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3728#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3729#define RS1CONTSAV_MASK (3 << 14)
3730#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3731#define RS1CONTSAV_RSVD (1 << 14)
3732#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3733#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3734#define NORMSLEXLAT_MASK (3 << 12)
3735#define SLOW_RS123 (0 << 12)
3736#define SLOW_RS23 (1 << 12)
3737#define SLOW_RS3 (2 << 12)
3738#define NORMAL_RS123 (3 << 12)
3739#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3740#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3741#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3742#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3743#define RS_CSTATE_MASK (3 << 4)
3744#define RS_CSTATE_C367_RS1 (0 << 4)
3745#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3746#define RS_CSTATE_RSVD (2 << 4)
3747#define RS_CSTATE_C367_RS2 (3 << 4)
3748#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3749#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003750#define VIDCTL _MMIO(0x111c0)
3751#define VIDSTS _MMIO(0x111c8)
3752#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3753#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003754#define MEMSTAT_VID_MASK 0x7f00
3755#define MEMSTAT_VID_SHIFT 8
3756#define MEMSTAT_PSTATE_MASK 0x00f8
3757#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003758#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003759#define MEMSTAT_SRC_CTL_MASK 0x0003
3760#define MEMSTAT_SRC_CTL_CORE 0
3761#define MEMSTAT_SRC_CTL_TRB 1
3762#define MEMSTAT_SRC_CTL_THM 2
3763#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003764#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3765#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3766#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003767#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768#define SDEW _MMIO(0x1124c)
3769#define CSIEW0 _MMIO(0x11250)
3770#define CSIEW1 _MMIO(0x11254)
3771#define CSIEW2 _MMIO(0x11258)
3772#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3773#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3774#define MCHAFE _MMIO(0x112c0)
3775#define CSIEC _MMIO(0x112e0)
3776#define DMIEC _MMIO(0x112e4)
3777#define DDREC _MMIO(0x112e8)
3778#define PEG0EC _MMIO(0x112ec)
3779#define PEG1EC _MMIO(0x112f0)
3780#define GFXEC _MMIO(0x112f4)
3781#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3782#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3783#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003784#define ECR_GPFE (1 << 31)
3785#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003786#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003787#define OGW0 _MMIO(0x11608)
3788#define OGW1 _MMIO(0x1160c)
3789#define EG0 _MMIO(0x11610)
3790#define EG1 _MMIO(0x11614)
3791#define EG2 _MMIO(0x11618)
3792#define EG3 _MMIO(0x1161c)
3793#define EG4 _MMIO(0x11620)
3794#define EG5 _MMIO(0x11624)
3795#define EG6 _MMIO(0x11628)
3796#define EG7 _MMIO(0x1162c)
3797#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3798#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3799#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003800#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003801#define CSIPLL0 _MMIO(0x12c10)
3802#define DDRMPLL1 _MMIO(0X12c20)
3803#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003805#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003806#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003808#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3809#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3810#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3811#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3812#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003813
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003814/*
3815 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3816 * 8300) freezing up around GPU hangs. Looks as if even
3817 * scheduling/timer interrupts start misbehaving if the RPS
3818 * EI/thresholds are "bad", leading to a very sluggish or even
3819 * frozen machine.
3820 */
3821#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303822#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303823#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003824#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003825 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303826 INTERVAL_0_833_US(us) : \
3827 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303828 INTERVAL_1_28_US(us))
3829
Akash Goel52530cb2016-04-23 00:05:44 +05303830#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3831#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3832#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003833#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003834 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303835 INTERVAL_0_833_TO_US(interval) : \
3836 INTERVAL_1_33_TO_US(interval)) : \
3837 INTERVAL_1_28_TO_US(interval))
3838
Jesse Barnes585fb112008-07-29 11:54:06 -07003839/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003840 * Logical Context regs
3841 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003842#define CCID _MMIO(0x2180)
3843#define CCID_EN BIT(0)
3844#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3845#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003846/*
3847 * Notes on SNB/IVB/VLV context size:
3848 * - Power context is saved elsewhere (LLC or stolen)
3849 * - Ring/execlist context is saved on SNB, not on IVB
3850 * - Extended context size already includes render context size
3851 * - We always need to follow the extended context size.
3852 * SNB BSpec has comments indicating that we should use the
3853 * render context size instead if execlists are disabled, but
3854 * based on empirical testing that's just nonsense.
3855 * - Pipelined/VF state is saved on SNB/IVB respectively
3856 * - GT1 size just indicates how much of render context
3857 * doesn't need saving on GT1
3858 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003859#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003860#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3861#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3862#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3863#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3864#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003865#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003866 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3867 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003868#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003869#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3870#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3871#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3872#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3873#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3874#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003875#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003876 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003877
Zhi Wangc01fc532016-06-16 08:07:02 -04003878enum {
3879 INTEL_ADVANCED_CONTEXT = 0,
3880 INTEL_LEGACY_32B_CONTEXT,
3881 INTEL_ADVANCED_AD_CONTEXT,
3882 INTEL_LEGACY_64B_CONTEXT
3883};
3884
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003885enum {
3886 FAULT_AND_HANG = 0,
3887 FAULT_AND_HALT, /* Debug only */
3888 FAULT_AND_STREAM,
3889 FAULT_AND_CONTINUE /* Unsupported */
3890};
3891
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003892#define GEN8_CTX_VALID (1 << 0)
3893#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3894#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3895#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3896#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003897#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003898
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003899#define GEN8_CTX_ID_SHIFT 32
3900#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003901#define GEN11_SW_CTX_ID_SHIFT 37
3902#define GEN11_SW_CTX_ID_WIDTH 11
3903#define GEN11_ENGINE_CLASS_SHIFT 61
3904#define GEN11_ENGINE_CLASS_WIDTH 3
3905#define GEN11_ENGINE_INSTANCE_SHIFT 48
3906#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003907
3908#define CHV_CLK_CTL1 _MMIO(0x101100)
3909#define VLV_CLK_CTL2 _MMIO(0x101104)
3910#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3911
3912/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003913 * Overlay regs
3914 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003915
3916#define OVADD _MMIO(0x30000)
3917#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003918#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003919#define OGAMC5 _MMIO(0x30010)
3920#define OGAMC4 _MMIO(0x30014)
3921#define OGAMC3 _MMIO(0x30018)
3922#define OGAMC2 _MMIO(0x3001c)
3923#define OGAMC1 _MMIO(0x30020)
3924#define OGAMC0 _MMIO(0x30024)
3925
3926/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003927 * GEN9 clock gating regs
3928 */
3929#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003930#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003931#define PWM2_GATING_DIS (1 << 14)
3932#define PWM1_GATING_DIS (1 << 13)
3933
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003934#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3935#define BXT_GMBUS_GATING_DIS (1 << 14)
3936
Imre Deaked69cd42017-10-02 10:55:57 +03003937#define _CLKGATE_DIS_PSL_A 0x46520
3938#define _CLKGATE_DIS_PSL_B 0x46524
3939#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303940#define DUPS1_GATING_DIS (1 << 15)
3941#define DUPS2_GATING_DIS (1 << 19)
3942#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003943#define DPF_GATING_DIS (1 << 10)
3944#define DPF_RAM_GATING_DIS (1 << 9)
3945#define DPFR_GATING_DIS (1 << 8)
3946
3947#define CLKGATE_DIS_PSL(pipe) \
3948 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3949
Imre Deakd965e7ac2015-12-01 10:23:52 +02003950/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003951 * GEN10 clock gating regs
3952 */
3953#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3954#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003955#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003956#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003957
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003958#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3959#define GWUNIT_CLKGATE_DIS (1 << 16)
3960
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003961#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3962#define VFUNIT_CLKGATE_DIS (1 << 20)
3963
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003964#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3965#define CGPSF_CLKGATE_DIS (1 << 3)
3966
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003967/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003968 * Display engine regs
3969 */
3970
Shuang He8bf1e9f2013-10-15 18:55:27 +01003971/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003972#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003973#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003974/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003975#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3976#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3977#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003978/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003979#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3980#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3981#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3982/* embedded DP port on the north display block, reserved on ivb */
3983#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3984#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003985/* vlv source selection */
3986#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3987#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3988#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3989/* with DP port the pipe source is invalid */
3990#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3991#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3992#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3993/* gen3+ source selection */
3994#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3995#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3996#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3997/* with DP/TV port the pipe source is invalid */
3998#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3999#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4000#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4001#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4002#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4003/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004004#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004005
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004006#define _PIPE_CRC_RES_1_A_IVB 0x60064
4007#define _PIPE_CRC_RES_2_A_IVB 0x60068
4008#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4009#define _PIPE_CRC_RES_4_A_IVB 0x60070
4010#define _PIPE_CRC_RES_5_A_IVB 0x60074
4011
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004012#define _PIPE_CRC_RES_RED_A 0x60060
4013#define _PIPE_CRC_RES_GREEN_A 0x60064
4014#define _PIPE_CRC_RES_BLUE_A 0x60068
4015#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4016#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004017
4018/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004019#define _PIPE_CRC_RES_1_B_IVB 0x61064
4020#define _PIPE_CRC_RES_2_B_IVB 0x61068
4021#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4022#define _PIPE_CRC_RES_4_B_IVB 0x61070
4023#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004025#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4026#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4027#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4028#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4029#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4030#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004032#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4033#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4034#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4035#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4036#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004037
Jesse Barnes585fb112008-07-29 11:54:06 -07004038/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004039#define _HTOTAL_A 0x60000
4040#define _HBLANK_A 0x60004
4041#define _HSYNC_A 0x60008
4042#define _VTOTAL_A 0x6000c
4043#define _VBLANK_A 0x60010
4044#define _VSYNC_A 0x60014
4045#define _PIPEASRC 0x6001c
4046#define _BCLRPAT_A 0x60020
4047#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004048#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004049
4050/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004051#define _HTOTAL_B 0x61000
4052#define _HBLANK_B 0x61004
4053#define _HSYNC_B 0x61008
4054#define _VTOTAL_B 0x6100c
4055#define _VBLANK_B 0x61010
4056#define _VSYNC_B 0x61014
4057#define _PIPEBSRC 0x6101c
4058#define _BCLRPAT_B 0x61020
4059#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004060#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004061
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004062#define TRANSCODER_A_OFFSET 0x60000
4063#define TRANSCODER_B_OFFSET 0x61000
4064#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004065#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004066#define TRANSCODER_EDP_OFFSET 0x6f000
4067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004068#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004069 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4070 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004072#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4073#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4074#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4075#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4076#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4077#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4078#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4079#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4080#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4081#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004082
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004083/* VLV eDP PSR registers */
4084#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4085#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004086#define VLV_EDP_PSR_ENABLE (1 << 0)
4087#define VLV_EDP_PSR_RESET (1 << 1)
4088#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4089#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4090#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4091#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4092#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4093#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4094#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4095#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004096#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004097#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004098
4099#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4100#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004101#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4102#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4103#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004104#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004105
4106#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4107#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004108#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004109#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004110#define VLV_EDP_PSR_DISABLED (0 << 0)
4111#define VLV_EDP_PSR_INACTIVE (1 << 0)
4112#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4113#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4114#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4115#define VLV_EDP_PSR_EXIT (5 << 0)
4116#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004118
Ben Widawskyed8546a2013-11-04 22:45:05 -08004119/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004120#define HSW_EDP_PSR_BASE 0x64800
4121#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004122#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004123#define EDP_PSR_ENABLE (1 << 31)
4124#define BDW_PSR_SINGLE_FRAME (1 << 30)
4125#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4126#define EDP_PSR_LINK_STANDBY (1 << 27)
4127#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4128#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4129#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4130#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4131#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004132#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004133#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4134#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4135#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004136#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004137#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4138#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4139#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4140#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4141#define EDP_PSR_TP1_TIME_500us (0 << 4)
4142#define EDP_PSR_TP1_TIME_100us (1 << 4)
4143#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4144#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004145#define EDP_PSR_IDLE_FRAME_SHIFT 0
4146
Daniel Vetterfc340442018-04-05 15:00:23 -07004147/* Bspec claims those aren't shifted but stay at 0x64800 */
4148#define EDP_PSR_IMR _MMIO(0x64834)
4149#define EDP_PSR_IIR _MMIO(0x64838)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07004150#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4151#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4152#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
Daniel Vetterfc340442018-04-05 15:00:23 -07004153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004154#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004155#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4156#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4157#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4158#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4159#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004162
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004163#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004164#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304165#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004166#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4167#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4168#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4169#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4170#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4171#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4172#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4173#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4174#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4175#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4176#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004177#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4178#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4179#define EDP_PSR_STATUS_COUNT_SHIFT 16
4180#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004181#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4182#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4183#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4184#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4185#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004186#define EDP_PSR_STATUS_IDLE_MASK 0xf
4187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004189#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004190
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004191#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004192#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4193#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4194#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4195#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4196#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4197#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004199#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004200#define EDP_PSR2_ENABLE (1 << 31)
4201#define EDP_SU_TRACK_ENABLE (1 << 30)
4202#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4203#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4204#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4205#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4206#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4207#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4208#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4209#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4210#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304211#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004212#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4213#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004214#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4215#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304216
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004217#define _PSR_EVENT_TRANS_A 0x60848
4218#define _PSR_EVENT_TRANS_B 0x61848
4219#define _PSR_EVENT_TRANS_C 0x62848
4220#define _PSR_EVENT_TRANS_D 0x63848
4221#define _PSR_EVENT_TRANS_EDP 0x6F848
4222#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4223#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4224#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4225#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4226#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4227#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4228#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4229#define PSR_EVENT_MEMORY_UP (1 << 10)
4230#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4231#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4232#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4233#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4234#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4235#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4236#define PSR_EVENT_VBI_ENABLE (1 << 2)
4237#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4238#define PSR_EVENT_PSR_DISABLE (1 << 0)
4239
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004240#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004241#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304242#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004243
4244/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004245#define ADPA _MMIO(0x61100)
4246#define PCH_ADPA _MMIO(0xe1100)
4247#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004248
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004249#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004250#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004251#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004252#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004253#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4254#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004255#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004256#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004257#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004258#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4259#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4260#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4261#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4262#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4263#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4264#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4265#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4266#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4267#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4268#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4269#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4270#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4271#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4272#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4273#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4274#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4275#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4276#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004277#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004278#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004279#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004280#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004281#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004282#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004283#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004284#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004285#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004286#define ADPA_DPMS_MASK (~(3 << 10))
4287#define ADPA_DPMS_ON (0 << 10)
4288#define ADPA_DPMS_SUSPEND (1 << 10)
4289#define ADPA_DPMS_STANDBY (2 << 10)
4290#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004291
Chris Wilson939fe4d2010-10-09 10:33:26 +01004292
Jesse Barnes585fb112008-07-29 11:54:06 -07004293/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004294#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004295#define PORTB_HOTPLUG_INT_EN (1 << 29)
4296#define PORTC_HOTPLUG_INT_EN (1 << 28)
4297#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004298#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4299#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4300#define TV_HOTPLUG_INT_EN (1 << 18)
4301#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004302#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4303 PORTC_HOTPLUG_INT_EN | \
4304 PORTD_HOTPLUG_INT_EN | \
4305 SDVOC_HOTPLUG_INT_EN | \
4306 SDVOB_HOTPLUG_INT_EN | \
4307 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004308#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004309#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4310/* must use period 64 on GM45 according to docs */
4311#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4312#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4313#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4314#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4315#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4316#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4317#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4318#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4319#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4320#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4321#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4322#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004324#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004325/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004326 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004327 *
4328 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4329 * Please check the detailed lore in the commit message for for experimental
4330 * evidence.
4331 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004332/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4333#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4334#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4335#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4336/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4337#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004338#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004339#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004340#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004341#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4342#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004343#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004344#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4345#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004346#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004347#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4348#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004349/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004350#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4351#define TV_HOTPLUG_INT_STATUS (1 << 10)
4352#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4353#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4354#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4355#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004356#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4357#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4358#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004359#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4360
Chris Wilson084b6122012-05-11 18:01:33 +01004361/* SDVO is different across gen3/4 */
4362#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4363#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004364/*
4365 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4366 * since reality corrobates that they're the same as on gen3. But keep these
4367 * bits here (and the comment!) to help any other lost wanderers back onto the
4368 * right tracks.
4369 */
Chris Wilson084b6122012-05-11 18:01:33 +01004370#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4371#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4372#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4373#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004374#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4375 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4376 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4377 PORTB_HOTPLUG_INT_STATUS | \
4378 PORTC_HOTPLUG_INT_STATUS | \
4379 PORTD_HOTPLUG_INT_STATUS)
4380
Egbert Eiche5868a32013-02-28 04:17:12 -05004381#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4382 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4383 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4384 PORTB_HOTPLUG_INT_STATUS | \
4385 PORTC_HOTPLUG_INT_STATUS | \
4386 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004387
Paulo Zanonic20cd312013-02-19 16:21:45 -03004388/* SDVO and HDMI port control.
4389 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004390#define _GEN3_SDVOB 0x61140
4391#define _GEN3_SDVOC 0x61160
4392#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4393#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004394#define GEN4_HDMIB GEN3_SDVOB
4395#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004396#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4397#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4398#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4399#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004400#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004401#define PCH_HDMIC _MMIO(0xe1150)
4402#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004404#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004405#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004406#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004407#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004408#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4409#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004410#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4411#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4412
Paulo Zanonic20cd312013-02-19 16:21:45 -03004413/* Gen 3 SDVO bits: */
4414#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004415#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004416#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004417#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004418#define SDVO_STALL_SELECT (1 << 29)
4419#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004420/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004421 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004422 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004423 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4424 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004425#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004426#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004427#define SDVO_PHASE_SELECT_MASK (15 << 19)
4428#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4429#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4430#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4431#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4432#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4433#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004434/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004435#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4436 SDVO_INTERRUPT_ENABLE)
4437#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4438
4439/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004440#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004441#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004442#define SDVO_ENCODING_SDVO (0 << 10)
4443#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004444#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4445#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004446#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004447#define SDVO_AUDIO_ENABLE (1 << 6)
4448/* VSYNC/HSYNC bits new with 965, default is to be set */
4449#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4450#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4451
4452/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004453#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004454#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4455
4456/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004457#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004458#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004459#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004460
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004461/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004462#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004463#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004464#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004465
Jesse Barnes585fb112008-07-29 11:54:06 -07004466
4467/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004468#define _DVOA 0x61120
4469#define DVOA _MMIO(_DVOA)
4470#define _DVOB 0x61140
4471#define DVOB _MMIO(_DVOB)
4472#define _DVOC 0x61160
4473#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004474#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004475#define DVO_PIPE_SEL_SHIFT 30
4476#define DVO_PIPE_SEL_MASK (1 << 30)
4477#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004478#define DVO_PIPE_STALL_UNUSED (0 << 28)
4479#define DVO_PIPE_STALL (1 << 28)
4480#define DVO_PIPE_STALL_TV (2 << 28)
4481#define DVO_PIPE_STALL_MASK (3 << 28)
4482#define DVO_USE_VGA_SYNC (1 << 15)
4483#define DVO_DATA_ORDER_I740 (0 << 14)
4484#define DVO_DATA_ORDER_FP (1 << 14)
4485#define DVO_VSYNC_DISABLE (1 << 11)
4486#define DVO_HSYNC_DISABLE (1 << 10)
4487#define DVO_VSYNC_TRISTATE (1 << 9)
4488#define DVO_HSYNC_TRISTATE (1 << 8)
4489#define DVO_BORDER_ENABLE (1 << 7)
4490#define DVO_DATA_ORDER_GBRG (1 << 6)
4491#define DVO_DATA_ORDER_RGGB (0 << 6)
4492#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4493#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4494#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4495#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4496#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4497#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4498#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004499#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004500#define DVOA_SRCDIM _MMIO(0x61124)
4501#define DVOB_SRCDIM _MMIO(0x61144)
4502#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004503#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4504#define DVO_SRCDIM_VERTICAL_SHIFT 0
4505
4506/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004507#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004508/*
4509 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4510 * the DPLL semantics change when the LVDS is assigned to that pipe.
4511 */
4512#define LVDS_PORT_EN (1 << 31)
4513/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004514#define LVDS_PIPE_SEL_SHIFT 30
4515#define LVDS_PIPE_SEL_MASK (1 << 30)
4516#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4517#define LVDS_PIPE_SEL_SHIFT_CPT 29
4518#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4519#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004520/* LVDS dithering flag on 965/g4x platform */
4521#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004522/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4523#define LVDS_VSYNC_POLARITY (1 << 21)
4524#define LVDS_HSYNC_POLARITY (1 << 20)
4525
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004526/* Enable border for unscaled (or aspect-scaled) display */
4527#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004528/*
4529 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4530 * pixel.
4531 */
4532#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4533#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4534#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4535/*
4536 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4537 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4538 * on.
4539 */
4540#define LVDS_A3_POWER_MASK (3 << 6)
4541#define LVDS_A3_POWER_DOWN (0 << 6)
4542#define LVDS_A3_POWER_UP (3 << 6)
4543/*
4544 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4545 * is set.
4546 */
4547#define LVDS_CLKB_POWER_MASK (3 << 4)
4548#define LVDS_CLKB_POWER_DOWN (0 << 4)
4549#define LVDS_CLKB_POWER_UP (3 << 4)
4550/*
4551 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4552 * setting for whether we are in dual-channel mode. The B3 pair will
4553 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4554 */
4555#define LVDS_B0B3_POWER_MASK (3 << 2)
4556#define LVDS_B0B3_POWER_DOWN (0 << 2)
4557#define LVDS_B0B3_POWER_UP (3 << 2)
4558
David Härdeman3c17fe42010-09-24 21:44:32 +02004559/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004560#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004561/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004562 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4563 * of the infoframe structure specified by CEA-861. */
4564#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004565#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004566#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004567/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004568#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004569#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004570#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004571#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004572#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4573#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004574#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004575#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4576#define VIDEO_DIP_SELECT_AVI (0 << 19)
4577#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4578#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004579#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004580#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4581#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4582#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004583#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004584/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004585#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4586#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004587#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004588#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4589#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004590#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004591
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07004592#define DRM_DIP_ENABLE (1 << 28)
4593#define PSR_VSC_BIT_7_SET (1 << 27)
4594#define VSC_SELECT_MASK (0x3 << 26)
4595#define VSC_SELECT_SHIFT 26
4596#define VSC_DIP_HW_HEA_DATA (0 << 26)
4597#define VSC_DIP_HW_HEA_SW_DATA (1 << 26)
4598#define VSC_DIP_HW_DATA_SW_HEA (2 << 26)
4599#define VSC_DIP_SW_HEA_DATA (3 << 26)
4600#define VDIP_ENABLE_PPS (1 << 24)
4601
Jesse Barnes585fb112008-07-29 11:54:06 -07004602/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004603#define PPS_BASE 0x61200
4604#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4605#define PCH_PPS_BASE 0xC7200
4606
4607#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4608 PPS_BASE + (reg) + \
4609 (pps_idx) * 0x100)
4610
4611#define _PP_STATUS 0x61200
4612#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4613#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004614/*
4615 * Indicates that all dependencies of the panel are on:
4616 *
4617 * - PLL enabled
4618 * - pipe enabled
4619 * - LVDS/DVOB/DVOC on
4620 */
Imre Deak44cb7342016-08-10 14:07:29 +03004621#define PP_READY (1 << 30)
4622#define PP_SEQUENCE_NONE (0 << 28)
4623#define PP_SEQUENCE_POWER_UP (1 << 28)
4624#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4625#define PP_SEQUENCE_MASK (3 << 28)
4626#define PP_SEQUENCE_SHIFT 28
4627#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4628#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004629#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4630#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4631#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4632#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4633#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4634#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4635#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4636#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4637#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004638
4639#define _PP_CONTROL 0x61204
4640#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4641#define PANEL_UNLOCK_REGS (0xabcd << 16)
4642#define PANEL_UNLOCK_MASK (0xffff << 16)
4643#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4644#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4645#define EDP_FORCE_VDD (1 << 3)
4646#define EDP_BLC_ENABLE (1 << 2)
4647#define PANEL_POWER_RESET (1 << 1)
4648#define PANEL_POWER_OFF (0 << 0)
4649#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004650
4651#define _PP_ON_DELAYS 0x61208
4652#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004653#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004654#define PANEL_PORT_SELECT_MASK (3 << 30)
4655#define PANEL_PORT_SELECT_LVDS (0 << 30)
4656#define PANEL_PORT_SELECT_DPA (1 << 30)
4657#define PANEL_PORT_SELECT_DPC (2 << 30)
4658#define PANEL_PORT_SELECT_DPD (3 << 30)
4659#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4660#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4661#define PANEL_POWER_UP_DELAY_SHIFT 16
4662#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4663#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4664
4665#define _PP_OFF_DELAYS 0x6120C
4666#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4667#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4668#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4669#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4670#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4671
4672#define _PP_DIVISOR 0x61210
4673#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4674#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4675#define PP_REFERENCE_DIVIDER_SHIFT 8
4676#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4677#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004678
4679/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004680#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004681#define PFIT_ENABLE (1 << 31)
4682#define PFIT_PIPE_MASK (3 << 29)
4683#define PFIT_PIPE_SHIFT 29
4684#define VERT_INTERP_DISABLE (0 << 10)
4685#define VERT_INTERP_BILINEAR (1 << 10)
4686#define VERT_INTERP_MASK (3 << 10)
4687#define VERT_AUTO_SCALE (1 << 9)
4688#define HORIZ_INTERP_DISABLE (0 << 6)
4689#define HORIZ_INTERP_BILINEAR (1 << 6)
4690#define HORIZ_INTERP_MASK (3 << 6)
4691#define HORIZ_AUTO_SCALE (1 << 5)
4692#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004693#define PFIT_FILTER_FUZZY (0 << 24)
4694#define PFIT_SCALING_AUTO (0 << 26)
4695#define PFIT_SCALING_PROGRAMMED (1 << 26)
4696#define PFIT_SCALING_PILLAR (2 << 26)
4697#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004698#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004699/* Pre-965 */
4700#define PFIT_VERT_SCALE_SHIFT 20
4701#define PFIT_VERT_SCALE_MASK 0xfff00000
4702#define PFIT_HORIZ_SCALE_SHIFT 4
4703#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4704/* 965+ */
4705#define PFIT_VERT_SCALE_SHIFT_965 16
4706#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4707#define PFIT_HORIZ_SCALE_SHIFT_965 0
4708#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004710#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004711
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004712#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4713#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004714#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4715 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004716
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004717#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4718#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004719#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4720 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004721
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004722#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4723#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004724#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4725 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004726
Jesse Barnes585fb112008-07-29 11:54:06 -07004727/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004728#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004729#define BLM_PWM_ENABLE (1 << 31)
4730#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4731#define BLM_PIPE_SELECT (1 << 29)
4732#define BLM_PIPE_SELECT_IVB (3 << 29)
4733#define BLM_PIPE_A (0 << 29)
4734#define BLM_PIPE_B (1 << 29)
4735#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004736#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4737#define BLM_TRANSCODER_B BLM_PIPE_B
4738#define BLM_TRANSCODER_C BLM_PIPE_C
4739#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004740#define BLM_PIPE(pipe) ((pipe) << 29)
4741#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4742#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4743#define BLM_PHASE_IN_ENABLE (1 << 25)
4744#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4745#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4746#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4747#define BLM_PHASE_IN_COUNT_SHIFT (8)
4748#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4749#define BLM_PHASE_IN_INCR_SHIFT (0)
4750#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004751#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004752/*
4753 * This is the most significant 15 bits of the number of backlight cycles in a
4754 * complete cycle of the modulated backlight control.
4755 *
4756 * The actual value is this field multiplied by two.
4757 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004758#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4759#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4760#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004761/*
4762 * This is the number of cycles out of the backlight modulation cycle for which
4763 * the backlight is on.
4764 *
4765 * This field must be no greater than the number of cycles in the complete
4766 * backlight modulation cycle.
4767 */
4768#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4769#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004770#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4771#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004772
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004773#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004774#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004775
Daniel Vetter7cf41602012-06-05 10:07:09 +02004776/* New registers for PCH-split platforms. Safe where new bits show up, the
4777 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004778#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4779#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004780
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004781#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004782
Daniel Vetter7cf41602012-06-05 10:07:09 +02004783/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4784 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004785#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004786#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004787#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4788#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004789#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004791#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004792#define UTIL_PIN_ENABLE (1 << 31)
4793
Sunil Kamath022e4e52015-09-30 22:34:57 +05304794#define UTIL_PIN_PIPE(x) ((x) << 29)
4795#define UTIL_PIN_PIPE_MASK (3 << 29)
4796#define UTIL_PIN_MODE_PWM (1 << 24)
4797#define UTIL_PIN_MODE_MASK (0xf << 24)
4798#define UTIL_PIN_POLARITY (1 << 22)
4799
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304800/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304801#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304802#define BXT_BLC_PWM_ENABLE (1 << 31)
4803#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304804#define _BXT_BLC_PWM_FREQ1 0xC8254
4805#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304806
Sunil Kamath022e4e52015-09-30 22:34:57 +05304807#define _BXT_BLC_PWM_CTL2 0xC8350
4808#define _BXT_BLC_PWM_FREQ2 0xC8354
4809#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004811#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304812 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004813#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304814 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004815#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304816 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004818#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004819#define PCH_GTC_ENABLE (1 << 31)
4820
Jesse Barnes585fb112008-07-29 11:54:06 -07004821/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004822#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004823/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004824# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004825/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004826# define TV_ENC_PIPE_SEL_SHIFT 30
4827# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4828# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004829/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004830# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004831/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004832# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004833/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004834# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004835/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004836# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4837# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004838/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004839# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004840/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004841# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004842/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004843# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004844/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004845# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004846/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004847# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004848/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004849# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004850/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004851# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004852/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004853# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004854/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004855# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004856/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004857 * Enables a fix for the 915GM only.
4858 *
4859 * Not sure what it does.
4860 */
4861# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004862/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004863# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004864# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004865/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004866# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004867/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004868# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004869/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004870# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004871/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004872# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004873/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004874# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004875/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004876# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004877/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004878# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004879/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004880# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004881/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004882# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004883/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004884 * This test mode forces the DACs to 50% of full output.
4885 *
4886 * This is used for load detection in combination with TVDAC_SENSE_MASK
4887 */
4888# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4889# define TV_TEST_MODE_MASK (7 << 0)
4890
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004891#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004892# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004893/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004894 * Reports that DAC state change logic has reported change (RO).
4895 *
4896 * This gets cleared when TV_DAC_STATE_EN is cleared
4897*/
4898# define TVDAC_STATE_CHG (1 << 31)
4899# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004900/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004901# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004902/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004903# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004904/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004905# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004906/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004907 * Enables DAC state detection logic, for load-based TV detection.
4908 *
4909 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4910 * to off, for load detection to work.
4911 */
4912# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004913/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004914# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004915/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004916# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004917/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004918# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004919/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004920# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004921/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004922# define ENC_TVDAC_SLEW_FAST (1 << 6)
4923# define DAC_A_1_3_V (0 << 4)
4924# define DAC_A_1_1_V (1 << 4)
4925# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004926# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004927# define DAC_B_1_3_V (0 << 2)
4928# define DAC_B_1_1_V (1 << 2)
4929# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004930# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004931# define DAC_C_1_3_V (0 << 0)
4932# define DAC_C_1_1_V (1 << 0)
4933# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004934# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004935
Ville Syrjälä646b4262014-04-25 20:14:30 +03004936/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004937 * CSC coefficients are stored in a floating point format with 9 bits of
4938 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4939 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4940 * -1 (0x3) being the only legal negative value.
4941 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004942#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004943# define TV_RY_MASK 0x07ff0000
4944# define TV_RY_SHIFT 16
4945# define TV_GY_MASK 0x00000fff
4946# define TV_GY_SHIFT 0
4947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004948#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004949# define TV_BY_MASK 0x07ff0000
4950# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004951/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004952 * Y attenuation for component video.
4953 *
4954 * Stored in 1.9 fixed point.
4955 */
4956# define TV_AY_MASK 0x000003ff
4957# define TV_AY_SHIFT 0
4958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004959#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004960# define TV_RU_MASK 0x07ff0000
4961# define TV_RU_SHIFT 16
4962# define TV_GU_MASK 0x000007ff
4963# define TV_GU_SHIFT 0
4964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004965#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004966# define TV_BU_MASK 0x07ff0000
4967# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004968/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004969 * U attenuation for component video.
4970 *
4971 * Stored in 1.9 fixed point.
4972 */
4973# define TV_AU_MASK 0x000003ff
4974# define TV_AU_SHIFT 0
4975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004976#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004977# define TV_RV_MASK 0x0fff0000
4978# define TV_RV_SHIFT 16
4979# define TV_GV_MASK 0x000007ff
4980# define TV_GV_SHIFT 0
4981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004982#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004983# define TV_BV_MASK 0x07ff0000
4984# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004985/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004986 * V attenuation for component video.
4987 *
4988 * Stored in 1.9 fixed point.
4989 */
4990# define TV_AV_MASK 0x000007ff
4991# define TV_AV_SHIFT 0
4992
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004993#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004994/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004995# define TV_BRIGHTNESS_MASK 0xff000000
4996# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004997/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004998# define TV_CONTRAST_MASK 0x00ff0000
4999# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005000/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005001# define TV_SATURATION_MASK 0x0000ff00
5002# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005003/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005004# define TV_HUE_MASK 0x000000ff
5005# define TV_HUE_SHIFT 0
5006
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005007#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005008/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005009# define TV_BLACK_LEVEL_MASK 0x01ff0000
5010# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005011/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005012# define TV_BLANK_LEVEL_MASK 0x000001ff
5013# define TV_BLANK_LEVEL_SHIFT 0
5014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005015#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005016/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005017# define TV_HSYNC_END_MASK 0x1fff0000
5018# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005019/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005020# define TV_HTOTAL_MASK 0x00001fff
5021# define TV_HTOTAL_SHIFT 0
5022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005023#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005024/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005025# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005026/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005027# define TV_HBURST_START_SHIFT 16
5028# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005029/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005030# define TV_HBURST_LEN_SHIFT 0
5031# define TV_HBURST_LEN_MASK 0x0001fff
5032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005033#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005034/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005035# define TV_HBLANK_END_SHIFT 16
5036# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005037/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005038# define TV_HBLANK_START_SHIFT 0
5039# define TV_HBLANK_START_MASK 0x0001fff
5040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005041#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005042/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005043# define TV_NBR_END_SHIFT 16
5044# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005045/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005046# define TV_VI_END_F1_SHIFT 8
5047# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005048/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005049# define TV_VI_END_F2_SHIFT 0
5050# define TV_VI_END_F2_MASK 0x0000003f
5051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005052#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005053/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005054# define TV_VSYNC_LEN_MASK 0x07ff0000
5055# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005056/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005057 * number of half lines.
5058 */
5059# define TV_VSYNC_START_F1_MASK 0x00007f00
5060# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005061/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005062 * Offset of the start of vsync in field 2, measured in one less than the
5063 * number of half lines.
5064 */
5065# define TV_VSYNC_START_F2_MASK 0x0000007f
5066# define TV_VSYNC_START_F2_SHIFT 0
5067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005068#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005069/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005070# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005071/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005072# define TV_VEQ_LEN_MASK 0x007f0000
5073# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005074/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005075 * the number of half lines.
5076 */
5077# define TV_VEQ_START_F1_MASK 0x0007f00
5078# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005079/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005080 * Offset of the start of equalization in field 2, measured in one less than
5081 * the number of half lines.
5082 */
5083# define TV_VEQ_START_F2_MASK 0x000007f
5084# define TV_VEQ_START_F2_SHIFT 0
5085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005086#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005087/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005088 * Offset to start of vertical colorburst, measured in one less than the
5089 * number of lines from vertical start.
5090 */
5091# define TV_VBURST_START_F1_MASK 0x003f0000
5092# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005093/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005094 * Offset to the end of vertical colorburst, measured in one less than the
5095 * number of lines from the start of NBR.
5096 */
5097# define TV_VBURST_END_F1_MASK 0x000000ff
5098# define TV_VBURST_END_F1_SHIFT 0
5099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005100#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005102 * Offset to start of vertical colorburst, measured in one less than the
5103 * number of lines from vertical start.
5104 */
5105# define TV_VBURST_START_F2_MASK 0x003f0000
5106# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005107/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005108 * Offset to the end of vertical colorburst, measured in one less than the
5109 * number of lines from the start of NBR.
5110 */
5111# define TV_VBURST_END_F2_MASK 0x000000ff
5112# define TV_VBURST_END_F2_SHIFT 0
5113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005114#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005116 * Offset to start of vertical colorburst, measured in one less than the
5117 * number of lines from vertical start.
5118 */
5119# define TV_VBURST_START_F3_MASK 0x003f0000
5120# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005121/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005122 * Offset to the end of vertical colorburst, measured in one less than the
5123 * number of lines from the start of NBR.
5124 */
5125# define TV_VBURST_END_F3_MASK 0x000000ff
5126# define TV_VBURST_END_F3_SHIFT 0
5127
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005128#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005129/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005130 * Offset to start of vertical colorburst, measured in one less than the
5131 * number of lines from vertical start.
5132 */
5133# define TV_VBURST_START_F4_MASK 0x003f0000
5134# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005135/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005136 * Offset to the end of vertical colorburst, measured in one less than the
5137 * number of lines from the start of NBR.
5138 */
5139# define TV_VBURST_END_F4_MASK 0x000000ff
5140# define TV_VBURST_END_F4_SHIFT 0
5141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005142#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005143/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005144# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005145/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005146# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005147/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005148# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005151/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005152# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005153/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005154# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005155/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005156# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005157/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005158# define TV_BURST_LEVEL_MASK 0x00ff0000
5159# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005160/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005161# define TV_SCDDA1_INC_MASK 0x00000fff
5162# define TV_SCDDA1_INC_SHIFT 0
5163
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005164#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005165/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005166# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5167# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005168/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005169# define TV_SCDDA2_INC_MASK 0x00007fff
5170# define TV_SCDDA2_INC_SHIFT 0
5171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005172#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005173/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005174# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5175# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005176/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005177# define TV_SCDDA3_INC_MASK 0x00007fff
5178# define TV_SCDDA3_INC_SHIFT 0
5179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005180#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005182# define TV_XPOS_MASK 0x1fff0000
5183# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005184/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005185# define TV_YPOS_MASK 0x00000fff
5186# define TV_YPOS_SHIFT 0
5187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005188#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005190# define TV_XSIZE_MASK 0x1fff0000
5191# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005192/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005193 * Vertical size of the display window, measured in pixels.
5194 *
5195 * Must be even for interlaced modes.
5196 */
5197# define TV_YSIZE_MASK 0x00000fff
5198# define TV_YSIZE_SHIFT 0
5199
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005200#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005201/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005202 * Enables automatic scaling calculation.
5203 *
5204 * If set, the rest of the registers are ignored, and the calculated values can
5205 * be read back from the register.
5206 */
5207# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005208/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005209 * Disables the vertical filter.
5210 *
5211 * This is required on modes more than 1024 pixels wide */
5212# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005213/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005214# define TV_VADAPT (1 << 28)
5215# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005216/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005217# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005218/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005219# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005220/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005221# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005222/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005223 * Sets the horizontal scaling factor.
5224 *
5225 * This should be the fractional part of the horizontal scaling factor divided
5226 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5227 *
5228 * (src width - 1) / ((oversample * dest width) - 1)
5229 */
5230# define TV_HSCALE_FRAC_MASK 0x00003fff
5231# define TV_HSCALE_FRAC_SHIFT 0
5232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005233#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005234/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005235 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5236 *
5237 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5238 */
5239# define TV_VSCALE_INT_MASK 0x00038000
5240# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005241/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005242 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5243 *
5244 * \sa TV_VSCALE_INT_MASK
5245 */
5246# define TV_VSCALE_FRAC_MASK 0x00007fff
5247# define TV_VSCALE_FRAC_SHIFT 0
5248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005249#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005251 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5252 *
5253 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5254 *
5255 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5256 */
5257# define TV_VSCALE_IP_INT_MASK 0x00038000
5258# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005259/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005260 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5261 *
5262 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5263 *
5264 * \sa TV_VSCALE_IP_INT_MASK
5265 */
5266# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5267# define TV_VSCALE_IP_FRAC_SHIFT 0
5268
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005269#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005270# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005271/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005272 * Specifies which field to send the CC data in.
5273 *
5274 * CC data is usually sent in field 0.
5275 */
5276# define TV_CC_FID_MASK (1 << 27)
5277# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005278/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005279# define TV_CC_HOFF_MASK 0x03ff0000
5280# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005281/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005282# define TV_CC_LINE_MASK 0x0000003f
5283# define TV_CC_LINE_SHIFT 0
5284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005285#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005286# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005287/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005288# define TV_CC_DATA_2_MASK 0x007f0000
5289# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005290/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005291# define TV_CC_DATA_1_MASK 0x0000007f
5292# define TV_CC_DATA_1_SHIFT 0
5293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005294#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5295#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5296#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5297#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005298
Keith Packard040d87f2009-05-30 20:42:33 -07005299/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005300#define DP_A _MMIO(0x64000) /* eDP */
5301#define DP_B _MMIO(0x64100)
5302#define DP_C _MMIO(0x64200)
5303#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005304
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005305#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5306#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5307#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005308
Keith Packard040d87f2009-05-30 20:42:33 -07005309#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005310#define DP_PIPE_SEL_SHIFT 30
5311#define DP_PIPE_SEL_MASK (1 << 30)
5312#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5313#define DP_PIPE_SEL_SHIFT_IVB 29
5314#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5315#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5316#define DP_PIPE_SEL_SHIFT_CHV 16
5317#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5318#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005319
Keith Packard040d87f2009-05-30 20:42:33 -07005320/* Link training mode - select a suitable mode for each stage */
5321#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5322#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5323#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5324#define DP_LINK_TRAIN_OFF (3 << 28)
5325#define DP_LINK_TRAIN_MASK (3 << 28)
5326#define DP_LINK_TRAIN_SHIFT 28
5327
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005328/* CPT Link training mode */
5329#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5330#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5331#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5332#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5333#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5334#define DP_LINK_TRAIN_SHIFT_CPT 8
5335
Keith Packard040d87f2009-05-30 20:42:33 -07005336/* Signal voltages. These are mostly controlled by the other end */
5337#define DP_VOLTAGE_0_4 (0 << 25)
5338#define DP_VOLTAGE_0_6 (1 << 25)
5339#define DP_VOLTAGE_0_8 (2 << 25)
5340#define DP_VOLTAGE_1_2 (3 << 25)
5341#define DP_VOLTAGE_MASK (7 << 25)
5342#define DP_VOLTAGE_SHIFT 25
5343
5344/* Signal pre-emphasis levels, like voltages, the other end tells us what
5345 * they want
5346 */
5347#define DP_PRE_EMPHASIS_0 (0 << 22)
5348#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5349#define DP_PRE_EMPHASIS_6 (2 << 22)
5350#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5351#define DP_PRE_EMPHASIS_MASK (7 << 22)
5352#define DP_PRE_EMPHASIS_SHIFT 22
5353
5354/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005355#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005356#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005357#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005358
5359/* Mystic DPCD version 1.1 special mode */
5360#define DP_ENHANCED_FRAMING (1 << 18)
5361
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005362/* eDP */
5363#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005364#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005365#define DP_PLL_FREQ_MASK (3 << 16)
5366
Ville Syrjälä646b4262014-04-25 20:14:30 +03005367/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005368#define DP_PORT_REVERSAL (1 << 15)
5369
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005370/* eDP */
5371#define DP_PLL_ENABLE (1 << 14)
5372
Ville Syrjälä646b4262014-04-25 20:14:30 +03005373/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005374#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5375
5376#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005377#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005378
Ville Syrjälä646b4262014-04-25 20:14:30 +03005379/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005380#define DP_COLOR_RANGE_16_235 (1 << 8)
5381
Ville Syrjälä646b4262014-04-25 20:14:30 +03005382/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005383#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5384
Ville Syrjälä646b4262014-04-25 20:14:30 +03005385/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005386#define DP_SYNC_VS_HIGH (1 << 4)
5387#define DP_SYNC_HS_HIGH (1 << 3)
5388
Ville Syrjälä646b4262014-04-25 20:14:30 +03005389/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005390#define DP_DETECTED (1 << 2)
5391
Ville Syrjälä646b4262014-04-25 20:14:30 +03005392/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005393 * signal sink for DDC etc. Max packet size supported
5394 * is 20 bytes in each direction, hence the 5 fixed
5395 * data registers
5396 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005397#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5398#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5399#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5400#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5401#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5402#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005403
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005404#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5405#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5406#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5407#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5408#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5409#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005410
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005411#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5412#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5413#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5414#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5415#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5416#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005417
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005418#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5419#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5420#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5421#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5422#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5423#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005424
James Ausmusbb187e92018-06-11 17:25:12 -07005425#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5426#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5427#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5428#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5429#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5430#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5431
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005432#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5433#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5434#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5435#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5436#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5437#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5438
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005439#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5440#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005441
5442#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5443#define DP_AUX_CH_CTL_DONE (1 << 30)
5444#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5445#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5446#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5447#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5448#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005449#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005450#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5451#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5452#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5453#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5454#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5455#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5456#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5457#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5458#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5459#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5460#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5461#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5462#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305463#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5464#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5465#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005466#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005467#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305468#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005469#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005470
5471/*
5472 * Computing GMCH M and N values for the Display Port link
5473 *
5474 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5475 *
5476 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5477 *
5478 * The GMCH value is used internally
5479 *
5480 * bytes_per_pixel is the number of bytes coming out of the plane,
5481 * which is after the LUTs, so we want the bytes for our color format.
5482 * For our current usage, this is always 3, one byte for R, G and B.
5483 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005484#define _PIPEA_DATA_M_G4X 0x70050
5485#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005486
5487/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005488#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005489#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005490#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005491
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005492#define DATA_LINK_M_N_MASK (0xffffff)
5493#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005494
Daniel Vettere3b95f12013-05-03 11:49:49 +02005495#define _PIPEA_DATA_N_G4X 0x70054
5496#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005497#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5498
5499/*
5500 * Computing Link M and N values for the Display Port link
5501 *
5502 * Link M / N = pixel_clock / ls_clk
5503 *
5504 * (the DP spec calls pixel_clock the 'strm_clk')
5505 *
5506 * The Link value is transmitted in the Main Stream
5507 * Attributes and VB-ID.
5508 */
5509
Daniel Vettere3b95f12013-05-03 11:49:49 +02005510#define _PIPEA_LINK_M_G4X 0x70060
5511#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005512#define PIPEA_DP_LINK_M_MASK (0xffffff)
5513
Daniel Vettere3b95f12013-05-03 11:49:49 +02005514#define _PIPEA_LINK_N_G4X 0x70064
5515#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005516#define PIPEA_DP_LINK_N_MASK (0xffffff)
5517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005518#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5519#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5520#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5521#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005522
Jesse Barnes585fb112008-07-29 11:54:06 -07005523/* Display & cursor control */
5524
5525/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005526#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005527#define DSL_LINEMASK_GEN2 0x00000fff
5528#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005529#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005530#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005531#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005532#define PIPECONF_DOUBLE_WIDE (1 << 30)
5533#define I965_PIPECONF_ACTIVE (1 << 30)
5534#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5535#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005536#define PIPECONF_SINGLE_WIDE 0
5537#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005538#define PIPECONF_PIPE_LOCKED (1 << 25)
Chris Wilson5eddb702010-09-11 13:48:45 +01005539#define PIPECONF_PALETTE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005540#define PIPECONF_GAMMA (1 << 24)
5541#define PIPECONF_FORCE_BORDER (1 << 25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005542#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005543#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005544/* Note that pre-gen3 does not support interlaced display directly. Panel
5545 * fitting must be disabled on pre-ilk for interlaced. */
5546#define PIPECONF_PROGRESSIVE (0 << 21)
5547#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5548#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5549#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5550#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5551/* Ironlake and later have a complete new set of values for interlaced. PFIT
5552 * means panel fitter required, PF means progressive fetch, DBL means power
5553 * saving pixel doubling. */
5554#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5555#define PIPECONF_INTERLACED_ILK (3 << 21)
5556#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5557#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005558#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305559#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005560#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305561#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005562#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005563#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005564#define PIPECONF_8BPC (0 << 5)
5565#define PIPECONF_10BPC (1 << 5)
5566#define PIPECONF_6BPC (2 << 5)
5567#define PIPECONF_12BPC (3 << 5)
5568#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005569#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005570#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5571#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5572#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5573#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005574#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005575#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5576#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5577#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5578#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5579#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5580#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5581#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5582#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5583#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5584#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5585#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5586#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5587#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5588#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5589#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5590#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5591#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5592#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5593#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5594#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5595#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5596#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5597#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5598#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5599#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5600#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5601#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5602#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5603#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5604#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5605#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5606#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5607#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5608#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5609#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5610#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5611#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5612#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5613#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5614#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5615#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5616#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5617#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5618#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5619#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5620#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005621
Imre Deak755e9012014-02-10 18:42:47 +02005622#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5623#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5624
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005625#define PIPE_A_OFFSET 0x70000
5626#define PIPE_B_OFFSET 0x71000
5627#define PIPE_C_OFFSET 0x72000
5628#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005629/*
5630 * There's actually no pipe EDP. Some pipe registers have
5631 * simply shifted from the pipe to the transcoder, while
5632 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5633 * to access such registers in transcoder EDP.
5634 */
5635#define PIPE_EDP_OFFSET 0x7f000
5636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005637#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005638 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5639 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005641#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5642#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5643#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5644#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5645#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005646
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005647#define _PIPE_MISC_A 0x70030
5648#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005649#define PIPEMISC_YUV420_ENABLE (1 << 27)
5650#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5651#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5652#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5653#define PIPEMISC_DITHER_8_BPC (0 << 5)
5654#define PIPEMISC_DITHER_10_BPC (1 << 5)
5655#define PIPEMISC_DITHER_6_BPC (2 << 5)
5656#define PIPEMISC_DITHER_12_BPC (3 << 5)
5657#define PIPEMISC_DITHER_ENABLE (1 << 4)
5658#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5659#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005660#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005662#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005663#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5664#define PIPEB_HLINE_INT_EN (1 << 28)
5665#define PIPEB_VBLANK_INT_EN (1 << 27)
5666#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5667#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5668#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5669#define PIPE_PSR_INT_EN (1 << 22)
5670#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5671#define PIPEA_HLINE_INT_EN (1 << 20)
5672#define PIPEA_VBLANK_INT_EN (1 << 19)
5673#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5674#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5675#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5676#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5677#define PIPEC_HLINE_INT_EN (1 << 12)
5678#define PIPEC_VBLANK_INT_EN (1 << 11)
5679#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5680#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5681#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005683#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005684#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5685#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5686#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5687#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5688#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5689#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5690#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5691#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5692#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5693#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5694#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5695#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005696#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005697#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005698#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5699#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5700#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5701#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5702#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5703#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5704#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5705#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5706#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5707#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5708#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5709#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005710#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005711#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005713#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005714#define DSPARB_CSTART_MASK (0x7f << 7)
5715#define DSPARB_CSTART_SHIFT 7
5716#define DSPARB_BSTART_MASK (0x7f)
5717#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005718#define DSPARB_BEND_SHIFT 9 /* on 855 */
5719#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005720#define DSPARB_SPRITEA_SHIFT_VLV 0
5721#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5722#define DSPARB_SPRITEB_SHIFT_VLV 8
5723#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5724#define DSPARB_SPRITEC_SHIFT_VLV 16
5725#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5726#define DSPARB_SPRITED_SHIFT_VLV 24
5727#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005728#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005729#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5730#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5731#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5732#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5733#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5734#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5735#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5736#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5737#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5738#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5739#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5740#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005741#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005742#define DSPARB_SPRITEE_SHIFT_VLV 0
5743#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5744#define DSPARB_SPRITEF_SHIFT_VLV 8
5745#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005746
Ville Syrjälä0a560672014-06-11 16:51:18 +03005747/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005748#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005749#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005750#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005751#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005752#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005753#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005754#define DSPFW_PLANEB_MASK (0x7f << 8)
5755#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005756#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005757#define DSPFW_PLANEA_MASK (0x7f << 0)
5758#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005759#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005760#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005761#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005762#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005763#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005764#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005765#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005766#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5767#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005768#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005769#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005770#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005771#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005772#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005773#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5774#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005775#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005776#define DSPFW_HPLL_SR_EN (1 << 31)
5777#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005778#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005779#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005780#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005781#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005782#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005783#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005784
5785/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005786#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005787#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005788#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005789#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005790#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005791#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005792#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005793#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005794#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005795#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005796#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005797#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005798#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005799#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005800#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005801#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005802#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005803#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005804#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005805#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5806#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005807#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005808#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005809#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005810#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005811#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005812#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005813#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005814#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005815#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005816#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005817#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005818#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005819#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005820#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005821#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005822#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005823#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005824#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005825#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005826#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005827#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005828#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005829#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005831#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005832#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005833
5834/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005835#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005836#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005837#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005838#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005839#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005840#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005841#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005842#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005843#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005844#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005845#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005846#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005847#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005848#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005849#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005850#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005851#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005852#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005853#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005854#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005855#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005856#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005857#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005858#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005859#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005860#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005861#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005862#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005863#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005864#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005865#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005866#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005867#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005868#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005869#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005870#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005871#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005872#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005873#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005874#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005875#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005876#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005877
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005878/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005879#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005880#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005881#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005882#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005883#define DDL_PRECISION_HIGH (1 << 7)
5884#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305885#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005886
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005887#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005888#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5889#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005890
Ville Syrjäläc2317752016-03-15 16:39:56 +02005891#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005892#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005893
Shaohua Li7662c8b2009-06-26 11:23:55 +08005894/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005895#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005896#define I915_FIFO_LINE_SIZE 64
5897#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005898
Jesse Barnesceb04242012-03-28 13:39:22 -07005899#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005900#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005901#define I965_FIFO_SIZE 512
5902#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005903#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005904#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005905#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005906
Jesse Barnesceb04242012-03-28 13:39:22 -07005907#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005908#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005909#define I915_MAX_WM 0x3f
5910
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005911#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5912#define PINEVIEW_FIFO_LINE_SIZE 64
5913#define PINEVIEW_MAX_WM 0x1ff
5914#define PINEVIEW_DFT_WM 0x3f
5915#define PINEVIEW_DFT_HPLLOFF_WM 0
5916#define PINEVIEW_GUARD_WM 10
5917#define PINEVIEW_CURSOR_FIFO 64
5918#define PINEVIEW_CURSOR_MAX_WM 0x3f
5919#define PINEVIEW_CURSOR_DFT_WM 0
5920#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005921
Jesse Barnesceb04242012-03-28 13:39:22 -07005922#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005923#define I965_CURSOR_FIFO 64
5924#define I965_CURSOR_MAX_WM 32
5925#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005926
Pradeep Bhatfae12672014-11-04 17:06:39 +00005927/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005928#define _CUR_WM_A_0 0x70140
5929#define _CUR_WM_B_0 0x71140
5930#define _PLANE_WM_1_A_0 0x70240
5931#define _PLANE_WM_1_B_0 0x71240
5932#define _PLANE_WM_2_A_0 0x70340
5933#define _PLANE_WM_2_B_0 0x71340
5934#define _PLANE_WM_TRANS_1_A_0 0x70268
5935#define _PLANE_WM_TRANS_1_B_0 0x71268
5936#define _PLANE_WM_TRANS_2_A_0 0x70368
5937#define _PLANE_WM_TRANS_2_B_0 0x71368
5938#define _CUR_WM_TRANS_A_0 0x70168
5939#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005940#define PLANE_WM_EN (1 << 31)
5941#define PLANE_WM_LINES_SHIFT 14
5942#define PLANE_WM_LINES_MASK 0x1f
5943#define PLANE_WM_BLOCKS_MASK 0x3ff
5944
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005945#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005946#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5947#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005948
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005949#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5950#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005951#define _PLANE_WM_BASE(pipe, plane) \
5952 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5953#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005954 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005955#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005956 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005957#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005958 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005959#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005960 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005961
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005962/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005963#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005964#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005965#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005966#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005967#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005968#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005970#define WM0_PIPEB_ILK _MMIO(0x45104)
5971#define WM0_PIPEC_IVB _MMIO(0x45200)
5972#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005973#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005974#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005975#define WM1_LP_LATENCY_MASK (0x7f << 24)
5976#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005977#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005978#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005979#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005980#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005981#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005982#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005983#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005984#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005985#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005986#define WM1S_LP_ILK _MMIO(0x45120)
5987#define WM2S_LP_IVB _MMIO(0x45124)
5988#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005989#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005990
Paulo Zanonicca32e92013-05-31 11:45:06 -03005991#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5992 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5993 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5994
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005995/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005996#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005997#define MLTR_WM1_SHIFT 0
5998#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005999/* the unit of memory self-refresh latency time is 0.5us */
6000#define ILK_SRLT_MASK 0x3f
6001
Yuanhan Liu13982612010-12-15 15:42:31 +08006002
6003/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006004#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006005#define SSKPD_WM_MASK 0x3f
6006#define SSKPD_WM0_SHIFT 0
6007#define SSKPD_WM1_SHIFT 8
6008#define SSKPD_WM2_SHIFT 16
6009#define SSKPD_WM3_SHIFT 24
6010
Jesse Barnes585fb112008-07-29 11:54:06 -07006011/*
6012 * The two pipe frame counter registers are not synchronized, so
6013 * reading a stable value is somewhat tricky. The following code
6014 * should work:
6015 *
6016 * do {
6017 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6018 * PIPE_FRAME_HIGH_SHIFT;
6019 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6020 * PIPE_FRAME_LOW_SHIFT);
6021 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6022 * PIPE_FRAME_HIGH_SHIFT);
6023 * } while (high1 != high2);
6024 * frame = (high1 << 8) | low1;
6025 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006026#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006027#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6028#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006029#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006030#define PIPE_FRAME_LOW_MASK 0xff000000
6031#define PIPE_FRAME_LOW_SHIFT 24
6032#define PIPE_PIXEL_MASK 0x00ffffff
6033#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006034/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006035#define _PIPEA_FRMCOUNT_G4X 0x70040
6036#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006037#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6038#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006039
6040/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006041#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006042/* Old style CUR*CNTR flags (desktop 8xx) */
6043#define CURSOR_ENABLE 0x80000000
6044#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006045#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006046#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006047#define CURSOR_FORMAT_SHIFT 24
6048#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6049#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6050#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6051#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6052#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6053#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6054/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006055#define MCURSOR_MODE 0x27
6056#define MCURSOR_MODE_DISABLE 0x00
6057#define MCURSOR_MODE_128_32B_AX 0x02
6058#define MCURSOR_MODE_256_32B_AX 0x03
6059#define MCURSOR_MODE_64_32B_AX 0x07
6060#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6061#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6062#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006063#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6064#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006065#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006066#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006067#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6068#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006069#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006070#define _CURABASE 0x70084
6071#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006072#define CURSOR_POS_MASK 0x007FF
6073#define CURSOR_POS_SIGN 0x8000
6074#define CURSOR_X_SHIFT 0
6075#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006076#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6077#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6078#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006079#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006080#define _CURBCNTR 0x700c0
6081#define _CURBBASE 0x700c4
6082#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006083
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006084#define _CURBCNTR_IVB 0x71080
6085#define _CURBBASE_IVB 0x71084
6086#define _CURBPOS_IVB 0x71088
6087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006088#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006089 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6090 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006091
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006092#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6093#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6094#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006095#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006096#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006097
6098#define CURSOR_A_OFFSET 0x70080
6099#define CURSOR_B_OFFSET 0x700c0
6100#define CHV_CURSOR_C_OFFSET 0x700e0
6101#define IVB_CURSOR_B_OFFSET 0x71080
6102#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006103
Jesse Barnes585fb112008-07-29 11:54:06 -07006104/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006105#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006106#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006107#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006108#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006109#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006110#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6111#define DISPPLANE_YUV422 (0x0 << 26)
6112#define DISPPLANE_8BPP (0x2 << 26)
6113#define DISPPLANE_BGRA555 (0x3 << 26)
6114#define DISPPLANE_BGRX555 (0x4 << 26)
6115#define DISPPLANE_BGRX565 (0x5 << 26)
6116#define DISPPLANE_BGRX888 (0x6 << 26)
6117#define DISPPLANE_BGRA888 (0x7 << 26)
6118#define DISPPLANE_RGBX101010 (0x8 << 26)
6119#define DISPPLANE_RGBA101010 (0x9 << 26)
6120#define DISPPLANE_BGRX101010 (0xa << 26)
6121#define DISPPLANE_RGBX161616 (0xc << 26)
6122#define DISPPLANE_RGBX888 (0xe << 26)
6123#define DISPPLANE_RGBA888 (0xf << 26)
6124#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006125#define DISPPLANE_STEREO_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006126#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006127#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006128#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6129#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6130#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006131#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006132#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006133#define DISPPLANE_NO_LINE_DOUBLE 0
6134#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006135#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6136#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6137#define DISPPLANE_ROTATE_180 (1 << 15)
6138#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6139#define DISPPLANE_TILED (1 << 10)
6140#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006141#define _DSPAADDR 0x70184
6142#define _DSPASTRIDE 0x70188
6143#define _DSPAPOS 0x7018C /* reserved */
6144#define _DSPASIZE 0x70190
6145#define _DSPASURF 0x7019C /* 965+ only */
6146#define _DSPATILEOFF 0x701A4 /* 965+ only */
6147#define _DSPAOFFSET 0x701A4 /* HSW */
6148#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006150#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6151#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6152#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6153#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6154#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6155#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6156#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6157#define DSPLINOFF(plane) DSPADDR(plane)
6158#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6159#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006160
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006161/* CHV pipe B blender and primary plane */
6162#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006163#define CHV_BLEND_LEGACY (0 << 30)
6164#define CHV_BLEND_ANDROID (1 << 30)
6165#define CHV_BLEND_MPO (2 << 30)
6166#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006167#define _CHV_CANVAS_A 0x60a04
6168#define _PRIMPOS_A 0x60a08
6169#define _PRIMSIZE_A 0x60a0c
6170#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006171#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006173#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6174#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6175#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6176#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6177#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006178
Armin Reese446f2542012-03-30 16:20:16 -07006179/* Display/Sprite base address macros */
6180#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006181#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6182#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006183
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006184/*
6185 * VBIOS flags
6186 * gen2:
6187 * [00:06] alm,mgm
6188 * [10:16] all
6189 * [30:32] alm,mgm
6190 * gen3+:
6191 * [00:0f] all
6192 * [10:1f] all
6193 * [30:32] all
6194 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006195#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6196#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6197#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6198#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006199
6200/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006201#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6202#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6203#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006204#define _PIPEBFRAMEHIGH 0x71040
6205#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006206#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6207#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006208
Jesse Barnes585fb112008-07-29 11:54:06 -07006209
6210/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006211#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006212#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006213#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6214#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6215#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006216#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6217#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6218#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6219#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6220#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6221#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6222#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6223#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006224
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006225/* Sprite A control */
6226#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006227#define DVS_ENABLE (1 << 31)
6228#define DVS_GAMMA_ENABLE (1 << 30)
6229#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6230#define DVS_PIXFORMAT_MASK (3 << 25)
6231#define DVS_FORMAT_YUV422 (0 << 25)
6232#define DVS_FORMAT_RGBX101010 (1 << 25)
6233#define DVS_FORMAT_RGBX888 (2 << 25)
6234#define DVS_FORMAT_RGBX161616 (3 << 25)
6235#define DVS_PIPE_CSC_ENABLE (1 << 24)
6236#define DVS_SOURCE_KEY (1 << 22)
6237#define DVS_RGB_ORDER_XBGR (1 << 20)
6238#define DVS_YUV_FORMAT_BT709 (1 << 18)
6239#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6240#define DVS_YUV_ORDER_YUYV (0 << 16)
6241#define DVS_YUV_ORDER_UYVY (1 << 16)
6242#define DVS_YUV_ORDER_YVYU (2 << 16)
6243#define DVS_YUV_ORDER_VYUY (3 << 16)
6244#define DVS_ROTATE_180 (1 << 15)
6245#define DVS_DEST_KEY (1 << 2)
6246#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6247#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006248#define _DVSALINOFF 0x72184
6249#define _DVSASTRIDE 0x72188
6250#define _DVSAPOS 0x7218c
6251#define _DVSASIZE 0x72190
6252#define _DVSAKEYVAL 0x72194
6253#define _DVSAKEYMSK 0x72198
6254#define _DVSASURF 0x7219c
6255#define _DVSAKEYMAXVAL 0x721a0
6256#define _DVSATILEOFF 0x721a4
6257#define _DVSASURFLIVE 0x721ac
6258#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006259#define DVS_SCALE_ENABLE (1 << 31)
6260#define DVS_FILTER_MASK (3 << 29)
6261#define DVS_FILTER_MEDIUM (0 << 29)
6262#define DVS_FILTER_ENHANCING (1 << 29)
6263#define DVS_FILTER_SOFTENING (2 << 29)
6264#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6265#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006266#define _DVSAGAMC 0x72300
6267
6268#define _DVSBCNTR 0x73180
6269#define _DVSBLINOFF 0x73184
6270#define _DVSBSTRIDE 0x73188
6271#define _DVSBPOS 0x7318c
6272#define _DVSBSIZE 0x73190
6273#define _DVSBKEYVAL 0x73194
6274#define _DVSBKEYMSK 0x73198
6275#define _DVSBSURF 0x7319c
6276#define _DVSBKEYMAXVAL 0x731a0
6277#define _DVSBTILEOFF 0x731a4
6278#define _DVSBSURFLIVE 0x731ac
6279#define _DVSBSCALE 0x73204
6280#define _DVSBGAMC 0x73300
6281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006282#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6283#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6284#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6285#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6286#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6287#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6288#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6289#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6290#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6291#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6292#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6293#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006294
6295#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006296#define SPRITE_ENABLE (1 << 31)
6297#define SPRITE_GAMMA_ENABLE (1 << 30)
6298#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6299#define SPRITE_PIXFORMAT_MASK (7 << 25)
6300#define SPRITE_FORMAT_YUV422 (0 << 25)
6301#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6302#define SPRITE_FORMAT_RGBX888 (2 << 25)
6303#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6304#define SPRITE_FORMAT_YUV444 (4 << 25)
6305#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6306#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6307#define SPRITE_SOURCE_KEY (1 << 22)
6308#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6309#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6310#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6311#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6312#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6313#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6314#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6315#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6316#define SPRITE_ROTATE_180 (1 << 15)
6317#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6318#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6319#define SPRITE_TILED (1 << 10)
6320#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006321#define _SPRA_LINOFF 0x70284
6322#define _SPRA_STRIDE 0x70288
6323#define _SPRA_POS 0x7028c
6324#define _SPRA_SIZE 0x70290
6325#define _SPRA_KEYVAL 0x70294
6326#define _SPRA_KEYMSK 0x70298
6327#define _SPRA_SURF 0x7029c
6328#define _SPRA_KEYMAX 0x702a0
6329#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006330#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006331#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006332#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006333#define SPRITE_SCALE_ENABLE (1 << 31)
6334#define SPRITE_FILTER_MASK (3 << 29)
6335#define SPRITE_FILTER_MEDIUM (0 << 29)
6336#define SPRITE_FILTER_ENHANCING (1 << 29)
6337#define SPRITE_FILTER_SOFTENING (2 << 29)
6338#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6339#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006340#define _SPRA_GAMC 0x70400
6341
6342#define _SPRB_CTL 0x71280
6343#define _SPRB_LINOFF 0x71284
6344#define _SPRB_STRIDE 0x71288
6345#define _SPRB_POS 0x7128c
6346#define _SPRB_SIZE 0x71290
6347#define _SPRB_KEYVAL 0x71294
6348#define _SPRB_KEYMSK 0x71298
6349#define _SPRB_SURF 0x7129c
6350#define _SPRB_KEYMAX 0x712a0
6351#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006352#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006353#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006354#define _SPRB_SCALE 0x71304
6355#define _SPRB_GAMC 0x71400
6356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006357#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6358#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6359#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6360#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6361#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6362#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6363#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6364#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6365#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6366#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6367#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6368#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6369#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6370#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006371
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006372#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006373#define SP_ENABLE (1 << 31)
6374#define SP_GAMMA_ENABLE (1 << 30)
6375#define SP_PIXFORMAT_MASK (0xf << 26)
6376#define SP_FORMAT_YUV422 (0 << 26)
6377#define SP_FORMAT_BGR565 (5 << 26)
6378#define SP_FORMAT_BGRX8888 (6 << 26)
6379#define SP_FORMAT_BGRA8888 (7 << 26)
6380#define SP_FORMAT_RGBX1010102 (8 << 26)
6381#define SP_FORMAT_RGBA1010102 (9 << 26)
6382#define SP_FORMAT_RGBX8888 (0xe << 26)
6383#define SP_FORMAT_RGBA8888 (0xf << 26)
6384#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6385#define SP_SOURCE_KEY (1 << 22)
6386#define SP_YUV_FORMAT_BT709 (1 << 18)
6387#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6388#define SP_YUV_ORDER_YUYV (0 << 16)
6389#define SP_YUV_ORDER_UYVY (1 << 16)
6390#define SP_YUV_ORDER_YVYU (2 << 16)
6391#define SP_YUV_ORDER_VYUY (3 << 16)
6392#define SP_ROTATE_180 (1 << 15)
6393#define SP_TILED (1 << 10)
6394#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006395#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6396#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6397#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6398#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6399#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6400#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6401#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6402#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6403#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6404#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006405#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006406#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6407#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6408#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6409#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6410#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6411#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006412#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006413
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006414#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6415#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6416#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6417#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6418#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6419#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6420#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6421#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6422#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6423#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6424#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006425#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6426#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006427#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006428
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006429#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6430 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6431
6432#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6433#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6434#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6435#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6436#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6437#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6438#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6439#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6440#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6441#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6442#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006443#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6444#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006445#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006446
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006447/*
6448 * CHV pipe B sprite CSC
6449 *
6450 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6451 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6452 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6453 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006454#define _MMIO_CHV_SPCSC(plane_id, reg) \
6455 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6456
6457#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6458#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6459#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006460#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6461#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6462
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006463#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6464#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6465#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6466#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6467#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006468#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6469#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6470
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006471#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6472#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6473#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006474#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6475#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6476
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006477#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6478#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6479#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006480#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6481#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6482
Damien Lespiau70d21f02013-07-03 21:06:04 +01006483/* Skylake plane registers */
6484
6485#define _PLANE_CTL_1_A 0x70180
6486#define _PLANE_CTL_2_A 0x70280
6487#define _PLANE_CTL_3_A 0x70380
6488#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006489#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006490#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006491/*
6492 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6493 * expanded to include bit 23 as well. However, the shift-24 based values
6494 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6495 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006496#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006497#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6498#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6499#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6500#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6501#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6502#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6503#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6504#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006505#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006506#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006507#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006508#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6509#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006510#define PLANE_CTL_ORDER_BGRX (0 << 20)
6511#define PLANE_CTL_ORDER_RGBX (1 << 20)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006512#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006513#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006514#define PLANE_CTL_YUV422_YUYV (0 << 16)
6515#define PLANE_CTL_YUV422_UYVY (1 << 16)
6516#define PLANE_CTL_YUV422_YVYU (2 << 16)
6517#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006518#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006519#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006520#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006521#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006522#define PLANE_CTL_TILED_LINEAR (0 << 10)
6523#define PLANE_CTL_TILED_X (1 << 10)
6524#define PLANE_CTL_TILED_Y (4 << 10)
6525#define PLANE_CTL_TILED_YF (5 << 10)
6526#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006527#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006528#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6529#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6530#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006531#define PLANE_CTL_ROTATE_MASK 0x3
6532#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306533#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006534#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306535#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006536#define _PLANE_STRIDE_1_A 0x70188
6537#define _PLANE_STRIDE_2_A 0x70288
6538#define _PLANE_STRIDE_3_A 0x70388
6539#define _PLANE_POS_1_A 0x7018c
6540#define _PLANE_POS_2_A 0x7028c
6541#define _PLANE_POS_3_A 0x7038c
6542#define _PLANE_SIZE_1_A 0x70190
6543#define _PLANE_SIZE_2_A 0x70290
6544#define _PLANE_SIZE_3_A 0x70390
6545#define _PLANE_SURF_1_A 0x7019c
6546#define _PLANE_SURF_2_A 0x7029c
6547#define _PLANE_SURF_3_A 0x7039c
6548#define _PLANE_OFFSET_1_A 0x701a4
6549#define _PLANE_OFFSET_2_A 0x702a4
6550#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006551#define _PLANE_KEYVAL_1_A 0x70194
6552#define _PLANE_KEYVAL_2_A 0x70294
6553#define _PLANE_KEYMSK_1_A 0x70198
6554#define _PLANE_KEYMSK_2_A 0x70298
6555#define _PLANE_KEYMAX_1_A 0x701a0
6556#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006557#define _PLANE_AUX_DIST_1_A 0x701c0
6558#define _PLANE_AUX_DIST_2_A 0x702c0
6559#define _PLANE_AUX_OFFSET_1_A 0x701c4
6560#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006561#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6562#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6563#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006564#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006565#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmus077ef1f2018-03-28 14:57:56 -07006566#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006567#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6568#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6569#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6570#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6571#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006572#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006573#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6574#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6575#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6576#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006577#define _PLANE_BUF_CFG_1_A 0x7027c
6578#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006579#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6580#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006581
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006582
Damien Lespiau70d21f02013-07-03 21:06:04 +01006583#define _PLANE_CTL_1_B 0x71180
6584#define _PLANE_CTL_2_B 0x71280
6585#define _PLANE_CTL_3_B 0x71380
6586#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6587#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6588#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6589#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006590 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006591
6592#define _PLANE_STRIDE_1_B 0x71188
6593#define _PLANE_STRIDE_2_B 0x71288
6594#define _PLANE_STRIDE_3_B 0x71388
6595#define _PLANE_STRIDE_1(pipe) \
6596 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6597#define _PLANE_STRIDE_2(pipe) \
6598 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6599#define _PLANE_STRIDE_3(pipe) \
6600 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6601#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006602 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006603
6604#define _PLANE_POS_1_B 0x7118c
6605#define _PLANE_POS_2_B 0x7128c
6606#define _PLANE_POS_3_B 0x7138c
6607#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6608#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6609#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6610#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006611 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006612
6613#define _PLANE_SIZE_1_B 0x71190
6614#define _PLANE_SIZE_2_B 0x71290
6615#define _PLANE_SIZE_3_B 0x71390
6616#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6617#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6618#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6619#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006620 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006621
6622#define _PLANE_SURF_1_B 0x7119c
6623#define _PLANE_SURF_2_B 0x7129c
6624#define _PLANE_SURF_3_B 0x7139c
6625#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6626#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6627#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6628#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006629 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006630
6631#define _PLANE_OFFSET_1_B 0x711a4
6632#define _PLANE_OFFSET_2_B 0x712a4
6633#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6634#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6635#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006636 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006637
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006638#define _PLANE_KEYVAL_1_B 0x71194
6639#define _PLANE_KEYVAL_2_B 0x71294
6640#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6641#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6642#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006643 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006644
6645#define _PLANE_KEYMSK_1_B 0x71198
6646#define _PLANE_KEYMSK_2_B 0x71298
6647#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6648#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6649#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006650 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006651
6652#define _PLANE_KEYMAX_1_B 0x711a0
6653#define _PLANE_KEYMAX_2_B 0x712a0
6654#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6655#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6656#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006657 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006658
Damien Lespiau8211bd52014-11-04 17:06:44 +00006659#define _PLANE_BUF_CFG_1_B 0x7127c
6660#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306661#define SKL_DDB_ENTRY_MASK 0x3FF
6662#define ICL_DDB_ENTRY_MASK 0x7FF
6663#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006664#define _PLANE_BUF_CFG_1(pipe) \
6665 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6666#define _PLANE_BUF_CFG_2(pipe) \
6667 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6668#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006669 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006670
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006671#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6672#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6673#define _PLANE_NV12_BUF_CFG_1(pipe) \
6674 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6675#define _PLANE_NV12_BUF_CFG_2(pipe) \
6676 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6677#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006678 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006679
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006680#define _PLANE_AUX_DIST_1_B 0x711c0
6681#define _PLANE_AUX_DIST_2_B 0x712c0
6682#define _PLANE_AUX_DIST_1(pipe) \
6683 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6684#define _PLANE_AUX_DIST_2(pipe) \
6685 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6686#define PLANE_AUX_DIST(pipe, plane) \
6687 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6688
6689#define _PLANE_AUX_OFFSET_1_B 0x711c4
6690#define _PLANE_AUX_OFFSET_2_B 0x712c4
6691#define _PLANE_AUX_OFFSET_1(pipe) \
6692 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6693#define _PLANE_AUX_OFFSET_2(pipe) \
6694 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6695#define PLANE_AUX_OFFSET(pipe, plane) \
6696 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6697
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006698#define _PLANE_COLOR_CTL_1_B 0x711CC
6699#define _PLANE_COLOR_CTL_2_B 0x712CC
6700#define _PLANE_COLOR_CTL_3_B 0x713CC
6701#define _PLANE_COLOR_CTL_1(pipe) \
6702 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6703#define _PLANE_COLOR_CTL_2(pipe) \
6704 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6705#define PLANE_COLOR_CTL(pipe, plane) \
6706 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6707
6708#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006709#define _CUR_BUF_CFG_A 0x7017c
6710#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006711#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006712
Jesse Barnes585fb112008-07-29 11:54:06 -07006713/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006714#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006715# define VGA_DISP_DISABLE (1 << 31)
6716# define VGA_2X_MODE (1 << 30)
6717# define VGA_PIPE_B_SELECT (1 << 29)
6718
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006719#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006720
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006721/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006723#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006724
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006725#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006726#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6727#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6728#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6729#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6730#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6731#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6732#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6733#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6734#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6735#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006736
6737/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006738#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006739#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6740#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006742#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006743#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006744#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6745#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6746#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6747#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6748#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006749
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006750#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006751# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6752# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6753
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006754#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006755# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006757#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006758#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006759#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6760#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6761
6762
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006763#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006764#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006765#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006766#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006767
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006768#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006769#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006770#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006771#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006772
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006773#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006774#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006775#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006776#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006777
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006778#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006779#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006780#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006781#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006782
6783/* PIPEB timing regs are same start from 0x61000 */
6784
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006785#define _PIPEB_DATA_M1 0x61030
6786#define _PIPEB_DATA_N1 0x61034
6787#define _PIPEB_DATA_M2 0x61038
6788#define _PIPEB_DATA_N2 0x6103c
6789#define _PIPEB_LINK_M1 0x61040
6790#define _PIPEB_LINK_N1 0x61044
6791#define _PIPEB_LINK_M2 0x61048
6792#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006794#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6795#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6796#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6797#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6798#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6799#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6800#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6801#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006802
6803/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006804/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6805#define _PFA_CTL_1 0x68080
6806#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006807#define PF_ENABLE (1 << 31)
6808#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6809#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6810#define PF_FILTER_MASK (3 << 23)
6811#define PF_FILTER_PROGRAMMED (0 << 23)
6812#define PF_FILTER_MED_3x3 (1 << 23)
6813#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6814#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006815#define _PFA_WIN_SZ 0x68074
6816#define _PFB_WIN_SZ 0x68874
6817#define _PFA_WIN_POS 0x68070
6818#define _PFB_WIN_POS 0x68870
6819#define _PFA_VSCALE 0x68084
6820#define _PFB_VSCALE 0x68884
6821#define _PFA_HSCALE 0x68090
6822#define _PFB_HSCALE 0x68890
6823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006824#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6825#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6826#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6827#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6828#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006829
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006830#define _PSA_CTL 0x68180
6831#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006832#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006833#define _PSA_WIN_SZ 0x68174
6834#define _PSB_WIN_SZ 0x68974
6835#define _PSA_WIN_POS 0x68170
6836#define _PSB_WIN_POS 0x68970
6837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6839#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6840#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006841
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006842/*
6843 * Skylake scalers
6844 */
6845#define _PS_1A_CTRL 0x68180
6846#define _PS_2A_CTRL 0x68280
6847#define _PS_1B_CTRL 0x68980
6848#define _PS_2B_CTRL 0x68A80
6849#define _PS_1C_CTRL 0x69180
6850#define PS_SCALER_EN (1 << 31)
6851#define PS_SCALER_MODE_MASK (3 << 28)
6852#define PS_SCALER_MODE_DYN (0 << 28)
6853#define PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306854#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6855#define PS_SCALER_MODE_PLANAR (1 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006856#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006857#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006858#define PS_FILTER_MASK (3 << 23)
6859#define PS_FILTER_MEDIUM (0 << 23)
6860#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6861#define PS_FILTER_BILINEAR (3 << 23)
6862#define PS_VERT3TAP (1 << 21)
6863#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6864#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6865#define PS_PWRUP_PROGRESS (1 << 17)
6866#define PS_V_FILTER_BYPASS (1 << 8)
6867#define PS_VADAPT_EN (1 << 7)
6868#define PS_VADAPT_MODE_MASK (3 << 5)
6869#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6870#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6871#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6872
6873#define _PS_PWR_GATE_1A 0x68160
6874#define _PS_PWR_GATE_2A 0x68260
6875#define _PS_PWR_GATE_1B 0x68960
6876#define _PS_PWR_GATE_2B 0x68A60
6877#define _PS_PWR_GATE_1C 0x69160
6878#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6879#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6880#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6881#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6882#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6883#define PS_PWR_GATE_SLPEN_8 0
6884#define PS_PWR_GATE_SLPEN_16 1
6885#define PS_PWR_GATE_SLPEN_24 2
6886#define PS_PWR_GATE_SLPEN_32 3
6887
6888#define _PS_WIN_POS_1A 0x68170
6889#define _PS_WIN_POS_2A 0x68270
6890#define _PS_WIN_POS_1B 0x68970
6891#define _PS_WIN_POS_2B 0x68A70
6892#define _PS_WIN_POS_1C 0x69170
6893
6894#define _PS_WIN_SZ_1A 0x68174
6895#define _PS_WIN_SZ_2A 0x68274
6896#define _PS_WIN_SZ_1B 0x68974
6897#define _PS_WIN_SZ_2B 0x68A74
6898#define _PS_WIN_SZ_1C 0x69174
6899
6900#define _PS_VSCALE_1A 0x68184
6901#define _PS_VSCALE_2A 0x68284
6902#define _PS_VSCALE_1B 0x68984
6903#define _PS_VSCALE_2B 0x68A84
6904#define _PS_VSCALE_1C 0x69184
6905
6906#define _PS_HSCALE_1A 0x68190
6907#define _PS_HSCALE_2A 0x68290
6908#define _PS_HSCALE_1B 0x68990
6909#define _PS_HSCALE_2B 0x68A90
6910#define _PS_HSCALE_1C 0x69190
6911
6912#define _PS_VPHASE_1A 0x68188
6913#define _PS_VPHASE_2A 0x68288
6914#define _PS_VPHASE_1B 0x68988
6915#define _PS_VPHASE_2B 0x68A88
6916#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03006917#define PS_Y_PHASE(x) ((x) << 16)
6918#define PS_UV_RGB_PHASE(x) ((x) << 0)
6919#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6920#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006921
6922#define _PS_HPHASE_1A 0x68194
6923#define _PS_HPHASE_2A 0x68294
6924#define _PS_HPHASE_1B 0x68994
6925#define _PS_HPHASE_2B 0x68A94
6926#define _PS_HPHASE_1C 0x69194
6927
6928#define _PS_ECC_STAT_1A 0x681D0
6929#define _PS_ECC_STAT_2A 0x682D0
6930#define _PS_ECC_STAT_1B 0x689D0
6931#define _PS_ECC_STAT_2B 0x68AD0
6932#define _PS_ECC_STAT_1C 0x691D0
6933
Jani Nikulae67005e2018-06-29 13:20:39 +03006934#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006935#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006936 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6937 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006938#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006939 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6940 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006941#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006942 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6943 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006944#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006945 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6946 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006947#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006948 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6949 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006950#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006951 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6952 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006954 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6955 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006956#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006957 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6958 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006960 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006961 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006962
Zhenyu Wangb9055052009-06-05 15:38:38 +08006963/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006964#define _LGC_PALETTE_A 0x4a000
6965#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006966#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006967
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006968#define _GAMMA_MODE_A 0x4a480
6969#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006971#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006972#define GAMMA_MODE_MODE_8BIT (0 << 0)
6973#define GAMMA_MODE_MODE_10BIT (1 << 0)
6974#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006975#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6976
Damien Lespiau83372062015-10-30 17:53:32 +02006977/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006978#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006979#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6980#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define CSR_SSP_BASE _MMIO(0x8F074)
6982#define CSR_HTP_SKL _MMIO(0x8F004)
6983#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006984#define CSR_LAST_WRITE_VALUE 0xc003b400
6985/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6986#define CSR_MMIO_START_RANGE 0x80000
6987#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006988#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6989#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6990#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006991
Zhenyu Wangb9055052009-06-05 15:38:38 +08006992/* interrupts */
6993#define DE_MASTER_IRQ_CONTROL (1 << 31)
6994#define DE_SPRITEB_FLIP_DONE (1 << 29)
6995#define DE_SPRITEA_FLIP_DONE (1 << 28)
6996#define DE_PLANEB_FLIP_DONE (1 << 27)
6997#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006998#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006999#define DE_PCU_EVENT (1 << 25)
7000#define DE_GTT_FAULT (1 << 24)
7001#define DE_POISON (1 << 23)
7002#define DE_PERFORM_COUNTER (1 << 22)
7003#define DE_PCH_EVENT (1 << 21)
7004#define DE_AUX_CHANNEL_A (1 << 20)
7005#define DE_DP_A_HOTPLUG (1 << 19)
7006#define DE_GSE (1 << 18)
7007#define DE_PIPEB_VBLANK (1 << 15)
7008#define DE_PIPEB_EVEN_FIELD (1 << 14)
7009#define DE_PIPEB_ODD_FIELD (1 << 13)
7010#define DE_PIPEB_LINE_COMPARE (1 << 12)
7011#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007012#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007013#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7014#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007015#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007016#define DE_PIPEA_EVEN_FIELD (1 << 6)
7017#define DE_PIPEA_ODD_FIELD (1 << 5)
7018#define DE_PIPEA_LINE_COMPARE (1 << 4)
7019#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007020#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007021#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007022#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007023#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007024
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007025/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007026#define DE_ERR_INT_IVB (1 << 30)
7027#define DE_GSE_IVB (1 << 29)
7028#define DE_PCH_EVENT_IVB (1 << 28)
7029#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7030#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7031#define DE_EDP_PSR_INT_HSW (1 << 19)
7032#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7033#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7034#define DE_PIPEC_VBLANK_IVB (1 << 10)
7035#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7036#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7037#define DE_PIPEB_VBLANK_IVB (1 << 5)
7038#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7039#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7040#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7041#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007042#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007044#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007045#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007047#define DEISR _MMIO(0x44000)
7048#define DEIMR _MMIO(0x44004)
7049#define DEIIR _MMIO(0x44008)
7050#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007052#define GTISR _MMIO(0x44010)
7053#define GTIMR _MMIO(0x44014)
7054#define GTIIR _MMIO(0x44018)
7055#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007056
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007057#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007058#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7059#define GEN8_PCU_IRQ (1 << 30)
7060#define GEN8_DE_PCH_IRQ (1 << 23)
7061#define GEN8_DE_MISC_IRQ (1 << 22)
7062#define GEN8_DE_PORT_IRQ (1 << 20)
7063#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7064#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7065#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7066#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7067#define GEN8_GT_VECS_IRQ (1 << 6)
7068#define GEN8_GT_GUC_IRQ (1 << 5)
7069#define GEN8_GT_PM_IRQ (1 << 4)
7070#define GEN8_GT_VCS2_IRQ (1 << 3)
7071#define GEN8_GT_VCS1_IRQ (1 << 2)
7072#define GEN8_GT_BCS_IRQ (1 << 1)
7073#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007075#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7076#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7077#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7078#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007079
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007080#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7081#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7082#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7083#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7084#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7085#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7086#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7087#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7088#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307089
Ben Widawskyabd58f02013-11-02 21:07:09 -07007090#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007091#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007092#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007093#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007094#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007095#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007097#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7098#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7099#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7100#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007101#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007102#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7103#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7104#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7105#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7106#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7107#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007108#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007109#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7110#define GEN8_PIPE_VSYNC (1 << 1)
7111#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007112#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007113#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007114#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7115#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7116#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007117#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007118#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7119#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7120#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007121#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007122#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7123 (GEN8_PIPE_CURSOR_FAULT | \
7124 GEN8_PIPE_SPRITE_FAULT | \
7125 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007126#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7127 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007128 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007129 GEN9_PIPE_PLANE3_FAULT | \
7130 GEN9_PIPE_PLANE2_FAULT | \
7131 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007133#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7134#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7135#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7136#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007137#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007138#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007139#define GEN9_AUX_CHANNEL_D (1 << 27)
7140#define GEN9_AUX_CHANNEL_C (1 << 26)
7141#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007142#define BXT_DE_PORT_HP_DDIC (1 << 5)
7143#define BXT_DE_PORT_HP_DDIB (1 << 4)
7144#define BXT_DE_PORT_HP_DDIA (1 << 3)
7145#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7146 BXT_DE_PORT_HP_DDIB | \
7147 BXT_DE_PORT_HP_DDIC)
7148#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307149#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007150#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007152#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7153#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7154#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7155#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007156#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007157#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007159#define GEN8_PCU_ISR _MMIO(0x444e0)
7160#define GEN8_PCU_IMR _MMIO(0x444e4)
7161#define GEN8_PCU_IIR _MMIO(0x444e8)
7162#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007163
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007164#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7165#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7166#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7167#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7168#define GEN11_GU_MISC_GSE (1 << 27)
7169
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007170#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7171#define GEN11_MASTER_IRQ (1 << 31)
7172#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007173#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007174#define GEN11_DISPLAY_IRQ (1 << 16)
7175#define GEN11_GT_DW_IRQ(x) (1 << (x))
7176#define GEN11_GT_DW1_IRQ (1 << 1)
7177#define GEN11_GT_DW0_IRQ (1 << 0)
7178
7179#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7180#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7181#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7182#define GEN11_DE_PCH_IRQ (1 << 23)
7183#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007184#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007185#define GEN11_DE_PORT_IRQ (1 << 20)
7186#define GEN11_DE_PIPE_C (1 << 18)
7187#define GEN11_DE_PIPE_B (1 << 17)
7188#define GEN11_DE_PIPE_A (1 << 16)
7189
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007190#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7191#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7192#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7193#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7194#define GEN11_TC4_HOTPLUG (1 << 19)
7195#define GEN11_TC3_HOTPLUG (1 << 18)
7196#define GEN11_TC2_HOTPLUG (1 << 17)
7197#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007198#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007199#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7200 GEN11_TC3_HOTPLUG | \
7201 GEN11_TC2_HOTPLUG | \
7202 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007203#define GEN11_TBT4_HOTPLUG (1 << 3)
7204#define GEN11_TBT3_HOTPLUG (1 << 2)
7205#define GEN11_TBT2_HOTPLUG (1 << 1)
7206#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007207#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007208#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7209 GEN11_TBT3_HOTPLUG | \
7210 GEN11_TBT2_HOTPLUG | \
7211 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007212
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007213#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007214#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7215#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7216#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7217#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7218#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7219
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007220#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7221#define GEN11_CSME (31)
7222#define GEN11_GUNIT (28)
7223#define GEN11_GUC (25)
7224#define GEN11_WDPERF (20)
7225#define GEN11_KCR (19)
7226#define GEN11_GTPM (16)
7227#define GEN11_BCS (15)
7228#define GEN11_RCS0 (0)
7229
7230#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7231#define GEN11_VECS(x) (31 - (x))
7232#define GEN11_VCS(x) (x)
7233
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007234#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007235
7236#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7237#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7238#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007239#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7240#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7241#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007242
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007243#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007244
7245#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7246#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7247
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007248#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007249
7250#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7251#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7252#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7253#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7254#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7255#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7256
7257#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7258#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7259#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7260#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7261#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7262#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7263#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7264#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7265#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007267#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007268/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7269#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007270#define ILK_DPARB_GATE (1 << 22)
7271#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007272#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007273#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7274#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7275#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007276#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007277#define ILK_HDCP_DISABLE (1 << 25)
7278#define ILK_eDP_A_DISABLE (1 << 24)
7279#define HSW_CDCLK_LIMIT (1 << 24)
7280#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007282#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007283#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7284#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7285#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7286#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7287#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007290# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7291# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7292
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007293#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007294#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007295#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007296#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007297#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007298
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007299#define CHICKEN_PAR2_1 _MMIO(0x42090)
7300#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7301
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007302#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007303#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007304#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007305#define GLK_CL1_PWR_DOWN (1 << 11)
7306#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007307
Praveen Paneri5654a162017-08-11 00:00:33 +05307308#define CHICKEN_MISC_4 _MMIO(0x4208c)
7309#define FBC_STRIDE_OVERRIDE (1 << 13)
7310#define FBC_STRIDE_MASK 0x1FFF
7311
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007312#define _CHICKEN_PIPESL_1_A 0x420b0
7313#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007314#define HSW_FBCQ_DIS (1 << 22)
7315#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007316#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007317
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307318#define CHICKEN_TRANS_A 0x420c0
7319#define CHICKEN_TRANS_B 0x420c4
7320#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007321#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7322#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7323#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7324#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7325#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7326#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7327#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007329#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007330#define DISP_FBC_MEMORY_WAKE (1 << 31)
7331#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7332#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007333#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007334#define DISP_DATA_PARTITION_5_6 (1 << 6)
7335#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007336#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007337#define DBUF_CTL_S1 _MMIO(0x45008)
7338#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007339#define DBUF_POWER_REQUEST (1 << 31)
7340#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007341#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007342#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7343#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007344#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007345#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007346
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007347#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007348#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7349#define MASK_WAKEMEM (1 << 13)
7350#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007353#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7354#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7355#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7356#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7357#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007358#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7359#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7360#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007361
Paulo Zanoni186a2772018-02-06 17:33:46 -02007362#define SKL_DSSM _MMIO(0x51004)
7363#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7364#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7365#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7366#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7367#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007368
Arun Siluverya78536e2016-01-21 21:43:53 +00007369#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007370#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007371
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007372#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007373#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7374#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007375
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007376#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007377#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007378#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007379#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007380#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7381#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7382#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7383#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7384#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007385
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007386/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007387#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007388 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7389 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7390
7391#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7392 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7393 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7394 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7395 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7396
7397#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7398 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007400#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007401# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7402# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007405#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007406
Kenneth Graunkeab062632018-01-05 00:59:05 -08007407#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007408#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007410#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007411#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7412
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007413#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007414/*
7415 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7416 * Using the formula in BSpec leads to a hang, while the formula here works
7417 * fine and matches the formulas for all other platforms. A BSpec change
7418 * request has been filed to clarify this.
7419 */
Imre Deak36579cb2016-05-03 15:54:20 +03007420#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7421#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007422#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007424#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007425#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007426#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007427#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7428#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007430#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007431#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7432#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7433#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007435#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007436#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007438#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007439#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7440#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7441#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007442
Ben Widawsky63801f22013-12-12 17:26:03 -08007443/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007444#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007445#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007446#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007447#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7448#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7449#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7450#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7451#define HDC_FORCE_NON_COHERENT (1 << 4)
7452#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007453
Arun Siluvery3669ab62016-01-21 21:43:49 +00007454#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7455
Ben Widawsky38a39a72015-03-11 10:54:53 +02007456/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007457#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007458#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7459
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007460#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7461#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7462
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007463/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007464#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007465#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007467#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007468#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007470#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007471#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007472
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307473/*GEN11 chicken */
7474#define _PIPEA_CHICKEN 0x70038
7475#define _PIPEB_CHICKEN 0x71038
7476#define _PIPEC_CHICKEN 0x72038
7477#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7478#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7479 _PIPEB_CHICKEN)
7480
Zhenyu Wangb9055052009-06-05 15:38:38 +08007481/* PCH */
7482
Lucas De Marchidce88872018-07-27 12:36:47 -07007483#define PCH_DISPLAY_BASE 0xc0000u
7484
Adam Jackson23e81d62012-06-06 15:45:44 -04007485/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007486#define SDE_AUDIO_POWER_D (1 << 27)
7487#define SDE_AUDIO_POWER_C (1 << 26)
7488#define SDE_AUDIO_POWER_B (1 << 25)
7489#define SDE_AUDIO_POWER_SHIFT (25)
7490#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7491#define SDE_GMBUS (1 << 24)
7492#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7493#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7494#define SDE_AUDIO_HDCP_MASK (3 << 22)
7495#define SDE_AUDIO_TRANSB (1 << 21)
7496#define SDE_AUDIO_TRANSA (1 << 20)
7497#define SDE_AUDIO_TRANS_MASK (3 << 20)
7498#define SDE_POISON (1 << 19)
7499/* 18 reserved */
7500#define SDE_FDI_RXB (1 << 17)
7501#define SDE_FDI_RXA (1 << 16)
7502#define SDE_FDI_MASK (3 << 16)
7503#define SDE_AUXD (1 << 15)
7504#define SDE_AUXC (1 << 14)
7505#define SDE_AUXB (1 << 13)
7506#define SDE_AUX_MASK (7 << 13)
7507/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007508#define SDE_CRT_HOTPLUG (1 << 11)
7509#define SDE_PORTD_HOTPLUG (1 << 10)
7510#define SDE_PORTC_HOTPLUG (1 << 9)
7511#define SDE_PORTB_HOTPLUG (1 << 8)
7512#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007513#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7514 SDE_SDVOB_HOTPLUG | \
7515 SDE_PORTB_HOTPLUG | \
7516 SDE_PORTC_HOTPLUG | \
7517 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007518#define SDE_TRANSB_CRC_DONE (1 << 5)
7519#define SDE_TRANSB_CRC_ERR (1 << 4)
7520#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7521#define SDE_TRANSA_CRC_DONE (1 << 2)
7522#define SDE_TRANSA_CRC_ERR (1 << 1)
7523#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7524#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007525
Anusha Srivatsa31604222018-06-26 13:52:23 -07007526/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007527#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7528#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7529#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7530#define SDE_AUDIO_POWER_SHIFT_CPT 29
7531#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7532#define SDE_AUXD_CPT (1 << 27)
7533#define SDE_AUXC_CPT (1 << 26)
7534#define SDE_AUXB_CPT (1 << 25)
7535#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007536#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007537#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007538#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7539#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7540#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007541#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007542#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007543#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007544 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007545 SDE_PORTD_HOTPLUG_CPT | \
7546 SDE_PORTC_HOTPLUG_CPT | \
7547 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007548#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7549 SDE_PORTD_HOTPLUG_CPT | \
7550 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007551 SDE_PORTB_HOTPLUG_CPT | \
7552 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007553#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007554#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007555#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7556#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7557#define SDE_FDI_RXC_CPT (1 << 8)
7558#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7559#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7560#define SDE_FDI_RXB_CPT (1 << 4)
7561#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7562#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7563#define SDE_FDI_RXA_CPT (1 << 0)
7564#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7565 SDE_AUDIO_CP_REQ_B_CPT | \
7566 SDE_AUDIO_CP_REQ_A_CPT)
7567#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7568 SDE_AUDIO_CP_CHG_B_CPT | \
7569 SDE_AUDIO_CP_CHG_A_CPT)
7570#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7571 SDE_FDI_RXB_CPT | \
7572 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007573
Anusha Srivatsa31604222018-06-26 13:52:23 -07007574/* south display engine interrupt: ICP */
7575#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7576#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7577#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7578#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7579#define SDE_GMBUS_ICP (1 << 23)
7580#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7581#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007582#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7583#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007584#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7585 SDE_DDIA_HOTPLUG_ICP)
7586#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7587 SDE_TC3_HOTPLUG_ICP | \
7588 SDE_TC2_HOTPLUG_ICP | \
7589 SDE_TC1_HOTPLUG_ICP)
7590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591#define SDEISR _MMIO(0xc4000)
7592#define SDEIMR _MMIO(0xc4004)
7593#define SDEIIR _MMIO(0xc4008)
7594#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007595
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007596#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007597#define SERR_INT_POISON (1 << 31)
7598#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007599
Zhenyu Wangb9055052009-06-05 15:38:38 +08007600/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007601#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007602#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307603#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007604#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7605#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7606#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7607#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007608#define PORTD_HOTPLUG_ENABLE (1 << 20)
7609#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7610#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7611#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7612#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7613#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7614#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007615#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7616#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7617#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007618#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307619#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007620#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7621#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7622#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7623#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7624#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7625#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007626#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7627#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7628#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007629#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307630#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007631#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7632#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7633#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7634#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7635#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7636#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007637#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7638#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7639#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307640#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7641 BXT_DDIB_HPD_INVERT | \
7642 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007643
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007644#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007645#define PORTE_HOTPLUG_ENABLE (1 << 4)
7646#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007647#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7648#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7649#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7650
Anusha Srivatsa31604222018-06-26 13:52:23 -07007651/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7652 * functionality covered in PCH_PORT_HOTPLUG is split into
7653 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7654 */
7655
7656#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7657#define ICP_DDIB_HPD_ENABLE (1 << 7)
7658#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7659#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7660#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7661#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7662#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7663#define ICP_DDIA_HPD_ENABLE (1 << 3)
7664#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7665#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7666#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7667#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7668#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7669
7670#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7671#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007672/* Icelake DSC Rate Control Range Parameter Registers */
7673#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7674#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7675#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7676#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7677#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7678#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7679#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7680#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7681#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7682#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7683#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7684#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7685#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7686 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7687 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7688#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7689 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7690 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7691#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7692 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7693 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7694#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7695 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7696 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7697#define RC_BPG_OFFSET_SHIFT 10
7698#define RC_MAX_QP_SHIFT 5
7699#define RC_MIN_QP_SHIFT 0
7700
7701#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7702#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7703#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7704#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7705#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7706#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7707#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7708#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7709#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7710#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7711#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7712#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7713#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7714 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7715 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7716#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7717 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7718 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7719#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7720 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7721 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7722#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7723 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7724 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7725
7726#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7727#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7728#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7729#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7730#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7731#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7732#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7733#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7734#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7735#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7736#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7737#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7738#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7739 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7740 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7741#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7742 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7743 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7744#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7745 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7746 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7747#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7748 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7749 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7750
7751#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7752#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7753#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7754#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7755#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7756#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7757#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7758#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7759#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7760#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7761#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7762#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7763#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7764 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7765 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7766#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7767 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7768 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7769#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7770 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7771 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7772#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7773 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7774 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7775
Anusha Srivatsa31604222018-06-26 13:52:23 -07007776#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7777#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7778
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007779#define _PCH_DPLL_A 0xc6014
7780#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007781#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007782
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007783#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007784#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007785#define _PCH_FPA1 0xc6044
7786#define _PCH_FPB0 0xc6048
7787#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007788#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7789#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007791#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007793#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007794#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007795#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7796#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7797#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7798#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7799#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7800#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7801#define DREF_SSC_SOURCE_MASK (3 << 11)
7802#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7803#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7804#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7805#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7806#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7807#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7808#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7809#define DREF_SSC4_DOWNSPREAD (0 << 6)
7810#define DREF_SSC4_CENTERSPREAD (1 << 6)
7811#define DREF_SSC1_DISABLE (0 << 1)
7812#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007813#define DREF_SSC4_DISABLE (0)
7814#define DREF_SSC4_ENABLE (1)
7815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007816#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007817#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007818#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007819#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007820#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007821#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007822#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7823#define CNP_RAWCLK_DIV(div) ((div) << 16)
7824#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7825#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007826#define ICP_RAWCLK_DEN(den) ((den) << 26)
7827#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007828
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007830
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007831#define PCH_SSC4_PARMS _MMIO(0xc6210)
7832#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007833
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007834#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007835#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007836#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007837#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007838
Zhenyu Wangb9055052009-06-05 15:38:38 +08007839/* transcoder */
7840
Daniel Vetter275f01b22013-05-03 11:49:47 +02007841#define _PCH_TRANS_HTOTAL_A 0xe0000
7842#define TRANS_HTOTAL_SHIFT 16
7843#define TRANS_HACTIVE_SHIFT 0
7844#define _PCH_TRANS_HBLANK_A 0xe0004
7845#define TRANS_HBLANK_END_SHIFT 16
7846#define TRANS_HBLANK_START_SHIFT 0
7847#define _PCH_TRANS_HSYNC_A 0xe0008
7848#define TRANS_HSYNC_END_SHIFT 16
7849#define TRANS_HSYNC_START_SHIFT 0
7850#define _PCH_TRANS_VTOTAL_A 0xe000c
7851#define TRANS_VTOTAL_SHIFT 16
7852#define TRANS_VACTIVE_SHIFT 0
7853#define _PCH_TRANS_VBLANK_A 0xe0010
7854#define TRANS_VBLANK_END_SHIFT 16
7855#define TRANS_VBLANK_START_SHIFT 0
7856#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07007857#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02007858#define TRANS_VSYNC_START_SHIFT 0
7859#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007860
Daniel Vettere3b95f12013-05-03 11:49:49 +02007861#define _PCH_TRANSA_DATA_M1 0xe0030
7862#define _PCH_TRANSA_DATA_N1 0xe0034
7863#define _PCH_TRANSA_DATA_M2 0xe0038
7864#define _PCH_TRANSA_DATA_N2 0xe003c
7865#define _PCH_TRANSA_LINK_M1 0xe0040
7866#define _PCH_TRANSA_LINK_N1 0xe0044
7867#define _PCH_TRANSA_LINK_M2 0xe0048
7868#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007869
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007870/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007871#define _VIDEO_DIP_CTL_A 0xe0200
7872#define _VIDEO_DIP_DATA_A 0xe0208
7873#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007874#define GCP_COLOR_INDICATION (1 << 2)
7875#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7876#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007877
7878#define _VIDEO_DIP_CTL_B 0xe1200
7879#define _VIDEO_DIP_DATA_B 0xe1208
7880#define _VIDEO_DIP_GCP_B 0xe1210
7881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007882#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7883#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7884#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007885
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007886/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007887#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7888#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7889#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007890
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007891#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7892#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7893#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007894
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007895#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7896#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7897#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007898
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007899#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007900 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007901 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007902#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007904 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007905#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007906 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007907 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007908
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007909/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007910
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007911#define _HSW_VIDEO_DIP_CTL_A 0x60200
7912#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7913#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7914#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7915#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7916#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7917#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7918#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7919#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7920#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7921#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7922#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007923
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007924#define _HSW_VIDEO_DIP_CTL_B 0x61200
7925#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7926#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7927#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7928#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7929#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7930#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7931#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7932#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7933#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7934#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7935#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007936
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07007937/* Icelake PPS_DATA and _ECC DIP Registers.
7938 * These are available for transcoders B,C and eDP.
7939 * Adding the _A so as to reuse the _MMIO_TRANS2
7940 * definition, with which it offsets to the right location.
7941 */
7942
7943#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
7944#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
7945#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
7946#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
7947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007948#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7949#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7950#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7951#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7952#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7953#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07007954#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
7955#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007957#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007958#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007959#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007960
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007961#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007962
Daniel Vetter275f01b22013-05-03 11:49:47 +02007963#define _PCH_TRANS_HTOTAL_B 0xe1000
7964#define _PCH_TRANS_HBLANK_B 0xe1004
7965#define _PCH_TRANS_HSYNC_B 0xe1008
7966#define _PCH_TRANS_VTOTAL_B 0xe100c
7967#define _PCH_TRANS_VBLANK_B 0xe1010
7968#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007969#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007971#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7972#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7973#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7974#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7975#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7976#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7977#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007978
Daniel Vettere3b95f12013-05-03 11:49:49 +02007979#define _PCH_TRANSB_DATA_M1 0xe1030
7980#define _PCH_TRANSB_DATA_N1 0xe1034
7981#define _PCH_TRANSB_DATA_M2 0xe1038
7982#define _PCH_TRANSB_DATA_N2 0xe103c
7983#define _PCH_TRANSB_LINK_M1 0xe1040
7984#define _PCH_TRANSB_LINK_N1 0xe1044
7985#define _PCH_TRANSB_LINK_M2 0xe1048
7986#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007988#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7989#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7990#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7991#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7992#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7993#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7994#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7995#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007996
Daniel Vetterab9412b2013-05-03 11:49:46 +02007997#define _PCH_TRANSACONF 0xf0008
7998#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007999#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8000#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008001#define TRANS_DISABLE (0 << 31)
8002#define TRANS_ENABLE (1 << 31)
8003#define TRANS_STATE_MASK (1 << 30)
8004#define TRANS_STATE_DISABLE (0 << 30)
8005#define TRANS_STATE_ENABLE (1 << 30)
8006#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8007#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8008#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8009#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8010#define TRANS_INTERLACE_MASK (7 << 21)
8011#define TRANS_PROGRESSIVE (0 << 21)
8012#define TRANS_INTERLACED (3 << 21)
8013#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8014#define TRANS_8BPC (0 << 5)
8015#define TRANS_10BPC (1 << 5)
8016#define TRANS_6BPC (2 << 5)
8017#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008018
Daniel Vetterce401412012-10-31 22:52:30 +01008019#define _TRANSA_CHICKEN1 0xf0060
8020#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008021#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008022#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8023#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008024#define _TRANSA_CHICKEN2 0xf0064
8025#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008026#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008027#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8028#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8029#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8030#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8031#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008033#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008034#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8035#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008036#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8037#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008038#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008039#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8040#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008041#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008042#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008043#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8044#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8045#define LPT_PWM_GRANULARITY (1 << 5)
8046#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008048#define _FDI_RXA_CHICKEN 0xc200c
8049#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008050#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8051#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008052#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008054#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008055#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8056#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8057#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8058#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8059#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8060#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008061
Zhenyu Wangb9055052009-06-05 15:38:38 +08008062/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008063#define _FDI_TXA_CTL 0x60100
8064#define _FDI_TXB_CTL 0x61100
8065#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008066#define FDI_TX_DISABLE (0 << 31)
8067#define FDI_TX_ENABLE (1 << 31)
8068#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8069#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8070#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8071#define FDI_LINK_TRAIN_NONE (3 << 28)
8072#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8073#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8074#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8075#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8076#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8077#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8078#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8079#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008080/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8081 SNB has different settings. */
8082/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008083#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8084#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8085#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8086#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008087/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008088#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8089#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8090#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8091#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8092#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008093#define FDI_DP_PORT_WIDTH_SHIFT 19
8094#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8095#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008096#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008097/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008098#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008099
8100/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008101#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8102#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8103#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8104#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008105
Zhenyu Wangb9055052009-06-05 15:38:38 +08008106/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008107#define FDI_COMPOSITE_SYNC (1 << 11)
8108#define FDI_LINK_TRAIN_AUTO (1 << 10)
8109#define FDI_SCRAMBLING_ENABLE (0 << 7)
8110#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008111
8112/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008113#define _FDI_RXA_CTL 0xf000c
8114#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008116#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008117/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008118#define FDI_FS_ERRC_ENABLE (1 << 27)
8119#define FDI_FE_ERRC_ENABLE (1 << 26)
8120#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8121#define FDI_8BPC (0 << 16)
8122#define FDI_10BPC (1 << 16)
8123#define FDI_6BPC (2 << 16)
8124#define FDI_12BPC (3 << 16)
8125#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8126#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8127#define FDI_RX_PLL_ENABLE (1 << 13)
8128#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8129#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8130#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8131#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8132#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8133#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008134/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008135#define FDI_AUTO_TRAINING (1 << 10)
8136#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8137#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8138#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8139#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8140#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008141
Paulo Zanoni04945642012-11-01 21:00:59 -02008142#define _FDI_RXA_MISC 0xf0010
8143#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008144#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8145#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8146#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8147#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8148#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8149#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8150#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008151#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008152
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008153#define _FDI_RXA_TUSIZE1 0xf0030
8154#define _FDI_RXA_TUSIZE2 0xf0038
8155#define _FDI_RXB_TUSIZE1 0xf1030
8156#define _FDI_RXB_TUSIZE2 0xf1038
8157#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8158#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008159
8160/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008161#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8162#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8163#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8164#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8165#define FDI_RX_FS_CODE_ERR (1 << 6)
8166#define FDI_RX_FE_CODE_ERR (1 << 5)
8167#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8168#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8169#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8170#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8171#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008173#define _FDI_RXA_IIR 0xf0014
8174#define _FDI_RXA_IMR 0xf0018
8175#define _FDI_RXB_IIR 0xf1014
8176#define _FDI_RXB_IMR 0xf1018
8177#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8178#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008180#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8181#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008183#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008184#define LVDS_DETECTED (1 << 1)
8185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008186#define _PCH_DP_B 0xe4100
8187#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008188#define _PCH_DPB_AUX_CH_CTL 0xe4110
8189#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8190#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8191#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8192#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8193#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008195#define _PCH_DP_C 0xe4200
8196#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008197#define _PCH_DPC_AUX_CH_CTL 0xe4210
8198#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8199#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8200#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8201#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8202#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008204#define _PCH_DP_D 0xe4300
8205#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008206#define _PCH_DPD_AUX_CH_CTL 0xe4310
8207#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8208#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8209#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8210#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8211#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8212
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008213#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8214#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008215
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008216/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008217#define _TRANS_DP_CTL_A 0xe0300
8218#define _TRANS_DP_CTL_B 0xe1300
8219#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008220#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008221#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008222#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8223#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8224#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008225#define TRANS_DP_AUDIO_ONLY (1 << 26)
8226#define TRANS_DP_ENH_FRAMING (1 << 18)
8227#define TRANS_DP_8BPC (0 << 9)
8228#define TRANS_DP_10BPC (1 << 9)
8229#define TRANS_DP_6BPC (2 << 9)
8230#define TRANS_DP_12BPC (3 << 9)
8231#define TRANS_DP_BPC_MASK (3 << 9)
8232#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008233#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008234#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008235#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008236#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008237
8238/* SNB eDP training params */
8239/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008240#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8241#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8242#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8243#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008244/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008245#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8246#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8247#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8248#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8249#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8250#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008251
Keith Packard1a2eb462011-11-16 16:26:07 -08008252/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008253#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8254#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8255#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8256#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8257#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8258#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8259#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008260
8261/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008262#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8263#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8264#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8265#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8266#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008267
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008268#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008269
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008270#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008271
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308272#define RC6_LOCATION _MMIO(0xD40)
8273#define RC6_CTX_IN_DRAM (1 << 0)
8274#define RC6_CTX_BASE _MMIO(0xD48)
8275#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8276#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8277#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8278#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8279#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8280#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8281#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008282#define FORCEWAKE _MMIO(0xA18C)
8283#define FORCEWAKE_VLV _MMIO(0x1300b0)
8284#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8285#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8286#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8287#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8288#define FORCEWAKE_ACK _MMIO(0x130090)
8289#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008290#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8291#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8292#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008294#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008295#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8296#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8297#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8298#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008299#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8300#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008301#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8302#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008303#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8304#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8305#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008306#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8307#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008308#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8309#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008310#define FORCEWAKE_KERNEL BIT(0)
8311#define FORCEWAKE_USER BIT(1)
8312#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008313#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8314#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008315#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008316#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308317#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8318#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8319#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008321#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008322#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8323#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008324#define GT_FIFO_SBDROPERR (1 << 6)
8325#define GT_FIFO_BLOBDROPERR (1 << 5)
8326#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8327#define GT_FIFO_DROPERR (1 << 3)
8328#define GT_FIFO_OVFERR (1 << 2)
8329#define GT_FIFO_IAWRERR (1 << 1)
8330#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008332#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008333#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008334#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308335#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8336#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008337
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008338#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008339#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008340#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008341#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008342#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8343#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8344#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008346#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008347# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008348# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008349# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008350# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008352#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008353# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008354# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008355# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008356# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008357# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008358# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008360#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008361# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008363#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008364#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8365#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008367#define GEN6_RCGCTL1 _MMIO(0x9410)
8368#define GEN6_RCGCTL2 _MMIO(0x9414)
8369#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008371#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008372#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8373#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8374#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008376#define GEN6_GFXPAUSE _MMIO(0xA000)
8377#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008378#define GEN6_TURBO_DISABLE (1 << 31)
8379#define GEN6_FREQUENCY(x) ((x) << 25)
8380#define HSW_FREQUENCY(x) ((x) << 24)
8381#define GEN9_FREQUENCY(x) ((x) << 23)
8382#define GEN6_OFFSET(x) ((x) << 19)
8383#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008384#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8385#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008386#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8387#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8388#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8389#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8390#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8391#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8392#define GEN7_RC_CTL_TO_MODE (1 << 28)
8393#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8394#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008395#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8396#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8397#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008398#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008399#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308400#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008401#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008402#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308403#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008404#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008405#define GEN6_RP_MEDIA_TURBO (1 << 11)
8406#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8407#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8408#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8409#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8410#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8411#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8412#define GEN6_RP_ENABLE (1 << 7)
8413#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8414#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8415#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8416#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8417#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008418#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8419#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8420#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008421#define GEN6_RP_EI_MASK 0xffffff
8422#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008423#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008424#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008425#define GEN6_RP_PREV_UP _MMIO(0xA058)
8426#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008427#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008428#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8429#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8430#define GEN6_RP_UP_EI _MMIO(0xA068)
8431#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8432#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8433#define GEN6_RPDEUHWTC _MMIO(0xA080)
8434#define GEN6_RPDEUC _MMIO(0xA084)
8435#define GEN6_RPDEUCSW _MMIO(0xA088)
8436#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008437#define RC_SW_TARGET_STATE_SHIFT 16
8438#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008439#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8440#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8441#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008442#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008443#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8444#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8445#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8446#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8447#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8448#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8449#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8450#define VLV_RCEDATA _MMIO(0xA0BC)
8451#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8452#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008453#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8454#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008455#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008456#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8457#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8458#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8459#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008460#define GEN9_RENDER_PG_ENABLE (1 << 0)
8461#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008462#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8463#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8464#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008466#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308467#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8468#define PIXEL_OVERLAP_CNT_SHIFT 30
8469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008470#define GEN6_PMISR _MMIO(0x44020)
8471#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8472#define GEN6_PMIIR _MMIO(0x44028)
8473#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008474#define GEN6_PM_MBOX_EVENT (1 << 25)
8475#define GEN6_PM_THERMAL_EVENT (1 << 24)
8476#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8477#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8478#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8479#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8480#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008481#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8482 GEN6_PM_RP_UP_THRESHOLD | \
8483 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8484 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008485 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008487#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008488#define GEN7_GT_SCRATCH_REG_NUM 8
8489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008490#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008491#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8492#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308493
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008494#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8495#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008496#define VLV_COUNT_RANGE_HIGH (1 << 15)
8497#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8498#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8499#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8500#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008501#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8502#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8503#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8506#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8507#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8508#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008510#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008511#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008512#define GEN6_PCODE_ERROR_MASK 0xFF
8513#define GEN6_PCODE_SUCCESS 0x0
8514#define GEN6_PCODE_ILLEGAL_CMD 0x1
8515#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8516#define GEN6_PCODE_TIMEOUT 0x3
8517#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8518#define GEN7_PCODE_TIMEOUT 0x2
8519#define GEN7_PCODE_ILLEGAL_DATA 0x3
8520#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008521#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8522#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008523#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8524#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008525#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008526#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8527#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8528#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8529#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8530#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008531#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008532#define SKL_PCODE_CDCLK_CONTROL 0x7
8533#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8534#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008535#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8536#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8537#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008538#define GEN6_PCODE_READ_D_COMP 0x10
8539#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308540#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008541#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008542 /* See also IPS_CTL */
8543#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008544#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008545#define GEN9_PCODE_SAGV_CONTROL 0x21
8546#define GEN9_SAGV_DISABLE 0x0
8547#define GEN9_SAGV_IS_DISABLED 0x1
8548#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008549#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008550#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008551#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008552#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008554#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008555#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008556#define GEN6_RCn_MASK 7
8557#define GEN6_RC0 0
8558#define GEN6_RC3 2
8559#define GEN6_RC6 3
8560#define GEN6_RC7 4
8561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008562#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008563#define GEN8_LSLICESTAT_MASK 0x7
8564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008565#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8566#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008567#define CHV_SS_PG_ENABLE (1 << 1)
8568#define CHV_EU08_PG_ENABLE (1 << 9)
8569#define CHV_EU19_PG_ENABLE (1 << 17)
8570#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008572#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8573#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008574#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008575
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008576#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008577#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8578 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008579#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008580#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008581#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008582
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008583#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008584#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8585 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008586#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008587#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8588 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008589#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8590#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8591#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8592#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8593#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8594#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8595#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8596#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008598#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008599#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8600#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8601#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8602#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008603
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008604#define GEN8_GARBCNTL _MMIO(0xB004)
8605#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8606#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008607#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8608#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8609
8610#define GEN11_GLBLINVL _MMIO(0xB404)
8611#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8612#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008613
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008614#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8615#define DFR_DISABLE (1 << 9)
8616
Oscar Mateof4a35712018-05-08 14:29:27 -07008617#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8618#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8619#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8620#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8621
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008622#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8623#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8624#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8625
Oscar Mateo908ae052018-05-08 14:29:30 -07008626#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8627#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8628
Ben Widawskye3689192012-05-25 16:56:22 -07008629/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008630#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008631#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8632#define GEN7_PARITY_ERROR_VALID (1 << 13)
8633#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8634#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008635#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008636 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008637#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008638 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008639#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008640 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008641#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008644#define GEN7_L3LOG_SIZE 0x80
8645
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008646#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8647#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008648#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8649#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8650#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8651#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008653#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008654#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8655#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008656
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008657#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008658#define FLOW_CONTROL_ENABLE (1 << 15)
8659#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8660#define STALL_DOP_GATING_DISABLE (1 << 5)
8661#define THROTTLE_12_5 (7 << 2)
8662#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008664#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8665#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008666#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8667#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8668#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008670#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008671#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008673#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008674#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008676#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008677#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8678#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8679#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8680#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8681#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008683#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008684#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8685#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8686#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008687
Jani Nikulac46f1112014-10-27 16:26:52 +02008688/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008689#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008690#define INTEL_AUDIO_DEVCL 0x808629FB
8691#define INTEL_AUDIO_DEVBLC 0x80862801
8692#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008693
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008694#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008695#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8696#define G4X_ELDV_DEVCTG (1 << 14)
8697#define G4X_ELD_ADDR_MASK (0xf << 5)
8698#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008699#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008700
Jani Nikulac46f1112014-10-27 16:26:52 +02008701#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8702#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008703#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8704 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008705#define _IBX_AUD_CNTL_ST_A 0xE20B4
8706#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008707#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8708 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008709#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8710#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8711#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008712#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008713#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8714#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008715
Jani Nikulac46f1112014-10-27 16:26:52 +02008716#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8717#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008718#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008719#define _CPT_AUD_CNTL_ST_A 0xE50B4
8720#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008721#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8722#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008723
Jani Nikulac46f1112014-10-27 16:26:52 +02008724#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8725#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008726#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008727#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8728#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008729#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8730#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008731
Eric Anholtae662d32012-01-03 09:23:29 -08008732/* These are the 4 32-bit write offset registers for each stream
8733 * output buffer. It determines the offset from the
8734 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8735 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008736#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008737
Jani Nikulac46f1112014-10-27 16:26:52 +02008738#define _IBX_AUD_CONFIG_A 0xe2000
8739#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008740#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008741#define _CPT_AUD_CONFIG_A 0xe5000
8742#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008743#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008744#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8745#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008746#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008747
Wu Fengguangb6daa022012-01-06 14:41:31 -06008748#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8749#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8750#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008751#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008752#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008753#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008754#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8755#define AUD_CONFIG_N(n) \
8756 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8757 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008758#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008759#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8760#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8761#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8762#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8763#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8764#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8765#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8766#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8767#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8768#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8769#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008770#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8771
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008772/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008773#define _HSW_AUD_CONFIG_A 0x65000
8774#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008775#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008776
Jani Nikulac46f1112014-10-27 16:26:52 +02008777#define _HSW_AUD_MISC_CTRL_A 0x65010
8778#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008779#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008780
Libin Yang6014ac12016-10-25 17:54:18 +03008781#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8782#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8783#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8784#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8785#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8786#define AUD_CONFIG_M_MASK 0xfffff
8787
Jani Nikulac46f1112014-10-27 16:26:52 +02008788#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8789#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008790#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008791
8792/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008793#define _HSW_AUD_DIG_CNVT_1 0x65080
8794#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008795#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008796#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008797
Jani Nikulac46f1112014-10-27 16:26:52 +02008798#define _HSW_AUD_EDID_DATA_A 0x65050
8799#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008800#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008802#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8803#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008804#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8805#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8806#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8807#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008808
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008809#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008810#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8811
Imre Deak9c3a16c2017-08-14 18:15:30 +03008812/*
Imre Deak75e39682018-08-06 12:58:39 +03008813 * HSW - ICL power wells
8814 *
8815 * Platforms have up to 3 power well control register sets, each set
8816 * controlling up to 16 power wells via a request/status HW flag tuple:
8817 * - main (HSW_PWR_WELL_CTL[1-4])
8818 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8819 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8820 * Each control register set consists of up to 4 registers used by different
8821 * sources that can request a power well to be enabled:
8822 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8823 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8824 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8825 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008826 */
Imre Deak75e39682018-08-06 12:58:39 +03008827#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8828#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8829#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8830#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8831#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8832#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008833
Imre Deak75e39682018-08-06 12:58:39 +03008834/* HSW/BDW power well */
8835#define HSW_PW_CTL_IDX_GLOBAL 15
8836
8837/* SKL/BXT/GLK/CNL power wells */
8838#define SKL_PW_CTL_IDX_PW_2 15
8839#define SKL_PW_CTL_IDX_PW_1 14
8840#define CNL_PW_CTL_IDX_AUX_F 12
8841#define CNL_PW_CTL_IDX_AUX_D 11
8842#define GLK_PW_CTL_IDX_AUX_C 10
8843#define GLK_PW_CTL_IDX_AUX_B 9
8844#define GLK_PW_CTL_IDX_AUX_A 8
8845#define CNL_PW_CTL_IDX_DDI_F 6
8846#define SKL_PW_CTL_IDX_DDI_D 4
8847#define SKL_PW_CTL_IDX_DDI_C 3
8848#define SKL_PW_CTL_IDX_DDI_B 2
8849#define SKL_PW_CTL_IDX_DDI_A_E 1
8850#define GLK_PW_CTL_IDX_DDI_A 1
8851#define SKL_PW_CTL_IDX_MISC_IO 0
8852
8853/* ICL - power wells */
8854#define ICL_PW_CTL_IDX_PW_4 3
8855#define ICL_PW_CTL_IDX_PW_3 2
8856#define ICL_PW_CTL_IDX_PW_2 1
8857#define ICL_PW_CTL_IDX_PW_1 0
8858
8859#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8860#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8861#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8862#define ICL_PW_CTL_IDX_AUX_TBT4 11
8863#define ICL_PW_CTL_IDX_AUX_TBT3 10
8864#define ICL_PW_CTL_IDX_AUX_TBT2 9
8865#define ICL_PW_CTL_IDX_AUX_TBT1 8
8866#define ICL_PW_CTL_IDX_AUX_F 5
8867#define ICL_PW_CTL_IDX_AUX_E 4
8868#define ICL_PW_CTL_IDX_AUX_D 3
8869#define ICL_PW_CTL_IDX_AUX_C 2
8870#define ICL_PW_CTL_IDX_AUX_B 1
8871#define ICL_PW_CTL_IDX_AUX_A 0
8872
8873#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
8874#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
8875#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
8876#define ICL_PW_CTL_IDX_DDI_F 5
8877#define ICL_PW_CTL_IDX_DDI_E 4
8878#define ICL_PW_CTL_IDX_DDI_D 3
8879#define ICL_PW_CTL_IDX_DDI_C 2
8880#define ICL_PW_CTL_IDX_DDI_B 1
8881#define ICL_PW_CTL_IDX_DDI_A 0
8882
8883/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008884#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008885#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8886#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8887#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008888#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008889
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008890/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008891enum skl_power_gate {
8892 SKL_PG0,
8893 SKL_PG1,
8894 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03008895 ICL_PG3,
8896 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03008897};
8898
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008899#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008900#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03008901/*
8902 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8903 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
8904 */
8905#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
8906 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
8907/*
8908 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8909 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
8910 */
8911#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
8912 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03008913#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008914
Imre Deak75e39682018-08-06 12:58:39 +03008915#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008916#define _CNL_AUX_ANAOVRD1_B 0x162250
8917#define _CNL_AUX_ANAOVRD1_C 0x162210
8918#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008919#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03008920#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008921 _CNL_AUX_ANAOVRD1_B, \
8922 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008923 _CNL_AUX_ANAOVRD1_D, \
8924 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008925#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8926#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008927
Sean Paulee5e5e72018-01-08 14:55:39 -05008928/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308929#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008930#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8931#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308932#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308933#define HDCP_KEY_STATUS _MMIO(0x66c04)
8934#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008935#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308936#define HDCP_FUSE_DONE BIT(5)
8937#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008938#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308939#define HDCP_AKSV_LO _MMIO(0x66c10)
8940#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008941
8942/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308943#define HDCP_REP_CTL _MMIO(0x66d00)
8944#define HDCP_DDIB_REP_PRESENT BIT(30)
8945#define HDCP_DDIA_REP_PRESENT BIT(29)
8946#define HDCP_DDIC_REP_PRESENT BIT(28)
8947#define HDCP_DDID_REP_PRESENT BIT(27)
8948#define HDCP_DDIF_REP_PRESENT BIT(26)
8949#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008950#define HDCP_DDIB_SHA1_M0 (1 << 20)
8951#define HDCP_DDIA_SHA1_M0 (2 << 20)
8952#define HDCP_DDIC_SHA1_M0 (3 << 20)
8953#define HDCP_DDID_SHA1_M0 (4 << 20)
8954#define HDCP_DDIF_SHA1_M0 (5 << 20)
8955#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308956#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008957#define HDCP_SHA1_READY BIT(17)
8958#define HDCP_SHA1_COMPLETE BIT(18)
8959#define HDCP_SHA1_V_MATCH BIT(19)
8960#define HDCP_SHA1_TEXT_32 (1 << 1)
8961#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8962#define HDCP_SHA1_TEXT_24 (4 << 1)
8963#define HDCP_SHA1_TEXT_16 (5 << 1)
8964#define HDCP_SHA1_TEXT_8 (6 << 1)
8965#define HDCP_SHA1_TEXT_0 (7 << 1)
8966#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8967#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8968#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8969#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8970#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008971#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308972#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05008973
8974/* HDCP Auth Registers */
8975#define _PORTA_HDCP_AUTHENC 0x66800
8976#define _PORTB_HDCP_AUTHENC 0x66500
8977#define _PORTC_HDCP_AUTHENC 0x66600
8978#define _PORTD_HDCP_AUTHENC 0x66700
8979#define _PORTE_HDCP_AUTHENC 0x66A00
8980#define _PORTF_HDCP_AUTHENC 0x66900
8981#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8982 _PORTA_HDCP_AUTHENC, \
8983 _PORTB_HDCP_AUTHENC, \
8984 _PORTC_HDCP_AUTHENC, \
8985 _PORTD_HDCP_AUTHENC, \
8986 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008987 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308988#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8989#define HDCP_CONF_CAPTURE_AN BIT(0)
8990#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8991#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8992#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8993#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8994#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8995#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8996#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8997#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05008998#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8999#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9000#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9001#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9002#define HDCP_STATUS_AUTH BIT(21)
9003#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309004#define HDCP_STATUS_RI_MATCH BIT(19)
9005#define HDCP_STATUS_R0_READY BIT(18)
9006#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009007#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009008#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009009
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009010/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009011#define _TRANS_DDI_FUNC_CTL_A 0x60400
9012#define _TRANS_DDI_FUNC_CTL_B 0x61400
9013#define _TRANS_DDI_FUNC_CTL_C 0x62400
9014#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009015#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009016
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009017#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009018/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009019#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009020#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009021#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9022#define TRANS_DDI_PORT_NONE (0 << 28)
9023#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9024#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9025#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9026#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9027#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9028#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9029#define TRANS_DDI_BPC_MASK (7 << 20)
9030#define TRANS_DDI_BPC_8 (0 << 20)
9031#define TRANS_DDI_BPC_10 (1 << 20)
9032#define TRANS_DDI_BPC_6 (2 << 20)
9033#define TRANS_DDI_BPC_12 (3 << 20)
9034#define TRANS_DDI_PVSYNC (1 << 17)
9035#define TRANS_DDI_PHSYNC (1 << 16)
9036#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9037#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9038#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9039#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9040#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9041#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9042#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9043#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9044#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9045#define TRANS_DDI_BFI_ENABLE (1 << 4)
9046#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9047#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309048#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9049 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9050 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009051
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009052/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009053#define _DP_TP_CTL_A 0x64040
9054#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009055#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009056#define DP_TP_CTL_ENABLE (1 << 31)
9057#define DP_TP_CTL_MODE_SST (0 << 27)
9058#define DP_TP_CTL_MODE_MST (1 << 27)
9059#define DP_TP_CTL_FORCE_ACT (1 << 25)
9060#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9061#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9062#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9063#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9064#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9065#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9066#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9067#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9068#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9069#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009070
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009071/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009072#define _DP_TP_STATUS_A 0x64044
9073#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009074#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009075#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9076#define DP_TP_STATUS_ACT_SENT (1 << 24)
9077#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9078#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009079#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9080#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9081#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009082
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009083/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009084#define _DDI_BUF_CTL_A 0x64000
9085#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009086#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009087#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309088#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009089#define DDI_BUF_EMP_MASK (0xf << 24)
9090#define DDI_BUF_PORT_REVERSAL (1 << 16)
9091#define DDI_BUF_IS_IDLE (1 << 7)
9092#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009093#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009094#define DDI_PORT_WIDTH_MASK (7 << 1)
9095#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009096#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009097
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009098/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009099#define _DDI_BUF_TRANS_A 0x64E00
9100#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009101#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009102#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009103#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009104
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009105/* Sideband Interface (SBI) is programmed indirectly, via
9106 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9107 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009108#define SBI_ADDR _MMIO(0xC6000)
9109#define SBI_DATA _MMIO(0xC6004)
9110#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009111#define SBI_CTL_DEST_ICLK (0x0 << 16)
9112#define SBI_CTL_DEST_MPHY (0x1 << 16)
9113#define SBI_CTL_OP_IORD (0x2 << 8)
9114#define SBI_CTL_OP_IOWR (0x3 << 8)
9115#define SBI_CTL_OP_CRRD (0x6 << 8)
9116#define SBI_CTL_OP_CRWR (0x7 << 8)
9117#define SBI_RESPONSE_FAIL (0x1 << 1)
9118#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9119#define SBI_BUSY (0x1 << 0)
9120#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009121
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009122/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009123#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009124#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009125#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009126#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9127#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009128#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009129#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9130#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9131#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9132#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009133#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009134#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009135#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009136#define SBI_SSCCTL_PATHALT (1 << 3)
9137#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009138#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009139#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009140#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9141#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009142#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009143#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009144#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009145
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009146/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009147#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009148#define PIXCLK_GATE_UNGATE (1 << 0)
9149#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009150
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009151/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009152#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009153#define SPLL_PLL_ENABLE (1 << 31)
9154#define SPLL_PLL_SSC (1 << 28)
9155#define SPLL_PLL_NON_SSC (2 << 28)
9156#define SPLL_PLL_LCPLL (3 << 28)
9157#define SPLL_PLL_REF_MASK (3 << 28)
9158#define SPLL_PLL_FREQ_810MHz (0 << 26)
9159#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9160#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9161#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009162
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009163/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009164#define _WRPLL_CTL1 0x46040
9165#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009166#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009167#define WRPLL_PLL_ENABLE (1 << 31)
9168#define WRPLL_PLL_SSC (1 << 28)
9169#define WRPLL_PLL_NON_SSC (2 << 28)
9170#define WRPLL_PLL_LCPLL (3 << 28)
9171#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009172/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009173#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009174#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009175#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9176#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009177#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009178#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009179#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009180#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009181
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009182/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009183#define _PORT_CLK_SEL_A 0x46100
9184#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009185#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009186#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9187#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9188#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9189#define PORT_CLK_SEL_SPLL (3 << 29)
9190#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9191#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9192#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9193#define PORT_CLK_SEL_NONE (7 << 29)
9194#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009195
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009196/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9197#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9198#define DDI_CLK_SEL_NONE (0x0 << 28)
9199#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009200#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9201#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9202#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9203#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009204#define DDI_CLK_SEL_MASK (0xF << 28)
9205
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009206/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009207#define _TRANS_CLK_SEL_A 0x46140
9208#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009209#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009210/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009211#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9212#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009213
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009214#define CDCLK_FREQ _MMIO(0x46200)
9215
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009216#define _TRANSA_MSA_MISC 0x60410
9217#define _TRANSB_MSA_MISC 0x61410
9218#define _TRANSC_MSA_MISC 0x62410
9219#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009220#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009221
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009222#define TRANS_MSA_SYNC_CLK (1 << 0)
9223#define TRANS_MSA_6_BPC (0 << 5)
9224#define TRANS_MSA_8_BPC (1 << 5)
9225#define TRANS_MSA_10_BPC (2 << 5)
9226#define TRANS_MSA_12_BPC (3 << 5)
9227#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009228#define TRANS_MSA_CEA_RANGE (1 << 3)
Paulo Zanonidae84792012-10-15 15:51:30 -03009229
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009230/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009231#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009232#define LCPLL_PLL_DISABLE (1 << 31)
9233#define LCPLL_PLL_LOCK (1 << 30)
9234#define LCPLL_CLK_FREQ_MASK (3 << 26)
9235#define LCPLL_CLK_FREQ_450 (0 << 26)
9236#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9237#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9238#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9239#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9240#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9241#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9242#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9243#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9244#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009245
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009246/*
9247 * SKL Clocks
9248 */
9249
9250/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009251#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009252#define CDCLK_FREQ_SEL_MASK (3 << 26)
9253#define CDCLK_FREQ_450_432 (0 << 26)
9254#define CDCLK_FREQ_540 (1 << 26)
9255#define CDCLK_FREQ_337_308 (2 << 26)
9256#define CDCLK_FREQ_675_617 (3 << 26)
9257#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9258#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9259#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9260#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9261#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9262#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9263#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009264#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009265#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9266#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009267#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309268
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009269/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009270#define LCPLL1_CTL _MMIO(0x46010)
9271#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009272#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009273
9274/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009275#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009276#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9277#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9278#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9279#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9280#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9281#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009282#define DPLL_CTRL1_LINK_RATE_2700 0
9283#define DPLL_CTRL1_LINK_RATE_1350 1
9284#define DPLL_CTRL1_LINK_RATE_810 2
9285#define DPLL_CTRL1_LINK_RATE_1620 3
9286#define DPLL_CTRL1_LINK_RATE_1080 4
9287#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009288
9289/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009290#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009291#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9292#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9293#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9294#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9295#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009296
9297/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009298#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009299#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009300
9301/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009302#define _DPLL1_CFGCR1 0x6C040
9303#define _DPLL2_CFGCR1 0x6C048
9304#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009305#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9306#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9307#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009308#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9309
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009310#define _DPLL1_CFGCR2 0x6C044
9311#define _DPLL2_CFGCR2 0x6C04C
9312#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009313#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9314#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9315#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9316#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9317#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9318#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9319#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9320#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9321#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9322#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9323#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9324#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9325#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9326#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9327#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009328#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9329
Lyudeda3b8912016-02-04 10:43:21 -05009330#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009331#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009332
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009333/*
9334 * CNL Clocks
9335 */
9336#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009337#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009338#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009339 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009340#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009341 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009342#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9343#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009344
Rodrigo Vivia927c922017-06-09 15:26:04 -07009345/* CNL PLL */
9346#define DPLL0_ENABLE 0x46010
9347#define DPLL1_ENABLE 0x46014
9348#define PLL_ENABLE (1 << 31)
9349#define PLL_LOCK (1 << 30)
9350#define PLL_POWER_ENABLE (1 << 27)
9351#define PLL_POWER_STATE (1 << 26)
9352#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9353
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009354#define TBT_PLL_ENABLE _MMIO(0x46020)
9355
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009356#define _MG_PLL1_ENABLE 0x46030
9357#define _MG_PLL2_ENABLE 0x46034
9358#define _MG_PLL3_ENABLE 0x46038
9359#define _MG_PLL4_ENABLE 0x4603C
9360/* Bits are the same as DPLL0_ENABLE */
9361#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9362 _MG_PLL2_ENABLE)
9363
9364#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9365#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9366#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9367#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9368#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009369#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009370#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9371 _MG_REFCLKIN_CTL_PORT1, \
9372 _MG_REFCLKIN_CTL_PORT2)
9373
9374#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9375#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9376#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9377#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9378#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009379#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009380#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009381#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009382#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9383 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9384 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9385
9386#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9387#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9388#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9389#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9390#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009391#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009392#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009393#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009394#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009395#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9396#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9397#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9398#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009399#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009400#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009401#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009402#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9403 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9404 _MG_CLKTOP2_HSCLKCTL_PORT2)
9405
9406#define _MG_PLL_DIV0_PORT1 0x168A00
9407#define _MG_PLL_DIV0_PORT2 0x169A00
9408#define _MG_PLL_DIV0_PORT3 0x16AA00
9409#define _MG_PLL_DIV0_PORT4 0x16BA00
9410#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009411#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9412#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009413#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009414#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009415#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9416#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9417 _MG_PLL_DIV0_PORT2)
9418
9419#define _MG_PLL_DIV1_PORT1 0x168A04
9420#define _MG_PLL_DIV1_PORT2 0x169A04
9421#define _MG_PLL_DIV1_PORT3 0x16AA04
9422#define _MG_PLL_DIV1_PORT4 0x16BA04
9423#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9424#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9425#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9426#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9427#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9428#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009429#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009430#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9431#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9432 _MG_PLL_DIV1_PORT2)
9433
9434#define _MG_PLL_LF_PORT1 0x168A08
9435#define _MG_PLL_LF_PORT2 0x169A08
9436#define _MG_PLL_LF_PORT3 0x16AA08
9437#define _MG_PLL_LF_PORT4 0x16BA08
9438#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9439#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9440#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9441#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9442#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9443#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9444#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9445 _MG_PLL_LF_PORT2)
9446
9447#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9448#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9449#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9450#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9451#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9452#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9453#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9454#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9455#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9456#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9457#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9458 _MG_PLL_FRAC_LOCK_PORT1, \
9459 _MG_PLL_FRAC_LOCK_PORT2)
9460
9461#define _MG_PLL_SSC_PORT1 0x168A10
9462#define _MG_PLL_SSC_PORT2 0x169A10
9463#define _MG_PLL_SSC_PORT3 0x16AA10
9464#define _MG_PLL_SSC_PORT4 0x16BA10
9465#define MG_PLL_SSC_EN (1 << 28)
9466#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9467#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9468#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9469#define MG_PLL_SSC_FLLEN (1 << 9)
9470#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9471#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9472 _MG_PLL_SSC_PORT2)
9473
9474#define _MG_PLL_BIAS_PORT1 0x168A14
9475#define _MG_PLL_BIAS_PORT2 0x169A14
9476#define _MG_PLL_BIAS_PORT3 0x16AA14
9477#define _MG_PLL_BIAS_PORT4 0x16BA14
9478#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009479#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009480#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009481#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009482#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009483#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009484#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9485#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009486#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009487#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009488#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009489#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009490#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009491#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9492 _MG_PLL_BIAS_PORT2)
9493
9494#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9495#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9496#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9497#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9498#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9499#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9500#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9501#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9502#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9503#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9504 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9505 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9506
Rodrigo Vivia927c922017-06-09 15:26:04 -07009507#define _CNL_DPLL0_CFGCR0 0x6C000
9508#define _CNL_DPLL1_CFGCR0 0x6C080
9509#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9510#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009511#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009512#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9513#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9514#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9515#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9516#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9517#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9518#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9519#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9520#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9521#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009522#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009523#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9524#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9525#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9526
9527#define _CNL_DPLL0_CFGCR1 0x6C004
9528#define _CNL_DPLL1_CFGCR1 0x6C084
9529#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009530#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009531#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009532#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009533#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9534#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009535#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009536#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9537#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9538#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9539#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9540#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009541#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009542#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9543#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9544#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9545#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9546#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9547#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009548#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009549#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9550
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009551#define _ICL_DPLL0_CFGCR0 0x164000
9552#define _ICL_DPLL1_CFGCR0 0x164080
9553#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9554 _ICL_DPLL1_CFGCR0)
9555
9556#define _ICL_DPLL0_CFGCR1 0x164004
9557#define _ICL_DPLL1_CFGCR1 0x164084
9558#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9559 _ICL_DPLL1_CFGCR1)
9560
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309561/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009562#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309563#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9564#define BXT_DE_PLL_RATIO_MASK 0xff
9565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009566#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309567#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9568#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009569#define CNL_CDCLK_PLL_RATIO(x) (x)
9570#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309571
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309572/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009573#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009574#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009575#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9576#define DC_STATE_EN_DC9 (1 << 3)
9577#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309578#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009580#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009581#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9582#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309583
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009584/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9585 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009586#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9587#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009588#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9589#define D_COMP_COMP_FORCE (1 << 8)
9590#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009591
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009592/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009593#define _PIPE_WM_LINETIME_A 0x45270
9594#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009595#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009596#define PIPE_WM_LINETIME_MASK (0x1ff)
9597#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009598#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9599#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009600
9601/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009602#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009603#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9604#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9605#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9606#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9607#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9608#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9609#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9610#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009612#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009613#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9614
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009615#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009616#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9617#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9618#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009619
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009620/* pipe CSC */
9621#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9622#define _PIPE_A_CSC_COEFF_BY 0x49014
9623#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9624#define _PIPE_A_CSC_COEFF_BU 0x4901c
9625#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9626#define _PIPE_A_CSC_COEFF_BV 0x49024
9627#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009628#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9629#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9630#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009631#define _PIPE_A_CSC_PREOFF_HI 0x49030
9632#define _PIPE_A_CSC_PREOFF_ME 0x49034
9633#define _PIPE_A_CSC_PREOFF_LO 0x49038
9634#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9635#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9636#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9637
9638#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9639#define _PIPE_B_CSC_COEFF_BY 0x49114
9640#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9641#define _PIPE_B_CSC_COEFF_BU 0x4911c
9642#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9643#define _PIPE_B_CSC_COEFF_BV 0x49124
9644#define _PIPE_B_CSC_MODE 0x49128
9645#define _PIPE_B_CSC_PREOFF_HI 0x49130
9646#define _PIPE_B_CSC_PREOFF_ME 0x49134
9647#define _PIPE_B_CSC_PREOFF_LO 0x49138
9648#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9649#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9650#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009652#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9653#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9654#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9655#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9656#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9657#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9658#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9659#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9660#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9661#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9662#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9663#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9664#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009665
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009666/* pipe degamma/gamma LUTs on IVB+ */
9667#define _PAL_PREC_INDEX_A 0x4A400
9668#define _PAL_PREC_INDEX_B 0x4AC00
9669#define _PAL_PREC_INDEX_C 0x4B400
9670#define PAL_PREC_10_12_BIT (0 << 31)
9671#define PAL_PREC_SPLIT_MODE (1 << 31)
9672#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009673#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009674#define _PAL_PREC_DATA_A 0x4A404
9675#define _PAL_PREC_DATA_B 0x4AC04
9676#define _PAL_PREC_DATA_C 0x4B404
9677#define _PAL_PREC_GC_MAX_A 0x4A410
9678#define _PAL_PREC_GC_MAX_B 0x4AC10
9679#define _PAL_PREC_GC_MAX_C 0x4B410
9680#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9681#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9682#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009683#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9684#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9685#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009686
9687#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9688#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9689#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9690#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9691
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009692#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9693#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9694#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9695#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9696#define _PRE_CSC_GAMC_DATA_A 0x4A488
9697#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9698#define _PRE_CSC_GAMC_DATA_C 0x4B488
9699
9700#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9701#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9702
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009703/* pipe CSC & degamma/gamma LUTs on CHV */
9704#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9705#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9706#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9707#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9708#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9709#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9710#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9711#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9712#define CGM_PIPE_MODE_GAMMA (1 << 2)
9713#define CGM_PIPE_MODE_CSC (1 << 1)
9714#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9715
9716#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9717#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9718#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9719#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9720#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9721#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9722#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9723#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9724
9725#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9726#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9727#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9728#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9729#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9730#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9731#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9732#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9733
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009734/* MIPI DSI registers */
9735
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009736#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009737#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009738
Deepak Mbcc65702017-02-17 18:13:34 +05309739#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9740#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9741#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9742#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9743
Madhav Chauhan27efd252018-07-05 18:31:48 +05309744#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9745#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9746#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9747 _ICL_DSI_ESC_CLK_DIV0, \
9748 _ICL_DSI_ESC_CLK_DIV1)
9749#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9750#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9751#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9752 _ICL_DPHY_ESC_CLK_DIV0, \
9753 _ICL_DPHY_ESC_CLK_DIV1)
9754#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9755#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9756#define ICL_ESC_CLK_DIV_MASK 0x1ff
9757#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +05309758#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +05309759
Uma Shankaraec02462017-09-25 19:26:01 +05309760/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9761#define GEN4_TIMESTAMP _MMIO(0x2358)
9762#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9763#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9764
Lionel Landwerlindab91782017-11-10 19:08:44 +00009765#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9766#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9767#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9768#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9769#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9770
Uma Shankaraec02462017-09-25 19:26:01 +05309771#define _PIPE_FRMTMSTMP_A 0x70048
9772#define PIPE_FRMTMSTMP(pipe) \
9773 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9774
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309775/* BXT MIPI clock controls */
9776#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9777
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009778#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309779#define BXT_MIPI1_DIV_SHIFT 26
9780#define BXT_MIPI2_DIV_SHIFT 10
9781#define BXT_MIPI_DIV_SHIFT(port) \
9782 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9783 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309784
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309785/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309786#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9787#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309788#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9789 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9790 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309791#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9792#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309793#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9794 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309795 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9796#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009797 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309798/* RX upper control divider to select actual RX clock output from 8x */
9799#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9800#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9801#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9802 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9803 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9804#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9805#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9806#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9807 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9808 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9809#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009810 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309811/* 8/3X divider to select the actual 8/3X clock output from 8x */
9812#define BXT_MIPI1_8X_BY3_SHIFT 19
9813#define BXT_MIPI2_8X_BY3_SHIFT 3
9814#define BXT_MIPI_8X_BY3_SHIFT(port) \
9815 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9816 BXT_MIPI2_8X_BY3_SHIFT)
9817#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9818#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9819#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9820 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9821 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9822#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009823 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309824/* RX lower control divider to select actual RX clock output from 8x */
9825#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9826#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9827#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9828 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9829 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9830#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9831#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9832#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9833 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9834 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9835#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009836 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309837
9838#define RX_DIVIDER_BIT_1_2 0x3
9839#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309840
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309841/* BXT MIPI mode configure */
9842#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9843#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009844#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309845 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9846
9847#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9848#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009849#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309850 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9851
9852#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9853#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009854#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309855 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9856
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009857#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309858#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9859#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9860#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05309861#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309862#define BXT_DSIC_16X_BY2 (1 << 10)
9863#define BXT_DSIC_16X_BY3 (2 << 10)
9864#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009865#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05309866#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309867#define BXT_DSIA_16X_BY2 (1 << 8)
9868#define BXT_DSIA_16X_BY3 (2 << 8)
9869#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009870#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309871#define BXT_DSI_FREQ_SEL_SHIFT 8
9872#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9873
9874#define BXT_DSI_PLL_RATIO_MAX 0x7D
9875#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05309876#define GLK_DSI_PLL_RATIO_MAX 0x6F
9877#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309878#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05309879#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309880
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009881#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309882#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9883#define BXT_DSI_PLL_LOCKED (1 << 30)
9884
Jani Nikula3230bf12013-08-27 15:12:16 +03009885#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009886#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009887#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309888
9889 /* BXT port control */
9890#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9891#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009892#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309893
Madhav Chauhan21652f32018-07-05 19:19:34 +05309894/* ICL DSI MODE control */
9895#define _ICL_DSI_IO_MODECTL_0 0x6B094
9896#define _ICL_DSI_IO_MODECTL_1 0x6B894
9897#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
9898 _ICL_DSI_IO_MODECTL_0, \
9899 _ICL_DSI_IO_MODECTL_1)
9900#define COMBO_PHY_MODE_DSI (1 << 0)
9901
Uma Shankar1881a422017-01-25 19:43:23 +05309902#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9903#define STAP_SELECT (1 << 0)
9904
9905#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9906#define HS_IO_CTRL_SELECT (1 << 0)
9907
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009908#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009909#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9910#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05309911#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03009912#define DUAL_LINK_MODE_MASK (1 << 26)
9913#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9914#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009915#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009916#define FLOPPED_HSTX (1 << 23)
9917#define DE_INVERT (1 << 19) /* XXX */
9918#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9919#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9920#define AFE_LATCHOUT (1 << 17)
9921#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009922#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9923#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9924#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9925#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03009926#define CSB_SHIFT 9
9927#define CSB_MASK (3 << 9)
9928#define CSB_20MHZ (0 << 9)
9929#define CSB_10MHZ (1 << 9)
9930#define CSB_40MHZ (2 << 9)
9931#define BANDGAP_MASK (1 << 8)
9932#define BANDGAP_PNW_CIRCUIT (0 << 8)
9933#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009934#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9935#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9936#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9937#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009938#define TEARING_EFFECT_MASK (3 << 2)
9939#define TEARING_EFFECT_OFF (0 << 2)
9940#define TEARING_EFFECT_DSI (1 << 2)
9941#define TEARING_EFFECT_GPIO (2 << 2)
9942#define LANE_CONFIGURATION_SHIFT 0
9943#define LANE_CONFIGURATION_MASK (3 << 0)
9944#define LANE_CONFIGURATION_4LANE (0 << 0)
9945#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9946#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9947
9948#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009949#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009950#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009951#define TEARING_EFFECT_DELAY_SHIFT 0
9952#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9953
9954/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309955#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009956
9957/* MIPI DSI Controller and D-PHY registers */
9958
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309959#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009960#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009961#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03009962#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9963#define ULPS_STATE_MASK (3 << 1)
9964#define ULPS_STATE_ENTER (2 << 1)
9965#define ULPS_STATE_EXIT (1 << 1)
9966#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9967#define DEVICE_READY (1 << 0)
9968
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309969#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009970#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009971#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309972#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009973#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009974#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03009975#define TEARING_EFFECT (1 << 31)
9976#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9977#define GEN_READ_DATA_AVAIL (1 << 29)
9978#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9979#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9980#define RX_PROT_VIOLATION (1 << 26)
9981#define RX_INVALID_TX_LENGTH (1 << 25)
9982#define ACK_WITH_NO_ERROR (1 << 24)
9983#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9984#define LP_RX_TIMEOUT (1 << 22)
9985#define HS_TX_TIMEOUT (1 << 21)
9986#define DPI_FIFO_UNDERRUN (1 << 20)
9987#define LOW_CONTENTION (1 << 19)
9988#define HIGH_CONTENTION (1 << 18)
9989#define TXDSI_VC_ID_INVALID (1 << 17)
9990#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9991#define TXCHECKSUM_ERROR (1 << 15)
9992#define TXECC_MULTIBIT_ERROR (1 << 14)
9993#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9994#define TXFALSE_CONTROL_ERROR (1 << 12)
9995#define RXDSI_VC_ID_INVALID (1 << 11)
9996#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9997#define RXCHECKSUM_ERROR (1 << 9)
9998#define RXECC_MULTIBIT_ERROR (1 << 8)
9999#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10000#define RXFALSE_CONTROL_ERROR (1 << 6)
10001#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10002#define RX_LP_TX_SYNC_ERROR (1 << 4)
10003#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10004#define RXEOT_SYNC_ERROR (1 << 2)
10005#define RXSOT_SYNC_ERROR (1 << 1)
10006#define RXSOT_ERROR (1 << 0)
10007
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010008#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010009#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010010#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010011#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10012#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10013#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10014#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10015#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10016#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10017#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10018#define VID_MODE_FORMAT_MASK (0xf << 7)
10019#define VID_MODE_NOT_SUPPORTED (0 << 7)
10020#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010021#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10022#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010023#define VID_MODE_FORMAT_RGB888 (4 << 7)
10024#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10025#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10026#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10027#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10028#define DATA_LANES_PRG_REG_SHIFT 0
10029#define DATA_LANES_PRG_REG_MASK (7 << 0)
10030
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010031#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010032#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010033#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010034#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10035
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010036#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010037#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010038#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010039#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10040
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010041#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010042#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010043#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010044#define TURN_AROUND_TIMEOUT_MASK 0x3f
10045
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010046#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010047#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010048#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010049#define DEVICE_RESET_TIMER_MASK 0xffff
10050
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010051#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010052#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010053#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010054#define VERTICAL_ADDRESS_SHIFT 16
10055#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10056#define HORIZONTAL_ADDRESS_SHIFT 0
10057#define HORIZONTAL_ADDRESS_MASK 0xffff
10058
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010059#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010060#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010061#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010062#define DBI_FIFO_EMPTY_HALF (0 << 0)
10063#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10064#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10065
10066/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010067#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010068#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010069#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010070
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010071#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010072#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010073#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010074
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010075#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010076#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010077#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010078
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010079#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010080#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010081#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010082
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010083#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010084#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010085#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010086
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010087#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010088#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010089#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010090
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010091#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010092#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010093#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010094
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010095#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010096#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010097#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010098
Jani Nikula3230bf12013-08-27 15:12:16 +030010099/* regs above are bits 15:0 */
10100
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010101#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010102#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010103#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010104#define DPI_LP_MODE (1 << 6)
10105#define BACKLIGHT_OFF (1 << 5)
10106#define BACKLIGHT_ON (1 << 4)
10107#define COLOR_MODE_OFF (1 << 3)
10108#define COLOR_MODE_ON (1 << 2)
10109#define TURN_ON (1 << 1)
10110#define SHUTDOWN (1 << 0)
10111
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010112#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010113#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010114#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010115#define COMMAND_BYTE_SHIFT 0
10116#define COMMAND_BYTE_MASK (0x3f << 0)
10117
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010118#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010119#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010120#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010121#define MASTER_INIT_TIMER_SHIFT 0
10122#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10123
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010124#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010125#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010126#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010127 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010128#define MAX_RETURN_PKT_SIZE_SHIFT 0
10129#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10130
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010131#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010132#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010133#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010134#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10135#define DISABLE_VIDEO_BTA (1 << 3)
10136#define IP_TG_CONFIG (1 << 2)
10137#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10138#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10139#define VIDEO_MODE_BURST (3 << 0)
10140
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010141#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010142#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010143#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010144#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10145#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010146#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10147#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10148#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10149#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10150#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10151#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10152#define CLOCKSTOP (1 << 1)
10153#define EOT_DISABLE (1 << 0)
10154
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010155#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010156#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010157#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010158#define LP_BYTECLK_SHIFT 0
10159#define LP_BYTECLK_MASK (0xffff << 0)
10160
Deepak Mb426f982017-02-17 18:13:30 +053010161#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10162#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10163#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10164
10165#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10166#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10167#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10168
Jani Nikula3230bf12013-08-27 15:12:16 +030010169/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010170#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010171#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010172#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010173
10174/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010175#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010176#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010177#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010178
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010179#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010180#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010181#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010182#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010183#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010184#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010185#define LONG_PACKET_WORD_COUNT_SHIFT 8
10186#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10187#define SHORT_PACKET_PARAM_SHIFT 8
10188#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10189#define VIRTUAL_CHANNEL_SHIFT 6
10190#define VIRTUAL_CHANNEL_MASK (3 << 6)
10191#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010192#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010193/* data type values, see include/video/mipi_display.h */
10194
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010195#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010196#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010197#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010198#define DPI_FIFO_EMPTY (1 << 28)
10199#define DBI_FIFO_EMPTY (1 << 27)
10200#define LP_CTRL_FIFO_EMPTY (1 << 26)
10201#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10202#define LP_CTRL_FIFO_FULL (1 << 24)
10203#define HS_CTRL_FIFO_EMPTY (1 << 18)
10204#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10205#define HS_CTRL_FIFO_FULL (1 << 16)
10206#define LP_DATA_FIFO_EMPTY (1 << 10)
10207#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10208#define LP_DATA_FIFO_FULL (1 << 8)
10209#define HS_DATA_FIFO_EMPTY (1 << 2)
10210#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10211#define HS_DATA_FIFO_FULL (1 << 0)
10212
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010213#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010214#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010215#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010216#define DBI_HS_LP_MODE_MASK (1 << 0)
10217#define DBI_LP_MODE (1 << 0)
10218#define DBI_HS_MODE (0 << 0)
10219
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010220#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010221#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010222#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010223#define EXIT_ZERO_COUNT_SHIFT 24
10224#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10225#define TRAIL_COUNT_SHIFT 16
10226#define TRAIL_COUNT_MASK (0x1f << 16)
10227#define CLK_ZERO_COUNT_SHIFT 8
10228#define CLK_ZERO_COUNT_MASK (0xff << 8)
10229#define PREPARE_COUNT_SHIFT 0
10230#define PREPARE_COUNT_MASK (0x3f << 0)
10231
10232/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010233#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010234#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010235#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010237#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10238#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10239#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010240#define LP_HS_SSW_CNT_SHIFT 16
10241#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10242#define HS_LP_PWR_SW_CNT_SHIFT 0
10243#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10244
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010245#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010246#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010247#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010248#define STOP_STATE_STALL_COUNTER_SHIFT 0
10249#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10250
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010251#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010252#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010253#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010254#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010255#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010256#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010257#define RX_CONTENTION_DETECTED (1 << 0)
10258
10259/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010260#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010261#define DBI_TYPEC_ENABLE (1 << 31)
10262#define DBI_TYPEC_WIP (1 << 30)
10263#define DBI_TYPEC_OPTION_SHIFT 28
10264#define DBI_TYPEC_OPTION_MASK (3 << 28)
10265#define DBI_TYPEC_FREQ_SHIFT 24
10266#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10267#define DBI_TYPEC_OVERRIDE (1 << 8)
10268#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10269#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10270
10271
10272/* MIPI adapter registers */
10273
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010274#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010275#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010276#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010277#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10278#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10279#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10280#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10281#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10282#define READ_REQUEST_PRIORITY_SHIFT 3
10283#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10284#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10285#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10286#define RGB_FLIP_TO_BGR (1 << 2)
10287
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010288#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010289#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010290#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010291#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10292#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10293#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10294#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10295#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10296#define GLK_LP_WAKE (1 << 22)
10297#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10298#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10299#define GLK_FIREWALL_ENABLE (1 << 16)
10300#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10301#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10302#define BXT_DSC_ENABLE (1 << 3)
10303#define BXT_RGB_FLIP (1 << 2)
10304#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10305#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010306
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010307#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010308#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010309#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010310#define DATA_MEM_ADDRESS_SHIFT 5
10311#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10312#define DATA_VALID (1 << 0)
10313
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010314#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010315#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010316#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010317#define DATA_LENGTH_SHIFT 0
10318#define DATA_LENGTH_MASK (0xfffff << 0)
10319
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010320#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010321#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010322#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010323#define COMMAND_MEM_ADDRESS_SHIFT 5
10324#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10325#define AUTO_PWG_ENABLE (1 << 2)
10326#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10327#define COMMAND_VALID (1 << 0)
10328
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010329#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010330#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010331#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010332#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10333#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10334
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010335#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010336#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010337#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010338
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010339#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010340#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010341#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010342#define READ_DATA_VALID(n) (1 << (n))
10343
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010344/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +000010345#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10346#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010347
Peter Antoine3bbaba02015-07-10 20:13:11 +030010348/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010349#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010350
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010351#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10352#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10353#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10354#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10355#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010356/* Media decoder 2 MOCS registers */
10357#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010358
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010359#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10360#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10361#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10362#define PMFLUSHDONE_LNEBLK (1 << 22)
10363
Tim Gored5165eb2016-02-04 11:49:34 +000010364/* gamt regs */
10365#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10366#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10367#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10368#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10369#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10370
Ville Syrjälä93564042017-08-24 22:10:51 +030010371#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10372#define MMCD_PCLA (1 << 31)
10373#define MMCD_HOTSPOT_EN (1 << 27)
10374
Paulo Zanoniad186f32018-02-05 13:40:43 -020010375#define _ICL_PHY_MISC_A 0x64C00
10376#define _ICL_PHY_MISC_B 0x64C04
10377#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10378 _ICL_PHY_MISC_B)
10379#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10380
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010381/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010382#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10383#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010384#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10385#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10386#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10387#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10388#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10389 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10390 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10391#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10392 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10393 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10394#define DSC_VBR_ENABLE (1 << 19)
10395#define DSC_422_ENABLE (1 << 18)
10396#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10397#define DSC_BLOCK_PREDICTION (1 << 16)
10398#define DSC_LINE_BUF_DEPTH_SHIFT 12
10399#define DSC_BPC_SHIFT 8
10400#define DSC_VER_MIN_SHIFT 4
10401#define DSC_VER_MAJ (0x1 << 0)
10402
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010403#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10404#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010405#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10406#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10407#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10408#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10409#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10410 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10411 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10412#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10413 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10414 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10415#define DSC_BPP(bpp) ((bpp) << 0)
10416
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010417#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10418#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010419#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10420#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10421#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10422#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10423#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10424 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10425 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10426#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10427 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10428 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10429#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10430#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10431
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010432#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10433#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010434#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10435#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10436#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10437#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10438#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10439 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10440 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10441#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10442 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10443 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10444#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10445#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10446
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010447#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10448#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010449#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10450#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10451#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10452#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10453#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10454 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10455 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10456#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010457 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010458 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10459#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10460#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10461
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010462#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10463#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010464#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10465#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10466#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10467#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10468#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10469 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10470 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10471#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010472 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010473 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010474#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010475#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10476
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010477#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10478#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010479#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10480#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10481#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10482#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10483#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10484 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10485 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10486#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10487 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10488 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010489#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10490#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010491#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10492#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10493
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010494#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10495#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010496#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10497#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10498#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10499#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10500#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10501 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10502 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10503#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10504 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10505 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10506#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10507#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10508
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010509#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10510#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010511#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10512#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10513#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10514#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10515#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10516 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10517 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10518#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10519 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10520 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10521#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10522#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10523
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010524#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10525#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010526#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10527#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10528#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10529#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10530#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10531 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10532 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10533#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10534 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10535 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10536#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10537#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10538
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010539#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
10540#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010541#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10542#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10543#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10544#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10545#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10546 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10547 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10548#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10549 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10550 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10551#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10552#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10553#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10554#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10555
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010556#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
10557#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010558#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10559#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10560#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10561#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10562#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10563 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10564 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10565#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10566 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10567 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10568
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010569#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
10570#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010571#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10572#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10573#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10574#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10575#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10576 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10577 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10578#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10579 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10580 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10581
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010582#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
10583#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010584#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10585#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10586#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10587#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10588#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10589 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10590 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10591#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10592 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10593 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
10594
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010595#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
10596#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010597#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
10598#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
10599#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
10600#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
10601#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10602 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
10603 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
10604#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10605 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
10606 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
10607
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010608#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
10609#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010610#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
10611#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
10612#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
10613#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
10614#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10615 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
10616 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
10617#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10618 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
10619 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
10620
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010621#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
10622#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010623#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
10624#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
10625#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
10626#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
10627#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10628 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
10629 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
10630#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10631 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
10632 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
10633#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010634#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010635
Anusha Srivatsadbda5112018-07-17 14:11:00 -070010636/* Icelake Rate Control Buffer Threshold Registers */
10637#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
10638#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
10639#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
10640#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
10641#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
10642#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
10643#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
10644#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
10645#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
10646#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
10647#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
10648#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
10649#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10650 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
10651 _ICL_DSC0_RC_BUF_THRESH_0_PC)
10652#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10653 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
10654 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
10655#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10656 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
10657 _ICL_DSC1_RC_BUF_THRESH_0_PC)
10658#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10659 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
10660 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
10661
10662#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
10663#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
10664#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
10665#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
10666#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
10667#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
10668#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
10669#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
10670#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
10671#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
10672#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
10673#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
10674#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10675 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
10676 _ICL_DSC0_RC_BUF_THRESH_1_PC)
10677#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10678 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
10679 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
10680#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10681 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
10682 _ICL_DSC1_RC_BUF_THRESH_1_PC)
10683#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10684 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
10685 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
10686
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070010687#define PORT_TX_DFLEXDPSP _MMIO(0x1638A0)
10688#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
10689#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070010690#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
10691#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
10692#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070010693
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070010694#define PORT_TX_DFLEXDPPMS _MMIO(0x163890)
10695#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
10696
10697#define PORT_TX_DFLEXDPCSSS _MMIO(0x163894)
10698#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
10699
Jesse Barnes585fb112008-07-29 11:54:06 -070010700#endif /* _I915_REG_H_ */