blob: fc161196da21eea0479685f3367f3a6863ee61b5 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Jesse Barnes585fb112008-07-29 11:54:06 -070030/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020033 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070035 */
36#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100037#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080038
Jesse Barnes585fb112008-07-29 11:54:06 -070039/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070042#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070043#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080047#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070048#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070053#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070072#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070073
74/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070075#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070080
81/* VGA stuff */
82
83#define VGA_ST01_MDA 0x3ba
84#define VGA_ST01_CGA 0x3da
85
86#define VGA_MSR_WRITE 0x3c2
87#define VGA_MSR_READ 0x3cc
88#define VGA_MSR_MEM_EN (1<<1)
89#define VGA_MSR_CGA_MODE (1<<0)
90
91#define VGA_SR_INDEX 0x3c4
92#define VGA_SR_DATA 0x3c5
93
94#define VGA_AR_INDEX 0x3c0
95#define VGA_AR_VID_EN (1<<5)
96#define VGA_AR_DATA_WRITE 0x3c0
97#define VGA_AR_DATA_READ 0x3c1
98
99#define VGA_GR_INDEX 0x3ce
100#define VGA_GR_DATA 0x3cf
101/* GR05 */
102#define VGA_GR_MEM_READ_MODE_SHIFT 3
103#define VGA_GR_MEM_READ_MODE_PLANE 1
104/* GR06 */
105#define VGA_GR_MEM_MODE_MASK 0xc
106#define VGA_GR_MEM_MODE_SHIFT 2
107#define VGA_GR_MEM_A0000_AFFFF 0
108#define VGA_GR_MEM_A0000_BFFFF 1
109#define VGA_GR_MEM_B0000_B7FFF 2
110#define VGA_GR_MEM_B0000_BFFFF 3
111
112#define VGA_DACMASK 0x3c6
113#define VGA_DACRX 0x3c7
114#define VGA_DACWX 0x3c8
115#define VGA_DACDATA 0x3c9
116
117#define VGA_CR_INDEX_MDA 0x3b4
118#define VGA_CR_DATA_MDA 0x3b5
119#define VGA_CR_INDEX_CGA 0x3d4
120#define VGA_CR_DATA_CGA 0x3d5
121
122/*
123 * Memory interface instructions used by the kernel
124 */
125#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
126
127#define MI_NOOP MI_INSTR(0, 0)
128#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
129#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200130#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700131#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
132#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
133#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
134#define MI_FLUSH MI_INSTR(0x04, 0)
135#define MI_READ_FLUSH (1 << 0)
136#define MI_EXE_FLUSH (1 << 1)
137#define MI_NO_WRITE_FLUSH (1 << 2)
138#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
139#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800140#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700141#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
142#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200143#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
144#define MI_OVERLAY_CONTINUE (0x0<<21)
145#define MI_OVERLAY_ON (0x1<<21)
146#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700147#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500148#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700149#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500150#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800151#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
152#define MI_MM_SPACE_GTT (1<<8)
153#define MI_MM_SPACE_PHYSICAL (0<<8)
154#define MI_SAVE_EXT_STATE_EN (1<<3)
155#define MI_RESTORE_EXT_STATE_EN (1<<2)
156#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700157#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
158#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
159#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
160#define MI_STORE_DWORD_INDEX_SHIFT 2
161#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100162#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
Jesse Barnes585fb112008-07-29 11:54:06 -0700163#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
164#define MI_BATCH_NON_SECURE (1)
165#define MI_BATCH_NON_SECURE_I965 (1<<8)
166#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700167/*
168 * 3D instructions used by the kernel
169 */
170#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
171
172#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
173#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
174#define SC_UPDATE_SCISSOR (0x1<<1)
175#define SC_ENABLE_MASK (0x1<<0)
176#define SC_ENABLE (0x1<<0)
177#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
178#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
179#define SCI_YMIN_MASK (0xffff<<16)
180#define SCI_XMIN_MASK (0xffff<<0)
181#define SCI_YMAX_MASK (0xffff<<16)
182#define SCI_XMAX_MASK (0xffff<<0)
183#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
184#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
185#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
186#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
187#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
188#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
189#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
190#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
191#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
192#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
193#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
194#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
195#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
196#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
197#define BLT_DEPTH_8 (0<<24)
198#define BLT_DEPTH_16_565 (1<<24)
199#define BLT_DEPTH_16_1555 (2<<24)
200#define BLT_DEPTH_32 (3<<24)
201#define BLT_ROP_GXCOPY (0xcc<<16)
202#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
203#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
204#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
205#define ASYNC_FLIP (1<<22)
206#define DISPLAY_PLANE_A (0<<20)
207#define DISPLAY_PLANE_B (1<<20)
Jesse Barnese552eb72010-04-21 11:39:23 -0700208#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
209#define PIPE_CONTROL_QW_WRITE (1<<14)
210#define PIPE_CONTROL_DEPTH_STALL (1<<13)
211#define PIPE_CONTROL_WC_FLUSH (1<<12)
212#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
213#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
214#define PIPE_CONTROL_ISP_DIS (1<<9)
215#define PIPE_CONTROL_NOTIFY (1<<8)
216#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
217#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700218
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100219
220/*
221 * Reset registers
222 */
223#define DEBUG_RESET_I830 0x6070
224#define DEBUG_RESET_FULL (1<<7)
225#define DEBUG_RESET_RENDER (1<<8)
226#define DEBUG_RESET_DISPLAY (1<<9)
227
228
Jesse Barnes585fb112008-07-29 11:54:06 -0700229/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800230 * Fence registers
231 */
232#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700233#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800234#define I830_FENCE_START_MASK 0x07f80000
235#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800236#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800237#define I830_FENCE_PITCH_SHIFT 4
238#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200239#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700240#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200241#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800242
243#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800244#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800245
246#define FENCE_REG_965_0 0x03000
247#define I965_FENCE_PITCH_SHIFT 2
248#define I965_FENCE_TILING_Y_SHIFT 1
249#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200250#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800251
Eric Anholt4e901fd2009-10-26 16:44:17 -0700252#define FENCE_REG_SANDYBRIDGE_0 0x100000
253#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
254
Jesse Barnesde151cf2008-11-12 10:03:55 -0800255/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700256 * Instruction and interrupt control regs
257 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700258#define PGTBL_ER 0x02024
Jesse Barnes585fb112008-07-29 11:54:06 -0700259#define PRB0_TAIL 0x02030
260#define PRB0_HEAD 0x02034
261#define PRB0_START 0x02038
262#define PRB0_CTL 0x0203c
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200263#define RENDER_RING_BASE 0x02000
264#define BSD_RING_BASE 0x04000
265#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100266#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200267#define RING_TAIL(base) ((base)+0x30)
268#define RING_HEAD(base) ((base)+0x34)
269#define RING_START(base) ((base)+0x38)
270#define RING_CTL(base) ((base)+0x3c)
271#define RING_HWS_PGA(base) ((base)+0x80)
272#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
273#define RING_ACTHD(base) ((base)+0x74)
Jesse Barnes585fb112008-07-29 11:54:06 -0700274#define TAIL_ADDR 0x001FFFF8
275#define HEAD_WRAP_COUNT 0xFFE00000
276#define HEAD_WRAP_ONE 0x00200000
277#define HEAD_ADDR 0x001FFFFC
278#define RING_NR_PAGES 0x001FF000
279#define RING_REPORT_MASK 0x00000006
280#define RING_REPORT_64K 0x00000002
281#define RING_REPORT_128K 0x00000004
282#define RING_NO_REPORT 0x00000000
283#define RING_VALID_MASK 0x00000001
284#define RING_VALID 0x00000001
285#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100286#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
287#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Jesse Barnes585fb112008-07-29 11:54:06 -0700288#define PRB1_TAIL 0x02040 /* 915+ only */
289#define PRB1_HEAD 0x02044 /* 915+ only */
290#define PRB1_START 0x02048 /* 915+ only */
291#define PRB1_CTL 0x0204c /* 915+ only */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700292#define IPEIR_I965 0x02064
293#define IPEHR_I965 0x02068
294#define INSTDONE_I965 0x0206c
295#define INSTPS 0x02070 /* 965+ only */
296#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700297#define ACTHD_I965 0x02074
298#define HWS_PGA 0x02080
299#define HWS_ADDRESS_MASK 0xfffff000
300#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700301#define PWRCTXA 0x2088 /* 965GM+ only */
302#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700303#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700304#define IPEHR 0x0208c
305#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700306#define NOPID 0x02094
307#define HWSTAM 0x02098
Eric Anholt71cf39b2010-03-08 23:41:55 -0800308
Chris Wilsonf4068392010-10-27 20:36:41 +0100309#define ERROR_GEN6 0x040a0
310
Eric Anholt71cf39b2010-03-08 23:41:55 -0800311#define MI_MODE 0x0209c
312# define VS_TIMER_DISPATCH (1 << 6)
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800313# define MI_FLUSH_ENABLE (1 << 11)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800314
Jesse Barnes585fb112008-07-29 11:54:06 -0700315#define SCPD0 0x0209c /* 915+ only */
316#define IER 0x020a0
317#define IIR 0x020a4
318#define IMR 0x020a8
319#define ISR 0x020ac
320#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
321#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
322#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700324#define I915_HWB_OOM_INTERRUPT (1<<13)
325#define I915_SYNC_STATUS_INTERRUPT (1<<12)
326#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
327#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
328#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
329#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
330#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
331#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
332#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
333#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
334#define I915_DEBUG_INTERRUPT (1<<2)
335#define I915_USER_INTERRUPT (1<<1)
336#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800337#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700338#define EIR 0x020b0
339#define EMR 0x020b4
340#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700341#define GM45_ERROR_PAGE_TABLE (1<<5)
342#define GM45_ERROR_MEM_PRIV (1<<4)
343#define I915_ERROR_PAGE_TABLE (1<<4)
344#define GM45_ERROR_CP_PRIV (1<<3)
345#define I915_ERROR_MEMORY_REFRESH (1<<1)
346#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700347#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800348#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700349#define ACTHD 0x020c8
350#define FW_BLC 0x020d8
Shaohua Li7662c8b2009-06-26 11:23:55 +0800351#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700352#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800353#define FW_BLC_SELF_EN_MASK (1<<31)
354#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
355#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800356#define MM_BURST_LENGTH 0x00700000
357#define MM_FIFO_WATERMARK 0x0001F000
358#define LM_BURST_LENGTH 0x00000700
359#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700360#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700361#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
362
363/* Make render/texture TLB fetches lower priorty than associated data
364 * fetches. This is not turned on by default
365 */
366#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
367
368/* Isoch request wait on GTT enable (Display A/B/C streams).
369 * Make isoch requests stall on the TLB update. May cause
370 * display underruns (test mode only)
371 */
372#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
373
374/* Block grant count for isoch requests when block count is
375 * set to a finite value.
376 */
377#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
378#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
379#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
380#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
381#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
382
383/* Enable render writes to complete in C2/C3/C4 power states.
384 * If this isn't enabled, render writes are prevented in low
385 * power states. That seems bad to me.
386 */
387#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
388
389/* This acknowledges an async flip immediately instead
390 * of waiting for 2TLB fetches.
391 */
392#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
393
394/* Enables non-sequential data reads through arbiter
395 */
396#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
397
398/* Disable FSB snooping of cacheable write cycles from binner/render
399 * command stream
400 */
401#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
402
403/* Arbiter time slice for non-isoch streams */
404#define MI_ARB_TIME_SLICE_MASK (7 << 5)
405#define MI_ARB_TIME_SLICE_1 (0 << 5)
406#define MI_ARB_TIME_SLICE_2 (1 << 5)
407#define MI_ARB_TIME_SLICE_4 (2 << 5)
408#define MI_ARB_TIME_SLICE_6 (3 << 5)
409#define MI_ARB_TIME_SLICE_8 (4 << 5)
410#define MI_ARB_TIME_SLICE_10 (5 << 5)
411#define MI_ARB_TIME_SLICE_14 (6 << 5)
412#define MI_ARB_TIME_SLICE_16 (7 << 5)
413
414/* Low priority grace period page size */
415#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
416#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
417
418/* Disable display A/B trickle feed */
419#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
420
421/* Set display plane priority */
422#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
423#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
424
Jesse Barnes585fb112008-07-29 11:54:06 -0700425#define CACHE_MODE_0 0x02120 /* 915+ only */
426#define CM0_MASK_SHIFT 16
427#define CM0_IZ_OPT_DISABLE (1<<6)
428#define CM0_ZR_OPT_DISABLE (1<<5)
429#define CM0_DEPTH_EVICT_DISABLE (1<<4)
430#define CM0_COLOR_EVICT_DISABLE (1<<3)
431#define CM0_DEPTH_WRITE_DISABLE (1<<1)
432#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000433#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700434#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700435#define ECOSKPD 0x021d0
436#define ECO_GATING_CX_ONLY (1<<3)
437#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700438
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800439/* GEN6 interrupt control */
440#define GEN6_RENDER_HWSTAM 0x2098
441#define GEN6_RENDER_IMR 0x20a8
442#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
443#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200444#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800445#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
446#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
447#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
448#define GEN6_RENDER_SYNC_STATUS (1 << 2)
449#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
450#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
451
452#define GEN6_BLITTER_HWSTAM 0x22098
453#define GEN6_BLITTER_IMR 0x220a8
454#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
455#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
456#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
457#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100458
459#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
460#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
461#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
462#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
463#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
464
465#define GEN6_BSD_IMR 0x120a8
466#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
467
468#define GEN6_BSD_RNCID 0x12198
469
470/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700471 * Framebuffer compression (915+ only)
472 */
473
474#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
475#define FBC_LL_BASE 0x03204 /* 4k page aligned */
476#define FBC_CONTROL 0x03208
477#define FBC_CTL_EN (1<<31)
478#define FBC_CTL_PERIODIC (1<<30)
479#define FBC_CTL_INTERVAL_SHIFT (16)
480#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200481#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define FBC_CTL_STRIDE_SHIFT (5)
483#define FBC_CTL_FENCENO (1<<0)
484#define FBC_COMMAND 0x0320c
485#define FBC_CMD_COMPRESS (1<<0)
486#define FBC_STATUS 0x03210
487#define FBC_STAT_COMPRESSING (1<<31)
488#define FBC_STAT_COMPRESSED (1<<30)
489#define FBC_STAT_MODIFIED (1<<29)
490#define FBC_STAT_CURRENT_LINE (1<<0)
491#define FBC_CONTROL2 0x03214
492#define FBC_CTL_FENCE_DBL (0<<4)
493#define FBC_CTL_IDLE_IMM (0<<2)
494#define FBC_CTL_IDLE_FULL (1<<2)
495#define FBC_CTL_IDLE_LINE (2<<2)
496#define FBC_CTL_IDLE_DEBUG (3<<2)
497#define FBC_CTL_CPU_FENCE (1<<1)
498#define FBC_CTL_PLANEA (0<<0)
499#define FBC_CTL_PLANEB (1<<0)
500#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700501#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700502
503#define FBC_LL_SIZE (1536)
504
Jesse Barnes74dff282009-09-14 15:39:40 -0700505/* Framebuffer compression for GM45+ */
506#define DPFC_CB_BASE 0x3200
507#define DPFC_CONTROL 0x3208
508#define DPFC_CTL_EN (1<<31)
509#define DPFC_CTL_PLANEA (0<<30)
510#define DPFC_CTL_PLANEB (1<<30)
511#define DPFC_CTL_FENCE_EN (1<<29)
512#define DPFC_SR_EN (1<<10)
513#define DPFC_CTL_LIMIT_1X (0<<6)
514#define DPFC_CTL_LIMIT_2X (1<<6)
515#define DPFC_CTL_LIMIT_4X (2<<6)
516#define DPFC_RECOMP_CTL 0x320c
517#define DPFC_RECOMP_STALL_EN (1<<27)
518#define DPFC_RECOMP_STALL_WM_SHIFT (16)
519#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
520#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
521#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
522#define DPFC_STATUS 0x3210
523#define DPFC_INVAL_SEG_SHIFT (16)
524#define DPFC_INVAL_SEG_MASK (0x07ff0000)
525#define DPFC_COMP_SEG_SHIFT (0)
526#define DPFC_COMP_SEG_MASK (0x000003ff)
527#define DPFC_STATUS2 0x3214
528#define DPFC_FENCE_YOFF 0x3218
529#define DPFC_CHICKEN 0x3224
530#define DPFC_HT_MODIFY (1<<31)
531
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800532/* Framebuffer compression for Ironlake */
533#define ILK_DPFC_CB_BASE 0x43200
534#define ILK_DPFC_CONTROL 0x43208
535/* The bit 28-8 is reserved */
536#define DPFC_RESERVED (0x1FFFFF00)
537#define ILK_DPFC_RECOMP_CTL 0x4320c
538#define ILK_DPFC_STATUS 0x43210
539#define ILK_DPFC_FENCE_YOFF 0x43218
540#define ILK_DPFC_CHICKEN 0x43224
541#define ILK_FBC_RT_BASE 0x2128
542#define ILK_FBC_RT_VALID (1<<0)
543
544#define ILK_DISPLAY_CHICKEN1 0x42000
545#define ILK_FBCQ_DIS (1<<22)
546
Jesse Barnes585fb112008-07-29 11:54:06 -0700547/*
548 * GPIO regs
549 */
550#define GPIOA 0x5010
551#define GPIOB 0x5014
552#define GPIOC 0x5018
553#define GPIOD 0x501c
554#define GPIOE 0x5020
555#define GPIOF 0x5024
556#define GPIOG 0x5028
557#define GPIOH 0x502c
558# define GPIO_CLOCK_DIR_MASK (1 << 0)
559# define GPIO_CLOCK_DIR_IN (0 << 1)
560# define GPIO_CLOCK_DIR_OUT (1 << 1)
561# define GPIO_CLOCK_VAL_MASK (1 << 2)
562# define GPIO_CLOCK_VAL_OUT (1 << 3)
563# define GPIO_CLOCK_VAL_IN (1 << 4)
564# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
565# define GPIO_DATA_DIR_MASK (1 << 8)
566# define GPIO_DATA_DIR_IN (0 << 9)
567# define GPIO_DATA_DIR_OUT (1 << 9)
568# define GPIO_DATA_VAL_MASK (1 << 10)
569# define GPIO_DATA_VAL_OUT (1 << 11)
570# define GPIO_DATA_VAL_IN (1 << 12)
571# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
572
Chris Wilsonf899fc62010-07-20 15:44:45 -0700573#define GMBUS0 0x5100 /* clock/port select */
574#define GMBUS_RATE_100KHZ (0<<8)
575#define GMBUS_RATE_50KHZ (1<<8)
576#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
577#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
578#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
579#define GMBUS_PORT_DISABLED 0
580#define GMBUS_PORT_SSC 1
581#define GMBUS_PORT_VGADDC 2
582#define GMBUS_PORT_PANEL 3
583#define GMBUS_PORT_DPC 4 /* HDMIC */
584#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
585 /* 6 reserved */
586#define GMBUS_PORT_DPD 7 /* HDMID */
587#define GMBUS_NUM_PORTS 8
588#define GMBUS1 0x5104 /* command/status */
589#define GMBUS_SW_CLR_INT (1<<31)
590#define GMBUS_SW_RDY (1<<30)
591#define GMBUS_ENT (1<<29) /* enable timeout */
592#define GMBUS_CYCLE_NONE (0<<25)
593#define GMBUS_CYCLE_WAIT (1<<25)
594#define GMBUS_CYCLE_INDEX (2<<25)
595#define GMBUS_CYCLE_STOP (4<<25)
596#define GMBUS_BYTE_COUNT_SHIFT 16
597#define GMBUS_SLAVE_INDEX_SHIFT 8
598#define GMBUS_SLAVE_ADDR_SHIFT 1
599#define GMBUS_SLAVE_READ (1<<0)
600#define GMBUS_SLAVE_WRITE (0<<0)
601#define GMBUS2 0x5108 /* status */
602#define GMBUS_INUSE (1<<15)
603#define GMBUS_HW_WAIT_PHASE (1<<14)
604#define GMBUS_STALL_TIMEOUT (1<<13)
605#define GMBUS_INT (1<<12)
606#define GMBUS_HW_RDY (1<<11)
607#define GMBUS_SATOER (1<<10)
608#define GMBUS_ACTIVE (1<<9)
609#define GMBUS3 0x510c /* data buffer bytes 3-0 */
610#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
611#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
612#define GMBUS_NAK_EN (1<<3)
613#define GMBUS_IDLE_EN (1<<2)
614#define GMBUS_HW_WAIT_EN (1<<1)
615#define GMBUS_HW_RDY_EN (1<<0)
616#define GMBUS5 0x5120 /* byte index */
617#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800618
Jesse Barnes585fb112008-07-29 11:54:06 -0700619/*
620 * Clock control & power management
621 */
622
623#define VGA0 0x6000
624#define VGA1 0x6004
625#define VGA_PD 0x6010
626#define VGA0_PD_P2_DIV_4 (1 << 7)
627#define VGA0_PD_P1_DIV_2 (1 << 5)
628#define VGA0_PD_P1_SHIFT 0
629#define VGA0_PD_P1_MASK (0x1f << 0)
630#define VGA1_PD_P2_DIV_4 (1 << 15)
631#define VGA1_PD_P1_DIV_2 (1 << 13)
632#define VGA1_PD_P1_SHIFT 8
633#define VGA1_PD_P1_MASK (0x1f << 8)
634#define DPLL_A 0x06014
635#define DPLL_B 0x06018
Chris Wilson5eddb702010-09-11 13:48:45 +0100636#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700637#define DPLL_VCO_ENABLE (1 << 31)
638#define DPLL_DVO_HIGH_SPEED (1 << 30)
639#define DPLL_SYNCLOCK_ENABLE (1 << 29)
640#define DPLL_VGA_MODE_DIS (1 << 28)
641#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
642#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
643#define DPLL_MODE_MASK (3 << 26)
644#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
645#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
646#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
647#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
648#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
649#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500650#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes585fb112008-07-29 11:54:06 -0700651
Jesse Barnes585fb112008-07-29 11:54:06 -0700652#define SRX_INDEX 0x3c4
653#define SRX_DATA 0x3c5
654#define SR01 1
655#define SR01_SCREEN_OFF (1<<5)
656
657#define PPCR 0x61204
658#define PPCR_ON (1<<0)
659
660#define DVOB 0x61140
661#define DVOB_ON (1<<31)
662#define DVOC 0x61160
663#define DVOC_ON (1<<31)
664#define LVDS 0x61180
665#define LVDS_ON (1<<31)
666
Jesse Barnes585fb112008-07-29 11:54:06 -0700667/* Scratch pad debug 0 reg:
668 */
669#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
670/*
671 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
672 * this field (only one bit may be set).
673 */
674#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
675#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500676#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700677/* i830, required in DVO non-gang */
678#define PLL_P2_DIVIDE_BY_4 (1 << 23)
679#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
680#define PLL_REF_INPUT_DREFCLK (0 << 13)
681#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
682#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
683#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
684#define PLL_REF_INPUT_MASK (3 << 13)
685#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500686/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800687# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
688# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
689# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
690# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
691# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
692
Jesse Barnes585fb112008-07-29 11:54:06 -0700693/*
694 * Parallel to Serial Load Pulse phase selection.
695 * Selects the phase for the 10X DPLL clock for the PCIe
696 * digital display port. The range is 4 to 13; 10 or more
697 * is just a flip delay. The default is 6
698 */
699#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
700#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
701/*
702 * SDVO multiplier for 945G/GM. Not used on 965.
703 */
704#define SDVO_MULTIPLIER_MASK 0x000000ff
705#define SDVO_MULTIPLIER_SHIFT_HIRES 4
706#define SDVO_MULTIPLIER_SHIFT_VGA 0
707#define DPLL_A_MD 0x0601c /* 965+ only */
708/*
709 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
710 *
711 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
712 */
713#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
714#define DPLL_MD_UDI_DIVIDER_SHIFT 24
715/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
716#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
717#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
718/*
719 * SDVO/UDI pixel multiplier.
720 *
721 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
722 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
723 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
724 * dummy bytes in the datastream at an increased clock rate, with both sides of
725 * the link knowing how many bytes are fill.
726 *
727 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
728 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
729 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
730 * through an SDVO command.
731 *
732 * This register field has values of multiplication factor minus 1, with
733 * a maximum multiplier of 5 for SDVO.
734 */
735#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
736#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
737/*
738 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
739 * This best be set to the default value (3) or the CRT won't work. No,
740 * I don't entirely understand what this does...
741 */
742#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
743#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
744#define DPLL_B_MD 0x06020 /* 965+ only */
Chris Wilson5eddb702010-09-11 13:48:45 +0100745#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
Jesse Barnes585fb112008-07-29 11:54:06 -0700746#define FPA0 0x06040
747#define FPA1 0x06044
748#define FPB0 0x06048
749#define FPB1 0x0604c
Chris Wilson5eddb702010-09-11 13:48:45 +0100750#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
751#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700752#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500753#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700754#define FP_N_DIV_SHIFT 16
755#define FP_M1_DIV_MASK 0x00003f00
756#define FP_M1_DIV_SHIFT 8
757#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500758#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700759#define FP_M2_DIV_SHIFT 0
760#define DPLL_TEST 0x606c
761#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
762#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
763#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
764#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
765#define DPLLB_TEST_N_BYPASS (1 << 19)
766#define DPLLB_TEST_M_BYPASS (1 << 18)
767#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
768#define DPLLA_TEST_N_BYPASS (1 << 3)
769#define DPLLA_TEST_M_BYPASS (1 << 2)
770#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
771#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100772#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -0700773#define DSTATE_PLL_D3_OFF (1<<3)
774#define DSTATE_GFX_CLOCK_GATING (1<<1)
775#define DSTATE_DOT_CLOCK_GATING (1<<0)
776#define DSPCLK_GATE_D 0x6200
777# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
778# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
779# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
780# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
781# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
782# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
783# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
784# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
785# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
786# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
787# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
788# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
789# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
790# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
791# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
792# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
793# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
794# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
795# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
796# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
797# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
798# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
799# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
800# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
801# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
802# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
803# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
804# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
805/**
806 * This bit must be set on the 830 to prevent hangs when turning off the
807 * overlay scaler.
808 */
809# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
810# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
811# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
812# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
813# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
814
815#define RENCLK_GATE_D1 0x6204
816# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
817# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
818# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
819# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
820# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
821# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
822# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
823# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
824# define MAG_CLOCK_GATE_DISABLE (1 << 5)
825/** This bit must be unset on 855,865 */
826# define MECI_CLOCK_GATE_DISABLE (1 << 4)
827# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
828# define MEC_CLOCK_GATE_DISABLE (1 << 2)
829# define MECO_CLOCK_GATE_DISABLE (1 << 1)
830/** This bit must be set on 855,865. */
831# define SV_CLOCK_GATE_DISABLE (1 << 0)
832# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
833# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
834# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
835# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
836# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
837# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
838# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
839# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
840# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
841# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
842# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
843# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
844# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
845# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
846# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
847# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
848# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
849
850# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
851/** This bit must always be set on 965G/965GM */
852# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
853# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
854# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
855# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
856# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
857# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
858/** This bit must always be set on 965G */
859# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
860# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
861# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
862# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
863# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
864# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
865# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
866# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
867# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
868# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
869# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
870# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
871# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
872# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
873# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
874# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
875# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
876# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
877# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
878
879#define RENCLK_GATE_D2 0x6208
880#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
881#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
882#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
883#define RAMCLK_GATE_D 0x6210 /* CRL only */
884#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700885
886/*
887 * Palette regs
888 */
889
890#define PALETTE_A 0x0a000
891#define PALETTE_B 0x0a800
892
Eric Anholt673a3942008-07-30 12:06:12 -0700893/* MCH MMIO space */
894
895/*
896 * MCHBAR mirror.
897 *
898 * This mirrors the MCHBAR MMIO space whose location is determined by
899 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
900 * every way. It is not accessible from the CP register read instructions.
901 *
902 */
903#define MCHBAR_MIRROR_BASE 0x10000
904
905/** 915-945 and GM965 MCH register controlling DRAM channel access */
906#define DCC 0x10200
907#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
908#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
909#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
910#define DCC_ADDRESSING_MODE_MASK (3 << 0)
911#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -0800912#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -0700913
Li Peng95534262010-05-18 18:58:44 +0800914/** Pineview MCH register contains DDR3 setting */
915#define CSHRDDR3CTL 0x101a8
916#define CSHRDDR3CTL_DDR3 (1 << 2)
917
Eric Anholt673a3942008-07-30 12:06:12 -0700918/** 965 MCH register controlling DRAM channel configuration */
919#define C0DRB3 0x10206
920#define C1DRB3 0x10606
921
Keith Packardb11248d2009-06-11 22:28:56 -0700922/* Clocking configuration register */
923#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +0800924#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -0700925#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
926#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
927#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
928#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
929#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800930/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -0700931#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800932#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -0700933#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +0800934#define CLKCFG_MEM_533 (1 << 4)
935#define CLKCFG_MEM_667 (2 << 4)
936#define CLKCFG_MEM_800 (3 << 4)
937#define CLKCFG_MEM_MASK (7 << 4)
938
Jesse Barnesea056c12010-09-10 10:02:13 -0700939#define TSC1 0x11001
940#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -0700941#define TR1 0x11006
942#define TSFS 0x11020
943#define TSFS_SLOPE_MASK 0x0000ff00
944#define TSFS_SLOPE_SHIFT 8
945#define TSFS_INTR_MASK 0x000000ff
946
Jesse Barnesf97108d2010-01-29 11:27:07 -0800947#define CRSTANDVID 0x11100
948#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
949#define PXVFREQ_PX_MASK 0x7f000000
950#define PXVFREQ_PX_SHIFT 24
951#define VIDFREQ_BASE 0x11110
952#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
953#define VIDFREQ2 0x11114
954#define VIDFREQ3 0x11118
955#define VIDFREQ4 0x1111c
956#define VIDFREQ_P0_MASK 0x1f000000
957#define VIDFREQ_P0_SHIFT 24
958#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
959#define VIDFREQ_P0_CSCLK_SHIFT 20
960#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
961#define VIDFREQ_P0_CRCLK_SHIFT 16
962#define VIDFREQ_P1_MASK 0x00001f00
963#define VIDFREQ_P1_SHIFT 8
964#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
965#define VIDFREQ_P1_CSCLK_SHIFT 4
966#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
967#define INTTOEXT_BASE_ILK 0x11300
968#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
969#define INTTOEXT_MAP3_SHIFT 24
970#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
971#define INTTOEXT_MAP2_SHIFT 16
972#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
973#define INTTOEXT_MAP1_SHIFT 8
974#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
975#define INTTOEXT_MAP0_SHIFT 0
976#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
977#define MEMSWCTL 0x11170 /* Ironlake only */
978#define MEMCTL_CMD_MASK 0xe000
979#define MEMCTL_CMD_SHIFT 13
980#define MEMCTL_CMD_RCLK_OFF 0
981#define MEMCTL_CMD_RCLK_ON 1
982#define MEMCTL_CMD_CHFREQ 2
983#define MEMCTL_CMD_CHVID 3
984#define MEMCTL_CMD_VMMOFF 4
985#define MEMCTL_CMD_VMMON 5
986#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
987 when command complete */
988#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
989#define MEMCTL_FREQ_SHIFT 8
990#define MEMCTL_SFCAVM (1<<7)
991#define MEMCTL_TGT_VID_MASK 0x007f
992#define MEMIHYST 0x1117c
993#define MEMINTREN 0x11180 /* 16 bits */
994#define MEMINT_RSEXIT_EN (1<<8)
995#define MEMINT_CX_SUPR_EN (1<<7)
996#define MEMINT_CONT_BUSY_EN (1<<6)
997#define MEMINT_AVG_BUSY_EN (1<<5)
998#define MEMINT_EVAL_CHG_EN (1<<4)
999#define MEMINT_MON_IDLE_EN (1<<3)
1000#define MEMINT_UP_EVAL_EN (1<<2)
1001#define MEMINT_DOWN_EVAL_EN (1<<1)
1002#define MEMINT_SW_CMD_EN (1<<0)
1003#define MEMINTRSTR 0x11182 /* 16 bits */
1004#define MEM_RSEXIT_MASK 0xc000
1005#define MEM_RSEXIT_SHIFT 14
1006#define MEM_CONT_BUSY_MASK 0x3000
1007#define MEM_CONT_BUSY_SHIFT 12
1008#define MEM_AVG_BUSY_MASK 0x0c00
1009#define MEM_AVG_BUSY_SHIFT 10
1010#define MEM_EVAL_CHG_MASK 0x0300
1011#define MEM_EVAL_BUSY_SHIFT 8
1012#define MEM_MON_IDLE_MASK 0x00c0
1013#define MEM_MON_IDLE_SHIFT 6
1014#define MEM_UP_EVAL_MASK 0x0030
1015#define MEM_UP_EVAL_SHIFT 4
1016#define MEM_DOWN_EVAL_MASK 0x000c
1017#define MEM_DOWN_EVAL_SHIFT 2
1018#define MEM_SW_CMD_MASK 0x0003
1019#define MEM_INT_STEER_GFX 0
1020#define MEM_INT_STEER_CMR 1
1021#define MEM_INT_STEER_SMI 2
1022#define MEM_INT_STEER_SCI 3
1023#define MEMINTRSTS 0x11184
1024#define MEMINT_RSEXIT (1<<7)
1025#define MEMINT_CONT_BUSY (1<<6)
1026#define MEMINT_AVG_BUSY (1<<5)
1027#define MEMINT_EVAL_CHG (1<<4)
1028#define MEMINT_MON_IDLE (1<<3)
1029#define MEMINT_UP_EVAL (1<<2)
1030#define MEMINT_DOWN_EVAL (1<<1)
1031#define MEMINT_SW_CMD (1<<0)
1032#define MEMMODECTL 0x11190
1033#define MEMMODE_BOOST_EN (1<<31)
1034#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1035#define MEMMODE_BOOST_FREQ_SHIFT 24
1036#define MEMMODE_IDLE_MODE_MASK 0x00030000
1037#define MEMMODE_IDLE_MODE_SHIFT 16
1038#define MEMMODE_IDLE_MODE_EVAL 0
1039#define MEMMODE_IDLE_MODE_CONT 1
1040#define MEMMODE_HWIDLE_EN (1<<15)
1041#define MEMMODE_SWMODE_EN (1<<14)
1042#define MEMMODE_RCLK_GATE (1<<13)
1043#define MEMMODE_HW_UPDATE (1<<12)
1044#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1045#define MEMMODE_FSTART_SHIFT 8
1046#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1047#define MEMMODE_FMAX_SHIFT 4
1048#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1049#define RCBMAXAVG 0x1119c
1050#define MEMSWCTL2 0x1119e /* Cantiga only */
1051#define SWMEMCMD_RENDER_OFF (0 << 13)
1052#define SWMEMCMD_RENDER_ON (1 << 13)
1053#define SWMEMCMD_SWFREQ (2 << 13)
1054#define SWMEMCMD_TARVID (3 << 13)
1055#define SWMEMCMD_VRM_OFF (4 << 13)
1056#define SWMEMCMD_VRM_ON (5 << 13)
1057#define CMDSTS (1<<12)
1058#define SFCAVM (1<<11)
1059#define SWFREQ_MASK 0x0380 /* P0-7 */
1060#define SWFREQ_SHIFT 7
1061#define TARVID_MASK 0x001f
1062#define MEMSTAT_CTG 0x111a0
1063#define RCBMINAVG 0x111a0
1064#define RCUPEI 0x111b0
1065#define RCDNEI 0x111b4
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001066#define MCHBAR_RENDER_STANDBY 0x111b8
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001067#define RCX_SW_EXIT (1<<23)
1068#define RSX_STATUS_MASK 0x00700000
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069#define VIDCTL 0x111c0
1070#define VIDSTS 0x111c8
1071#define VIDSTART 0x111cc /* 8 bits */
1072#define MEMSTAT_ILK 0x111f8
1073#define MEMSTAT_VID_MASK 0x7f00
1074#define MEMSTAT_VID_SHIFT 8
1075#define MEMSTAT_PSTATE_MASK 0x00f8
1076#define MEMSTAT_PSTATE_SHIFT 3
1077#define MEMSTAT_MON_ACTV (1<<2)
1078#define MEMSTAT_SRC_CTL_MASK 0x0003
1079#define MEMSTAT_SRC_CTL_CORE 0
1080#define MEMSTAT_SRC_CTL_TRB 1
1081#define MEMSTAT_SRC_CTL_THM 2
1082#define MEMSTAT_SRC_CTL_STDBY 3
1083#define RCPREVBSYTUPAVG 0x113b8
1084#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001085#define PMMISC 0x11214
1086#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001087#define SDEW 0x1124c
1088#define CSIEW0 0x11250
1089#define CSIEW1 0x11254
1090#define CSIEW2 0x11258
1091#define PEW 0x1125c
1092#define DEW 0x11270
1093#define MCHAFE 0x112c0
1094#define CSIEC 0x112e0
1095#define DMIEC 0x112e4
1096#define DDREC 0x112e8
1097#define PEG0EC 0x112ec
1098#define PEG1EC 0x112f0
1099#define GFXEC 0x112f4
1100#define RPPREVBSYTUPAVG 0x113b8
1101#define RPPREVBSYTDNAVG 0x113bc
1102#define ECR 0x11600
1103#define ECR_GPFE (1<<31)
1104#define ECR_IMONE (1<<30)
1105#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1106#define OGW0 0x11608
1107#define OGW1 0x1160c
1108#define EG0 0x11610
1109#define EG1 0x11614
1110#define EG2 0x11618
1111#define EG3 0x1161c
1112#define EG4 0x11620
1113#define EG5 0x11624
1114#define EG6 0x11628
1115#define EG7 0x1162c
1116#define PXW 0x11664
1117#define PXWL 0x11680
1118#define LCFUSE02 0x116c0
1119#define LCFUSE_HIV_MASK 0x000000ff
1120#define CSIPLL0 0x12c10
1121#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001122#define PEG_BAND_GAP_DATA 0x14d68
1123
Jesse Barnes585fb112008-07-29 11:54:06 -07001124/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001125 * Logical Context regs
1126 */
1127#define CCID 0x2180
1128#define CCID_EN (1<<0)
1129/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001130 * Overlay regs
1131 */
1132
1133#define OVADD 0x30000
1134#define DOVSTA 0x30008
1135#define OC_BUF (0x3<<20)
1136#define OGAMC5 0x30010
1137#define OGAMC4 0x30014
1138#define OGAMC3 0x30018
1139#define OGAMC2 0x3001c
1140#define OGAMC1 0x30020
1141#define OGAMC0 0x30024
1142
1143/*
1144 * Display engine regs
1145 */
1146
1147/* Pipe A timing regs */
1148#define HTOTAL_A 0x60000
1149#define HBLANK_A 0x60004
1150#define HSYNC_A 0x60008
1151#define VTOTAL_A 0x6000c
1152#define VBLANK_A 0x60010
1153#define VSYNC_A 0x60014
1154#define PIPEASRC 0x6001c
1155#define BCLRPAT_A 0x60020
1156
1157/* Pipe B timing regs */
1158#define HTOTAL_B 0x61000
1159#define HBLANK_B 0x61004
1160#define HSYNC_B 0x61008
1161#define VTOTAL_B 0x6100c
1162#define VBLANK_B 0x61010
1163#define VSYNC_B 0x61014
1164#define PIPEBSRC 0x6101c
1165#define BCLRPAT_B 0x61020
1166
Chris Wilson5eddb702010-09-11 13:48:45 +01001167#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1168#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1169#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1170#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1171#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1172#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1173#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1174#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1175
Jesse Barnes585fb112008-07-29 11:54:06 -07001176/* VGA port control */
1177#define ADPA 0x61100
1178#define ADPA_DAC_ENABLE (1<<31)
1179#define ADPA_DAC_DISABLE 0
1180#define ADPA_PIPE_SELECT_MASK (1<<30)
1181#define ADPA_PIPE_A_SELECT 0
1182#define ADPA_PIPE_B_SELECT (1<<30)
1183#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1184#define ADPA_SETS_HVPOLARITY 0
1185#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1186#define ADPA_VSYNC_CNTL_ENABLE 0
1187#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1188#define ADPA_HSYNC_CNTL_ENABLE 0
1189#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1190#define ADPA_VSYNC_ACTIVE_LOW 0
1191#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1192#define ADPA_HSYNC_ACTIVE_LOW 0
1193#define ADPA_DPMS_MASK (~(3<<10))
1194#define ADPA_DPMS_ON (0<<10)
1195#define ADPA_DPMS_SUSPEND (1<<10)
1196#define ADPA_DPMS_STANDBY (2<<10)
1197#define ADPA_DPMS_OFF (3<<10)
1198
Chris Wilson939fe4d2010-10-09 10:33:26 +01001199
Jesse Barnes585fb112008-07-29 11:54:06 -07001200/* Hotplug control (945+ only) */
1201#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001202#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001203#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001204#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001205#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001206#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001207#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001208#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1209#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1210#define TV_HOTPLUG_INT_EN (1 << 18)
1211#define CRT_HOTPLUG_INT_EN (1 << 9)
1212#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001213#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1214/* must use period 64 on GM45 according to docs */
1215#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1216#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1217#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1218#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1219#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1220#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1221#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1222#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1223#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1224#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1225#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1226#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001227
1228#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001229#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001230#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001231#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001232#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001233#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001234#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001235#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1236#define TV_HOTPLUG_INT_STATUS (1 << 10)
1237#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1238#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1239#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1240#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1241#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1242#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1243
1244/* SDVO port control */
1245#define SDVOB 0x61140
1246#define SDVOC 0x61160
1247#define SDVO_ENABLE (1 << 31)
1248#define SDVO_PIPE_B_SELECT (1 << 30)
1249#define SDVO_STALL_SELECT (1 << 29)
1250#define SDVO_INTERRUPT_ENABLE (1 << 26)
1251/**
1252 * 915G/GM SDVO pixel multiplier.
1253 *
1254 * Programmed value is multiplier - 1, up to 5x.
1255 *
1256 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1257 */
1258#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1259#define SDVO_PORT_MULTIPLY_SHIFT 23
1260#define SDVO_PHASE_SELECT_MASK (15 << 19)
1261#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1262#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1263#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001264#define SDVO_ENCODING_SDVO (0x0 << 10)
1265#define SDVO_ENCODING_HDMI (0x2 << 10)
1266/** Requird for HDMI operation */
1267#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Jesse Barnes585fb112008-07-29 11:54:06 -07001268#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001269#define SDVO_AUDIO_ENABLE (1 << 6)
1270/** New with 965, default is to be set */
1271#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1272/** New with 965, default is to be set */
1273#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001274#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1275#define SDVO_DETECTED (1 << 2)
1276/* Bits to be preserved when writing */
1277#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1278#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1279
1280/* DVO port control */
1281#define DVOA 0x61120
1282#define DVOB 0x61140
1283#define DVOC 0x61160
1284#define DVO_ENABLE (1 << 31)
1285#define DVO_PIPE_B_SELECT (1 << 30)
1286#define DVO_PIPE_STALL_UNUSED (0 << 28)
1287#define DVO_PIPE_STALL (1 << 28)
1288#define DVO_PIPE_STALL_TV (2 << 28)
1289#define DVO_PIPE_STALL_MASK (3 << 28)
1290#define DVO_USE_VGA_SYNC (1 << 15)
1291#define DVO_DATA_ORDER_I740 (0 << 14)
1292#define DVO_DATA_ORDER_FP (1 << 14)
1293#define DVO_VSYNC_DISABLE (1 << 11)
1294#define DVO_HSYNC_DISABLE (1 << 10)
1295#define DVO_VSYNC_TRISTATE (1 << 9)
1296#define DVO_HSYNC_TRISTATE (1 << 8)
1297#define DVO_BORDER_ENABLE (1 << 7)
1298#define DVO_DATA_ORDER_GBRG (1 << 6)
1299#define DVO_DATA_ORDER_RGGB (0 << 6)
1300#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1301#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1302#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1303#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1304#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1305#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1306#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1307#define DVO_PRESERVE_MASK (0x7<<24)
1308#define DVOA_SRCDIM 0x61124
1309#define DVOB_SRCDIM 0x61144
1310#define DVOC_SRCDIM 0x61164
1311#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1312#define DVO_SRCDIM_VERTICAL_SHIFT 0
1313
1314/* LVDS port control */
1315#define LVDS 0x61180
1316/*
1317 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1318 * the DPLL semantics change when the LVDS is assigned to that pipe.
1319 */
1320#define LVDS_PORT_EN (1 << 31)
1321/* Selects pipe B for LVDS data. Must be set on pre-965. */
1322#define LVDS_PIPEB_SELECT (1 << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001323/* LVDS dithering flag on 965/g4x platform */
1324#define LVDS_ENABLE_DITHER (1 << 25)
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001325/* Enable border for unscaled (or aspect-scaled) display */
1326#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001327/*
1328 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1329 * pixel.
1330 */
1331#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1332#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1333#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1334/*
1335 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1336 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1337 * on.
1338 */
1339#define LVDS_A3_POWER_MASK (3 << 6)
1340#define LVDS_A3_POWER_DOWN (0 << 6)
1341#define LVDS_A3_POWER_UP (3 << 6)
1342/*
1343 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1344 * is set.
1345 */
1346#define LVDS_CLKB_POWER_MASK (3 << 4)
1347#define LVDS_CLKB_POWER_DOWN (0 << 4)
1348#define LVDS_CLKB_POWER_UP (3 << 4)
1349/*
1350 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1351 * setting for whether we are in dual-channel mode. The B3 pair will
1352 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1353 */
1354#define LVDS_B0B3_POWER_MASK (3 << 2)
1355#define LVDS_B0B3_POWER_DOWN (0 << 2)
1356#define LVDS_B0B3_POWER_UP (3 << 2)
1357
David Härdeman3c17fe42010-09-24 21:44:32 +02001358/* Video Data Island Packet control */
1359#define VIDEO_DIP_DATA 0x61178
1360#define VIDEO_DIP_CTL 0x61170
1361#define VIDEO_DIP_ENABLE (1 << 31)
1362#define VIDEO_DIP_PORT_B (1 << 29)
1363#define VIDEO_DIP_PORT_C (2 << 29)
1364#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1365#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1366#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1367#define VIDEO_DIP_SELECT_AVI (0 << 19)
1368#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1369#define VIDEO_DIP_SELECT_SPD (3 << 19)
1370#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1371#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1372#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1373
Jesse Barnes585fb112008-07-29 11:54:06 -07001374/* Panel power sequencing */
1375#define PP_STATUS 0x61200
1376#define PP_ON (1 << 31)
1377/*
1378 * Indicates that all dependencies of the panel are on:
1379 *
1380 * - PLL enabled
1381 * - pipe enabled
1382 * - LVDS/DVOB/DVOC on
1383 */
1384#define PP_READY (1 << 30)
1385#define PP_SEQUENCE_NONE (0 << 28)
1386#define PP_SEQUENCE_ON (1 << 28)
1387#define PP_SEQUENCE_OFF (2 << 28)
1388#define PP_SEQUENCE_MASK 0x30000000
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001389#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1390#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1391#define PP_SEQUENCE_STATE_MASK 0x0000000f
Jesse Barnes585fb112008-07-29 11:54:06 -07001392#define PP_CONTROL 0x61204
1393#define POWER_TARGET_ON (1 << 0)
1394#define PP_ON_DELAYS 0x61208
1395#define PP_OFF_DELAYS 0x6120c
1396#define PP_DIVISOR 0x61210
1397
1398/* Panel fitting */
1399#define PFIT_CONTROL 0x61230
1400#define PFIT_ENABLE (1 << 31)
1401#define PFIT_PIPE_MASK (3 << 29)
1402#define PFIT_PIPE_SHIFT 29
1403#define VERT_INTERP_DISABLE (0 << 10)
1404#define VERT_INTERP_BILINEAR (1 << 10)
1405#define VERT_INTERP_MASK (3 << 10)
1406#define VERT_AUTO_SCALE (1 << 9)
1407#define HORIZ_INTERP_DISABLE (0 << 6)
1408#define HORIZ_INTERP_BILINEAR (1 << 6)
1409#define HORIZ_INTERP_MASK (3 << 6)
1410#define HORIZ_AUTO_SCALE (1 << 5)
1411#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001412#define PFIT_FILTER_FUZZY (0 << 24)
1413#define PFIT_SCALING_AUTO (0 << 26)
1414#define PFIT_SCALING_PROGRAMMED (1 << 26)
1415#define PFIT_SCALING_PILLAR (2 << 26)
1416#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001417#define PFIT_PGM_RATIOS 0x61234
1418#define PFIT_VERT_SCALE_MASK 0xfff00000
1419#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001420/* Pre-965 */
1421#define PFIT_VERT_SCALE_SHIFT 20
1422#define PFIT_VERT_SCALE_MASK 0xfff00000
1423#define PFIT_HORIZ_SCALE_SHIFT 4
1424#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1425/* 965+ */
1426#define PFIT_VERT_SCALE_SHIFT_965 16
1427#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1428#define PFIT_HORIZ_SCALE_SHIFT_965 0
1429#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1430
Jesse Barnes585fb112008-07-29 11:54:06 -07001431#define PFIT_AUTO_RATIOS 0x61238
1432
1433/* Backlight control */
1434#define BLC_PWM_CTL 0x61254
1435#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1436#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001437#define BLM_COMBINATION_MODE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001438/*
1439 * This is the most significant 15 bits of the number of backlight cycles in a
1440 * complete cycle of the modulated backlight control.
1441 *
1442 * The actual value is this field multiplied by two.
1443 */
1444#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1445#define BLM_LEGACY_MODE (1 << 16)
1446/*
1447 * This is the number of cycles out of the backlight modulation cycle for which
1448 * the backlight is on.
1449 *
1450 * This field must be no greater than the number of cycles in the complete
1451 * backlight modulation cycle.
1452 */
1453#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1454#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1455
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001456#define BLC_HIST_CTL 0x61260
1457
Jesse Barnes585fb112008-07-29 11:54:06 -07001458/* TV port control */
1459#define TV_CTL 0x68000
1460/** Enables the TV encoder */
1461# define TV_ENC_ENABLE (1 << 31)
1462/** Sources the TV encoder input from pipe B instead of A. */
1463# define TV_ENC_PIPEB_SELECT (1 << 30)
1464/** Outputs composite video (DAC A only) */
1465# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1466/** Outputs SVideo video (DAC B/C) */
1467# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1468/** Outputs Component video (DAC A/B/C) */
1469# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1470/** Outputs Composite and SVideo (DAC A/B/C) */
1471# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1472# define TV_TRILEVEL_SYNC (1 << 21)
1473/** Enables slow sync generation (945GM only) */
1474# define TV_SLOW_SYNC (1 << 20)
1475/** Selects 4x oversampling for 480i and 576p */
1476# define TV_OVERSAMPLE_4X (0 << 18)
1477/** Selects 2x oversampling for 720p and 1080i */
1478# define TV_OVERSAMPLE_2X (1 << 18)
1479/** Selects no oversampling for 1080p */
1480# define TV_OVERSAMPLE_NONE (2 << 18)
1481/** Selects 8x oversampling */
1482# define TV_OVERSAMPLE_8X (3 << 18)
1483/** Selects progressive mode rather than interlaced */
1484# define TV_PROGRESSIVE (1 << 17)
1485/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1486# define TV_PAL_BURST (1 << 16)
1487/** Field for setting delay of Y compared to C */
1488# define TV_YC_SKEW_MASK (7 << 12)
1489/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1490# define TV_ENC_SDP_FIX (1 << 11)
1491/**
1492 * Enables a fix for the 915GM only.
1493 *
1494 * Not sure what it does.
1495 */
1496# define TV_ENC_C0_FIX (1 << 10)
1497/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001498# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001499# define TV_FUSE_STATE_MASK (3 << 4)
1500/** Read-only state that reports all features enabled */
1501# define TV_FUSE_STATE_ENABLED (0 << 4)
1502/** Read-only state that reports that Macrovision is disabled in hardware*/
1503# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1504/** Read-only state that reports that TV-out is disabled in hardware. */
1505# define TV_FUSE_STATE_DISABLED (2 << 4)
1506/** Normal operation */
1507# define TV_TEST_MODE_NORMAL (0 << 0)
1508/** Encoder test pattern 1 - combo pattern */
1509# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1510/** Encoder test pattern 2 - full screen vertical 75% color bars */
1511# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1512/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1513# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1514/** Encoder test pattern 4 - random noise */
1515# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1516/** Encoder test pattern 5 - linear color ramps */
1517# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1518/**
1519 * This test mode forces the DACs to 50% of full output.
1520 *
1521 * This is used for load detection in combination with TVDAC_SENSE_MASK
1522 */
1523# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1524# define TV_TEST_MODE_MASK (7 << 0)
1525
1526#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001527# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001528/**
1529 * Reports that DAC state change logic has reported change (RO).
1530 *
1531 * This gets cleared when TV_DAC_STATE_EN is cleared
1532*/
1533# define TVDAC_STATE_CHG (1 << 31)
1534# define TVDAC_SENSE_MASK (7 << 28)
1535/** Reports that DAC A voltage is above the detect threshold */
1536# define TVDAC_A_SENSE (1 << 30)
1537/** Reports that DAC B voltage is above the detect threshold */
1538# define TVDAC_B_SENSE (1 << 29)
1539/** Reports that DAC C voltage is above the detect threshold */
1540# define TVDAC_C_SENSE (1 << 28)
1541/**
1542 * Enables DAC state detection logic, for load-based TV detection.
1543 *
1544 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1545 * to off, for load detection to work.
1546 */
1547# define TVDAC_STATE_CHG_EN (1 << 27)
1548/** Sets the DAC A sense value to high */
1549# define TVDAC_A_SENSE_CTL (1 << 26)
1550/** Sets the DAC B sense value to high */
1551# define TVDAC_B_SENSE_CTL (1 << 25)
1552/** Sets the DAC C sense value to high */
1553# define TVDAC_C_SENSE_CTL (1 << 24)
1554/** Overrides the ENC_ENABLE and DAC voltage levels */
1555# define DAC_CTL_OVERRIDE (1 << 7)
1556/** Sets the slew rate. Must be preserved in software */
1557# define ENC_TVDAC_SLEW_FAST (1 << 6)
1558# define DAC_A_1_3_V (0 << 4)
1559# define DAC_A_1_1_V (1 << 4)
1560# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001561# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001562# define DAC_B_1_3_V (0 << 2)
1563# define DAC_B_1_1_V (1 << 2)
1564# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001565# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001566# define DAC_C_1_3_V (0 << 0)
1567# define DAC_C_1_1_V (1 << 0)
1568# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001569# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001570
1571/**
1572 * CSC coefficients are stored in a floating point format with 9 bits of
1573 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1574 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1575 * -1 (0x3) being the only legal negative value.
1576 */
1577#define TV_CSC_Y 0x68010
1578# define TV_RY_MASK 0x07ff0000
1579# define TV_RY_SHIFT 16
1580# define TV_GY_MASK 0x00000fff
1581# define TV_GY_SHIFT 0
1582
1583#define TV_CSC_Y2 0x68014
1584# define TV_BY_MASK 0x07ff0000
1585# define TV_BY_SHIFT 16
1586/**
1587 * Y attenuation for component video.
1588 *
1589 * Stored in 1.9 fixed point.
1590 */
1591# define TV_AY_MASK 0x000003ff
1592# define TV_AY_SHIFT 0
1593
1594#define TV_CSC_U 0x68018
1595# define TV_RU_MASK 0x07ff0000
1596# define TV_RU_SHIFT 16
1597# define TV_GU_MASK 0x000007ff
1598# define TV_GU_SHIFT 0
1599
1600#define TV_CSC_U2 0x6801c
1601# define TV_BU_MASK 0x07ff0000
1602# define TV_BU_SHIFT 16
1603/**
1604 * U attenuation for component video.
1605 *
1606 * Stored in 1.9 fixed point.
1607 */
1608# define TV_AU_MASK 0x000003ff
1609# define TV_AU_SHIFT 0
1610
1611#define TV_CSC_V 0x68020
1612# define TV_RV_MASK 0x0fff0000
1613# define TV_RV_SHIFT 16
1614# define TV_GV_MASK 0x000007ff
1615# define TV_GV_SHIFT 0
1616
1617#define TV_CSC_V2 0x68024
1618# define TV_BV_MASK 0x07ff0000
1619# define TV_BV_SHIFT 16
1620/**
1621 * V attenuation for component video.
1622 *
1623 * Stored in 1.9 fixed point.
1624 */
1625# define TV_AV_MASK 0x000007ff
1626# define TV_AV_SHIFT 0
1627
1628#define TV_CLR_KNOBS 0x68028
1629/** 2s-complement brightness adjustment */
1630# define TV_BRIGHTNESS_MASK 0xff000000
1631# define TV_BRIGHTNESS_SHIFT 24
1632/** Contrast adjustment, as a 2.6 unsigned floating point number */
1633# define TV_CONTRAST_MASK 0x00ff0000
1634# define TV_CONTRAST_SHIFT 16
1635/** Saturation adjustment, as a 2.6 unsigned floating point number */
1636# define TV_SATURATION_MASK 0x0000ff00
1637# define TV_SATURATION_SHIFT 8
1638/** Hue adjustment, as an integer phase angle in degrees */
1639# define TV_HUE_MASK 0x000000ff
1640# define TV_HUE_SHIFT 0
1641
1642#define TV_CLR_LEVEL 0x6802c
1643/** Controls the DAC level for black */
1644# define TV_BLACK_LEVEL_MASK 0x01ff0000
1645# define TV_BLACK_LEVEL_SHIFT 16
1646/** Controls the DAC level for blanking */
1647# define TV_BLANK_LEVEL_MASK 0x000001ff
1648# define TV_BLANK_LEVEL_SHIFT 0
1649
1650#define TV_H_CTL_1 0x68030
1651/** Number of pixels in the hsync. */
1652# define TV_HSYNC_END_MASK 0x1fff0000
1653# define TV_HSYNC_END_SHIFT 16
1654/** Total number of pixels minus one in the line (display and blanking). */
1655# define TV_HTOTAL_MASK 0x00001fff
1656# define TV_HTOTAL_SHIFT 0
1657
1658#define TV_H_CTL_2 0x68034
1659/** Enables the colorburst (needed for non-component color) */
1660# define TV_BURST_ENA (1 << 31)
1661/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1662# define TV_HBURST_START_SHIFT 16
1663# define TV_HBURST_START_MASK 0x1fff0000
1664/** Length of the colorburst */
1665# define TV_HBURST_LEN_SHIFT 0
1666# define TV_HBURST_LEN_MASK 0x0001fff
1667
1668#define TV_H_CTL_3 0x68038
1669/** End of hblank, measured in pixels minus one from start of hsync */
1670# define TV_HBLANK_END_SHIFT 16
1671# define TV_HBLANK_END_MASK 0x1fff0000
1672/** Start of hblank, measured in pixels minus one from start of hsync */
1673# define TV_HBLANK_START_SHIFT 0
1674# define TV_HBLANK_START_MASK 0x0001fff
1675
1676#define TV_V_CTL_1 0x6803c
1677/** XXX */
1678# define TV_NBR_END_SHIFT 16
1679# define TV_NBR_END_MASK 0x07ff0000
1680/** XXX */
1681# define TV_VI_END_F1_SHIFT 8
1682# define TV_VI_END_F1_MASK 0x00003f00
1683/** XXX */
1684# define TV_VI_END_F2_SHIFT 0
1685# define TV_VI_END_F2_MASK 0x0000003f
1686
1687#define TV_V_CTL_2 0x68040
1688/** Length of vsync, in half lines */
1689# define TV_VSYNC_LEN_MASK 0x07ff0000
1690# define TV_VSYNC_LEN_SHIFT 16
1691/** Offset of the start of vsync in field 1, measured in one less than the
1692 * number of half lines.
1693 */
1694# define TV_VSYNC_START_F1_MASK 0x00007f00
1695# define TV_VSYNC_START_F1_SHIFT 8
1696/**
1697 * Offset of the start of vsync in field 2, measured in one less than the
1698 * number of half lines.
1699 */
1700# define TV_VSYNC_START_F2_MASK 0x0000007f
1701# define TV_VSYNC_START_F2_SHIFT 0
1702
1703#define TV_V_CTL_3 0x68044
1704/** Enables generation of the equalization signal */
1705# define TV_EQUAL_ENA (1 << 31)
1706/** Length of vsync, in half lines */
1707# define TV_VEQ_LEN_MASK 0x007f0000
1708# define TV_VEQ_LEN_SHIFT 16
1709/** Offset of the start of equalization in field 1, measured in one less than
1710 * the number of half lines.
1711 */
1712# define TV_VEQ_START_F1_MASK 0x0007f00
1713# define TV_VEQ_START_F1_SHIFT 8
1714/**
1715 * Offset of the start of equalization in field 2, measured in one less than
1716 * the number of half lines.
1717 */
1718# define TV_VEQ_START_F2_MASK 0x000007f
1719# define TV_VEQ_START_F2_SHIFT 0
1720
1721#define TV_V_CTL_4 0x68048
1722/**
1723 * Offset to start of vertical colorburst, measured in one less than the
1724 * number of lines from vertical start.
1725 */
1726# define TV_VBURST_START_F1_MASK 0x003f0000
1727# define TV_VBURST_START_F1_SHIFT 16
1728/**
1729 * Offset to the end of vertical colorburst, measured in one less than the
1730 * number of lines from the start of NBR.
1731 */
1732# define TV_VBURST_END_F1_MASK 0x000000ff
1733# define TV_VBURST_END_F1_SHIFT 0
1734
1735#define TV_V_CTL_5 0x6804c
1736/**
1737 * Offset to start of vertical colorburst, measured in one less than the
1738 * number of lines from vertical start.
1739 */
1740# define TV_VBURST_START_F2_MASK 0x003f0000
1741# define TV_VBURST_START_F2_SHIFT 16
1742/**
1743 * Offset to the end of vertical colorburst, measured in one less than the
1744 * number of lines from the start of NBR.
1745 */
1746# define TV_VBURST_END_F2_MASK 0x000000ff
1747# define TV_VBURST_END_F2_SHIFT 0
1748
1749#define TV_V_CTL_6 0x68050
1750/**
1751 * Offset to start of vertical colorburst, measured in one less than the
1752 * number of lines from vertical start.
1753 */
1754# define TV_VBURST_START_F3_MASK 0x003f0000
1755# define TV_VBURST_START_F3_SHIFT 16
1756/**
1757 * Offset to the end of vertical colorburst, measured in one less than the
1758 * number of lines from the start of NBR.
1759 */
1760# define TV_VBURST_END_F3_MASK 0x000000ff
1761# define TV_VBURST_END_F3_SHIFT 0
1762
1763#define TV_V_CTL_7 0x68054
1764/**
1765 * Offset to start of vertical colorburst, measured in one less than the
1766 * number of lines from vertical start.
1767 */
1768# define TV_VBURST_START_F4_MASK 0x003f0000
1769# define TV_VBURST_START_F4_SHIFT 16
1770/**
1771 * Offset to the end of vertical colorburst, measured in one less than the
1772 * number of lines from the start of NBR.
1773 */
1774# define TV_VBURST_END_F4_MASK 0x000000ff
1775# define TV_VBURST_END_F4_SHIFT 0
1776
1777#define TV_SC_CTL_1 0x68060
1778/** Turns on the first subcarrier phase generation DDA */
1779# define TV_SC_DDA1_EN (1 << 31)
1780/** Turns on the first subcarrier phase generation DDA */
1781# define TV_SC_DDA2_EN (1 << 30)
1782/** Turns on the first subcarrier phase generation DDA */
1783# define TV_SC_DDA3_EN (1 << 29)
1784/** Sets the subcarrier DDA to reset frequency every other field */
1785# define TV_SC_RESET_EVERY_2 (0 << 24)
1786/** Sets the subcarrier DDA to reset frequency every fourth field */
1787# define TV_SC_RESET_EVERY_4 (1 << 24)
1788/** Sets the subcarrier DDA to reset frequency every eighth field */
1789# define TV_SC_RESET_EVERY_8 (2 << 24)
1790/** Sets the subcarrier DDA to never reset the frequency */
1791# define TV_SC_RESET_NEVER (3 << 24)
1792/** Sets the peak amplitude of the colorburst.*/
1793# define TV_BURST_LEVEL_MASK 0x00ff0000
1794# define TV_BURST_LEVEL_SHIFT 16
1795/** Sets the increment of the first subcarrier phase generation DDA */
1796# define TV_SCDDA1_INC_MASK 0x00000fff
1797# define TV_SCDDA1_INC_SHIFT 0
1798
1799#define TV_SC_CTL_2 0x68064
1800/** Sets the rollover for the second subcarrier phase generation DDA */
1801# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1802# define TV_SCDDA2_SIZE_SHIFT 16
1803/** Sets the increent of the second subcarrier phase generation DDA */
1804# define TV_SCDDA2_INC_MASK 0x00007fff
1805# define TV_SCDDA2_INC_SHIFT 0
1806
1807#define TV_SC_CTL_3 0x68068
1808/** Sets the rollover for the third subcarrier phase generation DDA */
1809# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1810# define TV_SCDDA3_SIZE_SHIFT 16
1811/** Sets the increent of the third subcarrier phase generation DDA */
1812# define TV_SCDDA3_INC_MASK 0x00007fff
1813# define TV_SCDDA3_INC_SHIFT 0
1814
1815#define TV_WIN_POS 0x68070
1816/** X coordinate of the display from the start of horizontal active */
1817# define TV_XPOS_MASK 0x1fff0000
1818# define TV_XPOS_SHIFT 16
1819/** Y coordinate of the display from the start of vertical active (NBR) */
1820# define TV_YPOS_MASK 0x00000fff
1821# define TV_YPOS_SHIFT 0
1822
1823#define TV_WIN_SIZE 0x68074
1824/** Horizontal size of the display window, measured in pixels*/
1825# define TV_XSIZE_MASK 0x1fff0000
1826# define TV_XSIZE_SHIFT 16
1827/**
1828 * Vertical size of the display window, measured in pixels.
1829 *
1830 * Must be even for interlaced modes.
1831 */
1832# define TV_YSIZE_MASK 0x00000fff
1833# define TV_YSIZE_SHIFT 0
1834
1835#define TV_FILTER_CTL_1 0x68080
1836/**
1837 * Enables automatic scaling calculation.
1838 *
1839 * If set, the rest of the registers are ignored, and the calculated values can
1840 * be read back from the register.
1841 */
1842# define TV_AUTO_SCALE (1 << 31)
1843/**
1844 * Disables the vertical filter.
1845 *
1846 * This is required on modes more than 1024 pixels wide */
1847# define TV_V_FILTER_BYPASS (1 << 29)
1848/** Enables adaptive vertical filtering */
1849# define TV_VADAPT (1 << 28)
1850# define TV_VADAPT_MODE_MASK (3 << 26)
1851/** Selects the least adaptive vertical filtering mode */
1852# define TV_VADAPT_MODE_LEAST (0 << 26)
1853/** Selects the moderately adaptive vertical filtering mode */
1854# define TV_VADAPT_MODE_MODERATE (1 << 26)
1855/** Selects the most adaptive vertical filtering mode */
1856# define TV_VADAPT_MODE_MOST (3 << 26)
1857/**
1858 * Sets the horizontal scaling factor.
1859 *
1860 * This should be the fractional part of the horizontal scaling factor divided
1861 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1862 *
1863 * (src width - 1) / ((oversample * dest width) - 1)
1864 */
1865# define TV_HSCALE_FRAC_MASK 0x00003fff
1866# define TV_HSCALE_FRAC_SHIFT 0
1867
1868#define TV_FILTER_CTL_2 0x68084
1869/**
1870 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1871 *
1872 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1873 */
1874# define TV_VSCALE_INT_MASK 0x00038000
1875# define TV_VSCALE_INT_SHIFT 15
1876/**
1877 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1878 *
1879 * \sa TV_VSCALE_INT_MASK
1880 */
1881# define TV_VSCALE_FRAC_MASK 0x00007fff
1882# define TV_VSCALE_FRAC_SHIFT 0
1883
1884#define TV_FILTER_CTL_3 0x68088
1885/**
1886 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1887 *
1888 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1889 *
1890 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1891 */
1892# define TV_VSCALE_IP_INT_MASK 0x00038000
1893# define TV_VSCALE_IP_INT_SHIFT 15
1894/**
1895 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1896 *
1897 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1898 *
1899 * \sa TV_VSCALE_IP_INT_MASK
1900 */
1901# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1902# define TV_VSCALE_IP_FRAC_SHIFT 0
1903
1904#define TV_CC_CONTROL 0x68090
1905# define TV_CC_ENABLE (1 << 31)
1906/**
1907 * Specifies which field to send the CC data in.
1908 *
1909 * CC data is usually sent in field 0.
1910 */
1911# define TV_CC_FID_MASK (1 << 27)
1912# define TV_CC_FID_SHIFT 27
1913/** Sets the horizontal position of the CC data. Usually 135. */
1914# define TV_CC_HOFF_MASK 0x03ff0000
1915# define TV_CC_HOFF_SHIFT 16
1916/** Sets the vertical position of the CC data. Usually 21 */
1917# define TV_CC_LINE_MASK 0x0000003f
1918# define TV_CC_LINE_SHIFT 0
1919
1920#define TV_CC_DATA 0x68094
1921# define TV_CC_RDY (1 << 31)
1922/** Second word of CC data to be transmitted. */
1923# define TV_CC_DATA_2_MASK 0x007f0000
1924# define TV_CC_DATA_2_SHIFT 16
1925/** First word of CC data to be transmitted. */
1926# define TV_CC_DATA_1_MASK 0x0000007f
1927# define TV_CC_DATA_1_SHIFT 0
1928
1929#define TV_H_LUMA_0 0x68100
1930#define TV_H_LUMA_59 0x681ec
1931#define TV_H_CHROMA_0 0x68200
1932#define TV_H_CHROMA_59 0x682ec
1933#define TV_V_LUMA_0 0x68300
1934#define TV_V_LUMA_42 0x683a8
1935#define TV_V_CHROMA_0 0x68400
1936#define TV_V_CHROMA_42 0x684a8
1937
Keith Packard040d87f2009-05-30 20:42:33 -07001938/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001939#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07001940#define DP_B 0x64100
1941#define DP_C 0x64200
1942#define DP_D 0x64300
1943
1944#define DP_PORT_EN (1 << 31)
1945#define DP_PIPEB_SELECT (1 << 30)
1946
1947/* Link training mode - select a suitable mode for each stage */
1948#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1949#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1950#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1951#define DP_LINK_TRAIN_OFF (3 << 28)
1952#define DP_LINK_TRAIN_MASK (3 << 28)
1953#define DP_LINK_TRAIN_SHIFT 28
1954
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001955/* CPT Link training mode */
1956#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1957#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1958#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1959#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1960#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1961#define DP_LINK_TRAIN_SHIFT_CPT 8
1962
Keith Packard040d87f2009-05-30 20:42:33 -07001963/* Signal voltages. These are mostly controlled by the other end */
1964#define DP_VOLTAGE_0_4 (0 << 25)
1965#define DP_VOLTAGE_0_6 (1 << 25)
1966#define DP_VOLTAGE_0_8 (2 << 25)
1967#define DP_VOLTAGE_1_2 (3 << 25)
1968#define DP_VOLTAGE_MASK (7 << 25)
1969#define DP_VOLTAGE_SHIFT 25
1970
1971/* Signal pre-emphasis levels, like voltages, the other end tells us what
1972 * they want
1973 */
1974#define DP_PRE_EMPHASIS_0 (0 << 22)
1975#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1976#define DP_PRE_EMPHASIS_6 (2 << 22)
1977#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1978#define DP_PRE_EMPHASIS_MASK (7 << 22)
1979#define DP_PRE_EMPHASIS_SHIFT 22
1980
1981/* How many wires to use. I guess 3 was too hard */
1982#define DP_PORT_WIDTH_1 (0 << 19)
1983#define DP_PORT_WIDTH_2 (1 << 19)
1984#define DP_PORT_WIDTH_4 (3 << 19)
1985#define DP_PORT_WIDTH_MASK (7 << 19)
1986
1987/* Mystic DPCD version 1.1 special mode */
1988#define DP_ENHANCED_FRAMING (1 << 18)
1989
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001990/* eDP */
1991#define DP_PLL_FREQ_270MHZ (0 << 16)
1992#define DP_PLL_FREQ_160MHZ (1 << 16)
1993#define DP_PLL_FREQ_MASK (3 << 16)
1994
Keith Packard040d87f2009-05-30 20:42:33 -07001995/** locked once port is enabled */
1996#define DP_PORT_REVERSAL (1 << 15)
1997
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998/* eDP */
1999#define DP_PLL_ENABLE (1 << 14)
2000
Keith Packard040d87f2009-05-30 20:42:33 -07002001/** sends the clock on lane 15 of the PEG for debug */
2002#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2003
2004#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002005#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002006
2007/** limit RGB values to avoid confusing TVs */
2008#define DP_COLOR_RANGE_16_235 (1 << 8)
2009
2010/** Turn on the audio link */
2011#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2012
2013/** vs and hs sync polarity */
2014#define DP_SYNC_VS_HIGH (1 << 4)
2015#define DP_SYNC_HS_HIGH (1 << 3)
2016
2017/** A fantasy */
2018#define DP_DETECTED (1 << 2)
2019
2020/** The aux channel provides a way to talk to the
2021 * signal sink for DDC etc. Max packet size supported
2022 * is 20 bytes in each direction, hence the 5 fixed
2023 * data registers
2024 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002025#define DPA_AUX_CH_CTL 0x64010
2026#define DPA_AUX_CH_DATA1 0x64014
2027#define DPA_AUX_CH_DATA2 0x64018
2028#define DPA_AUX_CH_DATA3 0x6401c
2029#define DPA_AUX_CH_DATA4 0x64020
2030#define DPA_AUX_CH_DATA5 0x64024
2031
Keith Packard040d87f2009-05-30 20:42:33 -07002032#define DPB_AUX_CH_CTL 0x64110
2033#define DPB_AUX_CH_DATA1 0x64114
2034#define DPB_AUX_CH_DATA2 0x64118
2035#define DPB_AUX_CH_DATA3 0x6411c
2036#define DPB_AUX_CH_DATA4 0x64120
2037#define DPB_AUX_CH_DATA5 0x64124
2038
2039#define DPC_AUX_CH_CTL 0x64210
2040#define DPC_AUX_CH_DATA1 0x64214
2041#define DPC_AUX_CH_DATA2 0x64218
2042#define DPC_AUX_CH_DATA3 0x6421c
2043#define DPC_AUX_CH_DATA4 0x64220
2044#define DPC_AUX_CH_DATA5 0x64224
2045
2046#define DPD_AUX_CH_CTL 0x64310
2047#define DPD_AUX_CH_DATA1 0x64314
2048#define DPD_AUX_CH_DATA2 0x64318
2049#define DPD_AUX_CH_DATA3 0x6431c
2050#define DPD_AUX_CH_DATA4 0x64320
2051#define DPD_AUX_CH_DATA5 0x64324
2052
2053#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2054#define DP_AUX_CH_CTL_DONE (1 << 30)
2055#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2056#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2057#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2058#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2059#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2060#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2061#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2062#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2063#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2064#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2065#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2066#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2067#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2068#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2069#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2070#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2071#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2072#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2073#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2074
2075/*
2076 * Computing GMCH M and N values for the Display Port link
2077 *
2078 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2079 *
2080 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2081 *
2082 * The GMCH value is used internally
2083 *
2084 * bytes_per_pixel is the number of bytes coming out of the plane,
2085 * which is after the LUTs, so we want the bytes for our color format.
2086 * For our current usage, this is always 3, one byte for R, G and B.
2087 */
2088#define PIPEA_GMCH_DATA_M 0x70050
2089#define PIPEB_GMCH_DATA_M 0x71050
2090
2091/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2092#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2093#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2094
2095#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2096
2097#define PIPEA_GMCH_DATA_N 0x70054
2098#define PIPEB_GMCH_DATA_N 0x71054
2099#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2100
2101/*
2102 * Computing Link M and N values for the Display Port link
2103 *
2104 * Link M / N = pixel_clock / ls_clk
2105 *
2106 * (the DP spec calls pixel_clock the 'strm_clk')
2107 *
2108 * The Link value is transmitted in the Main Stream
2109 * Attributes and VB-ID.
2110 */
2111
2112#define PIPEA_DP_LINK_M 0x70060
2113#define PIPEB_DP_LINK_M 0x71060
2114#define PIPEA_DP_LINK_M_MASK (0xffffff)
2115
2116#define PIPEA_DP_LINK_N 0x70064
2117#define PIPEB_DP_LINK_N 0x71064
2118#define PIPEA_DP_LINK_N_MASK (0xffffff)
2119
Jesse Barnes585fb112008-07-29 11:54:06 -07002120/* Display & cursor control */
2121
2122/* Pipe A */
2123#define PIPEADSL 0x70000
Chris Wilson58e10eb2010-10-03 10:56:11 +01002124#define DSL_LINEMASK 0x00000fff
Jesse Barnes585fb112008-07-29 11:54:06 -07002125#define PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002126#define PIPECONF_ENABLE (1<<31)
2127#define PIPECONF_DISABLE 0
2128#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002129#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilson5eddb702010-09-11 13:48:45 +01002130#define PIPECONF_SINGLE_WIDE 0
2131#define PIPECONF_PIPE_UNLOCKED 0
2132#define PIPECONF_PIPE_LOCKED (1<<25)
2133#define PIPECONF_PALETTE 0
2134#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002135#define PIPECONF_FORCE_BORDER (1<<25)
2136#define PIPECONF_PROGRESSIVE (0 << 21)
2137#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2138#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07002139#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002140#define PIPECONF_BPP_MASK (0x000000e0)
2141#define PIPECONF_BPP_8 (0<<5)
2142#define PIPECONF_BPP_10 (1<<5)
2143#define PIPECONF_BPP_6 (2<<5)
2144#define PIPECONF_BPP_12 (3<<5)
2145#define PIPECONF_DITHER_EN (1<<4)
2146#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2147#define PIPECONF_DITHER_TYPE_SP (0<<2)
2148#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2149#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2150#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002151#define PIPEASTAT 0x70024
2152#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2153#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2154#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2155#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2156#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2157#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2158#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2159#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2160#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2161#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2162#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2163#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2164#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2165#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2166#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2167#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2168#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2169#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2170#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2171#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2172#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2173#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2174#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2175#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2176#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2177#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2178#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2179#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2180#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002181#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002182#define PIPE_8BPC (0 << 5)
2183#define PIPE_10BPC (1 << 5)
2184#define PIPE_6BPC (2 << 5)
2185#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002186
Chris Wilson5eddb702010-09-11 13:48:45 +01002187#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002188#define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
Chris Wilson5eddb702010-09-11 13:48:45 +01002189
Jesse Barnes585fb112008-07-29 11:54:06 -07002190#define DSPARB 0x70030
2191#define DSPARB_CSTART_MASK (0x7f << 7)
2192#define DSPARB_CSTART_SHIFT 7
2193#define DSPARB_BSTART_MASK (0x7f)
2194#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002195#define DSPARB_BEND_SHIFT 9 /* on 855 */
2196#define DSPARB_AEND_SHIFT 0
2197
2198#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002199#define DSPFW_SR_SHIFT 23
Zhao Yakuid4294342010-03-22 22:45:36 +08002200#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002201#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002202#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002203#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002204#define DSPFW_PLANEB_MASK (0x7f<<8)
2205#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002206#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002207#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002208#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002209#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002210#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002211#define DSPFW_HPLL_SR_EN (1<<31)
2212#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002213#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002214#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2215#define DSPFW_HPLL_CURSOR_SHIFT 16
2216#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2217#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002218
2219/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002220#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002221#define I915_FIFO_LINE_SIZE 64
2222#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002223
2224#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002225#define I965_FIFO_SIZE 512
2226#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002227#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002228#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002229#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002230
2231#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002232#define I915_MAX_WM 0x3f
2233
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002234#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2235#define PINEVIEW_FIFO_LINE_SIZE 64
2236#define PINEVIEW_MAX_WM 0x1ff
2237#define PINEVIEW_DFT_WM 0x3f
2238#define PINEVIEW_DFT_HPLLOFF_WM 0
2239#define PINEVIEW_GUARD_WM 10
2240#define PINEVIEW_CURSOR_FIFO 64
2241#define PINEVIEW_CURSOR_MAX_WM 0x3f
2242#define PINEVIEW_CURSOR_DFT_WM 0
2243#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002244
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002245#define I965_CURSOR_FIFO 64
2246#define I965_CURSOR_MAX_WM 32
2247#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002248
2249/* define the Watermark register on Ironlake */
2250#define WM0_PIPEA_ILK 0x45100
2251#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2252#define WM0_PIPE_PLANE_SHIFT 16
2253#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2254#define WM0_PIPE_SPRITE_SHIFT 8
2255#define WM0_PIPE_CURSOR_MASK (0x1f)
2256
2257#define WM0_PIPEB_ILK 0x45104
2258#define WM1_LP_ILK 0x45108
2259#define WM1_LP_SR_EN (1<<31)
2260#define WM1_LP_LATENCY_SHIFT 24
2261#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002262#define WM1_LP_FBC_MASK (0xf<<20)
2263#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002264#define WM1_LP_SR_MASK (0x1ff<<8)
2265#define WM1_LP_SR_SHIFT 8
2266#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002267#define WM2_LP_ILK 0x4510c
2268#define WM2_LP_EN (1<<31)
2269#define WM3_LP_ILK 0x45110
2270#define WM3_LP_EN (1<<31)
2271#define WM1S_LP_ILK 0x45120
2272#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002273
2274/* Memory latency timer register */
2275#define MLTR_ILK 0x11222
2276/* the unit of memory self-refresh latency time is 0.5us */
2277#define ILK_SRLT_MASK 0x3f
2278
2279/* define the fifo size on Ironlake */
2280#define ILK_DISPLAY_FIFO 128
2281#define ILK_DISPLAY_MAXWM 64
2282#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002283#define ILK_CURSOR_FIFO 32
2284#define ILK_CURSOR_MAXWM 16
2285#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002286
2287#define ILK_DISPLAY_SR_FIFO 512
2288#define ILK_DISPLAY_MAX_SRWM 0x1ff
2289#define ILK_DISPLAY_DFT_SRWM 0x3f
2290#define ILK_CURSOR_SR_FIFO 64
2291#define ILK_CURSOR_MAX_SRWM 0x3f
2292#define ILK_CURSOR_DFT_SRWM 8
2293
2294#define ILK_FIFO_LINE_SIZE 64
2295
Jesse Barnes585fb112008-07-29 11:54:06 -07002296/*
2297 * The two pipe frame counter registers are not synchronized, so
2298 * reading a stable value is somewhat tricky. The following code
2299 * should work:
2300 *
2301 * do {
2302 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2303 * PIPE_FRAME_HIGH_SHIFT;
2304 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2305 * PIPE_FRAME_LOW_SHIFT);
2306 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2307 * PIPE_FRAME_HIGH_SHIFT);
2308 * } while (high1 != high2);
2309 * frame = (high1 << 8) | low1;
2310 */
2311#define PIPEAFRAMEHIGH 0x70040
2312#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2313#define PIPE_FRAME_HIGH_SHIFT 0
2314#define PIPEAFRAMEPIXEL 0x70044
2315#define PIPE_FRAME_LOW_MASK 0xff000000
2316#define PIPE_FRAME_LOW_SHIFT 24
2317#define PIPE_PIXEL_MASK 0x00ffffff
2318#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002319/* GM45+ just has to be different */
2320#define PIPEA_FRMCOUNT_GM45 0x70040
2321#define PIPEA_FLIPCOUNT_GM45 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002322
2323/* Cursor A & B regs */
2324#define CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002325/* Old style CUR*CNTR flags (desktop 8xx) */
2326#define CURSOR_ENABLE 0x80000000
2327#define CURSOR_GAMMA_ENABLE 0x40000000
2328#define CURSOR_STRIDE_MASK 0x30000000
2329#define CURSOR_FORMAT_SHIFT 24
2330#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2331#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2332#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2333#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2334#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2335#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2336/* New style CUR*CNTR flags */
2337#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002338#define CURSOR_MODE_DISABLE 0x00
2339#define CURSOR_MODE_64_32B_AX 0x07
2340#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002341#define MCURSOR_PIPE_SELECT (1 << 28)
2342#define MCURSOR_PIPE_A 0x00
2343#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002344#define MCURSOR_GAMMA_ENABLE (1 << 26)
2345#define CURABASE 0x70084
2346#define CURAPOS 0x70088
2347#define CURSOR_POS_MASK 0x007FF
2348#define CURSOR_POS_SIGN 0x8000
2349#define CURSOR_X_SHIFT 0
2350#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04002351#define CURSIZE 0x700a0
Jesse Barnes585fb112008-07-29 11:54:06 -07002352#define CURBCNTR 0x700c0
2353#define CURBBASE 0x700c4
2354#define CURBPOS 0x700c8
2355
2356/* Display A control */
2357#define DSPACNTR 0x70180
2358#define DISPLAY_PLANE_ENABLE (1<<31)
2359#define DISPLAY_PLANE_DISABLE 0
2360#define DISPPLANE_GAMMA_ENABLE (1<<30)
2361#define DISPPLANE_GAMMA_DISABLE 0
2362#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2363#define DISPPLANE_8BPP (0x2<<26)
2364#define DISPPLANE_15_16BPP (0x4<<26)
2365#define DISPPLANE_16BPP (0x5<<26)
2366#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2367#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002368#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002369#define DISPPLANE_STEREO_ENABLE (1<<25)
2370#define DISPPLANE_STEREO_DISABLE 0
2371#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2372#define DISPPLANE_SEL_PIPE_A 0
2373#define DISPPLANE_SEL_PIPE_B (1<<24)
2374#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2375#define DISPPLANE_SRC_KEY_DISABLE 0
2376#define DISPPLANE_LINE_DOUBLE (1<<20)
2377#define DISPPLANE_NO_LINE_DOUBLE 0
2378#define DISPPLANE_STEREO_POLARITY_FIRST 0
2379#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002380#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002381#define DISPPLANE_TILED (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002382#define DSPAADDR 0x70184
2383#define DSPASTRIDE 0x70188
2384#define DSPAPOS 0x7018C /* reserved */
2385#define DSPASIZE 0x70190
2386#define DSPASURF 0x7019C /* 965+ only */
2387#define DSPATILEOFF 0x701A4 /* 965+ only */
2388
Chris Wilson5eddb702010-09-11 13:48:45 +01002389#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2390#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2391#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2392#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2393#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2394#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2395#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2396
Jesse Barnes585fb112008-07-29 11:54:06 -07002397/* VBIOS flags */
2398#define SWF00 0x71410
2399#define SWF01 0x71414
2400#define SWF02 0x71418
2401#define SWF03 0x7141c
2402#define SWF04 0x71420
2403#define SWF05 0x71424
2404#define SWF06 0x71428
2405#define SWF10 0x70410
2406#define SWF11 0x70414
2407#define SWF14 0x71420
2408#define SWF30 0x72414
2409#define SWF31 0x72418
2410#define SWF32 0x7241c
2411
2412/* Pipe B */
2413#define PIPEBDSL 0x71000
2414#define PIPEBCONF 0x71008
2415#define PIPEBSTAT 0x71024
2416#define PIPEBFRAMEHIGH 0x71040
2417#define PIPEBFRAMEPIXEL 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002418#define PIPEB_FRMCOUNT_GM45 0x71040
2419#define PIPEB_FLIPCOUNT_GM45 0x71044
2420
Jesse Barnes585fb112008-07-29 11:54:06 -07002421
2422/* Display B control */
2423#define DSPBCNTR 0x71180
2424#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2425#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2426#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2427#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2428#define DSPBADDR 0x71184
2429#define DSPBSTRIDE 0x71188
2430#define DSPBPOS 0x7118C
2431#define DSPBSIZE 0x71190
2432#define DSPBSURF 0x7119C
2433#define DSPBTILEOFF 0x711A4
2434
2435/* VBIOS regs */
2436#define VGACNTRL 0x71400
2437# define VGA_DISP_DISABLE (1 << 31)
2438# define VGA_2X_MODE (1 << 30)
2439# define VGA_PIPE_B_SELECT (1 << 29)
2440
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002441/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002442
2443#define CPU_VGACNTRL 0x41000
2444
2445#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2446#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2447#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2448#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2449#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2450#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2451#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2452#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2453#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2454
2455/* refresh rate hardware control */
2456#define RR_HW_CTL 0x45300
2457#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2458#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2459
2460#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01002461#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08002462#define FDI_PLL_BIOS_1 0x46004
2463#define FDI_PLL_BIOS_2 0x46008
2464#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2465#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2466#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2467
Eric Anholt8956c8b2010-03-18 13:21:14 -07002468#define PCH_DSPCLK_GATE_D 0x42020
2469# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2470# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2471
2472#define PCH_3DCGDIS0 0x46020
2473# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2474# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2475
Zhenyu Wangb9055052009-06-05 15:38:38 +08002476#define FDI_PLL_FREQ_CTL 0x46030
2477#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2478#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2479#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2480
2481
2482#define PIPEA_DATA_M1 0x60030
2483#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2484#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01002485#define PIPE_DATA_M1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002486#define PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01002487#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002488
2489#define PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01002490#define PIPE_DATA_M2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002491#define PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01002492#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002493
2494#define PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01002495#define PIPE_LINK_M1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002496#define PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01002497#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002498
2499#define PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01002500#define PIPE_LINK_M2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002501#define PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01002502#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002503
2504/* PIPEB timing regs are same start from 0x61000 */
2505
2506#define PIPEB_DATA_M1 0x61030
Zhenyu Wangb9055052009-06-05 15:38:38 +08002507#define PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08002508
2509#define PIPEB_DATA_M2 0x61038
Zhenyu Wangb9055052009-06-05 15:38:38 +08002510#define PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08002511
2512#define PIPEB_LINK_M1 0x61040
Zhenyu Wangb9055052009-06-05 15:38:38 +08002513#define PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08002514
2515#define PIPEB_LINK_M2 0x61048
Zhenyu Wangb9055052009-06-05 15:38:38 +08002516#define PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01002517
2518#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2519#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2520#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2521#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2522#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2523#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2524#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2525#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002526
2527/* CPU panel fitter */
2528#define PFA_CTL_1 0x68080
2529#define PFB_CTL_1 0x68880
2530#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08002531#define PF_FILTER_MASK (3<<23)
2532#define PF_FILTER_PROGRAMMED (0<<23)
2533#define PF_FILTER_MED_3x3 (1<<23)
2534#define PF_FILTER_EDGE_ENHANCE (2<<23)
2535#define PF_FILTER_EDGE_SOFTEN (3<<23)
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002536#define PFA_WIN_SZ 0x68074
2537#define PFB_WIN_SZ 0x68874
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08002538#define PFA_WIN_POS 0x68070
2539#define PFB_WIN_POS 0x68870
Zhenyu Wangb9055052009-06-05 15:38:38 +08002540
2541/* legacy palette */
2542#define LGC_PALETTE_A 0x4a000
2543#define LGC_PALETTE_B 0x4a800
2544
2545/* interrupts */
2546#define DE_MASTER_IRQ_CONTROL (1 << 31)
2547#define DE_SPRITEB_FLIP_DONE (1 << 29)
2548#define DE_SPRITEA_FLIP_DONE (1 << 28)
2549#define DE_PLANEB_FLIP_DONE (1 << 27)
2550#define DE_PLANEA_FLIP_DONE (1 << 26)
2551#define DE_PCU_EVENT (1 << 25)
2552#define DE_GTT_FAULT (1 << 24)
2553#define DE_POISON (1 << 23)
2554#define DE_PERFORM_COUNTER (1 << 22)
2555#define DE_PCH_EVENT (1 << 21)
2556#define DE_AUX_CHANNEL_A (1 << 20)
2557#define DE_DP_A_HOTPLUG (1 << 19)
2558#define DE_GSE (1 << 18)
2559#define DE_PIPEB_VBLANK (1 << 15)
2560#define DE_PIPEB_EVEN_FIELD (1 << 14)
2561#define DE_PIPEB_ODD_FIELD (1 << 13)
2562#define DE_PIPEB_LINE_COMPARE (1 << 12)
2563#define DE_PIPEB_VSYNC (1 << 11)
2564#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2565#define DE_PIPEA_VBLANK (1 << 7)
2566#define DE_PIPEA_EVEN_FIELD (1 << 6)
2567#define DE_PIPEA_ODD_FIELD (1 << 5)
2568#define DE_PIPEA_LINE_COMPARE (1 << 4)
2569#define DE_PIPEA_VSYNC (1 << 3)
2570#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2571
2572#define DEISR 0x44000
2573#define DEIMR 0x44004
2574#define DEIIR 0x44008
2575#define DEIER 0x4400c
2576
2577/* GT interrupt */
Jesse Barnese552eb72010-04-21 11:39:23 -07002578#define GT_PIPE_NOTIFY (1 << 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002579#define GT_SYNC_STATUS (1 << 2)
2580#define GT_USER_INTERRUPT (1 << 0)
Zou Nan haid1b851f2010-05-21 09:08:57 +08002581#define GT_BSD_USER_INTERRUPT (1 << 5)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002582#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Chris Wilson549f7362010-10-19 11:19:32 +01002583#define GT_BLT_USER_INTERRUPT (1 << 22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002584
2585#define GTISR 0x44010
2586#define GTIMR 0x44014
2587#define GTIIR 0x44018
2588#define GTIER 0x4401c
2589
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002590#define ILK_DISPLAY_CHICKEN2 0x42004
2591#define ILK_DPARB_GATE (1<<22)
2592#define ILK_VSDPFD_FULL (1<<21)
2593#define ILK_DSPCLK_GATE 0x42020
2594#define ILK_DPARB_CLK_GATE (1<<5)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002595/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2596#define ILK_CLK_FBC (1<<7)
2597#define ILK_DPFC_DIS1 (1<<8)
2598#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002599
Zhenyu Wang553bd142009-09-02 10:57:52 +08002600#define DISP_ARB_CTL 0x45000
2601#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002602#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08002603
Zhenyu Wangb9055052009-06-05 15:38:38 +08002604/* PCH */
2605
2606/* south display engine interrupt */
2607#define SDE_CRT_HOTPLUG (1 << 11)
2608#define SDE_PORTD_HOTPLUG (1 << 10)
2609#define SDE_PORTC_HOTPLUG (1 << 9)
2610#define SDE_PORTB_HOTPLUG (1 << 8)
2611#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00002612#define SDE_HOTPLUG_MASK (0xf << 8)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613/* CPT */
2614#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2615#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2616#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2617#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01002618#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2619 SDE_PORTD_HOTPLUG_CPT | \
2620 SDE_PORTC_HOTPLUG_CPT | \
2621 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002622
2623#define SDEISR 0xc4000
2624#define SDEIMR 0xc4004
2625#define SDEIIR 0xc4008
2626#define SDEIER 0xc400c
2627
2628/* digital port hotplug */
2629#define PCH_PORT_HOTPLUG 0xc4030
2630#define PORTD_HOTPLUG_ENABLE (1 << 20)
2631#define PORTD_PULSE_DURATION_2ms (0)
2632#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2633#define PORTD_PULSE_DURATION_6ms (2 << 18)
2634#define PORTD_PULSE_DURATION_100ms (3 << 18)
2635#define PORTD_HOTPLUG_NO_DETECT (0)
2636#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2637#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2638#define PORTC_HOTPLUG_ENABLE (1 << 12)
2639#define PORTC_PULSE_DURATION_2ms (0)
2640#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2641#define PORTC_PULSE_DURATION_6ms (2 << 10)
2642#define PORTC_PULSE_DURATION_100ms (3 << 10)
2643#define PORTC_HOTPLUG_NO_DETECT (0)
2644#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2645#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2646#define PORTB_HOTPLUG_ENABLE (1 << 4)
2647#define PORTB_PULSE_DURATION_2ms (0)
2648#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2649#define PORTB_PULSE_DURATION_6ms (2 << 2)
2650#define PORTB_PULSE_DURATION_100ms (3 << 2)
2651#define PORTB_HOTPLUG_NO_DETECT (0)
2652#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2653#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2654
2655#define PCH_GPIOA 0xc5010
2656#define PCH_GPIOB 0xc5014
2657#define PCH_GPIOC 0xc5018
2658#define PCH_GPIOD 0xc501c
2659#define PCH_GPIOE 0xc5020
2660#define PCH_GPIOF 0xc5024
2661
Eric Anholtf0217c42009-12-01 11:56:30 -08002662#define PCH_GMBUS0 0xc5100
2663#define PCH_GMBUS1 0xc5104
2664#define PCH_GMBUS2 0xc5108
2665#define PCH_GMBUS3 0xc510c
2666#define PCH_GMBUS4 0xc5110
2667#define PCH_GMBUS5 0xc5120
2668
Zhenyu Wangb9055052009-06-05 15:38:38 +08002669#define PCH_DPLL_A 0xc6014
2670#define PCH_DPLL_B 0xc6018
Chris Wilson5eddb702010-09-11 13:48:45 +01002671#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002672
2673#define PCH_FPA0 0xc6040
2674#define PCH_FPA1 0xc6044
2675#define PCH_FPB0 0xc6048
2676#define PCH_FPB1 0xc604c
Chris Wilson5eddb702010-09-11 13:48:45 +01002677#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2678#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002679
2680#define PCH_DPLL_TEST 0xc606c
2681
2682#define PCH_DREF_CONTROL 0xC6200
2683#define DREF_CONTROL_MASK 0x7fc3
2684#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2685#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2686#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2687#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2688#define DREF_SSC_SOURCE_DISABLE (0<<11)
2689#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002690#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002691#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2692#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2693#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002694#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002695#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2696#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2697#define DREF_SSC4_DOWNSPREAD (0<<6)
2698#define DREF_SSC4_CENTERSPREAD (1<<6)
2699#define DREF_SSC1_DISABLE (0<<1)
2700#define DREF_SSC1_ENABLE (1<<1)
2701#define DREF_SSC4_DISABLE (0)
2702#define DREF_SSC4_ENABLE (1)
2703
2704#define PCH_RAWCLK_FREQ 0xc6204
2705#define FDL_TP1_TIMER_SHIFT 12
2706#define FDL_TP1_TIMER_MASK (3<<12)
2707#define FDL_TP2_TIMER_SHIFT 10
2708#define FDL_TP2_TIMER_MASK (3<<10)
2709#define RAWCLK_FREQ_MASK 0x3ff
2710
2711#define PCH_DPLL_TMR_CFG 0xc6208
2712
2713#define PCH_SSC4_PARMS 0xc6210
2714#define PCH_SSC4_AUX_PARMS 0xc6214
2715
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002716#define PCH_DPLL_SEL 0xc7000
2717#define TRANSA_DPLL_ENABLE (1<<3)
2718#define TRANSA_DPLLB_SEL (1<<0)
2719#define TRANSA_DPLLA_SEL 0
2720#define TRANSB_DPLL_ENABLE (1<<7)
2721#define TRANSB_DPLLB_SEL (1<<4)
2722#define TRANSB_DPLLA_SEL (0)
2723#define TRANSC_DPLL_ENABLE (1<<11)
2724#define TRANSC_DPLLB_SEL (1<<8)
2725#define TRANSC_DPLLA_SEL (0)
2726
Zhenyu Wangb9055052009-06-05 15:38:38 +08002727/* transcoder */
2728
2729#define TRANS_HTOTAL_A 0xe0000
2730#define TRANS_HTOTAL_SHIFT 16
2731#define TRANS_HACTIVE_SHIFT 0
2732#define TRANS_HBLANK_A 0xe0004
2733#define TRANS_HBLANK_END_SHIFT 16
2734#define TRANS_HBLANK_START_SHIFT 0
2735#define TRANS_HSYNC_A 0xe0008
2736#define TRANS_HSYNC_END_SHIFT 16
2737#define TRANS_HSYNC_START_SHIFT 0
2738#define TRANS_VTOTAL_A 0xe000c
2739#define TRANS_VTOTAL_SHIFT 16
2740#define TRANS_VACTIVE_SHIFT 0
2741#define TRANS_VBLANK_A 0xe0010
2742#define TRANS_VBLANK_END_SHIFT 16
2743#define TRANS_VBLANK_START_SHIFT 0
2744#define TRANS_VSYNC_A 0xe0014
2745#define TRANS_VSYNC_END_SHIFT 16
2746#define TRANS_VSYNC_START_SHIFT 0
2747
2748#define TRANSA_DATA_M1 0xe0030
2749#define TRANSA_DATA_N1 0xe0034
2750#define TRANSA_DATA_M2 0xe0038
2751#define TRANSA_DATA_N2 0xe003c
2752#define TRANSA_DP_LINK_M1 0xe0040
2753#define TRANSA_DP_LINK_N1 0xe0044
2754#define TRANSA_DP_LINK_M2 0xe0048
2755#define TRANSA_DP_LINK_N2 0xe004c
2756
2757#define TRANS_HTOTAL_B 0xe1000
2758#define TRANS_HBLANK_B 0xe1004
2759#define TRANS_HSYNC_B 0xe1008
2760#define TRANS_VTOTAL_B 0xe100c
2761#define TRANS_VBLANK_B 0xe1010
2762#define TRANS_VSYNC_B 0xe1014
2763
Chris Wilson5eddb702010-09-11 13:48:45 +01002764#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2765#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2766#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2767#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2768#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2769#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2770
Zhenyu Wangb9055052009-06-05 15:38:38 +08002771#define TRANSB_DATA_M1 0xe1030
2772#define TRANSB_DATA_N1 0xe1034
2773#define TRANSB_DATA_M2 0xe1038
2774#define TRANSB_DATA_N2 0xe103c
2775#define TRANSB_DP_LINK_M1 0xe1040
2776#define TRANSB_DP_LINK_N1 0xe1044
2777#define TRANSB_DP_LINK_M2 0xe1048
2778#define TRANSB_DP_LINK_N2 0xe104c
2779
2780#define TRANSACONF 0xf0008
2781#define TRANSBCONF 0xf1008
Chris Wilson5eddb702010-09-11 13:48:45 +01002782#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002783#define TRANS_DISABLE (0<<31)
2784#define TRANS_ENABLE (1<<31)
2785#define TRANS_STATE_MASK (1<<30)
2786#define TRANS_STATE_DISABLE (0<<30)
2787#define TRANS_STATE_ENABLE (1<<30)
2788#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2789#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2790#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2791#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2792#define TRANS_DP_AUDIO_ONLY (1<<26)
2793#define TRANS_DP_VIDEO_AUDIO (0<<26)
2794#define TRANS_PROGRESSIVE (0<<21)
2795#define TRANS_8BPC (0<<5)
2796#define TRANS_10BPC (1<<5)
2797#define TRANS_6BPC (2<<5)
2798#define TRANS_12BPC (3<<5)
2799
2800#define FDI_RXA_CHICKEN 0xc200c
2801#define FDI_RXB_CHICKEN 0xc2010
2802#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002803#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002804
Jesse Barnes382b0932010-10-07 16:01:25 -07002805#define SOUTH_DSPCLK_GATE_D 0xc2020
2806#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2807
Zhenyu Wangb9055052009-06-05 15:38:38 +08002808/* CPU: FDI_TX */
2809#define FDI_TXA_CTL 0x60100
2810#define FDI_TXB_CTL 0x61100
Chris Wilson5eddb702010-09-11 13:48:45 +01002811#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002812#define FDI_TX_DISABLE (0<<31)
2813#define FDI_TX_ENABLE (1<<31)
2814#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2815#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2816#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2817#define FDI_LINK_TRAIN_NONE (3<<28)
2818#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2819#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2820#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2821#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2822#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2823#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2824#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2825#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002826/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2827 SNB has different settings. */
2828/* SNB A-stepping */
2829#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2830#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2831#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2832#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2833/* SNB B-stepping */
2834#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2835#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2836#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2837#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2838#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002839#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2840#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2841#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2842#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2843#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002844/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002845#define FDI_TX_PLL_ENABLE (1<<14)
2846/* both Tx and Rx */
2847#define FDI_SCRAMBLING_ENABLE (0<<7)
2848#define FDI_SCRAMBLING_DISABLE (1<<7)
2849
2850/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2851#define FDI_RXA_CTL 0xf000c
2852#define FDI_RXB_CTL 0xf100c
Chris Wilson5eddb702010-09-11 13:48:45 +01002853#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002854#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002855/* train, dp width same as FDI_TX */
2856#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2857#define FDI_8BPC (0<<16)
2858#define FDI_10BPC (1<<16)
2859#define FDI_6BPC (2<<16)
2860#define FDI_12BPC (3<<16)
2861#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2862#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2863#define FDI_RX_PLL_ENABLE (1<<13)
2864#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2865#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2866#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2867#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2868#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01002869#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002870/* CPT */
2871#define FDI_AUTO_TRAINING (1<<10)
2872#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2873#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2874#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2875#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2876#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002877
2878#define FDI_RXA_MISC 0xf0010
2879#define FDI_RXB_MISC 0xf1010
2880#define FDI_RXA_TUSIZE1 0xf0030
2881#define FDI_RXA_TUSIZE2 0xf0038
2882#define FDI_RXB_TUSIZE1 0xf1030
2883#define FDI_RXB_TUSIZE2 0xf1038
Chris Wilson5eddb702010-09-11 13:48:45 +01002884#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2885#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2886#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002887
2888/* FDI_RX interrupt register format */
2889#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2890#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2891#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2892#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2893#define FDI_RX_FS_CODE_ERR (1<<6)
2894#define FDI_RX_FE_CODE_ERR (1<<5)
2895#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2896#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2897#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2898#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2899#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2900
2901#define FDI_RXA_IIR 0xf0014
2902#define FDI_RXA_IMR 0xf0018
2903#define FDI_RXB_IIR 0xf1014
2904#define FDI_RXB_IMR 0xf1018
Chris Wilson5eddb702010-09-11 13:48:45 +01002905#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2906#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002907
2908#define FDI_PLL_CTL_1 0xfe000
2909#define FDI_PLL_CTL_2 0xfe004
2910
2911/* CRT */
2912#define PCH_ADPA 0xe1100
2913#define ADPA_TRANS_SELECT_MASK (1<<30)
2914#define ADPA_TRANS_A_SELECT 0
2915#define ADPA_TRANS_B_SELECT (1<<30)
2916#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2917#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2918#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2919#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2920#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2921#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2922#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2923#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2924#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2925#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2926#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2927#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2928#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2929#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2930#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2931#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2932#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2933#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2934#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2935
2936/* or SDVOB */
2937#define HDMIB 0xe1140
2938#define PORT_ENABLE (1 << 31)
2939#define TRANSCODER_A (0)
2940#define TRANSCODER_B (1 << 30)
2941#define COLOR_FORMAT_8bpc (0)
2942#define COLOR_FORMAT_12bpc (3 << 26)
2943#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2944#define SDVO_ENCODING (0)
2945#define TMDS_ENCODING (2 << 10)
2946#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08002947/* CPT */
2948#define HDMI_MODE_SELECT (1 << 9)
2949#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002950#define SDVOB_BORDER_ENABLE (1 << 7)
2951#define AUDIO_ENABLE (1 << 6)
2952#define VSYNC_ACTIVE_HIGH (1 << 4)
2953#define HSYNC_ACTIVE_HIGH (1 << 3)
2954#define PORT_DETECTED (1 << 2)
2955
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002956/* PCH SDVOB multiplex with HDMIB */
2957#define PCH_SDVOB HDMIB
2958
Zhenyu Wangb9055052009-06-05 15:38:38 +08002959#define HDMIC 0xe1150
2960#define HDMID 0xe1160
2961
2962#define PCH_LVDS 0xe1180
2963#define LVDS_DETECTED (1 << 1)
2964
2965#define BLC_PWM_CPU_CTL2 0x48250
2966#define PWM_ENABLE (1 << 31)
2967#define PWM_PIPE_A (0 << 29)
2968#define PWM_PIPE_B (1 << 29)
2969#define BLC_PWM_CPU_CTL 0x48254
2970
2971#define BLC_PWM_PCH_CTL1 0xc8250
2972#define PWM_PCH_ENABLE (1 << 31)
2973#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2974#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2975#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2976#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2977
2978#define BLC_PWM_PCH_CTL2 0xc8254
2979
2980#define PCH_PP_STATUS 0xc7200
2981#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07002982#define PANEL_UNLOCK_REGS (0xabcd << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002983#define EDP_FORCE_VDD (1 << 3)
2984#define EDP_BLC_ENABLE (1 << 2)
2985#define PANEL_POWER_RESET (1 << 1)
2986#define PANEL_POWER_OFF (0 << 0)
2987#define PANEL_POWER_ON (1 << 0)
2988#define PCH_PP_ON_DELAYS 0xc7208
2989#define EDP_PANEL (1 << 30)
2990#define PCH_PP_OFF_DELAYS 0xc720c
2991#define PCH_PP_DIVISOR 0xc7210
2992
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002993#define PCH_DP_B 0xe4100
2994#define PCH_DPB_AUX_CH_CTL 0xe4110
2995#define PCH_DPB_AUX_CH_DATA1 0xe4114
2996#define PCH_DPB_AUX_CH_DATA2 0xe4118
2997#define PCH_DPB_AUX_CH_DATA3 0xe411c
2998#define PCH_DPB_AUX_CH_DATA4 0xe4120
2999#define PCH_DPB_AUX_CH_DATA5 0xe4124
3000
3001#define PCH_DP_C 0xe4200
3002#define PCH_DPC_AUX_CH_CTL 0xe4210
3003#define PCH_DPC_AUX_CH_DATA1 0xe4214
3004#define PCH_DPC_AUX_CH_DATA2 0xe4218
3005#define PCH_DPC_AUX_CH_DATA3 0xe421c
3006#define PCH_DPC_AUX_CH_DATA4 0xe4220
3007#define PCH_DPC_AUX_CH_DATA5 0xe4224
3008
3009#define PCH_DP_D 0xe4300
3010#define PCH_DPD_AUX_CH_CTL 0xe4310
3011#define PCH_DPD_AUX_CH_DATA1 0xe4314
3012#define PCH_DPD_AUX_CH_DATA2 0xe4318
3013#define PCH_DPD_AUX_CH_DATA3 0xe431c
3014#define PCH_DPD_AUX_CH_DATA4 0xe4320
3015#define PCH_DPD_AUX_CH_DATA5 0xe4324
3016
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017/* CPT */
3018#define PORT_TRANS_A_SEL_CPT 0
3019#define PORT_TRANS_B_SEL_CPT (1<<29)
3020#define PORT_TRANS_C_SEL_CPT (2<<29)
3021#define PORT_TRANS_SEL_MASK (3<<29)
3022
3023#define TRANS_DP_CTL_A 0xe0300
3024#define TRANS_DP_CTL_B 0xe1300
3025#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003026#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003027#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3028#define TRANS_DP_PORT_SEL_B (0<<29)
3029#define TRANS_DP_PORT_SEL_C (1<<29)
3030#define TRANS_DP_PORT_SEL_D (2<<29)
3031#define TRANS_DP_PORT_SEL_MASK (3<<29)
3032#define TRANS_DP_AUDIO_ONLY (1<<26)
3033#define TRANS_DP_ENH_FRAMING (1<<18)
3034#define TRANS_DP_8BPC (0<<9)
3035#define TRANS_DP_10BPC (1<<9)
3036#define TRANS_DP_6BPC (2<<9)
3037#define TRANS_DP_12BPC (3<<9)
3038#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3039#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3040#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3041#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003042#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043
3044/* SNB eDP training params */
3045/* SNB A-stepping */
3046#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3047#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3048#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3049#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3050/* SNB B-stepping */
3051#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3052#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3053#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3054#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3055#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3056
Jesse Barnes585fb112008-07-29 11:54:06 -07003057#endif /* _I915_REG_H_ */