blob: fd541fc7d70d977bfc6c7ff421e4bb8dc78c1da0 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Chon Ming Lee00fc31b2014-04-09 13:28:15 +030032#define _PIPE3(pipe, a, b, c) (pipe < 2 ? _PIPE(pipe, a, b) : c)
33#define _PORT3(port, a, b, c) (port < 2 ? _PORT(port, a, b) : c)
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Jesse Barnes585fb112008-07-29 11:54:06 -0700146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300156#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100157#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300158#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
200/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800267#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800268#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
270#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
271#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
272#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000273/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
274 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
275 * simply ignores the register load under certain conditions.
276 * - One can actually load arbitrary many arbitrary registers: Simply issue x
277 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
278 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100279#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
280#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100281#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800282#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000283#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700284#define MI_FLUSH_DW_STORE_INDEX (1<<21)
285#define MI_INVALIDATE_TLB (1<<18)
286#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800287#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800288#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700289#define MI_INVALIDATE_BSD (1<<7)
290#define MI_FLUSH_DW_USE_GTT (1<<2)
291#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700292#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100293#define MI_BATCH_NON_SECURE (1)
294/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800295#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100296#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800297#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700298#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100299#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700300#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800301
Rodrigo Vivi94353732013-08-28 16:45:46 -0300302
303#define MI_PREDICATE_RESULT_2 (0x2214)
304#define LOWER_SLICE_ENABLED (1<<0)
305#define LOWER_SLICE_DISABLED (0<<0)
306
Jesse Barnes585fb112008-07-29 11:54:06 -0700307/*
308 * 3D instructions used by the kernel
309 */
310#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
311
312#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
313#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
314#define SC_UPDATE_SCISSOR (0x1<<1)
315#define SC_ENABLE_MASK (0x1<<0)
316#define SC_ENABLE (0x1<<0)
317#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
318#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
319#define SCI_YMIN_MASK (0xffff<<16)
320#define SCI_XMIN_MASK (0xffff<<0)
321#define SCI_YMAX_MASK (0xffff<<16)
322#define SCI_XMAX_MASK (0xffff<<0)
323#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
324#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
325#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
326#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
327#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
328#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
329#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
330#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
331#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
332#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
333#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
334#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
335#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
336#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
337#define BLT_DEPTH_8 (0<<24)
338#define BLT_DEPTH_16_565 (1<<24)
339#define BLT_DEPTH_16_1555 (2<<24)
340#define BLT_DEPTH_32 (3<<24)
341#define BLT_ROP_GXCOPY (0xcc<<16)
342#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
343#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
344#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
345#define ASYNC_FLIP (1<<22)
346#define DISPLAY_PLANE_A (0<<20)
347#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200348#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800350#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800351#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200352#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700353#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200354#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800355#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200356#define PIPE_CONTROL_DEPTH_STALL (1<<13)
357#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200358#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200359#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
360#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
361#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
362#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200363#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
364#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
365#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200366#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200367#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700368#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700369
Brad Volkin3a6fa982014-02-18 10:15:47 -0800370/*
371 * Commands used only by the command parser
372 */
373#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
374#define MI_ARB_CHECK MI_INSTR(0x05, 0)
375#define MI_RS_CONTROL MI_INSTR(0x06, 0)
376#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
377#define MI_PREDICATE MI_INSTR(0x0C, 0)
378#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
379#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800380#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800381#define MI_URB_CLEAR MI_INSTR(0x19, 0)
382#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
383#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800384#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
385#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800386#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
387#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
388#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
389#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
390#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
391#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
392
393#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
394#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800395#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
396#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800397#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
398#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
399#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
401#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
403#define GFX_OP_3DSTATE_SO_DECL_LIST \
404 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
405
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
410#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
411 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
416
417#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
418
419#define COLOR_BLT ((0x2<<29)|(0x40<<22))
420#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100421
422/*
Brad Volkin5947de92014-02-18 10:15:50 -0800423 * Registers used only by the command parser
424 */
425#define BCS_SWCTRL 0x22200
426
427#define HS_INVOCATION_COUNT 0x2300
428#define DS_INVOCATION_COUNT 0x2308
429#define IA_VERTICES_COUNT 0x2310
430#define IA_PRIMITIVES_COUNT 0x2318
431#define VS_INVOCATION_COUNT 0x2320
432#define GS_INVOCATION_COUNT 0x2328
433#define GS_PRIMITIVES_COUNT 0x2330
434#define CL_INVOCATION_COUNT 0x2338
435#define CL_PRIMITIVES_COUNT 0x2340
436#define PS_INVOCATION_COUNT 0x2348
437#define PS_DEPTH_COUNT 0x2350
438
439/* There are the 4 64-bit counter registers, one for each stream output */
440#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
441
Brad Volkin113a0472014-04-08 14:18:58 -0700442#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
443
444#define GEN7_3DPRIM_END_OFFSET 0x2420
445#define GEN7_3DPRIM_START_VERTEX 0x2430
446#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
447#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
448#define GEN7_3DPRIM_START_INSTANCE 0x243C
449#define GEN7_3DPRIM_BASE_VERTEX 0x2440
450
Kenneth Graunke180b8132014-03-25 22:52:03 -0700451#define OACONTROL 0x2360
452
Brad Volkin220375a2014-02-18 10:15:51 -0800453#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
454#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
455#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
456 _GEN7_PIPEA_DE_LOAD_SL, \
457 _GEN7_PIPEB_DE_LOAD_SL)
458
Brad Volkin5947de92014-02-18 10:15:50 -0800459/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100460 * Reset registers
461 */
462#define DEBUG_RESET_I830 0x6070
463#define DEBUG_RESET_FULL (1<<7)
464#define DEBUG_RESET_RENDER (1<<8)
465#define DEBUG_RESET_DISPLAY (1<<9)
466
Jesse Barnes57f350b2012-03-28 13:39:25 -0700467/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300468 * IOSF sideband
469 */
470#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
471#define IOSF_DEVFN_SHIFT 24
472#define IOSF_OPCODE_SHIFT 16
473#define IOSF_PORT_SHIFT 8
474#define IOSF_BYTE_ENABLES_SHIFT 4
475#define IOSF_BAR_SHIFT 1
476#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800477#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300478#define IOSF_PORT_PUNIT 0x4
479#define IOSF_PORT_NC 0x11
480#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300481#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300482#define IOSF_PORT_GPIO_NC 0x13
483#define IOSF_PORT_CCK 0x14
484#define IOSF_PORT_CCU 0xA9
485#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530486#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300487#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
488#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
489
Jesse Barnes30a970c2013-11-04 13:48:12 -0800490/* See configdb bunit SB addr map */
491#define BUNIT_REG_BISOC 0x11
492
Jesse Barnes30a970c2013-11-04 13:48:12 -0800493#define PUNIT_REG_DSPFREQ 0x36
494#define DSPFREQSTAT_SHIFT 30
495#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
496#define DSPFREQGUAR_SHIFT 14
497#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200498
499/* See the PUNIT HAS v0.8 for the below bits */
500enum punit_power_well {
501 PUNIT_POWER_WELL_RENDER = 0,
502 PUNIT_POWER_WELL_MEDIA = 1,
503 PUNIT_POWER_WELL_DISP2D = 3,
504 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
505 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
506 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
507 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
508 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
509 PUNIT_POWER_WELL_DPIO_RX0 = 10,
510 PUNIT_POWER_WELL_DPIO_RX1 = 11,
511
512 PUNIT_POWER_WELL_NUM,
513};
514
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800515#define PUNIT_REG_PWRGT_CTRL 0x60
516#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200517#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
519#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
520#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
521#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800522
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300523#define PUNIT_REG_GPU_LFM 0xd3
524#define PUNIT_REG_GPU_FREQ_REQ 0xd4
525#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300526#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300527#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
528
529#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
530#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
531
Deepak S2b6b3a02014-05-27 15:59:30 +0530532#define PUNIT_GPU_STATUS_REG 0xdb
533#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
534#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
535#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
536#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
537
538#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
539#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
540#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
541
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300542#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
543#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
544#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
545#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
546#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
547#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
548#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
549#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
550#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
551#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
552
ymohanmabe4fc042013-08-27 23:40:56 +0300553/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800554#define CCK_FUSE_REG 0x8
555#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300556#define CCK_REG_DSI_PLL_FUSE 0x44
557#define CCK_REG_DSI_PLL_CONTROL 0x48
558#define DSI_PLL_VCO_EN (1 << 31)
559#define DSI_PLL_LDO_GATE (1 << 30)
560#define DSI_PLL_P1_POST_DIV_SHIFT 17
561#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
562#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
563#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
564#define DSI_PLL_MUX_MASK (3 << 9)
565#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
566#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
567#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
568#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
569#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
570#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
571#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
572#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
573#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
574#define DSI_PLL_LOCK (1 << 0)
575#define CCK_REG_DSI_PLL_DIVIDER 0x4c
576#define DSI_PLL_LFSR (1 << 31)
577#define DSI_PLL_FRACTION_EN (1 << 30)
578#define DSI_PLL_FRAC_COUNTER_SHIFT 27
579#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
580#define DSI_PLL_USYNC_CNT_SHIFT 18
581#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
582#define DSI_PLL_N1_DIV_SHIFT 16
583#define DSI_PLL_N1_DIV_MASK (3 << 16)
584#define DSI_PLL_M1_DIV_SHIFT 0
585#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800586#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300587
Ville Syrjälä0e767182014-04-25 20:14:31 +0300588/**
589 * DOC: DPIO
590 *
591 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
592 * ports. DPIO is the name given to such a display PHY. These PHYs
593 * don't follow the standard programming model using direct MMIO
594 * registers, and instead their registers must be accessed trough IOSF
595 * sideband. VLV has one such PHY for driving ports B and C, and CHV
596 * adds another PHY for driving port D. Each PHY responds to specific
597 * IOSF-SB port.
598 *
599 * Each display PHY is made up of one or two channels. Each channel
600 * houses a common lane part which contains the PLL and other common
601 * logic. CH0 common lane also contains the IOSF-SB logic for the
602 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
603 * must be running when any DPIO registers are accessed.
604 *
605 * In addition to having their own registers, the PHYs are also
606 * controlled through some dedicated signals from the display
607 * controller. These include PLL reference clock enable, PLL enable,
608 * and CRI clock selection, for example.
609 *
610 * Eeach channel also has two splines (also called data lanes), and
611 * each spline is made up of one Physical Access Coding Sub-Layer
612 * (PCS) block and two TX lanes. So each channel has two PCS blocks
613 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
614 * data/clock pairs depending on the output type.
615 *
616 * Additionally the PHY also contains an AUX lane with AUX blocks
617 * for each channel. This is used for DP AUX communication, but
618 * this fact isn't really relevant for the driver since AUX is
619 * controlled from the display controller side. No DPIO registers
620 * need to be accessed during AUX communication,
621 *
622 * Generally the common lane corresponds to the pipe and
623 * the spline (PCS/TX) correponds to the port.
624 *
625 * For dual channel PHY (VLV/CHV):
626 *
627 * pipe A == CMN/PLL/REF CH0
628 *
629 * pipe B == CMN/PLL/REF CH1
630 *
631 * port B == PCS/TX CH0
632 *
633 * port C == PCS/TX CH1
634 *
635 * This is especially important when we cross the streams
636 * ie. drive port B with pipe B, or port C with pipe A.
637 *
638 * For single channel PHY (CHV):
639 *
640 * pipe C == CMN/PLL/REF CH0
641 *
642 * port D == PCS/TX CH0
643 *
644 * Note: digital port B is DDI0, digital port C is DDI1,
645 * digital port D is DDI2
646 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300647/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300648 * Dual channel PHY (VLV/CHV)
649 * ---------------------------------
650 * | CH0 | CH1 |
651 * | CMN/PLL/REF | CMN/PLL/REF |
652 * |---------------|---------------| Display PHY
653 * | PCS01 | PCS23 | PCS01 | PCS23 |
654 * |-------|-------|-------|-------|
655 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
656 * ---------------------------------
657 * | DDI0 | DDI1 | DP/HDMI ports
658 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200659 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300660 * Single channel PHY (CHV)
661 * -----------------
662 * | CH0 |
663 * | CMN/PLL/REF |
664 * |---------------| Display PHY
665 * | PCS01 | PCS23 |
666 * |-------|-------|
667 * |TX0|TX1|TX2|TX3|
668 * -----------------
669 * | DDI2 | DP/HDMI port
670 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700671 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300672#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300673
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200674#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700675#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
676#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
677#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700678#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700679
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800680#define DPIO_PHY(pipe) ((pipe) >> 1)
681#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
682
Daniel Vetter598fac62013-04-18 22:01:46 +0200683/*
684 * Per pipe/PLL DPIO regs
685 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800686#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700687#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200688#define DPIO_POST_DIV_DAC 0
689#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
690#define DPIO_POST_DIV_LVDS1 2
691#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700692#define DPIO_K_SHIFT (24) /* 4 bits */
693#define DPIO_P1_SHIFT (21) /* 3 bits */
694#define DPIO_P2_SHIFT (16) /* 5 bits */
695#define DPIO_N_SHIFT (12) /* 4 bits */
696#define DPIO_ENABLE_CALIBRATION (1<<11)
697#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
698#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800699#define _VLV_PLL_DW3_CH1 0x802c
700#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700701
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800702#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700703#define DPIO_REFSEL_OVERRIDE 27
704#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
705#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
706#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530707#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700708#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
709#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800710#define _VLV_PLL_DW5_CH1 0x8034
711#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700712
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800713#define _VLV_PLL_DW7_CH0 0x801c
714#define _VLV_PLL_DW7_CH1 0x803c
715#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700716
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800717#define _VLV_PLL_DW8_CH0 0x8040
718#define _VLV_PLL_DW8_CH1 0x8060
719#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200720
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800721#define VLV_PLL_DW9_BCAST 0xc044
722#define _VLV_PLL_DW9_CH0 0x8044
723#define _VLV_PLL_DW9_CH1 0x8064
724#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200725
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800726#define _VLV_PLL_DW10_CH0 0x8048
727#define _VLV_PLL_DW10_CH1 0x8068
728#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200729
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800730#define _VLV_PLL_DW11_CH0 0x804c
731#define _VLV_PLL_DW11_CH1 0x806c
732#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700733
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800734/* Spec for ref block start counts at DW10 */
735#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200736
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800737#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100738
Daniel Vetter598fac62013-04-18 22:01:46 +0200739/*
740 * Per DDI channel DPIO regs
741 */
742
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800743#define _VLV_PCS_DW0_CH0 0x8200
744#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200745#define DPIO_PCS_TX_LANE2_RESET (1<<16)
746#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800747#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200748
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300749#define _VLV_PCS01_DW0_CH0 0x200
750#define _VLV_PCS23_DW0_CH0 0x400
751#define _VLV_PCS01_DW0_CH1 0x2600
752#define _VLV_PCS23_DW0_CH1 0x2800
753#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
754#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
755
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800756#define _VLV_PCS_DW1_CH0 0x8204
757#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300758#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200759#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
760#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
761#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
762#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800763#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200764
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300765#define _VLV_PCS01_DW1_CH0 0x204
766#define _VLV_PCS23_DW1_CH0 0x404
767#define _VLV_PCS01_DW1_CH1 0x2604
768#define _VLV_PCS23_DW1_CH1 0x2804
769#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
770#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
771
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800772#define _VLV_PCS_DW8_CH0 0x8220
773#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300774#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
775#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800776#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200777
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800778#define _VLV_PCS01_DW8_CH0 0x0220
779#define _VLV_PCS23_DW8_CH0 0x0420
780#define _VLV_PCS01_DW8_CH1 0x2620
781#define _VLV_PCS23_DW8_CH1 0x2820
782#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
783#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200784
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800785#define _VLV_PCS_DW9_CH0 0x8224
786#define _VLV_PCS_DW9_CH1 0x8424
787#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200788
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300789#define _CHV_PCS_DW10_CH0 0x8228
790#define _CHV_PCS_DW10_CH1 0x8428
791#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
792#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
793#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
794
Ville Syrjälä1966e592014-04-09 13:29:04 +0300795#define _VLV_PCS01_DW10_CH0 0x0228
796#define _VLV_PCS23_DW10_CH0 0x0428
797#define _VLV_PCS01_DW10_CH1 0x2628
798#define _VLV_PCS23_DW10_CH1 0x2828
799#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
800#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
801
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800802#define _VLV_PCS_DW11_CH0 0x822c
803#define _VLV_PCS_DW11_CH1 0x842c
804#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200805
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800806#define _VLV_PCS_DW12_CH0 0x8230
807#define _VLV_PCS_DW12_CH1 0x8430
808#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200809
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800810#define _VLV_PCS_DW14_CH0 0x8238
811#define _VLV_PCS_DW14_CH1 0x8438
812#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200813
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800814#define _VLV_PCS_DW23_CH0 0x825c
815#define _VLV_PCS_DW23_CH1 0x845c
816#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200817
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800818#define _VLV_TX_DW2_CH0 0x8288
819#define _VLV_TX_DW2_CH1 0x8488
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300820#define DPIO_SWING_MARGIN_SHIFT 16
821#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
822#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800823#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200824
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800825#define _VLV_TX_DW3_CH0 0x828c
826#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300827/* The following bit for CHV phy */
828#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800829#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
830
831#define _VLV_TX_DW4_CH0 0x8290
832#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300833#define DPIO_SWING_DEEMPH9P5_SHIFT 24
834#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800835#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
836
837#define _VLV_TX3_DW4_CH0 0x690
838#define _VLV_TX3_DW4_CH1 0x2a90
839#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
840
841#define _VLV_TX_DW5_CH0 0x8294
842#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200843#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800844#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200845
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800846#define _VLV_TX_DW11_CH0 0x82ac
847#define _VLV_TX_DW11_CH1 0x84ac
848#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200849
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800850#define _VLV_TX_DW14_CH0 0x82b8
851#define _VLV_TX_DW14_CH1 0x84b8
852#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530853
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300854/* CHV dpPhy registers */
855#define _CHV_PLL_DW0_CH0 0x8000
856#define _CHV_PLL_DW0_CH1 0x8180
857#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
858
859#define _CHV_PLL_DW1_CH0 0x8004
860#define _CHV_PLL_DW1_CH1 0x8184
861#define DPIO_CHV_N_DIV_SHIFT 8
862#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
863#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
864
865#define _CHV_PLL_DW2_CH0 0x8008
866#define _CHV_PLL_DW2_CH1 0x8188
867#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
868
869#define _CHV_PLL_DW3_CH0 0x800c
870#define _CHV_PLL_DW3_CH1 0x818c
871#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
872#define DPIO_CHV_FIRST_MOD (0 << 8)
873#define DPIO_CHV_SECOND_MOD (1 << 8)
874#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
875#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
876
877#define _CHV_PLL_DW6_CH0 0x8018
878#define _CHV_PLL_DW6_CH1 0x8198
879#define DPIO_CHV_GAIN_CTRL_SHIFT 16
880#define DPIO_CHV_INT_COEFF_SHIFT 8
881#define DPIO_CHV_PROP_COEFF_SHIFT 0
882#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
883
884#define _CHV_CMN_DW13_CH0 0x8134
885#define _CHV_CMN_DW0_CH1 0x8080
886#define DPIO_CHV_S1_DIV_SHIFT 21
887#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
888#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
889#define DPIO_CHV_K_DIV_SHIFT 4
890#define DPIO_PLL_FREQLOCK (1 << 1)
891#define DPIO_PLL_LOCK (1 << 0)
892#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
893
894#define _CHV_CMN_DW14_CH0 0x8138
895#define _CHV_CMN_DW1_CH1 0x8084
896#define DPIO_AFC_RECAL (1 << 14)
897#define DPIO_DCLKP_EN (1 << 13)
898#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
899
Ville Syrjälä9197c882014-04-09 13:29:05 +0300900#define _CHV_CMN_DW19_CH0 0x814c
901#define _CHV_CMN_DW6_CH1 0x8098
902#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
903#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
904
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300905#define CHV_CMN_DW30 0x8178
906#define DPIO_LRC_BYPASS (1 << 3)
907
908#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
909 (lane) * 0x200 + (offset))
910
Ville Syrjäläf72df8d2014-04-09 13:29:03 +0300911#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
912#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
913#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
914#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
915#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
916#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
917#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
918#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
919#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
920#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
921#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300922#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
923#define DPIO_FRC_LATENCY_SHFIT 8
924#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
925#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -0700926/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800927 * Fence registers
928 */
929#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700930#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800931#define I830_FENCE_START_MASK 0x07f80000
932#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800933#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800934#define I830_FENCE_PITCH_SHIFT 4
935#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200936#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700937#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200938#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800939
940#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800941#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800942
943#define FENCE_REG_965_0 0x03000
944#define I965_FENCE_PITCH_SHIFT 2
945#define I965_FENCE_TILING_Y_SHIFT 1
946#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200947#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800948
Eric Anholt4e901fd2009-10-26 16:44:17 -0700949#define FENCE_REG_SANDYBRIDGE_0 0x100000
950#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300951#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700952
Deepak S2b6b3a02014-05-27 15:59:30 +0530953
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100954/* control register for cpu gtt access */
955#define TILECTL 0x101000
956#define TILECTL_SWZCTL (1 << 0)
957#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
958#define TILECTL_BACKSNOOP_DIS (1 << 3)
959
Jesse Barnesde151cf2008-11-12 10:03:55 -0800960/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700961 * Instruction and interrupt control regs
962 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700963#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200964#define RENDER_RING_BASE 0x02000
965#define BSD_RING_BASE 0x04000
966#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +0800967#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -0700968#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100969#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200970#define RING_TAIL(base) ((base)+0x30)
971#define RING_HEAD(base) ((base)+0x34)
972#define RING_START(base) ((base)+0x38)
973#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000974#define RING_SYNC_0(base) ((base)+0x40)
975#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700976#define RING_SYNC_2(base) ((base)+0x48)
977#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
978#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
979#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
980#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
981#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
982#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
983#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
984#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
985#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
986#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
987#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
988#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700989#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000990#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200991#define RING_HWS_PGA(base) ((base)+0x80)
992#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +0300993
994#define GEN7_WR_WATERMARK 0x4028
995#define GEN7_GFX_PRIO_CTRL 0x402C
996#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100997#define ARB_MODE_SWIZZLE_SNB (1<<4)
998#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +0300999#define GEN7_GFX_PEND_TLB0 0x4034
1000#define GEN7_GFX_PEND_TLB1 0x4038
1001/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1002#define GEN7_LRA_LIMITS_BASE 0x403C
1003#define GEN7_LRA_LIMITS_REG_NUM 13
1004#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1005#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1006
Ben Widawsky31a53362013-11-02 21:07:04 -07001007#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001008#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001009#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001010#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001011#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001012#define RING_FAULT_GTTSEL_MASK (1<<11)
1013#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1014#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1015#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001016#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001017#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001018#define BSD_HWS_PGA_GEN7 (0x04180)
1019#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001020#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001021#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001022#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001023#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001024#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001025#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001026#define TAIL_ADDR 0x001FFFF8
1027#define HEAD_WRAP_COUNT 0xFFE00000
1028#define HEAD_WRAP_ONE 0x00200000
1029#define HEAD_ADDR 0x001FFFFC
1030#define RING_NR_PAGES 0x001FF000
1031#define RING_REPORT_MASK 0x00000006
1032#define RING_REPORT_64K 0x00000002
1033#define RING_REPORT_128K 0x00000004
1034#define RING_NO_REPORT 0x00000000
1035#define RING_VALID_MASK 0x00000001
1036#define RING_VALID 0x00000001
1037#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001038#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1039#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001040#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001041
1042#define GEN7_TLB_RD_ADDR 0x4700
1043
Chris Wilson8168bd42010-11-11 17:54:52 +00001044#if 0
1045#define PRB0_TAIL 0x02030
1046#define PRB0_HEAD 0x02034
1047#define PRB0_START 0x02038
1048#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001049#define PRB1_TAIL 0x02040 /* 915+ only */
1050#define PRB1_HEAD 0x02044 /* 915+ only */
1051#define PRB1_START 0x02048 /* 915+ only */
1052#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001053#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001054#define IPEIR_I965 0x02064
1055#define IPEHR_I965 0x02068
1056#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001057#define GEN7_INSTDONE_1 0x0206c
1058#define GEN7_SC_INSTDONE 0x07100
1059#define GEN7_SAMPLER_INSTDONE 0x0e160
1060#define GEN7_ROW_INSTDONE 0x0e164
1061#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001062#define RING_IPEIR(base) ((base)+0x64)
1063#define RING_IPEHR(base) ((base)+0x68)
1064#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001065#define RING_INSTPS(base) ((base)+0x70)
1066#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001067#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001068#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301069#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001070#define INSTPS 0x02070 /* 965+ only */
1071#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001072#define ACTHD_I965 0x02074
1073#define HWS_PGA 0x02080
1074#define HWS_ADDRESS_MASK 0xfffff000
1075#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001076#define PWRCTXA 0x2088 /* 965GM+ only */
1077#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001078#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001079#define IPEHR 0x0208c
1080#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001081#define NOPID 0x02094
1082#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001083#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001084#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001085#define RING_BBADDR(base) ((base)+0x140)
1086#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001087
Chris Wilsonf4068392010-10-27 20:36:41 +01001088#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001089#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001090#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001091#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001092#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001093#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001094#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001095#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001096#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001097#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001098#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001099#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001100
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001101#define FPGA_DBG 0x42300
1102#define FPGA_DBG_RM_NOCLAIM (1<<31)
1103
Chris Wilson0f3b6842013-01-15 12:05:55 +00001104#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001105/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001106#define DERRMR_PIPEA_SCANLINE (1<<0)
1107#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1108#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1109#define DERRMR_PIPEA_VBLANK (1<<3)
1110#define DERRMR_PIPEA_HBLANK (1<<5)
1111#define DERRMR_PIPEB_SCANLINE (1<<8)
1112#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1113#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1114#define DERRMR_PIPEB_VBLANK (1<<11)
1115#define DERRMR_PIPEB_HBLANK (1<<13)
1116/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1117#define DERRMR_PIPEC_SCANLINE (1<<14)
1118#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1119#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1120#define DERRMR_PIPEC_VBLANK (1<<21)
1121#define DERRMR_PIPEC_HBLANK (1<<22)
1122
Chris Wilson0f3b6842013-01-15 12:05:55 +00001123
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001124/* GM45+ chicken bits -- debug workaround bits that may be required
1125 * for various sorts of correct behavior. The top 16 bits of each are
1126 * the enables for writing to the corresponding low bit.
1127 */
1128#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001129#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001130#define _3D_CHICKEN2 0x0208c
1131/* Disables pipelining of read flushes past the SF-WIZ interface.
1132 * Required on all Ironlake steppings according to the B-Spec, but the
1133 * particular danger of not doing so is not specified.
1134 */
1135# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1136#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001137#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001138#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001139#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1140#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001141
Eric Anholt71cf39b2010-03-08 23:41:55 -08001142#define MI_MODE 0x0209c
1143# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001144# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001145# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301146# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001147# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001148
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001149#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001150#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001151#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1152#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1153#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1154#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1155#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001156#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001157
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001158#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001159#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001160#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001161#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001162#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001163#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1164#define GFX_REPLAY_MODE (1<<11)
1165#define GFX_PSMI_GRANULARITY (1<<10)
1166#define GFX_PPGTT_ENABLE (1<<9)
1167
Daniel Vettera7e806d2012-07-11 16:27:55 +02001168#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301169#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001170
Imre Deak9e72b462014-05-05 15:13:55 +03001171#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1172#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001173#define SCPD0 0x0209c /* 915+ only */
1174#define IER 0x020a0
1175#define IIR 0x020a4
1176#define IMR 0x020a8
1177#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001178#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001179#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001180#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001181#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001182#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1183#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1184#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1185#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1186#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001187#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301188#define VLV_PCBR_ADDR_SHIFT 12
1189
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001190#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001191#define EIR 0x020b0
1192#define EMR 0x020b4
1193#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001194#define GM45_ERROR_PAGE_TABLE (1<<5)
1195#define GM45_ERROR_MEM_PRIV (1<<4)
1196#define I915_ERROR_PAGE_TABLE (1<<4)
1197#define GM45_ERROR_CP_PRIV (1<<3)
1198#define I915_ERROR_MEMORY_REFRESH (1<<1)
1199#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001200#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001201#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001202#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001203 will not assert AGPBUSY# and will only
1204 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001205#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001206#define INSTPM_TLB_INVALIDATE (1<<9)
1207#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001208#define ACTHD 0x020c8
1209#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001210#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001211#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001212#define FW_BLC_SELF_EN_MASK (1<<31)
1213#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1214#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001215#define MM_BURST_LENGTH 0x00700000
1216#define MM_FIFO_WATERMARK 0x0001F000
1217#define LM_BURST_LENGTH 0x00000700
1218#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001219#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001220
1221/* Make render/texture TLB fetches lower priorty than associated data
1222 * fetches. This is not turned on by default
1223 */
1224#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1225
1226/* Isoch request wait on GTT enable (Display A/B/C streams).
1227 * Make isoch requests stall on the TLB update. May cause
1228 * display underruns (test mode only)
1229 */
1230#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1231
1232/* Block grant count for isoch requests when block count is
1233 * set to a finite value.
1234 */
1235#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1236#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1237#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1238#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1239#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1240
1241/* Enable render writes to complete in C2/C3/C4 power states.
1242 * If this isn't enabled, render writes are prevented in low
1243 * power states. That seems bad to me.
1244 */
1245#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1246
1247/* This acknowledges an async flip immediately instead
1248 * of waiting for 2TLB fetches.
1249 */
1250#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1251
1252/* Enables non-sequential data reads through arbiter
1253 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001254#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001255
1256/* Disable FSB snooping of cacheable write cycles from binner/render
1257 * command stream
1258 */
1259#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1260
1261/* Arbiter time slice for non-isoch streams */
1262#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1263#define MI_ARB_TIME_SLICE_1 (0 << 5)
1264#define MI_ARB_TIME_SLICE_2 (1 << 5)
1265#define MI_ARB_TIME_SLICE_4 (2 << 5)
1266#define MI_ARB_TIME_SLICE_6 (3 << 5)
1267#define MI_ARB_TIME_SLICE_8 (4 << 5)
1268#define MI_ARB_TIME_SLICE_10 (5 << 5)
1269#define MI_ARB_TIME_SLICE_14 (6 << 5)
1270#define MI_ARB_TIME_SLICE_16 (7 << 5)
1271
1272/* Low priority grace period page size */
1273#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1274#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1275
1276/* Disable display A/B trickle feed */
1277#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1278
1279/* Set display plane priority */
1280#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1281#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1282
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001283#define MI_STATE 0x020e4 /* gen2 only */
1284#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1285#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1286
Jesse Barnes585fb112008-07-29 11:54:06 -07001287#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001288#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001289#define CM0_IZ_OPT_DISABLE (1<<6)
1290#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001291#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001292#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1293#define CM0_COLOR_EVICT_DISABLE (1<<3)
1294#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1295#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1296#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001297#define GFX_FLSH_CNTL_GEN6 0x101008
1298#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001299#define ECOSKPD 0x021d0
1300#define ECO_GATING_CX_ONLY (1<<3)
1301#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001302
Chia-I Wufe27c602014-01-28 13:29:33 +08001303#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301304#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001305#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001306#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001307#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1308#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001309
Jesse Barnes4efe0702011-01-18 11:25:41 -08001310#define GEN6_BLITTER_ECOSKPD 0x221d0
1311#define GEN6_BLITTER_LOCK_SHIFT 16
1312#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1313
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001314#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1315#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001316#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001317
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001318#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001319#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1320#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1321#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1322#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001323
Ben Widawskycc609d52013-05-28 19:22:29 -07001324/* On modern GEN architectures interrupt control consists of two sets
1325 * of registers. The first set pertains to the ring generating the
1326 * interrupt. The second control is for the functional block generating the
1327 * interrupt. These are PM, GT, DE, etc.
1328 *
1329 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1330 * GT interrupt bits, so we don't need to duplicate the defines.
1331 *
1332 * These defines should cover us well from SNB->HSW with minor exceptions
1333 * it can also work on ILK.
1334 */
1335#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1336#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1337#define GT_BLT_USER_INTERRUPT (1 << 22)
1338#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1339#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001340#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001341#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1342#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1343#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1344#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1345#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1346#define GT_RENDER_USER_INTERRUPT (1 << 0)
1347
Ben Widawsky12638c52013-05-28 19:22:31 -07001348#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1349#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1350
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001351#define GT_PARITY_ERROR(dev) \
1352 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001353 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001354
Ben Widawskycc609d52013-05-28 19:22:29 -07001355/* These are all the "old" interrupts */
1356#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001357
1358#define I915_PM_INTERRUPT (1<<31)
1359#define I915_ISP_INTERRUPT (1<<22)
1360#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1361#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1362#define I915_MIPIB_INTERRUPT (1<<19)
1363#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001364#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1365#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001366#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1367#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001368#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001369#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001370#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001371#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001372#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001373#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001374#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001375#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001376#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001377#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001378#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001379#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001380#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001381#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001382#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1383#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1384#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1385#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1386#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001387#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1388#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001389#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001390#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001391#define I915_USER_INTERRUPT (1<<1)
1392#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001393#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001394
1395#define GEN6_BSD_RNCID 0x12198
1396
Ben Widawskya1e969e2012-04-14 18:41:32 -07001397#define GEN7_FF_THREAD_MODE 0x20a0
1398#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001399#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001400#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1401#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1402#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1403#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001404#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001405#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1406#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1407#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1408#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1409#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1410#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1411#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1412#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1413
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001414/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001415 * Framebuffer compression (915+ only)
1416 */
1417
1418#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1419#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1420#define FBC_CONTROL 0x03208
1421#define FBC_CTL_EN (1<<31)
1422#define FBC_CTL_PERIODIC (1<<30)
1423#define FBC_CTL_INTERVAL_SHIFT (16)
1424#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001425#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001426#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001427#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001428#define FBC_COMMAND 0x0320c
1429#define FBC_CMD_COMPRESS (1<<0)
1430#define FBC_STATUS 0x03210
1431#define FBC_STAT_COMPRESSING (1<<31)
1432#define FBC_STAT_COMPRESSED (1<<30)
1433#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001434#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001435#define FBC_CONTROL2 0x03214
1436#define FBC_CTL_FENCE_DBL (0<<4)
1437#define FBC_CTL_IDLE_IMM (0<<2)
1438#define FBC_CTL_IDLE_FULL (1<<2)
1439#define FBC_CTL_IDLE_LINE (2<<2)
1440#define FBC_CTL_IDLE_DEBUG (3<<2)
1441#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001442#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001443#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001444#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001445
1446#define FBC_LL_SIZE (1536)
1447
Jesse Barnes74dff282009-09-14 15:39:40 -07001448/* Framebuffer compression for GM45+ */
1449#define DPFC_CB_BASE 0x3200
1450#define DPFC_CONTROL 0x3208
1451#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001452#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1453#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001454#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001455#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001456#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001457#define DPFC_SR_EN (1<<10)
1458#define DPFC_CTL_LIMIT_1X (0<<6)
1459#define DPFC_CTL_LIMIT_2X (1<<6)
1460#define DPFC_CTL_LIMIT_4X (2<<6)
1461#define DPFC_RECOMP_CTL 0x320c
1462#define DPFC_RECOMP_STALL_EN (1<<27)
1463#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1464#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1465#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1466#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1467#define DPFC_STATUS 0x3210
1468#define DPFC_INVAL_SEG_SHIFT (16)
1469#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1470#define DPFC_COMP_SEG_SHIFT (0)
1471#define DPFC_COMP_SEG_MASK (0x000003ff)
1472#define DPFC_STATUS2 0x3214
1473#define DPFC_FENCE_YOFF 0x3218
1474#define DPFC_CHICKEN 0x3224
1475#define DPFC_HT_MODIFY (1<<31)
1476
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001477/* Framebuffer compression for Ironlake */
1478#define ILK_DPFC_CB_BASE 0x43200
1479#define ILK_DPFC_CONTROL 0x43208
1480/* The bit 28-8 is reserved */
1481#define DPFC_RESERVED (0x1FFFFF00)
1482#define ILK_DPFC_RECOMP_CTL 0x4320c
1483#define ILK_DPFC_STATUS 0x43210
1484#define ILK_DPFC_FENCE_YOFF 0x43218
1485#define ILK_DPFC_CHICKEN 0x43224
1486#define ILK_FBC_RT_BASE 0x2128
1487#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001488#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001489
1490#define ILK_DISPLAY_CHICKEN1 0x42000
1491#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001492#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001493
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001494
Jesse Barnes585fb112008-07-29 11:54:06 -07001495/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001496 * Framebuffer compression for Sandybridge
1497 *
1498 * The following two registers are of type GTTMMADR
1499 */
1500#define SNB_DPFC_CTL_SA 0x100100
1501#define SNB_CPU_FENCE_ENABLE (1<<29)
1502#define DPFC_CPU_FENCE_OFFSET 0x100104
1503
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001504/* Framebuffer compression for Ivybridge */
1505#define IVB_FBC_RT_BASE 0x7020
1506
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001507#define IPS_CTL 0x43408
1508#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001509
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001510#define MSG_FBC_REND_STATE 0x50380
1511#define FBC_REND_NUKE (1<<2)
1512#define FBC_REND_CACHE_CLEAN (1<<1)
1513
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001514/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001515 * GPIO regs
1516 */
1517#define GPIOA 0x5010
1518#define GPIOB 0x5014
1519#define GPIOC 0x5018
1520#define GPIOD 0x501c
1521#define GPIOE 0x5020
1522#define GPIOF 0x5024
1523#define GPIOG 0x5028
1524#define GPIOH 0x502c
1525# define GPIO_CLOCK_DIR_MASK (1 << 0)
1526# define GPIO_CLOCK_DIR_IN (0 << 1)
1527# define GPIO_CLOCK_DIR_OUT (1 << 1)
1528# define GPIO_CLOCK_VAL_MASK (1 << 2)
1529# define GPIO_CLOCK_VAL_OUT (1 << 3)
1530# define GPIO_CLOCK_VAL_IN (1 << 4)
1531# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1532# define GPIO_DATA_DIR_MASK (1 << 8)
1533# define GPIO_DATA_DIR_IN (0 << 9)
1534# define GPIO_DATA_DIR_OUT (1 << 9)
1535# define GPIO_DATA_VAL_MASK (1 << 10)
1536# define GPIO_DATA_VAL_OUT (1 << 11)
1537# define GPIO_DATA_VAL_IN (1 << 12)
1538# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1539
Chris Wilsonf899fc62010-07-20 15:44:45 -07001540#define GMBUS0 0x5100 /* clock/port select */
1541#define GMBUS_RATE_100KHZ (0<<8)
1542#define GMBUS_RATE_50KHZ (1<<8)
1543#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1544#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1545#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1546#define GMBUS_PORT_DISABLED 0
1547#define GMBUS_PORT_SSC 1
1548#define GMBUS_PORT_VGADDC 2
1549#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001550#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001551#define GMBUS_PORT_DPC 4 /* HDMIC */
1552#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001553#define GMBUS_PORT_DPD 6 /* HDMID */
1554#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001555#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001556#define GMBUS1 0x5104 /* command/status */
1557#define GMBUS_SW_CLR_INT (1<<31)
1558#define GMBUS_SW_RDY (1<<30)
1559#define GMBUS_ENT (1<<29) /* enable timeout */
1560#define GMBUS_CYCLE_NONE (0<<25)
1561#define GMBUS_CYCLE_WAIT (1<<25)
1562#define GMBUS_CYCLE_INDEX (2<<25)
1563#define GMBUS_CYCLE_STOP (4<<25)
1564#define GMBUS_BYTE_COUNT_SHIFT 16
1565#define GMBUS_SLAVE_INDEX_SHIFT 8
1566#define GMBUS_SLAVE_ADDR_SHIFT 1
1567#define GMBUS_SLAVE_READ (1<<0)
1568#define GMBUS_SLAVE_WRITE (0<<0)
1569#define GMBUS2 0x5108 /* status */
1570#define GMBUS_INUSE (1<<15)
1571#define GMBUS_HW_WAIT_PHASE (1<<14)
1572#define GMBUS_STALL_TIMEOUT (1<<13)
1573#define GMBUS_INT (1<<12)
1574#define GMBUS_HW_RDY (1<<11)
1575#define GMBUS_SATOER (1<<10)
1576#define GMBUS_ACTIVE (1<<9)
1577#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1578#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1579#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1580#define GMBUS_NAK_EN (1<<3)
1581#define GMBUS_IDLE_EN (1<<2)
1582#define GMBUS_HW_WAIT_EN (1<<1)
1583#define GMBUS_HW_RDY_EN (1<<0)
1584#define GMBUS5 0x5120 /* byte index */
1585#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001586
Jesse Barnes585fb112008-07-29 11:54:06 -07001587/*
1588 * Clock control & power management
1589 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001590#define DPLL_A_OFFSET 0x6014
1591#define DPLL_B_OFFSET 0x6018
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001592#define CHV_DPLL_C_OFFSET 0x6030
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001593#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1594 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001595
1596#define VGA0 0x6000
1597#define VGA1 0x6004
1598#define VGA_PD 0x6010
1599#define VGA0_PD_P2_DIV_4 (1 << 7)
1600#define VGA0_PD_P1_DIV_2 (1 << 5)
1601#define VGA0_PD_P1_SHIFT 0
1602#define VGA0_PD_P1_MASK (0x1f << 0)
1603#define VGA1_PD_P2_DIV_4 (1 << 15)
1604#define VGA1_PD_P1_DIV_2 (1 << 13)
1605#define VGA1_PD_P1_SHIFT 8
1606#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001607#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001608#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1609#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001610#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001611#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001612#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001613#define DPLL_VGA_MODE_DIS (1 << 28)
1614#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1615#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1616#define DPLL_MODE_MASK (3 << 26)
1617#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1618#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1619#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1620#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1621#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1622#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001623#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001624#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001625#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001626#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001627#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001628#define DPLL_PORTC_READY_MASK (0xf << 4)
1629#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001630
Jesse Barnes585fb112008-07-29 11:54:06 -07001631#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001632
1633/* Additional CHV pll/phy registers */
1634#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1635#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001636#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1637#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1638 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1639#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1640 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1641#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1642#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1643
Jesse Barnes585fb112008-07-29 11:54:06 -07001644/*
1645 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1646 * this field (only one bit may be set).
1647 */
1648#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1649#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001650#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001651/* i830, required in DVO non-gang */
1652#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1653#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1654#define PLL_REF_INPUT_DREFCLK (0 << 13)
1655#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1656#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1657#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1658#define PLL_REF_INPUT_MASK (3 << 13)
1659#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001660/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001661# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1662# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1663# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1664# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1665# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1666
Jesse Barnes585fb112008-07-29 11:54:06 -07001667/*
1668 * Parallel to Serial Load Pulse phase selection.
1669 * Selects the phase for the 10X DPLL clock for the PCIe
1670 * digital display port. The range is 4 to 13; 10 or more
1671 * is just a flip delay. The default is 6
1672 */
1673#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1674#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1675/*
1676 * SDVO multiplier for 945G/GM. Not used on 965.
1677 */
1678#define SDVO_MULTIPLIER_MASK 0x000000ff
1679#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1680#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001681
1682#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1683#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001684#define CHV_DPLL_C_MD_OFFSET 0x603c
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001685#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1686 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001687
Jesse Barnes585fb112008-07-29 11:54:06 -07001688/*
1689 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1690 *
1691 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1692 */
1693#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1694#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1695/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1696#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1697#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1698/*
1699 * SDVO/UDI pixel multiplier.
1700 *
1701 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1702 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1703 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1704 * dummy bytes in the datastream at an increased clock rate, with both sides of
1705 * the link knowing how many bytes are fill.
1706 *
1707 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1708 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1709 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1710 * through an SDVO command.
1711 *
1712 * This register field has values of multiplication factor minus 1, with
1713 * a maximum multiplier of 5 for SDVO.
1714 */
1715#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1716#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1717/*
1718 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1719 * This best be set to the default value (3) or the CRT won't work. No,
1720 * I don't entirely understand what this does...
1721 */
1722#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1723#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001724
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001725#define _FPA0 0x06040
1726#define _FPA1 0x06044
1727#define _FPB0 0x06048
1728#define _FPB1 0x0604c
1729#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1730#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001731#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001732#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001733#define FP_N_DIV_SHIFT 16
1734#define FP_M1_DIV_MASK 0x00003f00
1735#define FP_M1_DIV_SHIFT 8
1736#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001737#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001738#define FP_M2_DIV_SHIFT 0
1739#define DPLL_TEST 0x606c
1740#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1741#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1742#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1743#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1744#define DPLLB_TEST_N_BYPASS (1 << 19)
1745#define DPLLB_TEST_M_BYPASS (1 << 18)
1746#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1747#define DPLLA_TEST_N_BYPASS (1 << 3)
1748#define DPLLA_TEST_M_BYPASS (1 << 2)
1749#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1750#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001751#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001752#define DSTATE_PLL_D3_OFF (1<<3)
1753#define DSTATE_GFX_CLOCK_GATING (1<<1)
1754#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001755#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001756# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1757# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1758# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1759# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1760# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1761# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1762# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1763# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1764# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1765# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1766# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1767# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1768# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1769# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1770# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1771# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1772# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1773# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1774# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1775# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1776# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1777# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1778# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1779# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1780# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1781# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1782# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1783# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001784/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001785 * This bit must be set on the 830 to prevent hangs when turning off the
1786 * overlay scaler.
1787 */
1788# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1789# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1790# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1791# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1792# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1793
1794#define RENCLK_GATE_D1 0x6204
1795# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1796# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1797# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1798# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1799# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1800# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1801# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1802# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1803# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001804/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07001805# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1806# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1807# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1808# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001809/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07001810# define SV_CLOCK_GATE_DISABLE (1 << 0)
1811# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1812# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1813# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1814# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1815# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1816# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1817# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1818# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1819# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1820# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1821# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1822# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1823# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1824# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1825# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1826# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1827# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1828
1829# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001830/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07001831# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1832# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1833# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1834# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1835# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1836# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001837/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07001838# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1839# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1840# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1841# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1842# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1843# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1844# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1845# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1846# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1847# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1848# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1849# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1850# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1851# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1852# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1853# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1854# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1855# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1856# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1857
1858#define RENCLK_GATE_D2 0x6208
1859#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1860#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1861#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03001862
1863#define VDECCLK_GATE_D 0x620C /* g4x only */
1864#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1865
Jesse Barnes652c3932009-08-17 13:31:43 -07001866#define RAMCLK_GATE_D 0x6210 /* CRL only */
1867#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001868
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001869#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001870#define FW_CSPWRDWNEN (1<<15)
1871
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001872#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1873
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001874#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1875#define CDCLK_FREQ_SHIFT 4
1876#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1877#define CZCLK_FREQ_MASK 0xf
1878#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1879
Jesse Barnes585fb112008-07-29 11:54:06 -07001880/*
1881 * Palette regs
1882 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001883#define PALETTE_A_OFFSET 0xa000
1884#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001885#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001886#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1887 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001888
Eric Anholt673a3942008-07-30 12:06:12 -07001889/* MCH MMIO space */
1890
1891/*
1892 * MCHBAR mirror.
1893 *
1894 * This mirrors the MCHBAR MMIO space whose location is determined by
1895 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1896 * every way. It is not accessible from the CP register read instructions.
1897 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001898 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1899 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001900 */
1901#define MCHBAR_MIRROR_BASE 0x10000
1902
Yuanhan Liu13982612010-12-15 15:42:31 +08001903#define MCHBAR_MIRROR_BASE_SNB 0x140000
1904
Chris Wilson3ebecd02013-04-12 19:10:13 +01001905/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001906#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001907
Ville Syrjälä646b4262014-04-25 20:14:30 +03001908/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07001909#define DCC 0x10200
1910#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1911#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1912#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1913#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1914#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001915#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001916
Ville Syrjälä646b4262014-04-25 20:14:30 +03001917/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08001918#define CSHRDDR3CTL 0x101a8
1919#define CSHRDDR3CTL_DDR3 (1 << 2)
1920
Ville Syrjälä646b4262014-04-25 20:14:30 +03001921/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07001922#define C0DRB3 0x10206
1923#define C1DRB3 0x10606
1924
Ville Syrjälä646b4262014-04-25 20:14:30 +03001925/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001926#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1927#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1928#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1929#define MAD_DIMM_ECC_MASK (0x3 << 24)
1930#define MAD_DIMM_ECC_OFF (0x0 << 24)
1931#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1932#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1933#define MAD_DIMM_ECC_ON (0x3 << 24)
1934#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1935#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1936#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1937#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1938#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1939#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1940#define MAD_DIMM_A_SELECT (0x1 << 16)
1941/* DIMM sizes are in multiples of 256mb. */
1942#define MAD_DIMM_B_SIZE_SHIFT 8
1943#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1944#define MAD_DIMM_A_SIZE_SHIFT 0
1945#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1946
Ville Syrjälä646b4262014-04-25 20:14:30 +03001947/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001948#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1949#define MCH_SSKPD_WM0_MASK 0x3f
1950#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001951
Jesse Barnesec013e72013-08-20 10:29:23 +01001952#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1953
Keith Packardb11248d2009-06-11 22:28:56 -07001954/* Clocking configuration register */
1955#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001956#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001957#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1958#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1959#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1960#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1961#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001962/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001963#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001964#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001965#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001966#define CLKCFG_MEM_533 (1 << 4)
1967#define CLKCFG_MEM_667 (2 << 4)
1968#define CLKCFG_MEM_800 (3 << 4)
1969#define CLKCFG_MEM_MASK (7 << 4)
1970
Jesse Barnesea056c12010-09-10 10:02:13 -07001971#define TSC1 0x11001
1972#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001973#define TR1 0x11006
1974#define TSFS 0x11020
1975#define TSFS_SLOPE_MASK 0x0000ff00
1976#define TSFS_SLOPE_SHIFT 8
1977#define TSFS_INTR_MASK 0x000000ff
1978
Jesse Barnesf97108d2010-01-29 11:27:07 -08001979#define CRSTANDVID 0x11100
1980#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1981#define PXVFREQ_PX_MASK 0x7f000000
1982#define PXVFREQ_PX_SHIFT 24
1983#define VIDFREQ_BASE 0x11110
1984#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1985#define VIDFREQ2 0x11114
1986#define VIDFREQ3 0x11118
1987#define VIDFREQ4 0x1111c
1988#define VIDFREQ_P0_MASK 0x1f000000
1989#define VIDFREQ_P0_SHIFT 24
1990#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1991#define VIDFREQ_P0_CSCLK_SHIFT 20
1992#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1993#define VIDFREQ_P0_CRCLK_SHIFT 16
1994#define VIDFREQ_P1_MASK 0x00001f00
1995#define VIDFREQ_P1_SHIFT 8
1996#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1997#define VIDFREQ_P1_CSCLK_SHIFT 4
1998#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1999#define INTTOEXT_BASE_ILK 0x11300
2000#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2001#define INTTOEXT_MAP3_SHIFT 24
2002#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2003#define INTTOEXT_MAP2_SHIFT 16
2004#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2005#define INTTOEXT_MAP1_SHIFT 8
2006#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2007#define INTTOEXT_MAP0_SHIFT 0
2008#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2009#define MEMSWCTL 0x11170 /* Ironlake only */
2010#define MEMCTL_CMD_MASK 0xe000
2011#define MEMCTL_CMD_SHIFT 13
2012#define MEMCTL_CMD_RCLK_OFF 0
2013#define MEMCTL_CMD_RCLK_ON 1
2014#define MEMCTL_CMD_CHFREQ 2
2015#define MEMCTL_CMD_CHVID 3
2016#define MEMCTL_CMD_VMMOFF 4
2017#define MEMCTL_CMD_VMMON 5
2018#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2019 when command complete */
2020#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2021#define MEMCTL_FREQ_SHIFT 8
2022#define MEMCTL_SFCAVM (1<<7)
2023#define MEMCTL_TGT_VID_MASK 0x007f
2024#define MEMIHYST 0x1117c
2025#define MEMINTREN 0x11180 /* 16 bits */
2026#define MEMINT_RSEXIT_EN (1<<8)
2027#define MEMINT_CX_SUPR_EN (1<<7)
2028#define MEMINT_CONT_BUSY_EN (1<<6)
2029#define MEMINT_AVG_BUSY_EN (1<<5)
2030#define MEMINT_EVAL_CHG_EN (1<<4)
2031#define MEMINT_MON_IDLE_EN (1<<3)
2032#define MEMINT_UP_EVAL_EN (1<<2)
2033#define MEMINT_DOWN_EVAL_EN (1<<1)
2034#define MEMINT_SW_CMD_EN (1<<0)
2035#define MEMINTRSTR 0x11182 /* 16 bits */
2036#define MEM_RSEXIT_MASK 0xc000
2037#define MEM_RSEXIT_SHIFT 14
2038#define MEM_CONT_BUSY_MASK 0x3000
2039#define MEM_CONT_BUSY_SHIFT 12
2040#define MEM_AVG_BUSY_MASK 0x0c00
2041#define MEM_AVG_BUSY_SHIFT 10
2042#define MEM_EVAL_CHG_MASK 0x0300
2043#define MEM_EVAL_BUSY_SHIFT 8
2044#define MEM_MON_IDLE_MASK 0x00c0
2045#define MEM_MON_IDLE_SHIFT 6
2046#define MEM_UP_EVAL_MASK 0x0030
2047#define MEM_UP_EVAL_SHIFT 4
2048#define MEM_DOWN_EVAL_MASK 0x000c
2049#define MEM_DOWN_EVAL_SHIFT 2
2050#define MEM_SW_CMD_MASK 0x0003
2051#define MEM_INT_STEER_GFX 0
2052#define MEM_INT_STEER_CMR 1
2053#define MEM_INT_STEER_SMI 2
2054#define MEM_INT_STEER_SCI 3
2055#define MEMINTRSTS 0x11184
2056#define MEMINT_RSEXIT (1<<7)
2057#define MEMINT_CONT_BUSY (1<<6)
2058#define MEMINT_AVG_BUSY (1<<5)
2059#define MEMINT_EVAL_CHG (1<<4)
2060#define MEMINT_MON_IDLE (1<<3)
2061#define MEMINT_UP_EVAL (1<<2)
2062#define MEMINT_DOWN_EVAL (1<<1)
2063#define MEMINT_SW_CMD (1<<0)
2064#define MEMMODECTL 0x11190
2065#define MEMMODE_BOOST_EN (1<<31)
2066#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2067#define MEMMODE_BOOST_FREQ_SHIFT 24
2068#define MEMMODE_IDLE_MODE_MASK 0x00030000
2069#define MEMMODE_IDLE_MODE_SHIFT 16
2070#define MEMMODE_IDLE_MODE_EVAL 0
2071#define MEMMODE_IDLE_MODE_CONT 1
2072#define MEMMODE_HWIDLE_EN (1<<15)
2073#define MEMMODE_SWMODE_EN (1<<14)
2074#define MEMMODE_RCLK_GATE (1<<13)
2075#define MEMMODE_HW_UPDATE (1<<12)
2076#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2077#define MEMMODE_FSTART_SHIFT 8
2078#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2079#define MEMMODE_FMAX_SHIFT 4
2080#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2081#define RCBMAXAVG 0x1119c
2082#define MEMSWCTL2 0x1119e /* Cantiga only */
2083#define SWMEMCMD_RENDER_OFF (0 << 13)
2084#define SWMEMCMD_RENDER_ON (1 << 13)
2085#define SWMEMCMD_SWFREQ (2 << 13)
2086#define SWMEMCMD_TARVID (3 << 13)
2087#define SWMEMCMD_VRM_OFF (4 << 13)
2088#define SWMEMCMD_VRM_ON (5 << 13)
2089#define CMDSTS (1<<12)
2090#define SFCAVM (1<<11)
2091#define SWFREQ_MASK 0x0380 /* P0-7 */
2092#define SWFREQ_SHIFT 7
2093#define TARVID_MASK 0x001f
2094#define MEMSTAT_CTG 0x111a0
2095#define RCBMINAVG 0x111a0
2096#define RCUPEI 0x111b0
2097#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002098#define RSTDBYCTL 0x111b8
2099#define RS1EN (1<<31)
2100#define RS2EN (1<<30)
2101#define RS3EN (1<<29)
2102#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2103#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2104#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2105#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2106#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2107#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2108#define RSX_STATUS_MASK (7<<20)
2109#define RSX_STATUS_ON (0<<20)
2110#define RSX_STATUS_RC1 (1<<20)
2111#define RSX_STATUS_RC1E (2<<20)
2112#define RSX_STATUS_RS1 (3<<20)
2113#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2114#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2115#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2116#define RSX_STATUS_RSVD2 (7<<20)
2117#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2118#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2119#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2120#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2121#define RS1CONTSAV_MASK (3<<14)
2122#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2123#define RS1CONTSAV_RSVD (1<<14)
2124#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2125#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2126#define NORMSLEXLAT_MASK (3<<12)
2127#define SLOW_RS123 (0<<12)
2128#define SLOW_RS23 (1<<12)
2129#define SLOW_RS3 (2<<12)
2130#define NORMAL_RS123 (3<<12)
2131#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2132#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2133#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2134#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2135#define RS_CSTATE_MASK (3<<4)
2136#define RS_CSTATE_C367_RS1 (0<<4)
2137#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2138#define RS_CSTATE_RSVD (2<<4)
2139#define RS_CSTATE_C367_RS2 (3<<4)
2140#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2141#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002142#define VIDCTL 0x111c0
2143#define VIDSTS 0x111c8
2144#define VIDSTART 0x111cc /* 8 bits */
2145#define MEMSTAT_ILK 0x111f8
2146#define MEMSTAT_VID_MASK 0x7f00
2147#define MEMSTAT_VID_SHIFT 8
2148#define MEMSTAT_PSTATE_MASK 0x00f8
2149#define MEMSTAT_PSTATE_SHIFT 3
2150#define MEMSTAT_MON_ACTV (1<<2)
2151#define MEMSTAT_SRC_CTL_MASK 0x0003
2152#define MEMSTAT_SRC_CTL_CORE 0
2153#define MEMSTAT_SRC_CTL_TRB 1
2154#define MEMSTAT_SRC_CTL_THM 2
2155#define MEMSTAT_SRC_CTL_STDBY 3
2156#define RCPREVBSYTUPAVG 0x113b8
2157#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002158#define PMMISC 0x11214
2159#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002160#define SDEW 0x1124c
2161#define CSIEW0 0x11250
2162#define CSIEW1 0x11254
2163#define CSIEW2 0x11258
2164#define PEW 0x1125c
2165#define DEW 0x11270
2166#define MCHAFE 0x112c0
2167#define CSIEC 0x112e0
2168#define DMIEC 0x112e4
2169#define DDREC 0x112e8
2170#define PEG0EC 0x112ec
2171#define PEG1EC 0x112f0
2172#define GFXEC 0x112f4
2173#define RPPREVBSYTUPAVG 0x113b8
2174#define RPPREVBSYTDNAVG 0x113bc
2175#define ECR 0x11600
2176#define ECR_GPFE (1<<31)
2177#define ECR_IMONE (1<<30)
2178#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2179#define OGW0 0x11608
2180#define OGW1 0x1160c
2181#define EG0 0x11610
2182#define EG1 0x11614
2183#define EG2 0x11618
2184#define EG3 0x1161c
2185#define EG4 0x11620
2186#define EG5 0x11624
2187#define EG6 0x11628
2188#define EG7 0x1162c
2189#define PXW 0x11664
2190#define PXWL 0x11680
2191#define LCFUSE02 0x116c0
2192#define LCFUSE_HIV_MASK 0x000000ff
2193#define CSIPLL0 0x12c10
2194#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002195#define PEG_BAND_GAP_DATA 0x14d68
2196
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002197#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2198#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2199#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2200
Ben Widawsky153b4b952013-10-22 22:05:09 -07002201#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2202#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2203#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002204
Jesse Barnes585fb112008-07-29 11:54:06 -07002205/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002206 * Logical Context regs
2207 */
2208#define CCID 0x2180
2209#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002210/*
2211 * Notes on SNB/IVB/VLV context size:
2212 * - Power context is saved elsewhere (LLC or stolen)
2213 * - Ring/execlist context is saved on SNB, not on IVB
2214 * - Extended context size already includes render context size
2215 * - We always need to follow the extended context size.
2216 * SNB BSpec has comments indicating that we should use the
2217 * render context size instead if execlists are disabled, but
2218 * based on empirical testing that's just nonsense.
2219 * - Pipelined/VF state is saved on SNB/IVB respectively
2220 * - GT1 size just indicates how much of render context
2221 * doesn't need saving on GT1
2222 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002223#define CXT_SIZE 0x21a0
2224#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2225#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2226#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2227#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2228#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002229#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002230 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2231 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002232#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07002233#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2234#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002235#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2236#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2237#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2238#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002239#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002240 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002241/* Haswell does have the CXT_SIZE register however it does not appear to be
2242 * valid. Now, docs explain in dwords what is in the context object. The full
2243 * size is 70720 bytes, however, the power context and execlist context will
2244 * never be saved (power context is stored elsewhere, and execlists don't work
2245 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2246 */
2247#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002248/* Same as Haswell, but 72064 bytes now. */
2249#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2250
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002251
Jesse Barnese454a052013-09-26 17:55:58 -07002252#define VLV_CLK_CTL2 0x101104
2253#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2254
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002255/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002256 * Overlay regs
2257 */
2258
2259#define OVADD 0x30000
2260#define DOVSTA 0x30008
2261#define OC_BUF (0x3<<20)
2262#define OGAMC5 0x30010
2263#define OGAMC4 0x30014
2264#define OGAMC3 0x30018
2265#define OGAMC2 0x3001c
2266#define OGAMC1 0x30020
2267#define OGAMC0 0x30024
2268
2269/*
2270 * Display engine regs
2271 */
2272
Shuang He8bf1e9f2013-10-15 18:55:27 +01002273/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002274#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002275#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002276/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002277#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2278#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2279#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002280/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002281#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2282#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2283#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2284/* embedded DP port on the north display block, reserved on ivb */
2285#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2286#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002287/* vlv source selection */
2288#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2289#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2290#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2291/* with DP port the pipe source is invalid */
2292#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2293#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2294#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2295/* gen3+ source selection */
2296#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2297#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2298#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2299/* with DP/TV port the pipe source is invalid */
2300#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2301#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2302#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2303#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2304#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2305/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002306#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002307
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002308#define _PIPE_CRC_RES_1_A_IVB 0x60064
2309#define _PIPE_CRC_RES_2_A_IVB 0x60068
2310#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2311#define _PIPE_CRC_RES_4_A_IVB 0x60070
2312#define _PIPE_CRC_RES_5_A_IVB 0x60074
2313
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002314#define _PIPE_CRC_RES_RED_A 0x60060
2315#define _PIPE_CRC_RES_GREEN_A 0x60064
2316#define _PIPE_CRC_RES_BLUE_A 0x60068
2317#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2318#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002319
2320/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002321#define _PIPE_CRC_RES_1_B_IVB 0x61064
2322#define _PIPE_CRC_RES_2_B_IVB 0x61068
2323#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2324#define _PIPE_CRC_RES_4_B_IVB 0x61070
2325#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002326
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002327#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002328#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002329 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002330#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002331 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002332#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002333 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002334#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002335 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002336#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002337 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002338
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002339#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002340 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002341#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002342 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002343#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002344 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002345#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002346 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002347#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002348 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002349
Jesse Barnes585fb112008-07-29 11:54:06 -07002350/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002351#define _HTOTAL_A 0x60000
2352#define _HBLANK_A 0x60004
2353#define _HSYNC_A 0x60008
2354#define _VTOTAL_A 0x6000c
2355#define _VBLANK_A 0x60010
2356#define _VSYNC_A 0x60014
2357#define _PIPEASRC 0x6001c
2358#define _BCLRPAT_A 0x60020
2359#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002360
2361/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002362#define _HTOTAL_B 0x61000
2363#define _HBLANK_B 0x61004
2364#define _HSYNC_B 0x61008
2365#define _VTOTAL_B 0x6100c
2366#define _VBLANK_B 0x61010
2367#define _VSYNC_B 0x61014
2368#define _PIPEBSRC 0x6101c
2369#define _BCLRPAT_B 0x61020
2370#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002371
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002372#define TRANSCODER_A_OFFSET 0x60000
2373#define TRANSCODER_B_OFFSET 0x61000
2374#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002375#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002376#define TRANSCODER_EDP_OFFSET 0x6f000
2377
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002378#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2379 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2380 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002381
2382#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2383#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2384#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2385#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2386#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2387#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2388#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2389#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2390#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002391
Ben Widawskyed8546a2013-11-04 22:45:05 -08002392/* HSW+ eDP PSR registers */
2393#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002394#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002395#define EDP_PSR_ENABLE (1<<31)
2396#define EDP_PSR_LINK_DISABLE (0<<27)
2397#define EDP_PSR_LINK_STANDBY (1<<27)
2398#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2399#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2400#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2401#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2402#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2403#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2404#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2405#define EDP_PSR_TP1_TP2_SEL (0<<11)
2406#define EDP_PSR_TP1_TP3_SEL (1<<11)
2407#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2408#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2409#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2410#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2411#define EDP_PSR_TP1_TIME_500us (0<<4)
2412#define EDP_PSR_TP1_TIME_100us (1<<4)
2413#define EDP_PSR_TP1_TIME_2500us (2<<4)
2414#define EDP_PSR_TP1_TIME_0us (3<<4)
2415#define EDP_PSR_IDLE_FRAME_SHIFT 0
2416
Ben Widawsky18b59922013-09-20 09:35:30 -07002417#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2418#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002419#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002420#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002421#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002422#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2423#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2424#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002425
Ben Widawsky18b59922013-09-20 09:35:30 -07002426#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002427#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002428#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2429#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2430#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2431#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2432#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2433#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2434#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2435#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2436#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2437#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2438#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2439#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2440#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2441#define EDP_PSR_STATUS_COUNT_SHIFT 16
2442#define EDP_PSR_STATUS_COUNT_MASK 0xf
2443#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2444#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2445#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2446#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2447#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2448#define EDP_PSR_STATUS_IDLE_MASK 0xf
2449
Ben Widawsky18b59922013-09-20 09:35:30 -07002450#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002451#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002452
Ben Widawsky18b59922013-09-20 09:35:30 -07002453#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002454#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2455#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2456#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2457
Jesse Barnes585fb112008-07-29 11:54:06 -07002458/* VGA port control */
2459#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002460#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002461#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002462
Jesse Barnes585fb112008-07-29 11:54:06 -07002463#define ADPA_DAC_ENABLE (1<<31)
2464#define ADPA_DAC_DISABLE 0
2465#define ADPA_PIPE_SELECT_MASK (1<<30)
2466#define ADPA_PIPE_A_SELECT 0
2467#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002468#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002469/* CPT uses bits 29:30 for pch transcoder select */
2470#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2471#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2472#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2473#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2474#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2475#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2476#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2477#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2478#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2479#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2480#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2481#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2482#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2483#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2484#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2485#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2486#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2487#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2488#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002489#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2490#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002491#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002492#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002493#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002494#define ADPA_HSYNC_CNTL_ENABLE 0
2495#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2496#define ADPA_VSYNC_ACTIVE_LOW 0
2497#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2498#define ADPA_HSYNC_ACTIVE_LOW 0
2499#define ADPA_DPMS_MASK (~(3<<10))
2500#define ADPA_DPMS_ON (0<<10)
2501#define ADPA_DPMS_SUSPEND (1<<10)
2502#define ADPA_DPMS_STANDBY (2<<10)
2503#define ADPA_DPMS_OFF (3<<10)
2504
Chris Wilson939fe4d2010-10-09 10:33:26 +01002505
Jesse Barnes585fb112008-07-29 11:54:06 -07002506/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002507#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002508#define PORTB_HOTPLUG_INT_EN (1 << 29)
2509#define PORTC_HOTPLUG_INT_EN (1 << 28)
2510#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002511#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2512#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2513#define TV_HOTPLUG_INT_EN (1 << 18)
2514#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002515#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2516 PORTC_HOTPLUG_INT_EN | \
2517 PORTD_HOTPLUG_INT_EN | \
2518 SDVOC_HOTPLUG_INT_EN | \
2519 SDVOB_HOTPLUG_INT_EN | \
2520 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002521#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002522#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2523/* must use period 64 on GM45 according to docs */
2524#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2525#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2526#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2527#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2528#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2529#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2530#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2531#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2532#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2533#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2534#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2535#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002536
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002537#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002538/*
2539 * HDMI/DP bits are gen4+
2540 *
2541 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2542 * Please check the detailed lore in the commit message for for experimental
2543 * evidence.
2544 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002545#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2546#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2547#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2548/* VLV DP/HDMI bits again match Bspec */
2549#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2550#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2551#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002552#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2553#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2554#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002555/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002556#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2557#define TV_HOTPLUG_INT_STATUS (1 << 10)
2558#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2559#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2560#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2561#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002562#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2563#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2564#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002565#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2566
Chris Wilson084b6122012-05-11 18:01:33 +01002567/* SDVO is different across gen3/4 */
2568#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2569#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002570/*
2571 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2572 * since reality corrobates that they're the same as on gen3. But keep these
2573 * bits here (and the comment!) to help any other lost wanderers back onto the
2574 * right tracks.
2575 */
Chris Wilson084b6122012-05-11 18:01:33 +01002576#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2577#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2578#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2579#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002580#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2581 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2582 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2583 PORTB_HOTPLUG_INT_STATUS | \
2584 PORTC_HOTPLUG_INT_STATUS | \
2585 PORTD_HOTPLUG_INT_STATUS)
2586
Egbert Eiche5868a32013-02-28 04:17:12 -05002587#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2588 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2589 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2590 PORTB_HOTPLUG_INT_STATUS | \
2591 PORTC_HOTPLUG_INT_STATUS | \
2592 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002593
Paulo Zanonic20cd312013-02-19 16:21:45 -03002594/* SDVO and HDMI port control.
2595 * The same register may be used for SDVO or HDMI */
2596#define GEN3_SDVOB 0x61140
2597#define GEN3_SDVOC 0x61160
2598#define GEN4_HDMIB GEN3_SDVOB
2599#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002600#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002601#define PCH_SDVOB 0xe1140
2602#define PCH_HDMIB PCH_SDVOB
2603#define PCH_HDMIC 0xe1150
2604#define PCH_HDMID 0xe1160
2605
Daniel Vetter84093602013-11-01 10:50:21 +01002606#define PORT_DFT_I9XX 0x61150
2607#define DC_BALANCE_RESET (1 << 25)
2608#define PORT_DFT2_G4X 0x61154
2609#define DC_BALANCE_RESET_VLV (1 << 31)
2610#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2611#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2612#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2613
Paulo Zanonic20cd312013-02-19 16:21:45 -03002614/* Gen 3 SDVO bits: */
2615#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002616#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2617#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002618#define SDVO_PIPE_B_SELECT (1 << 30)
2619#define SDVO_STALL_SELECT (1 << 29)
2620#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002621/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002622 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002623 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002624 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2625 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002626#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002627#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002628#define SDVO_PHASE_SELECT_MASK (15 << 19)
2629#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2630#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2631#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2632#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2633#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2634#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002635/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002636#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2637 SDVO_INTERRUPT_ENABLE)
2638#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2639
2640/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002641#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002642#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002643#define SDVO_ENCODING_SDVO (0 << 10)
2644#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002645#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2646#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002647#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002648#define SDVO_AUDIO_ENABLE (1 << 6)
2649/* VSYNC/HSYNC bits new with 965, default is to be set */
2650#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2651#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2652
2653/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002654#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002655#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2656
2657/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002658#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2659#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002660
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002661/* CHV SDVO/HDMI bits: */
2662#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2663#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2664
Jesse Barnes585fb112008-07-29 11:54:06 -07002665
2666/* DVO port control */
2667#define DVOA 0x61120
2668#define DVOB 0x61140
2669#define DVOC 0x61160
2670#define DVO_ENABLE (1 << 31)
2671#define DVO_PIPE_B_SELECT (1 << 30)
2672#define DVO_PIPE_STALL_UNUSED (0 << 28)
2673#define DVO_PIPE_STALL (1 << 28)
2674#define DVO_PIPE_STALL_TV (2 << 28)
2675#define DVO_PIPE_STALL_MASK (3 << 28)
2676#define DVO_USE_VGA_SYNC (1 << 15)
2677#define DVO_DATA_ORDER_I740 (0 << 14)
2678#define DVO_DATA_ORDER_FP (1 << 14)
2679#define DVO_VSYNC_DISABLE (1 << 11)
2680#define DVO_HSYNC_DISABLE (1 << 10)
2681#define DVO_VSYNC_TRISTATE (1 << 9)
2682#define DVO_HSYNC_TRISTATE (1 << 8)
2683#define DVO_BORDER_ENABLE (1 << 7)
2684#define DVO_DATA_ORDER_GBRG (1 << 6)
2685#define DVO_DATA_ORDER_RGGB (0 << 6)
2686#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2687#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2688#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2689#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2690#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2691#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2692#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2693#define DVO_PRESERVE_MASK (0x7<<24)
2694#define DVOA_SRCDIM 0x61124
2695#define DVOB_SRCDIM 0x61144
2696#define DVOC_SRCDIM 0x61164
2697#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2698#define DVO_SRCDIM_VERTICAL_SHIFT 0
2699
2700/* LVDS port control */
2701#define LVDS 0x61180
2702/*
2703 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2704 * the DPLL semantics change when the LVDS is assigned to that pipe.
2705 */
2706#define LVDS_PORT_EN (1 << 31)
2707/* Selects pipe B for LVDS data. Must be set on pre-965. */
2708#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002709#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002710#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002711/* LVDS dithering flag on 965/g4x platform */
2712#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002713/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2714#define LVDS_VSYNC_POLARITY (1 << 21)
2715#define LVDS_HSYNC_POLARITY (1 << 20)
2716
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002717/* Enable border for unscaled (or aspect-scaled) display */
2718#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002719/*
2720 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2721 * pixel.
2722 */
2723#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2724#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2725#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2726/*
2727 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2728 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2729 * on.
2730 */
2731#define LVDS_A3_POWER_MASK (3 << 6)
2732#define LVDS_A3_POWER_DOWN (0 << 6)
2733#define LVDS_A3_POWER_UP (3 << 6)
2734/*
2735 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2736 * is set.
2737 */
2738#define LVDS_CLKB_POWER_MASK (3 << 4)
2739#define LVDS_CLKB_POWER_DOWN (0 << 4)
2740#define LVDS_CLKB_POWER_UP (3 << 4)
2741/*
2742 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2743 * setting for whether we are in dual-channel mode. The B3 pair will
2744 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2745 */
2746#define LVDS_B0B3_POWER_MASK (3 << 2)
2747#define LVDS_B0B3_POWER_DOWN (0 << 2)
2748#define LVDS_B0B3_POWER_UP (3 << 2)
2749
David Härdeman3c17fe42010-09-24 21:44:32 +02002750/* Video Data Island Packet control */
2751#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002752/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2753 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2754 * of the infoframe structure specified by CEA-861. */
2755#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002756#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002757#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002758/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002759#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002760#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002761#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002762#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002763#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2764#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002765#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002766#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2767#define VIDEO_DIP_SELECT_AVI (0 << 19)
2768#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2769#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002770#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002771#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2772#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2773#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002774#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002775/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002776#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2777#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002778#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002779#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2780#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002781#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002782
Jesse Barnes585fb112008-07-29 11:54:06 -07002783/* Panel power sequencing */
2784#define PP_STATUS 0x61200
2785#define PP_ON (1 << 31)
2786/*
2787 * Indicates that all dependencies of the panel are on:
2788 *
2789 * - PLL enabled
2790 * - pipe enabled
2791 * - LVDS/DVOB/DVOC on
2792 */
2793#define PP_READY (1 << 30)
2794#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002795#define PP_SEQUENCE_POWER_UP (1 << 28)
2796#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2797#define PP_SEQUENCE_MASK (3 << 28)
2798#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002799#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002800#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002801#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2802#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2803#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2804#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2805#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2806#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2807#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2808#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2809#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002810#define PP_CONTROL 0x61204
2811#define POWER_TARGET_ON (1 << 0)
2812#define PP_ON_DELAYS 0x61208
2813#define PP_OFF_DELAYS 0x6120c
2814#define PP_DIVISOR 0x61210
2815
2816/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002817#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002818#define PFIT_ENABLE (1 << 31)
2819#define PFIT_PIPE_MASK (3 << 29)
2820#define PFIT_PIPE_SHIFT 29
2821#define VERT_INTERP_DISABLE (0 << 10)
2822#define VERT_INTERP_BILINEAR (1 << 10)
2823#define VERT_INTERP_MASK (3 << 10)
2824#define VERT_AUTO_SCALE (1 << 9)
2825#define HORIZ_INTERP_DISABLE (0 << 6)
2826#define HORIZ_INTERP_BILINEAR (1 << 6)
2827#define HORIZ_INTERP_MASK (3 << 6)
2828#define HORIZ_AUTO_SCALE (1 << 5)
2829#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002830#define PFIT_FILTER_FUZZY (0 << 24)
2831#define PFIT_SCALING_AUTO (0 << 26)
2832#define PFIT_SCALING_PROGRAMMED (1 << 26)
2833#define PFIT_SCALING_PILLAR (2 << 26)
2834#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002835#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002836/* Pre-965 */
2837#define PFIT_VERT_SCALE_SHIFT 20
2838#define PFIT_VERT_SCALE_MASK 0xfff00000
2839#define PFIT_HORIZ_SCALE_SHIFT 4
2840#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2841/* 965+ */
2842#define PFIT_VERT_SCALE_SHIFT_965 16
2843#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2844#define PFIT_HORIZ_SCALE_SHIFT_965 0
2845#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2846
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002847#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002848
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002849#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2850#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002851#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2852 _VLV_BLC_PWM_CTL2_B)
2853
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002854#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2855#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002856#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2857 _VLV_BLC_PWM_CTL_B)
2858
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002859#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2860#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002861#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2862 _VLV_BLC_HIST_CTL_B)
2863
Jesse Barnes585fb112008-07-29 11:54:06 -07002864/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002865#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002866#define BLM_PWM_ENABLE (1 << 31)
2867#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2868#define BLM_PIPE_SELECT (1 << 29)
2869#define BLM_PIPE_SELECT_IVB (3 << 29)
2870#define BLM_PIPE_A (0 << 29)
2871#define BLM_PIPE_B (1 << 29)
2872#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002873#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2874#define BLM_TRANSCODER_B BLM_PIPE_B
2875#define BLM_TRANSCODER_C BLM_PIPE_C
2876#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002877#define BLM_PIPE(pipe) ((pipe) << 29)
2878#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2879#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2880#define BLM_PHASE_IN_ENABLE (1 << 25)
2881#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2882#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2883#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2884#define BLM_PHASE_IN_COUNT_SHIFT (8)
2885#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2886#define BLM_PHASE_IN_INCR_SHIFT (0)
2887#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002888#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002889/*
2890 * This is the most significant 15 bits of the number of backlight cycles in a
2891 * complete cycle of the modulated backlight control.
2892 *
2893 * The actual value is this field multiplied by two.
2894 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002895#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2896#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2897#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002898/*
2899 * This is the number of cycles out of the backlight modulation cycle for which
2900 * the backlight is on.
2901 *
2902 * This field must be no greater than the number of cycles in the complete
2903 * backlight modulation cycle.
2904 */
2905#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2906#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002907#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2908#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002909
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002910#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002911
Daniel Vetter7cf41602012-06-05 10:07:09 +02002912/* New registers for PCH-split platforms. Safe where new bits show up, the
2913 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2914#define BLC_PWM_CPU_CTL2 0x48250
2915#define BLC_PWM_CPU_CTL 0x48254
2916
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002917#define HSW_BLC_PWM2_CTL 0x48350
2918
Daniel Vetter7cf41602012-06-05 10:07:09 +02002919/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2920 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2921#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002922#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002923#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2924#define BLM_PCH_POLARITY (1 << 29)
2925#define BLC_PWM_PCH_CTL2 0xc8254
2926
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002927#define UTIL_PIN_CTL 0x48400
2928#define UTIL_PIN_ENABLE (1 << 31)
2929
2930#define PCH_GTC_CTL 0xe7000
2931#define PCH_GTC_ENABLE (1 << 31)
2932
Jesse Barnes585fb112008-07-29 11:54:06 -07002933/* TV port control */
2934#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03002935/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07002936# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002937/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07002938# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002939/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002940# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002941/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002942# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002943/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002944# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002945/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002946# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2947# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002948/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07002949# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002950/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07002951# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002952/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07002953# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002954/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07002955# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002956/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07002957# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002958/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07002959# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002960/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07002961# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002962/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07002963# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002964/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002965# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002966/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002967 * Enables a fix for the 915GM only.
2968 *
2969 * Not sure what it does.
2970 */
2971# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002972/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002973# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002974# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002975/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07002976# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002977/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07002978# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002979/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07002980# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002981/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07002982# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002983/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07002984# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002985/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07002986# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002987/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07002988# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002989/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07002990# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002991/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07002992# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002993/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002994 * This test mode forces the DACs to 50% of full output.
2995 *
2996 * This is used for load detection in combination with TVDAC_SENSE_MASK
2997 */
2998# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2999# define TV_TEST_MODE_MASK (7 << 0)
3000
3001#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003002# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003003/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003004 * Reports that DAC state change logic has reported change (RO).
3005 *
3006 * This gets cleared when TV_DAC_STATE_EN is cleared
3007*/
3008# define TVDAC_STATE_CHG (1 << 31)
3009# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003010/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003011# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003012/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003013# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003014/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003015# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003016/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003017 * Enables DAC state detection logic, for load-based TV detection.
3018 *
3019 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3020 * to off, for load detection to work.
3021 */
3022# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003023/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003024# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003025/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003026# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003027/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003028# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003029/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003030# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003031/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003032# define ENC_TVDAC_SLEW_FAST (1 << 6)
3033# define DAC_A_1_3_V (0 << 4)
3034# define DAC_A_1_1_V (1 << 4)
3035# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003036# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003037# define DAC_B_1_3_V (0 << 2)
3038# define DAC_B_1_1_V (1 << 2)
3039# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003040# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003041# define DAC_C_1_3_V (0 << 0)
3042# define DAC_C_1_1_V (1 << 0)
3043# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003044# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003045
Ville Syrjälä646b4262014-04-25 20:14:30 +03003046/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003047 * CSC coefficients are stored in a floating point format with 9 bits of
3048 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3049 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3050 * -1 (0x3) being the only legal negative value.
3051 */
3052#define TV_CSC_Y 0x68010
3053# define TV_RY_MASK 0x07ff0000
3054# define TV_RY_SHIFT 16
3055# define TV_GY_MASK 0x00000fff
3056# define TV_GY_SHIFT 0
3057
3058#define TV_CSC_Y2 0x68014
3059# define TV_BY_MASK 0x07ff0000
3060# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003061/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003062 * Y attenuation for component video.
3063 *
3064 * Stored in 1.9 fixed point.
3065 */
3066# define TV_AY_MASK 0x000003ff
3067# define TV_AY_SHIFT 0
3068
3069#define TV_CSC_U 0x68018
3070# define TV_RU_MASK 0x07ff0000
3071# define TV_RU_SHIFT 16
3072# define TV_GU_MASK 0x000007ff
3073# define TV_GU_SHIFT 0
3074
3075#define TV_CSC_U2 0x6801c
3076# define TV_BU_MASK 0x07ff0000
3077# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003078/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003079 * U attenuation for component video.
3080 *
3081 * Stored in 1.9 fixed point.
3082 */
3083# define TV_AU_MASK 0x000003ff
3084# define TV_AU_SHIFT 0
3085
3086#define TV_CSC_V 0x68020
3087# define TV_RV_MASK 0x0fff0000
3088# define TV_RV_SHIFT 16
3089# define TV_GV_MASK 0x000007ff
3090# define TV_GV_SHIFT 0
3091
3092#define TV_CSC_V2 0x68024
3093# define TV_BV_MASK 0x07ff0000
3094# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003095/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003096 * V attenuation for component video.
3097 *
3098 * Stored in 1.9 fixed point.
3099 */
3100# define TV_AV_MASK 0x000007ff
3101# define TV_AV_SHIFT 0
3102
3103#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003104/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003105# define TV_BRIGHTNESS_MASK 0xff000000
3106# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003107/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003108# define TV_CONTRAST_MASK 0x00ff0000
3109# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003110/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003111# define TV_SATURATION_MASK 0x0000ff00
3112# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003113/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003114# define TV_HUE_MASK 0x000000ff
3115# define TV_HUE_SHIFT 0
3116
3117#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003118/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003119# define TV_BLACK_LEVEL_MASK 0x01ff0000
3120# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003121/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003122# define TV_BLANK_LEVEL_MASK 0x000001ff
3123# define TV_BLANK_LEVEL_SHIFT 0
3124
3125#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003126/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003127# define TV_HSYNC_END_MASK 0x1fff0000
3128# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003129/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003130# define TV_HTOTAL_MASK 0x00001fff
3131# define TV_HTOTAL_SHIFT 0
3132
3133#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003134/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003135# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003136/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003137# define TV_HBURST_START_SHIFT 16
3138# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003139/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003140# define TV_HBURST_LEN_SHIFT 0
3141# define TV_HBURST_LEN_MASK 0x0001fff
3142
3143#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003144/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003145# define TV_HBLANK_END_SHIFT 16
3146# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003147/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003148# define TV_HBLANK_START_SHIFT 0
3149# define TV_HBLANK_START_MASK 0x0001fff
3150
3151#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003152/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003153# define TV_NBR_END_SHIFT 16
3154# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003155/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003156# define TV_VI_END_F1_SHIFT 8
3157# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003158/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003159# define TV_VI_END_F2_SHIFT 0
3160# define TV_VI_END_F2_MASK 0x0000003f
3161
3162#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003163/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003164# define TV_VSYNC_LEN_MASK 0x07ff0000
3165# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003166/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003167 * number of half lines.
3168 */
3169# define TV_VSYNC_START_F1_MASK 0x00007f00
3170# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003171/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003172 * Offset of the start of vsync in field 2, measured in one less than the
3173 * number of half lines.
3174 */
3175# define TV_VSYNC_START_F2_MASK 0x0000007f
3176# define TV_VSYNC_START_F2_SHIFT 0
3177
3178#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003179/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003180# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003181/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003182# define TV_VEQ_LEN_MASK 0x007f0000
3183# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003184/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003185 * the number of half lines.
3186 */
3187# define TV_VEQ_START_F1_MASK 0x0007f00
3188# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003189/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003190 * Offset of the start of equalization in field 2, measured in one less than
3191 * the number of half lines.
3192 */
3193# define TV_VEQ_START_F2_MASK 0x000007f
3194# define TV_VEQ_START_F2_SHIFT 0
3195
3196#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003197/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003198 * Offset to start of vertical colorburst, measured in one less than the
3199 * number of lines from vertical start.
3200 */
3201# define TV_VBURST_START_F1_MASK 0x003f0000
3202# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003203/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003204 * Offset to the end of vertical colorburst, measured in one less than the
3205 * number of lines from the start of NBR.
3206 */
3207# define TV_VBURST_END_F1_MASK 0x000000ff
3208# define TV_VBURST_END_F1_SHIFT 0
3209
3210#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003211/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003212 * Offset to start of vertical colorburst, measured in one less than the
3213 * number of lines from vertical start.
3214 */
3215# define TV_VBURST_START_F2_MASK 0x003f0000
3216# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003217/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003218 * Offset to the end of vertical colorburst, measured in one less than the
3219 * number of lines from the start of NBR.
3220 */
3221# define TV_VBURST_END_F2_MASK 0x000000ff
3222# define TV_VBURST_END_F2_SHIFT 0
3223
3224#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003225/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003226 * Offset to start of vertical colorburst, measured in one less than the
3227 * number of lines from vertical start.
3228 */
3229# define TV_VBURST_START_F3_MASK 0x003f0000
3230# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003231/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003232 * Offset to the end of vertical colorburst, measured in one less than the
3233 * number of lines from the start of NBR.
3234 */
3235# define TV_VBURST_END_F3_MASK 0x000000ff
3236# define TV_VBURST_END_F3_SHIFT 0
3237
3238#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003239/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003240 * Offset to start of vertical colorburst, measured in one less than the
3241 * number of lines from vertical start.
3242 */
3243# define TV_VBURST_START_F4_MASK 0x003f0000
3244# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003245/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003246 * Offset to the end of vertical colorburst, measured in one less than the
3247 * number of lines from the start of NBR.
3248 */
3249# define TV_VBURST_END_F4_MASK 0x000000ff
3250# define TV_VBURST_END_F4_SHIFT 0
3251
3252#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003253/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003254# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003255/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003256# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003257/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003258# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003259/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003260# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003261/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003262# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003263/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003264# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003265/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003266# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003267/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003268# define TV_BURST_LEVEL_MASK 0x00ff0000
3269# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003270/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003271# define TV_SCDDA1_INC_MASK 0x00000fff
3272# define TV_SCDDA1_INC_SHIFT 0
3273
3274#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003275/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003276# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3277# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003278/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003279# define TV_SCDDA2_INC_MASK 0x00007fff
3280# define TV_SCDDA2_INC_SHIFT 0
3281
3282#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003283/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003284# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3285# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003286/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003287# define TV_SCDDA3_INC_MASK 0x00007fff
3288# define TV_SCDDA3_INC_SHIFT 0
3289
3290#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003291/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003292# define TV_XPOS_MASK 0x1fff0000
3293# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003294/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003295# define TV_YPOS_MASK 0x00000fff
3296# define TV_YPOS_SHIFT 0
3297
3298#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003299/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003300# define TV_XSIZE_MASK 0x1fff0000
3301# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003302/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003303 * Vertical size of the display window, measured in pixels.
3304 *
3305 * Must be even for interlaced modes.
3306 */
3307# define TV_YSIZE_MASK 0x00000fff
3308# define TV_YSIZE_SHIFT 0
3309
3310#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003311/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003312 * Enables automatic scaling calculation.
3313 *
3314 * If set, the rest of the registers are ignored, and the calculated values can
3315 * be read back from the register.
3316 */
3317# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003318/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003319 * Disables the vertical filter.
3320 *
3321 * This is required on modes more than 1024 pixels wide */
3322# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003323/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003324# define TV_VADAPT (1 << 28)
3325# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003326/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003327# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003328/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003329# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003330/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003331# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003332/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003333 * Sets the horizontal scaling factor.
3334 *
3335 * This should be the fractional part of the horizontal scaling factor divided
3336 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3337 *
3338 * (src width - 1) / ((oversample * dest width) - 1)
3339 */
3340# define TV_HSCALE_FRAC_MASK 0x00003fff
3341# define TV_HSCALE_FRAC_SHIFT 0
3342
3343#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003344/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003345 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3346 *
3347 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3348 */
3349# define TV_VSCALE_INT_MASK 0x00038000
3350# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003351/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003352 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3353 *
3354 * \sa TV_VSCALE_INT_MASK
3355 */
3356# define TV_VSCALE_FRAC_MASK 0x00007fff
3357# define TV_VSCALE_FRAC_SHIFT 0
3358
3359#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003360/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003361 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3362 *
3363 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3364 *
3365 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3366 */
3367# define TV_VSCALE_IP_INT_MASK 0x00038000
3368# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003369/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003370 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3371 *
3372 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3373 *
3374 * \sa TV_VSCALE_IP_INT_MASK
3375 */
3376# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3377# define TV_VSCALE_IP_FRAC_SHIFT 0
3378
3379#define TV_CC_CONTROL 0x68090
3380# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003381/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003382 * Specifies which field to send the CC data in.
3383 *
3384 * CC data is usually sent in field 0.
3385 */
3386# define TV_CC_FID_MASK (1 << 27)
3387# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003388/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003389# define TV_CC_HOFF_MASK 0x03ff0000
3390# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003391/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003392# define TV_CC_LINE_MASK 0x0000003f
3393# define TV_CC_LINE_SHIFT 0
3394
3395#define TV_CC_DATA 0x68094
3396# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003397/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003398# define TV_CC_DATA_2_MASK 0x007f0000
3399# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003400/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003401# define TV_CC_DATA_1_MASK 0x0000007f
3402# define TV_CC_DATA_1_SHIFT 0
3403
3404#define TV_H_LUMA_0 0x68100
3405#define TV_H_LUMA_59 0x681ec
3406#define TV_H_CHROMA_0 0x68200
3407#define TV_H_CHROMA_59 0x682ec
3408#define TV_V_LUMA_0 0x68300
3409#define TV_V_LUMA_42 0x683a8
3410#define TV_V_CHROMA_0 0x68400
3411#define TV_V_CHROMA_42 0x684a8
3412
Keith Packard040d87f2009-05-30 20:42:33 -07003413/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003414#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003415#define DP_B 0x64100
3416#define DP_C 0x64200
3417#define DP_D 0x64300
3418
3419#define DP_PORT_EN (1 << 31)
3420#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003421#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003422#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3423#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003424
Keith Packard040d87f2009-05-30 20:42:33 -07003425/* Link training mode - select a suitable mode for each stage */
3426#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3427#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3428#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3429#define DP_LINK_TRAIN_OFF (3 << 28)
3430#define DP_LINK_TRAIN_MASK (3 << 28)
3431#define DP_LINK_TRAIN_SHIFT 28
3432
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433/* CPT Link training mode */
3434#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3435#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3436#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3437#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3438#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3439#define DP_LINK_TRAIN_SHIFT_CPT 8
3440
Keith Packard040d87f2009-05-30 20:42:33 -07003441/* Signal voltages. These are mostly controlled by the other end */
3442#define DP_VOLTAGE_0_4 (0 << 25)
3443#define DP_VOLTAGE_0_6 (1 << 25)
3444#define DP_VOLTAGE_0_8 (2 << 25)
3445#define DP_VOLTAGE_1_2 (3 << 25)
3446#define DP_VOLTAGE_MASK (7 << 25)
3447#define DP_VOLTAGE_SHIFT 25
3448
3449/* Signal pre-emphasis levels, like voltages, the other end tells us what
3450 * they want
3451 */
3452#define DP_PRE_EMPHASIS_0 (0 << 22)
3453#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3454#define DP_PRE_EMPHASIS_6 (2 << 22)
3455#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3456#define DP_PRE_EMPHASIS_MASK (7 << 22)
3457#define DP_PRE_EMPHASIS_SHIFT 22
3458
3459/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003460#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003461#define DP_PORT_WIDTH_MASK (7 << 19)
3462
3463/* Mystic DPCD version 1.1 special mode */
3464#define DP_ENHANCED_FRAMING (1 << 18)
3465
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003466/* eDP */
3467#define DP_PLL_FREQ_270MHZ (0 << 16)
3468#define DP_PLL_FREQ_160MHZ (1 << 16)
3469#define DP_PLL_FREQ_MASK (3 << 16)
3470
Ville Syrjälä646b4262014-04-25 20:14:30 +03003471/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003472#define DP_PORT_REVERSAL (1 << 15)
3473
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003474/* eDP */
3475#define DP_PLL_ENABLE (1 << 14)
3476
Ville Syrjälä646b4262014-04-25 20:14:30 +03003477/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003478#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3479
3480#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003481#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003482
Ville Syrjälä646b4262014-04-25 20:14:30 +03003483/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003484#define DP_COLOR_RANGE_16_235 (1 << 8)
3485
Ville Syrjälä646b4262014-04-25 20:14:30 +03003486/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003487#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3488
Ville Syrjälä646b4262014-04-25 20:14:30 +03003489/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003490#define DP_SYNC_VS_HIGH (1 << 4)
3491#define DP_SYNC_HS_HIGH (1 << 3)
3492
Ville Syrjälä646b4262014-04-25 20:14:30 +03003493/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003494#define DP_DETECTED (1 << 2)
3495
Ville Syrjälä646b4262014-04-25 20:14:30 +03003496/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003497 * signal sink for DDC etc. Max packet size supported
3498 * is 20 bytes in each direction, hence the 5 fixed
3499 * data registers
3500 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003501#define DPA_AUX_CH_CTL 0x64010
3502#define DPA_AUX_CH_DATA1 0x64014
3503#define DPA_AUX_CH_DATA2 0x64018
3504#define DPA_AUX_CH_DATA3 0x6401c
3505#define DPA_AUX_CH_DATA4 0x64020
3506#define DPA_AUX_CH_DATA5 0x64024
3507
Keith Packard040d87f2009-05-30 20:42:33 -07003508#define DPB_AUX_CH_CTL 0x64110
3509#define DPB_AUX_CH_DATA1 0x64114
3510#define DPB_AUX_CH_DATA2 0x64118
3511#define DPB_AUX_CH_DATA3 0x6411c
3512#define DPB_AUX_CH_DATA4 0x64120
3513#define DPB_AUX_CH_DATA5 0x64124
3514
3515#define DPC_AUX_CH_CTL 0x64210
3516#define DPC_AUX_CH_DATA1 0x64214
3517#define DPC_AUX_CH_DATA2 0x64218
3518#define DPC_AUX_CH_DATA3 0x6421c
3519#define DPC_AUX_CH_DATA4 0x64220
3520#define DPC_AUX_CH_DATA5 0x64224
3521
3522#define DPD_AUX_CH_CTL 0x64310
3523#define DPD_AUX_CH_DATA1 0x64314
3524#define DPD_AUX_CH_DATA2 0x64318
3525#define DPD_AUX_CH_DATA3 0x6431c
3526#define DPD_AUX_CH_DATA4 0x64320
3527#define DPD_AUX_CH_DATA5 0x64324
3528
3529#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3530#define DP_AUX_CH_CTL_DONE (1 << 30)
3531#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3532#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3533#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3534#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3535#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3536#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3537#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3538#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3539#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3540#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3541#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3542#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3543#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3544#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3545#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3546#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3547#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3548#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3549#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3550
3551/*
3552 * Computing GMCH M and N values for the Display Port link
3553 *
3554 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3555 *
3556 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3557 *
3558 * The GMCH value is used internally
3559 *
3560 * bytes_per_pixel is the number of bytes coming out of the plane,
3561 * which is after the LUTs, so we want the bytes for our color format.
3562 * For our current usage, this is always 3, one byte for R, G and B.
3563 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003564#define _PIPEA_DATA_M_G4X 0x70050
3565#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003566
3567/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003568#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003569#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003570#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003571
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003572#define DATA_LINK_M_N_MASK (0xffffff)
3573#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003574
Daniel Vettere3b95f12013-05-03 11:49:49 +02003575#define _PIPEA_DATA_N_G4X 0x70054
3576#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003577#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3578
3579/*
3580 * Computing Link M and N values for the Display Port link
3581 *
3582 * Link M / N = pixel_clock / ls_clk
3583 *
3584 * (the DP spec calls pixel_clock the 'strm_clk')
3585 *
3586 * The Link value is transmitted in the Main Stream
3587 * Attributes and VB-ID.
3588 */
3589
Daniel Vettere3b95f12013-05-03 11:49:49 +02003590#define _PIPEA_LINK_M_G4X 0x70060
3591#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003592#define PIPEA_DP_LINK_M_MASK (0xffffff)
3593
Daniel Vettere3b95f12013-05-03 11:49:49 +02003594#define _PIPEA_LINK_N_G4X 0x70064
3595#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003596#define PIPEA_DP_LINK_N_MASK (0xffffff)
3597
Daniel Vettere3b95f12013-05-03 11:49:49 +02003598#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3599#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3600#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3601#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003602
Jesse Barnes585fb112008-07-29 11:54:06 -07003603/* Display & cursor control */
3604
3605/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003606#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003607#define DSL_LINEMASK_GEN2 0x00000fff
3608#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003609#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003610#define PIPECONF_ENABLE (1<<31)
3611#define PIPECONF_DISABLE 0
3612#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003613#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003614#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003615#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003616#define PIPECONF_SINGLE_WIDE 0
3617#define PIPECONF_PIPE_UNLOCKED 0
3618#define PIPECONF_PIPE_LOCKED (1<<25)
3619#define PIPECONF_PALETTE 0
3620#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003621#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003622#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003623#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003624/* Note that pre-gen3 does not support interlaced display directly. Panel
3625 * fitting must be disabled on pre-ilk for interlaced. */
3626#define PIPECONF_PROGRESSIVE (0 << 21)
3627#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3628#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3629#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3630#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3631/* Ironlake and later have a complete new set of values for interlaced. PFIT
3632 * means panel fitter required, PF means progressive fetch, DBL means power
3633 * saving pixel doubling. */
3634#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3635#define PIPECONF_INTERLACED_ILK (3 << 21)
3636#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3637#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003638#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303639#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003640#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003641#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003642#define PIPECONF_BPC_MASK (0x7 << 5)
3643#define PIPECONF_8BPC (0<<5)
3644#define PIPECONF_10BPC (1<<5)
3645#define PIPECONF_6BPC (2<<5)
3646#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003647#define PIPECONF_DITHER_EN (1<<4)
3648#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3649#define PIPECONF_DITHER_TYPE_SP (0<<2)
3650#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3651#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3652#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003653#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003654#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003655#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003656#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3657#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003658#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003659#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003660#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003661#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3662#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3663#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3664#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003665#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003666#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3667#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3668#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003669#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003670#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003671#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3672#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003673#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003674#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003675#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003676#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003677#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3678#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003679#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3680#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003681#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003682#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003683#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003684#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3685#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3686#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3687#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3688#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003689#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003690#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003691#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3692#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003693#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003694#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003695#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3696#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003697#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003698#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003699#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003700#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3701
Imre Deak755e9012014-02-10 18:42:47 +02003702#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3703#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3704
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003705#define PIPE_A_OFFSET 0x70000
3706#define PIPE_B_OFFSET 0x71000
3707#define PIPE_C_OFFSET 0x72000
3708#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003709/*
3710 * There's actually no pipe EDP. Some pipe registers have
3711 * simply shifted from the pipe to the transcoder, while
3712 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3713 * to access such registers in transcoder EDP.
3714 */
3715#define PIPE_EDP_OFFSET 0x7f000
3716
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003717#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3718 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3719 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003720
3721#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3722#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3723#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3724#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3725#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003726
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003727#define _PIPE_MISC_A 0x70030
3728#define _PIPE_MISC_B 0x71030
3729#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3730#define PIPEMISC_DITHER_8_BPC (0<<5)
3731#define PIPEMISC_DITHER_10_BPC (1<<5)
3732#define PIPEMISC_DITHER_6_BPC (2<<5)
3733#define PIPEMISC_DITHER_12_BPC (3<<5)
3734#define PIPEMISC_DITHER_ENABLE (1<<4)
3735#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3736#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003737#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003738
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003739#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003740#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003741#define PIPEB_HLINE_INT_EN (1<<28)
3742#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003743#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3744#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3745#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003746#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003747#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003748#define PIPEA_HLINE_INT_EN (1<<20)
3749#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003750#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3751#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003752#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003753#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3754#define PIPEC_HLINE_INT_EN (1<<12)
3755#define PIPEC_VBLANK_INT_EN (1<<11)
3756#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3757#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3758#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003759
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003760#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3761#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3762#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3763#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3764#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003765#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3766#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3767#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3768#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3769#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3770#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3771#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3772#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3773#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003774#define DPINVGTT_EN_MASK_CHV 0xfff0000
3775#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3776#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3777#define PLANEC_INVALID_GTT_STATUS (1<<9)
3778#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003779#define CURSORB_INVALID_GTT_STATUS (1<<7)
3780#define CURSORA_INVALID_GTT_STATUS (1<<6)
3781#define SPRITED_INVALID_GTT_STATUS (1<<5)
3782#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3783#define PLANEB_INVALID_GTT_STATUS (1<<3)
3784#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3785#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3786#define PLANEA_INVALID_GTT_STATUS (1<<0)
3787#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003788#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003789
Jesse Barnes585fb112008-07-29 11:54:06 -07003790#define DSPARB 0x70030
3791#define DSPARB_CSTART_MASK (0x7f << 7)
3792#define DSPARB_CSTART_SHIFT 7
3793#define DSPARB_BSTART_MASK (0x7f)
3794#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003795#define DSPARB_BEND_SHIFT 9 /* on 855 */
3796#define DSPARB_AEND_SHIFT 0
3797
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003798#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003799#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003800#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003801#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003802#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003803#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003804#define DSPFW_PLANEB_MASK (0x7f<<8)
3805#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003806#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003807#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003808#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003809#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003810#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003811#define DSPFW_HPLL_SR_EN (1<<31)
3812#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003813#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003814#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3815#define DSPFW_HPLL_CURSOR_SHIFT 16
3816#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3817#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003818#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3819#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003820
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003821/* drain latency register values*/
3822#define DRAIN_LATENCY_PRECISION_32 32
3823#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003824#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003825#define DDL_CURSORA_PRECISION_32 (1<<31)
3826#define DDL_CURSORA_PRECISION_16 (0<<31)
3827#define DDL_CURSORA_SHIFT 24
Ville Syrjäläc294c542014-04-09 13:28:13 +03003828#define DDL_SPRITEB_PRECISION_32 (1<<23)
3829#define DDL_SPRITEB_PRECISION_16 (0<<23)
3830#define DDL_SPRITEB_SHIFT 16
3831#define DDL_SPRITEA_PRECISION_32 (1<<15)
3832#define DDL_SPRITEA_PRECISION_16 (0<<15)
3833#define DDL_SPRITEA_SHIFT 8
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003834#define DDL_PLANEA_PRECISION_32 (1<<7)
3835#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003836#define DDL_PLANEA_SHIFT 0
3837
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003838#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003839#define DDL_CURSORB_PRECISION_32 (1<<31)
3840#define DDL_CURSORB_PRECISION_16 (0<<31)
3841#define DDL_CURSORB_SHIFT 24
Ville Syrjäläc294c542014-04-09 13:28:13 +03003842#define DDL_SPRITED_PRECISION_32 (1<<23)
3843#define DDL_SPRITED_PRECISION_16 (0<<23)
3844#define DDL_SPRITED_SHIFT 16
3845#define DDL_SPRITEC_PRECISION_32 (1<<15)
3846#define DDL_SPRITEC_PRECISION_16 (0<<15)
3847#define DDL_SPRITEC_SHIFT 8
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003848#define DDL_PLANEB_PRECISION_32 (1<<7)
3849#define DDL_PLANEB_PRECISION_16 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003850#define DDL_PLANEB_SHIFT 0
3851
3852#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3853#define DDL_CURSORC_PRECISION_32 (1<<31)
3854#define DDL_CURSORC_PRECISION_16 (0<<31)
3855#define DDL_CURSORC_SHIFT 24
3856#define DDL_SPRITEF_PRECISION_32 (1<<23)
3857#define DDL_SPRITEF_PRECISION_16 (0<<23)
3858#define DDL_SPRITEF_SHIFT 16
3859#define DDL_SPRITEE_PRECISION_32 (1<<15)
3860#define DDL_SPRITEE_PRECISION_16 (0<<15)
3861#define DDL_SPRITEE_SHIFT 8
3862#define DDL_PLANEC_PRECISION_32 (1<<7)
3863#define DDL_PLANEC_PRECISION_16 (0<<7)
3864#define DDL_PLANEC_SHIFT 0
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003865
Shaohua Li7662c8b2009-06-26 11:23:55 +08003866/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003867#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003868#define I915_FIFO_LINE_SIZE 64
3869#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003870
Jesse Barnesceb04242012-03-28 13:39:22 -07003871#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003872#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003873#define I965_FIFO_SIZE 512
3874#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003875#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003876#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003877#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003878
Jesse Barnesceb04242012-03-28 13:39:22 -07003879#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003880#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003881#define I915_MAX_WM 0x3f
3882
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003883#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3884#define PINEVIEW_FIFO_LINE_SIZE 64
3885#define PINEVIEW_MAX_WM 0x1ff
3886#define PINEVIEW_DFT_WM 0x3f
3887#define PINEVIEW_DFT_HPLLOFF_WM 0
3888#define PINEVIEW_GUARD_WM 10
3889#define PINEVIEW_CURSOR_FIFO 64
3890#define PINEVIEW_CURSOR_MAX_WM 0x3f
3891#define PINEVIEW_CURSOR_DFT_WM 0
3892#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003893
Jesse Barnesceb04242012-03-28 13:39:22 -07003894#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003895#define I965_CURSOR_FIFO 64
3896#define I965_CURSOR_MAX_WM 32
3897#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003898
3899/* define the Watermark register on Ironlake */
3900#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003901#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003902#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003903#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003904#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003905#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003906
3907#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003908#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003909#define WM1_LP_ILK 0x45108
3910#define WM1_LP_SR_EN (1<<31)
3911#define WM1_LP_LATENCY_SHIFT 24
3912#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003913#define WM1_LP_FBC_MASK (0xf<<20)
3914#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003915#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003916#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003917#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003918#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003919#define WM2_LP_ILK 0x4510c
3920#define WM2_LP_EN (1<<31)
3921#define WM3_LP_ILK 0x45110
3922#define WM3_LP_EN (1<<31)
3923#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003924#define WM2S_LP_IVB 0x45124
3925#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003926#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003927
Paulo Zanonicca32e92013-05-31 11:45:06 -03003928#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3929 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3930 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3931
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003932/* Memory latency timer register */
3933#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003934#define MLTR_WM1_SHIFT 0
3935#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003936/* the unit of memory self-refresh latency time is 0.5us */
3937#define ILK_SRLT_MASK 0x3f
3938
Yuanhan Liu13982612010-12-15 15:42:31 +08003939
3940/* the address where we get all kinds of latency value */
3941#define SSKPD 0x5d10
3942#define SSKPD_WM_MASK 0x3f
3943#define SSKPD_WM0_SHIFT 0
3944#define SSKPD_WM1_SHIFT 8
3945#define SSKPD_WM2_SHIFT 16
3946#define SSKPD_WM3_SHIFT 24
3947
Jesse Barnes585fb112008-07-29 11:54:06 -07003948/*
3949 * The two pipe frame counter registers are not synchronized, so
3950 * reading a stable value is somewhat tricky. The following code
3951 * should work:
3952 *
3953 * do {
3954 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3955 * PIPE_FRAME_HIGH_SHIFT;
3956 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3957 * PIPE_FRAME_LOW_SHIFT);
3958 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3959 * PIPE_FRAME_HIGH_SHIFT);
3960 * } while (high1 != high2);
3961 * frame = (high1 << 8) | low1;
3962 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003963#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003964#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3965#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003966#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003967#define PIPE_FRAME_LOW_MASK 0xff000000
3968#define PIPE_FRAME_LOW_SHIFT 24
3969#define PIPE_PIXEL_MASK 0x00ffffff
3970#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003971/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03003972#define _PIPEA_FRMCOUNT_GM45 0x70040
3973#define _PIPEA_FLIPCOUNT_GM45 0x70044
3974#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03003975#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003976
3977/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003978#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04003979/* Old style CUR*CNTR flags (desktop 8xx) */
3980#define CURSOR_ENABLE 0x80000000
3981#define CURSOR_GAMMA_ENABLE 0x40000000
3982#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003983#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003984#define CURSOR_FORMAT_SHIFT 24
3985#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3986#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3987#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3988#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3989#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3990#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3991/* New style CUR*CNTR flags */
3992#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003993#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303994#define CURSOR_MODE_128_32B_AX 0x02
3995#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003996#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303997#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3998#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003999#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004000#define MCURSOR_PIPE_SELECT (1 << 28)
4001#define MCURSOR_PIPE_A 0x00
4002#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004003#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004004#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004005#define _CURABASE 0x70084
4006#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004007#define CURSOR_POS_MASK 0x007FF
4008#define CURSOR_POS_SIGN 0x8000
4009#define CURSOR_X_SHIFT 0
4010#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04004011#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004012#define _CURBCNTR 0x700c0
4013#define _CURBBASE 0x700c4
4014#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004015
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004016#define _CURBCNTR_IVB 0x71080
4017#define _CURBBASE_IVB 0x71084
4018#define _CURBPOS_IVB 0x71088
4019
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004020#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4021 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4022 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004023
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004024#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4025#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4026#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4027
4028#define CURSOR_A_OFFSET 0x70080
4029#define CURSOR_B_OFFSET 0x700c0
4030#define CHV_CURSOR_C_OFFSET 0x700e0
4031#define IVB_CURSOR_B_OFFSET 0x71080
4032#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004033
Jesse Barnes585fb112008-07-29 11:54:06 -07004034/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004035#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004036#define DISPLAY_PLANE_ENABLE (1<<31)
4037#define DISPLAY_PLANE_DISABLE 0
4038#define DISPPLANE_GAMMA_ENABLE (1<<30)
4039#define DISPPLANE_GAMMA_DISABLE 0
4040#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004041#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004042#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004043#define DISPPLANE_BGRA555 (0x3<<26)
4044#define DISPPLANE_BGRX555 (0x4<<26)
4045#define DISPPLANE_BGRX565 (0x5<<26)
4046#define DISPPLANE_BGRX888 (0x6<<26)
4047#define DISPPLANE_BGRA888 (0x7<<26)
4048#define DISPPLANE_RGBX101010 (0x8<<26)
4049#define DISPPLANE_RGBA101010 (0x9<<26)
4050#define DISPPLANE_BGRX101010 (0xa<<26)
4051#define DISPPLANE_RGBX161616 (0xc<<26)
4052#define DISPPLANE_RGBX888 (0xe<<26)
4053#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004054#define DISPPLANE_STEREO_ENABLE (1<<25)
4055#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004056#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004057#define DISPPLANE_SEL_PIPE_SHIFT 24
4058#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004059#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004060#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004061#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4062#define DISPPLANE_SRC_KEY_DISABLE 0
4063#define DISPPLANE_LINE_DOUBLE (1<<20)
4064#define DISPPLANE_NO_LINE_DOUBLE 0
4065#define DISPPLANE_STEREO_POLARITY_FIRST 0
4066#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004067#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004068#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004069#define _DSPAADDR 0x70184
4070#define _DSPASTRIDE 0x70188
4071#define _DSPAPOS 0x7018C /* reserved */
4072#define _DSPASIZE 0x70190
4073#define _DSPASURF 0x7019C /* 965+ only */
4074#define _DSPATILEOFF 0x701A4 /* 965+ only */
4075#define _DSPAOFFSET 0x701A4 /* HSW */
4076#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004077
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004078#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4079#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4080#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4081#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4082#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4083#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4084#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004085#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004086#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4087#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004088
Armin Reese446f2542012-03-30 16:20:16 -07004089/* Display/Sprite base address macros */
4090#define DISP_BASEADDR_MASK (0xfffff000)
4091#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4092#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004093
Jesse Barnes585fb112008-07-29 11:54:06 -07004094/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004095#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4096#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4097#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4098#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4099#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4100#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4101#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4102#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4103#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4104#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4105#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4106#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4107#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004108
4109/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004110#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4111#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4112#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004113#define _PIPEBFRAMEHIGH 0x71040
4114#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004115#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4116#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004117
Jesse Barnes585fb112008-07-29 11:54:06 -07004118
4119/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004120#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004121#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4122#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4123#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4124#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004125#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4126#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4127#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4128#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4129#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4130#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4131#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4132#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004133
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004134/* Sprite A control */
4135#define _DVSACNTR 0x72180
4136#define DVS_ENABLE (1<<31)
4137#define DVS_GAMMA_ENABLE (1<<30)
4138#define DVS_PIXFORMAT_MASK (3<<25)
4139#define DVS_FORMAT_YUV422 (0<<25)
4140#define DVS_FORMAT_RGBX101010 (1<<25)
4141#define DVS_FORMAT_RGBX888 (2<<25)
4142#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004143#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004144#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004145#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004146#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4147#define DVS_YUV_ORDER_YUYV (0<<16)
4148#define DVS_YUV_ORDER_UYVY (1<<16)
4149#define DVS_YUV_ORDER_YVYU (2<<16)
4150#define DVS_YUV_ORDER_VYUY (3<<16)
4151#define DVS_DEST_KEY (1<<2)
4152#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4153#define DVS_TILED (1<<10)
4154#define _DVSALINOFF 0x72184
4155#define _DVSASTRIDE 0x72188
4156#define _DVSAPOS 0x7218c
4157#define _DVSASIZE 0x72190
4158#define _DVSAKEYVAL 0x72194
4159#define _DVSAKEYMSK 0x72198
4160#define _DVSASURF 0x7219c
4161#define _DVSAKEYMAXVAL 0x721a0
4162#define _DVSATILEOFF 0x721a4
4163#define _DVSASURFLIVE 0x721ac
4164#define _DVSASCALE 0x72204
4165#define DVS_SCALE_ENABLE (1<<31)
4166#define DVS_FILTER_MASK (3<<29)
4167#define DVS_FILTER_MEDIUM (0<<29)
4168#define DVS_FILTER_ENHANCING (1<<29)
4169#define DVS_FILTER_SOFTENING (2<<29)
4170#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4171#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4172#define _DVSAGAMC 0x72300
4173
4174#define _DVSBCNTR 0x73180
4175#define _DVSBLINOFF 0x73184
4176#define _DVSBSTRIDE 0x73188
4177#define _DVSBPOS 0x7318c
4178#define _DVSBSIZE 0x73190
4179#define _DVSBKEYVAL 0x73194
4180#define _DVSBKEYMSK 0x73198
4181#define _DVSBSURF 0x7319c
4182#define _DVSBKEYMAXVAL 0x731a0
4183#define _DVSBTILEOFF 0x731a4
4184#define _DVSBSURFLIVE 0x731ac
4185#define _DVSBSCALE 0x73204
4186#define _DVSBGAMC 0x73300
4187
4188#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4189#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4190#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4191#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4192#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004193#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004194#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4195#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4196#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004197#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4198#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004199#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004200
4201#define _SPRA_CTL 0x70280
4202#define SPRITE_ENABLE (1<<31)
4203#define SPRITE_GAMMA_ENABLE (1<<30)
4204#define SPRITE_PIXFORMAT_MASK (7<<25)
4205#define SPRITE_FORMAT_YUV422 (0<<25)
4206#define SPRITE_FORMAT_RGBX101010 (1<<25)
4207#define SPRITE_FORMAT_RGBX888 (2<<25)
4208#define SPRITE_FORMAT_RGBX161616 (3<<25)
4209#define SPRITE_FORMAT_YUV444 (4<<25)
4210#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004211#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004212#define SPRITE_SOURCE_KEY (1<<22)
4213#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4214#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4215#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4216#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4217#define SPRITE_YUV_ORDER_YUYV (0<<16)
4218#define SPRITE_YUV_ORDER_UYVY (1<<16)
4219#define SPRITE_YUV_ORDER_YVYU (2<<16)
4220#define SPRITE_YUV_ORDER_VYUY (3<<16)
4221#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4222#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4223#define SPRITE_TILED (1<<10)
4224#define SPRITE_DEST_KEY (1<<2)
4225#define _SPRA_LINOFF 0x70284
4226#define _SPRA_STRIDE 0x70288
4227#define _SPRA_POS 0x7028c
4228#define _SPRA_SIZE 0x70290
4229#define _SPRA_KEYVAL 0x70294
4230#define _SPRA_KEYMSK 0x70298
4231#define _SPRA_SURF 0x7029c
4232#define _SPRA_KEYMAX 0x702a0
4233#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004234#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004235#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004236#define _SPRA_SCALE 0x70304
4237#define SPRITE_SCALE_ENABLE (1<<31)
4238#define SPRITE_FILTER_MASK (3<<29)
4239#define SPRITE_FILTER_MEDIUM (0<<29)
4240#define SPRITE_FILTER_ENHANCING (1<<29)
4241#define SPRITE_FILTER_SOFTENING (2<<29)
4242#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4243#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4244#define _SPRA_GAMC 0x70400
4245
4246#define _SPRB_CTL 0x71280
4247#define _SPRB_LINOFF 0x71284
4248#define _SPRB_STRIDE 0x71288
4249#define _SPRB_POS 0x7128c
4250#define _SPRB_SIZE 0x71290
4251#define _SPRB_KEYVAL 0x71294
4252#define _SPRB_KEYMSK 0x71298
4253#define _SPRB_SURF 0x7129c
4254#define _SPRB_KEYMAX 0x712a0
4255#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004256#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004257#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004258#define _SPRB_SCALE 0x71304
4259#define _SPRB_GAMC 0x71400
4260
4261#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4262#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4263#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4264#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4265#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4266#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4267#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4268#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4269#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4270#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004271#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004272#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4273#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004274#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004275
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004276#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004277#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004278#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004279#define SP_PIXFORMAT_MASK (0xf<<26)
4280#define SP_FORMAT_YUV422 (0<<26)
4281#define SP_FORMAT_BGR565 (5<<26)
4282#define SP_FORMAT_BGRX8888 (6<<26)
4283#define SP_FORMAT_BGRA8888 (7<<26)
4284#define SP_FORMAT_RGBX1010102 (8<<26)
4285#define SP_FORMAT_RGBA1010102 (9<<26)
4286#define SP_FORMAT_RGBX8888 (0xe<<26)
4287#define SP_FORMAT_RGBA8888 (0xf<<26)
4288#define SP_SOURCE_KEY (1<<22)
4289#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4290#define SP_YUV_ORDER_YUYV (0<<16)
4291#define SP_YUV_ORDER_UYVY (1<<16)
4292#define SP_YUV_ORDER_YVYU (2<<16)
4293#define SP_YUV_ORDER_VYUY (3<<16)
4294#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004295#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4296#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4297#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4298#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4299#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4300#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4301#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4302#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4303#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4304#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4305#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004306
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004307#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4308#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4309#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4310#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4311#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4312#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4313#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4314#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4315#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4316#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4317#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4318#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004319
4320#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4321#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4322#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4323#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4324#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4325#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4326#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4327#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4328#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4329#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4330#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4331#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4332
Jesse Barnes585fb112008-07-29 11:54:06 -07004333/* VBIOS regs */
4334#define VGACNTRL 0x71400
4335# define VGA_DISP_DISABLE (1 << 31)
4336# define VGA_2X_MODE (1 << 30)
4337# define VGA_PIPE_B_SELECT (1 << 29)
4338
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004339#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4340
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004341/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004342
4343#define CPU_VGACNTRL 0x41000
4344
4345#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4346#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4347#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4348#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4349#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4350#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4351#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4352#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4353#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4354
4355/* refresh rate hardware control */
4356#define RR_HW_CTL 0x45300
4357#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4358#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4359
4360#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004361#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004362#define FDI_PLL_BIOS_1 0x46004
4363#define FDI_PLL_BIOS_2 0x46008
4364#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4365#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4366#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4367
Eric Anholt8956c8b2010-03-18 13:21:14 -07004368#define PCH_3DCGDIS0 0x46020
4369# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4370# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4371
Eric Anholt06f37752010-12-14 10:06:46 -08004372#define PCH_3DCGDIS1 0x46024
4373# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4374
Zhenyu Wangb9055052009-06-05 15:38:38 +08004375#define FDI_PLL_FREQ_CTL 0x46030
4376#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4377#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4378#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4379
4380
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004381#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004382#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004383#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004384#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004385
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004386#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004387#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004388#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004389#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004390
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004391#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004392#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004393#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004394#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004395
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004396#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004397#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004398#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004399#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004400
4401/* PIPEB timing regs are same start from 0x61000 */
4402
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004403#define _PIPEB_DATA_M1 0x61030
4404#define _PIPEB_DATA_N1 0x61034
4405#define _PIPEB_DATA_M2 0x61038
4406#define _PIPEB_DATA_N2 0x6103c
4407#define _PIPEB_LINK_M1 0x61040
4408#define _PIPEB_LINK_N1 0x61044
4409#define _PIPEB_LINK_M2 0x61048
4410#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004411
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004412#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4413#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4414#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4415#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4416#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4417#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4418#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4419#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004420
4421/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004422/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4423#define _PFA_CTL_1 0x68080
4424#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004425#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004426#define PF_PIPE_SEL_MASK_IVB (3<<29)
4427#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004428#define PF_FILTER_MASK (3<<23)
4429#define PF_FILTER_PROGRAMMED (0<<23)
4430#define PF_FILTER_MED_3x3 (1<<23)
4431#define PF_FILTER_EDGE_ENHANCE (2<<23)
4432#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004433#define _PFA_WIN_SZ 0x68074
4434#define _PFB_WIN_SZ 0x68874
4435#define _PFA_WIN_POS 0x68070
4436#define _PFB_WIN_POS 0x68870
4437#define _PFA_VSCALE 0x68084
4438#define _PFB_VSCALE 0x68884
4439#define _PFA_HSCALE 0x68090
4440#define _PFB_HSCALE 0x68890
4441
4442#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4443#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4444#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4445#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4446#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004447
4448/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004449#define _LGC_PALETTE_A 0x4a000
4450#define _LGC_PALETTE_B 0x4a800
4451#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004452
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004453#define _GAMMA_MODE_A 0x4a480
4454#define _GAMMA_MODE_B 0x4ac80
4455#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4456#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004457#define GAMMA_MODE_MODE_8BIT (0 << 0)
4458#define GAMMA_MODE_MODE_10BIT (1 << 0)
4459#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004460#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4461
Zhenyu Wangb9055052009-06-05 15:38:38 +08004462/* interrupts */
4463#define DE_MASTER_IRQ_CONTROL (1 << 31)
4464#define DE_SPRITEB_FLIP_DONE (1 << 29)
4465#define DE_SPRITEA_FLIP_DONE (1 << 28)
4466#define DE_PLANEB_FLIP_DONE (1 << 27)
4467#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004468#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004469#define DE_PCU_EVENT (1 << 25)
4470#define DE_GTT_FAULT (1 << 24)
4471#define DE_POISON (1 << 23)
4472#define DE_PERFORM_COUNTER (1 << 22)
4473#define DE_PCH_EVENT (1 << 21)
4474#define DE_AUX_CHANNEL_A (1 << 20)
4475#define DE_DP_A_HOTPLUG (1 << 19)
4476#define DE_GSE (1 << 18)
4477#define DE_PIPEB_VBLANK (1 << 15)
4478#define DE_PIPEB_EVEN_FIELD (1 << 14)
4479#define DE_PIPEB_ODD_FIELD (1 << 13)
4480#define DE_PIPEB_LINE_COMPARE (1 << 12)
4481#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004482#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004483#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4484#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004485#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004486#define DE_PIPEA_EVEN_FIELD (1 << 6)
4487#define DE_PIPEA_ODD_FIELD (1 << 5)
4488#define DE_PIPEA_LINE_COMPARE (1 << 4)
4489#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004490#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004491#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004492#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004493#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004494
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004495/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004496#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004497#define DE_GSE_IVB (1<<29)
4498#define DE_PCH_EVENT_IVB (1<<28)
4499#define DE_DP_A_HOTPLUG_IVB (1<<27)
4500#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004501#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4502#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4503#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004504#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004505#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004506#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004507#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4508#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004509#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004510#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004511#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4512
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004513#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4514#define MASTER_INTERRUPT_ENABLE (1<<31)
4515
Zhenyu Wangb9055052009-06-05 15:38:38 +08004516#define DEISR 0x44000
4517#define DEIMR 0x44004
4518#define DEIIR 0x44008
4519#define DEIER 0x4400c
4520
Zhenyu Wangb9055052009-06-05 15:38:38 +08004521#define GTISR 0x44010
4522#define GTIMR 0x44014
4523#define GTIIR 0x44018
4524#define GTIER 0x4401c
4525
Ben Widawskyabd58f02013-11-02 21:07:09 -07004526#define GEN8_MASTER_IRQ 0x44200
4527#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4528#define GEN8_PCU_IRQ (1<<30)
4529#define GEN8_DE_PCH_IRQ (1<<23)
4530#define GEN8_DE_MISC_IRQ (1<<22)
4531#define GEN8_DE_PORT_IRQ (1<<20)
4532#define GEN8_DE_PIPE_C_IRQ (1<<18)
4533#define GEN8_DE_PIPE_B_IRQ (1<<17)
4534#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004535#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004536#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03004537#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004538#define GEN8_GT_VCS2_IRQ (1<<3)
4539#define GEN8_GT_VCS1_IRQ (1<<2)
4540#define GEN8_GT_BCS_IRQ (1<<1)
4541#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004542
4543#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4544#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4545#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4546#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4547
4548#define GEN8_BCS_IRQ_SHIFT 16
4549#define GEN8_RCS_IRQ_SHIFT 0
4550#define GEN8_VCS2_IRQ_SHIFT 16
4551#define GEN8_VCS1_IRQ_SHIFT 0
4552#define GEN8_VECS_IRQ_SHIFT 0
4553
4554#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4555#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4556#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4557#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004558#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004559#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4560#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4561#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4562#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4563#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4564#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004565#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004566#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4567#define GEN8_PIPE_VSYNC (1 << 1)
4568#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004569#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4570 (GEN8_PIPE_CURSOR_FAULT | \
4571 GEN8_PIPE_SPRITE_FAULT | \
4572 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004573
4574#define GEN8_DE_PORT_ISR 0x44440
4575#define GEN8_DE_PORT_IMR 0x44444
4576#define GEN8_DE_PORT_IIR 0x44448
4577#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004578#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4579#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004580
4581#define GEN8_DE_MISC_ISR 0x44460
4582#define GEN8_DE_MISC_IMR 0x44464
4583#define GEN8_DE_MISC_IIR 0x44468
4584#define GEN8_DE_MISC_IER 0x4446c
4585#define GEN8_DE_MISC_GSE (1 << 27)
4586
4587#define GEN8_PCU_ISR 0x444e0
4588#define GEN8_PCU_IMR 0x444e4
4589#define GEN8_PCU_IIR 0x444e8
4590#define GEN8_PCU_IER 0x444ec
4591
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004592#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004593/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4594#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004595#define ILK_DPARB_GATE (1<<22)
4596#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004597#define FUSE_STRAP 0x42014
4598#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4599#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4600#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4601#define ILK_HDCP_DISABLE (1 << 25)
4602#define ILK_eDP_A_DISABLE (1 << 24)
4603#define HSW_CDCLK_LIMIT (1 << 24)
4604#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004605
Damien Lespiau231e54f2012-10-19 17:55:41 +01004606#define ILK_DSPCLK_GATE_D 0x42020
4607#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4608#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4609#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4610#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4611#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004612
Eric Anholt116ac8d2011-12-21 10:31:09 -08004613#define IVB_CHICKEN3 0x4200c
4614# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4615# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4616
Paulo Zanoni90a88642013-05-03 17:23:45 -03004617#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004618#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004619#define FORCE_ARB_IDLE_PLANES (1 << 14)
4620
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004621#define _CHICKEN_PIPESL_1_A 0x420b0
4622#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004623#define HSW_FBCQ_DIS (1 << 22)
4624#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004625#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4626
Zhenyu Wang553bd142009-09-02 10:57:52 +08004627#define DISP_ARB_CTL 0x45000
4628#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004629#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004630#define DISP_ARB_CTL2 0x45004
4631#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004632#define GEN7_MSG_CTL 0x45010
4633#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4634#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004635#define HSW_NDE_RSTWRN_OPT 0x46408
4636#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004637
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004638/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004639#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4640# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004641#define COMMON_SLICE_CHICKEN2 0x7014
4642# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004643
Ville Syrjälä031994e2014-01-22 21:32:46 +02004644#define GEN7_L3SQCREG1 0xB010
4645#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4646
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004647#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004648#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004649#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004650
4651#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4652#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4653
Jesse Barnes61939d92012-10-02 17:43:38 -05004654#define GEN7_L3SQCREG4 0xb034
4655#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4656
Ben Widawsky63801f22013-12-12 17:26:03 -08004657/* GEN8 chicken */
4658#define HDC_CHICKEN0 0x7300
4659#define HDC_FORCE_NON_COHERENT (1<<4)
4660
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004661/* WaCatErrorRejectionIssue */
4662#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4663#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4664
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004665#define HSW_SCRATCH1 0xb038
4666#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4667
Zhenyu Wangb9055052009-06-05 15:38:38 +08004668/* PCH */
4669
Adam Jackson23e81d62012-06-06 15:45:44 -04004670/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004671#define SDE_AUDIO_POWER_D (1 << 27)
4672#define SDE_AUDIO_POWER_C (1 << 26)
4673#define SDE_AUDIO_POWER_B (1 << 25)
4674#define SDE_AUDIO_POWER_SHIFT (25)
4675#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4676#define SDE_GMBUS (1 << 24)
4677#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4678#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4679#define SDE_AUDIO_HDCP_MASK (3 << 22)
4680#define SDE_AUDIO_TRANSB (1 << 21)
4681#define SDE_AUDIO_TRANSA (1 << 20)
4682#define SDE_AUDIO_TRANS_MASK (3 << 20)
4683#define SDE_POISON (1 << 19)
4684/* 18 reserved */
4685#define SDE_FDI_RXB (1 << 17)
4686#define SDE_FDI_RXA (1 << 16)
4687#define SDE_FDI_MASK (3 << 16)
4688#define SDE_AUXD (1 << 15)
4689#define SDE_AUXC (1 << 14)
4690#define SDE_AUXB (1 << 13)
4691#define SDE_AUX_MASK (7 << 13)
4692/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004693#define SDE_CRT_HOTPLUG (1 << 11)
4694#define SDE_PORTD_HOTPLUG (1 << 10)
4695#define SDE_PORTC_HOTPLUG (1 << 9)
4696#define SDE_PORTB_HOTPLUG (1 << 8)
4697#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004698#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4699 SDE_SDVOB_HOTPLUG | \
4700 SDE_PORTB_HOTPLUG | \
4701 SDE_PORTC_HOTPLUG | \
4702 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004703#define SDE_TRANSB_CRC_DONE (1 << 5)
4704#define SDE_TRANSB_CRC_ERR (1 << 4)
4705#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4706#define SDE_TRANSA_CRC_DONE (1 << 2)
4707#define SDE_TRANSA_CRC_ERR (1 << 1)
4708#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4709#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004710
4711/* south display engine interrupt: CPT/PPT */
4712#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4713#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4714#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4715#define SDE_AUDIO_POWER_SHIFT_CPT 29
4716#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4717#define SDE_AUXD_CPT (1 << 27)
4718#define SDE_AUXC_CPT (1 << 26)
4719#define SDE_AUXB_CPT (1 << 25)
4720#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004721#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4722#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4723#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004724#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004725#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004726#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004727 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004728 SDE_PORTD_HOTPLUG_CPT | \
4729 SDE_PORTC_HOTPLUG_CPT | \
4730 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004731#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004732#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004733#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4734#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4735#define SDE_FDI_RXC_CPT (1 << 8)
4736#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4737#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4738#define SDE_FDI_RXB_CPT (1 << 4)
4739#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4740#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4741#define SDE_FDI_RXA_CPT (1 << 0)
4742#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4743 SDE_AUDIO_CP_REQ_B_CPT | \
4744 SDE_AUDIO_CP_REQ_A_CPT)
4745#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4746 SDE_AUDIO_CP_CHG_B_CPT | \
4747 SDE_AUDIO_CP_CHG_A_CPT)
4748#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4749 SDE_FDI_RXB_CPT | \
4750 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004751
4752#define SDEISR 0xc4000
4753#define SDEIMR 0xc4004
4754#define SDEIIR 0xc4008
4755#define SDEIER 0xc400c
4756
Paulo Zanoni86642812013-04-12 17:57:57 -03004757#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004758#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004759#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4760#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4761#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004762#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004763
Zhenyu Wangb9055052009-06-05 15:38:38 +08004764/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004765#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004766#define PORTD_HOTPLUG_ENABLE (1 << 20)
4767#define PORTD_PULSE_DURATION_2ms (0)
4768#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4769#define PORTD_PULSE_DURATION_6ms (2 << 18)
4770#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004771#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004772#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4773#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4774#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4775#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004776#define PORTC_HOTPLUG_ENABLE (1 << 12)
4777#define PORTC_PULSE_DURATION_2ms (0)
4778#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4779#define PORTC_PULSE_DURATION_6ms (2 << 10)
4780#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004781#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004782#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4783#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4784#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4785#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004786#define PORTB_HOTPLUG_ENABLE (1 << 4)
4787#define PORTB_PULSE_DURATION_2ms (0)
4788#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4789#define PORTB_PULSE_DURATION_6ms (2 << 2)
4790#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004791#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004792#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4793#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4794#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4795#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004796
4797#define PCH_GPIOA 0xc5010
4798#define PCH_GPIOB 0xc5014
4799#define PCH_GPIOC 0xc5018
4800#define PCH_GPIOD 0xc501c
4801#define PCH_GPIOE 0xc5020
4802#define PCH_GPIOF 0xc5024
4803
Eric Anholtf0217c42009-12-01 11:56:30 -08004804#define PCH_GMBUS0 0xc5100
4805#define PCH_GMBUS1 0xc5104
4806#define PCH_GMBUS2 0xc5108
4807#define PCH_GMBUS3 0xc510c
4808#define PCH_GMBUS4 0xc5110
4809#define PCH_GMBUS5 0xc5120
4810
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004811#define _PCH_DPLL_A 0xc6014
4812#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004813#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004814
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004815#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004816#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004817#define _PCH_FPA1 0xc6044
4818#define _PCH_FPB0 0xc6048
4819#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004820#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4821#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004822
4823#define PCH_DPLL_TEST 0xc606c
4824
4825#define PCH_DREF_CONTROL 0xC6200
4826#define DREF_CONTROL_MASK 0x7fc3
4827#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4828#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4829#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4830#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4831#define DREF_SSC_SOURCE_DISABLE (0<<11)
4832#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004833#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004834#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4835#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4836#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004837#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004838#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4839#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004840#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004841#define DREF_SSC4_DOWNSPREAD (0<<6)
4842#define DREF_SSC4_CENTERSPREAD (1<<6)
4843#define DREF_SSC1_DISABLE (0<<1)
4844#define DREF_SSC1_ENABLE (1<<1)
4845#define DREF_SSC4_DISABLE (0)
4846#define DREF_SSC4_ENABLE (1)
4847
4848#define PCH_RAWCLK_FREQ 0xc6204
4849#define FDL_TP1_TIMER_SHIFT 12
4850#define FDL_TP1_TIMER_MASK (3<<12)
4851#define FDL_TP2_TIMER_SHIFT 10
4852#define FDL_TP2_TIMER_MASK (3<<10)
4853#define RAWCLK_FREQ_MASK 0x3ff
4854
4855#define PCH_DPLL_TMR_CFG 0xc6208
4856
4857#define PCH_SSC4_PARMS 0xc6210
4858#define PCH_SSC4_AUX_PARMS 0xc6214
4859
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004860#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004861#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4862#define TRANS_DPLLA_SEL(pipe) 0
4863#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004864
Zhenyu Wangb9055052009-06-05 15:38:38 +08004865/* transcoder */
4866
Daniel Vetter275f01b22013-05-03 11:49:47 +02004867#define _PCH_TRANS_HTOTAL_A 0xe0000
4868#define TRANS_HTOTAL_SHIFT 16
4869#define TRANS_HACTIVE_SHIFT 0
4870#define _PCH_TRANS_HBLANK_A 0xe0004
4871#define TRANS_HBLANK_END_SHIFT 16
4872#define TRANS_HBLANK_START_SHIFT 0
4873#define _PCH_TRANS_HSYNC_A 0xe0008
4874#define TRANS_HSYNC_END_SHIFT 16
4875#define TRANS_HSYNC_START_SHIFT 0
4876#define _PCH_TRANS_VTOTAL_A 0xe000c
4877#define TRANS_VTOTAL_SHIFT 16
4878#define TRANS_VACTIVE_SHIFT 0
4879#define _PCH_TRANS_VBLANK_A 0xe0010
4880#define TRANS_VBLANK_END_SHIFT 16
4881#define TRANS_VBLANK_START_SHIFT 0
4882#define _PCH_TRANS_VSYNC_A 0xe0014
4883#define TRANS_VSYNC_END_SHIFT 16
4884#define TRANS_VSYNC_START_SHIFT 0
4885#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004886
Daniel Vettere3b95f12013-05-03 11:49:49 +02004887#define _PCH_TRANSA_DATA_M1 0xe0030
4888#define _PCH_TRANSA_DATA_N1 0xe0034
4889#define _PCH_TRANSA_DATA_M2 0xe0038
4890#define _PCH_TRANSA_DATA_N2 0xe003c
4891#define _PCH_TRANSA_LINK_M1 0xe0040
4892#define _PCH_TRANSA_LINK_N1 0xe0044
4893#define _PCH_TRANSA_LINK_M2 0xe0048
4894#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004895
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004896/* Per-transcoder DIP controls */
4897
4898#define _VIDEO_DIP_CTL_A 0xe0200
4899#define _VIDEO_DIP_DATA_A 0xe0208
4900#define _VIDEO_DIP_GCP_A 0xe0210
4901
4902#define _VIDEO_DIP_CTL_B 0xe1200
4903#define _VIDEO_DIP_DATA_B 0xe1208
4904#define _VIDEO_DIP_GCP_B 0xe1210
4905
4906#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4907#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4908#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4909
Ville Syrjäläb9064872013-01-24 15:29:31 +02004910#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4911#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4912#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004913
Ville Syrjäläb9064872013-01-24 15:29:31 +02004914#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4915#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4916#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004917
4918#define VLV_TVIDEO_DIP_CTL(pipe) \
4919 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4920#define VLV_TVIDEO_DIP_DATA(pipe) \
4921 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4922#define VLV_TVIDEO_DIP_GCP(pipe) \
4923 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4924
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004925/* Haswell DIP controls */
4926#define HSW_VIDEO_DIP_CTL_A 0x60200
4927#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4928#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4929#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4930#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4931#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4932#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4933#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4934#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4935#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4936#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4937#define HSW_VIDEO_DIP_GCP_A 0x60210
4938
4939#define HSW_VIDEO_DIP_CTL_B 0x61200
4940#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4941#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4942#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4943#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4944#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4945#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4946#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4947#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4948#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4949#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4950#define HSW_VIDEO_DIP_GCP_B 0x61210
4951
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004952#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004953 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004954#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004955 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004956#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004957 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004958#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004959 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004960#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004961 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004962#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004963 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004964
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004965#define HSW_STEREO_3D_CTL_A 0x70020
4966#define S3D_ENABLE (1<<31)
4967#define HSW_STEREO_3D_CTL_B 0x71020
4968
4969#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004970 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004971
Daniel Vetter275f01b22013-05-03 11:49:47 +02004972#define _PCH_TRANS_HTOTAL_B 0xe1000
4973#define _PCH_TRANS_HBLANK_B 0xe1004
4974#define _PCH_TRANS_HSYNC_B 0xe1008
4975#define _PCH_TRANS_VTOTAL_B 0xe100c
4976#define _PCH_TRANS_VBLANK_B 0xe1010
4977#define _PCH_TRANS_VSYNC_B 0xe1014
4978#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004979
Daniel Vetter275f01b22013-05-03 11:49:47 +02004980#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4981#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4982#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4983#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4984#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4985#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4986#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4987 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004988
Daniel Vettere3b95f12013-05-03 11:49:49 +02004989#define _PCH_TRANSB_DATA_M1 0xe1030
4990#define _PCH_TRANSB_DATA_N1 0xe1034
4991#define _PCH_TRANSB_DATA_M2 0xe1038
4992#define _PCH_TRANSB_DATA_N2 0xe103c
4993#define _PCH_TRANSB_LINK_M1 0xe1040
4994#define _PCH_TRANSB_LINK_N1 0xe1044
4995#define _PCH_TRANSB_LINK_M2 0xe1048
4996#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004997
Daniel Vettere3b95f12013-05-03 11:49:49 +02004998#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4999#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5000#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5001#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5002#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5003#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5004#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5005#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005006
Daniel Vetterab9412b2013-05-03 11:49:46 +02005007#define _PCH_TRANSACONF 0xf0008
5008#define _PCH_TRANSBCONF 0xf1008
5009#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5010#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005011#define TRANS_DISABLE (0<<31)
5012#define TRANS_ENABLE (1<<31)
5013#define TRANS_STATE_MASK (1<<30)
5014#define TRANS_STATE_DISABLE (0<<30)
5015#define TRANS_STATE_ENABLE (1<<30)
5016#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5017#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5018#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5019#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005020#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005021#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005022#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005023#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005024#define TRANS_8BPC (0<<5)
5025#define TRANS_10BPC (1<<5)
5026#define TRANS_6BPC (2<<5)
5027#define TRANS_12BPC (3<<5)
5028
Daniel Vetterce401412012-10-31 22:52:30 +01005029#define _TRANSA_CHICKEN1 0xf0060
5030#define _TRANSB_CHICKEN1 0xf1060
5031#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5032#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005033#define _TRANSA_CHICKEN2 0xf0064
5034#define _TRANSB_CHICKEN2 0xf1064
5035#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005036#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5037#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5038#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5039#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5040#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005041
Jesse Barnes291427f2011-07-29 12:42:37 -07005042#define SOUTH_CHICKEN1 0xc2000
5043#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5044#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005045#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5046#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5047#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005048#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005049#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5050#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5051#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005052
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005053#define _FDI_RXA_CHICKEN 0xc200c
5054#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005055#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5056#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005057#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005058
Jesse Barnes382b0932010-10-07 16:01:25 -07005059#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005060#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005061#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005062#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005063#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005064
Zhenyu Wangb9055052009-06-05 15:38:38 +08005065/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005066#define _FDI_TXA_CTL 0x60100
5067#define _FDI_TXB_CTL 0x61100
5068#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005069#define FDI_TX_DISABLE (0<<31)
5070#define FDI_TX_ENABLE (1<<31)
5071#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5072#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5073#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5074#define FDI_LINK_TRAIN_NONE (3<<28)
5075#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5076#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5077#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5078#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5079#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5080#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5081#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5082#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005083/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5084 SNB has different settings. */
5085/* SNB A-stepping */
5086#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5087#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5088#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5089#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5090/* SNB B-stepping */
5091#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5092#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5093#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5094#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5095#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005096#define FDI_DP_PORT_WIDTH_SHIFT 19
5097#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5098#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005099#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005100/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005101#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005102
5103/* Ivybridge has different bits for lolz */
5104#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5105#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5106#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5107#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5108
Zhenyu Wangb9055052009-06-05 15:38:38 +08005109/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005110#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005111#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005112#define FDI_SCRAMBLING_ENABLE (0<<7)
5113#define FDI_SCRAMBLING_DISABLE (1<<7)
5114
5115/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005116#define _FDI_RXA_CTL 0xf000c
5117#define _FDI_RXB_CTL 0xf100c
5118#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005119#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005120/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005121#define FDI_FS_ERRC_ENABLE (1<<27)
5122#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005123#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005124#define FDI_8BPC (0<<16)
5125#define FDI_10BPC (1<<16)
5126#define FDI_6BPC (2<<16)
5127#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005128#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005129#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5130#define FDI_RX_PLL_ENABLE (1<<13)
5131#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5132#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5133#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5134#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5135#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005136#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005137/* CPT */
5138#define FDI_AUTO_TRAINING (1<<10)
5139#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5140#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5141#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5142#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5143#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005144
Paulo Zanoni04945642012-11-01 21:00:59 -02005145#define _FDI_RXA_MISC 0xf0010
5146#define _FDI_RXB_MISC 0xf1010
5147#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5148#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5149#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5150#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5151#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5152#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5153#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5154#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5155
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005156#define _FDI_RXA_TUSIZE1 0xf0030
5157#define _FDI_RXA_TUSIZE2 0xf0038
5158#define _FDI_RXB_TUSIZE1 0xf1030
5159#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005160#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5161#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005162
5163/* FDI_RX interrupt register format */
5164#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5165#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5166#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5167#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5168#define FDI_RX_FS_CODE_ERR (1<<6)
5169#define FDI_RX_FE_CODE_ERR (1<<5)
5170#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5171#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5172#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5173#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5174#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5175
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005176#define _FDI_RXA_IIR 0xf0014
5177#define _FDI_RXA_IMR 0xf0018
5178#define _FDI_RXB_IIR 0xf1014
5179#define _FDI_RXB_IMR 0xf1018
5180#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5181#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005182
5183#define FDI_PLL_CTL_1 0xfe000
5184#define FDI_PLL_CTL_2 0xfe004
5185
Zhenyu Wangb9055052009-06-05 15:38:38 +08005186#define PCH_LVDS 0xe1180
5187#define LVDS_DETECTED (1 << 1)
5188
Shobhit Kumar98364372012-06-15 11:55:14 -07005189/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005190#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5191#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5192#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005193#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5194#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005195#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5196#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005197
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005198#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5199#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5200#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5201#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5202#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005203
Jesse Barnes453c5422013-03-28 09:55:41 -07005204#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5205#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5206#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5207 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5208#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5209 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5210#define VLV_PIPE_PP_DIVISOR(pipe) \
5211 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5212
Zhenyu Wangb9055052009-06-05 15:38:38 +08005213#define PCH_PP_STATUS 0xc7200
5214#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005215#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005216#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005217#define EDP_FORCE_VDD (1 << 3)
5218#define EDP_BLC_ENABLE (1 << 2)
5219#define PANEL_POWER_RESET (1 << 1)
5220#define PANEL_POWER_OFF (0 << 0)
5221#define PANEL_POWER_ON (1 << 0)
5222#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005223#define PANEL_PORT_SELECT_MASK (3 << 30)
5224#define PANEL_PORT_SELECT_LVDS (0 << 30)
5225#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005226#define PANEL_PORT_SELECT_DPC (2 << 30)
5227#define PANEL_PORT_SELECT_DPD (3 << 30)
5228#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5229#define PANEL_POWER_UP_DELAY_SHIFT 16
5230#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5231#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5232
Zhenyu Wangb9055052009-06-05 15:38:38 +08005233#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005234#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5235#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5236#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5237#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5238
Zhenyu Wangb9055052009-06-05 15:38:38 +08005239#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005240#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5241#define PP_REFERENCE_DIVIDER_SHIFT 8
5242#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5243#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005244
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005245#define PCH_DP_B 0xe4100
5246#define PCH_DPB_AUX_CH_CTL 0xe4110
5247#define PCH_DPB_AUX_CH_DATA1 0xe4114
5248#define PCH_DPB_AUX_CH_DATA2 0xe4118
5249#define PCH_DPB_AUX_CH_DATA3 0xe411c
5250#define PCH_DPB_AUX_CH_DATA4 0xe4120
5251#define PCH_DPB_AUX_CH_DATA5 0xe4124
5252
5253#define PCH_DP_C 0xe4200
5254#define PCH_DPC_AUX_CH_CTL 0xe4210
5255#define PCH_DPC_AUX_CH_DATA1 0xe4214
5256#define PCH_DPC_AUX_CH_DATA2 0xe4218
5257#define PCH_DPC_AUX_CH_DATA3 0xe421c
5258#define PCH_DPC_AUX_CH_DATA4 0xe4220
5259#define PCH_DPC_AUX_CH_DATA5 0xe4224
5260
5261#define PCH_DP_D 0xe4300
5262#define PCH_DPD_AUX_CH_CTL 0xe4310
5263#define PCH_DPD_AUX_CH_DATA1 0xe4314
5264#define PCH_DPD_AUX_CH_DATA2 0xe4318
5265#define PCH_DPD_AUX_CH_DATA3 0xe431c
5266#define PCH_DPD_AUX_CH_DATA4 0xe4320
5267#define PCH_DPD_AUX_CH_DATA5 0xe4324
5268
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005269/* CPT */
5270#define PORT_TRANS_A_SEL_CPT 0
5271#define PORT_TRANS_B_SEL_CPT (1<<29)
5272#define PORT_TRANS_C_SEL_CPT (2<<29)
5273#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005274#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005275#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5276#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005277#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5278#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005279
5280#define TRANS_DP_CTL_A 0xe0300
5281#define TRANS_DP_CTL_B 0xe1300
5282#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005283#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005284#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5285#define TRANS_DP_PORT_SEL_B (0<<29)
5286#define TRANS_DP_PORT_SEL_C (1<<29)
5287#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005288#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005289#define TRANS_DP_PORT_SEL_MASK (3<<29)
5290#define TRANS_DP_AUDIO_ONLY (1<<26)
5291#define TRANS_DP_ENH_FRAMING (1<<18)
5292#define TRANS_DP_8BPC (0<<9)
5293#define TRANS_DP_10BPC (1<<9)
5294#define TRANS_DP_6BPC (2<<9)
5295#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005296#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005297#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5298#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5299#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5300#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005301#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005302
5303/* SNB eDP training params */
5304/* SNB A-stepping */
5305#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5306#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5307#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5308#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5309/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005310#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5311#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5312#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5313#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5314#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005315#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5316
Keith Packard1a2eb462011-11-16 16:26:07 -08005317/* IVB */
5318#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5319#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5320#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5321#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5322#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5323#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005324#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005325
5326/* legacy values */
5327#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5328#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5329#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5330#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5331#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5332
5333#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5334
Imre Deak9e72b462014-05-05 15:13:55 +03005335#define VLV_PMWGICZ 0x1300a4
5336
Zou Nan haicae58522010-11-09 17:17:32 +08005337#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005338#define FORCEWAKE_VLV 0x1300b0
5339#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005340#define FORCEWAKE_MEDIA_VLV 0x1300b8
5341#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005342#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005343#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005344#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005345#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5346#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5347#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5348
Jesse Barnesd62b4892013-03-08 10:45:53 -08005349#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005350#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5351#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5352#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5353#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005354#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005355#define FORCEWAKE_KERNEL 0x1
5356#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005357#define FORCEWAKE_MT_ACK 0x130040
5358#define ECOBUS 0xa180
5359#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005360#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005361
Ben Widawskydd202c62012-02-09 10:15:18 +01005362#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005363#define GT_FIFO_SBDROPERR (1<<6)
5364#define GT_FIFO_BLOBDROPERR (1<<5)
5365#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5366#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005367#define GT_FIFO_OVFERR (1<<2)
5368#define GT_FIFO_IAWRERR (1<<1)
5369#define GT_FIFO_IARDERR (1<<0)
5370
Ville Syrjälä46520e22013-11-14 02:00:00 +02005371#define GTFIFOCTL 0x120008
5372#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005373#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005374
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005375#define HSW_IDICR 0x9008
5376#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5377#define HSW_EDRAM_PRESENT 0x120010
5378
Daniel Vetter80e829f2012-03-31 11:21:57 +02005379#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005380# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005381# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005382# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005383
Eric Anholt406478d2011-11-07 16:07:04 -08005384#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005385# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005386# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005387# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005388# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005389# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005390
Imre Deak9e72b462014-05-05 15:13:55 +03005391#define GEN6_UCGCTL3 0x9408
5392
Jesse Barnese3f33d42012-06-14 11:04:50 -07005393#define GEN7_UCGCTL4 0x940c
5394#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5395
Imre Deak9e72b462014-05-05 15:13:55 +03005396#define GEN6_RCGCTL1 0x9410
5397#define GEN6_RCGCTL2 0x9414
5398#define GEN6_RSTCTL 0x9420
5399
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005400#define GEN8_UCGCTL6 0x9430
5401#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5402
Imre Deak9e72b462014-05-05 15:13:55 +03005403#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005404#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005405#define GEN6_TURBO_DISABLE (1<<31)
5406#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005407#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005408#define GEN6_OFFSET(x) ((x)<<19)
5409#define GEN6_AGGRESSIVE_TURBO (0<<15)
5410#define GEN6_RC_VIDEO_FREQ 0xA00C
5411#define GEN6_RC_CONTROL 0xA090
5412#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5413#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5414#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5415#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5416#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005417#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005418#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005419#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5420#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5421#define GEN6_RP_DOWN_TIMEOUT 0xA010
5422#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005423#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005424#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005425#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005426#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005427#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005428#define GEN6_RP_CONTROL 0xA024
5429#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005430#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5431#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5432#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5433#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5434#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005435#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5436#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005437#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5438#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5439#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005440#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005441#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005442#define GEN6_RP_UP_THRESHOLD 0xA02C
5443#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005444#define GEN6_RP_CUR_UP_EI 0xA050
5445#define GEN6_CURICONT_MASK 0xffffff
5446#define GEN6_RP_CUR_UP 0xA054
5447#define GEN6_CURBSYTAVG_MASK 0xffffff
5448#define GEN6_RP_PREV_UP 0xA058
5449#define GEN6_RP_CUR_DOWN_EI 0xA05C
5450#define GEN6_CURIAVG_MASK 0xffffff
5451#define GEN6_RP_CUR_DOWN 0xA060
5452#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005453#define GEN6_RP_UP_EI 0xA068
5454#define GEN6_RP_DOWN_EI 0xA06C
5455#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005456#define GEN6_RPDEUHWTC 0xA080
5457#define GEN6_RPDEUC 0xA084
5458#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005459#define GEN6_RC_STATE 0xA094
5460#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5461#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5462#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5463#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5464#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5465#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005466#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005467#define GEN6_RC1e_THRESHOLD 0xA0B4
5468#define GEN6_RC6_THRESHOLD 0xA0B8
5469#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005470#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005471#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005472#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005473#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005474#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005475
5476#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005477#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005478#define GEN6_PMIIR 0x44028
5479#define GEN6_PMIER 0x4402C
5480#define GEN6_PM_MBOX_EVENT (1<<25)
5481#define GEN6_PM_THERMAL_EVENT (1<<24)
5482#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5483#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5484#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5485#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5486#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005487#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005488 GEN6_PM_RP_DOWN_THRESHOLD | \
5489 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005490
Imre Deak9e72b462014-05-05 15:13:55 +03005491#define GEN7_GT_SCRATCH_BASE 0x4F100
5492#define GEN7_GT_SCRATCH_REG_NUM 8
5493
Deepak S76c3552f2014-01-30 23:08:16 +05305494#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5495#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5496#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5497
Ben Widawskycce66a22012-03-27 18:59:38 -07005498#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005499#define VLV_COUNTER_CONTROL 0x138104
5500#define VLV_COUNT_RANGE_HIGH (1<<15)
5501#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5502#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005503#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005504#define VLV_GT_RENDER_RC6 0x138108
5505#define VLV_GT_MEDIA_RC6 0x13810C
5506
Ben Widawskycce66a22012-03-27 18:59:38 -07005507#define GEN6_GT_GFX_RC6p 0x13810C
5508#define GEN6_GT_GFX_RC6pp 0x138110
5509
Chris Wilson8fd26852010-12-08 18:40:43 +00005510#define GEN6_PCODE_MAILBOX 0x138124
5511#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005512#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005513#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5514#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005515#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5516#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005517#define GEN6_PCODE_READ_D_COMP 0x10
5518#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005519#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5520#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005521#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005522#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005523#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005524#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005525
Ben Widawsky4d855292011-12-12 19:34:16 -08005526#define GEN6_GT_CORE_STATUS 0x138060
5527#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5528#define GEN6_RCn_MASK 7
5529#define GEN6_RC0 0
5530#define GEN6_RC3 2
5531#define GEN6_RC6 3
5532#define GEN6_RC7 4
5533
Ben Widawskye3689192012-05-25 16:56:22 -07005534#define GEN7_MISCCPCTL (0x9424)
5535#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5536
5537/* IVYBRIDGE DPF */
5538#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005539#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005540#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5541#define GEN7_PARITY_ERROR_VALID (1<<13)
5542#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5543#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5544#define GEN7_PARITY_ERROR_ROW(reg) \
5545 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5546#define GEN7_PARITY_ERROR_BANK(reg) \
5547 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5548#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5549 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5550#define GEN7_L3CDERRST1_ENABLE (1<<7)
5551
Ben Widawskyb9524a12012-05-25 16:56:24 -07005552#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005553#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005554#define GEN7_L3LOG_SIZE 0x80
5555
Jesse Barnes12f33822012-10-25 12:15:45 -07005556#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5557#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5558#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005559#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005560#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5561
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005562#define GEN8_ROW_CHICKEN 0xe4f0
5563#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005564#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005565
Jesse Barnes8ab43972012-10-25 12:15:42 -07005566#define GEN7_ROW_CHICKEN2 0xe4f4
5567#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5568#define DOP_CLOCK_GATING_DISABLE (1<<0)
5569
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005570#define HSW_ROW_CHICKEN3 0xe49c
5571#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5572
Ben Widawskyfd392b62013-11-04 22:52:39 -08005573#define HALF_SLICE_CHICKEN3 0xe184
5574#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005575#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005576
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005577#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005578#define INTEL_AUDIO_DEVCL 0x808629FB
5579#define INTEL_AUDIO_DEVBLC 0x80862801
5580#define INTEL_AUDIO_DEVCTG 0x80862802
5581
5582#define G4X_AUD_CNTL_ST 0x620B4
5583#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5584#define G4X_ELDV_DEVCTG (1 << 14)
5585#define G4X_ELD_ADDR (0xf << 5)
5586#define G4X_ELD_ACK (1 << 4)
5587#define G4X_HDMIW_HDMIEDID 0x6210C
5588
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005589#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005590#define IBX_HDMIW_HDMIEDID_B 0xE2150
5591#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5592 IBX_HDMIW_HDMIEDID_A, \
5593 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005594#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005595#define IBX_AUD_CNTL_ST_B 0xE21B4
5596#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5597 IBX_AUD_CNTL_ST_A, \
5598 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005599#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5600#define IBX_ELD_ADDRESS (0x1f << 5)
5601#define IBX_ELD_ACK (1 << 4)
5602#define IBX_AUD_CNTL_ST2 0xE20C0
5603#define IBX_ELD_VALIDB (1 << 0)
5604#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005605
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005606#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005607#define CPT_HDMIW_HDMIEDID_B 0xE5150
5608#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5609 CPT_HDMIW_HDMIEDID_A, \
5610 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005611#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005612#define CPT_AUD_CNTL_ST_B 0xE51B4
5613#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5614 CPT_AUD_CNTL_ST_A, \
5615 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005616#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005617
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005618#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5619#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5620#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5621 VLV_HDMIW_HDMIEDID_A, \
5622 VLV_HDMIW_HDMIEDID_B)
5623#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5624#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5625#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5626 VLV_AUD_CNTL_ST_A, \
5627 VLV_AUD_CNTL_ST_B)
5628#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5629
Eric Anholtae662d32012-01-03 09:23:29 -08005630/* These are the 4 32-bit write offset registers for each stream
5631 * output buffer. It determines the offset from the
5632 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5633 */
5634#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5635
Wu Fengguangb6daa022012-01-06 14:41:31 -06005636#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005637#define IBX_AUD_CONFIG_B 0xe2100
5638#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5639 IBX_AUD_CONFIG_A, \
5640 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005641#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005642#define CPT_AUD_CONFIG_B 0xe5100
5643#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5644 CPT_AUD_CONFIG_A, \
5645 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005646#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5647#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5648#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5649 VLV_AUD_CONFIG_A, \
5650 VLV_AUD_CONFIG_B)
5651
Wu Fengguangb6daa022012-01-06 14:41:31 -06005652#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5653#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5654#define AUD_CONFIG_UPPER_N_SHIFT 20
5655#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5656#define AUD_CONFIG_LOWER_N_SHIFT 4
5657#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5658#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005659#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5660#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5661#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5662#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5663#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5664#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5665#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5666#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5667#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5668#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5669#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005670#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5671
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005672/* HSW Audio */
5673#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5674#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5675#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5676 HSW_AUD_CONFIG_A, \
5677 HSW_AUD_CONFIG_B)
5678
5679#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5680#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5681#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5682 HSW_AUD_MISC_CTRL_A, \
5683 HSW_AUD_MISC_CTRL_B)
5684
5685#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5686#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5687#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5688 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5689 HSW_AUD_DIP_ELD_CTRL_ST_B)
5690
5691/* Audio Digital Converter */
5692#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5693#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5694#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5695 HSW_AUD_DIG_CNVT_1, \
5696 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005697#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005698
5699#define HSW_AUD_EDID_DATA_A 0x65050
5700#define HSW_AUD_EDID_DATA_B 0x65150
5701#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5702 HSW_AUD_EDID_DATA_A, \
5703 HSW_AUD_EDID_DATA_B)
5704
5705#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5706#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5707#define AUDIO_INACTIVE_C (1<<11)
5708#define AUDIO_INACTIVE_B (1<<7)
5709#define AUDIO_INACTIVE_A (1<<3)
5710#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5711#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5712#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5713#define AUDIO_ELD_VALID_A (1<<0)
5714#define AUDIO_ELD_VALID_B (1<<4)
5715#define AUDIO_ELD_VALID_C (1<<8)
5716#define AUDIO_CP_READY_A (1<<1)
5717#define AUDIO_CP_READY_B (1<<5)
5718#define AUDIO_CP_READY_C (1<<9)
5719
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005720/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005721#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5722#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5723#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5724#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005725#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5726#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005727#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005728#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5729#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005730#define HSW_PWR_WELL_FORCE_ON (1<<19)
5731#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005732
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005733/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005734#define TRANS_DDI_FUNC_CTL_A 0x60400
5735#define TRANS_DDI_FUNC_CTL_B 0x61400
5736#define TRANS_DDI_FUNC_CTL_C 0x62400
5737#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005738#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5739
Paulo Zanoniad80a812012-10-24 16:06:19 -02005740#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005741/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005742#define TRANS_DDI_PORT_MASK (7<<28)
5743#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5744#define TRANS_DDI_PORT_NONE (0<<28)
5745#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5746#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5747#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5748#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5749#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5750#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5751#define TRANS_DDI_BPC_MASK (7<<20)
5752#define TRANS_DDI_BPC_8 (0<<20)
5753#define TRANS_DDI_BPC_10 (1<<20)
5754#define TRANS_DDI_BPC_6 (2<<20)
5755#define TRANS_DDI_BPC_12 (3<<20)
5756#define TRANS_DDI_PVSYNC (1<<17)
5757#define TRANS_DDI_PHSYNC (1<<16)
5758#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5759#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5760#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5761#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5762#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5763#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005764
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005765/* DisplayPort Transport Control */
5766#define DP_TP_CTL_A 0x64040
5767#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005768#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5769#define DP_TP_CTL_ENABLE (1<<31)
5770#define DP_TP_CTL_MODE_SST (0<<27)
5771#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005772#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005773#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005774#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5775#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5776#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005777#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5778#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005779#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005780#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005781
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005782/* DisplayPort Transport Status */
5783#define DP_TP_STATUS_A 0x64044
5784#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005785#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005786#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005787#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5788
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005789/* DDI Buffer Control */
5790#define DDI_BUF_CTL_A 0x64000
5791#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005792#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5793#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005794/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005795#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005796#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005797#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005798#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005799#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005800#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005801#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5802#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005803#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005804/* Broadwell */
5805#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5806#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5807#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5808#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5809#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5810#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5811#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5812#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5813#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005814#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005815#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005816#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005817#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005818#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005819#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5820
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005821/* DDI Buffer Translations */
5822#define DDI_BUF_TRANS_A 0x64E00
5823#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005824#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005825
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005826/* Sideband Interface (SBI) is programmed indirectly, via
5827 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5828 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005829#define SBI_ADDR 0xC6000
5830#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005831#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005832#define SBI_CTL_DEST_ICLK (0x0<<16)
5833#define SBI_CTL_DEST_MPHY (0x1<<16)
5834#define SBI_CTL_OP_IORD (0x2<<8)
5835#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005836#define SBI_CTL_OP_CRRD (0x6<<8)
5837#define SBI_CTL_OP_CRWR (0x7<<8)
5838#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005839#define SBI_RESPONSE_SUCCESS (0x0<<1)
5840#define SBI_BUSY (0x1<<0)
5841#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005842
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005843/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005844#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005845#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5846#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5847#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5848#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005849#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005850#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005851#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005852#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005853#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005854#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005855#define SBI_SSCAUXDIV6 0x0610
5856#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005857#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005858#define SBI_GEN0 0x1f00
5859#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005860
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005861/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005862#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005863#define PIXCLK_GATE_UNGATE (1<<0)
5864#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005865
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005866/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005867#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005868#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005869#define SPLL_PLL_SSC (1<<28)
5870#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005871#define SPLL_PLL_LCPLL (3<<28)
5872#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005873#define SPLL_PLL_FREQ_810MHz (0<<26)
5874#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005875#define SPLL_PLL_FREQ_2700MHz (2<<26)
5876#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005877
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005878/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005879#define WRPLL_CTL1 0x46040
5880#define WRPLL_CTL2 0x46060
5881#define WRPLL_PLL_ENABLE (1<<31)
5882#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005883#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005884#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005885/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005886#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005887#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005888#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005889#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5890#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005891#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005892#define WRPLL_DIVIDER_FB_SHIFT 16
5893#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005894
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005895/* Port clock selection */
5896#define PORT_CLK_SEL_A 0x46100
5897#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005898#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005899#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5900#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5901#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005902#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005903#define PORT_CLK_SEL_WRPLL1 (4<<29)
5904#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005905#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005906#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005907
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005908/* Transcoder clock selection */
5909#define TRANS_CLK_SEL_A 0x46140
5910#define TRANS_CLK_SEL_B 0x46144
5911#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5912/* For each transcoder, we need to select the corresponding port clock */
5913#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5914#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005915
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005916#define TRANSA_MSA_MISC 0x60410
5917#define TRANSB_MSA_MISC 0x61410
5918#define TRANSC_MSA_MISC 0x62410
5919#define TRANS_EDP_MSA_MISC 0x6f410
5920#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5921
Paulo Zanonic9809792012-10-23 18:30:00 -02005922#define TRANS_MSA_SYNC_CLK (1<<0)
5923#define TRANS_MSA_6_BPC (0<<5)
5924#define TRANS_MSA_8_BPC (1<<5)
5925#define TRANS_MSA_10_BPC (2<<5)
5926#define TRANS_MSA_12_BPC (3<<5)
5927#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005928
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005929/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005930#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005931#define LCPLL_PLL_DISABLE (1<<31)
5932#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005933#define LCPLL_CLK_FREQ_MASK (3<<26)
5934#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005935#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5936#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5937#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005938#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005939#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005940#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005941#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005942#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5943
5944#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5945#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5946#define D_COMP_COMP_FORCE (1<<8)
5947#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005948
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005949/* Pipe WM_LINETIME - watermark line time */
5950#define PIPE_WM_LINETIME_A 0x45270
5951#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005952#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5953 PIPE_WM_LINETIME_B)
5954#define PIPE_WM_LINETIME_MASK (0x1ff)
5955#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005956#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005957#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005958
5959/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005960#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005961#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5962#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005963#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5964#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5965#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5966
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005967#define WM_MISC 0x45260
5968#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5969
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005970#define WM_DBG 0x45280
5971#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5972#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5973#define WM_DBG_DISALLOW_SPRITE (1<<2)
5974
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005975/* pipe CSC */
5976#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5977#define _PIPE_A_CSC_COEFF_BY 0x49014
5978#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5979#define _PIPE_A_CSC_COEFF_BU 0x4901c
5980#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5981#define _PIPE_A_CSC_COEFF_BV 0x49024
5982#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005983#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5984#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5985#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005986#define _PIPE_A_CSC_PREOFF_HI 0x49030
5987#define _PIPE_A_CSC_PREOFF_ME 0x49034
5988#define _PIPE_A_CSC_PREOFF_LO 0x49038
5989#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5990#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5991#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5992
5993#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5994#define _PIPE_B_CSC_COEFF_BY 0x49114
5995#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5996#define _PIPE_B_CSC_COEFF_BU 0x4911c
5997#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5998#define _PIPE_B_CSC_COEFF_BV 0x49124
5999#define _PIPE_B_CSC_MODE 0x49128
6000#define _PIPE_B_CSC_PREOFF_HI 0x49130
6001#define _PIPE_B_CSC_PREOFF_ME 0x49134
6002#define _PIPE_B_CSC_PREOFF_LO 0x49138
6003#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6004#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6005#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6006
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006007#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6008#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6009#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6010#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6011#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6012#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6013#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6014#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6015#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6016#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6017#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6018#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6019#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6020
Jani Nikula3230bf12013-08-27 15:12:16 +03006021/* VLV MIPI registers */
6022
6023#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6024#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6025#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
6026#define DPI_ENABLE (1 << 31) /* A + B */
6027#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6028#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6029#define DUAL_LINK_MODE_MASK (1 << 26)
6030#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6031#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6032#define DITHERING_ENABLE (1 << 25) /* A + B */
6033#define FLOPPED_HSTX (1 << 23)
6034#define DE_INVERT (1 << 19) /* XXX */
6035#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6036#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6037#define AFE_LATCHOUT (1 << 17)
6038#define LP_OUTPUT_HOLD (1 << 16)
6039#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6040#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6041#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6042#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6043#define CSB_SHIFT 9
6044#define CSB_MASK (3 << 9)
6045#define CSB_20MHZ (0 << 9)
6046#define CSB_10MHZ (1 << 9)
6047#define CSB_40MHZ (2 << 9)
6048#define BANDGAP_MASK (1 << 8)
6049#define BANDGAP_PNW_CIRCUIT (0 << 8)
6050#define BANDGAP_LNC_CIRCUIT (1 << 8)
6051#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6052#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6053#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6054#define TEARING_EFFECT_SHIFT 2 /* A + B */
6055#define TEARING_EFFECT_MASK (3 << 2)
6056#define TEARING_EFFECT_OFF (0 << 2)
6057#define TEARING_EFFECT_DSI (1 << 2)
6058#define TEARING_EFFECT_GPIO (2 << 2)
6059#define LANE_CONFIGURATION_SHIFT 0
6060#define LANE_CONFIGURATION_MASK (3 << 0)
6061#define LANE_CONFIGURATION_4LANE (0 << 0)
6062#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6063#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6064
6065#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6066#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6067#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
6068#define TEARING_EFFECT_DELAY_SHIFT 0
6069#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6070
6071/* XXX: all bits reserved */
6072#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
6073
6074/* MIPI DSI Controller and D-PHY registers */
6075
6076#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
6077#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
6078#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
6079#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6080#define ULPS_STATE_MASK (3 << 1)
6081#define ULPS_STATE_ENTER (2 << 1)
6082#define ULPS_STATE_EXIT (1 << 1)
6083#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6084#define DEVICE_READY (1 << 0)
6085
6086#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
6087#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
6088#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
6089#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
6090#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
6091#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
6092#define TEARING_EFFECT (1 << 31)
6093#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6094#define GEN_READ_DATA_AVAIL (1 << 29)
6095#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6096#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6097#define RX_PROT_VIOLATION (1 << 26)
6098#define RX_INVALID_TX_LENGTH (1 << 25)
6099#define ACK_WITH_NO_ERROR (1 << 24)
6100#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6101#define LP_RX_TIMEOUT (1 << 22)
6102#define HS_TX_TIMEOUT (1 << 21)
6103#define DPI_FIFO_UNDERRUN (1 << 20)
6104#define LOW_CONTENTION (1 << 19)
6105#define HIGH_CONTENTION (1 << 18)
6106#define TXDSI_VC_ID_INVALID (1 << 17)
6107#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6108#define TXCHECKSUM_ERROR (1 << 15)
6109#define TXECC_MULTIBIT_ERROR (1 << 14)
6110#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6111#define TXFALSE_CONTROL_ERROR (1 << 12)
6112#define RXDSI_VC_ID_INVALID (1 << 11)
6113#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6114#define RXCHECKSUM_ERROR (1 << 9)
6115#define RXECC_MULTIBIT_ERROR (1 << 8)
6116#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6117#define RXFALSE_CONTROL_ERROR (1 << 6)
6118#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6119#define RX_LP_TX_SYNC_ERROR (1 << 4)
6120#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6121#define RXEOT_SYNC_ERROR (1 << 2)
6122#define RXSOT_SYNC_ERROR (1 << 1)
6123#define RXSOT_ERROR (1 << 0)
6124
6125#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
6126#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
6127#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
6128#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6129#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6130#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6131#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6132#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6133#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6134#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6135#define VID_MODE_FORMAT_MASK (0xf << 7)
6136#define VID_MODE_NOT_SUPPORTED (0 << 7)
6137#define VID_MODE_FORMAT_RGB565 (1 << 7)
6138#define VID_MODE_FORMAT_RGB666 (2 << 7)
6139#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6140#define VID_MODE_FORMAT_RGB888 (4 << 7)
6141#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6142#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6143#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6144#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6145#define DATA_LANES_PRG_REG_SHIFT 0
6146#define DATA_LANES_PRG_REG_MASK (7 << 0)
6147
6148#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
6149#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
6150#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
6151#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6152
6153#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
6154#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
6155#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
6156#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6157
6158#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
6159#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
6160#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
6161#define TURN_AROUND_TIMEOUT_MASK 0x3f
6162
6163#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
6164#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
6165#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
6166#define DEVICE_RESET_TIMER_MASK 0xffff
6167
6168#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
6169#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
6170#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
6171#define VERTICAL_ADDRESS_SHIFT 16
6172#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6173#define HORIZONTAL_ADDRESS_SHIFT 0
6174#define HORIZONTAL_ADDRESS_MASK 0xffff
6175
6176#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
6177#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
6178#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
6179#define DBI_FIFO_EMPTY_HALF (0 << 0)
6180#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6181#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6182
6183/* regs below are bits 15:0 */
6184#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
6185#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
6186#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
6187
6188#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
6189#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
6190#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
6191
6192#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
6193#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
6194#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
6195
6196#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
6197#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
6198#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
6199
6200#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
6201#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
6202#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
6203
6204#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
6205#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
6206#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
6207
6208#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
6209#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
6210#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
6211
6212#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
6213#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
6214#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
6215/* regs above are bits 15:0 */
6216
6217#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
6218#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
6219#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
6220#define DPI_LP_MODE (1 << 6)
6221#define BACKLIGHT_OFF (1 << 5)
6222#define BACKLIGHT_ON (1 << 4)
6223#define COLOR_MODE_OFF (1 << 3)
6224#define COLOR_MODE_ON (1 << 2)
6225#define TURN_ON (1 << 1)
6226#define SHUTDOWN (1 << 0)
6227
6228#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
6229#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
6230#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
6231#define COMMAND_BYTE_SHIFT 0
6232#define COMMAND_BYTE_MASK (0x3f << 0)
6233
6234#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
6235#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
6236#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
6237#define MASTER_INIT_TIMER_SHIFT 0
6238#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6239
6240#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
6241#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
6242#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
6243#define MAX_RETURN_PKT_SIZE_SHIFT 0
6244#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6245
6246#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
6247#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
6248#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6249#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6250#define DISABLE_VIDEO_BTA (1 << 3)
6251#define IP_TG_CONFIG (1 << 2)
6252#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6253#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6254#define VIDEO_MODE_BURST (3 << 0)
6255
6256#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
6257#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
6258#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
6259#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6260#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6261#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6262#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6263#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6264#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6265#define CLOCKSTOP (1 << 1)
6266#define EOT_DISABLE (1 << 0)
6267
6268#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
6269#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
6270#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
6271#define LP_BYTECLK_SHIFT 0
6272#define LP_BYTECLK_MASK (0xffff << 0)
6273
6274/* bits 31:0 */
6275#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
6276#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
6277#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
6278
6279/* bits 31:0 */
6280#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6281#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6282#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6283
6284#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6285#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6286#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6287#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6288#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6289#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6290#define LONG_PACKET_WORD_COUNT_SHIFT 8
6291#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6292#define SHORT_PACKET_PARAM_SHIFT 8
6293#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6294#define VIRTUAL_CHANNEL_SHIFT 6
6295#define VIRTUAL_CHANNEL_MASK (3 << 6)
6296#define DATA_TYPE_SHIFT 0
6297#define DATA_TYPE_MASK (3f << 0)
6298/* data type values, see include/video/mipi_display.h */
6299
6300#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6301#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6302#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6303#define DPI_FIFO_EMPTY (1 << 28)
6304#define DBI_FIFO_EMPTY (1 << 27)
6305#define LP_CTRL_FIFO_EMPTY (1 << 26)
6306#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6307#define LP_CTRL_FIFO_FULL (1 << 24)
6308#define HS_CTRL_FIFO_EMPTY (1 << 18)
6309#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6310#define HS_CTRL_FIFO_FULL (1 << 16)
6311#define LP_DATA_FIFO_EMPTY (1 << 10)
6312#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6313#define LP_DATA_FIFO_FULL (1 << 8)
6314#define HS_DATA_FIFO_EMPTY (1 << 2)
6315#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6316#define HS_DATA_FIFO_FULL (1 << 0)
6317
6318#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6319#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6320#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6321#define DBI_HS_LP_MODE_MASK (1 << 0)
6322#define DBI_LP_MODE (1 << 0)
6323#define DBI_HS_MODE (0 << 0)
6324
6325#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6326#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6327#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6328#define EXIT_ZERO_COUNT_SHIFT 24
6329#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6330#define TRAIL_COUNT_SHIFT 16
6331#define TRAIL_COUNT_MASK (0x1f << 16)
6332#define CLK_ZERO_COUNT_SHIFT 8
6333#define CLK_ZERO_COUNT_MASK (0xff << 8)
6334#define PREPARE_COUNT_SHIFT 0
6335#define PREPARE_COUNT_MASK (0x3f << 0)
6336
6337/* bits 31:0 */
6338#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6339#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6340#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6341
6342#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6343#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6344#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6345#define LP_HS_SSW_CNT_SHIFT 16
6346#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6347#define HS_LP_PWR_SW_CNT_SHIFT 0
6348#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6349
6350#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6351#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6352#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6353#define STOP_STATE_STALL_COUNTER_SHIFT 0
6354#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6355
6356#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6357#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6358#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6359#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6360#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6361#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6362#define RX_CONTENTION_DETECTED (1 << 0)
6363
6364/* XXX: only pipe A ?!? */
6365#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6366#define DBI_TYPEC_ENABLE (1 << 31)
6367#define DBI_TYPEC_WIP (1 << 30)
6368#define DBI_TYPEC_OPTION_SHIFT 28
6369#define DBI_TYPEC_OPTION_MASK (3 << 28)
6370#define DBI_TYPEC_FREQ_SHIFT 24
6371#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6372#define DBI_TYPEC_OVERRIDE (1 << 8)
6373#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6374#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6375
6376
6377/* MIPI adapter registers */
6378
6379#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6380#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6381#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6382#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6383#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6384#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6385#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6386#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6387#define READ_REQUEST_PRIORITY_SHIFT 3
6388#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6389#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6390#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6391#define RGB_FLIP_TO_BGR (1 << 2)
6392
6393#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6394#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6395#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6396#define DATA_MEM_ADDRESS_SHIFT 5
6397#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6398#define DATA_VALID (1 << 0)
6399
6400#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6401#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6402#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6403#define DATA_LENGTH_SHIFT 0
6404#define DATA_LENGTH_MASK (0xfffff << 0)
6405
6406#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6407#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6408#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6409#define COMMAND_MEM_ADDRESS_SHIFT 5
6410#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6411#define AUTO_PWG_ENABLE (1 << 2)
6412#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6413#define COMMAND_VALID (1 << 0)
6414
6415#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6416#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6417#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6418#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6419#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6420
6421#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6422#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6423#define MIPI_READ_DATA_RETURN(pipe, n) \
6424 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6425
6426#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6427#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6428#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6429#define READ_DATA_VALID(n) (1 << (n))
6430
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006431/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006432#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6433#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6434#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6435#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6436#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6437#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006438
Jesse Barnes585fb112008-07-29 11:54:06 -07006439#endif /* _I915_REG_H_ */