Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1 | /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 2 | * All Rights Reserved. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the |
| 6 | * "Software"), to deal in the Software without restriction, including |
| 7 | * without limitation the rights to use, copy, modify, merge, publish, |
| 8 | * distribute, sub license, and/or sell copies of the Software, and to |
| 9 | * permit persons to whom the Software is furnished to do so, subject to |
| 10 | * the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the |
| 13 | * next paragraph) shall be included in all copies or substantial portions |
| 14 | * of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 17 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 19 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 20 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 21 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 22 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 23 | */ |
| 24 | |
| 25 | #ifndef _I915_REG_H_ |
| 26 | #define _I915_REG_H_ |
| 27 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 28 | /* |
| 29 | * The Bridge device's PCI config space has information about the |
| 30 | * fb aperture size and the amount of pre-reserved memory. |
| 31 | */ |
| 32 | #define INTEL_GMCH_CTRL 0x52 |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 33 | #define INTEL_GMCH_VGA_DISABLE (1 << 1) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 34 | #define INTEL_GMCH_ENABLED 0x4 |
| 35 | #define INTEL_GMCH_MEM_MASK 0x1 |
| 36 | #define INTEL_GMCH_MEM_64M 0x1 |
| 37 | #define INTEL_GMCH_MEM_128M 0 |
| 38 | |
Eric Anholt | 241fa85 | 2009-01-02 18:05:51 -0800 | [diff] [blame] | 39 | #define INTEL_GMCH_GMS_MASK (0xf << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 40 | #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4) |
| 41 | #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4) |
| 42 | #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4) |
| 43 | #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4) |
| 44 | #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4) |
| 45 | #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4) |
| 46 | |
| 47 | #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4) |
| 48 | #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4) |
Eric Anholt | 241fa85 | 2009-01-02 18:05:51 -0800 | [diff] [blame] | 49 | #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4) |
| 50 | #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4) |
| 51 | #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4) |
| 52 | #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4) |
| 53 | #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4) |
| 54 | #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 55 | |
| 56 | /* PCI config space */ |
| 57 | |
| 58 | #define HPLLCC 0xc0 /* 855 only */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 59 | #define GC_CLOCK_CONTROL_MASK (0xf << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 60 | #define GC_CLOCK_133_200 (0 << 0) |
| 61 | #define GC_CLOCK_100_200 (1 << 0) |
| 62 | #define GC_CLOCK_100_133 (2 << 0) |
| 63 | #define GC_CLOCK_166_250 (3 << 0) |
| 64 | #define GCFGC 0xf0 /* 915+ only */ |
| 65 | #define GC_LOW_FREQUENCY_ENABLE (1 << 7) |
| 66 | #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) |
| 67 | #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4) |
| 68 | #define GC_DISPLAY_CLOCK_MASK (7 << 4) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 69 | #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) |
| 70 | #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) |
| 71 | #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) |
| 72 | #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) |
| 73 | #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) |
| 74 | #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) |
| 75 | #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) |
| 76 | #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) |
| 77 | #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) |
| 78 | #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) |
| 79 | #define I945_GC_RENDER_CLOCK_MASK (7 << 0) |
| 80 | #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) |
| 81 | #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) |
| 82 | #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) |
| 83 | #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) |
| 84 | #define I915_GC_RENDER_CLOCK_MASK (7 << 0) |
| 85 | #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) |
| 86 | #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) |
| 87 | #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 88 | #define LBB 0xf4 |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 89 | #define GDRST 0xc0 |
| 90 | #define GDRST_FULL (0<<2) |
| 91 | #define GDRST_RENDER (1<<2) |
| 92 | #define GDRST_MEDIA (3<<2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 93 | |
| 94 | /* VGA stuff */ |
| 95 | |
| 96 | #define VGA_ST01_MDA 0x3ba |
| 97 | #define VGA_ST01_CGA 0x3da |
| 98 | |
| 99 | #define VGA_MSR_WRITE 0x3c2 |
| 100 | #define VGA_MSR_READ 0x3cc |
| 101 | #define VGA_MSR_MEM_EN (1<<1) |
| 102 | #define VGA_MSR_CGA_MODE (1<<0) |
| 103 | |
| 104 | #define VGA_SR_INDEX 0x3c4 |
| 105 | #define VGA_SR_DATA 0x3c5 |
| 106 | |
| 107 | #define VGA_AR_INDEX 0x3c0 |
| 108 | #define VGA_AR_VID_EN (1<<5) |
| 109 | #define VGA_AR_DATA_WRITE 0x3c0 |
| 110 | #define VGA_AR_DATA_READ 0x3c1 |
| 111 | |
| 112 | #define VGA_GR_INDEX 0x3ce |
| 113 | #define VGA_GR_DATA 0x3cf |
| 114 | /* GR05 */ |
| 115 | #define VGA_GR_MEM_READ_MODE_SHIFT 3 |
| 116 | #define VGA_GR_MEM_READ_MODE_PLANE 1 |
| 117 | /* GR06 */ |
| 118 | #define VGA_GR_MEM_MODE_MASK 0xc |
| 119 | #define VGA_GR_MEM_MODE_SHIFT 2 |
| 120 | #define VGA_GR_MEM_A0000_AFFFF 0 |
| 121 | #define VGA_GR_MEM_A0000_BFFFF 1 |
| 122 | #define VGA_GR_MEM_B0000_B7FFF 2 |
| 123 | #define VGA_GR_MEM_B0000_BFFFF 3 |
| 124 | |
| 125 | #define VGA_DACMASK 0x3c6 |
| 126 | #define VGA_DACRX 0x3c7 |
| 127 | #define VGA_DACWX 0x3c8 |
| 128 | #define VGA_DACDATA 0x3c9 |
| 129 | |
| 130 | #define VGA_CR_INDEX_MDA 0x3b4 |
| 131 | #define VGA_CR_DATA_MDA 0x3b5 |
| 132 | #define VGA_CR_INDEX_CGA 0x3d4 |
| 133 | #define VGA_CR_DATA_CGA 0x3d5 |
| 134 | |
| 135 | /* |
| 136 | * Memory interface instructions used by the kernel |
| 137 | */ |
| 138 | #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) |
| 139 | |
| 140 | #define MI_NOOP MI_INSTR(0, 0) |
| 141 | #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) |
| 142 | #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 143 | #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 144 | #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) |
| 145 | #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) |
| 146 | #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) |
| 147 | #define MI_FLUSH MI_INSTR(0x04, 0) |
| 148 | #define MI_READ_FLUSH (1 << 0) |
| 149 | #define MI_EXE_FLUSH (1 << 1) |
| 150 | #define MI_NO_WRITE_FLUSH (1 << 2) |
| 151 | #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ |
| 152 | #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ |
| 153 | #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) |
| 154 | #define MI_REPORT_HEAD MI_INSTR(0x07, 0) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 155 | #define MI_OVERLAY_FLIP MI_INSTR(0x11,0) |
| 156 | #define MI_OVERLAY_CONTINUE (0x0<<21) |
| 157 | #define MI_OVERLAY_ON (0x1<<21) |
| 158 | #define MI_OVERLAY_OFF (0x2<<21) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 159 | #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 160 | #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) |
| 161 | #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 162 | #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) |
| 163 | #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */ |
| 164 | #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) |
| 165 | #define MI_STORE_DWORD_INDEX_SHIFT 2 |
| 166 | #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1) |
| 167 | #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) |
| 168 | #define MI_BATCH_NON_SECURE (1) |
| 169 | #define MI_BATCH_NON_SECURE_I965 (1<<8) |
| 170 | #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) |
| 171 | |
| 172 | /* |
| 173 | * 3D instructions used by the kernel |
| 174 | */ |
| 175 | #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) |
| 176 | |
| 177 | #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) |
| 178 | #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) |
| 179 | #define SC_UPDATE_SCISSOR (0x1<<1) |
| 180 | #define SC_ENABLE_MASK (0x1<<0) |
| 181 | #define SC_ENABLE (0x1<<0) |
| 182 | #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) |
| 183 | #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) |
| 184 | #define SCI_YMIN_MASK (0xffff<<16) |
| 185 | #define SCI_XMIN_MASK (0xffff<<0) |
| 186 | #define SCI_YMAX_MASK (0xffff<<16) |
| 187 | #define SCI_XMAX_MASK (0xffff<<0) |
| 188 | #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) |
| 189 | #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) |
| 190 | #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) |
| 191 | #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) |
| 192 | #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) |
| 193 | #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) |
| 194 | #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) |
| 195 | #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) |
| 196 | #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) |
| 197 | #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) |
| 198 | #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) |
| 199 | #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) |
| 200 | #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21) |
| 201 | #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20) |
| 202 | #define BLT_DEPTH_8 (0<<24) |
| 203 | #define BLT_DEPTH_16_565 (1<<24) |
| 204 | #define BLT_DEPTH_16_1555 (2<<24) |
| 205 | #define BLT_DEPTH_32 (3<<24) |
| 206 | #define BLT_ROP_GXCOPY (0xcc<<16) |
| 207 | #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ |
| 208 | #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ |
| 209 | #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) |
| 210 | #define ASYNC_FLIP (1<<22) |
| 211 | #define DISPLAY_PLANE_A (0<<20) |
| 212 | #define DISPLAY_PLANE_B (1<<20) |
| 213 | |
| 214 | /* |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 215 | * Fence registers |
| 216 | */ |
| 217 | #define FENCE_REG_830_0 0x2000 |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 218 | #define FENCE_REG_945_8 0x3000 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 219 | #define I830_FENCE_START_MASK 0x07f80000 |
| 220 | #define I830_FENCE_TILING_Y_SHIFT 12 |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 221 | #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 222 | #define I830_FENCE_PITCH_SHIFT 4 |
| 223 | #define I830_FENCE_REG_VALID (1<<0) |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 224 | #define I915_FENCE_MAX_PITCH_VAL 0x10 |
| 225 | #define I830_FENCE_MAX_PITCH_VAL 6 |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 226 | #define I830_FENCE_MAX_SIZE_VAL (1<<8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 227 | |
| 228 | #define I915_FENCE_START_MASK 0x0ff00000 |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 229 | #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 230 | |
| 231 | #define FENCE_REG_965_0 0x03000 |
| 232 | #define I965_FENCE_PITCH_SHIFT 2 |
| 233 | #define I965_FENCE_TILING_Y_SHIFT 1 |
| 234 | #define I965_FENCE_REG_VALID (1<<0) |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 235 | #define I965_FENCE_MAX_PITCH_VAL 0x0400 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 236 | |
| 237 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 238 | * Instruction and interrupt control regs |
| 239 | */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 240 | #define PGTBL_ER 0x02024 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 241 | #define PRB0_TAIL 0x02030 |
| 242 | #define PRB0_HEAD 0x02034 |
| 243 | #define PRB0_START 0x02038 |
| 244 | #define PRB0_CTL 0x0203c |
| 245 | #define TAIL_ADDR 0x001FFFF8 |
| 246 | #define HEAD_WRAP_COUNT 0xFFE00000 |
| 247 | #define HEAD_WRAP_ONE 0x00200000 |
| 248 | #define HEAD_ADDR 0x001FFFFC |
| 249 | #define RING_NR_PAGES 0x001FF000 |
| 250 | #define RING_REPORT_MASK 0x00000006 |
| 251 | #define RING_REPORT_64K 0x00000002 |
| 252 | #define RING_REPORT_128K 0x00000004 |
| 253 | #define RING_NO_REPORT 0x00000000 |
| 254 | #define RING_VALID_MASK 0x00000001 |
| 255 | #define RING_VALID 0x00000001 |
| 256 | #define RING_INVALID 0x00000000 |
| 257 | #define PRB1_TAIL 0x02040 /* 915+ only */ |
| 258 | #define PRB1_HEAD 0x02044 /* 915+ only */ |
| 259 | #define PRB1_START 0x02048 /* 915+ only */ |
| 260 | #define PRB1_CTL 0x0204c /* 915+ only */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 261 | #define IPEIR_I965 0x02064 |
| 262 | #define IPEHR_I965 0x02068 |
| 263 | #define INSTDONE_I965 0x0206c |
| 264 | #define INSTPS 0x02070 /* 965+ only */ |
| 265 | #define INSTDONE1 0x0207c /* 965+ only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 266 | #define ACTHD_I965 0x02074 |
| 267 | #define HWS_PGA 0x02080 |
| 268 | #define HWS_ADDRESS_MASK 0xfffff000 |
| 269 | #define HWS_START_ADDRESS_SHIFT 4 |
Jesse Barnes | 97f5ab6 | 2009-10-08 10:16:48 -0700 | [diff] [blame] | 270 | #define PWRCTXA 0x2088 /* 965GM+ only */ |
| 271 | #define PWRCTX_EN (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 272 | #define IPEIR 0x02088 |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 273 | #define IPEHR 0x0208c |
| 274 | #define INSTDONE 0x02090 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 275 | #define NOPID 0x02094 |
| 276 | #define HWSTAM 0x02098 |
| 277 | #define SCPD0 0x0209c /* 915+ only */ |
| 278 | #define IER 0x020a0 |
| 279 | #define IIR 0x020a4 |
| 280 | #define IMR 0x020a8 |
| 281 | #define ISR 0x020ac |
| 282 | #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) |
| 283 | #define I915_DISPLAY_PORT_INTERRUPT (1<<17) |
| 284 | #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) |
| 285 | #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) |
| 286 | #define I915_HWB_OOM_INTERRUPT (1<<13) |
| 287 | #define I915_SYNC_STATUS_INTERRUPT (1<<12) |
| 288 | #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) |
| 289 | #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) |
| 290 | #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) |
| 291 | #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) |
| 292 | #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) |
| 293 | #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) |
| 294 | #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) |
| 295 | #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) |
| 296 | #define I915_DEBUG_INTERRUPT (1<<2) |
| 297 | #define I915_USER_INTERRUPT (1<<1) |
| 298 | #define I915_ASLE_INTERRUPT (1<<0) |
| 299 | #define EIR 0x020b0 |
| 300 | #define EMR 0x020b4 |
| 301 | #define ESR 0x020b8 |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 302 | #define GM45_ERROR_PAGE_TABLE (1<<5) |
| 303 | #define GM45_ERROR_MEM_PRIV (1<<4) |
| 304 | #define I915_ERROR_PAGE_TABLE (1<<4) |
| 305 | #define GM45_ERROR_CP_PRIV (1<<3) |
| 306 | #define I915_ERROR_MEMORY_REFRESH (1<<1) |
| 307 | #define I915_ERROR_INSTRUCTION (1<<0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 308 | #define INSTPM 0x020c0 |
| 309 | #define ACTHD 0x020c8 |
| 310 | #define FW_BLC 0x020d8 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 311 | #define FW_BLC2 0x020dc |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 312 | #define FW_BLC_SELF 0x020e0 /* 915+ only */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 313 | #define FW_BLC_SELF_EN (1<<15) |
| 314 | #define MM_BURST_LENGTH 0x00700000 |
| 315 | #define MM_FIFO_WATERMARK 0x0001F000 |
| 316 | #define LM_BURST_LENGTH 0x00000700 |
| 317 | #define LM_FIFO_WATERMARK 0x0000001F |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 318 | #define MI_ARB_STATE 0x020e4 /* 915+ only */ |
| 319 | #define CACHE_MODE_0 0x02120 /* 915+ only */ |
| 320 | #define CM0_MASK_SHIFT 16 |
| 321 | #define CM0_IZ_OPT_DISABLE (1<<6) |
| 322 | #define CM0_ZR_OPT_DISABLE (1<<5) |
| 323 | #define CM0_DEPTH_EVICT_DISABLE (1<<4) |
| 324 | #define CM0_COLOR_EVICT_DISABLE (1<<3) |
| 325 | #define CM0_DEPTH_WRITE_DISABLE (1<<1) |
| 326 | #define CM0_RC_OP_FLUSH_DISABLE (1<<0) |
| 327 | #define GFX_FLSH_CNTL 0x02170 /* 915+ only */ |
| 328 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 329 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 330 | /* |
| 331 | * Framebuffer compression (915+ only) |
| 332 | */ |
| 333 | |
| 334 | #define FBC_CFB_BASE 0x03200 /* 4k page aligned */ |
| 335 | #define FBC_LL_BASE 0x03204 /* 4k page aligned */ |
| 336 | #define FBC_CONTROL 0x03208 |
| 337 | #define FBC_CTL_EN (1<<31) |
| 338 | #define FBC_CTL_PERIODIC (1<<30) |
| 339 | #define FBC_CTL_INTERVAL_SHIFT (16) |
| 340 | #define FBC_CTL_UNCOMPRESSIBLE (1<<14) |
| 341 | #define FBC_CTL_STRIDE_SHIFT (5) |
| 342 | #define FBC_CTL_FENCENO (1<<0) |
| 343 | #define FBC_COMMAND 0x0320c |
| 344 | #define FBC_CMD_COMPRESS (1<<0) |
| 345 | #define FBC_STATUS 0x03210 |
| 346 | #define FBC_STAT_COMPRESSING (1<<31) |
| 347 | #define FBC_STAT_COMPRESSED (1<<30) |
| 348 | #define FBC_STAT_MODIFIED (1<<29) |
| 349 | #define FBC_STAT_CURRENT_LINE (1<<0) |
| 350 | #define FBC_CONTROL2 0x03214 |
| 351 | #define FBC_CTL_FENCE_DBL (0<<4) |
| 352 | #define FBC_CTL_IDLE_IMM (0<<2) |
| 353 | #define FBC_CTL_IDLE_FULL (1<<2) |
| 354 | #define FBC_CTL_IDLE_LINE (2<<2) |
| 355 | #define FBC_CTL_IDLE_DEBUG (3<<2) |
| 356 | #define FBC_CTL_CPU_FENCE (1<<1) |
| 357 | #define FBC_CTL_PLANEA (0<<0) |
| 358 | #define FBC_CTL_PLANEB (1<<0) |
| 359 | #define FBC_FENCE_OFF 0x0321b |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 360 | #define FBC_TAG 0x03300 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 361 | |
| 362 | #define FBC_LL_SIZE (1536) |
| 363 | |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 364 | /* Framebuffer compression for GM45+ */ |
| 365 | #define DPFC_CB_BASE 0x3200 |
| 366 | #define DPFC_CONTROL 0x3208 |
| 367 | #define DPFC_CTL_EN (1<<31) |
| 368 | #define DPFC_CTL_PLANEA (0<<30) |
| 369 | #define DPFC_CTL_PLANEB (1<<30) |
| 370 | #define DPFC_CTL_FENCE_EN (1<<29) |
| 371 | #define DPFC_SR_EN (1<<10) |
| 372 | #define DPFC_CTL_LIMIT_1X (0<<6) |
| 373 | #define DPFC_CTL_LIMIT_2X (1<<6) |
| 374 | #define DPFC_CTL_LIMIT_4X (2<<6) |
| 375 | #define DPFC_RECOMP_CTL 0x320c |
| 376 | #define DPFC_RECOMP_STALL_EN (1<<27) |
| 377 | #define DPFC_RECOMP_STALL_WM_SHIFT (16) |
| 378 | #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) |
| 379 | #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) |
| 380 | #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) |
| 381 | #define DPFC_STATUS 0x3210 |
| 382 | #define DPFC_INVAL_SEG_SHIFT (16) |
| 383 | #define DPFC_INVAL_SEG_MASK (0x07ff0000) |
| 384 | #define DPFC_COMP_SEG_SHIFT (0) |
| 385 | #define DPFC_COMP_SEG_MASK (0x000003ff) |
| 386 | #define DPFC_STATUS2 0x3214 |
| 387 | #define DPFC_FENCE_YOFF 0x3218 |
| 388 | #define DPFC_CHICKEN 0x3224 |
| 389 | #define DPFC_HT_MODIFY (1<<31) |
| 390 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 391 | /* |
| 392 | * GPIO regs |
| 393 | */ |
| 394 | #define GPIOA 0x5010 |
| 395 | #define GPIOB 0x5014 |
| 396 | #define GPIOC 0x5018 |
| 397 | #define GPIOD 0x501c |
| 398 | #define GPIOE 0x5020 |
| 399 | #define GPIOF 0x5024 |
| 400 | #define GPIOG 0x5028 |
| 401 | #define GPIOH 0x502c |
| 402 | # define GPIO_CLOCK_DIR_MASK (1 << 0) |
| 403 | # define GPIO_CLOCK_DIR_IN (0 << 1) |
| 404 | # define GPIO_CLOCK_DIR_OUT (1 << 1) |
| 405 | # define GPIO_CLOCK_VAL_MASK (1 << 2) |
| 406 | # define GPIO_CLOCK_VAL_OUT (1 << 3) |
| 407 | # define GPIO_CLOCK_VAL_IN (1 << 4) |
| 408 | # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) |
| 409 | # define GPIO_DATA_DIR_MASK (1 << 8) |
| 410 | # define GPIO_DATA_DIR_IN (0 << 9) |
| 411 | # define GPIO_DATA_DIR_OUT (1 << 9) |
| 412 | # define GPIO_DATA_VAL_MASK (1 << 10) |
| 413 | # define GPIO_DATA_VAL_OUT (1 << 11) |
| 414 | # define GPIO_DATA_VAL_IN (1 << 12) |
| 415 | # define GPIO_DATA_PULLUP_DISABLE (1 << 13) |
| 416 | |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 417 | #define GMBUS0 0x5100 |
| 418 | #define GMBUS1 0x5104 |
| 419 | #define GMBUS2 0x5108 |
| 420 | #define GMBUS3 0x510c |
| 421 | #define GMBUS4 0x5110 |
| 422 | #define GMBUS5 0x5120 |
| 423 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 424 | /* |
| 425 | * Clock control & power management |
| 426 | */ |
| 427 | |
| 428 | #define VGA0 0x6000 |
| 429 | #define VGA1 0x6004 |
| 430 | #define VGA_PD 0x6010 |
| 431 | #define VGA0_PD_P2_DIV_4 (1 << 7) |
| 432 | #define VGA0_PD_P1_DIV_2 (1 << 5) |
| 433 | #define VGA0_PD_P1_SHIFT 0 |
| 434 | #define VGA0_PD_P1_MASK (0x1f << 0) |
| 435 | #define VGA1_PD_P2_DIV_4 (1 << 15) |
| 436 | #define VGA1_PD_P1_DIV_2 (1 << 13) |
| 437 | #define VGA1_PD_P1_SHIFT 8 |
| 438 | #define VGA1_PD_P1_MASK (0x1f << 8) |
| 439 | #define DPLL_A 0x06014 |
| 440 | #define DPLL_B 0x06018 |
| 441 | #define DPLL_VCO_ENABLE (1 << 31) |
| 442 | #define DPLL_DVO_HIGH_SPEED (1 << 30) |
| 443 | #define DPLL_SYNCLOCK_ENABLE (1 << 29) |
| 444 | #define DPLL_VGA_MODE_DIS (1 << 28) |
| 445 | #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ |
| 446 | #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ |
| 447 | #define DPLL_MODE_MASK (3 << 26) |
| 448 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ |
| 449 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ |
| 450 | #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ |
| 451 | #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ |
| 452 | #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ |
| 453 | #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 454 | #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 455 | |
| 456 | #define I915_FIFO_UNDERRUN_STATUS (1UL<<31) |
| 457 | #define I915_CRC_ERROR_ENABLE (1UL<<29) |
| 458 | #define I915_CRC_DONE_ENABLE (1UL<<28) |
| 459 | #define I915_GMBUS_EVENT_ENABLE (1UL<<27) |
| 460 | #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25) |
| 461 | #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) |
| 462 | #define I915_DPST_EVENT_ENABLE (1UL<<23) |
| 463 | #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22) |
| 464 | #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) |
| 465 | #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) |
| 466 | #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ |
| 467 | #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17) |
| 468 | #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16) |
| 469 | #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) |
| 470 | #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12) |
| 471 | #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11) |
| 472 | #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9) |
| 473 | #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) |
| 474 | #define I915_DPST_EVENT_STATUS (1UL<<7) |
| 475 | #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6) |
| 476 | #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) |
| 477 | #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) |
| 478 | #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ |
| 479 | #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1) |
| 480 | #define I915_OVERLAY_UPDATED_STATUS (1UL<<0) |
| 481 | |
| 482 | #define SRX_INDEX 0x3c4 |
| 483 | #define SRX_DATA 0x3c5 |
| 484 | #define SR01 1 |
| 485 | #define SR01_SCREEN_OFF (1<<5) |
| 486 | |
| 487 | #define PPCR 0x61204 |
| 488 | #define PPCR_ON (1<<0) |
| 489 | |
| 490 | #define DVOB 0x61140 |
| 491 | #define DVOB_ON (1<<31) |
| 492 | #define DVOC 0x61160 |
| 493 | #define DVOC_ON (1<<31) |
| 494 | #define LVDS 0x61180 |
| 495 | #define LVDS_ON (1<<31) |
| 496 | |
| 497 | #define ADPA 0x61100 |
| 498 | #define ADPA_DPMS_MASK (~(3<<10)) |
| 499 | #define ADPA_DPMS_ON (0<<10) |
| 500 | #define ADPA_DPMS_SUSPEND (1<<10) |
| 501 | #define ADPA_DPMS_STANDBY (2<<10) |
| 502 | #define ADPA_DPMS_OFF (3<<10) |
| 503 | |
| 504 | #define RING_TAIL 0x00 |
| 505 | #define TAIL_ADDR 0x001FFFF8 |
| 506 | #define RING_HEAD 0x04 |
| 507 | #define HEAD_WRAP_COUNT 0xFFE00000 |
| 508 | #define HEAD_WRAP_ONE 0x00200000 |
| 509 | #define HEAD_ADDR 0x001FFFFC |
| 510 | #define RING_START 0x08 |
| 511 | #define START_ADDR 0xFFFFF000 |
| 512 | #define RING_LEN 0x0C |
| 513 | #define RING_NR_PAGES 0x001FF000 |
| 514 | #define RING_REPORT_MASK 0x00000006 |
| 515 | #define RING_REPORT_64K 0x00000002 |
| 516 | #define RING_REPORT_128K 0x00000004 |
| 517 | #define RING_NO_REPORT 0x00000000 |
| 518 | #define RING_VALID_MASK 0x00000001 |
| 519 | #define RING_VALID 0x00000001 |
| 520 | #define RING_INVALID 0x00000000 |
| 521 | |
| 522 | /* Scratch pad debug 0 reg: |
| 523 | */ |
| 524 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 |
| 525 | /* |
| 526 | * The i830 generation, in LVDS mode, defines P1 as the bit number set within |
| 527 | * this field (only one bit may be set). |
| 528 | */ |
| 529 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 |
| 530 | #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 531 | #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 532 | /* i830, required in DVO non-gang */ |
| 533 | #define PLL_P2_DIVIDE_BY_4 (1 << 23) |
| 534 | #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ |
| 535 | #define PLL_REF_INPUT_DREFCLK (0 << 13) |
| 536 | #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ |
| 537 | #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ |
| 538 | #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) |
| 539 | #define PLL_REF_INPUT_MASK (3 << 13) |
| 540 | #define PLL_LOAD_PULSE_PHASE_SHIFT 9 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 541 | /* Ironlake */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 542 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 |
| 543 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) |
| 544 | # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) |
| 545 | # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 |
| 546 | # define DPLL_FPA1_P1_POST_DIV_MASK 0xff |
| 547 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 548 | /* |
| 549 | * Parallel to Serial Load Pulse phase selection. |
| 550 | * Selects the phase for the 10X DPLL clock for the PCIe |
| 551 | * digital display port. The range is 4 to 13; 10 or more |
| 552 | * is just a flip delay. The default is 6 |
| 553 | */ |
| 554 | #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) |
| 555 | #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) |
| 556 | /* |
| 557 | * SDVO multiplier for 945G/GM. Not used on 965. |
| 558 | */ |
| 559 | #define SDVO_MULTIPLIER_MASK 0x000000ff |
| 560 | #define SDVO_MULTIPLIER_SHIFT_HIRES 4 |
| 561 | #define SDVO_MULTIPLIER_SHIFT_VGA 0 |
| 562 | #define DPLL_A_MD 0x0601c /* 965+ only */ |
| 563 | /* |
| 564 | * UDI pixel divider, controlling how many pixels are stuffed into a packet. |
| 565 | * |
| 566 | * Value is pixels minus 1. Must be set to 1 pixel for SDVO. |
| 567 | */ |
| 568 | #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 |
| 569 | #define DPLL_MD_UDI_DIVIDER_SHIFT 24 |
| 570 | /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ |
| 571 | #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 |
| 572 | #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 |
| 573 | /* |
| 574 | * SDVO/UDI pixel multiplier. |
| 575 | * |
| 576 | * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus |
| 577 | * clock rate is 10 times the DPLL clock. At low resolution/refresh rate |
| 578 | * modes, the bus rate would be below the limits, so SDVO allows for stuffing |
| 579 | * dummy bytes in the datastream at an increased clock rate, with both sides of |
| 580 | * the link knowing how many bytes are fill. |
| 581 | * |
| 582 | * So, for a mode with a dotclock of 65Mhz, we would want to double the clock |
| 583 | * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be |
| 584 | * set to 130Mhz, and the SDVO multiplier set to 2x in this register and |
| 585 | * through an SDVO command. |
| 586 | * |
| 587 | * This register field has values of multiplication factor minus 1, with |
| 588 | * a maximum multiplier of 5 for SDVO. |
| 589 | */ |
| 590 | #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 |
| 591 | #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 |
| 592 | /* |
| 593 | * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. |
| 594 | * This best be set to the default value (3) or the CRT won't work. No, |
| 595 | * I don't entirely understand what this does... |
| 596 | */ |
| 597 | #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f |
| 598 | #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 |
| 599 | #define DPLL_B_MD 0x06020 /* 965+ only */ |
| 600 | #define FPA0 0x06040 |
| 601 | #define FPA1 0x06044 |
| 602 | #define FPB0 0x06048 |
| 603 | #define FPB1 0x0604c |
| 604 | #define FP_N_DIV_MASK 0x003f0000 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 605 | #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 606 | #define FP_N_DIV_SHIFT 16 |
| 607 | #define FP_M1_DIV_MASK 0x00003f00 |
| 608 | #define FP_M1_DIV_SHIFT 8 |
| 609 | #define FP_M2_DIV_MASK 0x0000003f |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 610 | #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 611 | #define FP_M2_DIV_SHIFT 0 |
| 612 | #define DPLL_TEST 0x606c |
| 613 | #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) |
| 614 | #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) |
| 615 | #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) |
| 616 | #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) |
| 617 | #define DPLLB_TEST_N_BYPASS (1 << 19) |
| 618 | #define DPLLB_TEST_M_BYPASS (1 << 18) |
| 619 | #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) |
| 620 | #define DPLLA_TEST_N_BYPASS (1 << 3) |
| 621 | #define DPLLA_TEST_M_BYPASS (1 << 2) |
| 622 | #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) |
| 623 | #define D_STATE 0x6104 |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 624 | #define DSTATE_PLL_D3_OFF (1<<3) |
| 625 | #define DSTATE_GFX_CLOCK_GATING (1<<1) |
| 626 | #define DSTATE_DOT_CLOCK_GATING (1<<0) |
| 627 | #define DSPCLK_GATE_D 0x6200 |
| 628 | # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ |
| 629 | # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ |
| 630 | # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ |
| 631 | # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ |
| 632 | # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ |
| 633 | # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ |
| 634 | # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ |
| 635 | # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ |
| 636 | # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ |
| 637 | # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ |
| 638 | # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ |
| 639 | # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ |
| 640 | # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ |
| 641 | # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ |
| 642 | # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ |
| 643 | # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ |
| 644 | # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ |
| 645 | # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ |
| 646 | # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ |
| 647 | # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) |
| 648 | # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) |
| 649 | # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 650 | # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) |
| 651 | # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ |
| 652 | # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ |
| 653 | # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ |
| 654 | # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) |
| 655 | # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) |
| 656 | /** |
| 657 | * This bit must be set on the 830 to prevent hangs when turning off the |
| 658 | * overlay scaler. |
| 659 | */ |
| 660 | # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) |
| 661 | # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) |
| 662 | # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) |
| 663 | # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ |
| 664 | # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ |
| 665 | |
| 666 | #define RENCLK_GATE_D1 0x6204 |
| 667 | # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ |
| 668 | # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ |
| 669 | # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) |
| 670 | # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) |
| 671 | # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) |
| 672 | # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) |
| 673 | # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) |
| 674 | # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) |
| 675 | # define MAG_CLOCK_GATE_DISABLE (1 << 5) |
| 676 | /** This bit must be unset on 855,865 */ |
| 677 | # define MECI_CLOCK_GATE_DISABLE (1 << 4) |
| 678 | # define DCMP_CLOCK_GATE_DISABLE (1 << 3) |
| 679 | # define MEC_CLOCK_GATE_DISABLE (1 << 2) |
| 680 | # define MECO_CLOCK_GATE_DISABLE (1 << 1) |
| 681 | /** This bit must be set on 855,865. */ |
| 682 | # define SV_CLOCK_GATE_DISABLE (1 << 0) |
| 683 | # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) |
| 684 | # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) |
| 685 | # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) |
| 686 | # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) |
| 687 | # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) |
| 688 | # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) |
| 689 | # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) |
| 690 | # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) |
| 691 | # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) |
| 692 | # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) |
| 693 | # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) |
| 694 | # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) |
| 695 | # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) |
| 696 | # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) |
| 697 | # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) |
| 698 | # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) |
| 699 | # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) |
| 700 | |
| 701 | # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) |
| 702 | /** This bit must always be set on 965G/965GM */ |
| 703 | # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) |
| 704 | # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) |
| 705 | # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) |
| 706 | # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) |
| 707 | # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) |
| 708 | # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) |
| 709 | /** This bit must always be set on 965G */ |
| 710 | # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) |
| 711 | # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) |
| 712 | # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) |
| 713 | # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) |
| 714 | # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) |
| 715 | # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) |
| 716 | # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) |
| 717 | # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) |
| 718 | # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) |
| 719 | # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) |
| 720 | # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) |
| 721 | # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) |
| 722 | # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) |
| 723 | # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) |
| 724 | # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) |
| 725 | # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) |
| 726 | # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) |
| 727 | # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) |
| 728 | # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) |
| 729 | |
| 730 | #define RENCLK_GATE_D2 0x6208 |
| 731 | #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 732 | #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) |
| 733 | #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) |
| 734 | #define RAMCLK_GATE_D 0x6210 /* CRL only */ |
| 735 | #define DEUC 0x6214 /* CRL only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 736 | |
| 737 | /* |
| 738 | * Palette regs |
| 739 | */ |
| 740 | |
| 741 | #define PALETTE_A 0x0a000 |
| 742 | #define PALETTE_B 0x0a800 |
| 743 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 744 | /* MCH MMIO space */ |
| 745 | |
| 746 | /* |
| 747 | * MCHBAR mirror. |
| 748 | * |
| 749 | * This mirrors the MCHBAR MMIO space whose location is determined by |
| 750 | * device 0 function 0's pci config register 0x44 or 0x48 and matches it in |
| 751 | * every way. It is not accessible from the CP register read instructions. |
| 752 | * |
| 753 | */ |
| 754 | #define MCHBAR_MIRROR_BASE 0x10000 |
| 755 | |
| 756 | /** 915-945 and GM965 MCH register controlling DRAM channel access */ |
| 757 | #define DCC 0x10200 |
| 758 | #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) |
| 759 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) |
| 760 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) |
| 761 | #define DCC_ADDRESSING_MODE_MASK (3 << 0) |
| 762 | #define DCC_CHANNEL_XOR_DISABLE (1 << 10) |
Eric Anholt | a7f014f | 2008-11-25 14:02:05 -0800 | [diff] [blame] | 763 | #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 764 | |
| 765 | /** 965 MCH register controlling DRAM channel configuration */ |
| 766 | #define C0DRB3 0x10206 |
| 767 | #define C1DRB3 0x10606 |
| 768 | |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 769 | /* Clocking configuration register */ |
| 770 | #define CLKCFG 0x10c00 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 771 | #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 772 | #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ |
| 773 | #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ |
| 774 | #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ |
| 775 | #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ |
| 776 | #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 777 | /* Note, below two are guess */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 778 | #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 779 | #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 780 | #define CLKCFG_FSB_MASK (7 << 0) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 781 | #define CLKCFG_MEM_533 (1 << 4) |
| 782 | #define CLKCFG_MEM_667 (2 << 4) |
| 783 | #define CLKCFG_MEM_800 (3 << 4) |
| 784 | #define CLKCFG_MEM_MASK (7 << 4) |
| 785 | |
Keith Packard | 881ee98 | 2008-11-02 23:08:44 -0800 | [diff] [blame] | 786 | /** GM965 GM45 render standby register */ |
| 787 | #define MCHBAR_RENDER_STANDBY 0x111B8 |
Jesse Barnes | 97f5ab6 | 2009-10-08 10:16:48 -0700 | [diff] [blame] | 788 | #define RCX_SW_EXIT (1<<23) |
| 789 | #define RSX_STATUS_MASK 0x00700000 |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 790 | #define PEG_BAND_GAP_DATA 0x14d68 |
| 791 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 792 | /* |
| 793 | * Overlay regs |
| 794 | */ |
| 795 | |
| 796 | #define OVADD 0x30000 |
| 797 | #define DOVSTA 0x30008 |
| 798 | #define OC_BUF (0x3<<20) |
| 799 | #define OGAMC5 0x30010 |
| 800 | #define OGAMC4 0x30014 |
| 801 | #define OGAMC3 0x30018 |
| 802 | #define OGAMC2 0x3001c |
| 803 | #define OGAMC1 0x30020 |
| 804 | #define OGAMC0 0x30024 |
| 805 | |
| 806 | /* |
| 807 | * Display engine regs |
| 808 | */ |
| 809 | |
| 810 | /* Pipe A timing regs */ |
| 811 | #define HTOTAL_A 0x60000 |
| 812 | #define HBLANK_A 0x60004 |
| 813 | #define HSYNC_A 0x60008 |
| 814 | #define VTOTAL_A 0x6000c |
| 815 | #define VBLANK_A 0x60010 |
| 816 | #define VSYNC_A 0x60014 |
| 817 | #define PIPEASRC 0x6001c |
| 818 | #define BCLRPAT_A 0x60020 |
| 819 | |
| 820 | /* Pipe B timing regs */ |
| 821 | #define HTOTAL_B 0x61000 |
| 822 | #define HBLANK_B 0x61004 |
| 823 | #define HSYNC_B 0x61008 |
| 824 | #define VTOTAL_B 0x6100c |
| 825 | #define VBLANK_B 0x61010 |
| 826 | #define VSYNC_B 0x61014 |
| 827 | #define PIPEBSRC 0x6101c |
| 828 | #define BCLRPAT_B 0x61020 |
| 829 | |
| 830 | /* VGA port control */ |
| 831 | #define ADPA 0x61100 |
| 832 | #define ADPA_DAC_ENABLE (1<<31) |
| 833 | #define ADPA_DAC_DISABLE 0 |
| 834 | #define ADPA_PIPE_SELECT_MASK (1<<30) |
| 835 | #define ADPA_PIPE_A_SELECT 0 |
| 836 | #define ADPA_PIPE_B_SELECT (1<<30) |
| 837 | #define ADPA_USE_VGA_HVPOLARITY (1<<15) |
| 838 | #define ADPA_SETS_HVPOLARITY 0 |
| 839 | #define ADPA_VSYNC_CNTL_DISABLE (1<<11) |
| 840 | #define ADPA_VSYNC_CNTL_ENABLE 0 |
| 841 | #define ADPA_HSYNC_CNTL_DISABLE (1<<10) |
| 842 | #define ADPA_HSYNC_CNTL_ENABLE 0 |
| 843 | #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) |
| 844 | #define ADPA_VSYNC_ACTIVE_LOW 0 |
| 845 | #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) |
| 846 | #define ADPA_HSYNC_ACTIVE_LOW 0 |
| 847 | #define ADPA_DPMS_MASK (~(3<<10)) |
| 848 | #define ADPA_DPMS_ON (0<<10) |
| 849 | #define ADPA_DPMS_SUSPEND (1<<10) |
| 850 | #define ADPA_DPMS_STANDBY (2<<10) |
| 851 | #define ADPA_DPMS_OFF (3<<10) |
| 852 | |
| 853 | /* Hotplug control (945+ only) */ |
| 854 | #define PORT_HOTPLUG_EN 0x61110 |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 855 | #define HDMIB_HOTPLUG_INT_EN (1 << 29) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 856 | #define DPB_HOTPLUG_INT_EN (1 << 29) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 857 | #define HDMIC_HOTPLUG_INT_EN (1 << 28) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 858 | #define DPC_HOTPLUG_INT_EN (1 << 28) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 859 | #define HDMID_HOTPLUG_INT_EN (1 << 27) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 860 | #define DPD_HOTPLUG_INT_EN (1 << 27) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 861 | #define SDVOB_HOTPLUG_INT_EN (1 << 26) |
| 862 | #define SDVOC_HOTPLUG_INT_EN (1 << 25) |
| 863 | #define TV_HOTPLUG_INT_EN (1 << 18) |
| 864 | #define CRT_HOTPLUG_INT_EN (1 << 9) |
| 865 | #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 866 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) |
| 867 | /* must use period 64 on GM45 according to docs */ |
| 868 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) |
| 869 | #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) |
| 870 | #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) |
| 871 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) |
| 872 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) |
| 873 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) |
| 874 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) |
| 875 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) |
| 876 | #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) |
| 877 | #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) |
| 878 | #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) |
| 879 | #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) |
| 880 | #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */ |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 881 | #define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f |
| 882 | #define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \ |
| 883 | HDMIC_HOTPLUG_INT_EN | \ |
| 884 | HDMID_HOTPLUG_INT_EN | \ |
| 885 | SDVOB_HOTPLUG_INT_EN | \ |
| 886 | SDVOC_HOTPLUG_INT_EN | \ |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 887 | CRT_HOTPLUG_INT_EN) |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 888 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 889 | |
| 890 | #define PORT_HOTPLUG_STAT 0x61114 |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 891 | #define HDMIB_HOTPLUG_INT_STATUS (1 << 29) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 892 | #define DPB_HOTPLUG_INT_STATUS (1 << 29) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 893 | #define HDMIC_HOTPLUG_INT_STATUS (1 << 28) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 894 | #define DPC_HOTPLUG_INT_STATUS (1 << 28) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 895 | #define HDMID_HOTPLUG_INT_STATUS (1 << 27) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 896 | #define DPD_HOTPLUG_INT_STATUS (1 << 27) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 897 | #define CRT_HOTPLUG_INT_STATUS (1 << 11) |
| 898 | #define TV_HOTPLUG_INT_STATUS (1 << 10) |
| 899 | #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) |
| 900 | #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) |
| 901 | #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) |
| 902 | #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) |
| 903 | #define SDVOC_HOTPLUG_INT_STATUS (1 << 7) |
| 904 | #define SDVOB_HOTPLUG_INT_STATUS (1 << 6) |
| 905 | |
| 906 | /* SDVO port control */ |
| 907 | #define SDVOB 0x61140 |
| 908 | #define SDVOC 0x61160 |
| 909 | #define SDVO_ENABLE (1 << 31) |
| 910 | #define SDVO_PIPE_B_SELECT (1 << 30) |
| 911 | #define SDVO_STALL_SELECT (1 << 29) |
| 912 | #define SDVO_INTERRUPT_ENABLE (1 << 26) |
| 913 | /** |
| 914 | * 915G/GM SDVO pixel multiplier. |
| 915 | * |
| 916 | * Programmed value is multiplier - 1, up to 5x. |
| 917 | * |
| 918 | * \sa DPLL_MD_UDI_MULTIPLIER_MASK |
| 919 | */ |
| 920 | #define SDVO_PORT_MULTIPLY_MASK (7 << 23) |
| 921 | #define SDVO_PORT_MULTIPLY_SHIFT 23 |
| 922 | #define SDVO_PHASE_SELECT_MASK (15 << 19) |
| 923 | #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) |
| 924 | #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) |
| 925 | #define SDVOC_GANG_MODE (1 << 16) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 926 | #define SDVO_ENCODING_SDVO (0x0 << 10) |
| 927 | #define SDVO_ENCODING_HDMI (0x2 << 10) |
| 928 | /** Requird for HDMI operation */ |
| 929 | #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 930 | #define SDVO_BORDER_ENABLE (1 << 7) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 931 | #define SDVO_AUDIO_ENABLE (1 << 6) |
| 932 | /** New with 965, default is to be set */ |
| 933 | #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) |
| 934 | /** New with 965, default is to be set */ |
| 935 | #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 936 | #define SDVOB_PCIE_CONCURRENCY (1 << 3) |
| 937 | #define SDVO_DETECTED (1 << 2) |
| 938 | /* Bits to be preserved when writing */ |
| 939 | #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26)) |
| 940 | #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26)) |
| 941 | |
| 942 | /* DVO port control */ |
| 943 | #define DVOA 0x61120 |
| 944 | #define DVOB 0x61140 |
| 945 | #define DVOC 0x61160 |
| 946 | #define DVO_ENABLE (1 << 31) |
| 947 | #define DVO_PIPE_B_SELECT (1 << 30) |
| 948 | #define DVO_PIPE_STALL_UNUSED (0 << 28) |
| 949 | #define DVO_PIPE_STALL (1 << 28) |
| 950 | #define DVO_PIPE_STALL_TV (2 << 28) |
| 951 | #define DVO_PIPE_STALL_MASK (3 << 28) |
| 952 | #define DVO_USE_VGA_SYNC (1 << 15) |
| 953 | #define DVO_DATA_ORDER_I740 (0 << 14) |
| 954 | #define DVO_DATA_ORDER_FP (1 << 14) |
| 955 | #define DVO_VSYNC_DISABLE (1 << 11) |
| 956 | #define DVO_HSYNC_DISABLE (1 << 10) |
| 957 | #define DVO_VSYNC_TRISTATE (1 << 9) |
| 958 | #define DVO_HSYNC_TRISTATE (1 << 8) |
| 959 | #define DVO_BORDER_ENABLE (1 << 7) |
| 960 | #define DVO_DATA_ORDER_GBRG (1 << 6) |
| 961 | #define DVO_DATA_ORDER_RGGB (0 << 6) |
| 962 | #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) |
| 963 | #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) |
| 964 | #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) |
| 965 | #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) |
| 966 | #define DVO_BLANK_ACTIVE_HIGH (1 << 2) |
| 967 | #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ |
| 968 | #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ |
| 969 | #define DVO_PRESERVE_MASK (0x7<<24) |
| 970 | #define DVOA_SRCDIM 0x61124 |
| 971 | #define DVOB_SRCDIM 0x61144 |
| 972 | #define DVOC_SRCDIM 0x61164 |
| 973 | #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 |
| 974 | #define DVO_SRCDIM_VERTICAL_SHIFT 0 |
| 975 | |
| 976 | /* LVDS port control */ |
| 977 | #define LVDS 0x61180 |
| 978 | /* |
| 979 | * Enables the LVDS port. This bit must be set before DPLLs are enabled, as |
| 980 | * the DPLL semantics change when the LVDS is assigned to that pipe. |
| 981 | */ |
| 982 | #define LVDS_PORT_EN (1 << 31) |
| 983 | /* Selects pipe B for LVDS data. Must be set on pre-965. */ |
| 984 | #define LVDS_PIPEB_SELECT (1 << 30) |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 985 | /* Enable border for unscaled (or aspect-scaled) display */ |
| 986 | #define LVDS_BORDER_ENABLE (1 << 15) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 987 | /* |
| 988 | * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per |
| 989 | * pixel. |
| 990 | */ |
| 991 | #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) |
| 992 | #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) |
| 993 | #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) |
| 994 | /* |
| 995 | * Controls the A3 data pair, which contains the additional LSBs for 24 bit |
| 996 | * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be |
| 997 | * on. |
| 998 | */ |
| 999 | #define LVDS_A3_POWER_MASK (3 << 6) |
| 1000 | #define LVDS_A3_POWER_DOWN (0 << 6) |
| 1001 | #define LVDS_A3_POWER_UP (3 << 6) |
| 1002 | /* |
| 1003 | * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP |
| 1004 | * is set. |
| 1005 | */ |
| 1006 | #define LVDS_CLKB_POWER_MASK (3 << 4) |
| 1007 | #define LVDS_CLKB_POWER_DOWN (0 << 4) |
| 1008 | #define LVDS_CLKB_POWER_UP (3 << 4) |
| 1009 | /* |
| 1010 | * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 |
| 1011 | * setting for whether we are in dual-channel mode. The B3 pair will |
| 1012 | * additionally only be powered up when LVDS_A3_POWER_UP is set. |
| 1013 | */ |
| 1014 | #define LVDS_B0B3_POWER_MASK (3 << 2) |
| 1015 | #define LVDS_B0B3_POWER_DOWN (0 << 2) |
| 1016 | #define LVDS_B0B3_POWER_UP (3 << 2) |
| 1017 | |
| 1018 | /* Panel power sequencing */ |
| 1019 | #define PP_STATUS 0x61200 |
| 1020 | #define PP_ON (1 << 31) |
| 1021 | /* |
| 1022 | * Indicates that all dependencies of the panel are on: |
| 1023 | * |
| 1024 | * - PLL enabled |
| 1025 | * - pipe enabled |
| 1026 | * - LVDS/DVOB/DVOC on |
| 1027 | */ |
| 1028 | #define PP_READY (1 << 30) |
| 1029 | #define PP_SEQUENCE_NONE (0 << 28) |
| 1030 | #define PP_SEQUENCE_ON (1 << 28) |
| 1031 | #define PP_SEQUENCE_OFF (2 << 28) |
| 1032 | #define PP_SEQUENCE_MASK 0x30000000 |
| 1033 | #define PP_CONTROL 0x61204 |
| 1034 | #define POWER_TARGET_ON (1 << 0) |
| 1035 | #define PP_ON_DELAYS 0x61208 |
| 1036 | #define PP_OFF_DELAYS 0x6120c |
| 1037 | #define PP_DIVISOR 0x61210 |
| 1038 | |
| 1039 | /* Panel fitting */ |
| 1040 | #define PFIT_CONTROL 0x61230 |
| 1041 | #define PFIT_ENABLE (1 << 31) |
| 1042 | #define PFIT_PIPE_MASK (3 << 29) |
| 1043 | #define PFIT_PIPE_SHIFT 29 |
| 1044 | #define VERT_INTERP_DISABLE (0 << 10) |
| 1045 | #define VERT_INTERP_BILINEAR (1 << 10) |
| 1046 | #define VERT_INTERP_MASK (3 << 10) |
| 1047 | #define VERT_AUTO_SCALE (1 << 9) |
| 1048 | #define HORIZ_INTERP_DISABLE (0 << 6) |
| 1049 | #define HORIZ_INTERP_BILINEAR (1 << 6) |
| 1050 | #define HORIZ_INTERP_MASK (3 << 6) |
| 1051 | #define HORIZ_AUTO_SCALE (1 << 5) |
| 1052 | #define PANEL_8TO6_DITHER_ENABLE (1 << 3) |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 1053 | #define PFIT_FILTER_FUZZY (0 << 24) |
| 1054 | #define PFIT_SCALING_AUTO (0 << 26) |
| 1055 | #define PFIT_SCALING_PROGRAMMED (1 << 26) |
| 1056 | #define PFIT_SCALING_PILLAR (2 << 26) |
| 1057 | #define PFIT_SCALING_LETTER (3 << 26) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1058 | #define PFIT_PGM_RATIOS 0x61234 |
| 1059 | #define PFIT_VERT_SCALE_MASK 0xfff00000 |
| 1060 | #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 1061 | /* Pre-965 */ |
| 1062 | #define PFIT_VERT_SCALE_SHIFT 20 |
| 1063 | #define PFIT_VERT_SCALE_MASK 0xfff00000 |
| 1064 | #define PFIT_HORIZ_SCALE_SHIFT 4 |
| 1065 | #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 |
| 1066 | /* 965+ */ |
| 1067 | #define PFIT_VERT_SCALE_SHIFT_965 16 |
| 1068 | #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 |
| 1069 | #define PFIT_HORIZ_SCALE_SHIFT_965 0 |
| 1070 | #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff |
| 1071 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1072 | #define PFIT_AUTO_RATIOS 0x61238 |
| 1073 | |
| 1074 | /* Backlight control */ |
| 1075 | #define BLC_PWM_CTL 0x61254 |
| 1076 | #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) |
| 1077 | #define BLC_PWM_CTL2 0x61250 /* 965+ only */ |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 1078 | #define BLM_COMBINATION_MODE (1 << 30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1079 | /* |
| 1080 | * This is the most significant 15 bits of the number of backlight cycles in a |
| 1081 | * complete cycle of the modulated backlight control. |
| 1082 | * |
| 1083 | * The actual value is this field multiplied by two. |
| 1084 | */ |
| 1085 | #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) |
| 1086 | #define BLM_LEGACY_MODE (1 << 16) |
| 1087 | /* |
| 1088 | * This is the number of cycles out of the backlight modulation cycle for which |
| 1089 | * the backlight is on. |
| 1090 | * |
| 1091 | * This field must be no greater than the number of cycles in the complete |
| 1092 | * backlight modulation cycle. |
| 1093 | */ |
| 1094 | #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) |
| 1095 | #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) |
| 1096 | |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 1097 | #define BLC_HIST_CTL 0x61260 |
| 1098 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1099 | /* TV port control */ |
| 1100 | #define TV_CTL 0x68000 |
| 1101 | /** Enables the TV encoder */ |
| 1102 | # define TV_ENC_ENABLE (1 << 31) |
| 1103 | /** Sources the TV encoder input from pipe B instead of A. */ |
| 1104 | # define TV_ENC_PIPEB_SELECT (1 << 30) |
| 1105 | /** Outputs composite video (DAC A only) */ |
| 1106 | # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) |
| 1107 | /** Outputs SVideo video (DAC B/C) */ |
| 1108 | # define TV_ENC_OUTPUT_SVIDEO (1 << 28) |
| 1109 | /** Outputs Component video (DAC A/B/C) */ |
| 1110 | # define TV_ENC_OUTPUT_COMPONENT (2 << 28) |
| 1111 | /** Outputs Composite and SVideo (DAC A/B/C) */ |
| 1112 | # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) |
| 1113 | # define TV_TRILEVEL_SYNC (1 << 21) |
| 1114 | /** Enables slow sync generation (945GM only) */ |
| 1115 | # define TV_SLOW_SYNC (1 << 20) |
| 1116 | /** Selects 4x oversampling for 480i and 576p */ |
| 1117 | # define TV_OVERSAMPLE_4X (0 << 18) |
| 1118 | /** Selects 2x oversampling for 720p and 1080i */ |
| 1119 | # define TV_OVERSAMPLE_2X (1 << 18) |
| 1120 | /** Selects no oversampling for 1080p */ |
| 1121 | # define TV_OVERSAMPLE_NONE (2 << 18) |
| 1122 | /** Selects 8x oversampling */ |
| 1123 | # define TV_OVERSAMPLE_8X (3 << 18) |
| 1124 | /** Selects progressive mode rather than interlaced */ |
| 1125 | # define TV_PROGRESSIVE (1 << 17) |
| 1126 | /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */ |
| 1127 | # define TV_PAL_BURST (1 << 16) |
| 1128 | /** Field for setting delay of Y compared to C */ |
| 1129 | # define TV_YC_SKEW_MASK (7 << 12) |
| 1130 | /** Enables a fix for 480p/576p standard definition modes on the 915GM only */ |
| 1131 | # define TV_ENC_SDP_FIX (1 << 11) |
| 1132 | /** |
| 1133 | * Enables a fix for the 915GM only. |
| 1134 | * |
| 1135 | * Not sure what it does. |
| 1136 | */ |
| 1137 | # define TV_ENC_C0_FIX (1 << 10) |
| 1138 | /** Bits that must be preserved by software */ |
Zhenyu Wang | d2d9f23 | 2009-03-04 19:36:02 +0800 | [diff] [blame] | 1139 | # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1140 | # define TV_FUSE_STATE_MASK (3 << 4) |
| 1141 | /** Read-only state that reports all features enabled */ |
| 1142 | # define TV_FUSE_STATE_ENABLED (0 << 4) |
| 1143 | /** Read-only state that reports that Macrovision is disabled in hardware*/ |
| 1144 | # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) |
| 1145 | /** Read-only state that reports that TV-out is disabled in hardware. */ |
| 1146 | # define TV_FUSE_STATE_DISABLED (2 << 4) |
| 1147 | /** Normal operation */ |
| 1148 | # define TV_TEST_MODE_NORMAL (0 << 0) |
| 1149 | /** Encoder test pattern 1 - combo pattern */ |
| 1150 | # define TV_TEST_MODE_PATTERN_1 (1 << 0) |
| 1151 | /** Encoder test pattern 2 - full screen vertical 75% color bars */ |
| 1152 | # define TV_TEST_MODE_PATTERN_2 (2 << 0) |
| 1153 | /** Encoder test pattern 3 - full screen horizontal 75% color bars */ |
| 1154 | # define TV_TEST_MODE_PATTERN_3 (3 << 0) |
| 1155 | /** Encoder test pattern 4 - random noise */ |
| 1156 | # define TV_TEST_MODE_PATTERN_4 (4 << 0) |
| 1157 | /** Encoder test pattern 5 - linear color ramps */ |
| 1158 | # define TV_TEST_MODE_PATTERN_5 (5 << 0) |
| 1159 | /** |
| 1160 | * This test mode forces the DACs to 50% of full output. |
| 1161 | * |
| 1162 | * This is used for load detection in combination with TVDAC_SENSE_MASK |
| 1163 | */ |
| 1164 | # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) |
| 1165 | # define TV_TEST_MODE_MASK (7 << 0) |
| 1166 | |
| 1167 | #define TV_DAC 0x68004 |
| 1168 | /** |
| 1169 | * Reports that DAC state change logic has reported change (RO). |
| 1170 | * |
| 1171 | * This gets cleared when TV_DAC_STATE_EN is cleared |
| 1172 | */ |
| 1173 | # define TVDAC_STATE_CHG (1 << 31) |
| 1174 | # define TVDAC_SENSE_MASK (7 << 28) |
| 1175 | /** Reports that DAC A voltage is above the detect threshold */ |
| 1176 | # define TVDAC_A_SENSE (1 << 30) |
| 1177 | /** Reports that DAC B voltage is above the detect threshold */ |
| 1178 | # define TVDAC_B_SENSE (1 << 29) |
| 1179 | /** Reports that DAC C voltage is above the detect threshold */ |
| 1180 | # define TVDAC_C_SENSE (1 << 28) |
| 1181 | /** |
| 1182 | * Enables DAC state detection logic, for load-based TV detection. |
| 1183 | * |
| 1184 | * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set |
| 1185 | * to off, for load detection to work. |
| 1186 | */ |
| 1187 | # define TVDAC_STATE_CHG_EN (1 << 27) |
| 1188 | /** Sets the DAC A sense value to high */ |
| 1189 | # define TVDAC_A_SENSE_CTL (1 << 26) |
| 1190 | /** Sets the DAC B sense value to high */ |
| 1191 | # define TVDAC_B_SENSE_CTL (1 << 25) |
| 1192 | /** Sets the DAC C sense value to high */ |
| 1193 | # define TVDAC_C_SENSE_CTL (1 << 24) |
| 1194 | /** Overrides the ENC_ENABLE and DAC voltage levels */ |
| 1195 | # define DAC_CTL_OVERRIDE (1 << 7) |
| 1196 | /** Sets the slew rate. Must be preserved in software */ |
| 1197 | # define ENC_TVDAC_SLEW_FAST (1 << 6) |
| 1198 | # define DAC_A_1_3_V (0 << 4) |
| 1199 | # define DAC_A_1_1_V (1 << 4) |
| 1200 | # define DAC_A_0_7_V (2 << 4) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 1201 | # define DAC_A_MASK (3 << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1202 | # define DAC_B_1_3_V (0 << 2) |
| 1203 | # define DAC_B_1_1_V (1 << 2) |
| 1204 | # define DAC_B_0_7_V (2 << 2) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 1205 | # define DAC_B_MASK (3 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1206 | # define DAC_C_1_3_V (0 << 0) |
| 1207 | # define DAC_C_1_1_V (1 << 0) |
| 1208 | # define DAC_C_0_7_V (2 << 0) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 1209 | # define DAC_C_MASK (3 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1210 | |
| 1211 | /** |
| 1212 | * CSC coefficients are stored in a floating point format with 9 bits of |
| 1213 | * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, |
| 1214 | * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with |
| 1215 | * -1 (0x3) being the only legal negative value. |
| 1216 | */ |
| 1217 | #define TV_CSC_Y 0x68010 |
| 1218 | # define TV_RY_MASK 0x07ff0000 |
| 1219 | # define TV_RY_SHIFT 16 |
| 1220 | # define TV_GY_MASK 0x00000fff |
| 1221 | # define TV_GY_SHIFT 0 |
| 1222 | |
| 1223 | #define TV_CSC_Y2 0x68014 |
| 1224 | # define TV_BY_MASK 0x07ff0000 |
| 1225 | # define TV_BY_SHIFT 16 |
| 1226 | /** |
| 1227 | * Y attenuation for component video. |
| 1228 | * |
| 1229 | * Stored in 1.9 fixed point. |
| 1230 | */ |
| 1231 | # define TV_AY_MASK 0x000003ff |
| 1232 | # define TV_AY_SHIFT 0 |
| 1233 | |
| 1234 | #define TV_CSC_U 0x68018 |
| 1235 | # define TV_RU_MASK 0x07ff0000 |
| 1236 | # define TV_RU_SHIFT 16 |
| 1237 | # define TV_GU_MASK 0x000007ff |
| 1238 | # define TV_GU_SHIFT 0 |
| 1239 | |
| 1240 | #define TV_CSC_U2 0x6801c |
| 1241 | # define TV_BU_MASK 0x07ff0000 |
| 1242 | # define TV_BU_SHIFT 16 |
| 1243 | /** |
| 1244 | * U attenuation for component video. |
| 1245 | * |
| 1246 | * Stored in 1.9 fixed point. |
| 1247 | */ |
| 1248 | # define TV_AU_MASK 0x000003ff |
| 1249 | # define TV_AU_SHIFT 0 |
| 1250 | |
| 1251 | #define TV_CSC_V 0x68020 |
| 1252 | # define TV_RV_MASK 0x0fff0000 |
| 1253 | # define TV_RV_SHIFT 16 |
| 1254 | # define TV_GV_MASK 0x000007ff |
| 1255 | # define TV_GV_SHIFT 0 |
| 1256 | |
| 1257 | #define TV_CSC_V2 0x68024 |
| 1258 | # define TV_BV_MASK 0x07ff0000 |
| 1259 | # define TV_BV_SHIFT 16 |
| 1260 | /** |
| 1261 | * V attenuation for component video. |
| 1262 | * |
| 1263 | * Stored in 1.9 fixed point. |
| 1264 | */ |
| 1265 | # define TV_AV_MASK 0x000007ff |
| 1266 | # define TV_AV_SHIFT 0 |
| 1267 | |
| 1268 | #define TV_CLR_KNOBS 0x68028 |
| 1269 | /** 2s-complement brightness adjustment */ |
| 1270 | # define TV_BRIGHTNESS_MASK 0xff000000 |
| 1271 | # define TV_BRIGHTNESS_SHIFT 24 |
| 1272 | /** Contrast adjustment, as a 2.6 unsigned floating point number */ |
| 1273 | # define TV_CONTRAST_MASK 0x00ff0000 |
| 1274 | # define TV_CONTRAST_SHIFT 16 |
| 1275 | /** Saturation adjustment, as a 2.6 unsigned floating point number */ |
| 1276 | # define TV_SATURATION_MASK 0x0000ff00 |
| 1277 | # define TV_SATURATION_SHIFT 8 |
| 1278 | /** Hue adjustment, as an integer phase angle in degrees */ |
| 1279 | # define TV_HUE_MASK 0x000000ff |
| 1280 | # define TV_HUE_SHIFT 0 |
| 1281 | |
| 1282 | #define TV_CLR_LEVEL 0x6802c |
| 1283 | /** Controls the DAC level for black */ |
| 1284 | # define TV_BLACK_LEVEL_MASK 0x01ff0000 |
| 1285 | # define TV_BLACK_LEVEL_SHIFT 16 |
| 1286 | /** Controls the DAC level for blanking */ |
| 1287 | # define TV_BLANK_LEVEL_MASK 0x000001ff |
| 1288 | # define TV_BLANK_LEVEL_SHIFT 0 |
| 1289 | |
| 1290 | #define TV_H_CTL_1 0x68030 |
| 1291 | /** Number of pixels in the hsync. */ |
| 1292 | # define TV_HSYNC_END_MASK 0x1fff0000 |
| 1293 | # define TV_HSYNC_END_SHIFT 16 |
| 1294 | /** Total number of pixels minus one in the line (display and blanking). */ |
| 1295 | # define TV_HTOTAL_MASK 0x00001fff |
| 1296 | # define TV_HTOTAL_SHIFT 0 |
| 1297 | |
| 1298 | #define TV_H_CTL_2 0x68034 |
| 1299 | /** Enables the colorburst (needed for non-component color) */ |
| 1300 | # define TV_BURST_ENA (1 << 31) |
| 1301 | /** Offset of the colorburst from the start of hsync, in pixels minus one. */ |
| 1302 | # define TV_HBURST_START_SHIFT 16 |
| 1303 | # define TV_HBURST_START_MASK 0x1fff0000 |
| 1304 | /** Length of the colorburst */ |
| 1305 | # define TV_HBURST_LEN_SHIFT 0 |
| 1306 | # define TV_HBURST_LEN_MASK 0x0001fff |
| 1307 | |
| 1308 | #define TV_H_CTL_3 0x68038 |
| 1309 | /** End of hblank, measured in pixels minus one from start of hsync */ |
| 1310 | # define TV_HBLANK_END_SHIFT 16 |
| 1311 | # define TV_HBLANK_END_MASK 0x1fff0000 |
| 1312 | /** Start of hblank, measured in pixels minus one from start of hsync */ |
| 1313 | # define TV_HBLANK_START_SHIFT 0 |
| 1314 | # define TV_HBLANK_START_MASK 0x0001fff |
| 1315 | |
| 1316 | #define TV_V_CTL_1 0x6803c |
| 1317 | /** XXX */ |
| 1318 | # define TV_NBR_END_SHIFT 16 |
| 1319 | # define TV_NBR_END_MASK 0x07ff0000 |
| 1320 | /** XXX */ |
| 1321 | # define TV_VI_END_F1_SHIFT 8 |
| 1322 | # define TV_VI_END_F1_MASK 0x00003f00 |
| 1323 | /** XXX */ |
| 1324 | # define TV_VI_END_F2_SHIFT 0 |
| 1325 | # define TV_VI_END_F2_MASK 0x0000003f |
| 1326 | |
| 1327 | #define TV_V_CTL_2 0x68040 |
| 1328 | /** Length of vsync, in half lines */ |
| 1329 | # define TV_VSYNC_LEN_MASK 0x07ff0000 |
| 1330 | # define TV_VSYNC_LEN_SHIFT 16 |
| 1331 | /** Offset of the start of vsync in field 1, measured in one less than the |
| 1332 | * number of half lines. |
| 1333 | */ |
| 1334 | # define TV_VSYNC_START_F1_MASK 0x00007f00 |
| 1335 | # define TV_VSYNC_START_F1_SHIFT 8 |
| 1336 | /** |
| 1337 | * Offset of the start of vsync in field 2, measured in one less than the |
| 1338 | * number of half lines. |
| 1339 | */ |
| 1340 | # define TV_VSYNC_START_F2_MASK 0x0000007f |
| 1341 | # define TV_VSYNC_START_F2_SHIFT 0 |
| 1342 | |
| 1343 | #define TV_V_CTL_3 0x68044 |
| 1344 | /** Enables generation of the equalization signal */ |
| 1345 | # define TV_EQUAL_ENA (1 << 31) |
| 1346 | /** Length of vsync, in half lines */ |
| 1347 | # define TV_VEQ_LEN_MASK 0x007f0000 |
| 1348 | # define TV_VEQ_LEN_SHIFT 16 |
| 1349 | /** Offset of the start of equalization in field 1, measured in one less than |
| 1350 | * the number of half lines. |
| 1351 | */ |
| 1352 | # define TV_VEQ_START_F1_MASK 0x0007f00 |
| 1353 | # define TV_VEQ_START_F1_SHIFT 8 |
| 1354 | /** |
| 1355 | * Offset of the start of equalization in field 2, measured in one less than |
| 1356 | * the number of half lines. |
| 1357 | */ |
| 1358 | # define TV_VEQ_START_F2_MASK 0x000007f |
| 1359 | # define TV_VEQ_START_F2_SHIFT 0 |
| 1360 | |
| 1361 | #define TV_V_CTL_4 0x68048 |
| 1362 | /** |
| 1363 | * Offset to start of vertical colorburst, measured in one less than the |
| 1364 | * number of lines from vertical start. |
| 1365 | */ |
| 1366 | # define TV_VBURST_START_F1_MASK 0x003f0000 |
| 1367 | # define TV_VBURST_START_F1_SHIFT 16 |
| 1368 | /** |
| 1369 | * Offset to the end of vertical colorburst, measured in one less than the |
| 1370 | * number of lines from the start of NBR. |
| 1371 | */ |
| 1372 | # define TV_VBURST_END_F1_MASK 0x000000ff |
| 1373 | # define TV_VBURST_END_F1_SHIFT 0 |
| 1374 | |
| 1375 | #define TV_V_CTL_5 0x6804c |
| 1376 | /** |
| 1377 | * Offset to start of vertical colorburst, measured in one less than the |
| 1378 | * number of lines from vertical start. |
| 1379 | */ |
| 1380 | # define TV_VBURST_START_F2_MASK 0x003f0000 |
| 1381 | # define TV_VBURST_START_F2_SHIFT 16 |
| 1382 | /** |
| 1383 | * Offset to the end of vertical colorburst, measured in one less than the |
| 1384 | * number of lines from the start of NBR. |
| 1385 | */ |
| 1386 | # define TV_VBURST_END_F2_MASK 0x000000ff |
| 1387 | # define TV_VBURST_END_F2_SHIFT 0 |
| 1388 | |
| 1389 | #define TV_V_CTL_6 0x68050 |
| 1390 | /** |
| 1391 | * Offset to start of vertical colorburst, measured in one less than the |
| 1392 | * number of lines from vertical start. |
| 1393 | */ |
| 1394 | # define TV_VBURST_START_F3_MASK 0x003f0000 |
| 1395 | # define TV_VBURST_START_F3_SHIFT 16 |
| 1396 | /** |
| 1397 | * Offset to the end of vertical colorburst, measured in one less than the |
| 1398 | * number of lines from the start of NBR. |
| 1399 | */ |
| 1400 | # define TV_VBURST_END_F3_MASK 0x000000ff |
| 1401 | # define TV_VBURST_END_F3_SHIFT 0 |
| 1402 | |
| 1403 | #define TV_V_CTL_7 0x68054 |
| 1404 | /** |
| 1405 | * Offset to start of vertical colorburst, measured in one less than the |
| 1406 | * number of lines from vertical start. |
| 1407 | */ |
| 1408 | # define TV_VBURST_START_F4_MASK 0x003f0000 |
| 1409 | # define TV_VBURST_START_F4_SHIFT 16 |
| 1410 | /** |
| 1411 | * Offset to the end of vertical colorburst, measured in one less than the |
| 1412 | * number of lines from the start of NBR. |
| 1413 | */ |
| 1414 | # define TV_VBURST_END_F4_MASK 0x000000ff |
| 1415 | # define TV_VBURST_END_F4_SHIFT 0 |
| 1416 | |
| 1417 | #define TV_SC_CTL_1 0x68060 |
| 1418 | /** Turns on the first subcarrier phase generation DDA */ |
| 1419 | # define TV_SC_DDA1_EN (1 << 31) |
| 1420 | /** Turns on the first subcarrier phase generation DDA */ |
| 1421 | # define TV_SC_DDA2_EN (1 << 30) |
| 1422 | /** Turns on the first subcarrier phase generation DDA */ |
| 1423 | # define TV_SC_DDA3_EN (1 << 29) |
| 1424 | /** Sets the subcarrier DDA to reset frequency every other field */ |
| 1425 | # define TV_SC_RESET_EVERY_2 (0 << 24) |
| 1426 | /** Sets the subcarrier DDA to reset frequency every fourth field */ |
| 1427 | # define TV_SC_RESET_EVERY_4 (1 << 24) |
| 1428 | /** Sets the subcarrier DDA to reset frequency every eighth field */ |
| 1429 | # define TV_SC_RESET_EVERY_8 (2 << 24) |
| 1430 | /** Sets the subcarrier DDA to never reset the frequency */ |
| 1431 | # define TV_SC_RESET_NEVER (3 << 24) |
| 1432 | /** Sets the peak amplitude of the colorburst.*/ |
| 1433 | # define TV_BURST_LEVEL_MASK 0x00ff0000 |
| 1434 | # define TV_BURST_LEVEL_SHIFT 16 |
| 1435 | /** Sets the increment of the first subcarrier phase generation DDA */ |
| 1436 | # define TV_SCDDA1_INC_MASK 0x00000fff |
| 1437 | # define TV_SCDDA1_INC_SHIFT 0 |
| 1438 | |
| 1439 | #define TV_SC_CTL_2 0x68064 |
| 1440 | /** Sets the rollover for the second subcarrier phase generation DDA */ |
| 1441 | # define TV_SCDDA2_SIZE_MASK 0x7fff0000 |
| 1442 | # define TV_SCDDA2_SIZE_SHIFT 16 |
| 1443 | /** Sets the increent of the second subcarrier phase generation DDA */ |
| 1444 | # define TV_SCDDA2_INC_MASK 0x00007fff |
| 1445 | # define TV_SCDDA2_INC_SHIFT 0 |
| 1446 | |
| 1447 | #define TV_SC_CTL_3 0x68068 |
| 1448 | /** Sets the rollover for the third subcarrier phase generation DDA */ |
| 1449 | # define TV_SCDDA3_SIZE_MASK 0x7fff0000 |
| 1450 | # define TV_SCDDA3_SIZE_SHIFT 16 |
| 1451 | /** Sets the increent of the third subcarrier phase generation DDA */ |
| 1452 | # define TV_SCDDA3_INC_MASK 0x00007fff |
| 1453 | # define TV_SCDDA3_INC_SHIFT 0 |
| 1454 | |
| 1455 | #define TV_WIN_POS 0x68070 |
| 1456 | /** X coordinate of the display from the start of horizontal active */ |
| 1457 | # define TV_XPOS_MASK 0x1fff0000 |
| 1458 | # define TV_XPOS_SHIFT 16 |
| 1459 | /** Y coordinate of the display from the start of vertical active (NBR) */ |
| 1460 | # define TV_YPOS_MASK 0x00000fff |
| 1461 | # define TV_YPOS_SHIFT 0 |
| 1462 | |
| 1463 | #define TV_WIN_SIZE 0x68074 |
| 1464 | /** Horizontal size of the display window, measured in pixels*/ |
| 1465 | # define TV_XSIZE_MASK 0x1fff0000 |
| 1466 | # define TV_XSIZE_SHIFT 16 |
| 1467 | /** |
| 1468 | * Vertical size of the display window, measured in pixels. |
| 1469 | * |
| 1470 | * Must be even for interlaced modes. |
| 1471 | */ |
| 1472 | # define TV_YSIZE_MASK 0x00000fff |
| 1473 | # define TV_YSIZE_SHIFT 0 |
| 1474 | |
| 1475 | #define TV_FILTER_CTL_1 0x68080 |
| 1476 | /** |
| 1477 | * Enables automatic scaling calculation. |
| 1478 | * |
| 1479 | * If set, the rest of the registers are ignored, and the calculated values can |
| 1480 | * be read back from the register. |
| 1481 | */ |
| 1482 | # define TV_AUTO_SCALE (1 << 31) |
| 1483 | /** |
| 1484 | * Disables the vertical filter. |
| 1485 | * |
| 1486 | * This is required on modes more than 1024 pixels wide */ |
| 1487 | # define TV_V_FILTER_BYPASS (1 << 29) |
| 1488 | /** Enables adaptive vertical filtering */ |
| 1489 | # define TV_VADAPT (1 << 28) |
| 1490 | # define TV_VADAPT_MODE_MASK (3 << 26) |
| 1491 | /** Selects the least adaptive vertical filtering mode */ |
| 1492 | # define TV_VADAPT_MODE_LEAST (0 << 26) |
| 1493 | /** Selects the moderately adaptive vertical filtering mode */ |
| 1494 | # define TV_VADAPT_MODE_MODERATE (1 << 26) |
| 1495 | /** Selects the most adaptive vertical filtering mode */ |
| 1496 | # define TV_VADAPT_MODE_MOST (3 << 26) |
| 1497 | /** |
| 1498 | * Sets the horizontal scaling factor. |
| 1499 | * |
| 1500 | * This should be the fractional part of the horizontal scaling factor divided |
| 1501 | * by the oversampling rate. TV_HSCALE should be less than 1, and set to: |
| 1502 | * |
| 1503 | * (src width - 1) / ((oversample * dest width) - 1) |
| 1504 | */ |
| 1505 | # define TV_HSCALE_FRAC_MASK 0x00003fff |
| 1506 | # define TV_HSCALE_FRAC_SHIFT 0 |
| 1507 | |
| 1508 | #define TV_FILTER_CTL_2 0x68084 |
| 1509 | /** |
| 1510 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
| 1511 | * |
| 1512 | * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) |
| 1513 | */ |
| 1514 | # define TV_VSCALE_INT_MASK 0x00038000 |
| 1515 | # define TV_VSCALE_INT_SHIFT 15 |
| 1516 | /** |
| 1517 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
| 1518 | * |
| 1519 | * \sa TV_VSCALE_INT_MASK |
| 1520 | */ |
| 1521 | # define TV_VSCALE_FRAC_MASK 0x00007fff |
| 1522 | # define TV_VSCALE_FRAC_SHIFT 0 |
| 1523 | |
| 1524 | #define TV_FILTER_CTL_3 0x68088 |
| 1525 | /** |
| 1526 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
| 1527 | * |
| 1528 | * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) |
| 1529 | * |
| 1530 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. |
| 1531 | */ |
| 1532 | # define TV_VSCALE_IP_INT_MASK 0x00038000 |
| 1533 | # define TV_VSCALE_IP_INT_SHIFT 15 |
| 1534 | /** |
| 1535 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
| 1536 | * |
| 1537 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. |
| 1538 | * |
| 1539 | * \sa TV_VSCALE_IP_INT_MASK |
| 1540 | */ |
| 1541 | # define TV_VSCALE_IP_FRAC_MASK 0x00007fff |
| 1542 | # define TV_VSCALE_IP_FRAC_SHIFT 0 |
| 1543 | |
| 1544 | #define TV_CC_CONTROL 0x68090 |
| 1545 | # define TV_CC_ENABLE (1 << 31) |
| 1546 | /** |
| 1547 | * Specifies which field to send the CC data in. |
| 1548 | * |
| 1549 | * CC data is usually sent in field 0. |
| 1550 | */ |
| 1551 | # define TV_CC_FID_MASK (1 << 27) |
| 1552 | # define TV_CC_FID_SHIFT 27 |
| 1553 | /** Sets the horizontal position of the CC data. Usually 135. */ |
| 1554 | # define TV_CC_HOFF_MASK 0x03ff0000 |
| 1555 | # define TV_CC_HOFF_SHIFT 16 |
| 1556 | /** Sets the vertical position of the CC data. Usually 21 */ |
| 1557 | # define TV_CC_LINE_MASK 0x0000003f |
| 1558 | # define TV_CC_LINE_SHIFT 0 |
| 1559 | |
| 1560 | #define TV_CC_DATA 0x68094 |
| 1561 | # define TV_CC_RDY (1 << 31) |
| 1562 | /** Second word of CC data to be transmitted. */ |
| 1563 | # define TV_CC_DATA_2_MASK 0x007f0000 |
| 1564 | # define TV_CC_DATA_2_SHIFT 16 |
| 1565 | /** First word of CC data to be transmitted. */ |
| 1566 | # define TV_CC_DATA_1_MASK 0x0000007f |
| 1567 | # define TV_CC_DATA_1_SHIFT 0 |
| 1568 | |
| 1569 | #define TV_H_LUMA_0 0x68100 |
| 1570 | #define TV_H_LUMA_59 0x681ec |
| 1571 | #define TV_H_CHROMA_0 0x68200 |
| 1572 | #define TV_H_CHROMA_59 0x682ec |
| 1573 | #define TV_V_LUMA_0 0x68300 |
| 1574 | #define TV_V_LUMA_42 0x683a8 |
| 1575 | #define TV_V_CHROMA_0 0x68400 |
| 1576 | #define TV_V_CHROMA_42 0x684a8 |
| 1577 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 1578 | /* Display Port */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1579 | #define DP_A 0x64000 /* eDP */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 1580 | #define DP_B 0x64100 |
| 1581 | #define DP_C 0x64200 |
| 1582 | #define DP_D 0x64300 |
| 1583 | |
| 1584 | #define DP_PORT_EN (1 << 31) |
| 1585 | #define DP_PIPEB_SELECT (1 << 30) |
| 1586 | |
| 1587 | /* Link training mode - select a suitable mode for each stage */ |
| 1588 | #define DP_LINK_TRAIN_PAT_1 (0 << 28) |
| 1589 | #define DP_LINK_TRAIN_PAT_2 (1 << 28) |
| 1590 | #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) |
| 1591 | #define DP_LINK_TRAIN_OFF (3 << 28) |
| 1592 | #define DP_LINK_TRAIN_MASK (3 << 28) |
| 1593 | #define DP_LINK_TRAIN_SHIFT 28 |
| 1594 | |
| 1595 | /* Signal voltages. These are mostly controlled by the other end */ |
| 1596 | #define DP_VOLTAGE_0_4 (0 << 25) |
| 1597 | #define DP_VOLTAGE_0_6 (1 << 25) |
| 1598 | #define DP_VOLTAGE_0_8 (2 << 25) |
| 1599 | #define DP_VOLTAGE_1_2 (3 << 25) |
| 1600 | #define DP_VOLTAGE_MASK (7 << 25) |
| 1601 | #define DP_VOLTAGE_SHIFT 25 |
| 1602 | |
| 1603 | /* Signal pre-emphasis levels, like voltages, the other end tells us what |
| 1604 | * they want |
| 1605 | */ |
| 1606 | #define DP_PRE_EMPHASIS_0 (0 << 22) |
| 1607 | #define DP_PRE_EMPHASIS_3_5 (1 << 22) |
| 1608 | #define DP_PRE_EMPHASIS_6 (2 << 22) |
| 1609 | #define DP_PRE_EMPHASIS_9_5 (3 << 22) |
| 1610 | #define DP_PRE_EMPHASIS_MASK (7 << 22) |
| 1611 | #define DP_PRE_EMPHASIS_SHIFT 22 |
| 1612 | |
| 1613 | /* How many wires to use. I guess 3 was too hard */ |
| 1614 | #define DP_PORT_WIDTH_1 (0 << 19) |
| 1615 | #define DP_PORT_WIDTH_2 (1 << 19) |
| 1616 | #define DP_PORT_WIDTH_4 (3 << 19) |
| 1617 | #define DP_PORT_WIDTH_MASK (7 << 19) |
| 1618 | |
| 1619 | /* Mystic DPCD version 1.1 special mode */ |
| 1620 | #define DP_ENHANCED_FRAMING (1 << 18) |
| 1621 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1622 | /* eDP */ |
| 1623 | #define DP_PLL_FREQ_270MHZ (0 << 16) |
| 1624 | #define DP_PLL_FREQ_160MHZ (1 << 16) |
| 1625 | #define DP_PLL_FREQ_MASK (3 << 16) |
| 1626 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 1627 | /** locked once port is enabled */ |
| 1628 | #define DP_PORT_REVERSAL (1 << 15) |
| 1629 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1630 | /* eDP */ |
| 1631 | #define DP_PLL_ENABLE (1 << 14) |
| 1632 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 1633 | /** sends the clock on lane 15 of the PEG for debug */ |
| 1634 | #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) |
| 1635 | |
| 1636 | #define DP_SCRAMBLING_DISABLE (1 << 12) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 1637 | #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 1638 | |
| 1639 | /** limit RGB values to avoid confusing TVs */ |
| 1640 | #define DP_COLOR_RANGE_16_235 (1 << 8) |
| 1641 | |
| 1642 | /** Turn on the audio link */ |
| 1643 | #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) |
| 1644 | |
| 1645 | /** vs and hs sync polarity */ |
| 1646 | #define DP_SYNC_VS_HIGH (1 << 4) |
| 1647 | #define DP_SYNC_HS_HIGH (1 << 3) |
| 1648 | |
| 1649 | /** A fantasy */ |
| 1650 | #define DP_DETECTED (1 << 2) |
| 1651 | |
| 1652 | /** The aux channel provides a way to talk to the |
| 1653 | * signal sink for DDC etc. Max packet size supported |
| 1654 | * is 20 bytes in each direction, hence the 5 fixed |
| 1655 | * data registers |
| 1656 | */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1657 | #define DPA_AUX_CH_CTL 0x64010 |
| 1658 | #define DPA_AUX_CH_DATA1 0x64014 |
| 1659 | #define DPA_AUX_CH_DATA2 0x64018 |
| 1660 | #define DPA_AUX_CH_DATA3 0x6401c |
| 1661 | #define DPA_AUX_CH_DATA4 0x64020 |
| 1662 | #define DPA_AUX_CH_DATA5 0x64024 |
| 1663 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 1664 | #define DPB_AUX_CH_CTL 0x64110 |
| 1665 | #define DPB_AUX_CH_DATA1 0x64114 |
| 1666 | #define DPB_AUX_CH_DATA2 0x64118 |
| 1667 | #define DPB_AUX_CH_DATA3 0x6411c |
| 1668 | #define DPB_AUX_CH_DATA4 0x64120 |
| 1669 | #define DPB_AUX_CH_DATA5 0x64124 |
| 1670 | |
| 1671 | #define DPC_AUX_CH_CTL 0x64210 |
| 1672 | #define DPC_AUX_CH_DATA1 0x64214 |
| 1673 | #define DPC_AUX_CH_DATA2 0x64218 |
| 1674 | #define DPC_AUX_CH_DATA3 0x6421c |
| 1675 | #define DPC_AUX_CH_DATA4 0x64220 |
| 1676 | #define DPC_AUX_CH_DATA5 0x64224 |
| 1677 | |
| 1678 | #define DPD_AUX_CH_CTL 0x64310 |
| 1679 | #define DPD_AUX_CH_DATA1 0x64314 |
| 1680 | #define DPD_AUX_CH_DATA2 0x64318 |
| 1681 | #define DPD_AUX_CH_DATA3 0x6431c |
| 1682 | #define DPD_AUX_CH_DATA4 0x64320 |
| 1683 | #define DPD_AUX_CH_DATA5 0x64324 |
| 1684 | |
| 1685 | #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) |
| 1686 | #define DP_AUX_CH_CTL_DONE (1 << 30) |
| 1687 | #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) |
| 1688 | #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) |
| 1689 | #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) |
| 1690 | #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) |
| 1691 | #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) |
| 1692 | #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) |
| 1693 | #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) |
| 1694 | #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) |
| 1695 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) |
| 1696 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 |
| 1697 | #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) |
| 1698 | #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 |
| 1699 | #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) |
| 1700 | #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) |
| 1701 | #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) |
| 1702 | #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) |
| 1703 | #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) |
| 1704 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) |
| 1705 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 |
| 1706 | |
| 1707 | /* |
| 1708 | * Computing GMCH M and N values for the Display Port link |
| 1709 | * |
| 1710 | * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes |
| 1711 | * |
| 1712 | * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) |
| 1713 | * |
| 1714 | * The GMCH value is used internally |
| 1715 | * |
| 1716 | * bytes_per_pixel is the number of bytes coming out of the plane, |
| 1717 | * which is after the LUTs, so we want the bytes for our color format. |
| 1718 | * For our current usage, this is always 3, one byte for R, G and B. |
| 1719 | */ |
| 1720 | #define PIPEA_GMCH_DATA_M 0x70050 |
| 1721 | #define PIPEB_GMCH_DATA_M 0x71050 |
| 1722 | |
| 1723 | /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ |
| 1724 | #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25) |
| 1725 | #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25 |
| 1726 | |
| 1727 | #define PIPE_GMCH_DATA_M_MASK (0xffffff) |
| 1728 | |
| 1729 | #define PIPEA_GMCH_DATA_N 0x70054 |
| 1730 | #define PIPEB_GMCH_DATA_N 0x71054 |
| 1731 | #define PIPE_GMCH_DATA_N_MASK (0xffffff) |
| 1732 | |
| 1733 | /* |
| 1734 | * Computing Link M and N values for the Display Port link |
| 1735 | * |
| 1736 | * Link M / N = pixel_clock / ls_clk |
| 1737 | * |
| 1738 | * (the DP spec calls pixel_clock the 'strm_clk') |
| 1739 | * |
| 1740 | * The Link value is transmitted in the Main Stream |
| 1741 | * Attributes and VB-ID. |
| 1742 | */ |
| 1743 | |
| 1744 | #define PIPEA_DP_LINK_M 0x70060 |
| 1745 | #define PIPEB_DP_LINK_M 0x71060 |
| 1746 | #define PIPEA_DP_LINK_M_MASK (0xffffff) |
| 1747 | |
| 1748 | #define PIPEA_DP_LINK_N 0x70064 |
| 1749 | #define PIPEB_DP_LINK_N 0x71064 |
| 1750 | #define PIPEA_DP_LINK_N_MASK (0xffffff) |
| 1751 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1752 | /* Display & cursor control */ |
| 1753 | |
| 1754 | /* Pipe A */ |
| 1755 | #define PIPEADSL 0x70000 |
| 1756 | #define PIPEACONF 0x70008 |
| 1757 | #define PIPEACONF_ENABLE (1<<31) |
| 1758 | #define PIPEACONF_DISABLE 0 |
| 1759 | #define PIPEACONF_DOUBLE_WIDE (1<<30) |
| 1760 | #define I965_PIPECONF_ACTIVE (1<<30) |
| 1761 | #define PIPEACONF_SINGLE_WIDE 0 |
| 1762 | #define PIPEACONF_PIPE_UNLOCKED 0 |
| 1763 | #define PIPEACONF_PIPE_LOCKED (1<<25) |
| 1764 | #define PIPEACONF_PALETTE 0 |
| 1765 | #define PIPEACONF_GAMMA (1<<24) |
| 1766 | #define PIPECONF_FORCE_BORDER (1<<25) |
| 1767 | #define PIPECONF_PROGRESSIVE (0 << 21) |
| 1768 | #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) |
| 1769 | #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1770 | #define PIPECONF_CXSR_DOWNCLOCK (1<<16) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1771 | #define PIPEASTAT 0x70024 |
| 1772 | #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) |
| 1773 | #define PIPE_CRC_ERROR_ENABLE (1UL<<29) |
| 1774 | #define PIPE_CRC_DONE_ENABLE (1UL<<28) |
| 1775 | #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) |
| 1776 | #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) |
| 1777 | #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) |
| 1778 | #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) |
| 1779 | #define PIPE_DPST_EVENT_ENABLE (1UL<<23) |
| 1780 | #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) |
| 1781 | #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) |
| 1782 | #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) |
| 1783 | #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ |
| 1784 | #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ |
| 1785 | #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) |
| 1786 | #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) |
| 1787 | #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) |
| 1788 | #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) |
| 1789 | #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) |
| 1790 | #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) |
| 1791 | #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) |
| 1792 | #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) |
| 1793 | #define PIPE_DPST_EVENT_STATUS (1UL<<7) |
| 1794 | #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) |
| 1795 | #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) |
| 1796 | #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) |
| 1797 | #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ |
| 1798 | #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ |
| 1799 | #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) |
| 1800 | #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) |
Zhenyu Wang | 58a2747 | 2009-09-25 08:01:28 +0000 | [diff] [blame] | 1801 | #define PIPE_BPC_MASK (7 << 5) /* Ironlake */ |
| 1802 | #define PIPE_8BPC (0 << 5) |
| 1803 | #define PIPE_10BPC (1 << 5) |
| 1804 | #define PIPE_6BPC (2 << 5) |
| 1805 | #define PIPE_12BPC (3 << 5) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1806 | |
| 1807 | #define DSPARB 0x70030 |
| 1808 | #define DSPARB_CSTART_MASK (0x7f << 7) |
| 1809 | #define DSPARB_CSTART_SHIFT 7 |
| 1810 | #define DSPARB_BSTART_MASK (0x7f) |
| 1811 | #define DSPARB_BSTART_SHIFT 0 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1812 | #define DSPARB_BEND_SHIFT 9 /* on 855 */ |
| 1813 | #define DSPARB_AEND_SHIFT 0 |
| 1814 | |
| 1815 | #define DSPFW1 0x70034 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 1816 | #define DSPFW_SR_SHIFT 23 |
| 1817 | #define DSPFW_CURSORB_SHIFT 16 |
| 1818 | #define DSPFW_PLANEB_SHIFT 8 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1819 | #define DSPFW2 0x70038 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 1820 | #define DSPFW_CURSORA_MASK 0x00003f00 |
| 1821 | #define DSPFW_CURSORA_SHIFT 16 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1822 | #define DSPFW3 0x7003c |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 1823 | #define DSPFW_HPLL_SR_EN (1<<31) |
| 1824 | #define DSPFW_CURSOR_SR_SHIFT 24 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 1825 | #define PINEVIEW_SELF_REFRESH_EN (1<<30) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1826 | |
| 1827 | /* FIFO watermark sizes etc */ |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 1828 | #define G4X_FIFO_LINE_SIZE 64 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1829 | #define I915_FIFO_LINE_SIZE 64 |
| 1830 | #define I830_FIFO_LINE_SIZE 32 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 1831 | |
| 1832 | #define G4X_FIFO_SIZE 127 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1833 | #define I945_FIFO_SIZE 127 /* 945 & 965 */ |
| 1834 | #define I915_FIFO_SIZE 95 |
Jesse Barnes | dff33cf | 2009-07-14 10:15:56 -0700 | [diff] [blame] | 1835 | #define I855GM_FIFO_SIZE 127 /* In cachelines */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1836 | #define I830_FIFO_SIZE 95 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 1837 | |
| 1838 | #define G4X_MAX_WM 0x3f |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1839 | #define I915_MAX_WM 0x3f |
| 1840 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 1841 | #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ |
| 1842 | #define PINEVIEW_FIFO_LINE_SIZE 64 |
| 1843 | #define PINEVIEW_MAX_WM 0x1ff |
| 1844 | #define PINEVIEW_DFT_WM 0x3f |
| 1845 | #define PINEVIEW_DFT_HPLLOFF_WM 0 |
| 1846 | #define PINEVIEW_GUARD_WM 10 |
| 1847 | #define PINEVIEW_CURSOR_FIFO 64 |
| 1848 | #define PINEVIEW_CURSOR_MAX_WM 0x3f |
| 1849 | #define PINEVIEW_CURSOR_DFT_WM 0 |
| 1850 | #define PINEVIEW_CURSOR_GUARD_WM 5 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 1851 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1852 | /* |
| 1853 | * The two pipe frame counter registers are not synchronized, so |
| 1854 | * reading a stable value is somewhat tricky. The following code |
| 1855 | * should work: |
| 1856 | * |
| 1857 | * do { |
| 1858 | * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> |
| 1859 | * PIPE_FRAME_HIGH_SHIFT; |
| 1860 | * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> |
| 1861 | * PIPE_FRAME_LOW_SHIFT); |
| 1862 | * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> |
| 1863 | * PIPE_FRAME_HIGH_SHIFT); |
| 1864 | * } while (high1 != high2); |
| 1865 | * frame = (high1 << 8) | low1; |
| 1866 | */ |
| 1867 | #define PIPEAFRAMEHIGH 0x70040 |
| 1868 | #define PIPE_FRAME_HIGH_MASK 0x0000ffff |
| 1869 | #define PIPE_FRAME_HIGH_SHIFT 0 |
| 1870 | #define PIPEAFRAMEPIXEL 0x70044 |
| 1871 | #define PIPE_FRAME_LOW_MASK 0xff000000 |
| 1872 | #define PIPE_FRAME_LOW_SHIFT 24 |
| 1873 | #define PIPE_PIXEL_MASK 0x00ffffff |
| 1874 | #define PIPE_PIXEL_SHIFT 0 |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 1875 | /* GM45+ just has to be different */ |
| 1876 | #define PIPEA_FRMCOUNT_GM45 0x70040 |
| 1877 | #define PIPEA_FLIPCOUNT_GM45 0x70044 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1878 | |
| 1879 | /* Cursor A & B regs */ |
| 1880 | #define CURACNTR 0x70080 |
Jesse Barnes | 14b60391 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 1881 | /* Old style CUR*CNTR flags (desktop 8xx) */ |
| 1882 | #define CURSOR_ENABLE 0x80000000 |
| 1883 | #define CURSOR_GAMMA_ENABLE 0x40000000 |
| 1884 | #define CURSOR_STRIDE_MASK 0x30000000 |
| 1885 | #define CURSOR_FORMAT_SHIFT 24 |
| 1886 | #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) |
| 1887 | #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) |
| 1888 | #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) |
| 1889 | #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) |
| 1890 | #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) |
| 1891 | #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) |
| 1892 | /* New style CUR*CNTR flags */ |
| 1893 | #define CURSOR_MODE 0x27 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1894 | #define CURSOR_MODE_DISABLE 0x00 |
| 1895 | #define CURSOR_MODE_64_32B_AX 0x07 |
| 1896 | #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) |
Jesse Barnes | 14b60391 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 1897 | #define MCURSOR_PIPE_SELECT (1 << 28) |
| 1898 | #define MCURSOR_PIPE_A 0x00 |
| 1899 | #define MCURSOR_PIPE_B (1 << 28) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1900 | #define MCURSOR_GAMMA_ENABLE (1 << 26) |
| 1901 | #define CURABASE 0x70084 |
| 1902 | #define CURAPOS 0x70088 |
| 1903 | #define CURSOR_POS_MASK 0x007FF |
| 1904 | #define CURSOR_POS_SIGN 0x8000 |
| 1905 | #define CURSOR_X_SHIFT 0 |
| 1906 | #define CURSOR_Y_SHIFT 16 |
Jesse Barnes | 14b60391 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 1907 | #define CURSIZE 0x700a0 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1908 | #define CURBCNTR 0x700c0 |
| 1909 | #define CURBBASE 0x700c4 |
| 1910 | #define CURBPOS 0x700c8 |
| 1911 | |
| 1912 | /* Display A control */ |
| 1913 | #define DSPACNTR 0x70180 |
| 1914 | #define DISPLAY_PLANE_ENABLE (1<<31) |
| 1915 | #define DISPLAY_PLANE_DISABLE 0 |
| 1916 | #define DISPPLANE_GAMMA_ENABLE (1<<30) |
| 1917 | #define DISPPLANE_GAMMA_DISABLE 0 |
| 1918 | #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) |
| 1919 | #define DISPPLANE_8BPP (0x2<<26) |
| 1920 | #define DISPPLANE_15_16BPP (0x4<<26) |
| 1921 | #define DISPPLANE_16BPP (0x5<<26) |
| 1922 | #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26) |
| 1923 | #define DISPPLANE_32BPP (0x7<<26) |
Kristian Høgsberg | a4f45cf | 2009-10-19 14:35:30 -0400 | [diff] [blame] | 1924 | #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1925 | #define DISPPLANE_STEREO_ENABLE (1<<25) |
| 1926 | #define DISPPLANE_STEREO_DISABLE 0 |
| 1927 | #define DISPPLANE_SEL_PIPE_MASK (1<<24) |
| 1928 | #define DISPPLANE_SEL_PIPE_A 0 |
| 1929 | #define DISPPLANE_SEL_PIPE_B (1<<24) |
| 1930 | #define DISPPLANE_SRC_KEY_ENABLE (1<<22) |
| 1931 | #define DISPPLANE_SRC_KEY_DISABLE 0 |
| 1932 | #define DISPPLANE_LINE_DOUBLE (1<<20) |
| 1933 | #define DISPPLANE_NO_LINE_DOUBLE 0 |
| 1934 | #define DISPPLANE_STEREO_POLARITY_FIRST 0 |
| 1935 | #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 1936 | #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ |
Jesse Barnes | f544847 | 2009-04-14 14:17:47 -0700 | [diff] [blame] | 1937 | #define DISPPLANE_TILED (1<<10) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1938 | #define DSPAADDR 0x70184 |
| 1939 | #define DSPASTRIDE 0x70188 |
| 1940 | #define DSPAPOS 0x7018C /* reserved */ |
| 1941 | #define DSPASIZE 0x70190 |
| 1942 | #define DSPASURF 0x7019C /* 965+ only */ |
| 1943 | #define DSPATILEOFF 0x701A4 /* 965+ only */ |
| 1944 | |
| 1945 | /* VBIOS flags */ |
| 1946 | #define SWF00 0x71410 |
| 1947 | #define SWF01 0x71414 |
| 1948 | #define SWF02 0x71418 |
| 1949 | #define SWF03 0x7141c |
| 1950 | #define SWF04 0x71420 |
| 1951 | #define SWF05 0x71424 |
| 1952 | #define SWF06 0x71428 |
| 1953 | #define SWF10 0x70410 |
| 1954 | #define SWF11 0x70414 |
| 1955 | #define SWF14 0x71420 |
| 1956 | #define SWF30 0x72414 |
| 1957 | #define SWF31 0x72418 |
| 1958 | #define SWF32 0x7241c |
| 1959 | |
| 1960 | /* Pipe B */ |
| 1961 | #define PIPEBDSL 0x71000 |
| 1962 | #define PIPEBCONF 0x71008 |
| 1963 | #define PIPEBSTAT 0x71024 |
| 1964 | #define PIPEBFRAMEHIGH 0x71040 |
| 1965 | #define PIPEBFRAMEPIXEL 0x71044 |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 1966 | #define PIPEB_FRMCOUNT_GM45 0x71040 |
| 1967 | #define PIPEB_FLIPCOUNT_GM45 0x71044 |
| 1968 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1969 | |
| 1970 | /* Display B control */ |
| 1971 | #define DSPBCNTR 0x71180 |
| 1972 | #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) |
| 1973 | #define DISPPLANE_ALPHA_TRANS_DISABLE 0 |
| 1974 | #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 |
| 1975 | #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) |
| 1976 | #define DSPBADDR 0x71184 |
| 1977 | #define DSPBSTRIDE 0x71188 |
| 1978 | #define DSPBPOS 0x7118C |
| 1979 | #define DSPBSIZE 0x71190 |
| 1980 | #define DSPBSURF 0x7119C |
| 1981 | #define DSPBTILEOFF 0x711A4 |
| 1982 | |
| 1983 | /* VBIOS regs */ |
| 1984 | #define VGACNTRL 0x71400 |
| 1985 | # define VGA_DISP_DISABLE (1 << 31) |
| 1986 | # define VGA_2X_MODE (1 << 30) |
| 1987 | # define VGA_PIPE_B_SELECT (1 << 29) |
| 1988 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 1989 | /* Ironlake */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 1990 | |
| 1991 | #define CPU_VGACNTRL 0x41000 |
| 1992 | |
| 1993 | #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030 |
| 1994 | #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) |
| 1995 | #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2) |
| 1996 | #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2) |
| 1997 | #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2) |
| 1998 | #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2) |
| 1999 | #define DIGITAL_PORTA_NO_DETECT (0 << 0) |
| 2000 | #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1) |
| 2001 | #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0) |
| 2002 | |
| 2003 | /* refresh rate hardware control */ |
| 2004 | #define RR_HW_CTL 0x45300 |
| 2005 | #define RR_HW_LOW_POWER_FRAMES_MASK 0xff |
| 2006 | #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 |
| 2007 | |
| 2008 | #define FDI_PLL_BIOS_0 0x46000 |
| 2009 | #define FDI_PLL_BIOS_1 0x46004 |
| 2010 | #define FDI_PLL_BIOS_2 0x46008 |
| 2011 | #define DISPLAY_PORT_PLL_BIOS_0 0x4600c |
| 2012 | #define DISPLAY_PORT_PLL_BIOS_1 0x46010 |
| 2013 | #define DISPLAY_PORT_PLL_BIOS_2 0x46014 |
| 2014 | |
| 2015 | #define FDI_PLL_FREQ_CTL 0x46030 |
| 2016 | #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) |
| 2017 | #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 |
| 2018 | #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff |
| 2019 | |
| 2020 | |
| 2021 | #define PIPEA_DATA_M1 0x60030 |
| 2022 | #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ |
| 2023 | #define TU_SIZE_MASK 0x7e000000 |
| 2024 | #define PIPEA_DATA_M1_OFFSET 0 |
| 2025 | #define PIPEA_DATA_N1 0x60034 |
| 2026 | #define PIPEA_DATA_N1_OFFSET 0 |
| 2027 | |
| 2028 | #define PIPEA_DATA_M2 0x60038 |
| 2029 | #define PIPEA_DATA_M2_OFFSET 0 |
| 2030 | #define PIPEA_DATA_N2 0x6003c |
| 2031 | #define PIPEA_DATA_N2_OFFSET 0 |
| 2032 | |
| 2033 | #define PIPEA_LINK_M1 0x60040 |
| 2034 | #define PIPEA_LINK_M1_OFFSET 0 |
| 2035 | #define PIPEA_LINK_N1 0x60044 |
| 2036 | #define PIPEA_LINK_N1_OFFSET 0 |
| 2037 | |
| 2038 | #define PIPEA_LINK_M2 0x60048 |
| 2039 | #define PIPEA_LINK_M2_OFFSET 0 |
| 2040 | #define PIPEA_LINK_N2 0x6004c |
| 2041 | #define PIPEA_LINK_N2_OFFSET 0 |
| 2042 | |
| 2043 | /* PIPEB timing regs are same start from 0x61000 */ |
| 2044 | |
| 2045 | #define PIPEB_DATA_M1 0x61030 |
| 2046 | #define PIPEB_DATA_M1_OFFSET 0 |
| 2047 | #define PIPEB_DATA_N1 0x61034 |
| 2048 | #define PIPEB_DATA_N1_OFFSET 0 |
| 2049 | |
| 2050 | #define PIPEB_DATA_M2 0x61038 |
| 2051 | #define PIPEB_DATA_M2_OFFSET 0 |
| 2052 | #define PIPEB_DATA_N2 0x6103c |
| 2053 | #define PIPEB_DATA_N2_OFFSET 0 |
| 2054 | |
| 2055 | #define PIPEB_LINK_M1 0x61040 |
| 2056 | #define PIPEB_LINK_M1_OFFSET 0 |
| 2057 | #define PIPEB_LINK_N1 0x61044 |
| 2058 | #define PIPEB_LINK_N1_OFFSET 0 |
| 2059 | |
| 2060 | #define PIPEB_LINK_M2 0x61048 |
| 2061 | #define PIPEB_LINK_M2_OFFSET 0 |
| 2062 | #define PIPEB_LINK_N2 0x6104c |
| 2063 | #define PIPEB_LINK_N2_OFFSET 0 |
| 2064 | |
| 2065 | /* CPU panel fitter */ |
| 2066 | #define PFA_CTL_1 0x68080 |
| 2067 | #define PFB_CTL_1 0x68880 |
| 2068 | #define PF_ENABLE (1<<31) |
Zhenyu Wang | b1f60b7 | 2009-10-19 15:43:49 +0800 | [diff] [blame] | 2069 | #define PF_FILTER_MASK (3<<23) |
| 2070 | #define PF_FILTER_PROGRAMMED (0<<23) |
| 2071 | #define PF_FILTER_MED_3x3 (1<<23) |
| 2072 | #define PF_FILTER_EDGE_ENHANCE (2<<23) |
| 2073 | #define PF_FILTER_EDGE_SOFTEN (3<<23) |
Zhenyu Wang | 249c0e6 | 2009-07-24 01:00:29 +0800 | [diff] [blame] | 2074 | #define PFA_WIN_SZ 0x68074 |
| 2075 | #define PFB_WIN_SZ 0x68874 |
Zhenyu Wang | 8dd81a3 | 2009-09-19 14:54:09 +0800 | [diff] [blame] | 2076 | #define PFA_WIN_POS 0x68070 |
| 2077 | #define PFB_WIN_POS 0x68870 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2078 | |
| 2079 | /* legacy palette */ |
| 2080 | #define LGC_PALETTE_A 0x4a000 |
| 2081 | #define LGC_PALETTE_B 0x4a800 |
| 2082 | |
| 2083 | /* interrupts */ |
| 2084 | #define DE_MASTER_IRQ_CONTROL (1 << 31) |
| 2085 | #define DE_SPRITEB_FLIP_DONE (1 << 29) |
| 2086 | #define DE_SPRITEA_FLIP_DONE (1 << 28) |
| 2087 | #define DE_PLANEB_FLIP_DONE (1 << 27) |
| 2088 | #define DE_PLANEA_FLIP_DONE (1 << 26) |
| 2089 | #define DE_PCU_EVENT (1 << 25) |
| 2090 | #define DE_GTT_FAULT (1 << 24) |
| 2091 | #define DE_POISON (1 << 23) |
| 2092 | #define DE_PERFORM_COUNTER (1 << 22) |
| 2093 | #define DE_PCH_EVENT (1 << 21) |
| 2094 | #define DE_AUX_CHANNEL_A (1 << 20) |
| 2095 | #define DE_DP_A_HOTPLUG (1 << 19) |
| 2096 | #define DE_GSE (1 << 18) |
| 2097 | #define DE_PIPEB_VBLANK (1 << 15) |
| 2098 | #define DE_PIPEB_EVEN_FIELD (1 << 14) |
| 2099 | #define DE_PIPEB_ODD_FIELD (1 << 13) |
| 2100 | #define DE_PIPEB_LINE_COMPARE (1 << 12) |
| 2101 | #define DE_PIPEB_VSYNC (1 << 11) |
| 2102 | #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) |
| 2103 | #define DE_PIPEA_VBLANK (1 << 7) |
| 2104 | #define DE_PIPEA_EVEN_FIELD (1 << 6) |
| 2105 | #define DE_PIPEA_ODD_FIELD (1 << 5) |
| 2106 | #define DE_PIPEA_LINE_COMPARE (1 << 4) |
| 2107 | #define DE_PIPEA_VSYNC (1 << 3) |
| 2108 | #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) |
| 2109 | |
| 2110 | #define DEISR 0x44000 |
| 2111 | #define DEIMR 0x44004 |
| 2112 | #define DEIIR 0x44008 |
| 2113 | #define DEIER 0x4400c |
| 2114 | |
| 2115 | /* GT interrupt */ |
| 2116 | #define GT_SYNC_STATUS (1 << 2) |
| 2117 | #define GT_USER_INTERRUPT (1 << 0) |
| 2118 | |
| 2119 | #define GTISR 0x44010 |
| 2120 | #define GTIMR 0x44014 |
| 2121 | #define GTIIR 0x44018 |
| 2122 | #define GTIER 0x4401c |
| 2123 | |
Zhenyu Wang | 553bd14 | 2009-09-02 10:57:52 +0800 | [diff] [blame] | 2124 | #define DISP_ARB_CTL 0x45000 |
| 2125 | #define DISP_TILE_SURFACE_SWIZZLING (1<<13) |
| 2126 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2127 | /* PCH */ |
| 2128 | |
| 2129 | /* south display engine interrupt */ |
| 2130 | #define SDE_CRT_HOTPLUG (1 << 11) |
| 2131 | #define SDE_PORTD_HOTPLUG (1 << 10) |
| 2132 | #define SDE_PORTC_HOTPLUG (1 << 9) |
| 2133 | #define SDE_PORTB_HOTPLUG (1 << 8) |
| 2134 | #define SDE_SDVOB_HOTPLUG (1 << 6) |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 2135 | #define SDE_HOTPLUG_MASK (0xf << 8) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2136 | |
| 2137 | #define SDEISR 0xc4000 |
| 2138 | #define SDEIMR 0xc4004 |
| 2139 | #define SDEIIR 0xc4008 |
| 2140 | #define SDEIER 0xc400c |
| 2141 | |
| 2142 | /* digital port hotplug */ |
| 2143 | #define PCH_PORT_HOTPLUG 0xc4030 |
| 2144 | #define PORTD_HOTPLUG_ENABLE (1 << 20) |
| 2145 | #define PORTD_PULSE_DURATION_2ms (0) |
| 2146 | #define PORTD_PULSE_DURATION_4_5ms (1 << 18) |
| 2147 | #define PORTD_PULSE_DURATION_6ms (2 << 18) |
| 2148 | #define PORTD_PULSE_DURATION_100ms (3 << 18) |
| 2149 | #define PORTD_HOTPLUG_NO_DETECT (0) |
| 2150 | #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) |
| 2151 | #define PORTD_HOTPLUG_LONG_DETECT (1 << 17) |
| 2152 | #define PORTC_HOTPLUG_ENABLE (1 << 12) |
| 2153 | #define PORTC_PULSE_DURATION_2ms (0) |
| 2154 | #define PORTC_PULSE_DURATION_4_5ms (1 << 10) |
| 2155 | #define PORTC_PULSE_DURATION_6ms (2 << 10) |
| 2156 | #define PORTC_PULSE_DURATION_100ms (3 << 10) |
| 2157 | #define PORTC_HOTPLUG_NO_DETECT (0) |
| 2158 | #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) |
| 2159 | #define PORTC_HOTPLUG_LONG_DETECT (1 << 9) |
| 2160 | #define PORTB_HOTPLUG_ENABLE (1 << 4) |
| 2161 | #define PORTB_PULSE_DURATION_2ms (0) |
| 2162 | #define PORTB_PULSE_DURATION_4_5ms (1 << 2) |
| 2163 | #define PORTB_PULSE_DURATION_6ms (2 << 2) |
| 2164 | #define PORTB_PULSE_DURATION_100ms (3 << 2) |
| 2165 | #define PORTB_HOTPLUG_NO_DETECT (0) |
| 2166 | #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) |
| 2167 | #define PORTB_HOTPLUG_LONG_DETECT (1 << 1) |
| 2168 | |
| 2169 | #define PCH_GPIOA 0xc5010 |
| 2170 | #define PCH_GPIOB 0xc5014 |
| 2171 | #define PCH_GPIOC 0xc5018 |
| 2172 | #define PCH_GPIOD 0xc501c |
| 2173 | #define PCH_GPIOE 0xc5020 |
| 2174 | #define PCH_GPIOF 0xc5024 |
| 2175 | |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 2176 | #define PCH_GMBUS0 0xc5100 |
| 2177 | #define PCH_GMBUS1 0xc5104 |
| 2178 | #define PCH_GMBUS2 0xc5108 |
| 2179 | #define PCH_GMBUS3 0xc510c |
| 2180 | #define PCH_GMBUS4 0xc5110 |
| 2181 | #define PCH_GMBUS5 0xc5120 |
| 2182 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2183 | #define PCH_DPLL_A 0xc6014 |
| 2184 | #define PCH_DPLL_B 0xc6018 |
| 2185 | |
| 2186 | #define PCH_FPA0 0xc6040 |
| 2187 | #define PCH_FPA1 0xc6044 |
| 2188 | #define PCH_FPB0 0xc6048 |
| 2189 | #define PCH_FPB1 0xc604c |
| 2190 | |
| 2191 | #define PCH_DPLL_TEST 0xc606c |
| 2192 | |
| 2193 | #define PCH_DREF_CONTROL 0xC6200 |
| 2194 | #define DREF_CONTROL_MASK 0x7fc3 |
| 2195 | #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) |
| 2196 | #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) |
| 2197 | #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) |
| 2198 | #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) |
| 2199 | #define DREF_SSC_SOURCE_DISABLE (0<<11) |
| 2200 | #define DREF_SSC_SOURCE_ENABLE (2<<11) |
Zhenyu Wang | c038e51 | 2009-10-19 15:43:48 +0800 | [diff] [blame] | 2201 | #define DREF_SSC_SOURCE_MASK (3<<11) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2202 | #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) |
| 2203 | #define DREF_NONSPREAD_CK505_ENABLE (1<<9) |
| 2204 | #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) |
Zhenyu Wang | c038e51 | 2009-10-19 15:43:48 +0800 | [diff] [blame] | 2205 | #define DREF_NONSPREAD_SOURCE_MASK (3<<9) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2206 | #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) |
| 2207 | #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) |
| 2208 | #define DREF_SSC4_DOWNSPREAD (0<<6) |
| 2209 | #define DREF_SSC4_CENTERSPREAD (1<<6) |
| 2210 | #define DREF_SSC1_DISABLE (0<<1) |
| 2211 | #define DREF_SSC1_ENABLE (1<<1) |
| 2212 | #define DREF_SSC4_DISABLE (0) |
| 2213 | #define DREF_SSC4_ENABLE (1) |
| 2214 | |
| 2215 | #define PCH_RAWCLK_FREQ 0xc6204 |
| 2216 | #define FDL_TP1_TIMER_SHIFT 12 |
| 2217 | #define FDL_TP1_TIMER_MASK (3<<12) |
| 2218 | #define FDL_TP2_TIMER_SHIFT 10 |
| 2219 | #define FDL_TP2_TIMER_MASK (3<<10) |
| 2220 | #define RAWCLK_FREQ_MASK 0x3ff |
| 2221 | |
| 2222 | #define PCH_DPLL_TMR_CFG 0xc6208 |
| 2223 | |
| 2224 | #define PCH_SSC4_PARMS 0xc6210 |
| 2225 | #define PCH_SSC4_AUX_PARMS 0xc6214 |
| 2226 | |
| 2227 | /* transcoder */ |
| 2228 | |
| 2229 | #define TRANS_HTOTAL_A 0xe0000 |
| 2230 | #define TRANS_HTOTAL_SHIFT 16 |
| 2231 | #define TRANS_HACTIVE_SHIFT 0 |
| 2232 | #define TRANS_HBLANK_A 0xe0004 |
| 2233 | #define TRANS_HBLANK_END_SHIFT 16 |
| 2234 | #define TRANS_HBLANK_START_SHIFT 0 |
| 2235 | #define TRANS_HSYNC_A 0xe0008 |
| 2236 | #define TRANS_HSYNC_END_SHIFT 16 |
| 2237 | #define TRANS_HSYNC_START_SHIFT 0 |
| 2238 | #define TRANS_VTOTAL_A 0xe000c |
| 2239 | #define TRANS_VTOTAL_SHIFT 16 |
| 2240 | #define TRANS_VACTIVE_SHIFT 0 |
| 2241 | #define TRANS_VBLANK_A 0xe0010 |
| 2242 | #define TRANS_VBLANK_END_SHIFT 16 |
| 2243 | #define TRANS_VBLANK_START_SHIFT 0 |
| 2244 | #define TRANS_VSYNC_A 0xe0014 |
| 2245 | #define TRANS_VSYNC_END_SHIFT 16 |
| 2246 | #define TRANS_VSYNC_START_SHIFT 0 |
| 2247 | |
| 2248 | #define TRANSA_DATA_M1 0xe0030 |
| 2249 | #define TRANSA_DATA_N1 0xe0034 |
| 2250 | #define TRANSA_DATA_M2 0xe0038 |
| 2251 | #define TRANSA_DATA_N2 0xe003c |
| 2252 | #define TRANSA_DP_LINK_M1 0xe0040 |
| 2253 | #define TRANSA_DP_LINK_N1 0xe0044 |
| 2254 | #define TRANSA_DP_LINK_M2 0xe0048 |
| 2255 | #define TRANSA_DP_LINK_N2 0xe004c |
| 2256 | |
| 2257 | #define TRANS_HTOTAL_B 0xe1000 |
| 2258 | #define TRANS_HBLANK_B 0xe1004 |
| 2259 | #define TRANS_HSYNC_B 0xe1008 |
| 2260 | #define TRANS_VTOTAL_B 0xe100c |
| 2261 | #define TRANS_VBLANK_B 0xe1010 |
| 2262 | #define TRANS_VSYNC_B 0xe1014 |
| 2263 | |
| 2264 | #define TRANSB_DATA_M1 0xe1030 |
| 2265 | #define TRANSB_DATA_N1 0xe1034 |
| 2266 | #define TRANSB_DATA_M2 0xe1038 |
| 2267 | #define TRANSB_DATA_N2 0xe103c |
| 2268 | #define TRANSB_DP_LINK_M1 0xe1040 |
| 2269 | #define TRANSB_DP_LINK_N1 0xe1044 |
| 2270 | #define TRANSB_DP_LINK_M2 0xe1048 |
| 2271 | #define TRANSB_DP_LINK_N2 0xe104c |
| 2272 | |
| 2273 | #define TRANSACONF 0xf0008 |
| 2274 | #define TRANSBCONF 0xf1008 |
| 2275 | #define TRANS_DISABLE (0<<31) |
| 2276 | #define TRANS_ENABLE (1<<31) |
| 2277 | #define TRANS_STATE_MASK (1<<30) |
| 2278 | #define TRANS_STATE_DISABLE (0<<30) |
| 2279 | #define TRANS_STATE_ENABLE (1<<30) |
| 2280 | #define TRANS_FSYNC_DELAY_HB1 (0<<27) |
| 2281 | #define TRANS_FSYNC_DELAY_HB2 (1<<27) |
| 2282 | #define TRANS_FSYNC_DELAY_HB3 (2<<27) |
| 2283 | #define TRANS_FSYNC_DELAY_HB4 (3<<27) |
| 2284 | #define TRANS_DP_AUDIO_ONLY (1<<26) |
| 2285 | #define TRANS_DP_VIDEO_AUDIO (0<<26) |
| 2286 | #define TRANS_PROGRESSIVE (0<<21) |
| 2287 | #define TRANS_8BPC (0<<5) |
| 2288 | #define TRANS_10BPC (1<<5) |
| 2289 | #define TRANS_6BPC (2<<5) |
| 2290 | #define TRANS_12BPC (3<<5) |
| 2291 | |
| 2292 | #define FDI_RXA_CHICKEN 0xc200c |
| 2293 | #define FDI_RXB_CHICKEN 0xc2010 |
| 2294 | #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1) |
| 2295 | |
| 2296 | /* CPU: FDI_TX */ |
| 2297 | #define FDI_TXA_CTL 0x60100 |
| 2298 | #define FDI_TXB_CTL 0x61100 |
| 2299 | #define FDI_TX_DISABLE (0<<31) |
| 2300 | #define FDI_TX_ENABLE (1<<31) |
| 2301 | #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) |
| 2302 | #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) |
| 2303 | #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) |
| 2304 | #define FDI_LINK_TRAIN_NONE (3<<28) |
| 2305 | #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) |
| 2306 | #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) |
| 2307 | #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) |
| 2308 | #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) |
| 2309 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) |
| 2310 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) |
| 2311 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) |
| 2312 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) |
| 2313 | #define FDI_DP_PORT_WIDTH_X1 (0<<19) |
| 2314 | #define FDI_DP_PORT_WIDTH_X2 (1<<19) |
| 2315 | #define FDI_DP_PORT_WIDTH_X3 (2<<19) |
| 2316 | #define FDI_DP_PORT_WIDTH_X4 (3<<19) |
| 2317 | #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame^] | 2318 | /* Ironlake: hardwired to 1 */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 2319 | #define FDI_TX_PLL_ENABLE (1<<14) |
| 2320 | /* both Tx and Rx */ |
| 2321 | #define FDI_SCRAMBLING_ENABLE (0<<7) |
| 2322 | #define FDI_SCRAMBLING_DISABLE (1<<7) |
| 2323 | |
| 2324 | /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ |
| 2325 | #define FDI_RXA_CTL 0xf000c |
| 2326 | #define FDI_RXB_CTL 0xf100c |
| 2327 | #define FDI_RX_ENABLE (1<<31) |
| 2328 | #define FDI_RX_DISABLE (0<<31) |
| 2329 | /* train, dp width same as FDI_TX */ |
| 2330 | #define FDI_DP_PORT_WIDTH_X8 (7<<19) |
| 2331 | #define FDI_8BPC (0<<16) |
| 2332 | #define FDI_10BPC (1<<16) |
| 2333 | #define FDI_6BPC (2<<16) |
| 2334 | #define FDI_12BPC (3<<16) |
| 2335 | #define FDI_LINK_REVERSE_OVERWRITE (1<<15) |
| 2336 | #define FDI_DMI_LINK_REVERSE_MASK (1<<14) |
| 2337 | #define FDI_RX_PLL_ENABLE (1<<13) |
| 2338 | #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) |
| 2339 | #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) |
| 2340 | #define FDI_FS_ERR_REPORT_ENABLE (1<<9) |
| 2341 | #define FDI_FE_ERR_REPORT_ENABLE (1<<8) |
| 2342 | #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) |
| 2343 | #define FDI_SEL_RAWCLK (0<<4) |
| 2344 | #define FDI_SEL_PCDCLK (1<<4) |
| 2345 | |
| 2346 | #define FDI_RXA_MISC 0xf0010 |
| 2347 | #define FDI_RXB_MISC 0xf1010 |
| 2348 | #define FDI_RXA_TUSIZE1 0xf0030 |
| 2349 | #define FDI_RXA_TUSIZE2 0xf0038 |
| 2350 | #define FDI_RXB_TUSIZE1 0xf1030 |
| 2351 | #define FDI_RXB_TUSIZE2 0xf1038 |
| 2352 | |
| 2353 | /* FDI_RX interrupt register format */ |
| 2354 | #define FDI_RX_INTER_LANE_ALIGN (1<<10) |
| 2355 | #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ |
| 2356 | #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ |
| 2357 | #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) |
| 2358 | #define FDI_RX_FS_CODE_ERR (1<<6) |
| 2359 | #define FDI_RX_FE_CODE_ERR (1<<5) |
| 2360 | #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) |
| 2361 | #define FDI_RX_HDCP_LINK_FAIL (1<<3) |
| 2362 | #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) |
| 2363 | #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) |
| 2364 | #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) |
| 2365 | |
| 2366 | #define FDI_RXA_IIR 0xf0014 |
| 2367 | #define FDI_RXA_IMR 0xf0018 |
| 2368 | #define FDI_RXB_IIR 0xf1014 |
| 2369 | #define FDI_RXB_IMR 0xf1018 |
| 2370 | |
| 2371 | #define FDI_PLL_CTL_1 0xfe000 |
| 2372 | #define FDI_PLL_CTL_2 0xfe004 |
| 2373 | |
| 2374 | /* CRT */ |
| 2375 | #define PCH_ADPA 0xe1100 |
| 2376 | #define ADPA_TRANS_SELECT_MASK (1<<30) |
| 2377 | #define ADPA_TRANS_A_SELECT 0 |
| 2378 | #define ADPA_TRANS_B_SELECT (1<<30) |
| 2379 | #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ |
| 2380 | #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) |
| 2381 | #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) |
| 2382 | #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) |
| 2383 | #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) |
| 2384 | #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) |
| 2385 | #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) |
| 2386 | #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) |
| 2387 | #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) |
| 2388 | #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) |
| 2389 | #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) |
| 2390 | #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) |
| 2391 | #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) |
| 2392 | #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) |
| 2393 | #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) |
| 2394 | #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) |
| 2395 | #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) |
| 2396 | #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) |
| 2397 | #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) |
| 2398 | |
| 2399 | /* or SDVOB */ |
| 2400 | #define HDMIB 0xe1140 |
| 2401 | #define PORT_ENABLE (1 << 31) |
| 2402 | #define TRANSCODER_A (0) |
| 2403 | #define TRANSCODER_B (1 << 30) |
| 2404 | #define COLOR_FORMAT_8bpc (0) |
| 2405 | #define COLOR_FORMAT_12bpc (3 << 26) |
| 2406 | #define SDVOB_HOTPLUG_ENABLE (1 << 23) |
| 2407 | #define SDVO_ENCODING (0) |
| 2408 | #define TMDS_ENCODING (2 << 10) |
| 2409 | #define NULL_PACKET_VSYNC_ENABLE (1 << 9) |
| 2410 | #define SDVOB_BORDER_ENABLE (1 << 7) |
| 2411 | #define AUDIO_ENABLE (1 << 6) |
| 2412 | #define VSYNC_ACTIVE_HIGH (1 << 4) |
| 2413 | #define HSYNC_ACTIVE_HIGH (1 << 3) |
| 2414 | #define PORT_DETECTED (1 << 2) |
| 2415 | |
| 2416 | #define HDMIC 0xe1150 |
| 2417 | #define HDMID 0xe1160 |
| 2418 | |
| 2419 | #define PCH_LVDS 0xe1180 |
| 2420 | #define LVDS_DETECTED (1 << 1) |
| 2421 | |
| 2422 | #define BLC_PWM_CPU_CTL2 0x48250 |
| 2423 | #define PWM_ENABLE (1 << 31) |
| 2424 | #define PWM_PIPE_A (0 << 29) |
| 2425 | #define PWM_PIPE_B (1 << 29) |
| 2426 | #define BLC_PWM_CPU_CTL 0x48254 |
| 2427 | |
| 2428 | #define BLC_PWM_PCH_CTL1 0xc8250 |
| 2429 | #define PWM_PCH_ENABLE (1 << 31) |
| 2430 | #define PWM_POLARITY_ACTIVE_LOW (1 << 29) |
| 2431 | #define PWM_POLARITY_ACTIVE_HIGH (0 << 29) |
| 2432 | #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28) |
| 2433 | #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28) |
| 2434 | |
| 2435 | #define BLC_PWM_PCH_CTL2 0xc8254 |
| 2436 | |
| 2437 | #define PCH_PP_STATUS 0xc7200 |
| 2438 | #define PCH_PP_CONTROL 0xc7204 |
| 2439 | #define EDP_FORCE_VDD (1 << 3) |
| 2440 | #define EDP_BLC_ENABLE (1 << 2) |
| 2441 | #define PANEL_POWER_RESET (1 << 1) |
| 2442 | #define PANEL_POWER_OFF (0 << 0) |
| 2443 | #define PANEL_POWER_ON (1 << 0) |
| 2444 | #define PCH_PP_ON_DELAYS 0xc7208 |
| 2445 | #define EDP_PANEL (1 << 30) |
| 2446 | #define PCH_PP_OFF_DELAYS 0xc720c |
| 2447 | #define PCH_PP_DIVISOR 0xc7210 |
| 2448 | |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2449 | #define PCH_DP_B 0xe4100 |
| 2450 | #define PCH_DPB_AUX_CH_CTL 0xe4110 |
| 2451 | #define PCH_DPB_AUX_CH_DATA1 0xe4114 |
| 2452 | #define PCH_DPB_AUX_CH_DATA2 0xe4118 |
| 2453 | #define PCH_DPB_AUX_CH_DATA3 0xe411c |
| 2454 | #define PCH_DPB_AUX_CH_DATA4 0xe4120 |
| 2455 | #define PCH_DPB_AUX_CH_DATA5 0xe4124 |
| 2456 | |
| 2457 | #define PCH_DP_C 0xe4200 |
| 2458 | #define PCH_DPC_AUX_CH_CTL 0xe4210 |
| 2459 | #define PCH_DPC_AUX_CH_DATA1 0xe4214 |
| 2460 | #define PCH_DPC_AUX_CH_DATA2 0xe4218 |
| 2461 | #define PCH_DPC_AUX_CH_DATA3 0xe421c |
| 2462 | #define PCH_DPC_AUX_CH_DATA4 0xe4220 |
| 2463 | #define PCH_DPC_AUX_CH_DATA5 0xe4224 |
| 2464 | |
| 2465 | #define PCH_DP_D 0xe4300 |
| 2466 | #define PCH_DPD_AUX_CH_CTL 0xe4310 |
| 2467 | #define PCH_DPD_AUX_CH_DATA1 0xe4314 |
| 2468 | #define PCH_DPD_AUX_CH_DATA2 0xe4318 |
| 2469 | #define PCH_DPD_AUX_CH_DATA3 0xe431c |
| 2470 | #define PCH_DPD_AUX_CH_DATA4 0xe4320 |
| 2471 | #define PCH_DPD_AUX_CH_DATA5 0xe4324 |
| 2472 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2473 | #endif /* _I915_REG_H_ */ |