blob: 3ad5dcb21a7a0b29cb3a9ae7d5797ca9edfc0f67 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulae67005e2018-06-29 13:20:39 +0300142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
Jani Nikulace646452017-01-27 17:57:06 +0200155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
Jani Nikulae67005e2018-06-29 13:20:39 +0300157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
Jani Nikulae67005e2018-06-29 13:20:39 +0300164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Jani Nikulae67005e2018-06-29 13:20:39 +0300170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
Rodrigo Vivia927c922017-06-09 15:26:04 -0700171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Jani Nikulace646452017-01-27 17:57:06 +0200172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300174
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100184 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000188/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000189
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200198
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000206#define MAX_ENGINE_CLASS 4
207
Oscar Mateod02b98b2018-04-05 17:00:50 +0300208#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200209#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700210
Jesse Barnes585fb112008-07-29 11:54:06 -0700211/* PCI config space */
212
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300220/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300221
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300245#define GCDGMBUS 0xcc
246
Jesse Barnesf97108d2010-01-29 11:27:07 -0800247#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100278
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300279#define ASLE 0xe4
280#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700281
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
287
Jesse Barnes585fb112008-07-29 11:54:06 -0700288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700297#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200307#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200319#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100320#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200321#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
Eric Anholtcff458c2010-11-18 09:31:14 +0800333
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100337#define PP_DIR_DCLV_2G 0xffffffff
338
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348#define GEN8_RPCS_SS_CNT_SHIFT 8
349#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350#define GEN8_RPCS_EU_MAX_SHIFT 4
351#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352#define GEN8_RPCS_EU_MIN_SHIFT 0
353#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
354
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100355#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356/* HSW only */
357#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361/* HSW+ */
362#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364#define HSW_RCS_INHIBIT (1 << 8)
365/* Gen8 */
366#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200377#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700378#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379#define ECOCHK_SNB_BIT (1 << 10)
380#define ECOCHK_DIS_TLB (1 << 8)
381#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200390#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700391#define ECOBITS_SNB_BIT (1 << 13)
392#define ECOBITS_PPGTT_CACHE64B (3 << 8)
393#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200395#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700396#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200398#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300399#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
400#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
401#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
402#define GEN6_STOLEN_RESERVED_1M (0 << 4)
403#define GEN6_STOLEN_RESERVED_512K (1 << 4)
404#define GEN6_STOLEN_RESERVED_256K (2 << 4)
405#define GEN6_STOLEN_RESERVED_128K (3 << 4)
406#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
407#define GEN7_STOLEN_RESERVED_1M (0 << 5)
408#define GEN7_STOLEN_RESERVED_256K (1 << 5)
409#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
410#define GEN8_STOLEN_RESERVED_1M (0 << 7)
411#define GEN8_STOLEN_RESERVED_2M (1 << 7)
412#define GEN8_STOLEN_RESERVED_4M (2 << 7)
413#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200414#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Daniel Vetter40bae732014-09-11 13:28:08 +0200415
Jesse Barnes585fb112008-07-29 11:54:06 -0700416/* VGA stuff */
417
418#define VGA_ST01_MDA 0x3ba
419#define VGA_ST01_CGA 0x3da
420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200421#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700422#define VGA_MSR_WRITE 0x3c2
423#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700424#define VGA_MSR_MEM_EN (1 << 1)
425#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700426
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300427#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100428#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300429#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700430
431#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700432#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700433#define VGA_AR_DATA_WRITE 0x3c0
434#define VGA_AR_DATA_READ 0x3c1
435
436#define VGA_GR_INDEX 0x3ce
437#define VGA_GR_DATA 0x3cf
438/* GR05 */
439#define VGA_GR_MEM_READ_MODE_SHIFT 3
440#define VGA_GR_MEM_READ_MODE_PLANE 1
441/* GR06 */
442#define VGA_GR_MEM_MODE_MASK 0xc
443#define VGA_GR_MEM_MODE_SHIFT 2
444#define VGA_GR_MEM_A0000_AFFFF 0
445#define VGA_GR_MEM_A0000_BFFFF 1
446#define VGA_GR_MEM_B0000_B7FFF 2
447#define VGA_GR_MEM_B0000_BFFFF 3
448
449#define VGA_DACMASK 0x3c6
450#define VGA_DACRX 0x3c7
451#define VGA_DACWX 0x3c8
452#define VGA_DACDATA 0x3c9
453
454#define VGA_CR_INDEX_MDA 0x3b4
455#define VGA_CR_DATA_MDA 0x3b5
456#define VGA_CR_INDEX_CGA 0x3d4
457#define VGA_CR_DATA_CGA 0x3d5
458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200459#define MI_PREDICATE_SRC0 _MMIO(0x2400)
460#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
461#define MI_PREDICATE_SRC1 _MMIO(0x2408)
462#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700465#define LOWER_SLICE_ENABLED (1 << 0)
466#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300467
Jesse Barnes585fb112008-07-29 11:54:06 -0700468/*
Brad Volkin5947de92014-02-18 10:15:50 -0800469 * Registers used only by the command parser
470 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200471#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200473#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
474#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
475#define HS_INVOCATION_COUNT _MMIO(0x2300)
476#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
477#define DS_INVOCATION_COUNT _MMIO(0x2308)
478#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
479#define IA_VERTICES_COUNT _MMIO(0x2310)
480#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
481#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
482#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
483#define VS_INVOCATION_COUNT _MMIO(0x2320)
484#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
485#define GS_INVOCATION_COUNT _MMIO(0x2328)
486#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
487#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
488#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
489#define CL_INVOCATION_COUNT _MMIO(0x2338)
490#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
491#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
492#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
493#define PS_INVOCATION_COUNT _MMIO(0x2348)
494#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
495#define PS_DEPTH_COUNT _MMIO(0x2350)
496#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800497
498/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200499#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
500#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200502#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
503#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200505#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
506#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
507#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
508#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
509#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
510#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200512#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
513#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
514#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700515
Jordan Justen1b850662016-03-06 23:30:29 -0800516/* There are the 16 64-bit CS General Purpose Registers */
517#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
518#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
519
Robert Bragga9417952016-11-07 19:49:48 +0000520#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000521#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
522#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
523#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700524#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
525#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
526#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
527#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
528#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
529#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
530#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
531#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
532#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000533#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700534#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
535#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000536
537#define GEN8_OACTXID _MMIO(0x2364)
538
Robert Bragg19f81df2017-06-13 12:23:03 +0100539#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700540#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
541#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
542#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
543#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100544
Robert Braggd7965152016-11-07 19:49:52 +0000545#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700546#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
547#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
548#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
549#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000550#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700551#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
552#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000553
554#define GEN8_OACTXCONTROL _MMIO(0x2360)
555#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
556#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700557#define GEN8_OA_TIMER_ENABLE (1 << 1)
558#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000559
560#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700561#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
562#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
563#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
564#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000565
Robert Bragg19f81df2017-06-13 12:23:03 +0100566#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000567#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100568#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000569
570#define GEN7_OASTATUS1 _MMIO(0x2364)
571#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700572#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
573#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
574#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000575
576#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100577#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
578#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000579
580#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700581#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
582#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
583#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
584#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000585
586#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100587#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000588#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100589#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000590
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700591#define OABUFFER_SIZE_128K (0 << 3)
592#define OABUFFER_SIZE_256K (1 << 3)
593#define OABUFFER_SIZE_512K (2 << 3)
594#define OABUFFER_SIZE_1M (3 << 3)
595#define OABUFFER_SIZE_2M (4 << 3)
596#define OABUFFER_SIZE_4M (5 << 3)
597#define OABUFFER_SIZE_8M (6 << 3)
598#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000599
Robert Bragg19f81df2017-06-13 12:23:03 +0100600/*
601 * Flexible, Aggregate EU Counter Registers.
602 * Note: these aren't contiguous
603 */
Robert Braggd7965152016-11-07 19:49:52 +0000604#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100605#define EU_PERF_CNTL1 _MMIO(0xe558)
606#define EU_PERF_CNTL2 _MMIO(0xe658)
607#define EU_PERF_CNTL3 _MMIO(0xe758)
608#define EU_PERF_CNTL4 _MMIO(0xe45c)
609#define EU_PERF_CNTL5 _MMIO(0xe55c)
610#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000611
Robert Braggd7965152016-11-07 19:49:52 +0000612/*
613 * OA Boolean state
614 */
615
Robert Braggd7965152016-11-07 19:49:52 +0000616#define OASTARTTRIG1 _MMIO(0x2710)
617#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
618#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
619
620#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700621#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
622#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
623#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
624#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
625#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
626#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
627#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
628#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
629#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
630#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
631#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
632#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
633#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
634#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
635#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
636#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
637#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
638#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
639#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
640#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
641#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
642#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
643#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
644#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
645#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
646#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
647#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
648#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
649#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000650
651#define OASTARTTRIG3 _MMIO(0x2718)
652#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
653#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
654#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
655#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
656#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
657#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
658#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
659#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
660#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
661
662#define OASTARTTRIG4 _MMIO(0x271c)
663#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
664#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
665#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
666#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
667#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
668#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
669#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
670#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
671#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
672
673#define OASTARTTRIG5 _MMIO(0x2720)
674#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
675#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
676
677#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700678#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
679#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
680#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
681#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
682#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
683#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
684#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
685#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
686#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
687#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
688#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
689#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
690#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
691#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
692#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
693#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
694#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
695#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
696#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
697#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
698#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
699#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
700#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
701#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
702#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
703#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
704#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
705#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
706#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000707
708#define OASTARTTRIG7 _MMIO(0x2728)
709#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
710#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
711#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
712#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
713#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
714#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
715#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
716#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
717#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
718
719#define OASTARTTRIG8 _MMIO(0x272c)
720#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
721#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
722#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
723#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
724#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
725#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
726#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
727#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
728#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
729
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100730#define OAREPORTTRIG1 _MMIO(0x2740)
731#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
732#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
733
734#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700735#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
736#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
737#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
738#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
739#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
740#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
741#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
742#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
743#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
744#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
745#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
746#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
747#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
748#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
749#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
750#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
751#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
752#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
753#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
754#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
755#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
756#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
757#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
758#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
759#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100760
761#define OAREPORTTRIG3 _MMIO(0x2748)
762#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
763#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
764#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
765#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
766#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
767#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
768#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
769#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
770#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
771
772#define OAREPORTTRIG4 _MMIO(0x274c)
773#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
774#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
775#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
776#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
777#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
778#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
779#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
780#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
781#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
782
783#define OAREPORTTRIG5 _MMIO(0x2750)
784#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
785#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
786
787#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700788#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
789#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
790#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
791#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
792#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
793#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
794#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
795#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
796#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
797#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
798#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
799#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
800#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
801#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
802#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
803#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
804#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
805#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
806#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
807#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
808#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
809#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
810#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
811#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
812#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100813
814#define OAREPORTTRIG7 _MMIO(0x2758)
815#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
816#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
817#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
818#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
819#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
820#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
821#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
822#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
823#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
824
825#define OAREPORTTRIG8 _MMIO(0x275c)
826#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
827#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
828#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
829#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
830#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
831#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
832#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
833#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
834#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
835
Robert Braggd7965152016-11-07 19:49:52 +0000836/* CECX_0 */
837#define OACEC_COMPARE_LESS_OR_EQUAL 6
838#define OACEC_COMPARE_NOT_EQUAL 5
839#define OACEC_COMPARE_LESS_THAN 4
840#define OACEC_COMPARE_GREATER_OR_EQUAL 3
841#define OACEC_COMPARE_EQUAL 2
842#define OACEC_COMPARE_GREATER_THAN 1
843#define OACEC_COMPARE_ANY_EQUAL 0
844
845#define OACEC_COMPARE_VALUE_MASK 0xffff
846#define OACEC_COMPARE_VALUE_SHIFT 3
847
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700848#define OACEC_SELECT_NOA (0 << 19)
849#define OACEC_SELECT_PREV (1 << 19)
850#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000851
852/* CECX_1 */
853#define OACEC_MASK_MASK 0xffff
854#define OACEC_CONSIDERATIONS_MASK 0xffff
855#define OACEC_CONSIDERATIONS_SHIFT 16
856
857#define OACEC0_0 _MMIO(0x2770)
858#define OACEC0_1 _MMIO(0x2774)
859#define OACEC1_0 _MMIO(0x2778)
860#define OACEC1_1 _MMIO(0x277c)
861#define OACEC2_0 _MMIO(0x2780)
862#define OACEC2_1 _MMIO(0x2784)
863#define OACEC3_0 _MMIO(0x2788)
864#define OACEC3_1 _MMIO(0x278c)
865#define OACEC4_0 _MMIO(0x2790)
866#define OACEC4_1 _MMIO(0x2794)
867#define OACEC5_0 _MMIO(0x2798)
868#define OACEC5_1 _MMIO(0x279c)
869#define OACEC6_0 _MMIO(0x27a0)
870#define OACEC6_1 _MMIO(0x27a4)
871#define OACEC7_0 _MMIO(0x27a8)
872#define OACEC7_1 _MMIO(0x27ac)
873
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100874/* OA perf counters */
875#define OA_PERFCNT1_LO _MMIO(0x91B8)
876#define OA_PERFCNT1_HI _MMIO(0x91BC)
877#define OA_PERFCNT2_LO _MMIO(0x91C0)
878#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000879#define OA_PERFCNT3_LO _MMIO(0x91C8)
880#define OA_PERFCNT3_HI _MMIO(0x91CC)
881#define OA_PERFCNT4_LO _MMIO(0x91D8)
882#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100883
884#define OA_PERFMATRIX_LO _MMIO(0x91C8)
885#define OA_PERFMATRIX_HI _MMIO(0x91CC)
886
887/* RPM unit config (Gen8+) */
888#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000889#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
890#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
891#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
892#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200893#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
894#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
895#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
896#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
897#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000899#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
900#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
901
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100902#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000903#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100904
Lionel Landwerlindab91782017-11-10 19:08:44 +0000905/* GPM unit config (Gen9+) */
906#define CTC_MODE _MMIO(0xA26C)
907#define CTC_SOURCE_PARAMETER_MASK 1
908#define CTC_SOURCE_CRYSTAL_CLOCK 0
909#define CTC_SOURCE_DIVIDE_LOGIC 1
910#define CTC_SHIFT_PARAMETER_SHIFT 1
911#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
912
Lionel Landwerlin58885762017-11-10 19:08:42 +0000913/* RCP unit config (Gen8+) */
914#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100915
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000916/* NOA (HSW) */
917#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
918#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
919#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
920#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
921#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
922#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
923#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
924#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
925#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
926#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
927
928#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
929
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100930/* NOA (Gen8+) */
931#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
932
933#define MICRO_BP0_0 _MMIO(0x9800)
934#define MICRO_BP0_2 _MMIO(0x9804)
935#define MICRO_BP0_1 _MMIO(0x9808)
936
937#define MICRO_BP1_0 _MMIO(0x980C)
938#define MICRO_BP1_2 _MMIO(0x9810)
939#define MICRO_BP1_1 _MMIO(0x9814)
940
941#define MICRO_BP2_0 _MMIO(0x9818)
942#define MICRO_BP2_2 _MMIO(0x981C)
943#define MICRO_BP2_1 _MMIO(0x9820)
944
945#define MICRO_BP3_0 _MMIO(0x9824)
946#define MICRO_BP3_2 _MMIO(0x9828)
947#define MICRO_BP3_1 _MMIO(0x982C)
948
949#define MICRO_BP_TRIGGER _MMIO(0x9830)
950#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
951#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
952#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
953
954#define GDT_CHICKEN_BITS _MMIO(0x9840)
955#define GT_NOA_ENABLE 0x00000080
956
957#define NOA_DATA _MMIO(0x986C)
958#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700959
Brad Volkin220375a2014-02-18 10:15:51 -0800960#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
961#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200962#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800963
Brad Volkin5947de92014-02-18 10:15:50 -0800964/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100965 * Reset registers
966 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200967#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700968#define DEBUG_RESET_FULL (1 << 7)
969#define DEBUG_RESET_RENDER (1 << 8)
970#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100971
Jesse Barnes57f350b2012-03-28 13:39:25 -0700972/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300973 * IOSF sideband
974 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200975#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300976#define IOSF_DEVFN_SHIFT 24
977#define IOSF_OPCODE_SHIFT 16
978#define IOSF_PORT_SHIFT 8
979#define IOSF_BYTE_ENABLES_SHIFT 4
980#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700981#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +0200982#define IOSF_PORT_BUNIT 0x03
983#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300984#define IOSF_PORT_NC 0x11
985#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300986#define IOSF_PORT_GPIO_NC 0x13
987#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200988#define IOSF_PORT_DPIO_2 0x1a
989#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200990#define IOSF_PORT_GPIO_SC 0x48
991#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200992#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200993#define CHV_IOSF_PORT_GPIO_N 0x13
994#define CHV_IOSF_PORT_GPIO_SE 0x48
995#define CHV_IOSF_PORT_GPIO_E 0xa8
996#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200997#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
998#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300999
Jesse Barnes30a970c2013-11-04 13:48:12 -08001000/* See configdb bunit SB addr map */
1001#define BUNIT_REG_BISOC 0x11
1002
Jesse Barnes30a970c2013-11-04 13:48:12 -08001003#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001004#define DSPFREQSTAT_SHIFT_CHV 24
1005#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1006#define DSPFREQGUAR_SHIFT_CHV 8
1007#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001008#define DSPFREQSTAT_SHIFT 30
1009#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1010#define DSPFREQGUAR_SHIFT 14
1011#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001012#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1013#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1014#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001015#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1016#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1017#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1018#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1019#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1020#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1021#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1022#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1023#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1024#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1025#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1026#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001027
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001028/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001029 * i915_power_well_id:
1030 *
1031 * Platform specific IDs used to look up power wells and - except for custom
1032 * power wells - to define request/status register flag bit positions. As such
1033 * the set of IDs on a given platform must be unique and except for custom
1034 * power wells their value must stay fixed.
1035 */
1036enum i915_power_well_id {
1037 /*
Imre Deak120b56a2017-07-11 23:42:31 +03001038 * I830
1039 * - custom power well
1040 */
1041 I830_DISP_PW_PIPES = 0,
1042
1043 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001044 * VLV/CHV
1045 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1046 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1047 */
Imre Deaka30180a2014-03-04 19:23:02 +02001048 PUNIT_POWER_WELL_RENDER = 0,
1049 PUNIT_POWER_WELL_MEDIA = 1,
1050 PUNIT_POWER_WELL_DISP2D = 3,
1051 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1052 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1053 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1054 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1055 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1056 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1057 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001058 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deakf49193c2017-07-06 17:40:23 +03001059 /* - custom power well */
1060 CHV_DISP_PW_PIPE_A, /* 13 */
Imre Deaka30180a2014-03-04 19:23:02 +02001061
Imre Deak438b8dc2017-07-11 23:42:30 +03001062 /*
Imre Deakfb9248e2017-07-11 23:42:32 +03001063 * HSW/BDW
Imre Deak67ca07e2018-06-26 17:22:32 +03001064 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
Imre Deakfb9248e2017-07-11 23:42:32 +03001065 */
1066 HSW_DISP_PW_GLOBAL = 15,
1067
1068 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001069 * GEN9+
Imre Deak67ca07e2018-06-26 17:22:32 +03001070 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
Imre Deak438b8dc2017-07-11 23:42:30 +03001071 */
1072 SKL_DISP_PW_MISC_IO = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001073 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001074 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001075 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001076 SKL_DISP_PW_DDI_B,
1077 SKL_DISP_PW_DDI_C,
1078 SKL_DISP_PW_DDI_D,
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001079 CNL_DISP_PW_DDI_F = 6,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001080
1081 GLK_DISP_PW_AUX_A = 8,
1082 GLK_DISP_PW_AUX_B,
1083 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001084 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1085 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1086 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1087 CNL_DISP_PW_AUX_D,
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001088 CNL_DISP_PW_AUX_F,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001089
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001090 SKL_DISP_PW_1 = 14,
1091 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001092
Imre Deak438b8dc2017-07-11 23:42:30 +03001093 /* - custom power wells */
Imre Deak9c8d0b82016-06-13 16:44:34 +03001094 BXT_DPIO_CMN_A,
1095 BXT_DPIO_CMN_BC,
Imre Deak67ca07e2018-06-26 17:22:32 +03001096 GLK_DPIO_CMN_C, /* 18 */
1097
1098 /*
1099 * GEN11+
1100 * - _HSW_PWR_WELL_CTL1-4
1101 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1102 */
1103 ICL_DISP_PW_1 = 0,
1104 ICL_DISP_PW_2,
1105 ICL_DISP_PW_3,
1106 ICL_DISP_PW_4,
1107
1108 /*
1109 * - _HSW_PWR_WELL_CTL_AUX1/2/4
1110 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1111 */
1112 ICL_DISP_PW_AUX_A = 16,
1113 ICL_DISP_PW_AUX_B,
1114 ICL_DISP_PW_AUX_C,
1115 ICL_DISP_PW_AUX_D,
1116 ICL_DISP_PW_AUX_E,
1117 ICL_DISP_PW_AUX_F,
1118
1119 ICL_DISP_PW_AUX_TBT1 = 24,
1120 ICL_DISP_PW_AUX_TBT2,
1121 ICL_DISP_PW_AUX_TBT3,
1122 ICL_DISP_PW_AUX_TBT4,
1123
1124 /*
1125 * - _HSW_PWR_WELL_CTL_DDI1/2/4
1126 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1127 */
1128 ICL_DISP_PW_DDI_A = 32,
1129 ICL_DISP_PW_DDI_B,
1130 ICL_DISP_PW_DDI_C,
1131 ICL_DISP_PW_DDI_D,
1132 ICL_DISP_PW_DDI_E,
1133 ICL_DISP_PW_DDI_F, /* 37 */
Imre Deak438b8dc2017-07-11 23:42:30 +03001134
1135 /*
1136 * Multiple platforms.
1137 * Must start following the highest ID of any platform.
1138 * - custom power wells
1139 */
Imre Deak67ca07e2018-06-26 17:22:32 +03001140 SKL_DISP_PW_DC_OFF = 38,
1141 I915_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001142};
1143
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001144#define PUNIT_REG_PWRGT_CTRL 0x60
1145#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001146#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1147#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1148#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1149#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1150#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001151
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001152#define PUNIT_REG_GPU_LFM 0xd3
1153#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1154#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001155#define GPLLENABLE (1 << 4)
1156#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001157#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001158#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001159
1160#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1161#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1162
Deepak S095acd52015-01-17 11:05:59 +05301163#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1164#define FB_GFX_FREQ_FUSE_MASK 0xff
1165#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1166#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1167#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1168
1169#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1170#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1171
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001172#define PUNIT_REG_DDR_SETUP2 0x139
1173#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1174#define FORCE_DDR_LOW_FREQ (1 << 1)
1175#define FORCE_DDR_HIGH_FREQ (1 << 0)
1176
Deepak S2b6b3a02014-05-27 15:59:30 +05301177#define PUNIT_GPU_STATUS_REG 0xdb
1178#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1179#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1180#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1181#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1182
1183#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1184#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1185#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1186
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001187#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1188#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1189#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1190#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1191#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1192#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1193#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1194#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1195#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1196#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1197
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001198#define VLV_TURBO_SOC_OVERRIDE 0x04
1199#define VLV_OVERRIDE_EN 1
1200#define VLV_SOC_TDP_EN (1 << 1)
1201#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1202#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301203
ymohanmabe4fc042013-08-27 23:40:56 +03001204/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001205#define CCK_FUSE_REG 0x8
1206#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001207#define CCK_REG_DSI_PLL_FUSE 0x44
1208#define CCK_REG_DSI_PLL_CONTROL 0x48
1209#define DSI_PLL_VCO_EN (1 << 31)
1210#define DSI_PLL_LDO_GATE (1 << 30)
1211#define DSI_PLL_P1_POST_DIV_SHIFT 17
1212#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1213#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1214#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1215#define DSI_PLL_MUX_MASK (3 << 9)
1216#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1217#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1218#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1219#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1220#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1221#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1222#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1223#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1224#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1225#define DSI_PLL_LOCK (1 << 0)
1226#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1227#define DSI_PLL_LFSR (1 << 31)
1228#define DSI_PLL_FRACTION_EN (1 << 30)
1229#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1230#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1231#define DSI_PLL_USYNC_CNT_SHIFT 18
1232#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1233#define DSI_PLL_N1_DIV_SHIFT 16
1234#define DSI_PLL_N1_DIV_MASK (3 << 16)
1235#define DSI_PLL_M1_DIV_SHIFT 0
1236#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001237#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001238#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001239#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001240#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001241#define CCK_TRUNK_FORCE_ON (1 << 17)
1242#define CCK_TRUNK_FORCE_OFF (1 << 16)
1243#define CCK_FREQUENCY_STATUS (0x1f << 8)
1244#define CCK_FREQUENCY_STATUS_SHIFT 8
1245#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001246
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001247/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001248#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001250#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001251#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1252#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1253#define DPIO_SFR_BYPASS (1 << 1)
1254#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001255
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001256#define DPIO_PHY(pipe) ((pipe) >> 1)
1257#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1258
Daniel Vetter598fac62013-04-18 22:01:46 +02001259/*
1260 * Per pipe/PLL DPIO regs
1261 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001262#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001263#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001264#define DPIO_POST_DIV_DAC 0
1265#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1266#define DPIO_POST_DIV_LVDS1 2
1267#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001268#define DPIO_K_SHIFT (24) /* 4 bits */
1269#define DPIO_P1_SHIFT (21) /* 3 bits */
1270#define DPIO_P2_SHIFT (16) /* 5 bits */
1271#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001272#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001273#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1274#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001275#define _VLV_PLL_DW3_CH1 0x802c
1276#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001277
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001278#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001279#define DPIO_REFSEL_OVERRIDE 27
1280#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1281#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1282#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301283#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001284#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1285#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001286#define _VLV_PLL_DW5_CH1 0x8034
1287#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001288
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001289#define _VLV_PLL_DW7_CH0 0x801c
1290#define _VLV_PLL_DW7_CH1 0x803c
1291#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001292
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001293#define _VLV_PLL_DW8_CH0 0x8040
1294#define _VLV_PLL_DW8_CH1 0x8060
1295#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001296
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001297#define VLV_PLL_DW9_BCAST 0xc044
1298#define _VLV_PLL_DW9_CH0 0x8044
1299#define _VLV_PLL_DW9_CH1 0x8064
1300#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001301
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001302#define _VLV_PLL_DW10_CH0 0x8048
1303#define _VLV_PLL_DW10_CH1 0x8068
1304#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001305
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001306#define _VLV_PLL_DW11_CH0 0x804c
1307#define _VLV_PLL_DW11_CH1 0x806c
1308#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001309
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001310/* Spec for ref block start counts at DW10 */
1311#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001312
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001313#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001314
Daniel Vetter598fac62013-04-18 22:01:46 +02001315/*
1316 * Per DDI channel DPIO regs
1317 */
1318
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001319#define _VLV_PCS_DW0_CH0 0x8200
1320#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001321#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1322#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1323#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1324#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001325#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001326
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001327#define _VLV_PCS01_DW0_CH0 0x200
1328#define _VLV_PCS23_DW0_CH0 0x400
1329#define _VLV_PCS01_DW0_CH1 0x2600
1330#define _VLV_PCS23_DW0_CH1 0x2800
1331#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1332#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1333
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001334#define _VLV_PCS_DW1_CH0 0x8204
1335#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001336#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1337#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1338#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001339#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001340#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001341#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001342
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001343#define _VLV_PCS01_DW1_CH0 0x204
1344#define _VLV_PCS23_DW1_CH0 0x404
1345#define _VLV_PCS01_DW1_CH1 0x2604
1346#define _VLV_PCS23_DW1_CH1 0x2804
1347#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1348#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1349
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001350#define _VLV_PCS_DW8_CH0 0x8220
1351#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001352#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1353#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001354#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define _VLV_PCS01_DW8_CH0 0x0220
1357#define _VLV_PCS23_DW8_CH0 0x0420
1358#define _VLV_PCS01_DW8_CH1 0x2620
1359#define _VLV_PCS23_DW8_CH1 0x2820
1360#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1361#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001362
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001363#define _VLV_PCS_DW9_CH0 0x8224
1364#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001365#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1366#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1367#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1368#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1369#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1370#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001371#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001372
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001373#define _VLV_PCS01_DW9_CH0 0x224
1374#define _VLV_PCS23_DW9_CH0 0x424
1375#define _VLV_PCS01_DW9_CH1 0x2624
1376#define _VLV_PCS23_DW9_CH1 0x2824
1377#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1378#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1379
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001380#define _CHV_PCS_DW10_CH0 0x8228
1381#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001382#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1383#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1384#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1385#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1386#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1387#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1388#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1389#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001390#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1391
Ville Syrjälä1966e592014-04-09 13:29:04 +03001392#define _VLV_PCS01_DW10_CH0 0x0228
1393#define _VLV_PCS23_DW10_CH0 0x0428
1394#define _VLV_PCS01_DW10_CH1 0x2628
1395#define _VLV_PCS23_DW10_CH1 0x2828
1396#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1397#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1398
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001399#define _VLV_PCS_DW11_CH0 0x822c
1400#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001401#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1402#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1403#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1404#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001405#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001406
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001407#define _VLV_PCS01_DW11_CH0 0x022c
1408#define _VLV_PCS23_DW11_CH0 0x042c
1409#define _VLV_PCS01_DW11_CH1 0x262c
1410#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001411#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1412#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001413
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001414#define _VLV_PCS01_DW12_CH0 0x0230
1415#define _VLV_PCS23_DW12_CH0 0x0430
1416#define _VLV_PCS01_DW12_CH1 0x2630
1417#define _VLV_PCS23_DW12_CH1 0x2830
1418#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1419#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1420
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001421#define _VLV_PCS_DW12_CH0 0x8230
1422#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001423#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1424#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1425#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1426#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1427#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001428#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001429
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001430#define _VLV_PCS_DW14_CH0 0x8238
1431#define _VLV_PCS_DW14_CH1 0x8438
1432#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001433
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001434#define _VLV_PCS_DW23_CH0 0x825c
1435#define _VLV_PCS_DW23_CH1 0x845c
1436#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001437
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001438#define _VLV_TX_DW2_CH0 0x8288
1439#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001440#define DPIO_SWING_MARGIN000_SHIFT 16
1441#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001443#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001444
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001445#define _VLV_TX_DW3_CH0 0x828c
1446#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001448#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001449#define DPIO_SWING_MARGIN101_SHIFT 16
1450#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001451#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1452
1453#define _VLV_TX_DW4_CH0 0x8290
1454#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001455#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1456#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001457#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1458#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001459#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1460
1461#define _VLV_TX3_DW4_CH0 0x690
1462#define _VLV_TX3_DW4_CH1 0x2a90
1463#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1464
1465#define _VLV_TX_DW5_CH0 0x8294
1466#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001467#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001468#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001469
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001470#define _VLV_TX_DW11_CH0 0x82ac
1471#define _VLV_TX_DW11_CH1 0x84ac
1472#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001473
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001474#define _VLV_TX_DW14_CH0 0x82b8
1475#define _VLV_TX_DW14_CH1 0x84b8
1476#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301477
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001478/* CHV dpPhy registers */
1479#define _CHV_PLL_DW0_CH0 0x8000
1480#define _CHV_PLL_DW0_CH1 0x8180
1481#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1482
1483#define _CHV_PLL_DW1_CH0 0x8004
1484#define _CHV_PLL_DW1_CH1 0x8184
1485#define DPIO_CHV_N_DIV_SHIFT 8
1486#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1487#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1488
1489#define _CHV_PLL_DW2_CH0 0x8008
1490#define _CHV_PLL_DW2_CH1 0x8188
1491#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1492
1493#define _CHV_PLL_DW3_CH0 0x800c
1494#define _CHV_PLL_DW3_CH1 0x818c
1495#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1496#define DPIO_CHV_FIRST_MOD (0 << 8)
1497#define DPIO_CHV_SECOND_MOD (1 << 8)
1498#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301499#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001500#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1501
1502#define _CHV_PLL_DW6_CH0 0x8018
1503#define _CHV_PLL_DW6_CH1 0x8198
1504#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1505#define DPIO_CHV_INT_COEFF_SHIFT 8
1506#define DPIO_CHV_PROP_COEFF_SHIFT 0
1507#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1508
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301509#define _CHV_PLL_DW8_CH0 0x8020
1510#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301511#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1512#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301513#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1514
1515#define _CHV_PLL_DW9_CH0 0x8024
1516#define _CHV_PLL_DW9_CH1 0x81A4
1517#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301518#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301519#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1520#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1521
Ville Syrjälä6669e392015-07-08 23:46:00 +03001522#define _CHV_CMN_DW0_CH0 0x8100
1523#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1524#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1525#define DPIO_ALLDL_POWERDOWN (1 << 1)
1526#define DPIO_ANYDL_POWERDOWN (1 << 0)
1527
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001528#define _CHV_CMN_DW5_CH0 0x8114
1529#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1530#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1531#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1532#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1533#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1534#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1535#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1536#define CHV_BUFLEFTENA1_MASK (3 << 22)
1537
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001538#define _CHV_CMN_DW13_CH0 0x8134
1539#define _CHV_CMN_DW0_CH1 0x8080
1540#define DPIO_CHV_S1_DIV_SHIFT 21
1541#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1542#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1543#define DPIO_CHV_K_DIV_SHIFT 4
1544#define DPIO_PLL_FREQLOCK (1 << 1)
1545#define DPIO_PLL_LOCK (1 << 0)
1546#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1547
1548#define _CHV_CMN_DW14_CH0 0x8138
1549#define _CHV_CMN_DW1_CH1 0x8084
1550#define DPIO_AFC_RECAL (1 << 14)
1551#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001552#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1553#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1554#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1555#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1556#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1557#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1558#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1559#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1561
Ville Syrjälä9197c882014-04-09 13:29:05 +03001562#define _CHV_CMN_DW19_CH0 0x814c
1563#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001564#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1565#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001566#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001567#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001568
Ville Syrjälä9197c882014-04-09 13:29:05 +03001569#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1570
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001571#define CHV_CMN_DW28 0x8170
1572#define DPIO_CL1POWERDOWNEN (1 << 23)
1573#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001574#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1575#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1576#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1577#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001578
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001580#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581#define DPIO_LRC_BYPASS (1 << 3)
1582
1583#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1584 (lane) * 0x200 + (offset))
1585
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001586#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1587#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1588#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1589#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1590#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1591#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1592#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1593#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1594#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1595#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1596#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1598#define DPIO_FRC_LATENCY_SHFIT 8
1599#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1600#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301601
1602/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001603#define _BXT_PHY0_BASE 0x6C000
1604#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001605#define _BXT_PHY2_BASE 0x163000
1606#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1607 _BXT_PHY1_BASE, \
1608 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001609
1610#define _BXT_PHY(phy, reg) \
1611 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1612
1613#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1614 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1615 (reg_ch1) - _BXT_PHY0_BASE))
1616#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1617 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001619#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301620#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301621
Imre Deake93da0a2016-06-13 16:44:37 +03001622#define _BXT_PHY_CTL_DDI_A 0x64C00
1623#define _BXT_PHY_CTL_DDI_B 0x64C10
1624#define _BXT_PHY_CTL_DDI_C 0x64C20
1625#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1626#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1627#define BXT_PHY_LANE_ENABLED (1 << 8)
1628#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1629 _BXT_PHY_CTL_DDI_B)
1630
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301631#define _PHY_CTL_FAMILY_EDP 0x64C80
1632#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001633#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301634#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001635#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1636 _PHY_CTL_FAMILY_EDP, \
1637 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301638
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301639/* BXT PHY PLL registers */
1640#define _PORT_PLL_A 0x46074
1641#define _PORT_PLL_B 0x46078
1642#define _PORT_PLL_C 0x4607c
1643#define PORT_PLL_ENABLE (1 << 31)
1644#define PORT_PLL_LOCK (1 << 30)
1645#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001646#define PORT_PLL_POWER_ENABLE (1 << 26)
1647#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001648#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301649
1650#define _PORT_PLL_EBB_0_A 0x162034
1651#define _PORT_PLL_EBB_0_B 0x6C034
1652#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001653#define PORT_PLL_P1_SHIFT 13
1654#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1655#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1656#define PORT_PLL_P2_SHIFT 8
1657#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1658#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001659#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1660 _PORT_PLL_EBB_0_B, \
1661 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301662
1663#define _PORT_PLL_EBB_4_A 0x162038
1664#define _PORT_PLL_EBB_4_B 0x6C038
1665#define _PORT_PLL_EBB_4_C 0x6C344
1666#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1667#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001668#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1669 _PORT_PLL_EBB_4_B, \
1670 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301671
1672#define _PORT_PLL_0_A 0x162100
1673#define _PORT_PLL_0_B 0x6C100
1674#define _PORT_PLL_0_C 0x6C380
1675/* PORT_PLL_0_A */
1676#define PORT_PLL_M2_MASK 0xFF
1677/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001678#define PORT_PLL_N_SHIFT 8
1679#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1680#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301681/* PORT_PLL_2_A */
1682#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1683/* PORT_PLL_3_A */
1684#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1685/* PORT_PLL_6_A */
1686#define PORT_PLL_PROP_COEFF_MASK 0xF
1687#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1688#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1689#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1690#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1691/* PORT_PLL_8_A */
1692#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301693/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001694#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1695#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301696/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001697#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301698#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301699#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001700#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001701#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1702 _PORT_PLL_0_B, \
1703 _PORT_PLL_0_C)
1704#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1705 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301706
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301707/* BXT PHY common lane registers */
1708#define _PORT_CL1CM_DW0_A 0x162000
1709#define _PORT_CL1CM_DW0_BC 0x6C000
1710#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301711#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001712#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301713
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001714#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1715#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001716#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001717
Paulo Zanoniad186f32018-02-05 13:40:43 -02001718#define _ICL_PORT_CL_DW5_A 0x162014
1719#define _ICL_PORT_CL_DW5_B 0x6C014
1720#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1721 _ICL_PORT_CL_DW5_B)
1722
Madhav Chauhan166869b2018-07-05 19:19:36 +05301723#define _CNL_PORT_CL_DW10_A 0x162028
1724#define _ICL_PORT_CL_DW10_B 0x6c028
1725#define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \
1726 _CNL_PORT_CL_DW10_A, \
1727 _ICL_PORT_CL_DW10_B)
1728#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1729#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1730#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1731#define PWR_UP_ALL_LANES (0x0 << 4)
1732#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1733#define PWR_DOWN_LN_3_2 (0xc << 4)
1734#define PWR_DOWN_LN_3 (0x8 << 4)
1735#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1736#define PWR_DOWN_LN_1_0 (0x3 << 4)
1737#define PWR_DOWN_LN_1 (0x2 << 4)
1738#define PWR_DOWN_LN_3_1 (0xa << 4)
1739#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1740#define PWR_DOWN_LN_MASK (0xf << 4)
1741#define PWR_DOWN_LN_SHIFT 4
1742
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301743#define _PORT_CL1CM_DW9_A 0x162024
1744#define _PORT_CL1CM_DW9_BC 0x6C024
1745#define IREF0RC_OFFSET_SHIFT 8
1746#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001747#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301748
1749#define _PORT_CL1CM_DW10_A 0x162028
1750#define _PORT_CL1CM_DW10_BC 0x6C028
1751#define IREF1RC_OFFSET_SHIFT 8
1752#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001753#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301754
Imre Deak67ca07e2018-06-26 17:22:32 +03001755#define _ICL_PORT_CL_DW12_A 0x162030
1756#define _ICL_PORT_CL_DW12_B 0x6C030
1757#define ICL_LANE_ENABLE_AUX (1 << 0)
1758#define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1759 _ICL_PORT_CL_DW12_A, \
1760 _ICL_PORT_CL_DW12_B)
1761
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301762#define _PORT_CL1CM_DW28_A 0x162070
1763#define _PORT_CL1CM_DW28_BC 0x6C070
1764#define OCL1_POWER_DOWN_EN (1 << 23)
1765#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1766#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001767#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301768
1769#define _PORT_CL1CM_DW30_A 0x162078
1770#define _PORT_CL1CM_DW30_BC 0x6C078
1771#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001772#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301773
Rodrigo Vivi04416102017-06-09 15:26:06 -07001774#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1775#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1776#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1777#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1778#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1779#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1780#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1781#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1782#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1783#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301784#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001785 _CNL_PORT_PCS_DW1_GRP_AE, \
1786 _CNL_PORT_PCS_DW1_GRP_B, \
1787 _CNL_PORT_PCS_DW1_GRP_C, \
1788 _CNL_PORT_PCS_DW1_GRP_D, \
1789 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301790 _CNL_PORT_PCS_DW1_GRP_F))
1791
1792#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001793 _CNL_PORT_PCS_DW1_LN0_AE, \
1794 _CNL_PORT_PCS_DW1_LN0_B, \
1795 _CNL_PORT_PCS_DW1_LN0_C, \
1796 _CNL_PORT_PCS_DW1_LN0_D, \
1797 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301798 _CNL_PORT_PCS_DW1_LN0_F))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001799#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1800#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1801#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1802#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1803#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1804 _ICL_PORT_PCS_DW1_GRP_A, \
1805 _ICL_PORT_PCS_DW1_GRP_B)
1806#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1807 _ICL_PORT_PCS_DW1_LN0_A, \
1808 _ICL_PORT_PCS_DW1_LN0_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001809#define COMMON_KEEPER_EN (1 << 26)
1810
Mahesh Kumar4635b572018-03-14 13:36:52 +05301811/* CNL Port TX registers */
1812#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1813#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1814#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1815#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1816#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1817#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1818#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1819#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1820#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1821#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1822#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1823 _CNL_PORT_TX_AE_GRP_OFFSET, \
1824 _CNL_PORT_TX_B_GRP_OFFSET, \
1825 _CNL_PORT_TX_B_GRP_OFFSET, \
1826 _CNL_PORT_TX_D_GRP_OFFSET, \
1827 _CNL_PORT_TX_AE_GRP_OFFSET, \
1828 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001829 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301830#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1831 _CNL_PORT_TX_AE_LN0_OFFSET, \
1832 _CNL_PORT_TX_B_LN0_OFFSET, \
1833 _CNL_PORT_TX_B_LN0_OFFSET, \
1834 _CNL_PORT_TX_D_LN0_OFFSET, \
1835 _CNL_PORT_TX_AE_LN0_OFFSET, \
1836 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001837 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301838
1839#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1840#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001841#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1842#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1843#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1844#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1845#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1846 _ICL_PORT_TX_DW2_GRP_A, \
1847 _ICL_PORT_TX_DW2_GRP_B)
1848#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1849 _ICL_PORT_TX_DW2_LN0_A, \
1850 _ICL_PORT_TX_DW2_LN0_B)
Paulo Zanoni74875082018-03-23 12:58:53 -07001851#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001852#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001853#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001854#define SWING_SEL_LOWER_MASK (0x7 << 11)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001855#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001856#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001857
Rodrigo Vivi04416102017-06-09 15:26:06 -07001858#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1859#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301860#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1861#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1862#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001863 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301864 _CNL_PORT_TX_DW4_LN0_AE)))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001865#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1866#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1867#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1868#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1869#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1870#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1871 _ICL_PORT_TX_DW4_GRP_A, \
1872 _ICL_PORT_TX_DW4_GRP_B)
1873#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1874 _ICL_PORT_TX_DW4_LN0_A, \
1875 _ICL_PORT_TX_DW4_LN0_B) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001876 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1877 _ICL_PORT_TX_DW4_LN0_A)))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001878#define LOADGEN_SELECT (1 << 31)
1879#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001880#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001881#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001882#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001883#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001884#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001885
Mahesh Kumar4635b572018-03-14 13:36:52 +05301886#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1887#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001888#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1889#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1890#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1891#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1892#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1893 _ICL_PORT_TX_DW5_GRP_A, \
1894 _ICL_PORT_TX_DW5_GRP_B)
1895#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1896 _ICL_PORT_TX_DW5_LN0_A, \
1897 _ICL_PORT_TX_DW5_LN0_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001898#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001899#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001900#define TAP3_DISABLE (1 << 29)
1901#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001902#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001903#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001904#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001905
Mahesh Kumar4635b572018-03-14 13:36:52 +05301906#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1907#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001908#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001909#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001910
Manasi Navarec92f47b2018-03-23 10:24:15 -07001911#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1912 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1913
1914#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1915#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1916#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1917#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1918#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1919#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1920#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1921#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1922#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1923 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1924 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1925 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1926
1927#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1928#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1929#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1930#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1931#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1932#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1933#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1934#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1935#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1936 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1937 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1938 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1939#define CRI_USE_FS32 (1 << 5)
1940
1941#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1942#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1943#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1944#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1945#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1946#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1947#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1948#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1949#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1950 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1951 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1952 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1953
1954#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1955#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1956#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1957#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1958#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1959#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1960#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1961#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1962#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1963 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1964 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1965 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1966#define CRI_CALCINIT (1 << 1)
1967
1968#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1969#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1970#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1971#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1972#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1973#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1974#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1975#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1976#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
1977 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1978 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1979 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
1980
1981#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1982#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1983#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1984#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1985#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1986#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1987#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1988#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1989#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
1990 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1991 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1992 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
1993#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1994#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1995
1996#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
1997#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
1998#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
1999#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
2000#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
2001#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
2002#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
2003#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
2004#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
2005 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
2006 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
2007 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
2008
2009#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2010#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2011#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2012#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2013#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2014#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2015#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2016#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2017#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
2018 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
2019 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
2020 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
2021#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2022#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2023#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2024#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2025#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2026
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002027/* The spec defines this only for BXT PHY0, but lets assume that this
2028 * would exist for PHY1 too if it had a second channel.
2029 */
2030#define _PORT_CL2CM_DW6_A 0x162358
2031#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002032#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302033#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2034
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07002035#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2036#define COMP_INIT (1 << 31)
2037#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2038#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2039#define PROCESS_INFO_DOT_0 (0 << 26)
2040#define PROCESS_INFO_DOT_1 (1 << 26)
2041#define PROCESS_INFO_DOT_4 (2 << 26)
2042#define PROCESS_INFO_MASK (7 << 26)
2043#define PROCESS_INFO_SHIFT 26
2044#define VOLTAGE_INFO_0_85V (0 << 24)
2045#define VOLTAGE_INFO_0_95V (1 << 24)
2046#define VOLTAGE_INFO_1_05V (2 << 24)
2047#define VOLTAGE_INFO_MASK (3 << 24)
2048#define VOLTAGE_INFO_SHIFT 24
2049#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2050#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2051
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02002052#define _ICL_PORT_COMP_DW0_A 0x162100
2053#define _ICL_PORT_COMP_DW0_B 0x6C100
2054#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2055 _ICL_PORT_COMP_DW0_B)
2056#define _ICL_PORT_COMP_DW1_A 0x162104
2057#define _ICL_PORT_COMP_DW1_B 0x6C104
2058#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2059 _ICL_PORT_COMP_DW1_B)
2060#define _ICL_PORT_COMP_DW3_A 0x16210C
2061#define _ICL_PORT_COMP_DW3_B 0x6C10C
2062#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2063 _ICL_PORT_COMP_DW3_B)
2064#define _ICL_PORT_COMP_DW9_A 0x162124
2065#define _ICL_PORT_COMP_DW9_B 0x6C124
2066#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2067 _ICL_PORT_COMP_DW9_B)
2068#define _ICL_PORT_COMP_DW10_A 0x162128
2069#define _ICL_PORT_COMP_DW10_B 0x6C128
2070#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2071 _ICL_PORT_COMP_DW10_A, \
2072 _ICL_PORT_COMP_DW10_B)
2073
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002074/* ICL PHY DFLEX registers */
2075#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2076#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2077#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2078
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302079/* BXT PHY Ref registers */
2080#define _PORT_REF_DW3_A 0x16218C
2081#define _PORT_REF_DW3_BC 0x6C18C
2082#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002083#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302084
2085#define _PORT_REF_DW6_A 0x162198
2086#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002087#define GRC_CODE_SHIFT 24
2088#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302089#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002090#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302091#define GRC_CODE_SLOW_SHIFT 8
2092#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2093#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002094#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302095
2096#define _PORT_REF_DW8_A 0x1621A0
2097#define _PORT_REF_DW8_BC 0x6C1A0
2098#define GRC_DIS (1 << 15)
2099#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002100#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302101
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302102/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302103#define _PORT_PCS_DW10_LN01_A 0x162428
2104#define _PORT_PCS_DW10_LN01_B 0x6C428
2105#define _PORT_PCS_DW10_LN01_C 0x6C828
2106#define _PORT_PCS_DW10_GRP_A 0x162C28
2107#define _PORT_PCS_DW10_GRP_B 0x6CC28
2108#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002109#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2110 _PORT_PCS_DW10_LN01_B, \
2111 _PORT_PCS_DW10_LN01_C)
2112#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2113 _PORT_PCS_DW10_GRP_B, \
2114 _PORT_PCS_DW10_GRP_C)
2115
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302116#define TX2_SWING_CALC_INIT (1 << 31)
2117#define TX1_SWING_CALC_INIT (1 << 30)
2118
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302119#define _PORT_PCS_DW12_LN01_A 0x162430
2120#define _PORT_PCS_DW12_LN01_B 0x6C430
2121#define _PORT_PCS_DW12_LN01_C 0x6C830
2122#define _PORT_PCS_DW12_LN23_A 0x162630
2123#define _PORT_PCS_DW12_LN23_B 0x6C630
2124#define _PORT_PCS_DW12_LN23_C 0x6CA30
2125#define _PORT_PCS_DW12_GRP_A 0x162c30
2126#define _PORT_PCS_DW12_GRP_B 0x6CC30
2127#define _PORT_PCS_DW12_GRP_C 0x6CE30
2128#define LANESTAGGER_STRAP_OVRD (1 << 6)
2129#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002130#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2131 _PORT_PCS_DW12_LN01_B, \
2132 _PORT_PCS_DW12_LN01_C)
2133#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2134 _PORT_PCS_DW12_LN23_B, \
2135 _PORT_PCS_DW12_LN23_C)
2136#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2137 _PORT_PCS_DW12_GRP_B, \
2138 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302139
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302140/* BXT PHY TX registers */
2141#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2142 ((lane) & 1) * 0x80)
2143
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302144#define _PORT_TX_DW2_LN0_A 0x162508
2145#define _PORT_TX_DW2_LN0_B 0x6C508
2146#define _PORT_TX_DW2_LN0_C 0x6C908
2147#define _PORT_TX_DW2_GRP_A 0x162D08
2148#define _PORT_TX_DW2_GRP_B 0x6CD08
2149#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002150#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2151 _PORT_TX_DW2_LN0_B, \
2152 _PORT_TX_DW2_LN0_C)
2153#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2154 _PORT_TX_DW2_GRP_B, \
2155 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302156#define MARGIN_000_SHIFT 16
2157#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2158#define UNIQ_TRANS_SCALE_SHIFT 8
2159#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2160
2161#define _PORT_TX_DW3_LN0_A 0x16250C
2162#define _PORT_TX_DW3_LN0_B 0x6C50C
2163#define _PORT_TX_DW3_LN0_C 0x6C90C
2164#define _PORT_TX_DW3_GRP_A 0x162D0C
2165#define _PORT_TX_DW3_GRP_B 0x6CD0C
2166#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002167#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2168 _PORT_TX_DW3_LN0_B, \
2169 _PORT_TX_DW3_LN0_C)
2170#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2171 _PORT_TX_DW3_GRP_B, \
2172 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302173#define SCALE_DCOMP_METHOD (1 << 26)
2174#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302175
2176#define _PORT_TX_DW4_LN0_A 0x162510
2177#define _PORT_TX_DW4_LN0_B 0x6C510
2178#define _PORT_TX_DW4_LN0_C 0x6C910
2179#define _PORT_TX_DW4_GRP_A 0x162D10
2180#define _PORT_TX_DW4_GRP_B 0x6CD10
2181#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002182#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2183 _PORT_TX_DW4_LN0_B, \
2184 _PORT_TX_DW4_LN0_C)
2185#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2186 _PORT_TX_DW4_GRP_B, \
2187 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302188#define DEEMPH_SHIFT 24
2189#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2190
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002191#define _PORT_TX_DW5_LN0_A 0x162514
2192#define _PORT_TX_DW5_LN0_B 0x6C514
2193#define _PORT_TX_DW5_LN0_C 0x6C914
2194#define _PORT_TX_DW5_GRP_A 0x162D14
2195#define _PORT_TX_DW5_GRP_B 0x6CD14
2196#define _PORT_TX_DW5_GRP_C 0x6CF14
2197#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2198 _PORT_TX_DW5_LN0_B, \
2199 _PORT_TX_DW5_LN0_C)
2200#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2201 _PORT_TX_DW5_GRP_B, \
2202 _PORT_TX_DW5_GRP_C)
2203#define DCC_DELAY_RANGE_1 (1 << 9)
2204#define DCC_DELAY_RANGE_2 (1 << 8)
2205
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302206#define _PORT_TX_DW14_LN0_A 0x162538
2207#define _PORT_TX_DW14_LN0_B 0x6C538
2208#define _PORT_TX_DW14_LN0_C 0x6C938
2209#define LATENCY_OPTIM_SHIFT 30
2210#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002211#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2212 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2213 _PORT_TX_DW14_LN0_C) + \
2214 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302215
David Weinehallf8896f52015-06-25 11:11:03 +03002216/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002217#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002218/* SKL VccIO mask */
2219#define SKL_VCCIO_MASK 0x1
2220/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002221#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002222/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002223#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2224#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002225/* Balance leg disable bits */
2226#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002227#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002228
Jesse Barnes585fb112008-07-29 11:54:06 -07002229/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002230 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002231 * [0-7] @ 0x2000 gen2,gen3
2232 * [8-15] @ 0x3000 945,g33,pnv
2233 *
2234 * [0-15] @ 0x3000 gen4,gen5
2235 *
2236 * [0-15] @ 0x100000 gen6,vlv,chv
2237 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002238 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002239#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002240#define I830_FENCE_START_MASK 0x07f80000
2241#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002242#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002243#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002244#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002245#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002246#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002247#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002248
2249#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002250#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002251
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002252#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2253#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002254#define I965_FENCE_PITCH_SHIFT 2
2255#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002256#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002257#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002258
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002259#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2260#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002261#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002262#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002263
Deepak S2b6b3a02014-05-27 15:59:30 +05302264
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002265/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002266#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002267#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002268#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002269#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2270#define TILECTL_BACKSNOOP_DIS (1 << 3)
2271
Jesse Barnesde151cf2008-11-12 10:03:55 -08002272/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002273 * Instruction and interrupt control regs
2274 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002275#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002276#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2277#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002278#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002279#define PRB0_BASE (0x2030 - 0x30)
2280#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2281#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2282#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2283#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2284#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2285#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002286#define RENDER_RING_BASE 0x02000
2287#define BSD_RING_BASE 0x04000
2288#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002289#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002290#define GEN11_BSD_RING_BASE 0x1c0000
2291#define GEN11_BSD2_RING_BASE 0x1c4000
2292#define GEN11_BSD3_RING_BASE 0x1d0000
2293#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002294#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002295#define GEN11_VEBOX_RING_BASE 0x1c8000
2296#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002297#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002298#define RING_TAIL(base) _MMIO((base) + 0x30)
2299#define RING_HEAD(base) _MMIO((base) + 0x34)
2300#define RING_START(base) _MMIO((base) + 0x38)
2301#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002302#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002303#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2304#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2305#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002306#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2307#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2308#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2309#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2310#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2311#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2312#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2313#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2314#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2315#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2316#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2317#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002318#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002319#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2320#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2321#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2322#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2323#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002324#define RESET_CTL_REQUEST_RESET (1 << 0)
2325#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002326#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002327
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002328#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002329#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002330#define GEN7_WR_WATERMARK _MMIO(0x4028)
2331#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2332#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002333#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2334#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002335#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2336#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002337/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002338#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002339#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002340#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2341#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002342
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002343#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002344#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2345#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002346#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002347#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002348#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2349#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002350#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002351#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2352#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002353#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002354#define DONE_REG _MMIO(0x40b0)
2355#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2356#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002357#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002358#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2359#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2360#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002361#define RING_ACTHD(base) _MMIO((base) + 0x74)
2362#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2363#define RING_NOPID(base) _MMIO((base) + 0x94)
2364#define RING_IMR(base) _MMIO((base) + 0xa8)
2365#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2366#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2367#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002368#define TAIL_ADDR 0x001FFFF8
2369#define HEAD_WRAP_COUNT 0xFFE00000
2370#define HEAD_WRAP_ONE 0x00200000
2371#define HEAD_ADDR 0x001FFFFC
2372#define RING_NR_PAGES 0x001FF000
2373#define RING_REPORT_MASK 0x00000006
2374#define RING_REPORT_64K 0x00000002
2375#define RING_REPORT_128K 0x00000004
2376#define RING_NO_REPORT 0x00000000
2377#define RING_VALID_MASK 0x00000001
2378#define RING_VALID 0x00000001
2379#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002380#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2381#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2382#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002383
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002384#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002385#define RING_MAX_NONPRIV_SLOTS 12
2386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002387#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002388
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002389#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002390#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002391
Matthew Auld9a6330c2017-10-06 23:18:22 +01002392#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2393#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2394
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002395#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002396#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2397#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2398#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002399
Chris Wilson8168bd42010-11-11 17:54:52 +00002400#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002401#define PRB0_TAIL _MMIO(0x2030)
2402#define PRB0_HEAD _MMIO(0x2034)
2403#define PRB0_START _MMIO(0x2038)
2404#define PRB0_CTL _MMIO(0x203c)
2405#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2406#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2407#define PRB1_START _MMIO(0x2048) /* 915+ only */
2408#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002409#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002410#define IPEIR_I965 _MMIO(0x2064)
2411#define IPEHR_I965 _MMIO(0x2068)
2412#define GEN7_SC_INSTDONE _MMIO(0x7100)
2413#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2414#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002415#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2416#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2417#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2418#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2419#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002420#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2421#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2422#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2423#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002424#define RING_IPEIR(base) _MMIO((base) + 0x64)
2425#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002426/*
2427 * On GEN4, only the render ring INSTDONE exists and has a different
2428 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002429 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002430 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002431#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2432#define RING_INSTPS(base) _MMIO((base) + 0x70)
2433#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2434#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2435#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2436#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002437#define INSTPS _MMIO(0x2070) /* 965+ only */
2438#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2439#define ACTHD_I965 _MMIO(0x2074)
2440#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002441#define HWS_ADDRESS_MASK 0xfffff000
2442#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002443#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002444#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002445#define IPEIR _MMIO(0x2088)
2446#define IPEHR _MMIO(0x208c)
2447#define GEN2_INSTDONE _MMIO(0x2090)
2448#define NOPID _MMIO(0x2094)
2449#define HWSTAM _MMIO(0x2098)
2450#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002451#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002452#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002453#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2454#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2455#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2456#define RING_BBADDR(base) _MMIO((base) + 0x140)
2457#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2458#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2459#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2460#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2461#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002463#define ERROR_GEN6 _MMIO(0x40a0)
2464#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002465#define ERR_INT_POISON (1 << 31)
2466#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2467#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2468#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2469#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2470#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2471#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2472#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2473#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2474#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002475
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002476#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2477#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002478#define FAULT_VA_HIGH_BITS (0xf << 0)
2479#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002481#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002482#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002483
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002484#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2485#define CLAIM_ER_CLR (1 << 31)
2486#define CLAIM_ER_OVERFLOW (1 << 16)
2487#define CLAIM_ER_CTR_MASK 0xffff
2488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002489#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002490/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002491#define DERRMR_PIPEA_SCANLINE (1 << 0)
2492#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2493#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2494#define DERRMR_PIPEA_VBLANK (1 << 3)
2495#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002496#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002497#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2498#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2499#define DERRMR_PIPEB_VBLANK (1 << 11)
2500#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002501/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002502#define DERRMR_PIPEC_SCANLINE (1 << 14)
2503#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2504#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2505#define DERRMR_PIPEC_VBLANK (1 << 21)
2506#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002507
Chris Wilson0f3b6842013-01-15 12:05:55 +00002508
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002509/* GM45+ chicken bits -- debug workaround bits that may be required
2510 * for various sorts of correct behavior. The top 16 bits of each are
2511 * the enables for writing to the corresponding low bit.
2512 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002513#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002514#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002515#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002516
2517#define FF_SLICE_CHICKEN _MMIO(0x2088)
2518#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2519
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002520/* Disables pipelining of read flushes past the SF-WIZ interface.
2521 * Required on all Ironlake steppings according to the B-Spec, but the
2522 * particular danger of not doing so is not specified.
2523 */
2524# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002525#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002526#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002527#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002528#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002529#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002530#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002531#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002533#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002534# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002535# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002536# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302537# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002538# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002540#define GEN6_GT_MODE _MMIO(0x20d0)
2541#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002542#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2543#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2544#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2545#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002546#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002547#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002548#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2549#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002550
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002551/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2552#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2553#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2554
Tim Goreb1e429f2016-03-21 14:37:29 +00002555/* WaClearTdlStateAckDirtyBits */
2556#define GEN8_STATE_ACK _MMIO(0x20F0)
2557#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2558#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2559#define GEN9_STATE_ACK_TDL0 (1 << 12)
2560#define GEN9_STATE_ACK_TDL1 (1 << 13)
2561#define GEN9_STATE_ACK_TDL2 (1 << 14)
2562#define GEN9_STATE_ACK_TDL3 (1 << 15)
2563#define GEN9_SUBSLICE_TDL_ACK_BITS \
2564 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2565 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002567#define GFX_MODE _MMIO(0x2520)
2568#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002569#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2570#define GFX_RUN_LIST_ENABLE (1 << 15)
2571#define GFX_INTERRUPT_STEERING (1 << 14)
2572#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2573#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2574#define GFX_REPLAY_MODE (1 << 11)
2575#define GFX_PSMI_GRANULARITY (1 << 10)
2576#define GFX_PPGTT_ENABLE (1 << 9)
2577#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002578
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002579#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2580#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2581#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2582#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002583
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002584#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002585
Daniel Vettera7e806d2012-07-11 16:27:55 +02002586#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302587#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002588#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002590#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2591#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2592#define SCPD0 _MMIO(0x209c) /* 915+ only */
2593#define IER _MMIO(0x20a0)
2594#define IIR _MMIO(0x20a4)
2595#define IMR _MMIO(0x20a8)
2596#define ISR _MMIO(0x20ac)
2597#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002598#define GINT_DIS (1 << 22)
2599#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002600#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2601#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2602#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2603#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2604#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2605#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2606#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302607#define VLV_PCBR_ADDR_SHIFT 12
2608
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002609#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002610#define EIR _MMIO(0x20b0)
2611#define EMR _MMIO(0x20b4)
2612#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002613#define GM45_ERROR_PAGE_TABLE (1 << 5)
2614#define GM45_ERROR_MEM_PRIV (1 << 4)
2615#define I915_ERROR_PAGE_TABLE (1 << 4)
2616#define GM45_ERROR_CP_PRIV (1 << 3)
2617#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2618#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002619#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002620#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2621#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002622 will not assert AGPBUSY# and will only
2623 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002624#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2625#define INSTPM_TLB_INVALIDATE (1 << 9)
2626#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002627#define ACTHD _MMIO(0x20c8)
2628#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002629#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2630#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2631#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002632#define FW_BLC _MMIO(0x20d8)
2633#define FW_BLC2 _MMIO(0x20dc)
2634#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002635#define FW_BLC_SELF_EN_MASK (1 << 31)
2636#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2637#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002638#define MM_BURST_LENGTH 0x00700000
2639#define MM_FIFO_WATERMARK 0x0001F000
2640#define LM_BURST_LENGTH 0x00000700
2641#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002642#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002643
Mahesh Kumar78005492018-01-30 11:49:14 -02002644#define MBUS_ABOX_CTL _MMIO(0x45038)
2645#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2646#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2647#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2648#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2649#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2650#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2651#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2652#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2653
2654#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2655#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2656#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2657 _PIPEB_MBUS_DBOX_CTL)
2658#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2659#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2660#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2661#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2662#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2663#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2664
2665#define MBUS_UBOX_CTL _MMIO(0x4503C)
2666#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2667#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2668
Keith Packard45503de2010-07-19 21:12:35 -07002669/* Make render/texture TLB fetches lower priorty than associated data
2670 * fetches. This is not turned on by default
2671 */
2672#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2673
2674/* Isoch request wait on GTT enable (Display A/B/C streams).
2675 * Make isoch requests stall on the TLB update. May cause
2676 * display underruns (test mode only)
2677 */
2678#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2679
2680/* Block grant count for isoch requests when block count is
2681 * set to a finite value.
2682 */
2683#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2684#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2685#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2686#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2687#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2688
2689/* Enable render writes to complete in C2/C3/C4 power states.
2690 * If this isn't enabled, render writes are prevented in low
2691 * power states. That seems bad to me.
2692 */
2693#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2694
2695/* This acknowledges an async flip immediately instead
2696 * of waiting for 2TLB fetches.
2697 */
2698#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2699
2700/* Enables non-sequential data reads through arbiter
2701 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002702#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002703
2704/* Disable FSB snooping of cacheable write cycles from binner/render
2705 * command stream
2706 */
2707#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2708
2709/* Arbiter time slice for non-isoch streams */
2710#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2711#define MI_ARB_TIME_SLICE_1 (0 << 5)
2712#define MI_ARB_TIME_SLICE_2 (1 << 5)
2713#define MI_ARB_TIME_SLICE_4 (2 << 5)
2714#define MI_ARB_TIME_SLICE_6 (3 << 5)
2715#define MI_ARB_TIME_SLICE_8 (4 << 5)
2716#define MI_ARB_TIME_SLICE_10 (5 << 5)
2717#define MI_ARB_TIME_SLICE_14 (6 << 5)
2718#define MI_ARB_TIME_SLICE_16 (7 << 5)
2719
2720/* Low priority grace period page size */
2721#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2722#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2723
2724/* Disable display A/B trickle feed */
2725#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2726
2727/* Set display plane priority */
2728#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2729#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002731#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002732#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2733#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002735#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002736#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2737#define CM0_IZ_OPT_DISABLE (1 << 6)
2738#define CM0_ZR_OPT_DISABLE (1 << 5)
2739#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2740#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2741#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2742#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2743#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2745#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002746#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002747#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002748#define ECO_GATING_CX_ONLY (1 << 3)
2749#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002750
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002751#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002752#define RC_OP_FLUSH_ENABLE (1 << 0)
2753#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002754#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002755#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2756#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2757#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002758
Oscar Mateo0bf059f2018-05-25 15:05:32 -07002759#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2760#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002762#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002763#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002764#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002765
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002766#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002767#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002768#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002769#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002770
Robert Bragg19f81df2017-06-13 12:23:03 +01002771#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2772#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2773
Deepak S693d11c2015-01-16 20:42:16 +05302774/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002775#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2776#define HSW_F1_EU_DIS_SHIFT 16
2777#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2778#define HSW_F1_EU_DIS_10EUS 0
2779#define HSW_F1_EU_DIS_8EUS 1
2780#define HSW_F1_EU_DIS_6EUS 2
2781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002782#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002783#define CHV_FGT_DISABLE_SS0 (1 << 10)
2784#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302785#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2786#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2787#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2788#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2789#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2790#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2791#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2792#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002794#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002795#define GEN8_F2_SS_DIS_SHIFT 21
2796#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002797#define GEN8_F2_S_ENA_SHIFT 25
2798#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2799
2800#define GEN9_F2_SS_DIS_SHIFT 20
2801#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2802
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002803#define GEN10_F2_S_ENA_SHIFT 22
2804#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2805#define GEN10_F2_SS_DIS_SHIFT 18
2806#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2807
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002808#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2809#define GEN10_L3BANK_PAIR_COUNT 4
2810#define GEN10_L3BANK_MASK 0x0F
2811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002812#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002813#define GEN8_EU_DIS0_S0_MASK 0xffffff
2814#define GEN8_EU_DIS0_S1_SHIFT 24
2815#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2816
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002817#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002818#define GEN8_EU_DIS1_S1_MASK 0xffff
2819#define GEN8_EU_DIS1_S2_SHIFT 16
2820#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2821
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002822#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002823#define GEN8_EU_DIS2_S2_MASK 0xff
2824
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002825#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002826
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002827#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2828#define GEN10_EU_DIS_SS_MASK 0xff
2829
Oscar Mateo26376a72018-03-16 14:14:49 +02002830#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2831#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2832#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2833#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2834
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002835#define GEN11_EU_DISABLE _MMIO(0x9134)
2836#define GEN11_EU_DIS_MASK 0xFF
2837
2838#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2839#define GEN11_GT_S_ENA_MASK 0xFF
2840
2841#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2842
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002843#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002844#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2845#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2846#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2847#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002848
Ben Widawskycc609d52013-05-28 19:22:29 -07002849/* On modern GEN architectures interrupt control consists of two sets
2850 * of registers. The first set pertains to the ring generating the
2851 * interrupt. The second control is for the functional block generating the
2852 * interrupt. These are PM, GT, DE, etc.
2853 *
2854 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2855 * GT interrupt bits, so we don't need to duplicate the defines.
2856 *
2857 * These defines should cover us well from SNB->HSW with minor exceptions
2858 * it can also work on ILK.
2859 */
2860#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2861#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2862#define GT_BLT_USER_INTERRUPT (1 << 22)
2863#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2864#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002865#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002866#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002867#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2868#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2869#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2870#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2871#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2872#define GT_RENDER_USER_INTERRUPT (1 << 0)
2873
Ben Widawsky12638c52013-05-28 19:22:31 -07002874#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2875#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2876
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002877#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002878 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002879 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002880
Ben Widawskycc609d52013-05-28 19:22:29 -07002881/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002882#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002883
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002884#define I915_PM_INTERRUPT (1 << 31)
2885#define I915_ISP_INTERRUPT (1 << 22)
2886#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2887#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2888#define I915_MIPIC_INTERRUPT (1 << 19)
2889#define I915_MIPIA_INTERRUPT (1 << 18)
2890#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2891#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2892#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2893#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002894#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2895#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2896#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2897#define I915_HWB_OOM_INTERRUPT (1 << 13)
2898#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2899#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2900#define I915_MISC_INTERRUPT (1 << 11)
2901#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2902#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2903#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2904#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2905#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2906#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2907#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2908#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2909#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2910#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2911#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2912#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2913#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2914#define I915_DEBUG_INTERRUPT (1 << 2)
2915#define I915_WINVALID_INTERRUPT (1 << 1)
2916#define I915_USER_INTERRUPT (1 << 1)
2917#define I915_ASLE_INTERRUPT (1 << 0)
2918#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002919
Jerome Anandeef57322017-01-25 04:27:49 +05302920#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2921#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2922
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002923/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002924#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2925#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2926
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002927#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2928#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2929#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2930#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2931 _VLV_AUD_PORT_EN_B_DBG, \
2932 _VLV_AUD_PORT_EN_C_DBG, \
2933 _VLV_AUD_PORT_EN_D_DBG)
2934#define VLV_AMP_MUTE (1 << 1)
2935
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002936#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002938#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002939#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002940#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002941#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2942#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2943#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2944#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002945#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002946#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2947#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2948#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2949#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2950#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2951#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2952#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2953#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002954
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002955/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002956 * Framebuffer compression (915+ only)
2957 */
2958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002959#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2960#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2961#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002962#define FBC_CTL_EN (1 << 31)
2963#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002964#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002965#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2966#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002967#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002968#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002969#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002970#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002971#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002972#define FBC_STAT_COMPRESSING (1 << 31)
2973#define FBC_STAT_COMPRESSED (1 << 30)
2974#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002975#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002976#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002977#define FBC_CTL_FENCE_DBL (0 << 4)
2978#define FBC_CTL_IDLE_IMM (0 << 2)
2979#define FBC_CTL_IDLE_FULL (1 << 2)
2980#define FBC_CTL_IDLE_LINE (2 << 2)
2981#define FBC_CTL_IDLE_DEBUG (3 << 2)
2982#define FBC_CTL_CPU_FENCE (1 << 1)
2983#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002984#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2985#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002986
2987#define FBC_LL_SIZE (1536)
2988
Mika Kuoppala44fff992016-06-07 17:19:09 +03002989#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002990#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03002991
Jesse Barnes74dff282009-09-14 15:39:40 -07002992/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002993#define DPFC_CB_BASE _MMIO(0x3200)
2994#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002995#define DPFC_CTL_EN (1 << 31)
2996#define DPFC_CTL_PLANE(plane) ((plane) << 30)
2997#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
2998#define DPFC_CTL_FENCE_EN (1 << 29)
2999#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3000#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3001#define DPFC_SR_EN (1 << 10)
3002#define DPFC_CTL_LIMIT_1X (0 << 6)
3003#define DPFC_CTL_LIMIT_2X (1 << 6)
3004#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003005#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003006#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003007#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3008#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3009#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3010#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003011#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003012#define DPFC_INVAL_SEG_SHIFT (16)
3013#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3014#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003015#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016#define DPFC_STATUS2 _MMIO(0x3214)
3017#define DPFC_FENCE_YOFF _MMIO(0x3218)
3018#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003019#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003020
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003021/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003022#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3023#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003024#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003025/* The bit 28-8 is reserved */
3026#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003027#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3028#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003029#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3030#define IVB_FBC_STATUS2 _MMIO(0x43214)
3031#define IVB_FBC_COMP_SEG_MASK 0x7ff
3032#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003033#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3034#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003035#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3036#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003037#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003038#define ILK_FBC_RT_VALID (1 << 0)
3039#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003042#define ILK_FBCQ_DIS (1 << 22)
3043#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003044
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003045
Jesse Barnes585fb112008-07-29 11:54:06 -07003046/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003047 * Framebuffer compression for Sandybridge
3048 *
3049 * The following two registers are of type GTTMMADR
3050 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003051#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003052#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003053#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003054
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003055/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003056#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003058#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003059#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003061#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003062#define FBC_REND_NUKE (1 << 2)
3063#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003064
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003065/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003066 * GPIO regs
3067 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003068#define GPIOA _MMIO(0x5010)
3069#define GPIOB _MMIO(0x5014)
3070#define GPIOC _MMIO(0x5018)
3071#define GPIOD _MMIO(0x501c)
3072#define GPIOE _MMIO(0x5020)
3073#define GPIOF _MMIO(0x5024)
3074#define GPIOG _MMIO(0x5028)
3075#define GPIOH _MMIO(0x502c)
Mahesh Kumaraf1f1b82018-06-11 17:25:11 -07003076#define GPIOJ _MMIO(0x5034)
3077#define GPIOK _MMIO(0x5038)
3078#define GPIOL _MMIO(0x503C)
3079#define GPIOM _MMIO(0x5040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003080# define GPIO_CLOCK_DIR_MASK (1 << 0)
3081# define GPIO_CLOCK_DIR_IN (0 << 1)
3082# define GPIO_CLOCK_DIR_OUT (1 << 1)
3083# define GPIO_CLOCK_VAL_MASK (1 << 2)
3084# define GPIO_CLOCK_VAL_OUT (1 << 3)
3085# define GPIO_CLOCK_VAL_IN (1 << 4)
3086# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3087# define GPIO_DATA_DIR_MASK (1 << 8)
3088# define GPIO_DATA_DIR_IN (0 << 9)
3089# define GPIO_DATA_DIR_OUT (1 << 9)
3090# define GPIO_DATA_VAL_MASK (1 << 10)
3091# define GPIO_DATA_VAL_OUT (1 << 11)
3092# define GPIO_DATA_VAL_IN (1 << 12)
3093# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003095#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003096#define GMBUS_AKSV_SELECT (1 << 11)
3097#define GMBUS_RATE_100KHZ (0 << 8)
3098#define GMBUS_RATE_50KHZ (1 << 8)
3099#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3100#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3101#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02003102#define GMBUS_PIN_DISABLED 0
3103#define GMBUS_PIN_SSC 1
3104#define GMBUS_PIN_VGADDC 2
3105#define GMBUS_PIN_PANEL 3
3106#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3107#define GMBUS_PIN_DPC 4 /* HDMIC */
3108#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3109#define GMBUS_PIN_DPD 6 /* HDMID */
3110#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003111#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003112#define GMBUS_PIN_2_BXT 2
3113#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003114#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003115#define GMBUS_PIN_9_TC1_ICP 9
3116#define GMBUS_PIN_10_TC2_ICP 10
3117#define GMBUS_PIN_11_TC3_ICP 11
3118#define GMBUS_PIN_12_TC4_ICP 12
3119
3120#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003121#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003122#define GMBUS_SW_CLR_INT (1 << 31)
3123#define GMBUS_SW_RDY (1 << 30)
3124#define GMBUS_ENT (1 << 29) /* enable timeout */
3125#define GMBUS_CYCLE_NONE (0 << 25)
3126#define GMBUS_CYCLE_WAIT (1 << 25)
3127#define GMBUS_CYCLE_INDEX (2 << 25)
3128#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003129#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003130#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003131#define GMBUS_SLAVE_INDEX_SHIFT 8
3132#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003133#define GMBUS_SLAVE_READ (1 << 0)
3134#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003135#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003136#define GMBUS_INUSE (1 << 15)
3137#define GMBUS_HW_WAIT_PHASE (1 << 14)
3138#define GMBUS_STALL_TIMEOUT (1 << 13)
3139#define GMBUS_INT (1 << 12)
3140#define GMBUS_HW_RDY (1 << 11)
3141#define GMBUS_SATOER (1 << 10)
3142#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003143#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3144#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003145#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3146#define GMBUS_NAK_EN (1 << 3)
3147#define GMBUS_IDLE_EN (1 << 2)
3148#define GMBUS_HW_WAIT_EN (1 << 1)
3149#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003150#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003151#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003152
Jesse Barnes585fb112008-07-29 11:54:06 -07003153/*
3154 * Clock control & power management
3155 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003156#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3157#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3158#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003159#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define VGA0 _MMIO(0x6000)
3162#define VGA1 _MMIO(0x6004)
3163#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003164#define VGA0_PD_P2_DIV_4 (1 << 7)
3165#define VGA0_PD_P1_DIV_2 (1 << 5)
3166#define VGA0_PD_P1_SHIFT 0
3167#define VGA0_PD_P1_MASK (0x1f << 0)
3168#define VGA1_PD_P2_DIV_4 (1 << 15)
3169#define VGA1_PD_P1_DIV_2 (1 << 13)
3170#define VGA1_PD_P1_SHIFT 8
3171#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003172#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003173#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3174#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003175#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003176#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003177#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003178#define DPLL_VGA_MODE_DIS (1 << 28)
3179#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3180#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3181#define DPLL_MODE_MASK (3 << 26)
3182#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3183#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3184#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3185#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3186#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3187#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003188#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003189#define DPLL_LOCK_VLV (1 << 15)
3190#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3191#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3192#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003193#define DPLL_PORTC_READY_MASK (0xf << 4)
3194#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003195
Jesse Barnes585fb112008-07-29 11:54:06 -07003196#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003197
3198/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003199#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003200#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003201#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003202#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003203#define PHY_LDO_DELAY_0NS 0x0
3204#define PHY_LDO_DELAY_200NS 0x1
3205#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003206#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3207#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003208#define PHY_CH_SU_PSR 0x1
3209#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003210#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003211#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003213#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3214#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3215#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003216
Jesse Barnes585fb112008-07-29 11:54:06 -07003217/*
3218 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3219 * this field (only one bit may be set).
3220 */
3221#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3222#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003223#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003224/* i830, required in DVO non-gang */
3225#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3226#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3227#define PLL_REF_INPUT_DREFCLK (0 << 13)
3228#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3229#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3230#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3231#define PLL_REF_INPUT_MASK (3 << 13)
3232#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003233/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003234# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3235# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003236# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003237# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3238# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3239
Jesse Barnes585fb112008-07-29 11:54:06 -07003240/*
3241 * Parallel to Serial Load Pulse phase selection.
3242 * Selects the phase for the 10X DPLL clock for the PCIe
3243 * digital display port. The range is 4 to 13; 10 or more
3244 * is just a flip delay. The default is 6
3245 */
3246#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3247#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3248/*
3249 * SDVO multiplier for 945G/GM. Not used on 965.
3250 */
3251#define SDVO_MULTIPLIER_MASK 0x000000ff
3252#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3253#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003254
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003255#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3256#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3257#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003258#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003259
Jesse Barnes585fb112008-07-29 11:54:06 -07003260/*
3261 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3262 *
3263 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3264 */
3265#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3266#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3267/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3268#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3269#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3270/*
3271 * SDVO/UDI pixel multiplier.
3272 *
3273 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3274 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3275 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3276 * dummy bytes in the datastream at an increased clock rate, with both sides of
3277 * the link knowing how many bytes are fill.
3278 *
3279 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3280 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3281 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3282 * through an SDVO command.
3283 *
3284 * This register field has values of multiplication factor minus 1, with
3285 * a maximum multiplier of 5 for SDVO.
3286 */
3287#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3288#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3289/*
3290 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3291 * This best be set to the default value (3) or the CRT won't work. No,
3292 * I don't entirely understand what this does...
3293 */
3294#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3295#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003296
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003297#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003299#define _FPA0 0x6040
3300#define _FPA1 0x6044
3301#define _FPB0 0x6048
3302#define _FPB1 0x604c
3303#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3304#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003305#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003306#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003307#define FP_N_DIV_SHIFT 16
3308#define FP_M1_DIV_MASK 0x00003f00
3309#define FP_M1_DIV_SHIFT 8
3310#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003311#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003312#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003313#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003314#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3315#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3316#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3317#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3318#define DPLLB_TEST_N_BYPASS (1 << 19)
3319#define DPLLB_TEST_M_BYPASS (1 << 18)
3320#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3321#define DPLLA_TEST_N_BYPASS (1 << 3)
3322#define DPLLA_TEST_M_BYPASS (1 << 2)
3323#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003324#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003325#define DSTATE_GFX_RESET_I830 (1 << 6)
3326#define DSTATE_PLL_D3_OFF (1 << 3)
3327#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3328#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003329#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003330# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3331# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3332# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3333# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3334# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3335# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3336# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003337# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003338# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3339# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3340# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3341# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3342# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3343# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3344# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3345# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3346# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3347# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3348# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3349# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3350# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3351# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3352# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3353# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3354# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3355# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3356# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3357# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3358# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003359/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003360 * This bit must be set on the 830 to prevent hangs when turning off the
3361 * overlay scaler.
3362 */
3363# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3364# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3365# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3366# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3367# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003369#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003370# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3371# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3372# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3373# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3374# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3375# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3376# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3377# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3378# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003379/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003380# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3381# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3382# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3383# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003384/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003385# define SV_CLOCK_GATE_DISABLE (1 << 0)
3386# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3387# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3388# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3389# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3390# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3391# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3392# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3393# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3394# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3395# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3396# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3397# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3398# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3399# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3400# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3401# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3402# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3403
3404# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003405/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003406# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3407# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3408# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3409# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3410# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3411# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003412/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003413# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3414# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3415# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3416# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3417# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3418# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3419# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3420# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3421# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3422# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3423# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3424# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3425# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3426# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3427# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3428# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3429# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3430# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3431# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003433#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003434#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3435#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3436#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003438#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003439#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003441#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3442#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003444#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003445#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003447#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003448
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003449#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003450#define CDCLK_FREQ_SHIFT 4
3451#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3452#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003453
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003454#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003455#define PFI_CREDIT_63 (9 << 28) /* chv only */
3456#define PFI_CREDIT_31 (8 << 28) /* chv only */
3457#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3458#define PFI_CREDIT_RESEND (1 << 27)
3459#define VGA_FAST_MODE_DISABLE (1 << 14)
3460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003461#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003462
Jesse Barnes585fb112008-07-29 11:54:06 -07003463/*
3464 * Palette regs
3465 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003466#define PALETTE_A_OFFSET 0xa000
3467#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003468#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003469#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3470 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003471
Eric Anholt673a3942008-07-30 12:06:12 -07003472/* MCH MMIO space */
3473
3474/*
3475 * MCHBAR mirror.
3476 *
3477 * This mirrors the MCHBAR MMIO space whose location is determined by
3478 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3479 * every way. It is not accessible from the CP register read instructions.
3480 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003481 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3482 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003483 */
3484#define MCHBAR_MIRROR_BASE 0x10000
3485
Yuanhan Liu13982612010-12-15 15:42:31 +08003486#define MCHBAR_MIRROR_BASE_SNB 0x140000
3487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003488#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3489#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003490#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3491#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003492#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003493
Chris Wilson3ebecd02013-04-12 19:10:13 +01003494/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003495#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003496
Ville Syrjälä646b4262014-04-25 20:14:30 +03003497/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003498#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003499#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3500#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3501#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3502#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3503#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003504#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003505#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003506#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003507
Ville Syrjälä646b4262014-04-25 20:14:30 +03003508/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003509#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003510#define CSHRDDR3CTL_DDR3 (1 << 2)
3511
Ville Syrjälä646b4262014-04-25 20:14:30 +03003512/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003513#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3514#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003515
Ville Syrjälä646b4262014-04-25 20:14:30 +03003516/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003517#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3518#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3519#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003520#define MAD_DIMM_ECC_MASK (0x3 << 24)
3521#define MAD_DIMM_ECC_OFF (0x0 << 24)
3522#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3523#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3524#define MAD_DIMM_ECC_ON (0x3 << 24)
3525#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3526#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3527#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3528#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3529#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3530#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3531#define MAD_DIMM_A_SELECT (0x1 << 16)
3532/* DIMM sizes are in multiples of 256mb. */
3533#define MAD_DIMM_B_SIZE_SHIFT 8
3534#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3535#define MAD_DIMM_A_SIZE_SHIFT 0
3536#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3537
Ville Syrjälä646b4262014-04-25 20:14:30 +03003538/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003539#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003540#define MCH_SSKPD_WM0_MASK 0x3f
3541#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003543#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003544
Keith Packardb11248d2009-06-11 22:28:56 -07003545/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003546#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003548#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3549#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3550#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3551#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003552#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003553#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003554/*
3555 * Note that on at least on ELK the below value is reported for both
3556 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3557 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3558 */
3559#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003560#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003561#define CLKCFG_MEM_533 (1 << 4)
3562#define CLKCFG_MEM_667 (2 << 4)
3563#define CLKCFG_MEM_800 (3 << 4)
3564#define CLKCFG_MEM_MASK (7 << 4)
3565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3567#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003569#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003570#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003571#define TR1 _MMIO(0x11006)
3572#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003573#define TSFS_SLOPE_MASK 0x0000ff00
3574#define TSFS_SLOPE_SHIFT 8
3575#define TSFS_INTR_MASK 0x000000ff
3576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003577#define CRSTANDVID _MMIO(0x11100)
3578#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003579#define PXVFREQ_PX_MASK 0x7f000000
3580#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003581#define VIDFREQ_BASE _MMIO(0x11110)
3582#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3583#define VIDFREQ2 _MMIO(0x11114)
3584#define VIDFREQ3 _MMIO(0x11118)
3585#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003586#define VIDFREQ_P0_MASK 0x1f000000
3587#define VIDFREQ_P0_SHIFT 24
3588#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3589#define VIDFREQ_P0_CSCLK_SHIFT 20
3590#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3591#define VIDFREQ_P0_CRCLK_SHIFT 16
3592#define VIDFREQ_P1_MASK 0x00001f00
3593#define VIDFREQ_P1_SHIFT 8
3594#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3595#define VIDFREQ_P1_CSCLK_SHIFT 4
3596#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003597#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3598#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003599#define INTTOEXT_MAP3_SHIFT 24
3600#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3601#define INTTOEXT_MAP2_SHIFT 16
3602#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3603#define INTTOEXT_MAP1_SHIFT 8
3604#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3605#define INTTOEXT_MAP0_SHIFT 0
3606#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003607#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003608#define MEMCTL_CMD_MASK 0xe000
3609#define MEMCTL_CMD_SHIFT 13
3610#define MEMCTL_CMD_RCLK_OFF 0
3611#define MEMCTL_CMD_RCLK_ON 1
3612#define MEMCTL_CMD_CHFREQ 2
3613#define MEMCTL_CMD_CHVID 3
3614#define MEMCTL_CMD_VMMOFF 4
3615#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003616#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003617 when command complete */
3618#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3619#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003620#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003621#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003622#define MEMIHYST _MMIO(0x1117c)
3623#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003624#define MEMINT_RSEXIT_EN (1 << 8)
3625#define MEMINT_CX_SUPR_EN (1 << 7)
3626#define MEMINT_CONT_BUSY_EN (1 << 6)
3627#define MEMINT_AVG_BUSY_EN (1 << 5)
3628#define MEMINT_EVAL_CHG_EN (1 << 4)
3629#define MEMINT_MON_IDLE_EN (1 << 3)
3630#define MEMINT_UP_EVAL_EN (1 << 2)
3631#define MEMINT_DOWN_EVAL_EN (1 << 1)
3632#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003634#define MEM_RSEXIT_MASK 0xc000
3635#define MEM_RSEXIT_SHIFT 14
3636#define MEM_CONT_BUSY_MASK 0x3000
3637#define MEM_CONT_BUSY_SHIFT 12
3638#define MEM_AVG_BUSY_MASK 0x0c00
3639#define MEM_AVG_BUSY_SHIFT 10
3640#define MEM_EVAL_CHG_MASK 0x0300
3641#define MEM_EVAL_BUSY_SHIFT 8
3642#define MEM_MON_IDLE_MASK 0x00c0
3643#define MEM_MON_IDLE_SHIFT 6
3644#define MEM_UP_EVAL_MASK 0x0030
3645#define MEM_UP_EVAL_SHIFT 4
3646#define MEM_DOWN_EVAL_MASK 0x000c
3647#define MEM_DOWN_EVAL_SHIFT 2
3648#define MEM_SW_CMD_MASK 0x0003
3649#define MEM_INT_STEER_GFX 0
3650#define MEM_INT_STEER_CMR 1
3651#define MEM_INT_STEER_SMI 2
3652#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003653#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003654#define MEMINT_RSEXIT (1 << 7)
3655#define MEMINT_CONT_BUSY (1 << 6)
3656#define MEMINT_AVG_BUSY (1 << 5)
3657#define MEMINT_EVAL_CHG (1 << 4)
3658#define MEMINT_MON_IDLE (1 << 3)
3659#define MEMINT_UP_EVAL (1 << 2)
3660#define MEMINT_DOWN_EVAL (1 << 1)
3661#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003662#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003663#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003664#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3665#define MEMMODE_BOOST_FREQ_SHIFT 24
3666#define MEMMODE_IDLE_MODE_MASK 0x00030000
3667#define MEMMODE_IDLE_MODE_SHIFT 16
3668#define MEMMODE_IDLE_MODE_EVAL 0
3669#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003670#define MEMMODE_HWIDLE_EN (1 << 15)
3671#define MEMMODE_SWMODE_EN (1 << 14)
3672#define MEMMODE_RCLK_GATE (1 << 13)
3673#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003674#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3675#define MEMMODE_FSTART_SHIFT 8
3676#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3677#define MEMMODE_FMAX_SHIFT 4
3678#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003679#define RCBMAXAVG _MMIO(0x1119c)
3680#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003681#define SWMEMCMD_RENDER_OFF (0 << 13)
3682#define SWMEMCMD_RENDER_ON (1 << 13)
3683#define SWMEMCMD_SWFREQ (2 << 13)
3684#define SWMEMCMD_TARVID (3 << 13)
3685#define SWMEMCMD_VRM_OFF (4 << 13)
3686#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003687#define CMDSTS (1 << 12)
3688#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003689#define SWFREQ_MASK 0x0380 /* P0-7 */
3690#define SWFREQ_SHIFT 7
3691#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692#define MEMSTAT_CTG _MMIO(0x111a0)
3693#define RCBMINAVG _MMIO(0x111a0)
3694#define RCUPEI _MMIO(0x111b0)
3695#define RCDNEI _MMIO(0x111b4)
3696#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003697#define RS1EN (1 << 31)
3698#define RS2EN (1 << 30)
3699#define RS3EN (1 << 29)
3700#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3701#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3702#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3703#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3704#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3705#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3706#define RSX_STATUS_MASK (7 << 20)
3707#define RSX_STATUS_ON (0 << 20)
3708#define RSX_STATUS_RC1 (1 << 20)
3709#define RSX_STATUS_RC1E (2 << 20)
3710#define RSX_STATUS_RS1 (3 << 20)
3711#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3712#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3713#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3714#define RSX_STATUS_RSVD2 (7 << 20)
3715#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3716#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3717#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3718#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3719#define RS1CONTSAV_MASK (3 << 14)
3720#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3721#define RS1CONTSAV_RSVD (1 << 14)
3722#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3723#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3724#define NORMSLEXLAT_MASK (3 << 12)
3725#define SLOW_RS123 (0 << 12)
3726#define SLOW_RS23 (1 << 12)
3727#define SLOW_RS3 (2 << 12)
3728#define NORMAL_RS123 (3 << 12)
3729#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3730#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3731#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3732#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3733#define RS_CSTATE_MASK (3 << 4)
3734#define RS_CSTATE_C367_RS1 (0 << 4)
3735#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3736#define RS_CSTATE_RSVD (2 << 4)
3737#define RS_CSTATE_C367_RS2 (3 << 4)
3738#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3739#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740#define VIDCTL _MMIO(0x111c0)
3741#define VIDSTS _MMIO(0x111c8)
3742#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3743#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003744#define MEMSTAT_VID_MASK 0x7f00
3745#define MEMSTAT_VID_SHIFT 8
3746#define MEMSTAT_PSTATE_MASK 0x00f8
3747#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003748#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003749#define MEMSTAT_SRC_CTL_MASK 0x0003
3750#define MEMSTAT_SRC_CTL_CORE 0
3751#define MEMSTAT_SRC_CTL_TRB 1
3752#define MEMSTAT_SRC_CTL_THM 2
3753#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003754#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3755#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3756#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003757#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003758#define SDEW _MMIO(0x1124c)
3759#define CSIEW0 _MMIO(0x11250)
3760#define CSIEW1 _MMIO(0x11254)
3761#define CSIEW2 _MMIO(0x11258)
3762#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3763#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3764#define MCHAFE _MMIO(0x112c0)
3765#define CSIEC _MMIO(0x112e0)
3766#define DMIEC _MMIO(0x112e4)
3767#define DDREC _MMIO(0x112e8)
3768#define PEG0EC _MMIO(0x112ec)
3769#define PEG1EC _MMIO(0x112f0)
3770#define GFXEC _MMIO(0x112f4)
3771#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3772#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3773#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003774#define ECR_GPFE (1 << 31)
3775#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003776#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003777#define OGW0 _MMIO(0x11608)
3778#define OGW1 _MMIO(0x1160c)
3779#define EG0 _MMIO(0x11610)
3780#define EG1 _MMIO(0x11614)
3781#define EG2 _MMIO(0x11618)
3782#define EG3 _MMIO(0x1161c)
3783#define EG4 _MMIO(0x11620)
3784#define EG5 _MMIO(0x11624)
3785#define EG6 _MMIO(0x11628)
3786#define EG7 _MMIO(0x1162c)
3787#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3788#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3789#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003790#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003791#define CSIPLL0 _MMIO(0x12c10)
3792#define DDRMPLL1 _MMIO(0X12c20)
3793#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003794
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003795#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003796#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003797
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003798#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3799#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3800#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3801#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3802#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003803
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003804/*
3805 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3806 * 8300) freezing up around GPU hangs. Looks as if even
3807 * scheduling/timer interrupts start misbehaving if the RPS
3808 * EI/thresholds are "bad", leading to a very sluggish or even
3809 * frozen machine.
3810 */
3811#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303812#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303813#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003814#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003815 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303816 INTERVAL_0_833_US(us) : \
3817 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303818 INTERVAL_1_28_US(us))
3819
Akash Goel52530cb2016-04-23 00:05:44 +05303820#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3821#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3822#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003823#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003824 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303825 INTERVAL_0_833_TO_US(interval) : \
3826 INTERVAL_1_33_TO_US(interval)) : \
3827 INTERVAL_1_28_TO_US(interval))
3828
Jesse Barnes585fb112008-07-29 11:54:06 -07003829/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003830 * Logical Context regs
3831 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003832#define CCID _MMIO(0x2180)
3833#define CCID_EN BIT(0)
3834#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3835#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003836/*
3837 * Notes on SNB/IVB/VLV context size:
3838 * - Power context is saved elsewhere (LLC or stolen)
3839 * - Ring/execlist context is saved on SNB, not on IVB
3840 * - Extended context size already includes render context size
3841 * - We always need to follow the extended context size.
3842 * SNB BSpec has comments indicating that we should use the
3843 * render context size instead if execlists are disabled, but
3844 * based on empirical testing that's just nonsense.
3845 * - Pipelined/VF state is saved on SNB/IVB respectively
3846 * - GT1 size just indicates how much of render context
3847 * doesn't need saving on GT1
3848 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003849#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003850#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3851#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3852#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3853#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3854#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003855#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003856 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3857 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003858#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003859#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3860#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3861#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3862#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3863#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3864#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003865#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003866 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003867
Zhi Wangc01fc532016-06-16 08:07:02 -04003868enum {
3869 INTEL_ADVANCED_CONTEXT = 0,
3870 INTEL_LEGACY_32B_CONTEXT,
3871 INTEL_ADVANCED_AD_CONTEXT,
3872 INTEL_LEGACY_64B_CONTEXT
3873};
3874
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003875enum {
3876 FAULT_AND_HANG = 0,
3877 FAULT_AND_HALT, /* Debug only */
3878 FAULT_AND_STREAM,
3879 FAULT_AND_CONTINUE /* Unsupported */
3880};
3881
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003882#define GEN8_CTX_VALID (1 << 0)
3883#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3884#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3885#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3886#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003887#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003888
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003889#define GEN8_CTX_ID_SHIFT 32
3890#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003891#define GEN11_SW_CTX_ID_SHIFT 37
3892#define GEN11_SW_CTX_ID_WIDTH 11
3893#define GEN11_ENGINE_CLASS_SHIFT 61
3894#define GEN11_ENGINE_CLASS_WIDTH 3
3895#define GEN11_ENGINE_INSTANCE_SHIFT 48
3896#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003897
3898#define CHV_CLK_CTL1 _MMIO(0x101100)
3899#define VLV_CLK_CTL2 _MMIO(0x101104)
3900#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3901
3902/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003903 * Overlay regs
3904 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003905
3906#define OVADD _MMIO(0x30000)
3907#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003908#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003909#define OGAMC5 _MMIO(0x30010)
3910#define OGAMC4 _MMIO(0x30014)
3911#define OGAMC3 _MMIO(0x30018)
3912#define OGAMC2 _MMIO(0x3001c)
3913#define OGAMC1 _MMIO(0x30020)
3914#define OGAMC0 _MMIO(0x30024)
3915
3916/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003917 * GEN9 clock gating regs
3918 */
3919#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003920#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003921#define PWM2_GATING_DIS (1 << 14)
3922#define PWM1_GATING_DIS (1 << 13)
3923
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003924#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3925#define BXT_GMBUS_GATING_DIS (1 << 14)
3926
Imre Deaked69cd42017-10-02 10:55:57 +03003927#define _CLKGATE_DIS_PSL_A 0x46520
3928#define _CLKGATE_DIS_PSL_B 0x46524
3929#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303930#define DUPS1_GATING_DIS (1 << 15)
3931#define DUPS2_GATING_DIS (1 << 19)
3932#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003933#define DPF_GATING_DIS (1 << 10)
3934#define DPF_RAM_GATING_DIS (1 << 9)
3935#define DPFR_GATING_DIS (1 << 8)
3936
3937#define CLKGATE_DIS_PSL(pipe) \
3938 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3939
Imre Deakd965e7ac2015-12-01 10:23:52 +02003940/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003941 * GEN10 clock gating regs
3942 */
3943#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3944#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003945#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003946#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003947
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003948#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3949#define GWUNIT_CLKGATE_DIS (1 << 16)
3950
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003951#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3952#define VFUNIT_CLKGATE_DIS (1 << 20)
3953
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003954#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3955#define CGPSF_CLKGATE_DIS (1 << 3)
3956
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003957/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003958 * Display engine regs
3959 */
3960
Shuang He8bf1e9f2013-10-15 18:55:27 +01003961/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003962#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003963#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003964/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003965#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3966#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3967#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003968/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003969#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3970#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3971#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3972/* embedded DP port on the north display block, reserved on ivb */
3973#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3974#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003975/* vlv source selection */
3976#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3977#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3978#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3979/* with DP port the pipe source is invalid */
3980#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3981#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3982#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3983/* gen3+ source selection */
3984#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3985#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3986#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3987/* with DP/TV port the pipe source is invalid */
3988#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3989#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3990#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3991#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3992#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3993/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003994#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003995
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003996#define _PIPE_CRC_RES_1_A_IVB 0x60064
3997#define _PIPE_CRC_RES_2_A_IVB 0x60068
3998#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3999#define _PIPE_CRC_RES_4_A_IVB 0x60070
4000#define _PIPE_CRC_RES_5_A_IVB 0x60074
4001
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004002#define _PIPE_CRC_RES_RED_A 0x60060
4003#define _PIPE_CRC_RES_GREEN_A 0x60064
4004#define _PIPE_CRC_RES_BLUE_A 0x60068
4005#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4006#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004007
4008/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004009#define _PIPE_CRC_RES_1_B_IVB 0x61064
4010#define _PIPE_CRC_RES_2_B_IVB 0x61068
4011#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4012#define _PIPE_CRC_RES_4_B_IVB 0x61070
4013#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004015#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4016#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4017#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4018#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4019#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4020#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004021
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004022#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4023#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4024#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4025#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4026#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004027
Jesse Barnes585fb112008-07-29 11:54:06 -07004028/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004029#define _HTOTAL_A 0x60000
4030#define _HBLANK_A 0x60004
4031#define _HSYNC_A 0x60008
4032#define _VTOTAL_A 0x6000c
4033#define _VBLANK_A 0x60010
4034#define _VSYNC_A 0x60014
4035#define _PIPEASRC 0x6001c
4036#define _BCLRPAT_A 0x60020
4037#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004038#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004039
4040/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004041#define _HTOTAL_B 0x61000
4042#define _HBLANK_B 0x61004
4043#define _HSYNC_B 0x61008
4044#define _VTOTAL_B 0x6100c
4045#define _VBLANK_B 0x61010
4046#define _VSYNC_B 0x61014
4047#define _PIPEBSRC 0x6101c
4048#define _BCLRPAT_B 0x61020
4049#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004050#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004051
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004052#define TRANSCODER_A_OFFSET 0x60000
4053#define TRANSCODER_B_OFFSET 0x61000
4054#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004055#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004056#define TRANSCODER_EDP_OFFSET 0x6f000
4057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004058#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004059 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4060 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004062#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4063#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4064#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4065#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4066#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4067#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4068#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4069#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4070#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4071#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004072
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004073/* VLV eDP PSR registers */
4074#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4075#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004076#define VLV_EDP_PSR_ENABLE (1 << 0)
4077#define VLV_EDP_PSR_RESET (1 << 1)
4078#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4079#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4080#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4081#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4082#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4083#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4084#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4085#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004086#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004087#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004088
4089#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4090#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004091#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4092#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4093#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004094#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004095
4096#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4097#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004098#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004099#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004100#define VLV_EDP_PSR_DISABLED (0 << 0)
4101#define VLV_EDP_PSR_INACTIVE (1 << 0)
4102#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4103#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4104#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4105#define VLV_EDP_PSR_EXIT (5 << 0)
4106#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004108
Ben Widawskyed8546a2013-11-04 22:45:05 -08004109/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004110#define HSW_EDP_PSR_BASE 0x64800
4111#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004112#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004113#define EDP_PSR_ENABLE (1 << 31)
4114#define BDW_PSR_SINGLE_FRAME (1 << 30)
4115#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4116#define EDP_PSR_LINK_STANDBY (1 << 27)
4117#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4118#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4119#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4120#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4121#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004122#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004123#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4124#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4125#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004126#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004127#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4128#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4129#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4130#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4131#define EDP_PSR_TP1_TIME_500us (0 << 4)
4132#define EDP_PSR_TP1_TIME_100us (1 << 4)
4133#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4134#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004135#define EDP_PSR_IDLE_FRAME_SHIFT 0
4136
Daniel Vetterfc340442018-04-05 15:00:23 -07004137/* Bspec claims those aren't shifted but stay at 0x64800 */
4138#define EDP_PSR_IMR _MMIO(0x64834)
4139#define EDP_PSR_IIR _MMIO(0x64838)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07004140#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4141#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4142#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
Daniel Vetterfc340442018-04-05 15:00:23 -07004143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004145#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4146#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4147#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4148#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4149#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004151#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004152
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004153#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004154#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304155#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004156#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4157#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4158#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4159#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4160#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4161#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4162#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4163#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4164#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4165#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4166#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004167#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4168#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4169#define EDP_PSR_STATUS_COUNT_SHIFT 16
4170#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004171#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4172#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4173#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4174#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4175#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004176#define EDP_PSR_STATUS_IDLE_MASK 0xf
4177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004178#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004179#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004180
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004181#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004182#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4183#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4184#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4185#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4186#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4187#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004189#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004190#define EDP_PSR2_ENABLE (1 << 31)
4191#define EDP_SU_TRACK_ENABLE (1 << 30)
4192#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4193#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4194#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4195#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4196#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4197#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4198#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4199#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4200#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304201#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004202#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4203#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004204#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4205#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304206
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004207#define _PSR_EVENT_TRANS_A 0x60848
4208#define _PSR_EVENT_TRANS_B 0x61848
4209#define _PSR_EVENT_TRANS_C 0x62848
4210#define _PSR_EVENT_TRANS_D 0x63848
4211#define _PSR_EVENT_TRANS_EDP 0x6F848
4212#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4213#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4214#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4215#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4216#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4217#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4218#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4219#define PSR_EVENT_MEMORY_UP (1 << 10)
4220#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4221#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4222#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4223#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4224#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4225#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4226#define PSR_EVENT_VBI_ENABLE (1 << 2)
4227#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4228#define PSR_EVENT_PSR_DISABLE (1 << 0)
4229
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004230#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004231#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304232#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004233
4234/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004235#define ADPA _MMIO(0x61100)
4236#define PCH_ADPA _MMIO(0xe1100)
4237#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004238
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004239#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004240#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004241#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004242#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004243#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4244#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004245#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004246#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004247#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004248#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4249#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4250#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4251#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4252#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4253#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4254#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4255#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4256#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4257#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4258#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4259#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4260#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4261#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4262#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4263#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4264#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4265#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4266#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004267#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004268#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004269#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004270#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004271#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004272#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004273#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004274#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004275#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004276#define ADPA_DPMS_MASK (~(3 << 10))
4277#define ADPA_DPMS_ON (0 << 10)
4278#define ADPA_DPMS_SUSPEND (1 << 10)
4279#define ADPA_DPMS_STANDBY (2 << 10)
4280#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004281
Chris Wilson939fe4d2010-10-09 10:33:26 +01004282
Jesse Barnes585fb112008-07-29 11:54:06 -07004283/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004284#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004285#define PORTB_HOTPLUG_INT_EN (1 << 29)
4286#define PORTC_HOTPLUG_INT_EN (1 << 28)
4287#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004288#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4289#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4290#define TV_HOTPLUG_INT_EN (1 << 18)
4291#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004292#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4293 PORTC_HOTPLUG_INT_EN | \
4294 PORTD_HOTPLUG_INT_EN | \
4295 SDVOC_HOTPLUG_INT_EN | \
4296 SDVOB_HOTPLUG_INT_EN | \
4297 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004298#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004299#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4300/* must use period 64 on GM45 according to docs */
4301#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4302#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4303#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4304#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4305#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4306#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4307#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4308#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4309#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4310#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4311#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4312#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004314#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004315/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004316 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004317 *
4318 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4319 * Please check the detailed lore in the commit message for for experimental
4320 * evidence.
4321 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004322/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4323#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4324#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4325#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4326/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4327#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004328#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004329#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004330#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004331#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4332#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004333#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004334#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4335#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004336#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004337#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4338#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004339/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004340#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4341#define TV_HOTPLUG_INT_STATUS (1 << 10)
4342#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4343#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4344#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4345#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004346#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4347#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4348#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004349#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4350
Chris Wilson084b6122012-05-11 18:01:33 +01004351/* SDVO is different across gen3/4 */
4352#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4353#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004354/*
4355 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4356 * since reality corrobates that they're the same as on gen3. But keep these
4357 * bits here (and the comment!) to help any other lost wanderers back onto the
4358 * right tracks.
4359 */
Chris Wilson084b6122012-05-11 18:01:33 +01004360#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4361#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4362#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4363#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004364#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4365 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4366 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4367 PORTB_HOTPLUG_INT_STATUS | \
4368 PORTC_HOTPLUG_INT_STATUS | \
4369 PORTD_HOTPLUG_INT_STATUS)
4370
Egbert Eiche5868a32013-02-28 04:17:12 -05004371#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4372 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4373 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4374 PORTB_HOTPLUG_INT_STATUS | \
4375 PORTC_HOTPLUG_INT_STATUS | \
4376 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004377
Paulo Zanonic20cd312013-02-19 16:21:45 -03004378/* SDVO and HDMI port control.
4379 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004380#define _GEN3_SDVOB 0x61140
4381#define _GEN3_SDVOC 0x61160
4382#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4383#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004384#define GEN4_HDMIB GEN3_SDVOB
4385#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004386#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4387#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4388#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4389#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004390#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004391#define PCH_HDMIC _MMIO(0xe1150)
4392#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004394#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004395#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004396#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004397#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004398#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4399#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004400#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4401#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4402
Paulo Zanonic20cd312013-02-19 16:21:45 -03004403/* Gen 3 SDVO bits: */
4404#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004405#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004406#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004407#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004408#define SDVO_STALL_SELECT (1 << 29)
4409#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004410/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004411 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004412 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004413 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4414 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004415#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004416#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004417#define SDVO_PHASE_SELECT_MASK (15 << 19)
4418#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4419#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4420#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4421#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4422#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4423#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004424/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004425#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4426 SDVO_INTERRUPT_ENABLE)
4427#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4428
4429/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004430#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004431#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004432#define SDVO_ENCODING_SDVO (0 << 10)
4433#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004434#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4435#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004436#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004437#define SDVO_AUDIO_ENABLE (1 << 6)
4438/* VSYNC/HSYNC bits new with 965, default is to be set */
4439#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4440#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4441
4442/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004443#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004444#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4445
4446/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004447#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004448#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004449#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004450
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004451/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004452#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004453#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004454#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004455
Jesse Barnes585fb112008-07-29 11:54:06 -07004456
4457/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004458#define _DVOA 0x61120
4459#define DVOA _MMIO(_DVOA)
4460#define _DVOB 0x61140
4461#define DVOB _MMIO(_DVOB)
4462#define _DVOC 0x61160
4463#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004464#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004465#define DVO_PIPE_SEL_SHIFT 30
4466#define DVO_PIPE_SEL_MASK (1 << 30)
4467#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004468#define DVO_PIPE_STALL_UNUSED (0 << 28)
4469#define DVO_PIPE_STALL (1 << 28)
4470#define DVO_PIPE_STALL_TV (2 << 28)
4471#define DVO_PIPE_STALL_MASK (3 << 28)
4472#define DVO_USE_VGA_SYNC (1 << 15)
4473#define DVO_DATA_ORDER_I740 (0 << 14)
4474#define DVO_DATA_ORDER_FP (1 << 14)
4475#define DVO_VSYNC_DISABLE (1 << 11)
4476#define DVO_HSYNC_DISABLE (1 << 10)
4477#define DVO_VSYNC_TRISTATE (1 << 9)
4478#define DVO_HSYNC_TRISTATE (1 << 8)
4479#define DVO_BORDER_ENABLE (1 << 7)
4480#define DVO_DATA_ORDER_GBRG (1 << 6)
4481#define DVO_DATA_ORDER_RGGB (0 << 6)
4482#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4483#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4484#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4485#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4486#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4487#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4488#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004489#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004490#define DVOA_SRCDIM _MMIO(0x61124)
4491#define DVOB_SRCDIM _MMIO(0x61144)
4492#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004493#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4494#define DVO_SRCDIM_VERTICAL_SHIFT 0
4495
4496/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004497#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004498/*
4499 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4500 * the DPLL semantics change when the LVDS is assigned to that pipe.
4501 */
4502#define LVDS_PORT_EN (1 << 31)
4503/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004504#define LVDS_PIPE_SEL_SHIFT 30
4505#define LVDS_PIPE_SEL_MASK (1 << 30)
4506#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4507#define LVDS_PIPE_SEL_SHIFT_CPT 29
4508#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4509#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004510/* LVDS dithering flag on 965/g4x platform */
4511#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004512/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4513#define LVDS_VSYNC_POLARITY (1 << 21)
4514#define LVDS_HSYNC_POLARITY (1 << 20)
4515
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004516/* Enable border for unscaled (or aspect-scaled) display */
4517#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004518/*
4519 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4520 * pixel.
4521 */
4522#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4523#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4524#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4525/*
4526 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4527 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4528 * on.
4529 */
4530#define LVDS_A3_POWER_MASK (3 << 6)
4531#define LVDS_A3_POWER_DOWN (0 << 6)
4532#define LVDS_A3_POWER_UP (3 << 6)
4533/*
4534 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4535 * is set.
4536 */
4537#define LVDS_CLKB_POWER_MASK (3 << 4)
4538#define LVDS_CLKB_POWER_DOWN (0 << 4)
4539#define LVDS_CLKB_POWER_UP (3 << 4)
4540/*
4541 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4542 * setting for whether we are in dual-channel mode. The B3 pair will
4543 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4544 */
4545#define LVDS_B0B3_POWER_MASK (3 << 2)
4546#define LVDS_B0B3_POWER_DOWN (0 << 2)
4547#define LVDS_B0B3_POWER_UP (3 << 2)
4548
David Härdeman3c17fe42010-09-24 21:44:32 +02004549/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004550#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004551/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004552 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4553 * of the infoframe structure specified by CEA-861. */
4554#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004555#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004556#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004557/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004558#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004559#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004560#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004561#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004562#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4563#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004564#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004565#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4566#define VIDEO_DIP_SELECT_AVI (0 << 19)
4567#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4568#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004569#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004570#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4571#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4572#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004573#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004574/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004575#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4576#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004577#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004578#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4579#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004580#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004581
Jesse Barnes585fb112008-07-29 11:54:06 -07004582/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004583#define PPS_BASE 0x61200
4584#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4585#define PCH_PPS_BASE 0xC7200
4586
4587#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4588 PPS_BASE + (reg) + \
4589 (pps_idx) * 0x100)
4590
4591#define _PP_STATUS 0x61200
4592#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4593#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004594/*
4595 * Indicates that all dependencies of the panel are on:
4596 *
4597 * - PLL enabled
4598 * - pipe enabled
4599 * - LVDS/DVOB/DVOC on
4600 */
Imre Deak44cb7342016-08-10 14:07:29 +03004601#define PP_READY (1 << 30)
4602#define PP_SEQUENCE_NONE (0 << 28)
4603#define PP_SEQUENCE_POWER_UP (1 << 28)
4604#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4605#define PP_SEQUENCE_MASK (3 << 28)
4606#define PP_SEQUENCE_SHIFT 28
4607#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4608#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004609#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4610#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4611#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4612#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4613#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4614#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4615#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4616#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4617#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004618
4619#define _PP_CONTROL 0x61204
4620#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4621#define PANEL_UNLOCK_REGS (0xabcd << 16)
4622#define PANEL_UNLOCK_MASK (0xffff << 16)
4623#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4624#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4625#define EDP_FORCE_VDD (1 << 3)
4626#define EDP_BLC_ENABLE (1 << 2)
4627#define PANEL_POWER_RESET (1 << 1)
4628#define PANEL_POWER_OFF (0 << 0)
4629#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004630
4631#define _PP_ON_DELAYS 0x61208
4632#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004633#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004634#define PANEL_PORT_SELECT_MASK (3 << 30)
4635#define PANEL_PORT_SELECT_LVDS (0 << 30)
4636#define PANEL_PORT_SELECT_DPA (1 << 30)
4637#define PANEL_PORT_SELECT_DPC (2 << 30)
4638#define PANEL_PORT_SELECT_DPD (3 << 30)
4639#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4640#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4641#define PANEL_POWER_UP_DELAY_SHIFT 16
4642#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4643#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4644
4645#define _PP_OFF_DELAYS 0x6120C
4646#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4647#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4648#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4649#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4650#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4651
4652#define _PP_DIVISOR 0x61210
4653#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4654#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4655#define PP_REFERENCE_DIVIDER_SHIFT 8
4656#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4657#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004658
4659/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004660#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004661#define PFIT_ENABLE (1 << 31)
4662#define PFIT_PIPE_MASK (3 << 29)
4663#define PFIT_PIPE_SHIFT 29
4664#define VERT_INTERP_DISABLE (0 << 10)
4665#define VERT_INTERP_BILINEAR (1 << 10)
4666#define VERT_INTERP_MASK (3 << 10)
4667#define VERT_AUTO_SCALE (1 << 9)
4668#define HORIZ_INTERP_DISABLE (0 << 6)
4669#define HORIZ_INTERP_BILINEAR (1 << 6)
4670#define HORIZ_INTERP_MASK (3 << 6)
4671#define HORIZ_AUTO_SCALE (1 << 5)
4672#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004673#define PFIT_FILTER_FUZZY (0 << 24)
4674#define PFIT_SCALING_AUTO (0 << 26)
4675#define PFIT_SCALING_PROGRAMMED (1 << 26)
4676#define PFIT_SCALING_PILLAR (2 << 26)
4677#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004678#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004679/* Pre-965 */
4680#define PFIT_VERT_SCALE_SHIFT 20
4681#define PFIT_VERT_SCALE_MASK 0xfff00000
4682#define PFIT_HORIZ_SCALE_SHIFT 4
4683#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4684/* 965+ */
4685#define PFIT_VERT_SCALE_SHIFT_965 16
4686#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4687#define PFIT_HORIZ_SCALE_SHIFT_965 0
4688#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004690#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004691
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004692#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4693#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004694#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4695 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004696
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004697#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4698#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004699#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4700 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004701
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004702#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4703#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004704#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4705 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004706
Jesse Barnes585fb112008-07-29 11:54:06 -07004707/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004708#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004709#define BLM_PWM_ENABLE (1 << 31)
4710#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4711#define BLM_PIPE_SELECT (1 << 29)
4712#define BLM_PIPE_SELECT_IVB (3 << 29)
4713#define BLM_PIPE_A (0 << 29)
4714#define BLM_PIPE_B (1 << 29)
4715#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004716#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4717#define BLM_TRANSCODER_B BLM_PIPE_B
4718#define BLM_TRANSCODER_C BLM_PIPE_C
4719#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004720#define BLM_PIPE(pipe) ((pipe) << 29)
4721#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4722#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4723#define BLM_PHASE_IN_ENABLE (1 << 25)
4724#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4725#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4726#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4727#define BLM_PHASE_IN_COUNT_SHIFT (8)
4728#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4729#define BLM_PHASE_IN_INCR_SHIFT (0)
4730#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004731#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004732/*
4733 * This is the most significant 15 bits of the number of backlight cycles in a
4734 * complete cycle of the modulated backlight control.
4735 *
4736 * The actual value is this field multiplied by two.
4737 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004738#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4739#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4740#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004741/*
4742 * This is the number of cycles out of the backlight modulation cycle for which
4743 * the backlight is on.
4744 *
4745 * This field must be no greater than the number of cycles in the complete
4746 * backlight modulation cycle.
4747 */
4748#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4749#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004750#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4751#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004753#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004754#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004755
Daniel Vetter7cf41602012-06-05 10:07:09 +02004756/* New registers for PCH-split platforms. Safe where new bits show up, the
4757 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004758#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4759#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004760
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004761#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004762
Daniel Vetter7cf41602012-06-05 10:07:09 +02004763/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4764 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004765#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004766#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004767#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4768#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004769#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004771#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004772#define UTIL_PIN_ENABLE (1 << 31)
4773
Sunil Kamath022e4e52015-09-30 22:34:57 +05304774#define UTIL_PIN_PIPE(x) ((x) << 29)
4775#define UTIL_PIN_PIPE_MASK (3 << 29)
4776#define UTIL_PIN_MODE_PWM (1 << 24)
4777#define UTIL_PIN_MODE_MASK (0xf << 24)
4778#define UTIL_PIN_POLARITY (1 << 22)
4779
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304780/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304781#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304782#define BXT_BLC_PWM_ENABLE (1 << 31)
4783#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304784#define _BXT_BLC_PWM_FREQ1 0xC8254
4785#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304786
Sunil Kamath022e4e52015-09-30 22:34:57 +05304787#define _BXT_BLC_PWM_CTL2 0xC8350
4788#define _BXT_BLC_PWM_FREQ2 0xC8354
4789#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004791#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304792 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004793#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304794 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004795#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304796 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304797
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004798#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004799#define PCH_GTC_ENABLE (1 << 31)
4800
Jesse Barnes585fb112008-07-29 11:54:06 -07004801/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004802#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004803/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004804# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004805/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004806# define TV_ENC_PIPE_SEL_SHIFT 30
4807# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4808# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004809/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004810# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004811/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004812# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004813/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004814# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004815/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004816# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4817# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004818/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004819# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004820/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004821# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004822/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004823# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004824/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004825# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004826/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004827# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004828/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004829# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004830/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004831# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004832/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004833# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004834/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004835# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004836/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004837 * Enables a fix for the 915GM only.
4838 *
4839 * Not sure what it does.
4840 */
4841# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004842/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004843# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004844# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004845/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004846# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004847/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004848# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004849/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004850# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004851/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004852# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004853/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004854# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004855/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004856# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004857/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004858# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004859/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004860# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004861/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004862# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004863/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004864 * This test mode forces the DACs to 50% of full output.
4865 *
4866 * This is used for load detection in combination with TVDAC_SENSE_MASK
4867 */
4868# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4869# define TV_TEST_MODE_MASK (7 << 0)
4870
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004871#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004872# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004873/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004874 * Reports that DAC state change logic has reported change (RO).
4875 *
4876 * This gets cleared when TV_DAC_STATE_EN is cleared
4877*/
4878# define TVDAC_STATE_CHG (1 << 31)
4879# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004880/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004881# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004882/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004883# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004884/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004885# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004886/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004887 * Enables DAC state detection logic, for load-based TV detection.
4888 *
4889 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4890 * to off, for load detection to work.
4891 */
4892# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004893/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004894# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004895/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004896# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004897/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004898# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004899/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004900# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004901/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004902# define ENC_TVDAC_SLEW_FAST (1 << 6)
4903# define DAC_A_1_3_V (0 << 4)
4904# define DAC_A_1_1_V (1 << 4)
4905# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004906# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004907# define DAC_B_1_3_V (0 << 2)
4908# define DAC_B_1_1_V (1 << 2)
4909# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004910# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004911# define DAC_C_1_3_V (0 << 0)
4912# define DAC_C_1_1_V (1 << 0)
4913# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004914# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004915
Ville Syrjälä646b4262014-04-25 20:14:30 +03004916/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004917 * CSC coefficients are stored in a floating point format with 9 bits of
4918 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4919 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4920 * -1 (0x3) being the only legal negative value.
4921 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004922#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004923# define TV_RY_MASK 0x07ff0000
4924# define TV_RY_SHIFT 16
4925# define TV_GY_MASK 0x00000fff
4926# define TV_GY_SHIFT 0
4927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004928#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004929# define TV_BY_MASK 0x07ff0000
4930# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004931/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004932 * Y attenuation for component video.
4933 *
4934 * Stored in 1.9 fixed point.
4935 */
4936# define TV_AY_MASK 0x000003ff
4937# define TV_AY_SHIFT 0
4938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004939#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004940# define TV_RU_MASK 0x07ff0000
4941# define TV_RU_SHIFT 16
4942# define TV_GU_MASK 0x000007ff
4943# define TV_GU_SHIFT 0
4944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004945#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004946# define TV_BU_MASK 0x07ff0000
4947# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004948/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004949 * U attenuation for component video.
4950 *
4951 * Stored in 1.9 fixed point.
4952 */
4953# define TV_AU_MASK 0x000003ff
4954# define TV_AU_SHIFT 0
4955
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004956#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004957# define TV_RV_MASK 0x0fff0000
4958# define TV_RV_SHIFT 16
4959# define TV_GV_MASK 0x000007ff
4960# define TV_GV_SHIFT 0
4961
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004962#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004963# define TV_BV_MASK 0x07ff0000
4964# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004965/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004966 * V attenuation for component video.
4967 *
4968 * Stored in 1.9 fixed point.
4969 */
4970# define TV_AV_MASK 0x000007ff
4971# define TV_AV_SHIFT 0
4972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004973#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004974/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004975# define TV_BRIGHTNESS_MASK 0xff000000
4976# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004977/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004978# define TV_CONTRAST_MASK 0x00ff0000
4979# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004980/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004981# define TV_SATURATION_MASK 0x0000ff00
4982# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004983/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004984# define TV_HUE_MASK 0x000000ff
4985# define TV_HUE_SHIFT 0
4986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004987#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004988/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004989# define TV_BLACK_LEVEL_MASK 0x01ff0000
4990# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004991/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004992# define TV_BLANK_LEVEL_MASK 0x000001ff
4993# define TV_BLANK_LEVEL_SHIFT 0
4994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004995#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004996/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004997# define TV_HSYNC_END_MASK 0x1fff0000
4998# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004999/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005000# define TV_HTOTAL_MASK 0x00001fff
5001# define TV_HTOTAL_SHIFT 0
5002
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005003#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005004/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005005# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005006/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005007# define TV_HBURST_START_SHIFT 16
5008# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005009/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005010# define TV_HBURST_LEN_SHIFT 0
5011# define TV_HBURST_LEN_MASK 0x0001fff
5012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005013#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005014/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005015# define TV_HBLANK_END_SHIFT 16
5016# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005017/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005018# define TV_HBLANK_START_SHIFT 0
5019# define TV_HBLANK_START_MASK 0x0001fff
5020
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005021#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005022/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005023# define TV_NBR_END_SHIFT 16
5024# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005025/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005026# define TV_VI_END_F1_SHIFT 8
5027# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005028/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005029# define TV_VI_END_F2_SHIFT 0
5030# define TV_VI_END_F2_MASK 0x0000003f
5031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005032#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005033/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005034# define TV_VSYNC_LEN_MASK 0x07ff0000
5035# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005036/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005037 * number of half lines.
5038 */
5039# define TV_VSYNC_START_F1_MASK 0x00007f00
5040# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005041/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005042 * Offset of the start of vsync in field 2, measured in one less than the
5043 * number of half lines.
5044 */
5045# define TV_VSYNC_START_F2_MASK 0x0000007f
5046# define TV_VSYNC_START_F2_SHIFT 0
5047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005048#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005049/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005050# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005052# define TV_VEQ_LEN_MASK 0x007f0000
5053# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005054/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005055 * the number of half lines.
5056 */
5057# define TV_VEQ_START_F1_MASK 0x0007f00
5058# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005059/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005060 * Offset of the start of equalization in field 2, measured in one less than
5061 * the number of half lines.
5062 */
5063# define TV_VEQ_START_F2_MASK 0x000007f
5064# define TV_VEQ_START_F2_SHIFT 0
5065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005066#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005067/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005068 * Offset to start of vertical colorburst, measured in one less than the
5069 * number of lines from vertical start.
5070 */
5071# define TV_VBURST_START_F1_MASK 0x003f0000
5072# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005073/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005074 * Offset to the end of vertical colorburst, measured in one less than the
5075 * number of lines from the start of NBR.
5076 */
5077# define TV_VBURST_END_F1_MASK 0x000000ff
5078# define TV_VBURST_END_F1_SHIFT 0
5079
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005080#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005081/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005082 * Offset to start of vertical colorburst, measured in one less than the
5083 * number of lines from vertical start.
5084 */
5085# define TV_VBURST_START_F2_MASK 0x003f0000
5086# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005087/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005088 * Offset to the end of vertical colorburst, measured in one less than the
5089 * number of lines from the start of NBR.
5090 */
5091# define TV_VBURST_END_F2_MASK 0x000000ff
5092# define TV_VBURST_END_F2_SHIFT 0
5093
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005094#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005095/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005096 * Offset to start of vertical colorburst, measured in one less than the
5097 * number of lines from vertical start.
5098 */
5099# define TV_VBURST_START_F3_MASK 0x003f0000
5100# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005102 * Offset to the end of vertical colorburst, measured in one less than the
5103 * number of lines from the start of NBR.
5104 */
5105# define TV_VBURST_END_F3_MASK 0x000000ff
5106# define TV_VBURST_END_F3_SHIFT 0
5107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005108#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005109/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005110 * Offset to start of vertical colorburst, measured in one less than the
5111 * number of lines from vertical start.
5112 */
5113# define TV_VBURST_START_F4_MASK 0x003f0000
5114# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005116 * Offset to the end of vertical colorburst, measured in one less than the
5117 * number of lines from the start of NBR.
5118 */
5119# define TV_VBURST_END_F4_MASK 0x000000ff
5120# define TV_VBURST_END_F4_SHIFT 0
5121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005122#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005124# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005125/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005126# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005127/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005128# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005129/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005130# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005131/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005132# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005133/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005134# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005135/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005136# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005137/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005138# define TV_BURST_LEVEL_MASK 0x00ff0000
5139# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005140/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005141# define TV_SCDDA1_INC_MASK 0x00000fff
5142# define TV_SCDDA1_INC_SHIFT 0
5143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005144#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005145/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005146# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5147# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005148/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005149# define TV_SCDDA2_INC_MASK 0x00007fff
5150# define TV_SCDDA2_INC_SHIFT 0
5151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005152#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005153/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005154# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5155# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005156/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005157# define TV_SCDDA3_INC_MASK 0x00007fff
5158# define TV_SCDDA3_INC_SHIFT 0
5159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005160#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005161/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005162# define TV_XPOS_MASK 0x1fff0000
5163# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005164/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005165# define TV_YPOS_MASK 0x00000fff
5166# define TV_YPOS_SHIFT 0
5167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005168#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005169/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005170# define TV_XSIZE_MASK 0x1fff0000
5171# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005172/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005173 * Vertical size of the display window, measured in pixels.
5174 *
5175 * Must be even for interlaced modes.
5176 */
5177# define TV_YSIZE_MASK 0x00000fff
5178# define TV_YSIZE_SHIFT 0
5179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005180#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005182 * Enables automatic scaling calculation.
5183 *
5184 * If set, the rest of the registers are ignored, and the calculated values can
5185 * be read back from the register.
5186 */
5187# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005188/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005189 * Disables the vertical filter.
5190 *
5191 * This is required on modes more than 1024 pixels wide */
5192# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005193/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005194# define TV_VADAPT (1 << 28)
5195# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005196/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005197# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005198/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005199# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005200/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005201# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005202/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005203 * Sets the horizontal scaling factor.
5204 *
5205 * This should be the fractional part of the horizontal scaling factor divided
5206 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5207 *
5208 * (src width - 1) / ((oversample * dest width) - 1)
5209 */
5210# define TV_HSCALE_FRAC_MASK 0x00003fff
5211# define TV_HSCALE_FRAC_SHIFT 0
5212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005213#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005214/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005215 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5216 *
5217 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5218 */
5219# define TV_VSCALE_INT_MASK 0x00038000
5220# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005221/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005222 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5223 *
5224 * \sa TV_VSCALE_INT_MASK
5225 */
5226# define TV_VSCALE_FRAC_MASK 0x00007fff
5227# define TV_VSCALE_FRAC_SHIFT 0
5228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005229#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005230/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005231 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5232 *
5233 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5234 *
5235 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5236 */
5237# define TV_VSCALE_IP_INT_MASK 0x00038000
5238# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005239/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005240 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5241 *
5242 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5243 *
5244 * \sa TV_VSCALE_IP_INT_MASK
5245 */
5246# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5247# define TV_VSCALE_IP_FRAC_SHIFT 0
5248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005249#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005250# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005251/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005252 * Specifies which field to send the CC data in.
5253 *
5254 * CC data is usually sent in field 0.
5255 */
5256# define TV_CC_FID_MASK (1 << 27)
5257# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005258/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005259# define TV_CC_HOFF_MASK 0x03ff0000
5260# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005261/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005262# define TV_CC_LINE_MASK 0x0000003f
5263# define TV_CC_LINE_SHIFT 0
5264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005265#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005266# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005267/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005268# define TV_CC_DATA_2_MASK 0x007f0000
5269# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005270/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005271# define TV_CC_DATA_1_MASK 0x0000007f
5272# define TV_CC_DATA_1_SHIFT 0
5273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005274#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5275#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5276#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5277#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005278
Keith Packard040d87f2009-05-30 20:42:33 -07005279/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005280#define DP_A _MMIO(0x64000) /* eDP */
5281#define DP_B _MMIO(0x64100)
5282#define DP_C _MMIO(0x64200)
5283#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005285#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5286#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5287#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005288
Keith Packard040d87f2009-05-30 20:42:33 -07005289#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005290#define DP_PIPE_SEL_SHIFT 30
5291#define DP_PIPE_SEL_MASK (1 << 30)
5292#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5293#define DP_PIPE_SEL_SHIFT_IVB 29
5294#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5295#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5296#define DP_PIPE_SEL_SHIFT_CHV 16
5297#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5298#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005299
Keith Packard040d87f2009-05-30 20:42:33 -07005300/* Link training mode - select a suitable mode for each stage */
5301#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5302#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5303#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5304#define DP_LINK_TRAIN_OFF (3 << 28)
5305#define DP_LINK_TRAIN_MASK (3 << 28)
5306#define DP_LINK_TRAIN_SHIFT 28
5307
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005308/* CPT Link training mode */
5309#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5310#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5311#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5312#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5313#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5314#define DP_LINK_TRAIN_SHIFT_CPT 8
5315
Keith Packard040d87f2009-05-30 20:42:33 -07005316/* Signal voltages. These are mostly controlled by the other end */
5317#define DP_VOLTAGE_0_4 (0 << 25)
5318#define DP_VOLTAGE_0_6 (1 << 25)
5319#define DP_VOLTAGE_0_8 (2 << 25)
5320#define DP_VOLTAGE_1_2 (3 << 25)
5321#define DP_VOLTAGE_MASK (7 << 25)
5322#define DP_VOLTAGE_SHIFT 25
5323
5324/* Signal pre-emphasis levels, like voltages, the other end tells us what
5325 * they want
5326 */
5327#define DP_PRE_EMPHASIS_0 (0 << 22)
5328#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5329#define DP_PRE_EMPHASIS_6 (2 << 22)
5330#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5331#define DP_PRE_EMPHASIS_MASK (7 << 22)
5332#define DP_PRE_EMPHASIS_SHIFT 22
5333
5334/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005335#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005336#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005337#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005338
5339/* Mystic DPCD version 1.1 special mode */
5340#define DP_ENHANCED_FRAMING (1 << 18)
5341
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005342/* eDP */
5343#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005344#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005345#define DP_PLL_FREQ_MASK (3 << 16)
5346
Ville Syrjälä646b4262014-04-25 20:14:30 +03005347/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005348#define DP_PORT_REVERSAL (1 << 15)
5349
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005350/* eDP */
5351#define DP_PLL_ENABLE (1 << 14)
5352
Ville Syrjälä646b4262014-04-25 20:14:30 +03005353/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005354#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5355
5356#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005357#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005358
Ville Syrjälä646b4262014-04-25 20:14:30 +03005359/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005360#define DP_COLOR_RANGE_16_235 (1 << 8)
5361
Ville Syrjälä646b4262014-04-25 20:14:30 +03005362/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005363#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5364
Ville Syrjälä646b4262014-04-25 20:14:30 +03005365/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005366#define DP_SYNC_VS_HIGH (1 << 4)
5367#define DP_SYNC_HS_HIGH (1 << 3)
5368
Ville Syrjälä646b4262014-04-25 20:14:30 +03005369/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005370#define DP_DETECTED (1 << 2)
5371
Ville Syrjälä646b4262014-04-25 20:14:30 +03005372/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005373 * signal sink for DDC etc. Max packet size supported
5374 * is 20 bytes in each direction, hence the 5 fixed
5375 * data registers
5376 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005377#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5378#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5379#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5380#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5381#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5382#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005383
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005384#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5385#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5386#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5387#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5388#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5389#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005390
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005391#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5392#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5393#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5394#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5395#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5396#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005397
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005398#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5399#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5400#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5401#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5402#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5403#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005404
James Ausmusbb187e92018-06-11 17:25:12 -07005405#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5406#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5407#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5408#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5409#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5410#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5411
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005412#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5413#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5414#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5415#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5416#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5417#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5418
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005419#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5420#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005421
5422#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5423#define DP_AUX_CH_CTL_DONE (1 << 30)
5424#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5425#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5426#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5427#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5428#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005429#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005430#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5431#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5432#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5433#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5434#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5435#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5436#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5437#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5438#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5439#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5440#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5441#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5442#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305443#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5444#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5445#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005446#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305447#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005448#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005449
5450/*
5451 * Computing GMCH M and N values for the Display Port link
5452 *
5453 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5454 *
5455 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5456 *
5457 * The GMCH value is used internally
5458 *
5459 * bytes_per_pixel is the number of bytes coming out of the plane,
5460 * which is after the LUTs, so we want the bytes for our color format.
5461 * For our current usage, this is always 3, one byte for R, G and B.
5462 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005463#define _PIPEA_DATA_M_G4X 0x70050
5464#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005465
5466/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005467#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005468#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005469#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005470
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005471#define DATA_LINK_M_N_MASK (0xffffff)
5472#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005473
Daniel Vettere3b95f12013-05-03 11:49:49 +02005474#define _PIPEA_DATA_N_G4X 0x70054
5475#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005476#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5477
5478/*
5479 * Computing Link M and N values for the Display Port link
5480 *
5481 * Link M / N = pixel_clock / ls_clk
5482 *
5483 * (the DP spec calls pixel_clock the 'strm_clk')
5484 *
5485 * The Link value is transmitted in the Main Stream
5486 * Attributes and VB-ID.
5487 */
5488
Daniel Vettere3b95f12013-05-03 11:49:49 +02005489#define _PIPEA_LINK_M_G4X 0x70060
5490#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005491#define PIPEA_DP_LINK_M_MASK (0xffffff)
5492
Daniel Vettere3b95f12013-05-03 11:49:49 +02005493#define _PIPEA_LINK_N_G4X 0x70064
5494#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005495#define PIPEA_DP_LINK_N_MASK (0xffffff)
5496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005497#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5498#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5499#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5500#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005501
Jesse Barnes585fb112008-07-29 11:54:06 -07005502/* Display & cursor control */
5503
5504/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005505#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005506#define DSL_LINEMASK_GEN2 0x00000fff
5507#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005508#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005509#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005510#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005511#define PIPECONF_DOUBLE_WIDE (1 << 30)
5512#define I965_PIPECONF_ACTIVE (1 << 30)
5513#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5514#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005515#define PIPECONF_SINGLE_WIDE 0
5516#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005517#define PIPECONF_PIPE_LOCKED (1 << 25)
Chris Wilson5eddb702010-09-11 13:48:45 +01005518#define PIPECONF_PALETTE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005519#define PIPECONF_GAMMA (1 << 24)
5520#define PIPECONF_FORCE_BORDER (1 << 25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005521#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005522#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005523/* Note that pre-gen3 does not support interlaced display directly. Panel
5524 * fitting must be disabled on pre-ilk for interlaced. */
5525#define PIPECONF_PROGRESSIVE (0 << 21)
5526#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5527#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5528#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5529#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5530/* Ironlake and later have a complete new set of values for interlaced. PFIT
5531 * means panel fitter required, PF means progressive fetch, DBL means power
5532 * saving pixel doubling. */
5533#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5534#define PIPECONF_INTERLACED_ILK (3 << 21)
5535#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5536#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005537#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305538#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005539#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305540#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005541#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005542#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005543#define PIPECONF_8BPC (0 << 5)
5544#define PIPECONF_10BPC (1 << 5)
5545#define PIPECONF_6BPC (2 << 5)
5546#define PIPECONF_12BPC (3 << 5)
5547#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005548#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005549#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5550#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5551#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5552#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005553#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005554#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5555#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5556#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5557#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5558#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5559#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5560#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5561#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5562#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5563#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5564#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5565#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5566#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5567#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5568#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5569#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5570#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5571#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5572#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5573#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5574#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5575#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5576#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5577#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5578#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5579#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5580#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5581#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5582#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5583#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5584#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5585#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5586#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5587#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5588#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5589#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5590#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5591#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5592#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5593#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5594#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5595#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5596#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5597#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5598#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5599#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005600
Imre Deak755e9012014-02-10 18:42:47 +02005601#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5602#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5603
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005604#define PIPE_A_OFFSET 0x70000
5605#define PIPE_B_OFFSET 0x71000
5606#define PIPE_C_OFFSET 0x72000
5607#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005608/*
5609 * There's actually no pipe EDP. Some pipe registers have
5610 * simply shifted from the pipe to the transcoder, while
5611 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5612 * to access such registers in transcoder EDP.
5613 */
5614#define PIPE_EDP_OFFSET 0x7f000
5615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005616#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005617 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5618 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005620#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5621#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5622#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5623#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5624#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005625
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005626#define _PIPE_MISC_A 0x70030
5627#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005628#define PIPEMISC_YUV420_ENABLE (1 << 27)
5629#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5630#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5631#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5632#define PIPEMISC_DITHER_8_BPC (0 << 5)
5633#define PIPEMISC_DITHER_10_BPC (1 << 5)
5634#define PIPEMISC_DITHER_6_BPC (2 << 5)
5635#define PIPEMISC_DITHER_12_BPC (3 << 5)
5636#define PIPEMISC_DITHER_ENABLE (1 << 4)
5637#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5638#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005639#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005641#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005642#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5643#define PIPEB_HLINE_INT_EN (1 << 28)
5644#define PIPEB_VBLANK_INT_EN (1 << 27)
5645#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5646#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5647#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5648#define PIPE_PSR_INT_EN (1 << 22)
5649#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5650#define PIPEA_HLINE_INT_EN (1 << 20)
5651#define PIPEA_VBLANK_INT_EN (1 << 19)
5652#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5653#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5654#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5655#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5656#define PIPEC_HLINE_INT_EN (1 << 12)
5657#define PIPEC_VBLANK_INT_EN (1 << 11)
5658#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5659#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5660#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005662#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005663#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5664#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5665#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5666#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5667#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5668#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5669#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5670#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5671#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5672#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5673#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5674#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005675#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005676#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005677#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5678#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5679#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5680#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5681#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5682#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5683#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5684#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5685#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5686#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5687#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5688#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005689#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005690#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005692#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005693#define DSPARB_CSTART_MASK (0x7f << 7)
5694#define DSPARB_CSTART_SHIFT 7
5695#define DSPARB_BSTART_MASK (0x7f)
5696#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005697#define DSPARB_BEND_SHIFT 9 /* on 855 */
5698#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005699#define DSPARB_SPRITEA_SHIFT_VLV 0
5700#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5701#define DSPARB_SPRITEB_SHIFT_VLV 8
5702#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5703#define DSPARB_SPRITEC_SHIFT_VLV 16
5704#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5705#define DSPARB_SPRITED_SHIFT_VLV 24
5706#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005707#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005708#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5709#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5710#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5711#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5712#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5713#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5714#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5715#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5716#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5717#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5718#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5719#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005720#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005721#define DSPARB_SPRITEE_SHIFT_VLV 0
5722#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5723#define DSPARB_SPRITEF_SHIFT_VLV 8
5724#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005725
Ville Syrjälä0a560672014-06-11 16:51:18 +03005726/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005727#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005728#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005729#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005730#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005731#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005732#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005733#define DSPFW_PLANEB_MASK (0x7f << 8)
5734#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005735#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005736#define DSPFW_PLANEA_MASK (0x7f << 0)
5737#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005738#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005739#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005740#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005741#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005742#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005743#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005744#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005745#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5746#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005747#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005748#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005749#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005750#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005751#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005752#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5753#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005754#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005755#define DSPFW_HPLL_SR_EN (1 << 31)
5756#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005757#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005758#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005759#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005760#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005761#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005762#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005763
5764/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005765#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005766#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005767#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005768#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005769#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005770#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005771#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005772#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005773#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005774#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005775#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005776#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005777#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005778#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005779#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005780#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005781#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005782#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005783#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005784#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5785#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005786#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005787#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005788#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005789#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005790#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005791#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005792#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005793#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005794#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005795#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005796#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005797#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005798#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005799#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005800#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005801#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005802#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005803#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005804#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005805#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005806#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005807#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005808#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005809#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005810#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005811#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005812
5813/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005814#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005815#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005816#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005817#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005818#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005819#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005820#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005821#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005822#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005823#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005824#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005825#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005826#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005827#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005828#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005829#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005831#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005832#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005833#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005834#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005835#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005836#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005837#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005838#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005839#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005840#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005841#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005842#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005843#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005844#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005845#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005846#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005847#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005848#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005849#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005850#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005851#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005852#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005853#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005854#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005855#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005856
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005857/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005858#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005859#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005860#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005861#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005862#define DDL_PRECISION_HIGH (1 << 7)
5863#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305864#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005865
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005866#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005867#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5868#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005869
Ville Syrjäläc2317752016-03-15 16:39:56 +02005870#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005871#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005872
Shaohua Li7662c8b2009-06-26 11:23:55 +08005873/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005874#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005875#define I915_FIFO_LINE_SIZE 64
5876#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005877
Jesse Barnesceb04242012-03-28 13:39:22 -07005878#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005879#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005880#define I965_FIFO_SIZE 512
5881#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005882#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005883#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005884#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005885
Jesse Barnesceb04242012-03-28 13:39:22 -07005886#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005887#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005888#define I915_MAX_WM 0x3f
5889
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005890#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5891#define PINEVIEW_FIFO_LINE_SIZE 64
5892#define PINEVIEW_MAX_WM 0x1ff
5893#define PINEVIEW_DFT_WM 0x3f
5894#define PINEVIEW_DFT_HPLLOFF_WM 0
5895#define PINEVIEW_GUARD_WM 10
5896#define PINEVIEW_CURSOR_FIFO 64
5897#define PINEVIEW_CURSOR_MAX_WM 0x3f
5898#define PINEVIEW_CURSOR_DFT_WM 0
5899#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005900
Jesse Barnesceb04242012-03-28 13:39:22 -07005901#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005902#define I965_CURSOR_FIFO 64
5903#define I965_CURSOR_MAX_WM 32
5904#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005905
Pradeep Bhatfae12672014-11-04 17:06:39 +00005906/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005907#define _CUR_WM_A_0 0x70140
5908#define _CUR_WM_B_0 0x71140
5909#define _PLANE_WM_1_A_0 0x70240
5910#define _PLANE_WM_1_B_0 0x71240
5911#define _PLANE_WM_2_A_0 0x70340
5912#define _PLANE_WM_2_B_0 0x71340
5913#define _PLANE_WM_TRANS_1_A_0 0x70268
5914#define _PLANE_WM_TRANS_1_B_0 0x71268
5915#define _PLANE_WM_TRANS_2_A_0 0x70368
5916#define _PLANE_WM_TRANS_2_B_0 0x71368
5917#define _CUR_WM_TRANS_A_0 0x70168
5918#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005919#define PLANE_WM_EN (1 << 31)
5920#define PLANE_WM_LINES_SHIFT 14
5921#define PLANE_WM_LINES_MASK 0x1f
5922#define PLANE_WM_BLOCKS_MASK 0x3ff
5923
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005924#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005925#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5926#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005927
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005928#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5929#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005930#define _PLANE_WM_BASE(pipe, plane) \
5931 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5932#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005933 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005934#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005935 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005936#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005937 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005938#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005939 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005940
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005941/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005942#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005943#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005944#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005945#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005946#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005947#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005949#define WM0_PIPEB_ILK _MMIO(0x45104)
5950#define WM0_PIPEC_IVB _MMIO(0x45200)
5951#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005952#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005953#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005954#define WM1_LP_LATENCY_MASK (0x7f << 24)
5955#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005956#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005957#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005958#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005959#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005960#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005961#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005962#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005963#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005964#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005965#define WM1S_LP_ILK _MMIO(0x45120)
5966#define WM2S_LP_IVB _MMIO(0x45124)
5967#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005968#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005969
Paulo Zanonicca32e92013-05-31 11:45:06 -03005970#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5971 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5972 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5973
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005974/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005975#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005976#define MLTR_WM1_SHIFT 0
5977#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005978/* the unit of memory self-refresh latency time is 0.5us */
5979#define ILK_SRLT_MASK 0x3f
5980
Yuanhan Liu13982612010-12-15 15:42:31 +08005981
5982/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005983#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005984#define SSKPD_WM_MASK 0x3f
5985#define SSKPD_WM0_SHIFT 0
5986#define SSKPD_WM1_SHIFT 8
5987#define SSKPD_WM2_SHIFT 16
5988#define SSKPD_WM3_SHIFT 24
5989
Jesse Barnes585fb112008-07-29 11:54:06 -07005990/*
5991 * The two pipe frame counter registers are not synchronized, so
5992 * reading a stable value is somewhat tricky. The following code
5993 * should work:
5994 *
5995 * do {
5996 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5997 * PIPE_FRAME_HIGH_SHIFT;
5998 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5999 * PIPE_FRAME_LOW_SHIFT);
6000 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6001 * PIPE_FRAME_HIGH_SHIFT);
6002 * } while (high1 != high2);
6003 * frame = (high1 << 8) | low1;
6004 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006005#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006006#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6007#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006008#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006009#define PIPE_FRAME_LOW_MASK 0xff000000
6010#define PIPE_FRAME_LOW_SHIFT 24
6011#define PIPE_PIXEL_MASK 0x00ffffff
6012#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006013/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006014#define _PIPEA_FRMCOUNT_G4X 0x70040
6015#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006016#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6017#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006018
6019/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006020#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006021/* Old style CUR*CNTR flags (desktop 8xx) */
6022#define CURSOR_ENABLE 0x80000000
6023#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006024#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006025#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006026#define CURSOR_FORMAT_SHIFT 24
6027#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6028#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6029#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6030#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6031#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6032#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6033/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006034#define MCURSOR_MODE 0x27
6035#define MCURSOR_MODE_DISABLE 0x00
6036#define MCURSOR_MODE_128_32B_AX 0x02
6037#define MCURSOR_MODE_256_32B_AX 0x03
6038#define MCURSOR_MODE_64_32B_AX 0x07
6039#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6040#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6041#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006042#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6043#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006044#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006045#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006046#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6047#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006048#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006049#define _CURABASE 0x70084
6050#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006051#define CURSOR_POS_MASK 0x007FF
6052#define CURSOR_POS_SIGN 0x8000
6053#define CURSOR_X_SHIFT 0
6054#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006055#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6056#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6057#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006058#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006059#define _CURBCNTR 0x700c0
6060#define _CURBBASE 0x700c4
6061#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006062
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006063#define _CURBCNTR_IVB 0x71080
6064#define _CURBBASE_IVB 0x71084
6065#define _CURBPOS_IVB 0x71088
6066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006067#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006068 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6069 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006070
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006071#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6072#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6073#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006074#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006075#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006076
6077#define CURSOR_A_OFFSET 0x70080
6078#define CURSOR_B_OFFSET 0x700c0
6079#define CHV_CURSOR_C_OFFSET 0x700e0
6080#define IVB_CURSOR_B_OFFSET 0x71080
6081#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006082
Jesse Barnes585fb112008-07-29 11:54:06 -07006083/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006084#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006085#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006086#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006087#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006088#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006089#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6090#define DISPPLANE_YUV422 (0x0 << 26)
6091#define DISPPLANE_8BPP (0x2 << 26)
6092#define DISPPLANE_BGRA555 (0x3 << 26)
6093#define DISPPLANE_BGRX555 (0x4 << 26)
6094#define DISPPLANE_BGRX565 (0x5 << 26)
6095#define DISPPLANE_BGRX888 (0x6 << 26)
6096#define DISPPLANE_BGRA888 (0x7 << 26)
6097#define DISPPLANE_RGBX101010 (0x8 << 26)
6098#define DISPPLANE_RGBA101010 (0x9 << 26)
6099#define DISPPLANE_BGRX101010 (0xa << 26)
6100#define DISPPLANE_RGBX161616 (0xc << 26)
6101#define DISPPLANE_RGBX888 (0xe << 26)
6102#define DISPPLANE_RGBA888 (0xf << 26)
6103#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006104#define DISPPLANE_STEREO_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006105#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006106#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006107#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6108#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6109#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006110#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006111#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006112#define DISPPLANE_NO_LINE_DOUBLE 0
6113#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006114#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6115#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6116#define DISPPLANE_ROTATE_180 (1 << 15)
6117#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6118#define DISPPLANE_TILED (1 << 10)
6119#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006120#define _DSPAADDR 0x70184
6121#define _DSPASTRIDE 0x70188
6122#define _DSPAPOS 0x7018C /* reserved */
6123#define _DSPASIZE 0x70190
6124#define _DSPASURF 0x7019C /* 965+ only */
6125#define _DSPATILEOFF 0x701A4 /* 965+ only */
6126#define _DSPAOFFSET 0x701A4 /* HSW */
6127#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006129#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6130#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6131#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6132#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6133#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6134#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6135#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6136#define DSPLINOFF(plane) DSPADDR(plane)
6137#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6138#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006139
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006140/* CHV pipe B blender and primary plane */
6141#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006142#define CHV_BLEND_LEGACY (0 << 30)
6143#define CHV_BLEND_ANDROID (1 << 30)
6144#define CHV_BLEND_MPO (2 << 30)
6145#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006146#define _CHV_CANVAS_A 0x60a04
6147#define _PRIMPOS_A 0x60a08
6148#define _PRIMSIZE_A 0x60a0c
6149#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006150#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006152#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6153#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6154#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6155#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6156#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006157
Armin Reese446f2542012-03-30 16:20:16 -07006158/* Display/Sprite base address macros */
6159#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006160#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6161#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006162
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006163/*
6164 * VBIOS flags
6165 * gen2:
6166 * [00:06] alm,mgm
6167 * [10:16] all
6168 * [30:32] alm,mgm
6169 * gen3+:
6170 * [00:0f] all
6171 * [10:1f] all
6172 * [30:32] all
6173 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006174#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6175#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6176#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6177#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006178
6179/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006180#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6181#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6182#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006183#define _PIPEBFRAMEHIGH 0x71040
6184#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006185#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6186#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006187
Jesse Barnes585fb112008-07-29 11:54:06 -07006188
6189/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006190#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006191#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006192#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6193#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6194#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006195#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6196#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6197#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6198#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6199#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6200#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6201#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6202#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006203
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006204/* Sprite A control */
6205#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006206#define DVS_ENABLE (1 << 31)
6207#define DVS_GAMMA_ENABLE (1 << 30)
6208#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6209#define DVS_PIXFORMAT_MASK (3 << 25)
6210#define DVS_FORMAT_YUV422 (0 << 25)
6211#define DVS_FORMAT_RGBX101010 (1 << 25)
6212#define DVS_FORMAT_RGBX888 (2 << 25)
6213#define DVS_FORMAT_RGBX161616 (3 << 25)
6214#define DVS_PIPE_CSC_ENABLE (1 << 24)
6215#define DVS_SOURCE_KEY (1 << 22)
6216#define DVS_RGB_ORDER_XBGR (1 << 20)
6217#define DVS_YUV_FORMAT_BT709 (1 << 18)
6218#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6219#define DVS_YUV_ORDER_YUYV (0 << 16)
6220#define DVS_YUV_ORDER_UYVY (1 << 16)
6221#define DVS_YUV_ORDER_YVYU (2 << 16)
6222#define DVS_YUV_ORDER_VYUY (3 << 16)
6223#define DVS_ROTATE_180 (1 << 15)
6224#define DVS_DEST_KEY (1 << 2)
6225#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6226#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006227#define _DVSALINOFF 0x72184
6228#define _DVSASTRIDE 0x72188
6229#define _DVSAPOS 0x7218c
6230#define _DVSASIZE 0x72190
6231#define _DVSAKEYVAL 0x72194
6232#define _DVSAKEYMSK 0x72198
6233#define _DVSASURF 0x7219c
6234#define _DVSAKEYMAXVAL 0x721a0
6235#define _DVSATILEOFF 0x721a4
6236#define _DVSASURFLIVE 0x721ac
6237#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006238#define DVS_SCALE_ENABLE (1 << 31)
6239#define DVS_FILTER_MASK (3 << 29)
6240#define DVS_FILTER_MEDIUM (0 << 29)
6241#define DVS_FILTER_ENHANCING (1 << 29)
6242#define DVS_FILTER_SOFTENING (2 << 29)
6243#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6244#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006245#define _DVSAGAMC 0x72300
6246
6247#define _DVSBCNTR 0x73180
6248#define _DVSBLINOFF 0x73184
6249#define _DVSBSTRIDE 0x73188
6250#define _DVSBPOS 0x7318c
6251#define _DVSBSIZE 0x73190
6252#define _DVSBKEYVAL 0x73194
6253#define _DVSBKEYMSK 0x73198
6254#define _DVSBSURF 0x7319c
6255#define _DVSBKEYMAXVAL 0x731a0
6256#define _DVSBTILEOFF 0x731a4
6257#define _DVSBSURFLIVE 0x731ac
6258#define _DVSBSCALE 0x73204
6259#define _DVSBGAMC 0x73300
6260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006261#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6262#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6263#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6264#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6265#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6266#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6267#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6268#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6269#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6270#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6271#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6272#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006273
6274#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006275#define SPRITE_ENABLE (1 << 31)
6276#define SPRITE_GAMMA_ENABLE (1 << 30)
6277#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6278#define SPRITE_PIXFORMAT_MASK (7 << 25)
6279#define SPRITE_FORMAT_YUV422 (0 << 25)
6280#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6281#define SPRITE_FORMAT_RGBX888 (2 << 25)
6282#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6283#define SPRITE_FORMAT_YUV444 (4 << 25)
6284#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6285#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6286#define SPRITE_SOURCE_KEY (1 << 22)
6287#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6288#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6289#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6290#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6291#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6292#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6293#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6294#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6295#define SPRITE_ROTATE_180 (1 << 15)
6296#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6297#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6298#define SPRITE_TILED (1 << 10)
6299#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006300#define _SPRA_LINOFF 0x70284
6301#define _SPRA_STRIDE 0x70288
6302#define _SPRA_POS 0x7028c
6303#define _SPRA_SIZE 0x70290
6304#define _SPRA_KEYVAL 0x70294
6305#define _SPRA_KEYMSK 0x70298
6306#define _SPRA_SURF 0x7029c
6307#define _SPRA_KEYMAX 0x702a0
6308#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006309#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006310#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006311#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006312#define SPRITE_SCALE_ENABLE (1 << 31)
6313#define SPRITE_FILTER_MASK (3 << 29)
6314#define SPRITE_FILTER_MEDIUM (0 << 29)
6315#define SPRITE_FILTER_ENHANCING (1 << 29)
6316#define SPRITE_FILTER_SOFTENING (2 << 29)
6317#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6318#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006319#define _SPRA_GAMC 0x70400
6320
6321#define _SPRB_CTL 0x71280
6322#define _SPRB_LINOFF 0x71284
6323#define _SPRB_STRIDE 0x71288
6324#define _SPRB_POS 0x7128c
6325#define _SPRB_SIZE 0x71290
6326#define _SPRB_KEYVAL 0x71294
6327#define _SPRB_KEYMSK 0x71298
6328#define _SPRB_SURF 0x7129c
6329#define _SPRB_KEYMAX 0x712a0
6330#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006331#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006332#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006333#define _SPRB_SCALE 0x71304
6334#define _SPRB_GAMC 0x71400
6335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006336#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6337#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6338#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6339#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6340#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6341#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6342#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6343#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6344#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6345#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6346#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6347#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6348#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6349#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006350
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006351#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006352#define SP_ENABLE (1 << 31)
6353#define SP_GAMMA_ENABLE (1 << 30)
6354#define SP_PIXFORMAT_MASK (0xf << 26)
6355#define SP_FORMAT_YUV422 (0 << 26)
6356#define SP_FORMAT_BGR565 (5 << 26)
6357#define SP_FORMAT_BGRX8888 (6 << 26)
6358#define SP_FORMAT_BGRA8888 (7 << 26)
6359#define SP_FORMAT_RGBX1010102 (8 << 26)
6360#define SP_FORMAT_RGBA1010102 (9 << 26)
6361#define SP_FORMAT_RGBX8888 (0xe << 26)
6362#define SP_FORMAT_RGBA8888 (0xf << 26)
6363#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6364#define SP_SOURCE_KEY (1 << 22)
6365#define SP_YUV_FORMAT_BT709 (1 << 18)
6366#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6367#define SP_YUV_ORDER_YUYV (0 << 16)
6368#define SP_YUV_ORDER_UYVY (1 << 16)
6369#define SP_YUV_ORDER_YVYU (2 << 16)
6370#define SP_YUV_ORDER_VYUY (3 << 16)
6371#define SP_ROTATE_180 (1 << 15)
6372#define SP_TILED (1 << 10)
6373#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006374#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6375#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6376#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6377#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6378#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6379#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6380#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6381#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6382#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6383#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006384#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006385#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6386#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6387#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6388#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6389#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6390#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006391#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006392
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006393#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6394#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6395#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6396#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6397#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6398#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6399#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6400#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6401#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6402#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6403#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006404#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6405#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006406#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006407
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006408#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6409 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6410
6411#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6412#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6413#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6414#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6415#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6416#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6417#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6418#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6419#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6420#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6421#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006422#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6423#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006424#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006425
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006426/*
6427 * CHV pipe B sprite CSC
6428 *
6429 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6430 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6431 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6432 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006433#define _MMIO_CHV_SPCSC(plane_id, reg) \
6434 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6435
6436#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6437#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6438#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006439#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6440#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6441
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006442#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6443#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6444#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6445#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6446#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006447#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6448#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6449
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006450#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6451#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6452#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006453#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6454#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6455
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006456#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6457#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6458#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006459#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6460#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6461
Damien Lespiau70d21f02013-07-03 21:06:04 +01006462/* Skylake plane registers */
6463
6464#define _PLANE_CTL_1_A 0x70180
6465#define _PLANE_CTL_2_A 0x70280
6466#define _PLANE_CTL_3_A 0x70380
6467#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006468#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006469#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006470/*
6471 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6472 * expanded to include bit 23 as well. However, the shift-24 based values
6473 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6474 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006475#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006476#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6477#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6478#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6479#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6480#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6481#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6482#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6483#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006484#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006485#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006486#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006487#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6488#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006489#define PLANE_CTL_ORDER_BGRX (0 << 20)
6490#define PLANE_CTL_ORDER_RGBX (1 << 20)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006491#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006492#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006493#define PLANE_CTL_YUV422_YUYV (0 << 16)
6494#define PLANE_CTL_YUV422_UYVY (1 << 16)
6495#define PLANE_CTL_YUV422_YVYU (2 << 16)
6496#define PLANE_CTL_YUV422_VYUY (3 << 16)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006497#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6498#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006499#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006500#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006501#define PLANE_CTL_TILED_LINEAR (0 << 10)
6502#define PLANE_CTL_TILED_X (1 << 10)
6503#define PLANE_CTL_TILED_Y (4 << 10)
6504#define PLANE_CTL_TILED_YF (5 << 10)
6505#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006506#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006507#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6508#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6509#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006510#define PLANE_CTL_ROTATE_MASK 0x3
6511#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306512#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006513#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306514#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006515#define _PLANE_STRIDE_1_A 0x70188
6516#define _PLANE_STRIDE_2_A 0x70288
6517#define _PLANE_STRIDE_3_A 0x70388
6518#define _PLANE_POS_1_A 0x7018c
6519#define _PLANE_POS_2_A 0x7028c
6520#define _PLANE_POS_3_A 0x7038c
6521#define _PLANE_SIZE_1_A 0x70190
6522#define _PLANE_SIZE_2_A 0x70290
6523#define _PLANE_SIZE_3_A 0x70390
6524#define _PLANE_SURF_1_A 0x7019c
6525#define _PLANE_SURF_2_A 0x7029c
6526#define _PLANE_SURF_3_A 0x7039c
6527#define _PLANE_OFFSET_1_A 0x701a4
6528#define _PLANE_OFFSET_2_A 0x702a4
6529#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006530#define _PLANE_KEYVAL_1_A 0x70194
6531#define _PLANE_KEYVAL_2_A 0x70294
6532#define _PLANE_KEYMSK_1_A 0x70198
6533#define _PLANE_KEYMSK_2_A 0x70298
6534#define _PLANE_KEYMAX_1_A 0x701a0
6535#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006536#define _PLANE_AUX_DIST_1_A 0x701c0
6537#define _PLANE_AUX_DIST_2_A 0x702c0
6538#define _PLANE_AUX_OFFSET_1_A 0x701c4
6539#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006540#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6541#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6542#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006543#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006544#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmus077ef1f2018-03-28 14:57:56 -07006545#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006546#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6547#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6548#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6549#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6550#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006551#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006552#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6553#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6554#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6555#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006556#define _PLANE_BUF_CFG_1_A 0x7027c
6557#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006558#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6559#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006560
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006561
Damien Lespiau70d21f02013-07-03 21:06:04 +01006562#define _PLANE_CTL_1_B 0x71180
6563#define _PLANE_CTL_2_B 0x71280
6564#define _PLANE_CTL_3_B 0x71380
6565#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6566#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6567#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6568#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006569 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006570
6571#define _PLANE_STRIDE_1_B 0x71188
6572#define _PLANE_STRIDE_2_B 0x71288
6573#define _PLANE_STRIDE_3_B 0x71388
6574#define _PLANE_STRIDE_1(pipe) \
6575 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6576#define _PLANE_STRIDE_2(pipe) \
6577 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6578#define _PLANE_STRIDE_3(pipe) \
6579 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6580#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006581 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006582
6583#define _PLANE_POS_1_B 0x7118c
6584#define _PLANE_POS_2_B 0x7128c
6585#define _PLANE_POS_3_B 0x7138c
6586#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6587#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6588#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6589#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006590 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006591
6592#define _PLANE_SIZE_1_B 0x71190
6593#define _PLANE_SIZE_2_B 0x71290
6594#define _PLANE_SIZE_3_B 0x71390
6595#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6596#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6597#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6598#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006599 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006600
6601#define _PLANE_SURF_1_B 0x7119c
6602#define _PLANE_SURF_2_B 0x7129c
6603#define _PLANE_SURF_3_B 0x7139c
6604#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6605#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6606#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6607#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006608 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006609
6610#define _PLANE_OFFSET_1_B 0x711a4
6611#define _PLANE_OFFSET_2_B 0x712a4
6612#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6613#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6614#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006615 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006616
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006617#define _PLANE_KEYVAL_1_B 0x71194
6618#define _PLANE_KEYVAL_2_B 0x71294
6619#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6620#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6621#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006622 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006623
6624#define _PLANE_KEYMSK_1_B 0x71198
6625#define _PLANE_KEYMSK_2_B 0x71298
6626#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6627#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6628#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006629 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006630
6631#define _PLANE_KEYMAX_1_B 0x711a0
6632#define _PLANE_KEYMAX_2_B 0x712a0
6633#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6634#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6635#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006636 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006637
Damien Lespiau8211bd52014-11-04 17:06:44 +00006638#define _PLANE_BUF_CFG_1_B 0x7127c
6639#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306640#define SKL_DDB_ENTRY_MASK 0x3FF
6641#define ICL_DDB_ENTRY_MASK 0x7FF
6642#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006643#define _PLANE_BUF_CFG_1(pipe) \
6644 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6645#define _PLANE_BUF_CFG_2(pipe) \
6646 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6647#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006648 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006649
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006650#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6651#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6652#define _PLANE_NV12_BUF_CFG_1(pipe) \
6653 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6654#define _PLANE_NV12_BUF_CFG_2(pipe) \
6655 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6656#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006657 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006658
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006659#define _PLANE_AUX_DIST_1_B 0x711c0
6660#define _PLANE_AUX_DIST_2_B 0x712c0
6661#define _PLANE_AUX_DIST_1(pipe) \
6662 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6663#define _PLANE_AUX_DIST_2(pipe) \
6664 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6665#define PLANE_AUX_DIST(pipe, plane) \
6666 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6667
6668#define _PLANE_AUX_OFFSET_1_B 0x711c4
6669#define _PLANE_AUX_OFFSET_2_B 0x712c4
6670#define _PLANE_AUX_OFFSET_1(pipe) \
6671 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6672#define _PLANE_AUX_OFFSET_2(pipe) \
6673 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6674#define PLANE_AUX_OFFSET(pipe, plane) \
6675 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6676
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006677#define _PLANE_COLOR_CTL_1_B 0x711CC
6678#define _PLANE_COLOR_CTL_2_B 0x712CC
6679#define _PLANE_COLOR_CTL_3_B 0x713CC
6680#define _PLANE_COLOR_CTL_1(pipe) \
6681 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6682#define _PLANE_COLOR_CTL_2(pipe) \
6683 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6684#define PLANE_COLOR_CTL(pipe, plane) \
6685 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6686
6687#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006688#define _CUR_BUF_CFG_A 0x7017c
6689#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006690#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006691
Jesse Barnes585fb112008-07-29 11:54:06 -07006692/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006693#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006694# define VGA_DISP_DISABLE (1 << 31)
6695# define VGA_2X_MODE (1 << 30)
6696# define VGA_PIPE_B_SELECT (1 << 29)
6697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006698#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006699
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006700/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006701
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006702#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006704#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006705#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6706#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6707#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6708#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6709#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6710#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6711#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6712#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6713#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6714#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006715
6716/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006717#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006718#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6719#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006721#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006722#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006723#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6724#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6725#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6726#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6727#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006729#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006730# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6731# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006733#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006734# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006736#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006737#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006738#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6739#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6740
6741
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006742#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006743#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006744#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006745#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006746
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006747#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006748#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006749#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006750#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006751
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006752#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006753#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006754#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006755#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006756
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006757#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006758#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006759#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006760#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006761
6762/* PIPEB timing regs are same start from 0x61000 */
6763
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006764#define _PIPEB_DATA_M1 0x61030
6765#define _PIPEB_DATA_N1 0x61034
6766#define _PIPEB_DATA_M2 0x61038
6767#define _PIPEB_DATA_N2 0x6103c
6768#define _PIPEB_LINK_M1 0x61040
6769#define _PIPEB_LINK_N1 0x61044
6770#define _PIPEB_LINK_M2 0x61048
6771#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006772
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006773#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6774#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6775#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6776#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6777#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6778#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6779#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6780#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006781
6782/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006783/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6784#define _PFA_CTL_1 0x68080
6785#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006786#define PF_ENABLE (1 << 31)
6787#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6788#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6789#define PF_FILTER_MASK (3 << 23)
6790#define PF_FILTER_PROGRAMMED (0 << 23)
6791#define PF_FILTER_MED_3x3 (1 << 23)
6792#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6793#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006794#define _PFA_WIN_SZ 0x68074
6795#define _PFB_WIN_SZ 0x68874
6796#define _PFA_WIN_POS 0x68070
6797#define _PFB_WIN_POS 0x68870
6798#define _PFA_VSCALE 0x68084
6799#define _PFB_VSCALE 0x68884
6800#define _PFA_HSCALE 0x68090
6801#define _PFB_HSCALE 0x68890
6802
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006803#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6804#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6805#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6806#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6807#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006808
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006809#define _PSA_CTL 0x68180
6810#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006811#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006812#define _PSA_WIN_SZ 0x68174
6813#define _PSB_WIN_SZ 0x68974
6814#define _PSA_WIN_POS 0x68170
6815#define _PSB_WIN_POS 0x68970
6816
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006817#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6818#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6819#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006820
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006821/*
6822 * Skylake scalers
6823 */
6824#define _PS_1A_CTRL 0x68180
6825#define _PS_2A_CTRL 0x68280
6826#define _PS_1B_CTRL 0x68980
6827#define _PS_2B_CTRL 0x68A80
6828#define _PS_1C_CTRL 0x69180
6829#define PS_SCALER_EN (1 << 31)
6830#define PS_SCALER_MODE_MASK (3 << 28)
6831#define PS_SCALER_MODE_DYN (0 << 28)
6832#define PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306833#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6834#define PS_SCALER_MODE_PLANAR (1 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006835#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006836#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006837#define PS_FILTER_MASK (3 << 23)
6838#define PS_FILTER_MEDIUM (0 << 23)
6839#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6840#define PS_FILTER_BILINEAR (3 << 23)
6841#define PS_VERT3TAP (1 << 21)
6842#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6843#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6844#define PS_PWRUP_PROGRESS (1 << 17)
6845#define PS_V_FILTER_BYPASS (1 << 8)
6846#define PS_VADAPT_EN (1 << 7)
6847#define PS_VADAPT_MODE_MASK (3 << 5)
6848#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6849#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6850#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6851
6852#define _PS_PWR_GATE_1A 0x68160
6853#define _PS_PWR_GATE_2A 0x68260
6854#define _PS_PWR_GATE_1B 0x68960
6855#define _PS_PWR_GATE_2B 0x68A60
6856#define _PS_PWR_GATE_1C 0x69160
6857#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6858#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6859#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6860#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6861#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6862#define PS_PWR_GATE_SLPEN_8 0
6863#define PS_PWR_GATE_SLPEN_16 1
6864#define PS_PWR_GATE_SLPEN_24 2
6865#define PS_PWR_GATE_SLPEN_32 3
6866
6867#define _PS_WIN_POS_1A 0x68170
6868#define _PS_WIN_POS_2A 0x68270
6869#define _PS_WIN_POS_1B 0x68970
6870#define _PS_WIN_POS_2B 0x68A70
6871#define _PS_WIN_POS_1C 0x69170
6872
6873#define _PS_WIN_SZ_1A 0x68174
6874#define _PS_WIN_SZ_2A 0x68274
6875#define _PS_WIN_SZ_1B 0x68974
6876#define _PS_WIN_SZ_2B 0x68A74
6877#define _PS_WIN_SZ_1C 0x69174
6878
6879#define _PS_VSCALE_1A 0x68184
6880#define _PS_VSCALE_2A 0x68284
6881#define _PS_VSCALE_1B 0x68984
6882#define _PS_VSCALE_2B 0x68A84
6883#define _PS_VSCALE_1C 0x69184
6884
6885#define _PS_HSCALE_1A 0x68190
6886#define _PS_HSCALE_2A 0x68290
6887#define _PS_HSCALE_1B 0x68990
6888#define _PS_HSCALE_2B 0x68A90
6889#define _PS_HSCALE_1C 0x69190
6890
6891#define _PS_VPHASE_1A 0x68188
6892#define _PS_VPHASE_2A 0x68288
6893#define _PS_VPHASE_1B 0x68988
6894#define _PS_VPHASE_2B 0x68A88
6895#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03006896#define PS_Y_PHASE(x) ((x) << 16)
6897#define PS_UV_RGB_PHASE(x) ((x) << 0)
6898#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6899#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006900
6901#define _PS_HPHASE_1A 0x68194
6902#define _PS_HPHASE_2A 0x68294
6903#define _PS_HPHASE_1B 0x68994
6904#define _PS_HPHASE_2B 0x68A94
6905#define _PS_HPHASE_1C 0x69194
6906
6907#define _PS_ECC_STAT_1A 0x681D0
6908#define _PS_ECC_STAT_2A 0x682D0
6909#define _PS_ECC_STAT_1B 0x689D0
6910#define _PS_ECC_STAT_2B 0x68AD0
6911#define _PS_ECC_STAT_1C 0x691D0
6912
Jani Nikulae67005e2018-06-29 13:20:39 +03006913#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006914#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006915 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6916 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006917#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006918 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6919 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006920#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006921 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6922 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006923#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006924 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6925 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006926#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006927 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6928 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006929#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006930 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6931 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006932#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006933 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6934 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006935#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006936 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6937 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006938#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006939 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006940 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006941
Zhenyu Wangb9055052009-06-05 15:38:38 +08006942/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006943#define _LGC_PALETTE_A 0x4a000
6944#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006945#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006946
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006947#define _GAMMA_MODE_A 0x4a480
6948#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006949#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006950#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006951#define GAMMA_MODE_MODE_8BIT (0 << 0)
6952#define GAMMA_MODE_MODE_10BIT (1 << 0)
6953#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006954#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6955
Damien Lespiau83372062015-10-30 17:53:32 +02006956/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006957#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006958#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6959#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006960#define CSR_SSP_BASE _MMIO(0x8F074)
6961#define CSR_HTP_SKL _MMIO(0x8F004)
6962#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006963#define CSR_LAST_WRITE_VALUE 0xc003b400
6964/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6965#define CSR_MMIO_START_RANGE 0x80000
6966#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006967#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6968#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6969#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006970
Zhenyu Wangb9055052009-06-05 15:38:38 +08006971/* interrupts */
6972#define DE_MASTER_IRQ_CONTROL (1 << 31)
6973#define DE_SPRITEB_FLIP_DONE (1 << 29)
6974#define DE_SPRITEA_FLIP_DONE (1 << 28)
6975#define DE_PLANEB_FLIP_DONE (1 << 27)
6976#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006977#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006978#define DE_PCU_EVENT (1 << 25)
6979#define DE_GTT_FAULT (1 << 24)
6980#define DE_POISON (1 << 23)
6981#define DE_PERFORM_COUNTER (1 << 22)
6982#define DE_PCH_EVENT (1 << 21)
6983#define DE_AUX_CHANNEL_A (1 << 20)
6984#define DE_DP_A_HOTPLUG (1 << 19)
6985#define DE_GSE (1 << 18)
6986#define DE_PIPEB_VBLANK (1 << 15)
6987#define DE_PIPEB_EVEN_FIELD (1 << 14)
6988#define DE_PIPEB_ODD_FIELD (1 << 13)
6989#define DE_PIPEB_LINE_COMPARE (1 << 12)
6990#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006991#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006992#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6993#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006994#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006995#define DE_PIPEA_EVEN_FIELD (1 << 6)
6996#define DE_PIPEA_ODD_FIELD (1 << 5)
6997#define DE_PIPEA_LINE_COMPARE (1 << 4)
6998#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006999#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007000#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007001#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007002#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007003
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007004/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007005#define DE_ERR_INT_IVB (1 << 30)
7006#define DE_GSE_IVB (1 << 29)
7007#define DE_PCH_EVENT_IVB (1 << 28)
7008#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7009#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7010#define DE_EDP_PSR_INT_HSW (1 << 19)
7011#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7012#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7013#define DE_PIPEC_VBLANK_IVB (1 << 10)
7014#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7015#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7016#define DE_PIPEB_VBLANK_IVB (1 << 5)
7017#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7018#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7019#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7020#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007021#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007023#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007024#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007026#define DEISR _MMIO(0x44000)
7027#define DEIMR _MMIO(0x44004)
7028#define DEIIR _MMIO(0x44008)
7029#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007031#define GTISR _MMIO(0x44010)
7032#define GTIMR _MMIO(0x44014)
7033#define GTIIR _MMIO(0x44018)
7034#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007036#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007037#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7038#define GEN8_PCU_IRQ (1 << 30)
7039#define GEN8_DE_PCH_IRQ (1 << 23)
7040#define GEN8_DE_MISC_IRQ (1 << 22)
7041#define GEN8_DE_PORT_IRQ (1 << 20)
7042#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7043#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7044#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7045#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7046#define GEN8_GT_VECS_IRQ (1 << 6)
7047#define GEN8_GT_GUC_IRQ (1 << 5)
7048#define GEN8_GT_PM_IRQ (1 << 4)
7049#define GEN8_GT_VCS2_IRQ (1 << 3)
7050#define GEN8_GT_VCS1_IRQ (1 << 2)
7051#define GEN8_GT_BCS_IRQ (1 << 1)
7052#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007054#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7055#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7056#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7057#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007058
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007059#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7060#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7061#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7062#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7063#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7064#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7065#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7066#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7067#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307068
Ben Widawskyabd58f02013-11-02 21:07:09 -07007069#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007070#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007071#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007072#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007073#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007074#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007076#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7077#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7078#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7079#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007080#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007081#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7082#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7083#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7084#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7085#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7086#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007087#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007088#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7089#define GEN8_PIPE_VSYNC (1 << 1)
7090#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007091#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007092#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007093#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7094#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7095#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007096#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007097#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7098#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7099#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007100#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007101#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7102 (GEN8_PIPE_CURSOR_FAULT | \
7103 GEN8_PIPE_SPRITE_FAULT | \
7104 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007105#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7106 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007107 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007108 GEN9_PIPE_PLANE3_FAULT | \
7109 GEN9_PIPE_PLANE2_FAULT | \
7110 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007112#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7113#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7114#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7115#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007116#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007117#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007118#define GEN9_AUX_CHANNEL_D (1 << 27)
7119#define GEN9_AUX_CHANNEL_C (1 << 26)
7120#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007121#define BXT_DE_PORT_HP_DDIC (1 << 5)
7122#define BXT_DE_PORT_HP_DDIB (1 << 4)
7123#define BXT_DE_PORT_HP_DDIA (1 << 3)
7124#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7125 BXT_DE_PORT_HP_DDIB | \
7126 BXT_DE_PORT_HP_DDIC)
7127#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307128#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007129#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7132#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7133#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7134#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007135#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007136#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007137
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007138#define GEN8_PCU_ISR _MMIO(0x444e0)
7139#define GEN8_PCU_IMR _MMIO(0x444e4)
7140#define GEN8_PCU_IIR _MMIO(0x444e8)
7141#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007142
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007143#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7144#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7145#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7146#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7147#define GEN11_GU_MISC_GSE (1 << 27)
7148
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007149#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7150#define GEN11_MASTER_IRQ (1 << 31)
7151#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007152#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007153#define GEN11_DISPLAY_IRQ (1 << 16)
7154#define GEN11_GT_DW_IRQ(x) (1 << (x))
7155#define GEN11_GT_DW1_IRQ (1 << 1)
7156#define GEN11_GT_DW0_IRQ (1 << 0)
7157
7158#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7159#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7160#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7161#define GEN11_DE_PCH_IRQ (1 << 23)
7162#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007163#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007164#define GEN11_DE_PORT_IRQ (1 << 20)
7165#define GEN11_DE_PIPE_C (1 << 18)
7166#define GEN11_DE_PIPE_B (1 << 17)
7167#define GEN11_DE_PIPE_A (1 << 16)
7168
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007169#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7170#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7171#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7172#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7173#define GEN11_TC4_HOTPLUG (1 << 19)
7174#define GEN11_TC3_HOTPLUG (1 << 18)
7175#define GEN11_TC2_HOTPLUG (1 << 17)
7176#define GEN11_TC1_HOTPLUG (1 << 16)
7177#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7178 GEN11_TC3_HOTPLUG | \
7179 GEN11_TC2_HOTPLUG | \
7180 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007181#define GEN11_TBT4_HOTPLUG (1 << 3)
7182#define GEN11_TBT3_HOTPLUG (1 << 2)
7183#define GEN11_TBT2_HOTPLUG (1 << 1)
7184#define GEN11_TBT1_HOTPLUG (1 << 0)
7185#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7186 GEN11_TBT3_HOTPLUG | \
7187 GEN11_TBT2_HOTPLUG | \
7188 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007189
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007190#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007191#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7192#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7193#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7194#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7195#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7196
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007197#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7198#define GEN11_CSME (31)
7199#define GEN11_GUNIT (28)
7200#define GEN11_GUC (25)
7201#define GEN11_WDPERF (20)
7202#define GEN11_KCR (19)
7203#define GEN11_GTPM (16)
7204#define GEN11_BCS (15)
7205#define GEN11_RCS0 (0)
7206
7207#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7208#define GEN11_VECS(x) (31 - (x))
7209#define GEN11_VCS(x) (x)
7210
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007211#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007212
7213#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7214#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7215#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007216#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7217#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7218#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007219
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007220#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007221
7222#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7223#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7224
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007225#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007226
7227#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7228#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7229#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7230#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7231#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7232#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7233
7234#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7235#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7236#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7237#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7238#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7239#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7240#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7241#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7242#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7243
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007244#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007245/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7246#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007247#define ILK_DPARB_GATE (1 << 22)
7248#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007249#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007250#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7251#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7252#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007253#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007254#define ILK_HDCP_DISABLE (1 << 25)
7255#define ILK_eDP_A_DISABLE (1 << 24)
7256#define HSW_CDCLK_LIMIT (1 << 24)
7257#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007258
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007259#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007260#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7261#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7262#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7263#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7264#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007266#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007267# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7268# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7269
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007270#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007271#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007272#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007273#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007274#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007275
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007276#define CHICKEN_PAR2_1 _MMIO(0x42090)
7277#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7278
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007279#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007280#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007281#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007282#define GLK_CL1_PWR_DOWN (1 << 11)
7283#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007284
Praveen Paneri5654a162017-08-11 00:00:33 +05307285#define CHICKEN_MISC_4 _MMIO(0x4208c)
7286#define FBC_STRIDE_OVERRIDE (1 << 13)
7287#define FBC_STRIDE_MASK 0x1FFF
7288
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007289#define _CHICKEN_PIPESL_1_A 0x420b0
7290#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007291#define HSW_FBCQ_DIS (1 << 22)
7292#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007293#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007294
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307295#define CHICKEN_TRANS_A 0x420c0
7296#define CHICKEN_TRANS_B 0x420c4
7297#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007298#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7299#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7300#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7301#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7302#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7303#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7304#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007306#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007307#define DISP_FBC_MEMORY_WAKE (1 << 31)
7308#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7309#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007310#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007311#define DISP_DATA_PARTITION_5_6 (1 << 6)
7312#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007313#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007314#define DBUF_CTL_S1 _MMIO(0x45008)
7315#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007316#define DBUF_POWER_REQUEST (1 << 31)
7317#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007318#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007319#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7320#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007321#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007322#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007323
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007324#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007325#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7326#define MASK_WAKEMEM (1 << 13)
7327#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007329#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007330#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7331#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7332#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7333#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7334#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007335#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7336#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7337#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007338
Paulo Zanoni186a2772018-02-06 17:33:46 -02007339#define SKL_DSSM _MMIO(0x51004)
7340#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7341#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7342#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7343#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7344#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007345
Arun Siluverya78536e2016-01-21 21:43:53 +00007346#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007347#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007348
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007349#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007350#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7351#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007352
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007353#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007354#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007355#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007356#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007357#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7358#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7359#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7360#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7361#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007362
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007363/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007364#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007365 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7366 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7367
7368#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7369 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7370 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7371 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7372 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7373
7374#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7375 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007377#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007378# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7379# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007381#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007382#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007383
Kenneth Graunkeab062632018-01-05 00:59:05 -08007384#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007385#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007387#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007388#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007391/*
7392 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7393 * Using the formula in BSpec leads to a hang, while the formula here works
7394 * fine and matches the formulas for all other platforms. A BSpec change
7395 * request has been filed to clarify this.
7396 */
Imre Deak36579cb2016-05-03 15:54:20 +03007397#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7398#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007399#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007401#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007402#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007403#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7405#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007407#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007408#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7409#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7410#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007412#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007413#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007415#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007416#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7417#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7418#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007419
Ben Widawsky63801f22013-12-12 17:26:03 -08007420/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007421#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007422#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007423#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007424#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7425#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7426#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7427#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7428#define HDC_FORCE_NON_COHERENT (1 << 4)
7429#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007430
Arun Siluvery3669ab62016-01-21 21:43:49 +00007431#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7432
Ben Widawsky38a39a72015-03-11 10:54:53 +02007433/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007434#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007435#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7436
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007437#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7438#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7439
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007440/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007441#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007442#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007444#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007445#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007447#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007448#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007449
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307450/*GEN11 chicken */
7451#define _PIPEA_CHICKEN 0x70038
7452#define _PIPEB_CHICKEN 0x71038
7453#define _PIPEC_CHICKEN 0x72038
7454#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7455#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7456 _PIPEB_CHICKEN)
7457
Zhenyu Wangb9055052009-06-05 15:38:38 +08007458/* PCH */
7459
Adam Jackson23e81d62012-06-06 15:45:44 -04007460/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007461#define SDE_AUDIO_POWER_D (1 << 27)
7462#define SDE_AUDIO_POWER_C (1 << 26)
7463#define SDE_AUDIO_POWER_B (1 << 25)
7464#define SDE_AUDIO_POWER_SHIFT (25)
7465#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7466#define SDE_GMBUS (1 << 24)
7467#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7468#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7469#define SDE_AUDIO_HDCP_MASK (3 << 22)
7470#define SDE_AUDIO_TRANSB (1 << 21)
7471#define SDE_AUDIO_TRANSA (1 << 20)
7472#define SDE_AUDIO_TRANS_MASK (3 << 20)
7473#define SDE_POISON (1 << 19)
7474/* 18 reserved */
7475#define SDE_FDI_RXB (1 << 17)
7476#define SDE_FDI_RXA (1 << 16)
7477#define SDE_FDI_MASK (3 << 16)
7478#define SDE_AUXD (1 << 15)
7479#define SDE_AUXC (1 << 14)
7480#define SDE_AUXB (1 << 13)
7481#define SDE_AUX_MASK (7 << 13)
7482/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007483#define SDE_CRT_HOTPLUG (1 << 11)
7484#define SDE_PORTD_HOTPLUG (1 << 10)
7485#define SDE_PORTC_HOTPLUG (1 << 9)
7486#define SDE_PORTB_HOTPLUG (1 << 8)
7487#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007488#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7489 SDE_SDVOB_HOTPLUG | \
7490 SDE_PORTB_HOTPLUG | \
7491 SDE_PORTC_HOTPLUG | \
7492 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007493#define SDE_TRANSB_CRC_DONE (1 << 5)
7494#define SDE_TRANSB_CRC_ERR (1 << 4)
7495#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7496#define SDE_TRANSA_CRC_DONE (1 << 2)
7497#define SDE_TRANSA_CRC_ERR (1 << 1)
7498#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7499#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007500
Anusha Srivatsa31604222018-06-26 13:52:23 -07007501/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007502#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7503#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7504#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7505#define SDE_AUDIO_POWER_SHIFT_CPT 29
7506#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7507#define SDE_AUXD_CPT (1 << 27)
7508#define SDE_AUXC_CPT (1 << 26)
7509#define SDE_AUXB_CPT (1 << 25)
7510#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007511#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007512#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007513#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7514#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7515#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007516#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007517#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007518#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007519 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007520 SDE_PORTD_HOTPLUG_CPT | \
7521 SDE_PORTC_HOTPLUG_CPT | \
7522 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007523#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7524 SDE_PORTD_HOTPLUG_CPT | \
7525 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007526 SDE_PORTB_HOTPLUG_CPT | \
7527 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007528#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007529#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007530#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7531#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7532#define SDE_FDI_RXC_CPT (1 << 8)
7533#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7534#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7535#define SDE_FDI_RXB_CPT (1 << 4)
7536#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7537#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7538#define SDE_FDI_RXA_CPT (1 << 0)
7539#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7540 SDE_AUDIO_CP_REQ_B_CPT | \
7541 SDE_AUDIO_CP_REQ_A_CPT)
7542#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7543 SDE_AUDIO_CP_CHG_B_CPT | \
7544 SDE_AUDIO_CP_CHG_A_CPT)
7545#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7546 SDE_FDI_RXB_CPT | \
7547 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007548
Anusha Srivatsa31604222018-06-26 13:52:23 -07007549/* south display engine interrupt: ICP */
7550#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7551#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7552#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7553#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7554#define SDE_GMBUS_ICP (1 << 23)
7555#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7556#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
7557#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7558 SDE_DDIA_HOTPLUG_ICP)
7559#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7560 SDE_TC3_HOTPLUG_ICP | \
7561 SDE_TC2_HOTPLUG_ICP | \
7562 SDE_TC1_HOTPLUG_ICP)
7563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007564#define SDEISR _MMIO(0xc4000)
7565#define SDEIMR _MMIO(0xc4004)
7566#define SDEIIR _MMIO(0xc4008)
7567#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007569#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007570#define SERR_INT_POISON (1 << 31)
7571#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007572
Zhenyu Wangb9055052009-06-05 15:38:38 +08007573/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007574#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007575#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307576#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007577#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7578#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7579#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7580#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007581#define PORTD_HOTPLUG_ENABLE (1 << 20)
7582#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7583#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7584#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7585#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7586#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7587#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007588#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7589#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7590#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007591#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307592#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007593#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7594#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7595#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7596#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7597#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7598#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007599#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7600#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7601#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007602#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307603#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007604#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7605#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7606#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7607#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7608#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7609#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007610#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7611#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7612#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307613#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7614 BXT_DDIB_HPD_INVERT | \
7615 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007617#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007618#define PORTE_HOTPLUG_ENABLE (1 << 4)
7619#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007620#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7621#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7622#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7623
Anusha Srivatsa31604222018-06-26 13:52:23 -07007624/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7625 * functionality covered in PCH_PORT_HOTPLUG is split into
7626 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7627 */
7628
7629#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7630#define ICP_DDIB_HPD_ENABLE (1 << 7)
7631#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7632#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7633#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7634#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7635#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7636#define ICP_DDIA_HPD_ENABLE (1 << 3)
7637#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7638#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7639#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7640#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7641#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7642
7643#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7644#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
7645#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7646#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007648#define PCH_GPIOA _MMIO(0xc5010)
7649#define PCH_GPIOB _MMIO(0xc5014)
7650#define PCH_GPIOC _MMIO(0xc5018)
7651#define PCH_GPIOD _MMIO(0xc501c)
7652#define PCH_GPIOE _MMIO(0xc5020)
7653#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007654
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007655#define PCH_GMBUS0 _MMIO(0xc5100)
7656#define PCH_GMBUS1 _MMIO(0xc5104)
7657#define PCH_GMBUS2 _MMIO(0xc5108)
7658#define PCH_GMBUS3 _MMIO(0xc510c)
7659#define PCH_GMBUS4 _MMIO(0xc5110)
7660#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08007661
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007662#define _PCH_DPLL_A 0xc6014
7663#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007664#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007665
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007666#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007667#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007668#define _PCH_FPA1 0xc6044
7669#define _PCH_FPB0 0xc6048
7670#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007671#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7672#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007673
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007677#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007678#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7679#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7680#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7681#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7682#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7683#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7684#define DREF_SSC_SOURCE_MASK (3 << 11)
7685#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7686#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7687#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7688#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7689#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7690#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7691#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7692#define DREF_SSC4_DOWNSPREAD (0 << 6)
7693#define DREF_SSC4_CENTERSPREAD (1 << 6)
7694#define DREF_SSC1_DISABLE (0 << 1)
7695#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007696#define DREF_SSC4_DISABLE (0)
7697#define DREF_SSC4_ENABLE (1)
7698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007699#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007700#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007701#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007702#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007703#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007704#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007705#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7706#define CNP_RAWCLK_DIV(div) ((div) << 16)
7707#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7708#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007709#define ICP_RAWCLK_DEN(den) ((den) << 26)
7710#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007712#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007713
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007714#define PCH_SSC4_PARMS _MMIO(0xc6210)
7715#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007717#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007718#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007719#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007720#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007721
Zhenyu Wangb9055052009-06-05 15:38:38 +08007722/* transcoder */
7723
Daniel Vetter275f01b22013-05-03 11:49:47 +02007724#define _PCH_TRANS_HTOTAL_A 0xe0000
7725#define TRANS_HTOTAL_SHIFT 16
7726#define TRANS_HACTIVE_SHIFT 0
7727#define _PCH_TRANS_HBLANK_A 0xe0004
7728#define TRANS_HBLANK_END_SHIFT 16
7729#define TRANS_HBLANK_START_SHIFT 0
7730#define _PCH_TRANS_HSYNC_A 0xe0008
7731#define TRANS_HSYNC_END_SHIFT 16
7732#define TRANS_HSYNC_START_SHIFT 0
7733#define _PCH_TRANS_VTOTAL_A 0xe000c
7734#define TRANS_VTOTAL_SHIFT 16
7735#define TRANS_VACTIVE_SHIFT 0
7736#define _PCH_TRANS_VBLANK_A 0xe0010
7737#define TRANS_VBLANK_END_SHIFT 16
7738#define TRANS_VBLANK_START_SHIFT 0
7739#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07007740#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02007741#define TRANS_VSYNC_START_SHIFT 0
7742#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007743
Daniel Vettere3b95f12013-05-03 11:49:49 +02007744#define _PCH_TRANSA_DATA_M1 0xe0030
7745#define _PCH_TRANSA_DATA_N1 0xe0034
7746#define _PCH_TRANSA_DATA_M2 0xe0038
7747#define _PCH_TRANSA_DATA_N2 0xe003c
7748#define _PCH_TRANSA_LINK_M1 0xe0040
7749#define _PCH_TRANSA_LINK_N1 0xe0044
7750#define _PCH_TRANSA_LINK_M2 0xe0048
7751#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007752
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007753/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007754#define _VIDEO_DIP_CTL_A 0xe0200
7755#define _VIDEO_DIP_DATA_A 0xe0208
7756#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007757#define GCP_COLOR_INDICATION (1 << 2)
7758#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7759#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007760
7761#define _VIDEO_DIP_CTL_B 0xe1200
7762#define _VIDEO_DIP_DATA_B 0xe1208
7763#define _VIDEO_DIP_GCP_B 0xe1210
7764
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007765#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7766#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7767#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007768
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007769/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007770#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7771#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7772#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007773
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007774#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7775#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7776#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007777
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007778#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7779#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7780#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007781
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007782#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007783 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007784 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007785#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007786 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007787 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007788#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007789 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007790 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007791
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007792/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007793
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007794#define _HSW_VIDEO_DIP_CTL_A 0x60200
7795#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7796#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7797#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7798#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7799#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7800#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7801#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7802#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7803#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7804#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7805#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007806
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007807#define _HSW_VIDEO_DIP_CTL_B 0x61200
7808#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7809#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7810#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7811#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7812#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7813#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7814#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7815#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7816#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7817#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7818#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007820#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7821#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7822#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7823#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7824#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7825#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007827#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007828#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007830
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007831#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007832
Daniel Vetter275f01b22013-05-03 11:49:47 +02007833#define _PCH_TRANS_HTOTAL_B 0xe1000
7834#define _PCH_TRANS_HBLANK_B 0xe1004
7835#define _PCH_TRANS_HSYNC_B 0xe1008
7836#define _PCH_TRANS_VTOTAL_B 0xe100c
7837#define _PCH_TRANS_VBLANK_B 0xe1010
7838#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007839#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007840
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007841#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7842#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7843#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7844#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7845#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7846#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7847#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007848
Daniel Vettere3b95f12013-05-03 11:49:49 +02007849#define _PCH_TRANSB_DATA_M1 0xe1030
7850#define _PCH_TRANSB_DATA_N1 0xe1034
7851#define _PCH_TRANSB_DATA_M2 0xe1038
7852#define _PCH_TRANSB_DATA_N2 0xe103c
7853#define _PCH_TRANSB_LINK_M1 0xe1040
7854#define _PCH_TRANSB_LINK_N1 0xe1044
7855#define _PCH_TRANSB_LINK_M2 0xe1048
7856#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007858#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7859#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7860#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7861#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7862#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7863#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7864#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7865#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007866
Daniel Vetterab9412b2013-05-03 11:49:46 +02007867#define _PCH_TRANSACONF 0xf0008
7868#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007869#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7870#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007871#define TRANS_DISABLE (0 << 31)
7872#define TRANS_ENABLE (1 << 31)
7873#define TRANS_STATE_MASK (1 << 30)
7874#define TRANS_STATE_DISABLE (0 << 30)
7875#define TRANS_STATE_ENABLE (1 << 30)
7876#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
7877#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
7878#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
7879#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
7880#define TRANS_INTERLACE_MASK (7 << 21)
7881#define TRANS_PROGRESSIVE (0 << 21)
7882#define TRANS_INTERLACED (3 << 21)
7883#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
7884#define TRANS_8BPC (0 << 5)
7885#define TRANS_10BPC (1 << 5)
7886#define TRANS_6BPC (2 << 5)
7887#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007888
Daniel Vetterce401412012-10-31 22:52:30 +01007889#define _TRANSA_CHICKEN1 0xf0060
7890#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007891#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007892#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
7893#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007894#define _TRANSA_CHICKEN2 0xf0064
7895#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007896#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007897#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
7898#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
7899#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
7900#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
7901#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007904#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7905#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007906#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7907#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02007908#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07007909#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7910#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007911#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007912#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007913#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
7914#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
7915#define LPT_PWM_GRANULARITY (1 << 5)
7916#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007917
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007918#define _FDI_RXA_CHICKEN 0xc200c
7919#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007920#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
7921#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007922#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007924#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007925#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
7926#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
7927#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
7928#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
7929#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
7930#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007931
Zhenyu Wangb9055052009-06-05 15:38:38 +08007932/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007933#define _FDI_TXA_CTL 0x60100
7934#define _FDI_TXB_CTL 0x61100
7935#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007936#define FDI_TX_DISABLE (0 << 31)
7937#define FDI_TX_ENABLE (1 << 31)
7938#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
7939#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
7940#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
7941#define FDI_LINK_TRAIN_NONE (3 << 28)
7942#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
7943#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
7944#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
7945#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
7946#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
7947#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
7948#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
7949#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007950/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7951 SNB has different settings. */
7952/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007953#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
7954#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
7955#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
7956#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007957/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007958#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
7959#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
7960#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
7961#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
7962#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007963#define FDI_DP_PORT_WIDTH_SHIFT 19
7964#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7965#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007966#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007967/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007968#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007969
7970/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007971#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
7972#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
7973#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
7974#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07007975
Zhenyu Wangb9055052009-06-05 15:38:38 +08007976/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007977#define FDI_COMPOSITE_SYNC (1 << 11)
7978#define FDI_LINK_TRAIN_AUTO (1 << 10)
7979#define FDI_SCRAMBLING_ENABLE (0 << 7)
7980#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007981
7982/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007983#define _FDI_RXA_CTL 0xf000c
7984#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007985#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007986#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007987/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007988#define FDI_FS_ERRC_ENABLE (1 << 27)
7989#define FDI_FE_ERRC_ENABLE (1 << 26)
7990#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
7991#define FDI_8BPC (0 << 16)
7992#define FDI_10BPC (1 << 16)
7993#define FDI_6BPC (2 << 16)
7994#define FDI_12BPC (3 << 16)
7995#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
7996#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
7997#define FDI_RX_PLL_ENABLE (1 << 13)
7998#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
7999#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8000#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8001#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8002#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8003#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008004/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008005#define FDI_AUTO_TRAINING (1 << 10)
8006#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8007#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8008#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8009#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8010#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008011
Paulo Zanoni04945642012-11-01 21:00:59 -02008012#define _FDI_RXA_MISC 0xf0010
8013#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008014#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8015#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8016#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8017#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8018#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8019#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8020#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008021#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008023#define _FDI_RXA_TUSIZE1 0xf0030
8024#define _FDI_RXA_TUSIZE2 0xf0038
8025#define _FDI_RXB_TUSIZE1 0xf1030
8026#define _FDI_RXB_TUSIZE2 0xf1038
8027#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8028#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008029
8030/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008031#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8032#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8033#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8034#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8035#define FDI_RX_FS_CODE_ERR (1 << 6)
8036#define FDI_RX_FE_CODE_ERR (1 << 5)
8037#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8038#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8039#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8040#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8041#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008043#define _FDI_RXA_IIR 0xf0014
8044#define _FDI_RXA_IMR 0xf0018
8045#define _FDI_RXB_IIR 0xf1014
8046#define _FDI_RXB_IMR 0xf1018
8047#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8048#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008050#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8051#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008053#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008054#define LVDS_DETECTED (1 << 1)
8055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008056#define _PCH_DP_B 0xe4100
8057#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008058#define _PCH_DPB_AUX_CH_CTL 0xe4110
8059#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8060#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8061#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8062#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8063#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008065#define _PCH_DP_C 0xe4200
8066#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008067#define _PCH_DPC_AUX_CH_CTL 0xe4210
8068#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8069#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8070#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8071#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8072#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008074#define _PCH_DP_D 0xe4300
8075#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008076#define _PCH_DPD_AUX_CH_CTL 0xe4310
8077#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8078#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8079#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8080#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8081#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8082
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008083#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8084#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008085
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008086/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008087#define _TRANS_DP_CTL_A 0xe0300
8088#define _TRANS_DP_CTL_B 0xe1300
8089#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008090#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008091#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008092#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8093#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8094#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008095#define TRANS_DP_AUDIO_ONLY (1 << 26)
8096#define TRANS_DP_ENH_FRAMING (1 << 18)
8097#define TRANS_DP_8BPC (0 << 9)
8098#define TRANS_DP_10BPC (1 << 9)
8099#define TRANS_DP_6BPC (2 << 9)
8100#define TRANS_DP_12BPC (3 << 9)
8101#define TRANS_DP_BPC_MASK (3 << 9)
8102#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008103#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008104#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008105#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008106#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008107
8108/* SNB eDP training params */
8109/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008110#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8111#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8112#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8113#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008114/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008115#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8116#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8117#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8118#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8119#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8120#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008121
Keith Packard1a2eb462011-11-16 16:26:07 -08008122/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008123#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8124#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8125#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8126#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8127#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8128#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8129#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008130
8131/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008132#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8133#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8134#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8135#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8136#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008137
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008138#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008140#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008141
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308142#define RC6_LOCATION _MMIO(0xD40)
8143#define RC6_CTX_IN_DRAM (1 << 0)
8144#define RC6_CTX_BASE _MMIO(0xD48)
8145#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8146#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8147#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8148#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8149#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8150#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8151#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008152#define FORCEWAKE _MMIO(0xA18C)
8153#define FORCEWAKE_VLV _MMIO(0x1300b0)
8154#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8155#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8156#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8157#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8158#define FORCEWAKE_ACK _MMIO(0x130090)
8159#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008160#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8161#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8162#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8163
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008164#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008165#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8166#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8167#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8168#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008169#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8170#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008171#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8172#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008173#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8174#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8175#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008176#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8177#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008178#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8179#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008180#define FORCEWAKE_KERNEL BIT(0)
8181#define FORCEWAKE_USER BIT(1)
8182#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008183#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8184#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008185#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008186#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308187#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8188#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8189#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008190
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008191#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008192#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8193#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008194#define GT_FIFO_SBDROPERR (1 << 6)
8195#define GT_FIFO_BLOBDROPERR (1 << 5)
8196#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8197#define GT_FIFO_DROPERR (1 << 3)
8198#define GT_FIFO_OVFERR (1 << 2)
8199#define GT_FIFO_IAWRERR (1 << 1)
8200#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008202#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008203#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008204#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308205#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8206#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008208#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008209#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008210#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008211#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008212#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8213#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8214#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008216#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008217# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008218# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008219# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008220# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008222#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008223# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008224# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008225# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008226# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008227# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008228# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008230#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008231# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008233#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008234#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8235#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008237#define GEN6_RCGCTL1 _MMIO(0x9410)
8238#define GEN6_RCGCTL2 _MMIO(0x9414)
8239#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008240
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008241#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008242#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8243#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8244#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008246#define GEN6_GFXPAUSE _MMIO(0xA000)
8247#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008248#define GEN6_TURBO_DISABLE (1 << 31)
8249#define GEN6_FREQUENCY(x) ((x) << 25)
8250#define HSW_FREQUENCY(x) ((x) << 24)
8251#define GEN9_FREQUENCY(x) ((x) << 23)
8252#define GEN6_OFFSET(x) ((x) << 19)
8253#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008254#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8255#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008256#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8257#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8258#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8259#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8260#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8261#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8262#define GEN7_RC_CTL_TO_MODE (1 << 28)
8263#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8264#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008265#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8266#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8267#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008268#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008269#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308270#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008271#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008272#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308273#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008274#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008275#define GEN6_RP_MEDIA_TURBO (1 << 11)
8276#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8277#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8278#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8279#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8280#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8281#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8282#define GEN6_RP_ENABLE (1 << 7)
8283#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8284#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8285#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8286#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8287#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008288#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8289#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8290#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008291#define GEN6_RP_EI_MASK 0xffffff
8292#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008293#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008294#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008295#define GEN6_RP_PREV_UP _MMIO(0xA058)
8296#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008297#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008298#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8299#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8300#define GEN6_RP_UP_EI _MMIO(0xA068)
8301#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8302#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8303#define GEN6_RPDEUHWTC _MMIO(0xA080)
8304#define GEN6_RPDEUC _MMIO(0xA084)
8305#define GEN6_RPDEUCSW _MMIO(0xA088)
8306#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008307#define RC_SW_TARGET_STATE_SHIFT 16
8308#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008309#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8310#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8311#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008312#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008313#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8314#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8315#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8316#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8317#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8318#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8319#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8320#define VLV_RCEDATA _MMIO(0xA0BC)
8321#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8322#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008323#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8324#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008325#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008326#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8327#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8328#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8329#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008330#define GEN9_RENDER_PG_ENABLE (1 << 0)
8331#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008332#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8333#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8334#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308337#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8338#define PIXEL_OVERLAP_CNT_SHIFT 30
8339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008340#define GEN6_PMISR _MMIO(0x44020)
8341#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8342#define GEN6_PMIIR _MMIO(0x44028)
8343#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008344#define GEN6_PM_MBOX_EVENT (1 << 25)
8345#define GEN6_PM_THERMAL_EVENT (1 << 24)
8346#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8347#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8348#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8349#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8350#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Ben Widawsky48484052013-05-28 19:22:27 -07008351#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008352 GEN6_PM_RP_DOWN_THRESHOLD | \
8353 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008355#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008356#define GEN7_GT_SCRATCH_REG_NUM 8
8357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008358#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008359#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8360#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308361
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008362#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8363#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008364#define VLV_COUNT_RANGE_HIGH (1 << 15)
8365#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8366#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8367#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8368#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008369#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8370#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8371#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008373#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8374#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8375#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8376#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008378#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008379#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008380#define GEN6_PCODE_ERROR_MASK 0xFF
8381#define GEN6_PCODE_SUCCESS 0x0
8382#define GEN6_PCODE_ILLEGAL_CMD 0x1
8383#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8384#define GEN6_PCODE_TIMEOUT 0x3
8385#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8386#define GEN7_PCODE_TIMEOUT 0x2
8387#define GEN7_PCODE_ILLEGAL_DATA 0x3
8388#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008389#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8390#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008391#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8392#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008393#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008394#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8395#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8396#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8397#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8398#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008399#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008400#define SKL_PCODE_CDCLK_CONTROL 0x7
8401#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8402#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008403#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8404#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8405#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008406#define GEN6_PCODE_READ_D_COMP 0x10
8407#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308408#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008409#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008410 /* See also IPS_CTL */
8411#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008412#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008413#define GEN9_PCODE_SAGV_CONTROL 0x21
8414#define GEN9_SAGV_DISABLE 0x0
8415#define GEN9_SAGV_IS_DISABLED 0x1
8416#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008417#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008418#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008419#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008420#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008422#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008423#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008424#define GEN6_RCn_MASK 7
8425#define GEN6_RC0 0
8426#define GEN6_RC3 2
8427#define GEN6_RC6 3
8428#define GEN6_RC7 4
8429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008430#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008431#define GEN8_LSLICESTAT_MASK 0x7
8432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008433#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8434#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008435#define CHV_SS_PG_ENABLE (1 << 1)
8436#define CHV_EU08_PG_ENABLE (1 << 9)
8437#define CHV_EU19_PG_ENABLE (1 << 17)
8438#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008439
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008440#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8441#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008442#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008443
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008444#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008445#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8446 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008447#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008448#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008449#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008450
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008451#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008452#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8453 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008454#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008455#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8456 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008457#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8458#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8459#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8460#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8461#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8462#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8463#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8464#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008466#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008467#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8468#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8469#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8470#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008471
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008472#define GEN8_GARBCNTL _MMIO(0xB004)
8473#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8474#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008475#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8476#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8477
8478#define GEN11_GLBLINVL _MMIO(0xB404)
8479#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8480#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008481
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008482#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8483#define DFR_DISABLE (1 << 9)
8484
Oscar Mateof4a35712018-05-08 14:29:27 -07008485#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8486#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8487#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8488#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8489
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008490#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8491#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8492#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8493
Oscar Mateo908ae052018-05-08 14:29:30 -07008494#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8495#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8496
Ben Widawskye3689192012-05-25 16:56:22 -07008497/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008498#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008499#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8500#define GEN7_PARITY_ERROR_VALID (1 << 13)
8501#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8502#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008503#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008504 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008505#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008506 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008507#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008508 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008509#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008511#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008512#define GEN7_L3LOG_SIZE 0x80
8513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008514#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8515#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008516#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8517#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8518#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8519#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008520
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008521#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008522#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8523#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008525#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008526#define FLOW_CONTROL_ENABLE (1 << 15)
8527#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8528#define STALL_DOP_GATING_DISABLE (1 << 5)
8529#define THROTTLE_12_5 (7 << 2)
8530#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008531
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008532#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8533#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008534#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8535#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8536#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008537
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008538#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008539#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008541#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008542#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008544#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008545#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8546#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8547#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8548#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8549#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008551#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008552#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8553#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8554#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008555
Jani Nikulac46f1112014-10-27 16:26:52 +02008556/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008557#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008558#define INTEL_AUDIO_DEVCL 0x808629FB
8559#define INTEL_AUDIO_DEVBLC 0x80862801
8560#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008562#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008563#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8564#define G4X_ELDV_DEVCTG (1 << 14)
8565#define G4X_ELD_ADDR_MASK (0xf << 5)
8566#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008567#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008568
Jani Nikulac46f1112014-10-27 16:26:52 +02008569#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8570#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008571#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8572 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008573#define _IBX_AUD_CNTL_ST_A 0xE20B4
8574#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008575#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8576 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008577#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8578#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8579#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008580#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008581#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8582#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008583
Jani Nikulac46f1112014-10-27 16:26:52 +02008584#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8585#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008586#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008587#define _CPT_AUD_CNTL_ST_A 0xE50B4
8588#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008589#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8590#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008591
Jani Nikulac46f1112014-10-27 16:26:52 +02008592#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8593#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008594#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008595#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8596#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008597#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8598#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008599
Eric Anholtae662d32012-01-03 09:23:29 -08008600/* These are the 4 32-bit write offset registers for each stream
8601 * output buffer. It determines the offset from the
8602 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8603 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008604#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008605
Jani Nikulac46f1112014-10-27 16:26:52 +02008606#define _IBX_AUD_CONFIG_A 0xe2000
8607#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008608#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008609#define _CPT_AUD_CONFIG_A 0xe5000
8610#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008611#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008612#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8613#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008614#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008615
Wu Fengguangb6daa022012-01-06 14:41:31 -06008616#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8617#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8618#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008619#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008620#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008621#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008622#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8623#define AUD_CONFIG_N(n) \
8624 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8625 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008626#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008627#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8628#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8629#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8630#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8631#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8632#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8633#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8634#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8635#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8636#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8637#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008638#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8639
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008640/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008641#define _HSW_AUD_CONFIG_A 0x65000
8642#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008644
Jani Nikulac46f1112014-10-27 16:26:52 +02008645#define _HSW_AUD_MISC_CTRL_A 0x65010
8646#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008647#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008648
Libin Yang6014ac12016-10-25 17:54:18 +03008649#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8650#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8651#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8652#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8653#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8654#define AUD_CONFIG_M_MASK 0xfffff
8655
Jani Nikulac46f1112014-10-27 16:26:52 +02008656#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8657#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008658#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008659
8660/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008661#define _HSW_AUD_DIG_CNVT_1 0x65080
8662#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008663#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008664#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008665
Jani Nikulac46f1112014-10-27 16:26:52 +02008666#define _HSW_AUD_EDID_DATA_A 0x65050
8667#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008668#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008670#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8671#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008672#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8673#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8674#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8675#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008676
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008677#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008678#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8679
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008680/* HSW Power Wells */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008681#define _HSW_PWR_WELL_CTL1 0x45400
8682#define _HSW_PWR_WELL_CTL2 0x45404
8683#define _HSW_PWR_WELL_CTL3 0x45408
8684#define _HSW_PWR_WELL_CTL4 0x4540C
8685
Imre Deak67ca07e2018-06-26 17:22:32 +03008686#define _ICL_PWR_WELL_CTL_AUX1 0x45440
8687#define _ICL_PWR_WELL_CTL_AUX2 0x45444
8688#define _ICL_PWR_WELL_CTL_AUX4 0x4544C
8689
8690#define _ICL_PWR_WELL_CTL_DDI1 0x45450
8691#define _ICL_PWR_WELL_CTL_DDI2 0x45454
8692#define _ICL_PWR_WELL_CTL_DDI4 0x4545C
8693
Imre Deak9c3a16c2017-08-14 18:15:30 +03008694/*
8695 * Each power well control register contains up to 16 (request, status) HW
8696 * flag tuples. The register index and HW flag shift is determined by the
8697 * power well ID (see i915_power_well_id). There are 4 possible sources of
8698 * power well requests each source having its own set of control registers:
8699 * BIOS, DRIVER, KVMR, DEBUG.
8700 */
8701#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8702#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008703#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
Imre Deak67ca07e2018-06-26 17:22:32 +03008704 _HSW_PWR_WELL_CTL1, \
8705 _ICL_PWR_WELL_CTL_AUX1, \
8706 _ICL_PWR_WELL_CTL_DDI1))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008707#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
Imre Deak67ca07e2018-06-26 17:22:32 +03008708 _HSW_PWR_WELL_CTL2, \
8709 _ICL_PWR_WELL_CTL_AUX2, \
8710 _ICL_PWR_WELL_CTL_DDI2))
8711/* KVMR doesn't have a reg for AUX or DDI power well control */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008712#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8713#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
Imre Deak67ca07e2018-06-26 17:22:32 +03008714 _HSW_PWR_WELL_CTL4, \
8715 _ICL_PWR_WELL_CTL_AUX4, \
8716 _ICL_PWR_WELL_CTL_DDI4))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008717
Imre Deak1af474f2017-07-06 17:40:34 +03008718#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8719#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008720#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008721#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8722#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8723#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008724#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008725
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008726/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008727enum skl_power_gate {
8728 SKL_PG0,
8729 SKL_PG1,
8730 SKL_PG2,
8731};
8732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008733#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008734#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deakb2891eb2017-07-11 23:42:35 +03008735/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8736#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
Imre Deak67ca07e2018-06-26 17:22:32 +03008737/* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */
8738#define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03008739#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008740
Rodrigo Vivic559c2a2018-01-23 13:52:45 -08008741#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008742#define _CNL_AUX_ANAOVRD1_B 0x162250
8743#define _CNL_AUX_ANAOVRD1_C 0x162210
8744#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008745#define _CNL_AUX_ANAOVRD1_F 0x162A90
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008746#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8747 _CNL_AUX_ANAOVRD1_B, \
8748 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008749 _CNL_AUX_ANAOVRD1_D, \
8750 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008751#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8752#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008753
Sean Paulee5e5e72018-01-08 14:55:39 -05008754/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308755#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008756#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8757#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308758#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308759#define HDCP_KEY_STATUS _MMIO(0x66c04)
8760#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008761#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308762#define HDCP_FUSE_DONE BIT(5)
8763#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008764#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308765#define HDCP_AKSV_LO _MMIO(0x66c10)
8766#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008767
8768/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308769#define HDCP_REP_CTL _MMIO(0x66d00)
8770#define HDCP_DDIB_REP_PRESENT BIT(30)
8771#define HDCP_DDIA_REP_PRESENT BIT(29)
8772#define HDCP_DDIC_REP_PRESENT BIT(28)
8773#define HDCP_DDID_REP_PRESENT BIT(27)
8774#define HDCP_DDIF_REP_PRESENT BIT(26)
8775#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008776#define HDCP_DDIB_SHA1_M0 (1 << 20)
8777#define HDCP_DDIA_SHA1_M0 (2 << 20)
8778#define HDCP_DDIC_SHA1_M0 (3 << 20)
8779#define HDCP_DDID_SHA1_M0 (4 << 20)
8780#define HDCP_DDIF_SHA1_M0 (5 << 20)
8781#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308782#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008783#define HDCP_SHA1_READY BIT(17)
8784#define HDCP_SHA1_COMPLETE BIT(18)
8785#define HDCP_SHA1_V_MATCH BIT(19)
8786#define HDCP_SHA1_TEXT_32 (1 << 1)
8787#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8788#define HDCP_SHA1_TEXT_24 (4 << 1)
8789#define HDCP_SHA1_TEXT_16 (5 << 1)
8790#define HDCP_SHA1_TEXT_8 (6 << 1)
8791#define HDCP_SHA1_TEXT_0 (7 << 1)
8792#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8793#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8794#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8795#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8796#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008797#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308798#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05008799
8800/* HDCP Auth Registers */
8801#define _PORTA_HDCP_AUTHENC 0x66800
8802#define _PORTB_HDCP_AUTHENC 0x66500
8803#define _PORTC_HDCP_AUTHENC 0x66600
8804#define _PORTD_HDCP_AUTHENC 0x66700
8805#define _PORTE_HDCP_AUTHENC 0x66A00
8806#define _PORTF_HDCP_AUTHENC 0x66900
8807#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8808 _PORTA_HDCP_AUTHENC, \
8809 _PORTB_HDCP_AUTHENC, \
8810 _PORTC_HDCP_AUTHENC, \
8811 _PORTD_HDCP_AUTHENC, \
8812 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008813 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308814#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8815#define HDCP_CONF_CAPTURE_AN BIT(0)
8816#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8817#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8818#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8819#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8820#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8821#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8822#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8823#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05008824#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8825#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8826#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8827#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8828#define HDCP_STATUS_AUTH BIT(21)
8829#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308830#define HDCP_STATUS_RI_MATCH BIT(19)
8831#define HDCP_STATUS_R0_READY BIT(18)
8832#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05008833#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008834#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05008835
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008836/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008837#define _TRANS_DDI_FUNC_CTL_A 0x60400
8838#define _TRANS_DDI_FUNC_CTL_B 0x61400
8839#define _TRANS_DDI_FUNC_CTL_C 0x62400
8840#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008841#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008842
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008843#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008844/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008845#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03008846#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008847#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
8848#define TRANS_DDI_PORT_NONE (0 << 28)
8849#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
8850#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
8851#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
8852#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
8853#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
8854#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
8855#define TRANS_DDI_BPC_MASK (7 << 20)
8856#define TRANS_DDI_BPC_8 (0 << 20)
8857#define TRANS_DDI_BPC_10 (1 << 20)
8858#define TRANS_DDI_BPC_6 (2 << 20)
8859#define TRANS_DDI_BPC_12 (3 << 20)
8860#define TRANS_DDI_PVSYNC (1 << 17)
8861#define TRANS_DDI_PHSYNC (1 << 16)
8862#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
8863#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
8864#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
8865#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
8866#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
8867#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
8868#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
8869#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
8870#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
8871#define TRANS_DDI_BFI_ENABLE (1 << 4)
8872#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
8873#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05308874#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8875 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8876 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008877
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008878/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008879#define _DP_TP_CTL_A 0x64040
8880#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008881#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008882#define DP_TP_CTL_ENABLE (1 << 31)
8883#define DP_TP_CTL_MODE_SST (0 << 27)
8884#define DP_TP_CTL_MODE_MST (1 << 27)
8885#define DP_TP_CTL_FORCE_ACT (1 << 25)
8886#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
8887#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
8888#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
8889#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
8890#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
8891#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
8892#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
8893#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
8894#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
8895#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008896
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008897/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008898#define _DP_TP_STATUS_A 0x64044
8899#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008900#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008901#define DP_TP_STATUS_IDLE_DONE (1 << 25)
8902#define DP_TP_STATUS_ACT_SENT (1 << 24)
8903#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
8904#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10008905#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8906#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8907#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008908
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008909/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008910#define _DDI_BUF_CTL_A 0x64000
8911#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008912#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008913#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308914#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008915#define DDI_BUF_EMP_MASK (0xf << 24)
8916#define DDI_BUF_PORT_REVERSAL (1 << 16)
8917#define DDI_BUF_IS_IDLE (1 << 7)
8918#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008919#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008920#define DDI_PORT_WIDTH_MASK (7 << 1)
8921#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008922#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008923
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008924/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008925#define _DDI_BUF_TRANS_A 0x64E00
8926#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008927#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008928#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008929#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008930
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008931/* Sideband Interface (SBI) is programmed indirectly, via
8932 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8933 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008934#define SBI_ADDR _MMIO(0xC6000)
8935#define SBI_DATA _MMIO(0xC6004)
8936#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008937#define SBI_CTL_DEST_ICLK (0x0 << 16)
8938#define SBI_CTL_DEST_MPHY (0x1 << 16)
8939#define SBI_CTL_OP_IORD (0x2 << 8)
8940#define SBI_CTL_OP_IOWR (0x3 << 8)
8941#define SBI_CTL_OP_CRRD (0x6 << 8)
8942#define SBI_CTL_OP_CRWR (0x7 << 8)
8943#define SBI_RESPONSE_FAIL (0x1 << 1)
8944#define SBI_RESPONSE_SUCCESS (0x0 << 1)
8945#define SBI_BUSY (0x1 << 0)
8946#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008947
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008948/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008949#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008950#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008951#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008952#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
8953#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008954#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008955#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
8956#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
8957#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
8958#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008959#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008960#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008961#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008962#define SBI_SSCCTL_PATHALT (1 << 3)
8963#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008964#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008965#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008966#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
8967#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008968#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008969#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008970#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008971
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008972/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008973#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008974#define PIXCLK_GATE_UNGATE (1 << 0)
8975#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008976
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008977/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008978#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008979#define SPLL_PLL_ENABLE (1 << 31)
8980#define SPLL_PLL_SSC (1 << 28)
8981#define SPLL_PLL_NON_SSC (2 << 28)
8982#define SPLL_PLL_LCPLL (3 << 28)
8983#define SPLL_PLL_REF_MASK (3 << 28)
8984#define SPLL_PLL_FREQ_810MHz (0 << 26)
8985#define SPLL_PLL_FREQ_1350MHz (1 << 26)
8986#define SPLL_PLL_FREQ_2700MHz (2 << 26)
8987#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008988
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008989/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008990#define _WRPLL_CTL1 0x46040
8991#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008992#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008993#define WRPLL_PLL_ENABLE (1 << 31)
8994#define WRPLL_PLL_SSC (1 << 28)
8995#define WRPLL_PLL_NON_SSC (2 << 28)
8996#define WRPLL_PLL_LCPLL (3 << 28)
8997#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03008998/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008999#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009000#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009001#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9002#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009003#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009004#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009005#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009006#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009007
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009008/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009009#define _PORT_CLK_SEL_A 0x46100
9010#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009011#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009012#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9013#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9014#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9015#define PORT_CLK_SEL_SPLL (3 << 29)
9016#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9017#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9018#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9019#define PORT_CLK_SEL_NONE (7 << 29)
9020#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009021
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009022/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9023#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9024#define DDI_CLK_SEL_NONE (0x0 << 28)
9025#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009026#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9027#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9028#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9029#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009030#define DDI_CLK_SEL_MASK (0xF << 28)
9031
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009032/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009033#define _TRANS_CLK_SEL_A 0x46140
9034#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009035#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009036/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009037#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9038#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009039
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009040#define CDCLK_FREQ _MMIO(0x46200)
9041
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009042#define _TRANSA_MSA_MISC 0x60410
9043#define _TRANSB_MSA_MISC 0x61410
9044#define _TRANSC_MSA_MISC 0x62410
9045#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009046#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009047
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009048#define TRANS_MSA_SYNC_CLK (1 << 0)
9049#define TRANS_MSA_6_BPC (0 << 5)
9050#define TRANS_MSA_8_BPC (1 << 5)
9051#define TRANS_MSA_10_BPC (2 << 5)
9052#define TRANS_MSA_12_BPC (3 << 5)
9053#define TRANS_MSA_16_BPC (4 << 5)
Paulo Zanonidae84792012-10-15 15:51:30 -03009054
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009055/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009056#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009057#define LCPLL_PLL_DISABLE (1 << 31)
9058#define LCPLL_PLL_LOCK (1 << 30)
9059#define LCPLL_CLK_FREQ_MASK (3 << 26)
9060#define LCPLL_CLK_FREQ_450 (0 << 26)
9061#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9062#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9063#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9064#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9065#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9066#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9067#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9068#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9069#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009070
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009071/*
9072 * SKL Clocks
9073 */
9074
9075/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009076#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009077#define CDCLK_FREQ_SEL_MASK (3 << 26)
9078#define CDCLK_FREQ_450_432 (0 << 26)
9079#define CDCLK_FREQ_540 (1 << 26)
9080#define CDCLK_FREQ_337_308 (2 << 26)
9081#define CDCLK_FREQ_675_617 (3 << 26)
9082#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9083#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9084#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9085#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9086#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9087#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9088#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009089#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009090#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9091#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009092#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309093
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009094/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009095#define LCPLL1_CTL _MMIO(0x46010)
9096#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009097#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009098
9099/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009100#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009101#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9102#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9103#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9104#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9105#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9106#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009107#define DPLL_CTRL1_LINK_RATE_2700 0
9108#define DPLL_CTRL1_LINK_RATE_1350 1
9109#define DPLL_CTRL1_LINK_RATE_810 2
9110#define DPLL_CTRL1_LINK_RATE_1620 3
9111#define DPLL_CTRL1_LINK_RATE_1080 4
9112#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009113
9114/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009115#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009116#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9117#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9118#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9119#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9120#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009121
9122/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009123#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009124#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009125
9126/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009127#define _DPLL1_CFGCR1 0x6C040
9128#define _DPLL2_CFGCR1 0x6C048
9129#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009130#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9131#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9132#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009133#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9134
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009135#define _DPLL1_CFGCR2 0x6C044
9136#define _DPLL2_CFGCR2 0x6C04C
9137#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009138#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9139#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9140#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9141#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9142#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9143#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9144#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9145#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9146#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9147#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9148#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9149#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9150#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9151#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9152#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009153#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9154
Lyudeda3b8912016-02-04 10:43:21 -05009155#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009156#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009157
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009158/*
9159 * CNL Clocks
9160 */
9161#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009162#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009163#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009164 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009165#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009166 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009167#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9168#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009169
Rodrigo Vivia927c922017-06-09 15:26:04 -07009170/* CNL PLL */
9171#define DPLL0_ENABLE 0x46010
9172#define DPLL1_ENABLE 0x46014
9173#define PLL_ENABLE (1 << 31)
9174#define PLL_LOCK (1 << 30)
9175#define PLL_POWER_ENABLE (1 << 27)
9176#define PLL_POWER_STATE (1 << 26)
9177#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9178
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009179#define TBT_PLL_ENABLE _MMIO(0x46020)
9180
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009181#define _MG_PLL1_ENABLE 0x46030
9182#define _MG_PLL2_ENABLE 0x46034
9183#define _MG_PLL3_ENABLE 0x46038
9184#define _MG_PLL4_ENABLE 0x4603C
9185/* Bits are the same as DPLL0_ENABLE */
9186#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9187 _MG_PLL2_ENABLE)
9188
9189#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9190#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9191#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9192#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9193#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009194#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009195#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9196 _MG_REFCLKIN_CTL_PORT1, \
9197 _MG_REFCLKIN_CTL_PORT2)
9198
9199#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9200#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9201#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9202#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9203#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009204#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009205#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009206#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009207#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9208 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9209 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9210
9211#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9212#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9213#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9214#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9215#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009216#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009217#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009218#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009219#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
Imre Deakbd99ce02018-06-19 19:41:15 +03009220#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009221#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009222#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009223#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9224 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9225 _MG_CLKTOP2_HSCLKCTL_PORT2)
9226
9227#define _MG_PLL_DIV0_PORT1 0x168A00
9228#define _MG_PLL_DIV0_PORT2 0x169A00
9229#define _MG_PLL_DIV0_PORT3 0x16AA00
9230#define _MG_PLL_DIV0_PORT4 0x16BA00
9231#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9232#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9233#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9234#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9235 _MG_PLL_DIV0_PORT2)
9236
9237#define _MG_PLL_DIV1_PORT1 0x168A04
9238#define _MG_PLL_DIV1_PORT2 0x169A04
9239#define _MG_PLL_DIV1_PORT3 0x16AA04
9240#define _MG_PLL_DIV1_PORT4 0x16BA04
9241#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9242#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9243#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9244#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9245#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9246#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9247#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9248#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9249 _MG_PLL_DIV1_PORT2)
9250
9251#define _MG_PLL_LF_PORT1 0x168A08
9252#define _MG_PLL_LF_PORT2 0x169A08
9253#define _MG_PLL_LF_PORT3 0x16AA08
9254#define _MG_PLL_LF_PORT4 0x16BA08
9255#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9256#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9257#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9258#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9259#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9260#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9261#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9262 _MG_PLL_LF_PORT2)
9263
9264#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9265#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9266#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9267#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9268#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9269#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9270#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9271#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9272#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9273#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9274#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9275 _MG_PLL_FRAC_LOCK_PORT1, \
9276 _MG_PLL_FRAC_LOCK_PORT2)
9277
9278#define _MG_PLL_SSC_PORT1 0x168A10
9279#define _MG_PLL_SSC_PORT2 0x169A10
9280#define _MG_PLL_SSC_PORT3 0x16AA10
9281#define _MG_PLL_SSC_PORT4 0x16BA10
9282#define MG_PLL_SSC_EN (1 << 28)
9283#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9284#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9285#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9286#define MG_PLL_SSC_FLLEN (1 << 9)
9287#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9288#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9289 _MG_PLL_SSC_PORT2)
9290
9291#define _MG_PLL_BIAS_PORT1 0x168A14
9292#define _MG_PLL_BIAS_PORT2 0x169A14
9293#define _MG_PLL_BIAS_PORT3 0x16AA14
9294#define _MG_PLL_BIAS_PORT4 0x16BA14
9295#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009296#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009297#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009298#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009299#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009300#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009301#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9302#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009303#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009304#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009305#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009306#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009307#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009308#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9309 _MG_PLL_BIAS_PORT2)
9310
9311#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9312#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9313#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9314#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9315#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9316#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9317#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9318#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9319#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9320#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9321 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9322 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9323
Rodrigo Vivia927c922017-06-09 15:26:04 -07009324#define _CNL_DPLL0_CFGCR0 0x6C000
9325#define _CNL_DPLL1_CFGCR0 0x6C080
9326#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9327#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009328#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009329#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9330#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9331#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9332#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9333#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9334#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9335#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9336#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9337#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9338#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009339#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009340#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9341#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9342#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9343
9344#define _CNL_DPLL0_CFGCR1 0x6C004
9345#define _CNL_DPLL1_CFGCR1 0x6C084
9346#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009347#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009348#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009349#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009350#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9351#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009352#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009353#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9354#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9355#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9356#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9357#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009358#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009359#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9360#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9361#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9362#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9363#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9364#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009365#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009366#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9367
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009368#define _ICL_DPLL0_CFGCR0 0x164000
9369#define _ICL_DPLL1_CFGCR0 0x164080
9370#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9371 _ICL_DPLL1_CFGCR0)
9372
9373#define _ICL_DPLL0_CFGCR1 0x164004
9374#define _ICL_DPLL1_CFGCR1 0x164084
9375#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9376 _ICL_DPLL1_CFGCR1)
9377
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309378/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009379#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309380#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9381#define BXT_DE_PLL_RATIO_MASK 0xff
9382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009383#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309384#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9385#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009386#define CNL_CDCLK_PLL_RATIO(x) (x)
9387#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309388
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309389/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009390#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009391#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009392#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9393#define DC_STATE_EN_DC9 (1 << 3)
9394#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309395#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009397#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009398#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9399#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309400
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009401/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9402 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009403#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9404#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009405#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9406#define D_COMP_COMP_FORCE (1 << 8)
9407#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009408
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009409/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009410#define _PIPE_WM_LINETIME_A 0x45270
9411#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009412#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009413#define PIPE_WM_LINETIME_MASK (0x1ff)
9414#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009415#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9416#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009417
9418/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009419#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009420#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9421#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9422#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9423#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9424#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9425#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9426#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9427#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009429#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009430#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9431
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009432#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009433#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9434#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9435#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009436
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009437/* pipe CSC */
9438#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9439#define _PIPE_A_CSC_COEFF_BY 0x49014
9440#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9441#define _PIPE_A_CSC_COEFF_BU 0x4901c
9442#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9443#define _PIPE_A_CSC_COEFF_BV 0x49024
9444#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009445#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9446#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9447#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009448#define _PIPE_A_CSC_PREOFF_HI 0x49030
9449#define _PIPE_A_CSC_PREOFF_ME 0x49034
9450#define _PIPE_A_CSC_PREOFF_LO 0x49038
9451#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9452#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9453#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9454
9455#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9456#define _PIPE_B_CSC_COEFF_BY 0x49114
9457#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9458#define _PIPE_B_CSC_COEFF_BU 0x4911c
9459#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9460#define _PIPE_B_CSC_COEFF_BV 0x49124
9461#define _PIPE_B_CSC_MODE 0x49128
9462#define _PIPE_B_CSC_PREOFF_HI 0x49130
9463#define _PIPE_B_CSC_PREOFF_ME 0x49134
9464#define _PIPE_B_CSC_PREOFF_LO 0x49138
9465#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9466#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9467#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9468
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009469#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9470#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9471#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9472#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9473#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9474#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9475#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9476#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9477#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9478#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9479#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9480#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9481#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009482
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009483/* pipe degamma/gamma LUTs on IVB+ */
9484#define _PAL_PREC_INDEX_A 0x4A400
9485#define _PAL_PREC_INDEX_B 0x4AC00
9486#define _PAL_PREC_INDEX_C 0x4B400
9487#define PAL_PREC_10_12_BIT (0 << 31)
9488#define PAL_PREC_SPLIT_MODE (1 << 31)
9489#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009490#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009491#define _PAL_PREC_DATA_A 0x4A404
9492#define _PAL_PREC_DATA_B 0x4AC04
9493#define _PAL_PREC_DATA_C 0x4B404
9494#define _PAL_PREC_GC_MAX_A 0x4A410
9495#define _PAL_PREC_GC_MAX_B 0x4AC10
9496#define _PAL_PREC_GC_MAX_C 0x4B410
9497#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9498#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9499#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009500#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9501#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9502#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009503
9504#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9505#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9506#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9507#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9508
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009509#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9510#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9511#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9512#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9513#define _PRE_CSC_GAMC_DATA_A 0x4A488
9514#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9515#define _PRE_CSC_GAMC_DATA_C 0x4B488
9516
9517#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9518#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9519
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009520/* pipe CSC & degamma/gamma LUTs on CHV */
9521#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9522#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9523#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9524#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9525#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9526#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9527#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9528#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9529#define CGM_PIPE_MODE_GAMMA (1 << 2)
9530#define CGM_PIPE_MODE_CSC (1 << 1)
9531#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9532
9533#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9534#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9535#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9536#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9537#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9538#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9539#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9540#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9541
9542#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9543#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9544#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9545#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9546#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9547#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9548#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9549#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9550
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009551/* MIPI DSI registers */
9552
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009553#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009554#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009555
Deepak Mbcc65702017-02-17 18:13:34 +05309556#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9557#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9558#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9559#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9560
Madhav Chauhan27efd252018-07-05 18:31:48 +05309561#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9562#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9563#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9564 _ICL_DSI_ESC_CLK_DIV0, \
9565 _ICL_DSI_ESC_CLK_DIV1)
9566#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9567#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9568#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9569 _ICL_DPHY_ESC_CLK_DIV0, \
9570 _ICL_DPHY_ESC_CLK_DIV1)
9571#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9572#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9573#define ICL_ESC_CLK_DIV_MASK 0x1ff
9574#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +05309575#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +05309576
Uma Shankaraec02462017-09-25 19:26:01 +05309577/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9578#define GEN4_TIMESTAMP _MMIO(0x2358)
9579#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9580#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9581
Lionel Landwerlindab91782017-11-10 19:08:44 +00009582#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9583#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9584#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9585#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9586#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9587
Uma Shankaraec02462017-09-25 19:26:01 +05309588#define _PIPE_FRMTMSTMP_A 0x70048
9589#define PIPE_FRMTMSTMP(pipe) \
9590 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9591
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309592/* BXT MIPI clock controls */
9593#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009595#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309596#define BXT_MIPI1_DIV_SHIFT 26
9597#define BXT_MIPI2_DIV_SHIFT 10
9598#define BXT_MIPI_DIV_SHIFT(port) \
9599 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9600 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309601
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309602/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309603#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9604#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309605#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9606 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9607 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309608#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9609#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309610#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9611 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309612 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9613#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009614 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309615/* RX upper control divider to select actual RX clock output from 8x */
9616#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9617#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9618#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9619 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9620 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9621#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9622#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9623#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9624 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9625 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9626#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009627 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309628/* 8/3X divider to select the actual 8/3X clock output from 8x */
9629#define BXT_MIPI1_8X_BY3_SHIFT 19
9630#define BXT_MIPI2_8X_BY3_SHIFT 3
9631#define BXT_MIPI_8X_BY3_SHIFT(port) \
9632 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9633 BXT_MIPI2_8X_BY3_SHIFT)
9634#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9635#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9636#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9637 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9638 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9639#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009640 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309641/* RX lower control divider to select actual RX clock output from 8x */
9642#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9643#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9644#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9645 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9646 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9647#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9648#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9649#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9650 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9651 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9652#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009653 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309654
9655#define RX_DIVIDER_BIT_1_2 0x3
9656#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309657
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309658/* BXT MIPI mode configure */
9659#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9660#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009661#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309662 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9663
9664#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9665#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009666#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309667 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9668
9669#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9670#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009671#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309672 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9673
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009674#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309675#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9676#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9677#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05309678#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309679#define BXT_DSIC_16X_BY2 (1 << 10)
9680#define BXT_DSIC_16X_BY3 (2 << 10)
9681#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009682#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05309683#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309684#define BXT_DSIA_16X_BY2 (1 << 8)
9685#define BXT_DSIA_16X_BY3 (2 << 8)
9686#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009687#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309688#define BXT_DSI_FREQ_SEL_SHIFT 8
9689#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9690
9691#define BXT_DSI_PLL_RATIO_MAX 0x7D
9692#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05309693#define GLK_DSI_PLL_RATIO_MAX 0x6F
9694#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309695#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05309696#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009698#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309699#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9700#define BXT_DSI_PLL_LOCKED (1 << 30)
9701
Jani Nikula3230bf12013-08-27 15:12:16 +03009702#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009703#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009704#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309705
9706 /* BXT port control */
9707#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9708#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009709#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309710
Madhav Chauhan21652f32018-07-05 19:19:34 +05309711/* ICL DSI MODE control */
9712#define _ICL_DSI_IO_MODECTL_0 0x6B094
9713#define _ICL_DSI_IO_MODECTL_1 0x6B894
9714#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
9715 _ICL_DSI_IO_MODECTL_0, \
9716 _ICL_DSI_IO_MODECTL_1)
9717#define COMBO_PHY_MODE_DSI (1 << 0)
9718
Uma Shankar1881a422017-01-25 19:43:23 +05309719#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9720#define STAP_SELECT (1 << 0)
9721
9722#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9723#define HS_IO_CTRL_SELECT (1 << 0)
9724
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009725#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009726#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9727#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05309728#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03009729#define DUAL_LINK_MODE_MASK (1 << 26)
9730#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9731#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009732#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009733#define FLOPPED_HSTX (1 << 23)
9734#define DE_INVERT (1 << 19) /* XXX */
9735#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9736#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9737#define AFE_LATCHOUT (1 << 17)
9738#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009739#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9740#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9741#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9742#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03009743#define CSB_SHIFT 9
9744#define CSB_MASK (3 << 9)
9745#define CSB_20MHZ (0 << 9)
9746#define CSB_10MHZ (1 << 9)
9747#define CSB_40MHZ (2 << 9)
9748#define BANDGAP_MASK (1 << 8)
9749#define BANDGAP_PNW_CIRCUIT (0 << 8)
9750#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009751#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9752#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9753#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9754#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009755#define TEARING_EFFECT_MASK (3 << 2)
9756#define TEARING_EFFECT_OFF (0 << 2)
9757#define TEARING_EFFECT_DSI (1 << 2)
9758#define TEARING_EFFECT_GPIO (2 << 2)
9759#define LANE_CONFIGURATION_SHIFT 0
9760#define LANE_CONFIGURATION_MASK (3 << 0)
9761#define LANE_CONFIGURATION_4LANE (0 << 0)
9762#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9763#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9764
9765#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009766#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009767#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009768#define TEARING_EFFECT_DELAY_SHIFT 0
9769#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9770
9771/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309772#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009773
9774/* MIPI DSI Controller and D-PHY registers */
9775
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309776#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009777#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009778#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03009779#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9780#define ULPS_STATE_MASK (3 << 1)
9781#define ULPS_STATE_ENTER (2 << 1)
9782#define ULPS_STATE_EXIT (1 << 1)
9783#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9784#define DEVICE_READY (1 << 0)
9785
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309786#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009787#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009788#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309789#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009790#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009791#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03009792#define TEARING_EFFECT (1 << 31)
9793#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9794#define GEN_READ_DATA_AVAIL (1 << 29)
9795#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9796#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9797#define RX_PROT_VIOLATION (1 << 26)
9798#define RX_INVALID_TX_LENGTH (1 << 25)
9799#define ACK_WITH_NO_ERROR (1 << 24)
9800#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9801#define LP_RX_TIMEOUT (1 << 22)
9802#define HS_TX_TIMEOUT (1 << 21)
9803#define DPI_FIFO_UNDERRUN (1 << 20)
9804#define LOW_CONTENTION (1 << 19)
9805#define HIGH_CONTENTION (1 << 18)
9806#define TXDSI_VC_ID_INVALID (1 << 17)
9807#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9808#define TXCHECKSUM_ERROR (1 << 15)
9809#define TXECC_MULTIBIT_ERROR (1 << 14)
9810#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9811#define TXFALSE_CONTROL_ERROR (1 << 12)
9812#define RXDSI_VC_ID_INVALID (1 << 11)
9813#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9814#define RXCHECKSUM_ERROR (1 << 9)
9815#define RXECC_MULTIBIT_ERROR (1 << 8)
9816#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9817#define RXFALSE_CONTROL_ERROR (1 << 6)
9818#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9819#define RX_LP_TX_SYNC_ERROR (1 << 4)
9820#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9821#define RXEOT_SYNC_ERROR (1 << 2)
9822#define RXSOT_SYNC_ERROR (1 << 1)
9823#define RXSOT_ERROR (1 << 0)
9824
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309825#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009826#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009827#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03009828#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9829#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9830#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9831#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9832#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9833#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9834#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9835#define VID_MODE_FORMAT_MASK (0xf << 7)
9836#define VID_MODE_NOT_SUPPORTED (0 << 7)
9837#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02009838#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9839#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03009840#define VID_MODE_FORMAT_RGB888 (4 << 7)
9841#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9842#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9843#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9844#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9845#define DATA_LANES_PRG_REG_SHIFT 0
9846#define DATA_LANES_PRG_REG_MASK (7 << 0)
9847
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309848#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009849#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009850#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009851#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9852
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309853#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009854#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009855#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009856#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9857
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309858#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009859#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009860#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009861#define TURN_AROUND_TIMEOUT_MASK 0x3f
9862
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309863#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009864#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009865#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03009866#define DEVICE_RESET_TIMER_MASK 0xffff
9867
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309868#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009869#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009870#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03009871#define VERTICAL_ADDRESS_SHIFT 16
9872#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9873#define HORIZONTAL_ADDRESS_SHIFT 0
9874#define HORIZONTAL_ADDRESS_MASK 0xffff
9875
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309876#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009877#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009878#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009879#define DBI_FIFO_EMPTY_HALF (0 << 0)
9880#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9881#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9882
9883/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309884#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009885#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009886#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009887
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309888#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009889#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009890#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009891
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309892#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009893#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009894#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009895
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309896#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009897#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009898#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009899
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309900#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009901#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009902#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009903
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309904#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009905#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009906#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009907
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309908#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009909#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009910#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009911
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309912#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009913#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009914#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309915
Jani Nikula3230bf12013-08-27 15:12:16 +03009916/* regs above are bits 15:0 */
9917
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309918#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009919#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009920#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009921#define DPI_LP_MODE (1 << 6)
9922#define BACKLIGHT_OFF (1 << 5)
9923#define BACKLIGHT_ON (1 << 4)
9924#define COLOR_MODE_OFF (1 << 3)
9925#define COLOR_MODE_ON (1 << 2)
9926#define TURN_ON (1 << 1)
9927#define SHUTDOWN (1 << 0)
9928
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309929#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009930#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009931#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009932#define COMMAND_BYTE_SHIFT 0
9933#define COMMAND_BYTE_MASK (0x3f << 0)
9934
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309935#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009936#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009937#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009938#define MASTER_INIT_TIMER_SHIFT 0
9939#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9940
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309941#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009942#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009943#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009944 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009945#define MAX_RETURN_PKT_SIZE_SHIFT 0
9946#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9947
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309948#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009949#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009950#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009951#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9952#define DISABLE_VIDEO_BTA (1 << 3)
9953#define IP_TG_CONFIG (1 << 2)
9954#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9955#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9956#define VIDEO_MODE_BURST (3 << 0)
9957
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309958#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009959#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009960#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03009961#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9962#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03009963#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9964#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9965#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9966#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9967#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9968#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9969#define CLOCKSTOP (1 << 1)
9970#define EOT_DISABLE (1 << 0)
9971
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309972#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009973#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009974#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03009975#define LP_BYTECLK_SHIFT 0
9976#define LP_BYTECLK_MASK (0xffff << 0)
9977
Deepak Mb426f982017-02-17 18:13:30 +05309978#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9979#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9980#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9981
9982#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9983#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9984#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9985
Jani Nikula3230bf12013-08-27 15:12:16 +03009986/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309987#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009988#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009989#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009990
9991/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309992#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009993#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009994#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009995
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309996#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009997#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009998#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309999#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010000#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010001#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010002#define LONG_PACKET_WORD_COUNT_SHIFT 8
10003#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10004#define SHORT_PACKET_PARAM_SHIFT 8
10005#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10006#define VIRTUAL_CHANNEL_SHIFT 6
10007#define VIRTUAL_CHANNEL_MASK (3 << 6)
10008#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010009#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010010/* data type values, see include/video/mipi_display.h */
10011
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010012#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010013#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010014#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010015#define DPI_FIFO_EMPTY (1 << 28)
10016#define DBI_FIFO_EMPTY (1 << 27)
10017#define LP_CTRL_FIFO_EMPTY (1 << 26)
10018#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10019#define LP_CTRL_FIFO_FULL (1 << 24)
10020#define HS_CTRL_FIFO_EMPTY (1 << 18)
10021#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10022#define HS_CTRL_FIFO_FULL (1 << 16)
10023#define LP_DATA_FIFO_EMPTY (1 << 10)
10024#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10025#define LP_DATA_FIFO_FULL (1 << 8)
10026#define HS_DATA_FIFO_EMPTY (1 << 2)
10027#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10028#define HS_DATA_FIFO_FULL (1 << 0)
10029
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010030#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010031#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010032#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010033#define DBI_HS_LP_MODE_MASK (1 << 0)
10034#define DBI_LP_MODE (1 << 0)
10035#define DBI_HS_MODE (0 << 0)
10036
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010037#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010038#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010039#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010040#define EXIT_ZERO_COUNT_SHIFT 24
10041#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10042#define TRAIL_COUNT_SHIFT 16
10043#define TRAIL_COUNT_MASK (0x1f << 16)
10044#define CLK_ZERO_COUNT_SHIFT 8
10045#define CLK_ZERO_COUNT_MASK (0xff << 8)
10046#define PREPARE_COUNT_SHIFT 0
10047#define PREPARE_COUNT_MASK (0x3f << 0)
10048
10049/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010050#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010051#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010052#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010054#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10055#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10056#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010057#define LP_HS_SSW_CNT_SHIFT 16
10058#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10059#define HS_LP_PWR_SW_CNT_SHIFT 0
10060#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10061
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010062#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010063#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010064#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010065#define STOP_STATE_STALL_COUNTER_SHIFT 0
10066#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10067
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010068#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010069#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010070#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010071#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010072#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010073#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010074#define RX_CONTENTION_DETECTED (1 << 0)
10075
10076/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010077#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010078#define DBI_TYPEC_ENABLE (1 << 31)
10079#define DBI_TYPEC_WIP (1 << 30)
10080#define DBI_TYPEC_OPTION_SHIFT 28
10081#define DBI_TYPEC_OPTION_MASK (3 << 28)
10082#define DBI_TYPEC_FREQ_SHIFT 24
10083#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10084#define DBI_TYPEC_OVERRIDE (1 << 8)
10085#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10086#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10087
10088
10089/* MIPI adapter registers */
10090
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010091#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010092#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010093#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010094#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10095#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10096#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10097#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10098#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10099#define READ_REQUEST_PRIORITY_SHIFT 3
10100#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10101#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10102#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10103#define RGB_FLIP_TO_BGR (1 << 2)
10104
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010105#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010106#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010107#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010108#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10109#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10110#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10111#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10112#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10113#define GLK_LP_WAKE (1 << 22)
10114#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10115#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10116#define GLK_FIREWALL_ENABLE (1 << 16)
10117#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10118#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10119#define BXT_DSC_ENABLE (1 << 3)
10120#define BXT_RGB_FLIP (1 << 2)
10121#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10122#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010123
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010124#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010125#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010126#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010127#define DATA_MEM_ADDRESS_SHIFT 5
10128#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10129#define DATA_VALID (1 << 0)
10130
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010131#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010132#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010133#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010134#define DATA_LENGTH_SHIFT 0
10135#define DATA_LENGTH_MASK (0xfffff << 0)
10136
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010137#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010138#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010139#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010140#define COMMAND_MEM_ADDRESS_SHIFT 5
10141#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10142#define AUTO_PWG_ENABLE (1 << 2)
10143#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10144#define COMMAND_VALID (1 << 0)
10145
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010146#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010147#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010148#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010149#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10150#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10151
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010152#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010153#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010154#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010155
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010156#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010157#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010158#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010159#define READ_DATA_VALID(n) (1 << (n))
10160
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010161/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +000010162#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10163#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010164
Peter Antoine3bbaba02015-07-10 20:13:11 +030010165/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010166#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010168#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10169#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10170#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10171#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10172#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010173/* Media decoder 2 MOCS registers */
10174#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010175
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010176#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10177#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10178#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10179#define PMFLUSHDONE_LNEBLK (1 << 22)
10180
Tim Gored5165eb2016-02-04 11:49:34 +000010181/* gamt regs */
10182#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10183#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10184#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10185#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10186#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10187
Ville Syrjälä93564042017-08-24 22:10:51 +030010188#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10189#define MMCD_PCLA (1 << 31)
10190#define MMCD_HOTSPOT_EN (1 << 27)
10191
Paulo Zanoniad186f32018-02-05 13:40:43 -020010192#define _ICL_PHY_MISC_A 0x64C00
10193#define _ICL_PHY_MISC_B 0x64C04
10194#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10195 _ICL_PHY_MISC_B)
10196#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10197
Jesse Barnes585fb112008-07-29 11:54:06 -070010198#endif /* _I915_REG_H_ */