blob: 1a07bce0bd229badf57f817ddb9bf3cc7c70cd2d [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200120 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
Jani Nikula739f3ab2019-01-16 11:15:19 +0200127static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200142#define VLV_DISPLAY_BASE 0x180000
143#define VLV_MIPI_BASE VLV_DISPLAY_BASE
144#define BXT_MIPI_BASE 0x60000
145
146#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
147
Jani Nikulae67005e2018-06-29 13:20:39 +0300148/*
149 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
150 * numbers, pick the 0-based __index'th value.
151 *
152 * Always prefer this over _PICK() if the numbers are evenly spaced.
153 */
154#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
155
156/*
157 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
158 *
159 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
160 */
Jani Nikulace646452017-01-27 17:57:06 +0200161#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
162
Jani Nikulae67005e2018-06-29 13:20:39 +0300163/*
164 * Named helper wrappers around _PICK_EVEN() and _PICK().
165 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200166#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
167#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
168#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
169#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
171
172#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
173#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
174#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
175#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
176#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
177
178#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
179
180#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
181#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
182#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300183
Jani Nikulaa7c01492018-10-31 13:04:53 +0200184/*
185 * Device info offset array based helpers for groups of registers with unevenly
186 * spaced base offsets.
187 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200188#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
189 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200190 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200191#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
192 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200193 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200194#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
195 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200196 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200197
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100198#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000199#define _MASKED_FIELD(mask, value) ({ \
200 if (__builtin_constant_p(mask)) \
201 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
202 if (__builtin_constant_p(value)) \
203 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
204 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
205 BUILD_BUG_ON_MSG((value) & ~(mask), \
206 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100207 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000208#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
209#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
210
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000211/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000212
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000213#define RCS_HW 0
214#define VCS_HW 1
215#define BCS_HW 2
216#define VECS_HW 3
217#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200218#define VCS3_HW 6
219#define VCS4_HW 7
220#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200221
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700222/* Engine class */
223
224#define RENDER_CLASS 0
225#define VIDEO_DECODE_CLASS 1
226#define VIDEO_ENHANCEMENT_CLASS 2
227#define COPY_ENGINE_CLASS 3
228#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000229#define MAX_ENGINE_CLASS 4
230
Oscar Mateod02b98b2018-04-05 17:00:50 +0300231#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200232#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700233
Jesse Barnes585fb112008-07-29 11:54:06 -0700234/* PCI config space */
235
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300236#define MCHBAR_I915 0x44
237#define MCHBAR_I965 0x48
238#define MCHBAR_SIZE (4 * 4096)
239
240#define DEVEN 0x54
241#define DEVEN_MCHBAR_EN (1 << 28)
242
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300243/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300244
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300245#define HPLLCC 0xc0 /* 85x only */
246#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700247#define GC_CLOCK_133_200 (0 << 0)
248#define GC_CLOCK_100_200 (1 << 0)
249#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300250#define GC_CLOCK_133_266 (3 << 0)
251#define GC_CLOCK_133_200_2 (4 << 0)
252#define GC_CLOCK_133_266_2 (5 << 0)
253#define GC_CLOCK_166_266 (6 << 0)
254#define GC_CLOCK_166_250 (7 << 0)
255
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300256#define I915_GDRST 0xc0 /* PCI config register */
257#define GRDOM_FULL (0 << 2)
258#define GRDOM_RENDER (1 << 2)
259#define GRDOM_MEDIA (3 << 2)
260#define GRDOM_MASK (3 << 2)
261#define GRDOM_RESET_STATUS (1 << 1)
262#define GRDOM_RESET_ENABLE (1 << 0)
263
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200264/* BSpec only has register offset, PCI device and bit found empirically */
265#define I830_CLOCK_GATE 0xc8 /* device 0 */
266#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
267
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300268#define GCDGMBUS 0xcc
269
Jesse Barnesf97108d2010-01-29 11:27:07 -0800270#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700271#define GCFGC 0xf0 /* 915+ only */
272#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
273#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100274#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200275#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
276#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
277#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
278#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
279#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
280#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700281#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700282#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
283#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
284#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
285#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
286#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
287#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
288#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
289#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
290#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
291#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
292#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
293#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
294#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
295#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
296#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
297#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
298#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
299#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
300#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100301
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300302#define ASLE 0xe4
303#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700304
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300305#define SWSCI 0xe8
306#define SWSCI_SCISEL (1 << 15)
307#define SWSCI_GSSCIE (1 << 0)
308
309#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
310
Jesse Barnes585fb112008-07-29 11:54:06 -0700311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200312#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700313#define ILK_GRDOM_FULL (0 << 1)
314#define ILK_GRDOM_RENDER (1 << 1)
315#define ILK_GRDOM_MEDIA (3 << 1)
316#define ILK_GRDOM_MASK (3 << 1)
317#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700320#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700321#define GEN6_MBC_SNPCR_MASK (3 << 21)
322#define GEN6_MBC_SNPCR_MAX (0 << 21)
323#define GEN6_MBC_SNPCR_MED (1 << 21)
324#define GEN6_MBC_SNPCR_LOW (2 << 21)
325#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200327#define VLV_G3DCTL _MMIO(0x9024)
328#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200330#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100331#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
332#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
333#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
334#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
335#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
336
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200337#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800338#define GEN6_GRDOM_FULL (1 << 0)
339#define GEN6_GRDOM_RENDER (1 << 1)
340#define GEN6_GRDOM_MEDIA (1 << 2)
341#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200342#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100343#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200344#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300345/* GEN11 changed all bit defs except for FULL & RENDER */
346#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
347#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
348#define GEN11_GRDOM_BLT (1 << 2)
349#define GEN11_GRDOM_GUC (1 << 3)
350#define GEN11_GRDOM_MEDIA (1 << 5)
351#define GEN11_GRDOM_MEDIA2 (1 << 6)
352#define GEN11_GRDOM_MEDIA3 (1 << 7)
353#define GEN11_GRDOM_MEDIA4 (1 << 8)
354#define GEN11_GRDOM_VECS (1 << 13)
355#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000356#define GEN11_GRDOM_SFC0 (1 << 17)
357#define GEN11_GRDOM_SFC1 (1 << 18)
358
359#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
360#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
361
362#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
363#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
364#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
365#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
366#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
367
368#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
369#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
370#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
371#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
372#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
373#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800374
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700375#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
376#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
377#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100378#define PP_DIR_DCLV_2G 0xffffffff
379
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700380#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
381#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200383#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600384#define GEN8_RPCS_ENABLE (1 << 31)
385#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
386#define GEN8_RPCS_S_CNT_SHIFT 15
387#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100388#define GEN11_RPCS_S_CNT_SHIFT 12
389#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600390#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
391#define GEN8_RPCS_SS_CNT_SHIFT 8
392#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
393#define GEN8_RPCS_EU_MAX_SHIFT 4
394#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
395#define GEN8_RPCS_EU_MIN_SHIFT 0
396#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
397
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100398#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
399/* HSW only */
400#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
401#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
402#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
403#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
404/* HSW+ */
405#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
406#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
407#define HSW_RCS_INHIBIT (1 << 8)
408/* Gen8 */
409#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
410#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
411#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
412#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
413#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
414#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
415#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
416#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
417#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
418#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200420#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700421#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
422#define ECOCHK_SNB_BIT (1 << 10)
423#define ECOCHK_DIS_TLB (1 << 8)
424#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
425#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
426#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
427#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
428#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
429#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
430#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
431#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200433#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700434#define ECOBITS_SNB_BIT (1 << 13)
435#define ECOBITS_PPGTT_CACHE64B (3 << 8)
436#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200438#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700439#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200441#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300442#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
443#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
444#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
445#define GEN6_STOLEN_RESERVED_1M (0 << 4)
446#define GEN6_STOLEN_RESERVED_512K (1 << 4)
447#define GEN6_STOLEN_RESERVED_256K (2 << 4)
448#define GEN6_STOLEN_RESERVED_128K (3 << 4)
449#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
450#define GEN7_STOLEN_RESERVED_1M (0 << 5)
451#define GEN7_STOLEN_RESERVED_256K (1 << 5)
452#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
453#define GEN8_STOLEN_RESERVED_1M (0 << 7)
454#define GEN8_STOLEN_RESERVED_2M (1 << 7)
455#define GEN8_STOLEN_RESERVED_4M (2 << 7)
456#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200457#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700458#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200459
Jesse Barnes585fb112008-07-29 11:54:06 -0700460/* VGA stuff */
461
462#define VGA_ST01_MDA 0x3ba
463#define VGA_ST01_CGA 0x3da
464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200465#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700466#define VGA_MSR_WRITE 0x3c2
467#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700468#define VGA_MSR_MEM_EN (1 << 1)
469#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700470
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300471#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100472#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300473#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700474
475#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700476#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700477#define VGA_AR_DATA_WRITE 0x3c0
478#define VGA_AR_DATA_READ 0x3c1
479
480#define VGA_GR_INDEX 0x3ce
481#define VGA_GR_DATA 0x3cf
482/* GR05 */
483#define VGA_GR_MEM_READ_MODE_SHIFT 3
484#define VGA_GR_MEM_READ_MODE_PLANE 1
485/* GR06 */
486#define VGA_GR_MEM_MODE_MASK 0xc
487#define VGA_GR_MEM_MODE_SHIFT 2
488#define VGA_GR_MEM_A0000_AFFFF 0
489#define VGA_GR_MEM_A0000_BFFFF 1
490#define VGA_GR_MEM_B0000_B7FFF 2
491#define VGA_GR_MEM_B0000_BFFFF 3
492
493#define VGA_DACMASK 0x3c6
494#define VGA_DACRX 0x3c7
495#define VGA_DACWX 0x3c8
496#define VGA_DACDATA 0x3c9
497
498#define VGA_CR_INDEX_MDA 0x3b4
499#define VGA_CR_DATA_MDA 0x3b5
500#define VGA_CR_INDEX_CGA 0x3d4
501#define VGA_CR_DATA_CGA 0x3d5
502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200503#define MI_PREDICATE_SRC0 _MMIO(0x2400)
504#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
505#define MI_PREDICATE_SRC1 _MMIO(0x2408)
506#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200508#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700509#define LOWER_SLICE_ENABLED (1 << 0)
510#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300511
Jesse Barnes585fb112008-07-29 11:54:06 -0700512/*
Brad Volkin5947de92014-02-18 10:15:50 -0800513 * Registers used only by the command parser
514 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200515#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200517#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
518#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
519#define HS_INVOCATION_COUNT _MMIO(0x2300)
520#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
521#define DS_INVOCATION_COUNT _MMIO(0x2308)
522#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
523#define IA_VERTICES_COUNT _MMIO(0x2310)
524#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
525#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
526#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
527#define VS_INVOCATION_COUNT _MMIO(0x2320)
528#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
529#define GS_INVOCATION_COUNT _MMIO(0x2328)
530#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
531#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
532#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
533#define CL_INVOCATION_COUNT _MMIO(0x2338)
534#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
535#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
536#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
537#define PS_INVOCATION_COUNT _MMIO(0x2348)
538#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
539#define PS_DEPTH_COUNT _MMIO(0x2350)
540#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800541
542/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
544#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
547#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200549#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
550#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
551#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
552#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
553#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
554#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
557#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
558#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700559
Jordan Justen1b850662016-03-06 23:30:29 -0800560/* There are the 16 64-bit CS General Purpose Registers */
561#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
562#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
563
Robert Bragga9417952016-11-07 19:49:48 +0000564#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000565#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
566#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
567#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700568#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
569#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
570#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
571#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
572#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
573#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
574#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
575#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
576#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000577#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700578#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
579#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000580
581#define GEN8_OACTXID _MMIO(0x2364)
582
Robert Bragg19f81df2017-06-13 12:23:03 +0100583#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700584#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
585#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
586#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
587#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100588
Robert Braggd7965152016-11-07 19:49:52 +0000589#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700590#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
591#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
592#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
593#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000594#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700595#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
596#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000597
598#define GEN8_OACTXCONTROL _MMIO(0x2360)
599#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
600#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700601#define GEN8_OA_TIMER_ENABLE (1 << 1)
602#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000603
604#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700605#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
606#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
607#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
608#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000609
Robert Bragg19f81df2017-06-13 12:23:03 +0100610#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000611#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100612#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000613
614#define GEN7_OASTATUS1 _MMIO(0x2364)
615#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700616#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
617#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
618#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000619
620#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100621#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
622#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000623
624#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700625#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
626#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
627#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
628#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000629
630#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100631#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000632#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100633#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000634
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700635#define OABUFFER_SIZE_128K (0 << 3)
636#define OABUFFER_SIZE_256K (1 << 3)
637#define OABUFFER_SIZE_512K (2 << 3)
638#define OABUFFER_SIZE_1M (3 << 3)
639#define OABUFFER_SIZE_2M (4 << 3)
640#define OABUFFER_SIZE_4M (5 << 3)
641#define OABUFFER_SIZE_8M (6 << 3)
642#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000643
Robert Bragg19f81df2017-06-13 12:23:03 +0100644/*
645 * Flexible, Aggregate EU Counter Registers.
646 * Note: these aren't contiguous
647 */
Robert Braggd7965152016-11-07 19:49:52 +0000648#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100649#define EU_PERF_CNTL1 _MMIO(0xe558)
650#define EU_PERF_CNTL2 _MMIO(0xe658)
651#define EU_PERF_CNTL3 _MMIO(0xe758)
652#define EU_PERF_CNTL4 _MMIO(0xe45c)
653#define EU_PERF_CNTL5 _MMIO(0xe55c)
654#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000655
Robert Braggd7965152016-11-07 19:49:52 +0000656/*
657 * OA Boolean state
658 */
659
Robert Braggd7965152016-11-07 19:49:52 +0000660#define OASTARTTRIG1 _MMIO(0x2710)
661#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
662#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
663
664#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700665#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
666#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
667#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
668#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
669#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
670#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
671#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
672#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
673#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
674#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
675#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
676#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
677#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
678#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
679#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
680#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
681#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
682#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
683#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
684#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
685#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
686#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
687#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
688#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
689#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
690#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
691#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
692#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
693#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000694
695#define OASTARTTRIG3 _MMIO(0x2718)
696#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
697#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
698#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
699#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
700#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
701#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
702#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
703#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
704#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
705
706#define OASTARTTRIG4 _MMIO(0x271c)
707#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
708#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
709#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
710#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
711#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
712#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
713#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
714#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
715#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
716
717#define OASTARTTRIG5 _MMIO(0x2720)
718#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
719#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
720
721#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700722#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
723#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
724#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
725#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
726#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
727#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
728#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
729#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
730#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
731#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
732#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
733#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
734#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
735#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
736#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
737#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
738#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
739#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
740#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
741#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
742#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
743#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
744#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
745#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
746#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
747#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
748#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
749#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
750#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000751
752#define OASTARTTRIG7 _MMIO(0x2728)
753#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
754#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
755#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
756#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
757#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
758#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
759#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
760#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
761#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
762
763#define OASTARTTRIG8 _MMIO(0x272c)
764#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
765#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
766#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
767#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
768#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
769#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
770#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
771#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
772#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
773
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100774#define OAREPORTTRIG1 _MMIO(0x2740)
775#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
776#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
777
778#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700779#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
780#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
781#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
782#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
783#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
784#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
785#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
786#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
787#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
788#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
789#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
790#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
791#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
792#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
793#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
794#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
795#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
796#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
797#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
798#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
799#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
800#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
801#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
802#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
803#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100804
805#define OAREPORTTRIG3 _MMIO(0x2748)
806#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
807#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
808#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
809#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
810#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
811#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
812#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
813#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
814#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
815
816#define OAREPORTTRIG4 _MMIO(0x274c)
817#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
818#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
819#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
820#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
821#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
822#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
823#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
824#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
825#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
826
827#define OAREPORTTRIG5 _MMIO(0x2750)
828#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
829#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
830
831#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700832#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
833#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
834#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
835#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
836#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
837#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
838#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
839#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
840#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
841#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
842#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
843#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
844#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
845#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
846#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
847#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
848#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
849#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
850#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
851#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
852#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
853#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
854#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
855#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
856#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100857
858#define OAREPORTTRIG7 _MMIO(0x2758)
859#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
860#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
861#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
862#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
863#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
864#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
865#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
866#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
867#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
868
869#define OAREPORTTRIG8 _MMIO(0x275c)
870#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
871#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
872#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
873#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
874#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
875#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
876#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
877#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
878#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
879
Robert Braggd7965152016-11-07 19:49:52 +0000880/* CECX_0 */
881#define OACEC_COMPARE_LESS_OR_EQUAL 6
882#define OACEC_COMPARE_NOT_EQUAL 5
883#define OACEC_COMPARE_LESS_THAN 4
884#define OACEC_COMPARE_GREATER_OR_EQUAL 3
885#define OACEC_COMPARE_EQUAL 2
886#define OACEC_COMPARE_GREATER_THAN 1
887#define OACEC_COMPARE_ANY_EQUAL 0
888
889#define OACEC_COMPARE_VALUE_MASK 0xffff
890#define OACEC_COMPARE_VALUE_SHIFT 3
891
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700892#define OACEC_SELECT_NOA (0 << 19)
893#define OACEC_SELECT_PREV (1 << 19)
894#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000895
896/* CECX_1 */
897#define OACEC_MASK_MASK 0xffff
898#define OACEC_CONSIDERATIONS_MASK 0xffff
899#define OACEC_CONSIDERATIONS_SHIFT 16
900
901#define OACEC0_0 _MMIO(0x2770)
902#define OACEC0_1 _MMIO(0x2774)
903#define OACEC1_0 _MMIO(0x2778)
904#define OACEC1_1 _MMIO(0x277c)
905#define OACEC2_0 _MMIO(0x2780)
906#define OACEC2_1 _MMIO(0x2784)
907#define OACEC3_0 _MMIO(0x2788)
908#define OACEC3_1 _MMIO(0x278c)
909#define OACEC4_0 _MMIO(0x2790)
910#define OACEC4_1 _MMIO(0x2794)
911#define OACEC5_0 _MMIO(0x2798)
912#define OACEC5_1 _MMIO(0x279c)
913#define OACEC6_0 _MMIO(0x27a0)
914#define OACEC6_1 _MMIO(0x27a4)
915#define OACEC7_0 _MMIO(0x27a8)
916#define OACEC7_1 _MMIO(0x27ac)
917
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100918/* OA perf counters */
919#define OA_PERFCNT1_LO _MMIO(0x91B8)
920#define OA_PERFCNT1_HI _MMIO(0x91BC)
921#define OA_PERFCNT2_LO _MMIO(0x91C0)
922#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000923#define OA_PERFCNT3_LO _MMIO(0x91C8)
924#define OA_PERFCNT3_HI _MMIO(0x91CC)
925#define OA_PERFCNT4_LO _MMIO(0x91D8)
926#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100927
928#define OA_PERFMATRIX_LO _MMIO(0x91C8)
929#define OA_PERFMATRIX_HI _MMIO(0x91CC)
930
931/* RPM unit config (Gen8+) */
932#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000933#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
934#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
935#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
936#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200937#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
938#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
939#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
940#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
941#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
942#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000943#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
944#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
945
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100946#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000947#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100948
Lionel Landwerlindab91782017-11-10 19:08:44 +0000949/* GPM unit config (Gen9+) */
950#define CTC_MODE _MMIO(0xA26C)
951#define CTC_SOURCE_PARAMETER_MASK 1
952#define CTC_SOURCE_CRYSTAL_CLOCK 0
953#define CTC_SOURCE_DIVIDE_LOGIC 1
954#define CTC_SHIFT_PARAMETER_SHIFT 1
955#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
956
Lionel Landwerlin58885762017-11-10 19:08:42 +0000957/* RCP unit config (Gen8+) */
958#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100959
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000960/* NOA (HSW) */
961#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
962#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
963#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
964#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
965#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
966#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
967#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
968#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
969#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
970#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
971
972#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
973
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100974/* NOA (Gen8+) */
975#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
976
977#define MICRO_BP0_0 _MMIO(0x9800)
978#define MICRO_BP0_2 _MMIO(0x9804)
979#define MICRO_BP0_1 _MMIO(0x9808)
980
981#define MICRO_BP1_0 _MMIO(0x980C)
982#define MICRO_BP1_2 _MMIO(0x9810)
983#define MICRO_BP1_1 _MMIO(0x9814)
984
985#define MICRO_BP2_0 _MMIO(0x9818)
986#define MICRO_BP2_2 _MMIO(0x981C)
987#define MICRO_BP2_1 _MMIO(0x9820)
988
989#define MICRO_BP3_0 _MMIO(0x9824)
990#define MICRO_BP3_2 _MMIO(0x9828)
991#define MICRO_BP3_1 _MMIO(0x982C)
992
993#define MICRO_BP_TRIGGER _MMIO(0x9830)
994#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
995#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
996#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
997
998#define GDT_CHICKEN_BITS _MMIO(0x9840)
999#define GT_NOA_ENABLE 0x00000080
1000
1001#define NOA_DATA _MMIO(0x986C)
1002#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001003
Brad Volkin220375a2014-02-18 10:15:51 -08001004#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1005#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001006#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001007
Brad Volkin5947de92014-02-18 10:15:50 -08001008/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001009 * Reset registers
1010 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001011#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001012#define DEBUG_RESET_FULL (1 << 7)
1013#define DEBUG_RESET_RENDER (1 << 8)
1014#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001015
Jesse Barnes57f350b2012-03-28 13:39:25 -07001016/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001017 * IOSF sideband
1018 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001020#define IOSF_DEVFN_SHIFT 24
1021#define IOSF_OPCODE_SHIFT 16
1022#define IOSF_PORT_SHIFT 8
1023#define IOSF_BYTE_ENABLES_SHIFT 4
1024#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001025#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001026#define IOSF_PORT_BUNIT 0x03
1027#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001028#define IOSF_PORT_NC 0x11
1029#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001030#define IOSF_PORT_GPIO_NC 0x13
1031#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001032#define IOSF_PORT_DPIO_2 0x1a
1033#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001034#define IOSF_PORT_GPIO_SC 0x48
1035#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001036#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001037#define CHV_IOSF_PORT_GPIO_N 0x13
1038#define CHV_IOSF_PORT_GPIO_SE 0x48
1039#define CHV_IOSF_PORT_GPIO_E 0xa8
1040#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1042#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001043
Jesse Barnes30a970c2013-11-04 13:48:12 -08001044/* See configdb bunit SB addr map */
1045#define BUNIT_REG_BISOC 0x11
1046
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001047#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001048#define DSPFREQSTAT_SHIFT_CHV 24
1049#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1050#define DSPFREQGUAR_SHIFT_CHV 8
1051#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001052#define DSPFREQSTAT_SHIFT 30
1053#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1054#define DSPFREQGUAR_SHIFT 14
1055#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001056#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1057#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1058#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001059#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1060#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1061#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1062#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1063#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1064#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1065#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1066#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1067#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1068#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1069#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1070#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001071
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001072/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001073 * i915_power_well_id:
1074 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001075 * IDs used to look up power wells. Power wells accessed directly bypassing
1076 * the power domains framework must be assigned a unique ID. The rest of power
1077 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001078 */
1079enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001080 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001081
Imre Deak2183b492018-08-06 12:58:41 +03001082 VLV_DISP_PW_DISP2D,
1083 BXT_DISP_PW_DPIO_CMN_A,
1084 VLV_DISP_PW_DPIO_CMN_BC,
1085 GLK_DISP_PW_DPIO_CMN_C,
1086 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001087 HSW_DISP_PW_GLOBAL,
1088 SKL_DISP_PW_MISC_IO,
1089 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001090 SKL_DISP_PW_2,
1091};
1092
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001093#define PUNIT_REG_PWRGT_CTRL 0x60
1094#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001095#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1096#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1097#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1098#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1099#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1100
1101#define PUNIT_PWGT_IDX_RENDER 0
1102#define PUNIT_PWGT_IDX_MEDIA 1
1103#define PUNIT_PWGT_IDX_DISP2D 3
1104#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1105#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1106#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1107#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1108#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1109#define PUNIT_PWGT_IDX_DPIO_RX0 10
1110#define PUNIT_PWGT_IDX_DPIO_RX1 11
1111#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001112
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001113#define PUNIT_REG_GPU_LFM 0xd3
1114#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1115#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001116#define GPLLENABLE (1 << 4)
1117#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001118#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001119#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001120
1121#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1122#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1123
Deepak S095acd52015-01-17 11:05:59 +05301124#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1125#define FB_GFX_FREQ_FUSE_MASK 0xff
1126#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1127#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1128#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1129
1130#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1131#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1132
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001133#define PUNIT_REG_DDR_SETUP2 0x139
1134#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1135#define FORCE_DDR_LOW_FREQ (1 << 1)
1136#define FORCE_DDR_HIGH_FREQ (1 << 0)
1137
Deepak S2b6b3a02014-05-27 15:59:30 +05301138#define PUNIT_GPU_STATUS_REG 0xdb
1139#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1140#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1141#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1142#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1143
1144#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1145#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1146#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1147
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001148#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1149#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1150#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1151#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1152#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1153#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1154#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1155#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1156#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1157#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1158
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001159#define VLV_TURBO_SOC_OVERRIDE 0x04
1160#define VLV_OVERRIDE_EN 1
1161#define VLV_SOC_TDP_EN (1 << 1)
1162#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1163#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301164
ymohanmabe4fc042013-08-27 23:40:56 +03001165/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001166#define CCK_FUSE_REG 0x8
1167#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001168#define CCK_REG_DSI_PLL_FUSE 0x44
1169#define CCK_REG_DSI_PLL_CONTROL 0x48
1170#define DSI_PLL_VCO_EN (1 << 31)
1171#define DSI_PLL_LDO_GATE (1 << 30)
1172#define DSI_PLL_P1_POST_DIV_SHIFT 17
1173#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1174#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1175#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1176#define DSI_PLL_MUX_MASK (3 << 9)
1177#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1178#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1179#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1180#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1181#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1182#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1183#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1184#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1185#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1186#define DSI_PLL_LOCK (1 << 0)
1187#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1188#define DSI_PLL_LFSR (1 << 31)
1189#define DSI_PLL_FRACTION_EN (1 << 30)
1190#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1191#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1192#define DSI_PLL_USYNC_CNT_SHIFT 18
1193#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1194#define DSI_PLL_N1_DIV_SHIFT 16
1195#define DSI_PLL_N1_DIV_MASK (3 << 16)
1196#define DSI_PLL_M1_DIV_SHIFT 0
1197#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001198#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001199#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001200#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001201#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001202#define CCK_TRUNK_FORCE_ON (1 << 17)
1203#define CCK_TRUNK_FORCE_OFF (1 << 16)
1204#define CCK_FREQUENCY_STATUS (0x1f << 8)
1205#define CCK_FREQUENCY_STATUS_SHIFT 8
1206#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001207
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001208/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001209#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001211#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001212#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1213#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1214#define DPIO_SFR_BYPASS (1 << 1)
1215#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001216
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001217#define DPIO_PHY(pipe) ((pipe) >> 1)
1218#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1219
Daniel Vetter598fac62013-04-18 22:01:46 +02001220/*
1221 * Per pipe/PLL DPIO regs
1222 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001223#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001224#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001225#define DPIO_POST_DIV_DAC 0
1226#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1227#define DPIO_POST_DIV_LVDS1 2
1228#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001229#define DPIO_K_SHIFT (24) /* 4 bits */
1230#define DPIO_P1_SHIFT (21) /* 3 bits */
1231#define DPIO_P2_SHIFT (16) /* 5 bits */
1232#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001233#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001234#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1235#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001236#define _VLV_PLL_DW3_CH1 0x802c
1237#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001238
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001239#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001240#define DPIO_REFSEL_OVERRIDE 27
1241#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1242#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1243#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301244#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001245#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1246#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001247#define _VLV_PLL_DW5_CH1 0x8034
1248#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001249
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001250#define _VLV_PLL_DW7_CH0 0x801c
1251#define _VLV_PLL_DW7_CH1 0x803c
1252#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001253
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001254#define _VLV_PLL_DW8_CH0 0x8040
1255#define _VLV_PLL_DW8_CH1 0x8060
1256#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001257
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001258#define VLV_PLL_DW9_BCAST 0xc044
1259#define _VLV_PLL_DW9_CH0 0x8044
1260#define _VLV_PLL_DW9_CH1 0x8064
1261#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001262
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001263#define _VLV_PLL_DW10_CH0 0x8048
1264#define _VLV_PLL_DW10_CH1 0x8068
1265#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001266
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001267#define _VLV_PLL_DW11_CH0 0x804c
1268#define _VLV_PLL_DW11_CH1 0x806c
1269#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001270
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001271/* Spec for ref block start counts at DW10 */
1272#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001273
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001274#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001275
Daniel Vetter598fac62013-04-18 22:01:46 +02001276/*
1277 * Per DDI channel DPIO regs
1278 */
1279
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001280#define _VLV_PCS_DW0_CH0 0x8200
1281#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001282#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1283#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1284#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1285#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001286#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001287
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001288#define _VLV_PCS01_DW0_CH0 0x200
1289#define _VLV_PCS23_DW0_CH0 0x400
1290#define _VLV_PCS01_DW0_CH1 0x2600
1291#define _VLV_PCS23_DW0_CH1 0x2800
1292#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1293#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1294
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001295#define _VLV_PCS_DW1_CH0 0x8204
1296#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001297#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1298#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1299#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001300#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001301#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001302#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001303
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001304#define _VLV_PCS01_DW1_CH0 0x204
1305#define _VLV_PCS23_DW1_CH0 0x404
1306#define _VLV_PCS01_DW1_CH1 0x2604
1307#define _VLV_PCS23_DW1_CH1 0x2804
1308#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1309#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1310
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001311#define _VLV_PCS_DW8_CH0 0x8220
1312#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001313#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1314#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001315#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001316
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001317#define _VLV_PCS01_DW8_CH0 0x0220
1318#define _VLV_PCS23_DW8_CH0 0x0420
1319#define _VLV_PCS01_DW8_CH1 0x2620
1320#define _VLV_PCS23_DW8_CH1 0x2820
1321#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1322#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001323
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001324#define _VLV_PCS_DW9_CH0 0x8224
1325#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001326#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1327#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1328#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1329#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1330#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1331#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001332#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001333
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001334#define _VLV_PCS01_DW9_CH0 0x224
1335#define _VLV_PCS23_DW9_CH0 0x424
1336#define _VLV_PCS01_DW9_CH1 0x2624
1337#define _VLV_PCS23_DW9_CH1 0x2824
1338#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1339#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1340
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001341#define _CHV_PCS_DW10_CH0 0x8228
1342#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001343#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1344#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1345#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1346#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1347#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1348#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1349#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1350#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001351#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1352
Ville Syrjälä1966e592014-04-09 13:29:04 +03001353#define _VLV_PCS01_DW10_CH0 0x0228
1354#define _VLV_PCS23_DW10_CH0 0x0428
1355#define _VLV_PCS01_DW10_CH1 0x2628
1356#define _VLV_PCS23_DW10_CH1 0x2828
1357#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1358#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_PCS_DW11_CH0 0x822c
1361#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001362#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1363#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1364#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1365#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001367
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001368#define _VLV_PCS01_DW11_CH0 0x022c
1369#define _VLV_PCS23_DW11_CH0 0x042c
1370#define _VLV_PCS01_DW11_CH1 0x262c
1371#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001372#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1373#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001374
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001375#define _VLV_PCS01_DW12_CH0 0x0230
1376#define _VLV_PCS23_DW12_CH0 0x0430
1377#define _VLV_PCS01_DW12_CH1 0x2630
1378#define _VLV_PCS23_DW12_CH1 0x2830
1379#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1380#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1381
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001382#define _VLV_PCS_DW12_CH0 0x8230
1383#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001384#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1385#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1386#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1387#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1388#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001389#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001390
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001391#define _VLV_PCS_DW14_CH0 0x8238
1392#define _VLV_PCS_DW14_CH1 0x8438
1393#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001394
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001395#define _VLV_PCS_DW23_CH0 0x825c
1396#define _VLV_PCS_DW23_CH1 0x845c
1397#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001398
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001399#define _VLV_TX_DW2_CH0 0x8288
1400#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001401#define DPIO_SWING_MARGIN000_SHIFT 16
1402#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001403#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001404#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001405
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define _VLV_TX_DW3_CH0 0x828c
1407#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001408/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001409#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001410#define DPIO_SWING_MARGIN101_SHIFT 16
1411#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001412#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1413
1414#define _VLV_TX_DW4_CH0 0x8290
1415#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001416#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1417#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001418#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1419#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001420#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1421
1422#define _VLV_TX3_DW4_CH0 0x690
1423#define _VLV_TX3_DW4_CH1 0x2a90
1424#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1425
1426#define _VLV_TX_DW5_CH0 0x8294
1427#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001428#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001429#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001430
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001431#define _VLV_TX_DW11_CH0 0x82ac
1432#define _VLV_TX_DW11_CH1 0x84ac
1433#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001434
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001435#define _VLV_TX_DW14_CH0 0x82b8
1436#define _VLV_TX_DW14_CH1 0x84b8
1437#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301438
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001439/* CHV dpPhy registers */
1440#define _CHV_PLL_DW0_CH0 0x8000
1441#define _CHV_PLL_DW0_CH1 0x8180
1442#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1443
1444#define _CHV_PLL_DW1_CH0 0x8004
1445#define _CHV_PLL_DW1_CH1 0x8184
1446#define DPIO_CHV_N_DIV_SHIFT 8
1447#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1448#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1449
1450#define _CHV_PLL_DW2_CH0 0x8008
1451#define _CHV_PLL_DW2_CH1 0x8188
1452#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1453
1454#define _CHV_PLL_DW3_CH0 0x800c
1455#define _CHV_PLL_DW3_CH1 0x818c
1456#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1457#define DPIO_CHV_FIRST_MOD (0 << 8)
1458#define DPIO_CHV_SECOND_MOD (1 << 8)
1459#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301460#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001461#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1462
1463#define _CHV_PLL_DW6_CH0 0x8018
1464#define _CHV_PLL_DW6_CH1 0x8198
1465#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1466#define DPIO_CHV_INT_COEFF_SHIFT 8
1467#define DPIO_CHV_PROP_COEFF_SHIFT 0
1468#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1469
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301470#define _CHV_PLL_DW8_CH0 0x8020
1471#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301472#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1473#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301474#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1475
1476#define _CHV_PLL_DW9_CH0 0x8024
1477#define _CHV_PLL_DW9_CH1 0x81A4
1478#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301479#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301480#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1481#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1482
Ville Syrjälä6669e392015-07-08 23:46:00 +03001483#define _CHV_CMN_DW0_CH0 0x8100
1484#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1485#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1486#define DPIO_ALLDL_POWERDOWN (1 << 1)
1487#define DPIO_ANYDL_POWERDOWN (1 << 0)
1488
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001489#define _CHV_CMN_DW5_CH0 0x8114
1490#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1491#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1492#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1493#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1494#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1495#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1496#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1497#define CHV_BUFLEFTENA1_MASK (3 << 22)
1498
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001499#define _CHV_CMN_DW13_CH0 0x8134
1500#define _CHV_CMN_DW0_CH1 0x8080
1501#define DPIO_CHV_S1_DIV_SHIFT 21
1502#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1503#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1504#define DPIO_CHV_K_DIV_SHIFT 4
1505#define DPIO_PLL_FREQLOCK (1 << 1)
1506#define DPIO_PLL_LOCK (1 << 0)
1507#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1508
1509#define _CHV_CMN_DW14_CH0 0x8138
1510#define _CHV_CMN_DW1_CH1 0x8084
1511#define DPIO_AFC_RECAL (1 << 14)
1512#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001513#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1514#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1515#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1516#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1517#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1518#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1519#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1520#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001521#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1522
Ville Syrjälä9197c882014-04-09 13:29:05 +03001523#define _CHV_CMN_DW19_CH0 0x814c
1524#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001525#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1526#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001527#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001528#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001529
Ville Syrjälä9197c882014-04-09 13:29:05 +03001530#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1531
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001532#define CHV_CMN_DW28 0x8170
1533#define DPIO_CL1POWERDOWNEN (1 << 23)
1534#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001535#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1536#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1537#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1538#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001539
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001540#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001541#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542#define DPIO_LRC_BYPASS (1 << 3)
1543
1544#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1545 (lane) * 0x200 + (offset))
1546
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001547#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1548#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1549#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1550#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1551#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1552#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1553#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1554#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1555#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1556#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1557#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001558#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1559#define DPIO_FRC_LATENCY_SHFIT 8
1560#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1561#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301562
1563/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001564#define _BXT_PHY0_BASE 0x6C000
1565#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001566#define _BXT_PHY2_BASE 0x163000
1567#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1568 _BXT_PHY1_BASE, \
1569 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001570
1571#define _BXT_PHY(phy, reg) \
1572 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1573
1574#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1575 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1576 (reg_ch1) - _BXT_PHY0_BASE))
1577#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1578 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001580#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301581#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301582
Imre Deake93da0a2016-06-13 16:44:37 +03001583#define _BXT_PHY_CTL_DDI_A 0x64C00
1584#define _BXT_PHY_CTL_DDI_B 0x64C10
1585#define _BXT_PHY_CTL_DDI_C 0x64C20
1586#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1587#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1588#define BXT_PHY_LANE_ENABLED (1 << 8)
1589#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1590 _BXT_PHY_CTL_DDI_B)
1591
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301592#define _PHY_CTL_FAMILY_EDP 0x64C80
1593#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001594#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301595#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001596#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1597 _PHY_CTL_FAMILY_EDP, \
1598 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301599
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301600/* BXT PHY PLL registers */
1601#define _PORT_PLL_A 0x46074
1602#define _PORT_PLL_B 0x46078
1603#define _PORT_PLL_C 0x4607c
1604#define PORT_PLL_ENABLE (1 << 31)
1605#define PORT_PLL_LOCK (1 << 30)
1606#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001607#define PORT_PLL_POWER_ENABLE (1 << 26)
1608#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001609#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301610
1611#define _PORT_PLL_EBB_0_A 0x162034
1612#define _PORT_PLL_EBB_0_B 0x6C034
1613#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001614#define PORT_PLL_P1_SHIFT 13
1615#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1616#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1617#define PORT_PLL_P2_SHIFT 8
1618#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1619#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001620#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1621 _PORT_PLL_EBB_0_B, \
1622 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301623
1624#define _PORT_PLL_EBB_4_A 0x162038
1625#define _PORT_PLL_EBB_4_B 0x6C038
1626#define _PORT_PLL_EBB_4_C 0x6C344
1627#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1628#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001629#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1630 _PORT_PLL_EBB_4_B, \
1631 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301632
1633#define _PORT_PLL_0_A 0x162100
1634#define _PORT_PLL_0_B 0x6C100
1635#define _PORT_PLL_0_C 0x6C380
1636/* PORT_PLL_0_A */
1637#define PORT_PLL_M2_MASK 0xFF
1638/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001639#define PORT_PLL_N_SHIFT 8
1640#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1641#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301642/* PORT_PLL_2_A */
1643#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1644/* PORT_PLL_3_A */
1645#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1646/* PORT_PLL_6_A */
1647#define PORT_PLL_PROP_COEFF_MASK 0xF
1648#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1649#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1650#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1651#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1652/* PORT_PLL_8_A */
1653#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301654/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001655#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1656#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301657/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001658#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301659#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301660#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001661#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001662#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1663 _PORT_PLL_0_B, \
1664 _PORT_PLL_0_C)
1665#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1666 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301667
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301668/* BXT PHY common lane registers */
1669#define _PORT_CL1CM_DW0_A 0x162000
1670#define _PORT_CL1CM_DW0_BC 0x6C000
1671#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301672#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001673#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301674
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001675#define _PORT_CL1CM_DW9_A 0x162024
1676#define _PORT_CL1CM_DW9_BC 0x6C024
1677#define IREF0RC_OFFSET_SHIFT 8
1678#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1679#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001680
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001681#define _PORT_CL1CM_DW10_A 0x162028
1682#define _PORT_CL1CM_DW10_BC 0x6C028
1683#define IREF1RC_OFFSET_SHIFT 8
1684#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1685#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1686
1687#define _PORT_CL1CM_DW28_A 0x162070
1688#define _PORT_CL1CM_DW28_BC 0x6C070
1689#define OCL1_POWER_DOWN_EN (1 << 23)
1690#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1691#define SUS_CLK_CONFIG 0x3
1692#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1693
1694#define _PORT_CL1CM_DW30_A 0x162078
1695#define _PORT_CL1CM_DW30_BC 0x6C078
1696#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1697#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1698
1699/*
1700 * CNL/ICL Port/COMBO-PHY Registers
1701 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001702#define _ICL_COMBOPHY_A 0x162000
1703#define _ICL_COMBOPHY_B 0x6C000
1704#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1705 _ICL_COMBOPHY_B)
1706
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001707/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001708#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1709 4 * (dw))
1710
1711#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1712#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001713#define CL_POWER_DOWN_ENABLE (1 << 4)
1714#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001715
Lucas De Marchi4e538402018-10-15 19:35:17 -07001716#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301717#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1718#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1719#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1720#define PWR_UP_ALL_LANES (0x0 << 4)
1721#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1722#define PWR_DOWN_LN_3_2 (0xc << 4)
1723#define PWR_DOWN_LN_3 (0x8 << 4)
1724#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1725#define PWR_DOWN_LN_1_0 (0x3 << 4)
1726#define PWR_DOWN_LN_1 (0x2 << 4)
1727#define PWR_DOWN_LN_3_1 (0xa << 4)
1728#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1729#define PWR_DOWN_LN_MASK (0xf << 4)
1730#define PWR_DOWN_LN_SHIFT 4
1731
Lucas De Marchi4e538402018-10-15 19:35:17 -07001732#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001733#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001734
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001735/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001736#define _ICL_PORT_COMP 0x100
1737#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1738 _ICL_PORT_COMP + 4 * (dw))
1739
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001740#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001741#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001742#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301743
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001744#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001745#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1746
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001747#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001748#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001749#define PROCESS_INFO_DOT_0 (0 << 26)
1750#define PROCESS_INFO_DOT_1 (1 << 26)
1751#define PROCESS_INFO_DOT_4 (2 << 26)
1752#define PROCESS_INFO_MASK (7 << 26)
1753#define PROCESS_INFO_SHIFT 26
1754#define VOLTAGE_INFO_0_85V (0 << 24)
1755#define VOLTAGE_INFO_0_95V (1 << 24)
1756#define VOLTAGE_INFO_1_05V (2 << 24)
1757#define VOLTAGE_INFO_MASK (3 << 24)
1758#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301759
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001760#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001761#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001762
1763#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001764#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001765
1766/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001767#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1768#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1769#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1770#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1771#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1772#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1773#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1774#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1775#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1776#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301777#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001778 _CNL_PORT_PCS_DW1_GRP_AE, \
1779 _CNL_PORT_PCS_DW1_GRP_B, \
1780 _CNL_PORT_PCS_DW1_GRP_C, \
1781 _CNL_PORT_PCS_DW1_GRP_D, \
1782 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301783 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301784#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001785 _CNL_PORT_PCS_DW1_LN0_AE, \
1786 _CNL_PORT_PCS_DW1_LN0_B, \
1787 _CNL_PORT_PCS_DW1_LN0_C, \
1788 _CNL_PORT_PCS_DW1_LN0_D, \
1789 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301790 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301791
Lucas De Marchi4e538402018-10-15 19:35:17 -07001792#define _ICL_PORT_PCS_AUX 0x300
1793#define _ICL_PORT_PCS_GRP 0x600
1794#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1795#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1796 _ICL_PORT_PCS_AUX + 4 * (dw))
1797#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1798 _ICL_PORT_PCS_GRP + 4 * (dw))
1799#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1800 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1801#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1802#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1803#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001804#define COMMON_KEEPER_EN (1 << 26)
1805
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001806/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301807#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1808#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1809#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1810#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1811#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1812#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1813#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1814#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1815#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1816#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001817#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301818 _CNL_PORT_TX_AE_GRP_OFFSET, \
1819 _CNL_PORT_TX_B_GRP_OFFSET, \
1820 _CNL_PORT_TX_B_GRP_OFFSET, \
1821 _CNL_PORT_TX_D_GRP_OFFSET, \
1822 _CNL_PORT_TX_AE_GRP_OFFSET, \
1823 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001824 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001825#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301826 _CNL_PORT_TX_AE_LN0_OFFSET, \
1827 _CNL_PORT_TX_B_LN0_OFFSET, \
1828 _CNL_PORT_TX_B_LN0_OFFSET, \
1829 _CNL_PORT_TX_D_LN0_OFFSET, \
1830 _CNL_PORT_TX_AE_LN0_OFFSET, \
1831 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001832 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301833
Lucas De Marchi4e538402018-10-15 19:35:17 -07001834#define _ICL_PORT_TX_AUX 0x380
1835#define _ICL_PORT_TX_GRP 0x680
1836#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1837
1838#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1839 _ICL_PORT_TX_AUX + 4 * (dw))
1840#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1841 _ICL_PORT_TX_GRP + 4 * (dw))
1842#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1843 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1844
1845#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1846#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1847#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1848#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1849#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001850#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001851#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001852#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001853#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301854#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1855#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001856#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001857#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001858
Rodrigo Vivi04416102017-06-09 15:26:06 -07001859#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1860#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001861#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1862#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
1863#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001864 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301865 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001866#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1867#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1868#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1869#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001870#define LOADGEN_SELECT (1 << 31)
1871#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001872#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001873#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001874#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001875#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001876#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001877
Lucas De Marchi4e538402018-10-15 19:35:17 -07001878#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1879#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1880#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1881#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1882#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001883#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001884#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001885#define TAP3_DISABLE (1 << 29)
1886#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001887#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001888#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001889#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001890
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001891#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1892#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Clint Taylorb265a2a2018-12-17 14:13:47 -08001893#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1894#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1895#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
1896#define ICL_PORT_TX_DW7_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001897#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001898#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001899
Manasi Navarea38bb302018-07-13 12:43:13 -07001900#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001901 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1902
Manasi Navarea38bb302018-07-13 12:43:13 -07001903#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1904#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1905#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1906#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1907#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1908#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1909#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1910#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1911#define MG_TX1_LINK_PARAMS(port, ln) \
1912 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1913 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1914 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001915
Manasi Navarea38bb302018-07-13 12:43:13 -07001916#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1917#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1918#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1919#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1920#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1921#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1922#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1923#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1924#define MG_TX2_LINK_PARAMS(port, ln) \
1925 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1926 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1927 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1928#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001929
Manasi Navarea38bb302018-07-13 12:43:13 -07001930#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1931#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1932#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1933#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1934#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1935#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1936#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1937#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1938#define MG_TX1_PISO_READLOAD(port, ln) \
1939 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1940 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1941 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001942
Manasi Navarea38bb302018-07-13 12:43:13 -07001943#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1944#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1945#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1946#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1947#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1948#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1949#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1950#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1951#define MG_TX2_PISO_READLOAD(port, ln) \
1952 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1953 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1954 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1955#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001956
Manasi Navarea38bb302018-07-13 12:43:13 -07001957#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1958#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1959#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1960#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1961#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1962#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1963#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1964#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1965#define MG_TX1_SWINGCTRL(port, ln) \
1966 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1967 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1968 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001969
Manasi Navarea38bb302018-07-13 12:43:13 -07001970#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1971#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1972#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1973#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1974#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1975#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1976#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1977#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1978#define MG_TX2_SWINGCTRL(port, ln) \
1979 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1980 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1981 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1982#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1983#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001984
Manasi Navarea38bb302018-07-13 12:43:13 -07001985#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1986#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1987#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1988#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1989#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1990#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1991#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1992#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1993#define MG_TX1_DRVCTRL(port, ln) \
1994 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1995 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1996 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001997
Manasi Navarea38bb302018-07-13 12:43:13 -07001998#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1999#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2000#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2001#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2002#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2003#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2004#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2005#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2006#define MG_TX2_DRVCTRL(port, ln) \
2007 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2008 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2009 MG_TX_DRVCTRL_TX2LN1_PORT1)
2010#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2011#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2012#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2013#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2014#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2015#define CRI_LOADGEN_SEL(x) ((x) << 12)
2016#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2017
2018#define MG_CLKHUB_LN0_PORT1 0x16839C
2019#define MG_CLKHUB_LN1_PORT1 0x16879C
2020#define MG_CLKHUB_LN0_PORT2 0x16939C
2021#define MG_CLKHUB_LN1_PORT2 0x16979C
2022#define MG_CLKHUB_LN0_PORT3 0x16A39C
2023#define MG_CLKHUB_LN1_PORT3 0x16A79C
2024#define MG_CLKHUB_LN0_PORT4 0x16B39C
2025#define MG_CLKHUB_LN1_PORT4 0x16B79C
2026#define MG_CLKHUB(port, ln) \
2027 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2028 MG_CLKHUB_LN0_PORT2, \
2029 MG_CLKHUB_LN1_PORT1)
2030#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2031
2032#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2033#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2034#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2035#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2036#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2037#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2038#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2039#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2040#define MG_TX1_DCC(port, ln) \
2041 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2042 MG_TX_DCC_TX1LN0_PORT2, \
2043 MG_TX_DCC_TX1LN1_PORT1)
2044#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2045#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2046#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2047#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2048#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2049#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2050#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2051#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2052#define MG_TX2_DCC(port, ln) \
2053 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2054 MG_TX_DCC_TX2LN0_PORT2, \
2055 MG_TX_DCC_TX2LN1_PORT1)
2056#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2057#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2058#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002059
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002060#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2061#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2062#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2063#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2064#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2065#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2066#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2067#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2068#define MG_DP_MODE(port, ln) \
2069 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2070 MG_DP_MODE_LN0_ACU_PORT2, \
2071 MG_DP_MODE_LN1_ACU_PORT1)
2072#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2073#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002074#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2075#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2076#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2077#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2078#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2079
2080#define MG_MISC_SUS0_PORT1 0x168814
2081#define MG_MISC_SUS0_PORT2 0x169814
2082#define MG_MISC_SUS0_PORT3 0x16A814
2083#define MG_MISC_SUS0_PORT4 0x16B814
2084#define MG_MISC_SUS0(tc_port) \
2085 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2086#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2087#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2088#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2089#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2090#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2091#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2092#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2093#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002094
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002095/* The spec defines this only for BXT PHY0, but lets assume that this
2096 * would exist for PHY1 too if it had a second channel.
2097 */
2098#define _PORT_CL2CM_DW6_A 0x162358
2099#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002100#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302101#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2102
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002103#define FIA1_BASE 0x163000
2104
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002105/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002106#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002107#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2108#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2109#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2110#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2111#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2112#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002113
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302114/* BXT PHY Ref registers */
2115#define _PORT_REF_DW3_A 0x16218C
2116#define _PORT_REF_DW3_BC 0x6C18C
2117#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002118#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302119
2120#define _PORT_REF_DW6_A 0x162198
2121#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002122#define GRC_CODE_SHIFT 24
2123#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302124#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002125#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302126#define GRC_CODE_SLOW_SHIFT 8
2127#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2128#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002129#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302130
2131#define _PORT_REF_DW8_A 0x1621A0
2132#define _PORT_REF_DW8_BC 0x6C1A0
2133#define GRC_DIS (1 << 15)
2134#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002135#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302136
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302137/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302138#define _PORT_PCS_DW10_LN01_A 0x162428
2139#define _PORT_PCS_DW10_LN01_B 0x6C428
2140#define _PORT_PCS_DW10_LN01_C 0x6C828
2141#define _PORT_PCS_DW10_GRP_A 0x162C28
2142#define _PORT_PCS_DW10_GRP_B 0x6CC28
2143#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002144#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2145 _PORT_PCS_DW10_LN01_B, \
2146 _PORT_PCS_DW10_LN01_C)
2147#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2148 _PORT_PCS_DW10_GRP_B, \
2149 _PORT_PCS_DW10_GRP_C)
2150
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302151#define TX2_SWING_CALC_INIT (1 << 31)
2152#define TX1_SWING_CALC_INIT (1 << 30)
2153
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302154#define _PORT_PCS_DW12_LN01_A 0x162430
2155#define _PORT_PCS_DW12_LN01_B 0x6C430
2156#define _PORT_PCS_DW12_LN01_C 0x6C830
2157#define _PORT_PCS_DW12_LN23_A 0x162630
2158#define _PORT_PCS_DW12_LN23_B 0x6C630
2159#define _PORT_PCS_DW12_LN23_C 0x6CA30
2160#define _PORT_PCS_DW12_GRP_A 0x162c30
2161#define _PORT_PCS_DW12_GRP_B 0x6CC30
2162#define _PORT_PCS_DW12_GRP_C 0x6CE30
2163#define LANESTAGGER_STRAP_OVRD (1 << 6)
2164#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002165#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2166 _PORT_PCS_DW12_LN01_B, \
2167 _PORT_PCS_DW12_LN01_C)
2168#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2169 _PORT_PCS_DW12_LN23_B, \
2170 _PORT_PCS_DW12_LN23_C)
2171#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2172 _PORT_PCS_DW12_GRP_B, \
2173 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302174
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302175/* BXT PHY TX registers */
2176#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2177 ((lane) & 1) * 0x80)
2178
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302179#define _PORT_TX_DW2_LN0_A 0x162508
2180#define _PORT_TX_DW2_LN0_B 0x6C508
2181#define _PORT_TX_DW2_LN0_C 0x6C908
2182#define _PORT_TX_DW2_GRP_A 0x162D08
2183#define _PORT_TX_DW2_GRP_B 0x6CD08
2184#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002185#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2186 _PORT_TX_DW2_LN0_B, \
2187 _PORT_TX_DW2_LN0_C)
2188#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2189 _PORT_TX_DW2_GRP_B, \
2190 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302191#define MARGIN_000_SHIFT 16
2192#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2193#define UNIQ_TRANS_SCALE_SHIFT 8
2194#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2195
2196#define _PORT_TX_DW3_LN0_A 0x16250C
2197#define _PORT_TX_DW3_LN0_B 0x6C50C
2198#define _PORT_TX_DW3_LN0_C 0x6C90C
2199#define _PORT_TX_DW3_GRP_A 0x162D0C
2200#define _PORT_TX_DW3_GRP_B 0x6CD0C
2201#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002202#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2203 _PORT_TX_DW3_LN0_B, \
2204 _PORT_TX_DW3_LN0_C)
2205#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2206 _PORT_TX_DW3_GRP_B, \
2207 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302208#define SCALE_DCOMP_METHOD (1 << 26)
2209#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302210
2211#define _PORT_TX_DW4_LN0_A 0x162510
2212#define _PORT_TX_DW4_LN0_B 0x6C510
2213#define _PORT_TX_DW4_LN0_C 0x6C910
2214#define _PORT_TX_DW4_GRP_A 0x162D10
2215#define _PORT_TX_DW4_GRP_B 0x6CD10
2216#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002217#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2218 _PORT_TX_DW4_LN0_B, \
2219 _PORT_TX_DW4_LN0_C)
2220#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2221 _PORT_TX_DW4_GRP_B, \
2222 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302223#define DEEMPH_SHIFT 24
2224#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2225
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002226#define _PORT_TX_DW5_LN0_A 0x162514
2227#define _PORT_TX_DW5_LN0_B 0x6C514
2228#define _PORT_TX_DW5_LN0_C 0x6C914
2229#define _PORT_TX_DW5_GRP_A 0x162D14
2230#define _PORT_TX_DW5_GRP_B 0x6CD14
2231#define _PORT_TX_DW5_GRP_C 0x6CF14
2232#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2233 _PORT_TX_DW5_LN0_B, \
2234 _PORT_TX_DW5_LN0_C)
2235#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2236 _PORT_TX_DW5_GRP_B, \
2237 _PORT_TX_DW5_GRP_C)
2238#define DCC_DELAY_RANGE_1 (1 << 9)
2239#define DCC_DELAY_RANGE_2 (1 << 8)
2240
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302241#define _PORT_TX_DW14_LN0_A 0x162538
2242#define _PORT_TX_DW14_LN0_B 0x6C538
2243#define _PORT_TX_DW14_LN0_C 0x6C938
2244#define LATENCY_OPTIM_SHIFT 30
2245#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002246#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2247 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2248 _PORT_TX_DW14_LN0_C) + \
2249 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302250
David Weinehallf8896f52015-06-25 11:11:03 +03002251/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002252#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002253/* SKL VccIO mask */
2254#define SKL_VCCIO_MASK 0x1
2255/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002256#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002257/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002258#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2259#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002260/* Balance leg disable bits */
2261#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002262#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002263
Jesse Barnes585fb112008-07-29 11:54:06 -07002264/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002265 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002266 * [0-7] @ 0x2000 gen2,gen3
2267 * [8-15] @ 0x3000 945,g33,pnv
2268 *
2269 * [0-15] @ 0x3000 gen4,gen5
2270 *
2271 * [0-15] @ 0x100000 gen6,vlv,chv
2272 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002274#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002275#define I830_FENCE_START_MASK 0x07f80000
2276#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002277#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002279#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002280#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002281#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002282#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002283
2284#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002285#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002287#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2288#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002289#define I965_FENCE_PITCH_SHIFT 2
2290#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002291#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002292#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002294#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2295#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002296#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002297#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002298
Deepak S2b6b3a02014-05-27 15:59:30 +05302299
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002300/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002301#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002302#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002303#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002304#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2305#define TILECTL_BACKSNOOP_DIS (1 << 3)
2306
Jesse Barnesde151cf2008-11-12 10:03:55 -08002307/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002308 * Instruction and interrupt control regs
2309 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002310#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002311#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2312#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002313#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002314#define PRB0_BASE (0x2030 - 0x30)
2315#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2316#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2317#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2318#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2319#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2320#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002321#define RENDER_RING_BASE 0x02000
2322#define BSD_RING_BASE 0x04000
2323#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002324#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002325#define GEN11_BSD_RING_BASE 0x1c0000
2326#define GEN11_BSD2_RING_BASE 0x1c4000
2327#define GEN11_BSD3_RING_BASE 0x1d0000
2328#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002329#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002330#define GEN11_VEBOX_RING_BASE 0x1c8000
2331#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002332#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002333#define RING_TAIL(base) _MMIO((base) + 0x30)
2334#define RING_HEAD(base) _MMIO((base) + 0x34)
2335#define RING_START(base) _MMIO((base) + 0x38)
2336#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002337#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002338#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2339#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2340#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002341#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2342#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2343#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2344#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2345#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2346#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2347#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2348#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2349#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2350#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2351#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2352#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002353#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002354#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2355#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2356#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2357#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2358#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002359#define RESET_CTL_REQUEST_RESET (1 << 0)
2360#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002361#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002363#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002364#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002365#define GEN7_WR_WATERMARK _MMIO(0x4028)
2366#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2367#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002368#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2369#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002370#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2371#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002372/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002373#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002374#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002375#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2376#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002378#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002379#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2380#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002381#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002382#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002383#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2384#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002385#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002386#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2387#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002388#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002389#define DONE_REG _MMIO(0x40b0)
2390#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2391#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002392#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002393#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2394#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2395#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002396#define RING_ACTHD(base) _MMIO((base) + 0x74)
2397#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2398#define RING_NOPID(base) _MMIO((base) + 0x94)
2399#define RING_IMR(base) _MMIO((base) + 0xa8)
2400#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2401#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2402#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002403#define TAIL_ADDR 0x001FFFF8
2404#define HEAD_WRAP_COUNT 0xFFE00000
2405#define HEAD_WRAP_ONE 0x00200000
2406#define HEAD_ADDR 0x001FFFFC
2407#define RING_NR_PAGES 0x001FF000
2408#define RING_REPORT_MASK 0x00000006
2409#define RING_REPORT_64K 0x00000002
2410#define RING_REPORT_128K 0x00000004
2411#define RING_NO_REPORT 0x00000000
2412#define RING_VALID_MASK 0x00000001
2413#define RING_VALID 0x00000001
2414#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002415#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2416#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2417#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002418
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002419#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002420#define RING_MAX_NONPRIV_SLOTS 12
2421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002422#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002423
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002424#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002425#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002426
Matthew Auld9a6330c2017-10-06 23:18:22 +01002427#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2428#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002429#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002430
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002431#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002432#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2433#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2434#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002435
Chris Wilson8168bd42010-11-11 17:54:52 +00002436#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002437#define PRB0_TAIL _MMIO(0x2030)
2438#define PRB0_HEAD _MMIO(0x2034)
2439#define PRB0_START _MMIO(0x2038)
2440#define PRB0_CTL _MMIO(0x203c)
2441#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2442#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2443#define PRB1_START _MMIO(0x2048) /* 915+ only */
2444#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002445#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002446#define IPEIR_I965 _MMIO(0x2064)
2447#define IPEHR_I965 _MMIO(0x2068)
2448#define GEN7_SC_INSTDONE _MMIO(0x7100)
2449#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2450#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002451#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2452#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2453#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2454#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2455#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002456#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2457#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2458#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2459#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002460#define RING_IPEIR(base) _MMIO((base) + 0x64)
2461#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002462/*
2463 * On GEN4, only the render ring INSTDONE exists and has a different
2464 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002465 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002466 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002467#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2468#define RING_INSTPS(base) _MMIO((base) + 0x70)
2469#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2470#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2471#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2472#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002473#define INSTPS _MMIO(0x2070) /* 965+ only */
2474#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2475#define ACTHD_I965 _MMIO(0x2074)
2476#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002477#define HWS_ADDRESS_MASK 0xfffff000
2478#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002479#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002480#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002481#define IPEIR _MMIO(0x2088)
2482#define IPEHR _MMIO(0x208c)
2483#define GEN2_INSTDONE _MMIO(0x2090)
2484#define NOPID _MMIO(0x2094)
2485#define HWSTAM _MMIO(0x2098)
2486#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002487#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002488#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002489#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2490#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2491#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2492#define RING_BBADDR(base) _MMIO((base) + 0x140)
2493#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2494#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2495#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2496#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2497#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002499#define ERROR_GEN6 _MMIO(0x40a0)
2500#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002501#define ERR_INT_POISON (1 << 31)
2502#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2503#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2504#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2505#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2506#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2507#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2508#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2509#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2510#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002512#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2513#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002514#define FAULT_VA_HIGH_BITS (0xf << 0)
2515#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002517#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002518#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002519
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002520#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2521#define CLAIM_ER_CLR (1 << 31)
2522#define CLAIM_ER_OVERFLOW (1 << 16)
2523#define CLAIM_ER_CTR_MASK 0xffff
2524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002525#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002526/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002527#define DERRMR_PIPEA_SCANLINE (1 << 0)
2528#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2529#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2530#define DERRMR_PIPEA_VBLANK (1 << 3)
2531#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002532#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002533#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2534#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2535#define DERRMR_PIPEB_VBLANK (1 << 11)
2536#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002537/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002538#define DERRMR_PIPEC_SCANLINE (1 << 14)
2539#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2540#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2541#define DERRMR_PIPEC_VBLANK (1 << 21)
2542#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002543
Chris Wilson0f3b6842013-01-15 12:05:55 +00002544
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002545/* GM45+ chicken bits -- debug workaround bits that may be required
2546 * for various sorts of correct behavior. The top 16 bits of each are
2547 * the enables for writing to the corresponding low bit.
2548 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002550#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002551#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002552
2553#define FF_SLICE_CHICKEN _MMIO(0x2088)
2554#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2555
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002556/* Disables pipelining of read flushes past the SF-WIZ interface.
2557 * Required on all Ironlake steppings according to the B-Spec, but the
2558 * particular danger of not doing so is not specified.
2559 */
2560# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002561#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002562#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002563#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002564#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002565#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002566#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002567#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002569#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002570# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002571# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002572# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302573# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002574# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002576#define GEN6_GT_MODE _MMIO(0x20d0)
2577#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002578#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2579#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2580#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2581#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002582#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002583#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002584#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2585#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002586
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002587/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2588#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2589#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002590#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002591
Tim Goreb1e429f2016-03-21 14:37:29 +00002592/* WaClearTdlStateAckDirtyBits */
2593#define GEN8_STATE_ACK _MMIO(0x20F0)
2594#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2595#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2596#define GEN9_STATE_ACK_TDL0 (1 << 12)
2597#define GEN9_STATE_ACK_TDL1 (1 << 13)
2598#define GEN9_STATE_ACK_TDL2 (1 << 14)
2599#define GEN9_STATE_ACK_TDL3 (1 << 15)
2600#define GEN9_SUBSLICE_TDL_ACK_BITS \
2601 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2602 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002604#define GFX_MODE _MMIO(0x2520)
2605#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002606#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2607#define GFX_RUN_LIST_ENABLE (1 << 15)
2608#define GFX_INTERRUPT_STEERING (1 << 14)
2609#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2610#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2611#define GFX_REPLAY_MODE (1 << 11)
2612#define GFX_PSMI_GRANULARITY (1 << 10)
2613#define GFX_PPGTT_ENABLE (1 << 9)
2614#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002615
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002616#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2617#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2618#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2619#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002620
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002621#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002623#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2624#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2625#define SCPD0 _MMIO(0x209c) /* 915+ only */
2626#define IER _MMIO(0x20a0)
2627#define IIR _MMIO(0x20a4)
2628#define IMR _MMIO(0x20a8)
2629#define ISR _MMIO(0x20ac)
2630#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002631#define GINT_DIS (1 << 22)
2632#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002633#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2634#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2635#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2636#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2637#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2638#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2639#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302640#define VLV_PCBR_ADDR_SHIFT 12
2641
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002642#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002643#define EIR _MMIO(0x20b0)
2644#define EMR _MMIO(0x20b4)
2645#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002646#define GM45_ERROR_PAGE_TABLE (1 << 5)
2647#define GM45_ERROR_MEM_PRIV (1 << 4)
2648#define I915_ERROR_PAGE_TABLE (1 << 4)
2649#define GM45_ERROR_CP_PRIV (1 << 3)
2650#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2651#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002652#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002653#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2654#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002655 will not assert AGPBUSY# and will only
2656 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002657#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2658#define INSTPM_TLB_INVALIDATE (1 << 9)
2659#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002660#define ACTHD _MMIO(0x20c8)
2661#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002662#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2663#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2664#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002665#define FW_BLC _MMIO(0x20d8)
2666#define FW_BLC2 _MMIO(0x20dc)
2667#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002668#define FW_BLC_SELF_EN_MASK (1 << 31)
2669#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2670#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002671#define MM_BURST_LENGTH 0x00700000
2672#define MM_FIFO_WATERMARK 0x0001F000
2673#define LM_BURST_LENGTH 0x00000700
2674#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002676
Mahesh Kumar78005492018-01-30 11:49:14 -02002677#define MBUS_ABOX_CTL _MMIO(0x45038)
2678#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2679#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2680#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2681#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2682#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2683#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2684#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2685#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2686
2687#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2688#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2689#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2690 _PIPEB_MBUS_DBOX_CTL)
2691#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2692#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2693#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2694#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2695#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2696#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2697
2698#define MBUS_UBOX_CTL _MMIO(0x4503C)
2699#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2700#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2701
Keith Packard45503de2010-07-19 21:12:35 -07002702/* Make render/texture TLB fetches lower priorty than associated data
2703 * fetches. This is not turned on by default
2704 */
2705#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2706
2707/* Isoch request wait on GTT enable (Display A/B/C streams).
2708 * Make isoch requests stall on the TLB update. May cause
2709 * display underruns (test mode only)
2710 */
2711#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2712
2713/* Block grant count for isoch requests when block count is
2714 * set to a finite value.
2715 */
2716#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2717#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2718#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2719#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2720#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2721
2722/* Enable render writes to complete in C2/C3/C4 power states.
2723 * If this isn't enabled, render writes are prevented in low
2724 * power states. That seems bad to me.
2725 */
2726#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2727
2728/* This acknowledges an async flip immediately instead
2729 * of waiting for 2TLB fetches.
2730 */
2731#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2732
2733/* Enables non-sequential data reads through arbiter
2734 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002735#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002736
2737/* Disable FSB snooping of cacheable write cycles from binner/render
2738 * command stream
2739 */
2740#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2741
2742/* Arbiter time slice for non-isoch streams */
2743#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2744#define MI_ARB_TIME_SLICE_1 (0 << 5)
2745#define MI_ARB_TIME_SLICE_2 (1 << 5)
2746#define MI_ARB_TIME_SLICE_4 (2 << 5)
2747#define MI_ARB_TIME_SLICE_6 (3 << 5)
2748#define MI_ARB_TIME_SLICE_8 (4 << 5)
2749#define MI_ARB_TIME_SLICE_10 (5 << 5)
2750#define MI_ARB_TIME_SLICE_14 (6 << 5)
2751#define MI_ARB_TIME_SLICE_16 (7 << 5)
2752
2753/* Low priority grace period page size */
2754#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2755#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2756
2757/* Disable display A/B trickle feed */
2758#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2759
2760/* Set display plane priority */
2761#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2762#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002765#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2766#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002768#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002769#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2770#define CM0_IZ_OPT_DISABLE (1 << 6)
2771#define CM0_ZR_OPT_DISABLE (1 << 5)
2772#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2773#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2774#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2775#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2776#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002777#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2778#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002779#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002780#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002781#define ECO_GATING_CX_ONLY (1 << 3)
2782#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002784#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002785#define RC_OP_FLUSH_ENABLE (1 << 0)
2786#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002787#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002788#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2789#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2790#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002792#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002793#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002794#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002795
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002796#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002797#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002798#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002799#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002800
Robert Bragg19f81df2017-06-13 12:23:03 +01002801#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2802#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2803
Talha Nassar0b904c82019-01-31 17:08:44 -08002804#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2805#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2806
Deepak S693d11c2015-01-16 20:42:16 +05302807/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002808#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2809#define HSW_F1_EU_DIS_SHIFT 16
2810#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2811#define HSW_F1_EU_DIS_10EUS 0
2812#define HSW_F1_EU_DIS_8EUS 1
2813#define HSW_F1_EU_DIS_6EUS 2
2814
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002815#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002816#define CHV_FGT_DISABLE_SS0 (1 << 10)
2817#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302818#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2819#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2820#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2821#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2822#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2823#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2824#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2825#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002827#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002828#define GEN8_F2_SS_DIS_SHIFT 21
2829#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002830#define GEN8_F2_S_ENA_SHIFT 25
2831#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2832
2833#define GEN9_F2_SS_DIS_SHIFT 20
2834#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2835
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002836#define GEN10_F2_S_ENA_SHIFT 22
2837#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2838#define GEN10_F2_SS_DIS_SHIFT 18
2839#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2840
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002841#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2842#define GEN10_L3BANK_PAIR_COUNT 4
2843#define GEN10_L3BANK_MASK 0x0F
2844
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002845#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002846#define GEN8_EU_DIS0_S0_MASK 0xffffff
2847#define GEN8_EU_DIS0_S1_SHIFT 24
2848#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002850#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002851#define GEN8_EU_DIS1_S1_MASK 0xffff
2852#define GEN8_EU_DIS1_S2_SHIFT 16
2853#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002855#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002856#define GEN8_EU_DIS2_S2_MASK 0xff
2857
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002858#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002859
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002860#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2861#define GEN10_EU_DIS_SS_MASK 0xff
2862
Oscar Mateo26376a72018-03-16 14:14:49 +02002863#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2864#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2865#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2866#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2867
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002868#define GEN11_EU_DISABLE _MMIO(0x9134)
2869#define GEN11_EU_DIS_MASK 0xFF
2870
2871#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2872#define GEN11_GT_S_ENA_MASK 0xFF
2873
2874#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002876#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002877#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2878#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2879#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2880#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002881
Ben Widawskycc609d52013-05-28 19:22:29 -07002882/* On modern GEN architectures interrupt control consists of two sets
2883 * of registers. The first set pertains to the ring generating the
2884 * interrupt. The second control is for the functional block generating the
2885 * interrupt. These are PM, GT, DE, etc.
2886 *
2887 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2888 * GT interrupt bits, so we don't need to duplicate the defines.
2889 *
2890 * These defines should cover us well from SNB->HSW with minor exceptions
2891 * it can also work on ILK.
2892 */
2893#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2894#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2895#define GT_BLT_USER_INTERRUPT (1 << 22)
2896#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2897#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002898#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002899#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002900#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2901#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2902#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2903#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2904#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2905#define GT_RENDER_USER_INTERRUPT (1 << 0)
2906
Ben Widawsky12638c52013-05-28 19:22:31 -07002907#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2908#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2909
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002910#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002911 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002912 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002913
Ben Widawskycc609d52013-05-28 19:22:29 -07002914/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002915#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002916
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002917#define I915_PM_INTERRUPT (1 << 31)
2918#define I915_ISP_INTERRUPT (1 << 22)
2919#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2920#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2921#define I915_MIPIC_INTERRUPT (1 << 19)
2922#define I915_MIPIA_INTERRUPT (1 << 18)
2923#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2924#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2925#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2926#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002927#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2928#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2929#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2930#define I915_HWB_OOM_INTERRUPT (1 << 13)
2931#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2932#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2933#define I915_MISC_INTERRUPT (1 << 11)
2934#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2935#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2936#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2937#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2938#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2939#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2940#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2941#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2942#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2943#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2944#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2945#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2946#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2947#define I915_DEBUG_INTERRUPT (1 << 2)
2948#define I915_WINVALID_INTERRUPT (1 << 1)
2949#define I915_USER_INTERRUPT (1 << 1)
2950#define I915_ASLE_INTERRUPT (1 << 0)
2951#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002952
Jerome Anandeef57322017-01-25 04:27:49 +05302953#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2954#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2955
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002956/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002957#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2958#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2959
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002960#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2961#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2962#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2963#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2964 _VLV_AUD_PORT_EN_B_DBG, \
2965 _VLV_AUD_PORT_EN_C_DBG, \
2966 _VLV_AUD_PORT_EN_D_DBG)
2967#define VLV_AMP_MUTE (1 << 1)
2968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002969#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002971#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002972#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002973#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002974#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2975#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2976#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2977#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002978#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002979#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2980#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2981#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2982#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2983#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2984#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2985#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2986#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002987
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002988/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002989 * Framebuffer compression (915+ only)
2990 */
2991
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002992#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2993#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2994#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002995#define FBC_CTL_EN (1 << 31)
2996#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002997#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002998#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2999#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003000#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003001#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003002#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003003#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003004#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003005#define FBC_STAT_COMPRESSING (1 << 31)
3006#define FBC_STAT_COMPRESSED (1 << 30)
3007#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003008#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003009#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003010#define FBC_CTL_FENCE_DBL (0 << 4)
3011#define FBC_CTL_IDLE_IMM (0 << 2)
3012#define FBC_CTL_IDLE_FULL (1 << 2)
3013#define FBC_CTL_IDLE_LINE (2 << 2)
3014#define FBC_CTL_IDLE_DEBUG (3 << 2)
3015#define FBC_CTL_CPU_FENCE (1 << 1)
3016#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003017#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3018#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003019
3020#define FBC_LL_SIZE (1536)
3021
Mika Kuoppala44fff992016-06-07 17:19:09 +03003022#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003023#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003024
Jesse Barnes74dff282009-09-14 15:39:40 -07003025/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003026#define DPFC_CB_BASE _MMIO(0x3200)
3027#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003028#define DPFC_CTL_EN (1 << 31)
3029#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3030#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3031#define DPFC_CTL_FENCE_EN (1 << 29)
3032#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3033#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3034#define DPFC_SR_EN (1 << 10)
3035#define DPFC_CTL_LIMIT_1X (0 << 6)
3036#define DPFC_CTL_LIMIT_2X (1 << 6)
3037#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003038#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003039#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003040#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3041#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3042#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3043#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003044#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003045#define DPFC_INVAL_SEG_SHIFT (16)
3046#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3047#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003048#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define DPFC_STATUS2 _MMIO(0x3214)
3050#define DPFC_FENCE_YOFF _MMIO(0x3218)
3051#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003052#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003053
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003054/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003055#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3056#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003057#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003058/* The bit 28-8 is reserved */
3059#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003060#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3061#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003062#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3063#define IVB_FBC_STATUS2 _MMIO(0x43214)
3064#define IVB_FBC_COMP_SEG_MASK 0x7ff
3065#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003066#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3067#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003068#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3069#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003070#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003071#define ILK_FBC_RT_VALID (1 << 0)
3072#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003074#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003075#define ILK_FBCQ_DIS (1 << 22)
3076#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003077
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003078
Jesse Barnes585fb112008-07-29 11:54:06 -07003079/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003080 * Framebuffer compression for Sandybridge
3081 *
3082 * The following two registers are of type GTTMMADR
3083 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003084#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003085#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003086#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003087
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003088/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003089#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003091#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003092#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003093
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003094#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003095#define FBC_REND_NUKE (1 << 2)
3096#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003097
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003098/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003099 * GPIO regs
3100 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003101#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3102 4 * (gpio))
3103
Jesse Barnes585fb112008-07-29 11:54:06 -07003104# define GPIO_CLOCK_DIR_MASK (1 << 0)
3105# define GPIO_CLOCK_DIR_IN (0 << 1)
3106# define GPIO_CLOCK_DIR_OUT (1 << 1)
3107# define GPIO_CLOCK_VAL_MASK (1 << 2)
3108# define GPIO_CLOCK_VAL_OUT (1 << 3)
3109# define GPIO_CLOCK_VAL_IN (1 << 4)
3110# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3111# define GPIO_DATA_DIR_MASK (1 << 8)
3112# define GPIO_DATA_DIR_IN (0 << 9)
3113# define GPIO_DATA_DIR_OUT (1 << 9)
3114# define GPIO_DATA_VAL_MASK (1 << 10)
3115# define GPIO_DATA_VAL_OUT (1 << 11)
3116# define GPIO_DATA_VAL_IN (1 << 12)
3117# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003120#define GMBUS_AKSV_SELECT (1 << 11)
3121#define GMBUS_RATE_100KHZ (0 << 8)
3122#define GMBUS_RATE_50KHZ (1 << 8)
3123#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3124#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3125#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303126#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003127#define GMBUS_PIN_DISABLED 0
3128#define GMBUS_PIN_SSC 1
3129#define GMBUS_PIN_VGADDC 2
3130#define GMBUS_PIN_PANEL 3
3131#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3132#define GMBUS_PIN_DPC 4 /* HDMIC */
3133#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3134#define GMBUS_PIN_DPD 6 /* HDMID */
3135#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003136#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003137#define GMBUS_PIN_2_BXT 2
3138#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003139#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003140#define GMBUS_PIN_9_TC1_ICP 9
3141#define GMBUS_PIN_10_TC2_ICP 10
3142#define GMBUS_PIN_11_TC3_ICP 11
3143#define GMBUS_PIN_12_TC4_ICP 12
3144
3145#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003146#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003147#define GMBUS_SW_CLR_INT (1 << 31)
3148#define GMBUS_SW_RDY (1 << 30)
3149#define GMBUS_ENT (1 << 29) /* enable timeout */
3150#define GMBUS_CYCLE_NONE (0 << 25)
3151#define GMBUS_CYCLE_WAIT (1 << 25)
3152#define GMBUS_CYCLE_INDEX (2 << 25)
3153#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003154#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003155#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303156#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003157#define GMBUS_SLAVE_INDEX_SHIFT 8
3158#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003159#define GMBUS_SLAVE_READ (1 << 0)
3160#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003162#define GMBUS_INUSE (1 << 15)
3163#define GMBUS_HW_WAIT_PHASE (1 << 14)
3164#define GMBUS_STALL_TIMEOUT (1 << 13)
3165#define GMBUS_INT (1 << 12)
3166#define GMBUS_HW_RDY (1 << 11)
3167#define GMBUS_SATOER (1 << 10)
3168#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003169#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3170#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003171#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3172#define GMBUS_NAK_EN (1 << 3)
3173#define GMBUS_IDLE_EN (1 << 2)
3174#define GMBUS_HW_WAIT_EN (1 << 1)
3175#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003176#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003177#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003178
Jesse Barnes585fb112008-07-29 11:54:06 -07003179/*
3180 * Clock control & power management
3181 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003182#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3183#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3184#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003185#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003187#define VGA0 _MMIO(0x6000)
3188#define VGA1 _MMIO(0x6004)
3189#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003190#define VGA0_PD_P2_DIV_4 (1 << 7)
3191#define VGA0_PD_P1_DIV_2 (1 << 5)
3192#define VGA0_PD_P1_SHIFT 0
3193#define VGA0_PD_P1_MASK (0x1f << 0)
3194#define VGA1_PD_P2_DIV_4 (1 << 15)
3195#define VGA1_PD_P1_DIV_2 (1 << 13)
3196#define VGA1_PD_P1_SHIFT 8
3197#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003198#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003199#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3200#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003201#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003202#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003203#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003204#define DPLL_VGA_MODE_DIS (1 << 28)
3205#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3206#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3207#define DPLL_MODE_MASK (3 << 26)
3208#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3209#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3210#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3211#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3212#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3213#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003214#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003215#define DPLL_LOCK_VLV (1 << 15)
3216#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3217#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3218#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003219#define DPLL_PORTC_READY_MASK (0xf << 4)
3220#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003221
Jesse Barnes585fb112008-07-29 11:54:06 -07003222#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003223
3224/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003225#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003226#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003227#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003228#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003229#define PHY_LDO_DELAY_0NS 0x0
3230#define PHY_LDO_DELAY_200NS 0x1
3231#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003232#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3233#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003234#define PHY_CH_SU_PSR 0x1
3235#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003236#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003237#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003238#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003239#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3240#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3241#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003242
Jesse Barnes585fb112008-07-29 11:54:06 -07003243/*
3244 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3245 * this field (only one bit may be set).
3246 */
3247#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3248#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003249#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003250/* i830, required in DVO non-gang */
3251#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3252#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3253#define PLL_REF_INPUT_DREFCLK (0 << 13)
3254#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3255#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3256#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3257#define PLL_REF_INPUT_MASK (3 << 13)
3258#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003259/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003260# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3261# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003262# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003263# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3264# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3265
Jesse Barnes585fb112008-07-29 11:54:06 -07003266/*
3267 * Parallel to Serial Load Pulse phase selection.
3268 * Selects the phase for the 10X DPLL clock for the PCIe
3269 * digital display port. The range is 4 to 13; 10 or more
3270 * is just a flip delay. The default is 6
3271 */
3272#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3273#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3274/*
3275 * SDVO multiplier for 945G/GM. Not used on 965.
3276 */
3277#define SDVO_MULTIPLIER_MASK 0x000000ff
3278#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3279#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003280
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003281#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3282#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3283#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003284#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003285
Jesse Barnes585fb112008-07-29 11:54:06 -07003286/*
3287 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3288 *
3289 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3290 */
3291#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3292#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3293/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3294#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3295#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3296/*
3297 * SDVO/UDI pixel multiplier.
3298 *
3299 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3300 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3301 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3302 * dummy bytes in the datastream at an increased clock rate, with both sides of
3303 * the link knowing how many bytes are fill.
3304 *
3305 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3306 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3307 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3308 * through an SDVO command.
3309 *
3310 * This register field has values of multiplication factor minus 1, with
3311 * a maximum multiplier of 5 for SDVO.
3312 */
3313#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3314#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3315/*
3316 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3317 * This best be set to the default value (3) or the CRT won't work. No,
3318 * I don't entirely understand what this does...
3319 */
3320#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3321#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003322
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003323#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003325#define _FPA0 0x6040
3326#define _FPA1 0x6044
3327#define _FPB0 0x6048
3328#define _FPB1 0x604c
3329#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3330#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003331#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003332#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003333#define FP_N_DIV_SHIFT 16
3334#define FP_M1_DIV_MASK 0x00003f00
3335#define FP_M1_DIV_SHIFT 8
3336#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003337#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003338#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003339#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003340#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3341#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3342#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3343#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3344#define DPLLB_TEST_N_BYPASS (1 << 19)
3345#define DPLLB_TEST_M_BYPASS (1 << 18)
3346#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3347#define DPLLA_TEST_N_BYPASS (1 << 3)
3348#define DPLLA_TEST_M_BYPASS (1 << 2)
3349#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003350#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003351#define DSTATE_GFX_RESET_I830 (1 << 6)
3352#define DSTATE_PLL_D3_OFF (1 << 3)
3353#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3354#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003355#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003356# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3357# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3358# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3359# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3360# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3361# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3362# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003363# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003364# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3365# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3366# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3367# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3368# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3369# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3370# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3371# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3372# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3373# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3374# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3375# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3376# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3377# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3378# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3379# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3380# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3381# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3382# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3383# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3384# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003385/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003386 * This bit must be set on the 830 to prevent hangs when turning off the
3387 * overlay scaler.
3388 */
3389# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3390# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3391# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3392# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3393# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003395#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003396# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3397# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3398# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3399# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3400# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3401# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3402# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3403# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3404# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003405/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003406# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3407# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3408# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3409# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003410/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003411# define SV_CLOCK_GATE_DISABLE (1 << 0)
3412# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3413# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3414# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3415# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3416# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3417# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3418# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3419# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3420# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3421# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3422# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3423# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3424# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3425# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3426# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3427# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3428# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3429
3430# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003431/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003432# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3433# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3434# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3435# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3436# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3437# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003438/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003439# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3440# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3441# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3442# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3443# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3444# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3445# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3446# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3447# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3448# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3449# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3450# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3451# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3452# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3453# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3454# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3455# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3456# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3457# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003459#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003460#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3461#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3462#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003465#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003467#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3468#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003471#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003473#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003474
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003475#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003476#define CDCLK_FREQ_SHIFT 4
3477#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3478#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003480#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003481#define PFI_CREDIT_63 (9 << 28) /* chv only */
3482#define PFI_CREDIT_31 (8 << 28) /* chv only */
3483#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3484#define PFI_CREDIT_RESEND (1 << 27)
3485#define VGA_FAST_MODE_DISABLE (1 << 14)
3486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003487#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003488
Jesse Barnes585fb112008-07-29 11:54:06 -07003489/*
3490 * Palette regs
3491 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003492#define _PALETTE_A 0xa000
3493#define _PALETTE_B 0xa800
3494#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003495#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003496 _PICK((pipe), _PALETTE_A, \
3497 _PALETTE_B, _CHV_PALETTE_C) + \
3498 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003499
Eric Anholt673a3942008-07-30 12:06:12 -07003500/* MCH MMIO space */
3501
3502/*
3503 * MCHBAR mirror.
3504 *
3505 * This mirrors the MCHBAR MMIO space whose location is determined by
3506 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3507 * every way. It is not accessible from the CP register read instructions.
3508 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003509 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3510 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003511 */
3512#define MCHBAR_MIRROR_BASE 0x10000
3513
Yuanhan Liu13982612010-12-15 15:42:31 +08003514#define MCHBAR_MIRROR_BASE_SNB 0x140000
3515
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003516#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3517#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003518#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3519#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003520#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003521
Chris Wilson3ebecd02013-04-12 19:10:13 +01003522/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003523#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003524
Ville Syrjälä646b4262014-04-25 20:14:30 +03003525/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003526#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003527#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3528#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3529#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3530#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3531#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003532#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003533#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003534#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003535
Ville Syrjälä646b4262014-04-25 20:14:30 +03003536/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003537#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003538#define CSHRDDR3CTL_DDR3 (1 << 2)
3539
Ville Syrjälä646b4262014-04-25 20:14:30 +03003540/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003541#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3542#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003543
Ville Syrjälä646b4262014-04-25 20:14:30 +03003544/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3546#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3547#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003548#define MAD_DIMM_ECC_MASK (0x3 << 24)
3549#define MAD_DIMM_ECC_OFF (0x0 << 24)
3550#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3551#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3552#define MAD_DIMM_ECC_ON (0x3 << 24)
3553#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3554#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3555#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3556#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3557#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3558#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3559#define MAD_DIMM_A_SELECT (0x1 << 16)
3560/* DIMM sizes are in multiples of 256mb. */
3561#define MAD_DIMM_B_SIZE_SHIFT 8
3562#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3563#define MAD_DIMM_A_SIZE_SHIFT 0
3564#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3565
Ville Syrjälä646b4262014-04-25 20:14:30 +03003566/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003567#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003568#define MCH_SSKPD_WM0_MASK 0x3f
3569#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003571#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003572
Keith Packardb11248d2009-06-11 22:28:56 -07003573/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003574#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003575#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003576#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3577#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3578#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3579#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003580#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003581#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003582/*
3583 * Note that on at least on ELK the below value is reported for both
3584 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3585 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3586 */
3587#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003588#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003589#define CLKCFG_MEM_533 (1 << 4)
3590#define CLKCFG_MEM_667 (2 << 4)
3591#define CLKCFG_MEM_800 (3 << 4)
3592#define CLKCFG_MEM_MASK (7 << 4)
3593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003594#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3595#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003597#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003598#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003599#define TR1 _MMIO(0x11006)
3600#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003601#define TSFS_SLOPE_MASK 0x0000ff00
3602#define TSFS_SLOPE_SHIFT 8
3603#define TSFS_INTR_MASK 0x000000ff
3604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003605#define CRSTANDVID _MMIO(0x11100)
3606#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003607#define PXVFREQ_PX_MASK 0x7f000000
3608#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003609#define VIDFREQ_BASE _MMIO(0x11110)
3610#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3611#define VIDFREQ2 _MMIO(0x11114)
3612#define VIDFREQ3 _MMIO(0x11118)
3613#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003614#define VIDFREQ_P0_MASK 0x1f000000
3615#define VIDFREQ_P0_SHIFT 24
3616#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3617#define VIDFREQ_P0_CSCLK_SHIFT 20
3618#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3619#define VIDFREQ_P0_CRCLK_SHIFT 16
3620#define VIDFREQ_P1_MASK 0x00001f00
3621#define VIDFREQ_P1_SHIFT 8
3622#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3623#define VIDFREQ_P1_CSCLK_SHIFT 4
3624#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003625#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3626#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003627#define INTTOEXT_MAP3_SHIFT 24
3628#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3629#define INTTOEXT_MAP2_SHIFT 16
3630#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3631#define INTTOEXT_MAP1_SHIFT 8
3632#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3633#define INTTOEXT_MAP0_SHIFT 0
3634#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003635#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003636#define MEMCTL_CMD_MASK 0xe000
3637#define MEMCTL_CMD_SHIFT 13
3638#define MEMCTL_CMD_RCLK_OFF 0
3639#define MEMCTL_CMD_RCLK_ON 1
3640#define MEMCTL_CMD_CHFREQ 2
3641#define MEMCTL_CMD_CHVID 3
3642#define MEMCTL_CMD_VMMOFF 4
3643#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003644#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003645 when command complete */
3646#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3647#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003648#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003649#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003650#define MEMIHYST _MMIO(0x1117c)
3651#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003652#define MEMINT_RSEXIT_EN (1 << 8)
3653#define MEMINT_CX_SUPR_EN (1 << 7)
3654#define MEMINT_CONT_BUSY_EN (1 << 6)
3655#define MEMINT_AVG_BUSY_EN (1 << 5)
3656#define MEMINT_EVAL_CHG_EN (1 << 4)
3657#define MEMINT_MON_IDLE_EN (1 << 3)
3658#define MEMINT_UP_EVAL_EN (1 << 2)
3659#define MEMINT_DOWN_EVAL_EN (1 << 1)
3660#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003661#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003662#define MEM_RSEXIT_MASK 0xc000
3663#define MEM_RSEXIT_SHIFT 14
3664#define MEM_CONT_BUSY_MASK 0x3000
3665#define MEM_CONT_BUSY_SHIFT 12
3666#define MEM_AVG_BUSY_MASK 0x0c00
3667#define MEM_AVG_BUSY_SHIFT 10
3668#define MEM_EVAL_CHG_MASK 0x0300
3669#define MEM_EVAL_BUSY_SHIFT 8
3670#define MEM_MON_IDLE_MASK 0x00c0
3671#define MEM_MON_IDLE_SHIFT 6
3672#define MEM_UP_EVAL_MASK 0x0030
3673#define MEM_UP_EVAL_SHIFT 4
3674#define MEM_DOWN_EVAL_MASK 0x000c
3675#define MEM_DOWN_EVAL_SHIFT 2
3676#define MEM_SW_CMD_MASK 0x0003
3677#define MEM_INT_STEER_GFX 0
3678#define MEM_INT_STEER_CMR 1
3679#define MEM_INT_STEER_SMI 2
3680#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003681#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003682#define MEMINT_RSEXIT (1 << 7)
3683#define MEMINT_CONT_BUSY (1 << 6)
3684#define MEMINT_AVG_BUSY (1 << 5)
3685#define MEMINT_EVAL_CHG (1 << 4)
3686#define MEMINT_MON_IDLE (1 << 3)
3687#define MEMINT_UP_EVAL (1 << 2)
3688#define MEMINT_DOWN_EVAL (1 << 1)
3689#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003690#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003691#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003692#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3693#define MEMMODE_BOOST_FREQ_SHIFT 24
3694#define MEMMODE_IDLE_MODE_MASK 0x00030000
3695#define MEMMODE_IDLE_MODE_SHIFT 16
3696#define MEMMODE_IDLE_MODE_EVAL 0
3697#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003698#define MEMMODE_HWIDLE_EN (1 << 15)
3699#define MEMMODE_SWMODE_EN (1 << 14)
3700#define MEMMODE_RCLK_GATE (1 << 13)
3701#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003702#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3703#define MEMMODE_FSTART_SHIFT 8
3704#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3705#define MEMMODE_FMAX_SHIFT 4
3706#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003707#define RCBMAXAVG _MMIO(0x1119c)
3708#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003709#define SWMEMCMD_RENDER_OFF (0 << 13)
3710#define SWMEMCMD_RENDER_ON (1 << 13)
3711#define SWMEMCMD_SWFREQ (2 << 13)
3712#define SWMEMCMD_TARVID (3 << 13)
3713#define SWMEMCMD_VRM_OFF (4 << 13)
3714#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003715#define CMDSTS (1 << 12)
3716#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003717#define SWFREQ_MASK 0x0380 /* P0-7 */
3718#define SWFREQ_SHIFT 7
3719#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003720#define MEMSTAT_CTG _MMIO(0x111a0)
3721#define RCBMINAVG _MMIO(0x111a0)
3722#define RCUPEI _MMIO(0x111b0)
3723#define RCDNEI _MMIO(0x111b4)
3724#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003725#define RS1EN (1 << 31)
3726#define RS2EN (1 << 30)
3727#define RS3EN (1 << 29)
3728#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3729#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3730#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3731#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3732#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3733#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3734#define RSX_STATUS_MASK (7 << 20)
3735#define RSX_STATUS_ON (0 << 20)
3736#define RSX_STATUS_RC1 (1 << 20)
3737#define RSX_STATUS_RC1E (2 << 20)
3738#define RSX_STATUS_RS1 (3 << 20)
3739#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3740#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3741#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3742#define RSX_STATUS_RSVD2 (7 << 20)
3743#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3744#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3745#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3746#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3747#define RS1CONTSAV_MASK (3 << 14)
3748#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3749#define RS1CONTSAV_RSVD (1 << 14)
3750#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3751#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3752#define NORMSLEXLAT_MASK (3 << 12)
3753#define SLOW_RS123 (0 << 12)
3754#define SLOW_RS23 (1 << 12)
3755#define SLOW_RS3 (2 << 12)
3756#define NORMAL_RS123 (3 << 12)
3757#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3758#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3759#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3760#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3761#define RS_CSTATE_MASK (3 << 4)
3762#define RS_CSTATE_C367_RS1 (0 << 4)
3763#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3764#define RS_CSTATE_RSVD (2 << 4)
3765#define RS_CSTATE_C367_RS2 (3 << 4)
3766#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3767#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768#define VIDCTL _MMIO(0x111c0)
3769#define VIDSTS _MMIO(0x111c8)
3770#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3771#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003772#define MEMSTAT_VID_MASK 0x7f00
3773#define MEMSTAT_VID_SHIFT 8
3774#define MEMSTAT_PSTATE_MASK 0x00f8
3775#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003776#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003777#define MEMSTAT_SRC_CTL_MASK 0x0003
3778#define MEMSTAT_SRC_CTL_CORE 0
3779#define MEMSTAT_SRC_CTL_TRB 1
3780#define MEMSTAT_SRC_CTL_THM 2
3781#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003782#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3783#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3784#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003785#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786#define SDEW _MMIO(0x1124c)
3787#define CSIEW0 _MMIO(0x11250)
3788#define CSIEW1 _MMIO(0x11254)
3789#define CSIEW2 _MMIO(0x11258)
3790#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3791#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3792#define MCHAFE _MMIO(0x112c0)
3793#define CSIEC _MMIO(0x112e0)
3794#define DMIEC _MMIO(0x112e4)
3795#define DDREC _MMIO(0x112e8)
3796#define PEG0EC _MMIO(0x112ec)
3797#define PEG1EC _MMIO(0x112f0)
3798#define GFXEC _MMIO(0x112f4)
3799#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3800#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3801#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003802#define ECR_GPFE (1 << 31)
3803#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003804#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003805#define OGW0 _MMIO(0x11608)
3806#define OGW1 _MMIO(0x1160c)
3807#define EG0 _MMIO(0x11610)
3808#define EG1 _MMIO(0x11614)
3809#define EG2 _MMIO(0x11618)
3810#define EG3 _MMIO(0x1161c)
3811#define EG4 _MMIO(0x11620)
3812#define EG5 _MMIO(0x11624)
3813#define EG6 _MMIO(0x11628)
3814#define EG7 _MMIO(0x1162c)
3815#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3816#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3817#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003818#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819#define CSIPLL0 _MMIO(0x12c10)
3820#define DDRMPLL1 _MMIO(0X12c20)
3821#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003823#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003824#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003826#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3827#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3828#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3829#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3830#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003831
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003832/*
3833 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3834 * 8300) freezing up around GPU hangs. Looks as if even
3835 * scheduling/timer interrupts start misbehaving if the RPS
3836 * EI/thresholds are "bad", leading to a very sluggish or even
3837 * frozen machine.
3838 */
3839#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303840#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303841#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003842#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003843 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303844 INTERVAL_0_833_US(us) : \
3845 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303846 INTERVAL_1_28_US(us))
3847
Akash Goel52530cb2016-04-23 00:05:44 +05303848#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3849#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3850#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003851#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003852 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303853 INTERVAL_0_833_TO_US(interval) : \
3854 INTERVAL_1_33_TO_US(interval)) : \
3855 INTERVAL_1_28_TO_US(interval))
3856
Jesse Barnes585fb112008-07-29 11:54:06 -07003857/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003858 * Logical Context regs
3859 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003860#define CCID _MMIO(0x2180)
3861#define CCID_EN BIT(0)
3862#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3863#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003864/*
3865 * Notes on SNB/IVB/VLV context size:
3866 * - Power context is saved elsewhere (LLC or stolen)
3867 * - Ring/execlist context is saved on SNB, not on IVB
3868 * - Extended context size already includes render context size
3869 * - We always need to follow the extended context size.
3870 * SNB BSpec has comments indicating that we should use the
3871 * render context size instead if execlists are disabled, but
3872 * based on empirical testing that's just nonsense.
3873 * - Pipelined/VF state is saved on SNB/IVB respectively
3874 * - GT1 size just indicates how much of render context
3875 * doesn't need saving on GT1
3876 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003877#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003878#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3879#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3880#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3881#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3882#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003883#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003884 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3885 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003886#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003887#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3888#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3889#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3890#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3891#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3892#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003893#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003894 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003895
Zhi Wangc01fc532016-06-16 08:07:02 -04003896enum {
3897 INTEL_ADVANCED_CONTEXT = 0,
3898 INTEL_LEGACY_32B_CONTEXT,
3899 INTEL_ADVANCED_AD_CONTEXT,
3900 INTEL_LEGACY_64B_CONTEXT
3901};
3902
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003903enum {
3904 FAULT_AND_HANG = 0,
3905 FAULT_AND_HALT, /* Debug only */
3906 FAULT_AND_STREAM,
3907 FAULT_AND_CONTINUE /* Unsupported */
3908};
3909
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003910#define GEN8_CTX_VALID (1 << 0)
3911#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3912#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3913#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3914#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003915#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003916
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003917#define GEN8_CTX_ID_SHIFT 32
3918#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003919#define GEN11_SW_CTX_ID_SHIFT 37
3920#define GEN11_SW_CTX_ID_WIDTH 11
3921#define GEN11_ENGINE_CLASS_SHIFT 61
3922#define GEN11_ENGINE_CLASS_WIDTH 3
3923#define GEN11_ENGINE_INSTANCE_SHIFT 48
3924#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003925
3926#define CHV_CLK_CTL1 _MMIO(0x101100)
3927#define VLV_CLK_CTL2 _MMIO(0x101104)
3928#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3929
3930/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003931 * Overlay regs
3932 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003933
3934#define OVADD _MMIO(0x30000)
3935#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003936#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003937#define OGAMC5 _MMIO(0x30010)
3938#define OGAMC4 _MMIO(0x30014)
3939#define OGAMC3 _MMIO(0x30018)
3940#define OGAMC2 _MMIO(0x3001c)
3941#define OGAMC1 _MMIO(0x30020)
3942#define OGAMC0 _MMIO(0x30024)
3943
3944/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003945 * GEN9 clock gating regs
3946 */
3947#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003948#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003949#define PWM2_GATING_DIS (1 << 14)
3950#define PWM1_GATING_DIS (1 << 13)
3951
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003952#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3953#define BXT_GMBUS_GATING_DIS (1 << 14)
3954
Imre Deaked69cd42017-10-02 10:55:57 +03003955#define _CLKGATE_DIS_PSL_A 0x46520
3956#define _CLKGATE_DIS_PSL_B 0x46524
3957#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303958#define DUPS1_GATING_DIS (1 << 15)
3959#define DUPS2_GATING_DIS (1 << 19)
3960#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003961#define DPF_GATING_DIS (1 << 10)
3962#define DPF_RAM_GATING_DIS (1 << 9)
3963#define DPFR_GATING_DIS (1 << 8)
3964
3965#define CLKGATE_DIS_PSL(pipe) \
3966 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3967
Imre Deakd965e7ac2015-12-01 10:23:52 +02003968/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003969 * GEN10 clock gating regs
3970 */
3971#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3972#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003973#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003974#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003975
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003976#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3977#define GWUNIT_CLKGATE_DIS (1 << 16)
3978
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003979#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3980#define VFUNIT_CLKGATE_DIS (1 << 20)
3981
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003982#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3983#define CGPSF_CLKGATE_DIS (1 << 3)
3984
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003985/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003986 * Display engine regs
3987 */
3988
Shuang He8bf1e9f2013-10-15 18:55:27 +01003989/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003990#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003991#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003992/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003993#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3994#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3995#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003996/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003997#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3998#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3999#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4000/* embedded DP port on the north display block, reserved on ivb */
4001#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4002#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004003/* vlv source selection */
4004#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4005#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4006#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4007/* with DP port the pipe source is invalid */
4008#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4009#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4010#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4011/* gen3+ source selection */
4012#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4013#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4014#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4015/* with DP/TV port the pipe source is invalid */
4016#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4017#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4018#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4019#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4020#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4021/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004022#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004023
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004024#define _PIPE_CRC_RES_1_A_IVB 0x60064
4025#define _PIPE_CRC_RES_2_A_IVB 0x60068
4026#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4027#define _PIPE_CRC_RES_4_A_IVB 0x60070
4028#define _PIPE_CRC_RES_5_A_IVB 0x60074
4029
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004030#define _PIPE_CRC_RES_RED_A 0x60060
4031#define _PIPE_CRC_RES_GREEN_A 0x60064
4032#define _PIPE_CRC_RES_BLUE_A 0x60068
4033#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4034#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004035
4036/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004037#define _PIPE_CRC_RES_1_B_IVB 0x61064
4038#define _PIPE_CRC_RES_2_B_IVB 0x61068
4039#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4040#define _PIPE_CRC_RES_4_B_IVB 0x61070
4041#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004043#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4044#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4045#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4046#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4047#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4048#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004050#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4051#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4052#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4053#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4054#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004055
Jesse Barnes585fb112008-07-29 11:54:06 -07004056/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004057#define _HTOTAL_A 0x60000
4058#define _HBLANK_A 0x60004
4059#define _HSYNC_A 0x60008
4060#define _VTOTAL_A 0x6000c
4061#define _VBLANK_A 0x60010
4062#define _VSYNC_A 0x60014
4063#define _PIPEASRC 0x6001c
4064#define _BCLRPAT_A 0x60020
4065#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004066#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004067
4068/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004069#define _HTOTAL_B 0x61000
4070#define _HBLANK_B 0x61004
4071#define _HSYNC_B 0x61008
4072#define _VTOTAL_B 0x6100c
4073#define _VBLANK_B 0x61010
4074#define _VSYNC_B 0x61014
4075#define _PIPEBSRC 0x6101c
4076#define _BCLRPAT_B 0x61020
4077#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004078#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004079
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004080/* DSI 0 timing regs */
4081#define _HTOTAL_DSI0 0x6b000
4082#define _HSYNC_DSI0 0x6b008
4083#define _VTOTAL_DSI0 0x6b00c
4084#define _VSYNC_DSI0 0x6b014
4085#define _VSYNCSHIFT_DSI0 0x6b028
4086
4087/* DSI 1 timing regs */
4088#define _HTOTAL_DSI1 0x6b800
4089#define _HSYNC_DSI1 0x6b808
4090#define _VTOTAL_DSI1 0x6b80c
4091#define _VSYNC_DSI1 0x6b814
4092#define _VSYNCSHIFT_DSI1 0x6b828
4093
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004094#define TRANSCODER_A_OFFSET 0x60000
4095#define TRANSCODER_B_OFFSET 0x61000
4096#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004097#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004098#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004099#define TRANSCODER_DSI0_OFFSET 0x6b000
4100#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004101
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004102#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4103#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4104#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4105#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4106#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4107#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4108#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4109#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4110#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4111#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004112
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004113/* VLV eDP PSR registers */
4114#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4115#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004116#define VLV_EDP_PSR_ENABLE (1 << 0)
4117#define VLV_EDP_PSR_RESET (1 << 1)
4118#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4119#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4120#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4121#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4122#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4123#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4124#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4125#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004126#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004127#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004128
4129#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4130#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004131#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4132#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4133#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004134#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004135
4136#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4137#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004138#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004139#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004140#define VLV_EDP_PSR_DISABLED (0 << 0)
4141#define VLV_EDP_PSR_INACTIVE (1 << 0)
4142#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4143#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4144#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4145#define VLV_EDP_PSR_EXIT (5 << 0)
4146#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004147#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004148
Ben Widawskyed8546a2013-11-04 22:45:05 -08004149/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004150#define HSW_EDP_PSR_BASE 0x64800
4151#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004152#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004153#define EDP_PSR_ENABLE (1 << 31)
4154#define BDW_PSR_SINGLE_FRAME (1 << 30)
4155#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4156#define EDP_PSR_LINK_STANDBY (1 << 27)
4157#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4158#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4159#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4160#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4161#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004162#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004163#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4164#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4165#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004166#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004167#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4168#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4169#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4170#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4171#define EDP_PSR_TP1_TIME_500us (0 << 4)
4172#define EDP_PSR_TP1_TIME_100us (1 << 4)
4173#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4174#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004175#define EDP_PSR_IDLE_FRAME_SHIFT 0
4176
Daniel Vetterfc340442018-04-05 15:00:23 -07004177/* Bspec claims those aren't shifted but stay at 0x64800 */
4178#define EDP_PSR_IMR _MMIO(0x64834)
4179#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004180#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4181#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4182#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4183#define EDP_PSR_TRANSCODER_C_SHIFT 24
4184#define EDP_PSR_TRANSCODER_B_SHIFT 16
4185#define EDP_PSR_TRANSCODER_A_SHIFT 8
4186#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004189#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4190#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4191#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4192#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4193#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004195#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004196
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004197#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004198#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304199#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004200#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4201#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4202#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4203#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4204#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4205#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4206#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4207#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4208#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4209#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4210#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004211#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4212#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4213#define EDP_PSR_STATUS_COUNT_SHIFT 16
4214#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004215#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4216#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4217#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4218#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4219#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004220#define EDP_PSR_STATUS_IDLE_MASK 0xf
4221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004222#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004223#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004224
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004225#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004226#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4227#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4228#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4229#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004230#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004231#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004233#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004234#define EDP_PSR2_ENABLE (1 << 31)
4235#define EDP_SU_TRACK_ENABLE (1 << 30)
4236#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4237#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4238#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4239#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4240#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4241#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4242#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4243#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4244#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304245#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004246#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4247#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004248#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4249#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304250
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004251#define _PSR_EVENT_TRANS_A 0x60848
4252#define _PSR_EVENT_TRANS_B 0x61848
4253#define _PSR_EVENT_TRANS_C 0x62848
4254#define _PSR_EVENT_TRANS_D 0x63848
4255#define _PSR_EVENT_TRANS_EDP 0x6F848
4256#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4257#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4258#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4259#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4260#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4261#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4262#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4263#define PSR_EVENT_MEMORY_UP (1 << 10)
4264#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4265#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4266#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004267#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004268#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4269#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4270#define PSR_EVENT_VBI_ENABLE (1 << 2)
4271#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4272#define PSR_EVENT_PSR_DISABLE (1 << 0)
4273
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004274#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004275#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304276#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004277
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004278#define _PSR2_SU_STATUS_0 0x6F914
4279#define _PSR2_SU_STATUS_1 0x6F918
4280#define _PSR2_SU_STATUS_2 0x6F91C
4281#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4282#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4283#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4284#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4285#define PSR2_SU_STATUS_FRAMES 8
4286
Jesse Barnes585fb112008-07-29 11:54:06 -07004287/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004288#define ADPA _MMIO(0x61100)
4289#define PCH_ADPA _MMIO(0xe1100)
4290#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004291
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004292#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004293#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004294#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004295#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004296#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4297#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004298#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004299#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004300#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004301#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4302#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4303#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4304#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4305#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4306#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4307#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4308#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4309#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4310#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4311#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4312#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4313#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4314#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4315#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4316#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4317#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4318#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4319#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004320#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004321#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004322#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004323#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004324#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004325#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004326#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004327#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004328#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004329#define ADPA_DPMS_MASK (~(3 << 10))
4330#define ADPA_DPMS_ON (0 << 10)
4331#define ADPA_DPMS_SUSPEND (1 << 10)
4332#define ADPA_DPMS_STANDBY (2 << 10)
4333#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004334
Chris Wilson939fe4d2010-10-09 10:33:26 +01004335
Jesse Barnes585fb112008-07-29 11:54:06 -07004336/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004337#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004338#define PORTB_HOTPLUG_INT_EN (1 << 29)
4339#define PORTC_HOTPLUG_INT_EN (1 << 28)
4340#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004341#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4342#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4343#define TV_HOTPLUG_INT_EN (1 << 18)
4344#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004345#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4346 PORTC_HOTPLUG_INT_EN | \
4347 PORTD_HOTPLUG_INT_EN | \
4348 SDVOC_HOTPLUG_INT_EN | \
4349 SDVOB_HOTPLUG_INT_EN | \
4350 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004351#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004352#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4353/* must use period 64 on GM45 according to docs */
4354#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4355#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4356#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4357#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4358#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4359#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4360#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4361#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4362#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4363#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4364#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4365#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004366
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004367#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004368/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004369 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004370 *
4371 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4372 * Please check the detailed lore in the commit message for for experimental
4373 * evidence.
4374 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004375/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4376#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4377#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4378#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4379/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4380#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004381#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004382#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004383#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004384#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4385#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004386#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004387#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4388#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004389#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004390#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4391#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004392/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004393#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4394#define TV_HOTPLUG_INT_STATUS (1 << 10)
4395#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4396#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4397#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4398#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004399#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4400#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4401#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004402#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4403
Chris Wilson084b6122012-05-11 18:01:33 +01004404/* SDVO is different across gen3/4 */
4405#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4406#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004407/*
4408 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4409 * since reality corrobates that they're the same as on gen3. But keep these
4410 * bits here (and the comment!) to help any other lost wanderers back onto the
4411 * right tracks.
4412 */
Chris Wilson084b6122012-05-11 18:01:33 +01004413#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4414#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4415#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4416#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004417#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4418 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4419 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4420 PORTB_HOTPLUG_INT_STATUS | \
4421 PORTC_HOTPLUG_INT_STATUS | \
4422 PORTD_HOTPLUG_INT_STATUS)
4423
Egbert Eiche5868a32013-02-28 04:17:12 -05004424#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4425 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4426 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4427 PORTB_HOTPLUG_INT_STATUS | \
4428 PORTC_HOTPLUG_INT_STATUS | \
4429 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004430
Paulo Zanonic20cd312013-02-19 16:21:45 -03004431/* SDVO and HDMI port control.
4432 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004433#define _GEN3_SDVOB 0x61140
4434#define _GEN3_SDVOC 0x61160
4435#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4436#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004437#define GEN4_HDMIB GEN3_SDVOB
4438#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004439#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4440#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4441#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4442#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004443#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004444#define PCH_HDMIC _MMIO(0xe1150)
4445#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004447#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004448#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004449#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004450#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004451#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4452#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004453#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4454#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4455
Paulo Zanonic20cd312013-02-19 16:21:45 -03004456/* Gen 3 SDVO bits: */
4457#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004458#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004459#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004460#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004461#define SDVO_STALL_SELECT (1 << 29)
4462#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004463/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004464 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004465 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004466 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4467 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004468#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004469#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004470#define SDVO_PHASE_SELECT_MASK (15 << 19)
4471#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4472#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4473#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4474#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4475#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4476#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004477/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004478#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4479 SDVO_INTERRUPT_ENABLE)
4480#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4481
4482/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004483#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004484#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004485#define SDVO_ENCODING_SDVO (0 << 10)
4486#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004487#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4488#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004489#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004490#define SDVO_AUDIO_ENABLE (1 << 6)
4491/* VSYNC/HSYNC bits new with 965, default is to be set */
4492#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4493#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4494
4495/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004496#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004497#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4498
4499/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004500#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004501#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004502#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004503
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004504/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004505#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004506#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004507#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004508
Jesse Barnes585fb112008-07-29 11:54:06 -07004509
4510/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004511#define _DVOA 0x61120
4512#define DVOA _MMIO(_DVOA)
4513#define _DVOB 0x61140
4514#define DVOB _MMIO(_DVOB)
4515#define _DVOC 0x61160
4516#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004517#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004518#define DVO_PIPE_SEL_SHIFT 30
4519#define DVO_PIPE_SEL_MASK (1 << 30)
4520#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004521#define DVO_PIPE_STALL_UNUSED (0 << 28)
4522#define DVO_PIPE_STALL (1 << 28)
4523#define DVO_PIPE_STALL_TV (2 << 28)
4524#define DVO_PIPE_STALL_MASK (3 << 28)
4525#define DVO_USE_VGA_SYNC (1 << 15)
4526#define DVO_DATA_ORDER_I740 (0 << 14)
4527#define DVO_DATA_ORDER_FP (1 << 14)
4528#define DVO_VSYNC_DISABLE (1 << 11)
4529#define DVO_HSYNC_DISABLE (1 << 10)
4530#define DVO_VSYNC_TRISTATE (1 << 9)
4531#define DVO_HSYNC_TRISTATE (1 << 8)
4532#define DVO_BORDER_ENABLE (1 << 7)
4533#define DVO_DATA_ORDER_GBRG (1 << 6)
4534#define DVO_DATA_ORDER_RGGB (0 << 6)
4535#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4536#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4537#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4538#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4539#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4540#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4541#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004542#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004543#define DVOA_SRCDIM _MMIO(0x61124)
4544#define DVOB_SRCDIM _MMIO(0x61144)
4545#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004546#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4547#define DVO_SRCDIM_VERTICAL_SHIFT 0
4548
4549/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004550#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004551/*
4552 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4553 * the DPLL semantics change when the LVDS is assigned to that pipe.
4554 */
4555#define LVDS_PORT_EN (1 << 31)
4556/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004557#define LVDS_PIPE_SEL_SHIFT 30
4558#define LVDS_PIPE_SEL_MASK (1 << 30)
4559#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4560#define LVDS_PIPE_SEL_SHIFT_CPT 29
4561#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4562#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004563/* LVDS dithering flag on 965/g4x platform */
4564#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004565/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4566#define LVDS_VSYNC_POLARITY (1 << 21)
4567#define LVDS_HSYNC_POLARITY (1 << 20)
4568
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004569/* Enable border for unscaled (or aspect-scaled) display */
4570#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004571/*
4572 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4573 * pixel.
4574 */
4575#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4576#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4577#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4578/*
4579 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4580 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4581 * on.
4582 */
4583#define LVDS_A3_POWER_MASK (3 << 6)
4584#define LVDS_A3_POWER_DOWN (0 << 6)
4585#define LVDS_A3_POWER_UP (3 << 6)
4586/*
4587 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4588 * is set.
4589 */
4590#define LVDS_CLKB_POWER_MASK (3 << 4)
4591#define LVDS_CLKB_POWER_DOWN (0 << 4)
4592#define LVDS_CLKB_POWER_UP (3 << 4)
4593/*
4594 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4595 * setting for whether we are in dual-channel mode. The B3 pair will
4596 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4597 */
4598#define LVDS_B0B3_POWER_MASK (3 << 2)
4599#define LVDS_B0B3_POWER_DOWN (0 << 2)
4600#define LVDS_B0B3_POWER_UP (3 << 2)
4601
David Härdeman3c17fe42010-09-24 21:44:32 +02004602/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004603#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004604/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004605 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4606 * of the infoframe structure specified by CEA-861. */
4607#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004608#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004609#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004610#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004611/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004612#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004613#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004614#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004615#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004616#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4617#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004618#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004619#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4620#define VIDEO_DIP_SELECT_AVI (0 << 19)
4621#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4622#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004623#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004624#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4625#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4626#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004627#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004628/* HSW and later: */
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004629#define DRM_DIP_ENABLE (1 << 28)
4630#define PSR_VSC_BIT_7_SET (1 << 27)
4631#define VSC_SELECT_MASK (0x3 << 25)
4632#define VSC_SELECT_SHIFT 25
4633#define VSC_DIP_HW_HEA_DATA (0 << 25)
4634#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4635#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4636#define VSC_DIP_SW_HEA_DATA (3 << 25)
4637#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004638#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4639#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004640#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004641#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4642#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004643#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004644
Jesse Barnes585fb112008-07-29 11:54:06 -07004645/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004646#define PPS_BASE 0x61200
4647#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4648#define PCH_PPS_BASE 0xC7200
4649
4650#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4651 PPS_BASE + (reg) + \
4652 (pps_idx) * 0x100)
4653
4654#define _PP_STATUS 0x61200
4655#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4656#define PP_ON (1 << 31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004657
4658#define _PP_CONTROL_1 0xc7204
4659#define _PP_CONTROL_2 0xc7304
4660#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4661 _PP_CONTROL_2)
4662#define POWER_CYCLE_DELAY_MASK (0x1f << 4)
4663#define POWER_CYCLE_DELAY_SHIFT 4
4664#define VDD_OVERRIDE_FORCE (1 << 3)
4665#define BACKLIGHT_ENABLE (1 << 2)
4666#define PWR_DOWN_ON_RESET (1 << 1)
4667#define PWR_STATE_TARGET (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004668/*
4669 * Indicates that all dependencies of the panel are on:
4670 *
4671 * - PLL enabled
4672 * - pipe enabled
4673 * - LVDS/DVOB/DVOC on
4674 */
Imre Deak44cb7342016-08-10 14:07:29 +03004675#define PP_READY (1 << 30)
4676#define PP_SEQUENCE_NONE (0 << 28)
4677#define PP_SEQUENCE_POWER_UP (1 << 28)
4678#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4679#define PP_SEQUENCE_MASK (3 << 28)
4680#define PP_SEQUENCE_SHIFT 28
4681#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4682#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004683#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4684#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4685#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4686#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4687#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4688#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4689#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4690#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4691#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004692
4693#define _PP_CONTROL 0x61204
4694#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4695#define PANEL_UNLOCK_REGS (0xabcd << 16)
4696#define PANEL_UNLOCK_MASK (0xffff << 16)
4697#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4698#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4699#define EDP_FORCE_VDD (1 << 3)
4700#define EDP_BLC_ENABLE (1 << 2)
4701#define PANEL_POWER_RESET (1 << 1)
Imre Deak44cb7342016-08-10 14:07:29 +03004702#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004703
4704#define _PP_ON_DELAYS 0x61208
4705#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004706#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004707#define PANEL_PORT_SELECT_MASK (3 << 30)
4708#define PANEL_PORT_SELECT_LVDS (0 << 30)
4709#define PANEL_PORT_SELECT_DPA (1 << 30)
4710#define PANEL_PORT_SELECT_DPC (2 << 30)
4711#define PANEL_PORT_SELECT_DPD (3 << 30)
4712#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4713#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4714#define PANEL_POWER_UP_DELAY_SHIFT 16
4715#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4716#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4717
4718#define _PP_OFF_DELAYS 0x6120C
4719#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4720#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4721#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4722#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4723#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4724
4725#define _PP_DIVISOR 0x61210
4726#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4727#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4728#define PP_REFERENCE_DIVIDER_SHIFT 8
4729#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4730#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004731
4732/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004733#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004734#define PFIT_ENABLE (1 << 31)
4735#define PFIT_PIPE_MASK (3 << 29)
4736#define PFIT_PIPE_SHIFT 29
4737#define VERT_INTERP_DISABLE (0 << 10)
4738#define VERT_INTERP_BILINEAR (1 << 10)
4739#define VERT_INTERP_MASK (3 << 10)
4740#define VERT_AUTO_SCALE (1 << 9)
4741#define HORIZ_INTERP_DISABLE (0 << 6)
4742#define HORIZ_INTERP_BILINEAR (1 << 6)
4743#define HORIZ_INTERP_MASK (3 << 6)
4744#define HORIZ_AUTO_SCALE (1 << 5)
4745#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004746#define PFIT_FILTER_FUZZY (0 << 24)
4747#define PFIT_SCALING_AUTO (0 << 26)
4748#define PFIT_SCALING_PROGRAMMED (1 << 26)
4749#define PFIT_SCALING_PILLAR (2 << 26)
4750#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004751#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004752/* Pre-965 */
4753#define PFIT_VERT_SCALE_SHIFT 20
4754#define PFIT_VERT_SCALE_MASK 0xfff00000
4755#define PFIT_HORIZ_SCALE_SHIFT 4
4756#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4757/* 965+ */
4758#define PFIT_VERT_SCALE_SHIFT_965 16
4759#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4760#define PFIT_HORIZ_SCALE_SHIFT_965 0
4761#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4762
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004763#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004764
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004765#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4766#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004767#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4768 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004769
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004770#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4771#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004772#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4773 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004774
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004775#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4776#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004777#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4778 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004779
Jesse Barnes585fb112008-07-29 11:54:06 -07004780/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004781#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004782#define BLM_PWM_ENABLE (1 << 31)
4783#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4784#define BLM_PIPE_SELECT (1 << 29)
4785#define BLM_PIPE_SELECT_IVB (3 << 29)
4786#define BLM_PIPE_A (0 << 29)
4787#define BLM_PIPE_B (1 << 29)
4788#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004789#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4790#define BLM_TRANSCODER_B BLM_PIPE_B
4791#define BLM_TRANSCODER_C BLM_PIPE_C
4792#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004793#define BLM_PIPE(pipe) ((pipe) << 29)
4794#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4795#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4796#define BLM_PHASE_IN_ENABLE (1 << 25)
4797#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4798#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4799#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4800#define BLM_PHASE_IN_COUNT_SHIFT (8)
4801#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4802#define BLM_PHASE_IN_INCR_SHIFT (0)
4803#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004804#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004805/*
4806 * This is the most significant 15 bits of the number of backlight cycles in a
4807 * complete cycle of the modulated backlight control.
4808 *
4809 * The actual value is this field multiplied by two.
4810 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004811#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4812#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4813#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004814/*
4815 * This is the number of cycles out of the backlight modulation cycle for which
4816 * the backlight is on.
4817 *
4818 * This field must be no greater than the number of cycles in the complete
4819 * backlight modulation cycle.
4820 */
4821#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4822#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004823#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4824#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004825
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004826#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004827#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004828
Daniel Vetter7cf41602012-06-05 10:07:09 +02004829/* New registers for PCH-split platforms. Safe where new bits show up, the
4830 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004831#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4832#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004833
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004834#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004835
Daniel Vetter7cf41602012-06-05 10:07:09 +02004836/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4837 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004838#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004839#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004840#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4841#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004842#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004844#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004845#define UTIL_PIN_ENABLE (1 << 31)
4846
Sunil Kamath022e4e52015-09-30 22:34:57 +05304847#define UTIL_PIN_PIPE(x) ((x) << 29)
4848#define UTIL_PIN_PIPE_MASK (3 << 29)
4849#define UTIL_PIN_MODE_PWM (1 << 24)
4850#define UTIL_PIN_MODE_MASK (0xf << 24)
4851#define UTIL_PIN_POLARITY (1 << 22)
4852
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304853/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304854#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304855#define BXT_BLC_PWM_ENABLE (1 << 31)
4856#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304857#define _BXT_BLC_PWM_FREQ1 0xC8254
4858#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304859
Sunil Kamath022e4e52015-09-30 22:34:57 +05304860#define _BXT_BLC_PWM_CTL2 0xC8350
4861#define _BXT_BLC_PWM_FREQ2 0xC8354
4862#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304863
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004864#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304865 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004866#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304867 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004868#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304869 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304870
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004871#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004872#define PCH_GTC_ENABLE (1 << 31)
4873
Jesse Barnes585fb112008-07-29 11:54:06 -07004874/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004875#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004876/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004877# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004878/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004879# define TV_ENC_PIPE_SEL_SHIFT 30
4880# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4881# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004882/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004883# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004884/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004885# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004886/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004887# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004888/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004889# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4890# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004891/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004892# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004893/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004894# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004895/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004896# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004897/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004898# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004899/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004900# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004901# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004902/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004903# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004904/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004905# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004906/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004907# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004908/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004909# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004910/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004911 * Enables a fix for the 915GM only.
4912 *
4913 * Not sure what it does.
4914 */
4915# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004916/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004917# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004918# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004919/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004920# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004921/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004922# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004923/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004924# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004925/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004926# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004927/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004928# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004929/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004930# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004931/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004932# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004933/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004934# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004935/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004936# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004938 * This test mode forces the DACs to 50% of full output.
4939 *
4940 * This is used for load detection in combination with TVDAC_SENSE_MASK
4941 */
4942# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4943# define TV_TEST_MODE_MASK (7 << 0)
4944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004945#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004946# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004947/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004948 * Reports that DAC state change logic has reported change (RO).
4949 *
4950 * This gets cleared when TV_DAC_STATE_EN is cleared
4951*/
4952# define TVDAC_STATE_CHG (1 << 31)
4953# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004954/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004955# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004956/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004957# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004958/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004959# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004961 * Enables DAC state detection logic, for load-based TV detection.
4962 *
4963 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4964 * to off, for load detection to work.
4965 */
4966# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004967/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004968# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004969/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004970# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004971/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004972# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004973/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004974# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004975/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004976# define ENC_TVDAC_SLEW_FAST (1 << 6)
4977# define DAC_A_1_3_V (0 << 4)
4978# define DAC_A_1_1_V (1 << 4)
4979# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004980# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004981# define DAC_B_1_3_V (0 << 2)
4982# define DAC_B_1_1_V (1 << 2)
4983# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004984# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define DAC_C_1_3_V (0 << 0)
4986# define DAC_C_1_1_V (1 << 0)
4987# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004988# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004989
Ville Syrjälä646b4262014-04-25 20:14:30 +03004990/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004991 * CSC coefficients are stored in a floating point format with 9 bits of
4992 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4993 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4994 * -1 (0x3) being the only legal negative value.
4995 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004996#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004997# define TV_RY_MASK 0x07ff0000
4998# define TV_RY_SHIFT 16
4999# define TV_GY_MASK 0x00000fff
5000# define TV_GY_SHIFT 0
5001
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005002#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005003# define TV_BY_MASK 0x07ff0000
5004# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005006 * Y attenuation for component video.
5007 *
5008 * Stored in 1.9 fixed point.
5009 */
5010# define TV_AY_MASK 0x000003ff
5011# define TV_AY_SHIFT 0
5012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005013#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005014# define TV_RU_MASK 0x07ff0000
5015# define TV_RU_SHIFT 16
5016# define TV_GU_MASK 0x000007ff
5017# define TV_GU_SHIFT 0
5018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005019#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005020# define TV_BU_MASK 0x07ff0000
5021# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005022/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005023 * U attenuation for component video.
5024 *
5025 * Stored in 1.9 fixed point.
5026 */
5027# define TV_AU_MASK 0x000003ff
5028# define TV_AU_SHIFT 0
5029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005030#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005031# define TV_RV_MASK 0x0fff0000
5032# define TV_RV_SHIFT 16
5033# define TV_GV_MASK 0x000007ff
5034# define TV_GV_SHIFT 0
5035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005036#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005037# define TV_BV_MASK 0x07ff0000
5038# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005039/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005040 * V attenuation for component video.
5041 *
5042 * Stored in 1.9 fixed point.
5043 */
5044# define TV_AV_MASK 0x000007ff
5045# define TV_AV_SHIFT 0
5046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005047#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005048/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005049# define TV_BRIGHTNESS_MASK 0xff000000
5050# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005052# define TV_CONTRAST_MASK 0x00ff0000
5053# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005054/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005055# define TV_SATURATION_MASK 0x0000ff00
5056# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005057/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005058# define TV_HUE_MASK 0x000000ff
5059# define TV_HUE_SHIFT 0
5060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005061#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005062/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005063# define TV_BLACK_LEVEL_MASK 0x01ff0000
5064# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005065/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005066# define TV_BLANK_LEVEL_MASK 0x000001ff
5067# define TV_BLANK_LEVEL_SHIFT 0
5068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005069#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005070/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005071# define TV_HSYNC_END_MASK 0x1fff0000
5072# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005073/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005074# define TV_HTOTAL_MASK 0x00001fff
5075# define TV_HTOTAL_SHIFT 0
5076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005077#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005078/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005079# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005080/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005081# define TV_HBURST_START_SHIFT 16
5082# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005083/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005084# define TV_HBURST_LEN_SHIFT 0
5085# define TV_HBURST_LEN_MASK 0x0001fff
5086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005087#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005088/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005089# define TV_HBLANK_END_SHIFT 16
5090# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005091/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005092# define TV_HBLANK_START_SHIFT 0
5093# define TV_HBLANK_START_MASK 0x0001fff
5094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005095#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005096/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005097# define TV_NBR_END_SHIFT 16
5098# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005099/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005100# define TV_VI_END_F1_SHIFT 8
5101# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005102/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005103# define TV_VI_END_F2_SHIFT 0
5104# define TV_VI_END_F2_MASK 0x0000003f
5105
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005106#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005107/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005108# define TV_VSYNC_LEN_MASK 0x07ff0000
5109# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005110/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005111 * number of half lines.
5112 */
5113# define TV_VSYNC_START_F1_MASK 0x00007f00
5114# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005116 * Offset of the start of vsync in field 2, measured in one less than the
5117 * number of half lines.
5118 */
5119# define TV_VSYNC_START_F2_MASK 0x0000007f
5120# define TV_VSYNC_START_F2_SHIFT 0
5121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005122#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005124# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005125/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005126# define TV_VEQ_LEN_MASK 0x007f0000
5127# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005128/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005129 * the number of half lines.
5130 */
5131# define TV_VEQ_START_F1_MASK 0x0007f00
5132# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005133/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005134 * Offset of the start of equalization in field 2, measured in one less than
5135 * the number of half lines.
5136 */
5137# define TV_VEQ_START_F2_MASK 0x000007f
5138# define TV_VEQ_START_F2_SHIFT 0
5139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005140#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005141/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005142 * Offset to start of vertical colorburst, measured in one less than the
5143 * number of lines from vertical start.
5144 */
5145# define TV_VBURST_START_F1_MASK 0x003f0000
5146# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005147/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005148 * Offset to the end of vertical colorburst, measured in one less than the
5149 * number of lines from the start of NBR.
5150 */
5151# define TV_VBURST_END_F1_MASK 0x000000ff
5152# define TV_VBURST_END_F1_SHIFT 0
5153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005154#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005155/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005156 * Offset to start of vertical colorburst, measured in one less than the
5157 * number of lines from vertical start.
5158 */
5159# define TV_VBURST_START_F2_MASK 0x003f0000
5160# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005161/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005162 * Offset to the end of vertical colorburst, measured in one less than the
5163 * number of lines from the start of NBR.
5164 */
5165# define TV_VBURST_END_F2_MASK 0x000000ff
5166# define TV_VBURST_END_F2_SHIFT 0
5167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005168#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005169/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005170 * Offset to start of vertical colorburst, measured in one less than the
5171 * number of lines from vertical start.
5172 */
5173# define TV_VBURST_START_F3_MASK 0x003f0000
5174# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005175/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005176 * Offset to the end of vertical colorburst, measured in one less than the
5177 * number of lines from the start of NBR.
5178 */
5179# define TV_VBURST_END_F3_MASK 0x000000ff
5180# define TV_VBURST_END_F3_SHIFT 0
5181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005182#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005183/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005184 * Offset to start of vertical colorburst, measured in one less than the
5185 * number of lines from vertical start.
5186 */
5187# define TV_VBURST_START_F4_MASK 0x003f0000
5188# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005190 * Offset to the end of vertical colorburst, measured in one less than the
5191 * number of lines from the start of NBR.
5192 */
5193# define TV_VBURST_END_F4_MASK 0x000000ff
5194# define TV_VBURST_END_F4_SHIFT 0
5195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005196#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005197/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005198# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005199/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005200# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005201/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005202# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005203/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005204# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005205/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005206# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005207/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005208# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005209/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005210# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005211/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005212# define TV_BURST_LEVEL_MASK 0x00ff0000
5213# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005214/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005215# define TV_SCDDA1_INC_MASK 0x00000fff
5216# define TV_SCDDA1_INC_SHIFT 0
5217
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005218#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005219/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005220# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5221# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005222/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005223# define TV_SCDDA2_INC_MASK 0x00007fff
5224# define TV_SCDDA2_INC_SHIFT 0
5225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005226#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005227/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005228# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5229# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005230/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005231# define TV_SCDDA3_INC_MASK 0x00007fff
5232# define TV_SCDDA3_INC_SHIFT 0
5233
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005234#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005235/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005236# define TV_XPOS_MASK 0x1fff0000
5237# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005238/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005239# define TV_YPOS_MASK 0x00000fff
5240# define TV_YPOS_SHIFT 0
5241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005242#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005243/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005244# define TV_XSIZE_MASK 0x1fff0000
5245# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005246/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005247 * Vertical size of the display window, measured in pixels.
5248 *
5249 * Must be even for interlaced modes.
5250 */
5251# define TV_YSIZE_MASK 0x00000fff
5252# define TV_YSIZE_SHIFT 0
5253
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005254#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005255/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005256 * Enables automatic scaling calculation.
5257 *
5258 * If set, the rest of the registers are ignored, and the calculated values can
5259 * be read back from the register.
5260 */
5261# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005262/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005263 * Disables the vertical filter.
5264 *
5265 * This is required on modes more than 1024 pixels wide */
5266# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005267/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005268# define TV_VADAPT (1 << 28)
5269# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005270/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005271# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005272/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005273# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005274/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005275# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005276/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005277 * Sets the horizontal scaling factor.
5278 *
5279 * This should be the fractional part of the horizontal scaling factor divided
5280 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5281 *
5282 * (src width - 1) / ((oversample * dest width) - 1)
5283 */
5284# define TV_HSCALE_FRAC_MASK 0x00003fff
5285# define TV_HSCALE_FRAC_SHIFT 0
5286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005287#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005288/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005289 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5290 *
5291 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5292 */
5293# define TV_VSCALE_INT_MASK 0x00038000
5294# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005295/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005296 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5297 *
5298 * \sa TV_VSCALE_INT_MASK
5299 */
5300# define TV_VSCALE_FRAC_MASK 0x00007fff
5301# define TV_VSCALE_FRAC_SHIFT 0
5302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005303#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005304/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005305 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5306 *
5307 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5308 *
5309 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5310 */
5311# define TV_VSCALE_IP_INT_MASK 0x00038000
5312# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005313/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005314 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5315 *
5316 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5317 *
5318 * \sa TV_VSCALE_IP_INT_MASK
5319 */
5320# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5321# define TV_VSCALE_IP_FRAC_SHIFT 0
5322
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005323#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005324# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005325/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005326 * Specifies which field to send the CC data in.
5327 *
5328 * CC data is usually sent in field 0.
5329 */
5330# define TV_CC_FID_MASK (1 << 27)
5331# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005332/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005333# define TV_CC_HOFF_MASK 0x03ff0000
5334# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005335/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005336# define TV_CC_LINE_MASK 0x0000003f
5337# define TV_CC_LINE_SHIFT 0
5338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005339#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005340# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005341/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005342# define TV_CC_DATA_2_MASK 0x007f0000
5343# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005344/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005345# define TV_CC_DATA_1_MASK 0x0000007f
5346# define TV_CC_DATA_1_SHIFT 0
5347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005348#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5349#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5350#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5351#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005352
Keith Packard040d87f2009-05-30 20:42:33 -07005353/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005354#define DP_A _MMIO(0x64000) /* eDP */
5355#define DP_B _MMIO(0x64100)
5356#define DP_C _MMIO(0x64200)
5357#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005359#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5360#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5361#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005362
Keith Packard040d87f2009-05-30 20:42:33 -07005363#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005364#define DP_PIPE_SEL_SHIFT 30
5365#define DP_PIPE_SEL_MASK (1 << 30)
5366#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5367#define DP_PIPE_SEL_SHIFT_IVB 29
5368#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5369#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5370#define DP_PIPE_SEL_SHIFT_CHV 16
5371#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5372#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005373
Keith Packard040d87f2009-05-30 20:42:33 -07005374/* Link training mode - select a suitable mode for each stage */
5375#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5376#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5377#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5378#define DP_LINK_TRAIN_OFF (3 << 28)
5379#define DP_LINK_TRAIN_MASK (3 << 28)
5380#define DP_LINK_TRAIN_SHIFT 28
5381
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005382/* CPT Link training mode */
5383#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5384#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5385#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5386#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5387#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5388#define DP_LINK_TRAIN_SHIFT_CPT 8
5389
Keith Packard040d87f2009-05-30 20:42:33 -07005390/* Signal voltages. These are mostly controlled by the other end */
5391#define DP_VOLTAGE_0_4 (0 << 25)
5392#define DP_VOLTAGE_0_6 (1 << 25)
5393#define DP_VOLTAGE_0_8 (2 << 25)
5394#define DP_VOLTAGE_1_2 (3 << 25)
5395#define DP_VOLTAGE_MASK (7 << 25)
5396#define DP_VOLTAGE_SHIFT 25
5397
5398/* Signal pre-emphasis levels, like voltages, the other end tells us what
5399 * they want
5400 */
5401#define DP_PRE_EMPHASIS_0 (0 << 22)
5402#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5403#define DP_PRE_EMPHASIS_6 (2 << 22)
5404#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5405#define DP_PRE_EMPHASIS_MASK (7 << 22)
5406#define DP_PRE_EMPHASIS_SHIFT 22
5407
5408/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005409#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005410#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005411#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005412
5413/* Mystic DPCD version 1.1 special mode */
5414#define DP_ENHANCED_FRAMING (1 << 18)
5415
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005416/* eDP */
5417#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005418#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005419#define DP_PLL_FREQ_MASK (3 << 16)
5420
Ville Syrjälä646b4262014-04-25 20:14:30 +03005421/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005422#define DP_PORT_REVERSAL (1 << 15)
5423
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005424/* eDP */
5425#define DP_PLL_ENABLE (1 << 14)
5426
Ville Syrjälä646b4262014-04-25 20:14:30 +03005427/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005428#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5429
5430#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005431#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005432
Ville Syrjälä646b4262014-04-25 20:14:30 +03005433/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005434#define DP_COLOR_RANGE_16_235 (1 << 8)
5435
Ville Syrjälä646b4262014-04-25 20:14:30 +03005436/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005437#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5438
Ville Syrjälä646b4262014-04-25 20:14:30 +03005439/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005440#define DP_SYNC_VS_HIGH (1 << 4)
5441#define DP_SYNC_HS_HIGH (1 << 3)
5442
Ville Syrjälä646b4262014-04-25 20:14:30 +03005443/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005444#define DP_DETECTED (1 << 2)
5445
Ville Syrjälä646b4262014-04-25 20:14:30 +03005446/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005447 * signal sink for DDC etc. Max packet size supported
5448 * is 20 bytes in each direction, hence the 5 fixed
5449 * data registers
5450 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005451#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5452#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5453#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5454#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5455#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5456#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005457
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005458#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5459#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5460#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5461#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5462#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5463#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005464
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005465#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5466#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5467#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5468#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5469#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5470#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005471
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005472#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5473#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5474#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5475#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5476#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5477#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005478
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005479#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5480#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5481#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5482#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5483#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5484#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005485
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005486#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5487#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5488#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5489#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5490#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5491#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005492
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005493#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5494#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005495
5496#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5497#define DP_AUX_CH_CTL_DONE (1 << 30)
5498#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5499#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5500#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5501#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5502#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005503#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005504#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5505#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5506#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5507#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5508#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5509#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5510#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5511#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5512#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5513#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5514#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5515#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5516#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305517#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5518#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5519#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005520#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005521#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305522#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005523#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005524
5525/*
5526 * Computing GMCH M and N values for the Display Port link
5527 *
5528 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5529 *
5530 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5531 *
5532 * The GMCH value is used internally
5533 *
5534 * bytes_per_pixel is the number of bytes coming out of the plane,
5535 * which is after the LUTs, so we want the bytes for our color format.
5536 * For our current usage, this is always 3, one byte for R, G and B.
5537 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005538#define _PIPEA_DATA_M_G4X 0x70050
5539#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005540
5541/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005542#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005543#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005544#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005545
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005546#define DATA_LINK_M_N_MASK (0xffffff)
5547#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005548
Daniel Vettere3b95f12013-05-03 11:49:49 +02005549#define _PIPEA_DATA_N_G4X 0x70054
5550#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005551#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5552
5553/*
5554 * Computing Link M and N values for the Display Port link
5555 *
5556 * Link M / N = pixel_clock / ls_clk
5557 *
5558 * (the DP spec calls pixel_clock the 'strm_clk')
5559 *
5560 * The Link value is transmitted in the Main Stream
5561 * Attributes and VB-ID.
5562 */
5563
Daniel Vettere3b95f12013-05-03 11:49:49 +02005564#define _PIPEA_LINK_M_G4X 0x70060
5565#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005566#define PIPEA_DP_LINK_M_MASK (0xffffff)
5567
Daniel Vettere3b95f12013-05-03 11:49:49 +02005568#define _PIPEA_LINK_N_G4X 0x70064
5569#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005570#define PIPEA_DP_LINK_N_MASK (0xffffff)
5571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005572#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5573#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5574#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5575#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005576
Jesse Barnes585fb112008-07-29 11:54:06 -07005577/* Display & cursor control */
5578
5579/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005580#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005581#define DSL_LINEMASK_GEN2 0x00000fff
5582#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005583#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005584#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005585#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005586#define PIPECONF_DOUBLE_WIDE (1 << 30)
5587#define I965_PIPECONF_ACTIVE (1 << 30)
5588#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5589#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005590#define PIPECONF_SINGLE_WIDE 0
5591#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005592#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005593#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005594#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5595#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5596#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5597#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5598#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5599#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5600#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5601#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005602#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005603#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005604/* Note that pre-gen3 does not support interlaced display directly. Panel
5605 * fitting must be disabled on pre-ilk for interlaced. */
5606#define PIPECONF_PROGRESSIVE (0 << 21)
5607#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5608#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5609#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5610#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5611/* Ironlake and later have a complete new set of values for interlaced. PFIT
5612 * means panel fitter required, PF means progressive fetch, DBL means power
5613 * saving pixel doubling. */
5614#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5615#define PIPECONF_INTERLACED_ILK (3 << 21)
5616#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5617#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005618#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305619#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005620#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305621#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005622#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005623#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005624#define PIPECONF_8BPC (0 << 5)
5625#define PIPECONF_10BPC (1 << 5)
5626#define PIPECONF_6BPC (2 << 5)
5627#define PIPECONF_12BPC (3 << 5)
5628#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005629#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005630#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5631#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5632#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5633#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005634#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005635#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5636#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5637#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5638#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5639#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5640#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5641#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5642#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5643#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5644#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5645#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5646#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5647#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5648#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5649#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5650#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5651#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5652#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5653#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5654#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5655#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5656#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5657#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5658#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5659#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5660#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5661#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5662#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5663#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5664#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5665#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5666#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5667#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5668#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5669#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5670#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5671#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5672#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5673#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5674#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5675#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5676#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5677#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5678#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5679#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5680#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005681
Imre Deak755e9012014-02-10 18:42:47 +02005682#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5683#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5684
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005685#define PIPE_A_OFFSET 0x70000
5686#define PIPE_B_OFFSET 0x71000
5687#define PIPE_C_OFFSET 0x72000
5688#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005689/*
5690 * There's actually no pipe EDP. Some pipe registers have
5691 * simply shifted from the pipe to the transcoder, while
5692 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5693 * to access such registers in transcoder EDP.
5694 */
5695#define PIPE_EDP_OFFSET 0x7f000
5696
Madhav Chauhan372610f2018-10-15 17:28:04 +03005697/* ICL DSI 0 and 1 */
5698#define PIPE_DSI0_OFFSET 0x7b000
5699#define PIPE_DSI1_OFFSET 0x7b800
5700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005701#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5702#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5703#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5704#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5705#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005706
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005707#define _PIPE_MISC_A 0x70030
5708#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005709#define PIPEMISC_YUV420_ENABLE (1 << 27)
5710#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5711#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5712#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5713#define PIPEMISC_DITHER_8_BPC (0 << 5)
5714#define PIPEMISC_DITHER_10_BPC (1 << 5)
5715#define PIPEMISC_DITHER_6_BPC (2 << 5)
5716#define PIPEMISC_DITHER_12_BPC (3 << 5)
5717#define PIPEMISC_DITHER_ENABLE (1 << 4)
5718#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5719#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005720#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005721
Matt Roperc0550302019-01-30 10:51:20 -08005722/* Skylake+ pipe bottom (background) color */
5723#define _SKL_BOTTOM_COLOR_A 0x70034
5724#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5725#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5726#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5727
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005728#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005729#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5730#define PIPEB_HLINE_INT_EN (1 << 28)
5731#define PIPEB_VBLANK_INT_EN (1 << 27)
5732#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5733#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5734#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5735#define PIPE_PSR_INT_EN (1 << 22)
5736#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5737#define PIPEA_HLINE_INT_EN (1 << 20)
5738#define PIPEA_VBLANK_INT_EN (1 << 19)
5739#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5740#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5741#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5742#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5743#define PIPEC_HLINE_INT_EN (1 << 12)
5744#define PIPEC_VBLANK_INT_EN (1 << 11)
5745#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5746#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5747#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005749#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005750#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5751#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5752#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5753#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5754#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5755#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5756#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5757#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5758#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5759#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5760#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5761#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005762#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005763#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005764#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5765#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5766#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5767#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5768#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5769#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5770#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5771#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5772#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5773#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5774#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5775#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005776#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005777#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005778
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005779#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005780#define DSPARB_CSTART_MASK (0x7f << 7)
5781#define DSPARB_CSTART_SHIFT 7
5782#define DSPARB_BSTART_MASK (0x7f)
5783#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005784#define DSPARB_BEND_SHIFT 9 /* on 855 */
5785#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005786#define DSPARB_SPRITEA_SHIFT_VLV 0
5787#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5788#define DSPARB_SPRITEB_SHIFT_VLV 8
5789#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5790#define DSPARB_SPRITEC_SHIFT_VLV 16
5791#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5792#define DSPARB_SPRITED_SHIFT_VLV 24
5793#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005794#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005795#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5796#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5797#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5798#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5799#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5800#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5801#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5802#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5803#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5804#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5805#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5806#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005807#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005808#define DSPARB_SPRITEE_SHIFT_VLV 0
5809#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5810#define DSPARB_SPRITEF_SHIFT_VLV 8
5811#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005812
Ville Syrjälä0a560672014-06-11 16:51:18 +03005813/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005814#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005815#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005816#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005817#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005818#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005819#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005820#define DSPFW_PLANEB_MASK (0x7f << 8)
5821#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005822#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005823#define DSPFW_PLANEA_MASK (0x7f << 0)
5824#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005825#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005826#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005827#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005828#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005829#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005831#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005832#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5833#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005834#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005835#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005836#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005837#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005838#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005839#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5840#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005841#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005842#define DSPFW_HPLL_SR_EN (1 << 31)
5843#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005844#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005845#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005846#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005847#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005848#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005849#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005850
5851/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005852#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005853#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005854#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005855#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005856#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005857#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005858#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005859#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005860#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005861#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005862#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005863#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005864#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005865#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005866#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005867#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005868#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005869#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005870#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005871#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5872#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005873#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005874#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005875#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005876#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005877#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005878#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005879#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005880#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005881#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005882#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005883#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005884#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005885#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005886#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005887#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005888#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005889#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005890#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005891#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005892#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005893#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005894#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005895#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005896#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005897#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005898#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005899
5900/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005901#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005902#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005903#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005904#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005905#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005906#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005907#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005908#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005909#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005910#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005911#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005912#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005913#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005914#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005915#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005916#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005917#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005918#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005919#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005920#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005921#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005922#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005923#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005924#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005925#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005926#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005927#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005928#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005929#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005930#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005931#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005932#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005933#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005934#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005935#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005936#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005937#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005938#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005939#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005940#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005941#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005942#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005943
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005944/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005945#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005946#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005947#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005948#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005949#define DDL_PRECISION_HIGH (1 << 7)
5950#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305951#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005953#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005954#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5955#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005956
Ville Syrjäläc2317752016-03-15 16:39:56 +02005957#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005958#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005959
Shaohua Li7662c8b2009-06-26 11:23:55 +08005960/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005961#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005962#define I915_FIFO_LINE_SIZE 64
5963#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005964
Jesse Barnesceb04242012-03-28 13:39:22 -07005965#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005966#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005967#define I965_FIFO_SIZE 512
5968#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005969#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005970#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005971#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005972
Jesse Barnesceb04242012-03-28 13:39:22 -07005973#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005974#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005975#define I915_MAX_WM 0x3f
5976
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005977#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5978#define PINEVIEW_FIFO_LINE_SIZE 64
5979#define PINEVIEW_MAX_WM 0x1ff
5980#define PINEVIEW_DFT_WM 0x3f
5981#define PINEVIEW_DFT_HPLLOFF_WM 0
5982#define PINEVIEW_GUARD_WM 10
5983#define PINEVIEW_CURSOR_FIFO 64
5984#define PINEVIEW_CURSOR_MAX_WM 0x3f
5985#define PINEVIEW_CURSOR_DFT_WM 0
5986#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005987
Jesse Barnesceb04242012-03-28 13:39:22 -07005988#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005989#define I965_CURSOR_FIFO 64
5990#define I965_CURSOR_MAX_WM 32
5991#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005992
Pradeep Bhatfae12672014-11-04 17:06:39 +00005993/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005994#define _CUR_WM_A_0 0x70140
5995#define _CUR_WM_B_0 0x71140
5996#define _PLANE_WM_1_A_0 0x70240
5997#define _PLANE_WM_1_B_0 0x71240
5998#define _PLANE_WM_2_A_0 0x70340
5999#define _PLANE_WM_2_B_0 0x71340
6000#define _PLANE_WM_TRANS_1_A_0 0x70268
6001#define _PLANE_WM_TRANS_1_B_0 0x71268
6002#define _PLANE_WM_TRANS_2_A_0 0x70368
6003#define _PLANE_WM_TRANS_2_B_0 0x71368
6004#define _CUR_WM_TRANS_A_0 0x70168
6005#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006006#define PLANE_WM_EN (1 << 31)
6007#define PLANE_WM_LINES_SHIFT 14
6008#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006009#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006010
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006011#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006012#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6013#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006014
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006015#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6016#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006017#define _PLANE_WM_BASE(pipe, plane) \
6018 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6019#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006020 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006021#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006022 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006023#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006024 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006025#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006026 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006027
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006028/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006029#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006030#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006031#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006032#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006033#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006034#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006036#define WM0_PIPEB_ILK _MMIO(0x45104)
6037#define WM0_PIPEC_IVB _MMIO(0x45200)
6038#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006039#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006040#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006041#define WM1_LP_LATENCY_MASK (0x7f << 24)
6042#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006043#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006044#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006045#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006046#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006047#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006048#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006049#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006050#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006051#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006052#define WM1S_LP_ILK _MMIO(0x45120)
6053#define WM2S_LP_IVB _MMIO(0x45124)
6054#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006055#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006056
Paulo Zanonicca32e92013-05-31 11:45:06 -03006057#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6058 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6059 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6060
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006061/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006062#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006063#define MLTR_WM1_SHIFT 0
6064#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006065/* the unit of memory self-refresh latency time is 0.5us */
6066#define ILK_SRLT_MASK 0x3f
6067
Yuanhan Liu13982612010-12-15 15:42:31 +08006068
6069/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006070#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006071#define SSKPD_WM_MASK 0x3f
6072#define SSKPD_WM0_SHIFT 0
6073#define SSKPD_WM1_SHIFT 8
6074#define SSKPD_WM2_SHIFT 16
6075#define SSKPD_WM3_SHIFT 24
6076
Jesse Barnes585fb112008-07-29 11:54:06 -07006077/*
6078 * The two pipe frame counter registers are not synchronized, so
6079 * reading a stable value is somewhat tricky. The following code
6080 * should work:
6081 *
6082 * do {
6083 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6084 * PIPE_FRAME_HIGH_SHIFT;
6085 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6086 * PIPE_FRAME_LOW_SHIFT);
6087 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6088 * PIPE_FRAME_HIGH_SHIFT);
6089 * } while (high1 != high2);
6090 * frame = (high1 << 8) | low1;
6091 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006092#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006093#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6094#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006095#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006096#define PIPE_FRAME_LOW_MASK 0xff000000
6097#define PIPE_FRAME_LOW_SHIFT 24
6098#define PIPE_PIXEL_MASK 0x00ffffff
6099#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006100/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006101#define _PIPEA_FRMCOUNT_G4X 0x70040
6102#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006103#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6104#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006105
6106/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006107#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006108/* Old style CUR*CNTR flags (desktop 8xx) */
6109#define CURSOR_ENABLE 0x80000000
6110#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006111#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006112#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006113#define CURSOR_FORMAT_SHIFT 24
6114#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6115#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6116#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6117#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6118#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6119#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6120/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006121#define MCURSOR_MODE 0x27
6122#define MCURSOR_MODE_DISABLE 0x00
6123#define MCURSOR_MODE_128_32B_AX 0x02
6124#define MCURSOR_MODE_256_32B_AX 0x03
6125#define MCURSOR_MODE_64_32B_AX 0x07
6126#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6127#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6128#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006129#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6130#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006131#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006132#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006133#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006134#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006135#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006136#define _CURABASE 0x70084
6137#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006138#define CURSOR_POS_MASK 0x007FF
6139#define CURSOR_POS_SIGN 0x8000
6140#define CURSOR_X_SHIFT 0
6141#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006142#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6143#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6144#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006145#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006146#define _CURBCNTR 0x700c0
6147#define _CURBBASE 0x700c4
6148#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006149
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006150#define _CURBCNTR_IVB 0x71080
6151#define _CURBBASE_IVB 0x71084
6152#define _CURBPOS_IVB 0x71088
6153
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006154#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6155#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6156#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006157#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006158#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006159
6160#define CURSOR_A_OFFSET 0x70080
6161#define CURSOR_B_OFFSET 0x700c0
6162#define CHV_CURSOR_C_OFFSET 0x700e0
6163#define IVB_CURSOR_B_OFFSET 0x71080
6164#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006165
Jesse Barnes585fb112008-07-29 11:54:06 -07006166/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006167#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006168#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006169#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006170#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006171#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006172#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6173#define DISPPLANE_YUV422 (0x0 << 26)
6174#define DISPPLANE_8BPP (0x2 << 26)
6175#define DISPPLANE_BGRA555 (0x3 << 26)
6176#define DISPPLANE_BGRX555 (0x4 << 26)
6177#define DISPPLANE_BGRX565 (0x5 << 26)
6178#define DISPPLANE_BGRX888 (0x6 << 26)
6179#define DISPPLANE_BGRA888 (0x7 << 26)
6180#define DISPPLANE_RGBX101010 (0x8 << 26)
6181#define DISPPLANE_RGBA101010 (0x9 << 26)
6182#define DISPPLANE_BGRX101010 (0xa << 26)
6183#define DISPPLANE_RGBX161616 (0xc << 26)
6184#define DISPPLANE_RGBX888 (0xe << 26)
6185#define DISPPLANE_RGBA888 (0xf << 26)
6186#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006187#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006188#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006189#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006190#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6191#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6192#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006193#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006194#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006195#define DISPPLANE_NO_LINE_DOUBLE 0
6196#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006197#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6198#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6199#define DISPPLANE_ROTATE_180 (1 << 15)
6200#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6201#define DISPPLANE_TILED (1 << 10)
6202#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006203#define _DSPAADDR 0x70184
6204#define _DSPASTRIDE 0x70188
6205#define _DSPAPOS 0x7018C /* reserved */
6206#define _DSPASIZE 0x70190
6207#define _DSPASURF 0x7019C /* 965+ only */
6208#define _DSPATILEOFF 0x701A4 /* 965+ only */
6209#define _DSPAOFFSET 0x701A4 /* HSW */
6210#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006212#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6213#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6214#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6215#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6216#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6217#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6218#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6219#define DSPLINOFF(plane) DSPADDR(plane)
6220#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6221#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006222
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006223/* CHV pipe B blender and primary plane */
6224#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006225#define CHV_BLEND_LEGACY (0 << 30)
6226#define CHV_BLEND_ANDROID (1 << 30)
6227#define CHV_BLEND_MPO (2 << 30)
6228#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006229#define _CHV_CANVAS_A 0x60a04
6230#define _PRIMPOS_A 0x60a08
6231#define _PRIMSIZE_A 0x60a0c
6232#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006233#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006235#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6236#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6237#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6238#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6239#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006240
Armin Reese446f2542012-03-30 16:20:16 -07006241/* Display/Sprite base address macros */
6242#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006243#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6244#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006245
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006246/*
6247 * VBIOS flags
6248 * gen2:
6249 * [00:06] alm,mgm
6250 * [10:16] all
6251 * [30:32] alm,mgm
6252 * gen3+:
6253 * [00:0f] all
6254 * [10:1f] all
6255 * [30:32] all
6256 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006257#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6258#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6259#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006260#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006261
6262/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006263#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6264#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6265#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006266#define _PIPEBFRAMEHIGH 0x71040
6267#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006268#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6269#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006270
Jesse Barnes585fb112008-07-29 11:54:06 -07006271
6272/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006273#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006274#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006275#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6276#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6277#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006278#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6279#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6280#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6281#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6282#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6283#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6284#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6285#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006286
Madhav Chauhan372610f2018-10-15 17:28:04 +03006287/* ICL DSI 0 and 1 */
6288#define _PIPEDSI0CONF 0x7b008
6289#define _PIPEDSI1CONF 0x7b808
6290
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006291/* Sprite A control */
6292#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006293#define DVS_ENABLE (1 << 31)
6294#define DVS_GAMMA_ENABLE (1 << 30)
6295#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6296#define DVS_PIXFORMAT_MASK (3 << 25)
6297#define DVS_FORMAT_YUV422 (0 << 25)
6298#define DVS_FORMAT_RGBX101010 (1 << 25)
6299#define DVS_FORMAT_RGBX888 (2 << 25)
6300#define DVS_FORMAT_RGBX161616 (3 << 25)
6301#define DVS_PIPE_CSC_ENABLE (1 << 24)
6302#define DVS_SOURCE_KEY (1 << 22)
6303#define DVS_RGB_ORDER_XBGR (1 << 20)
6304#define DVS_YUV_FORMAT_BT709 (1 << 18)
6305#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6306#define DVS_YUV_ORDER_YUYV (0 << 16)
6307#define DVS_YUV_ORDER_UYVY (1 << 16)
6308#define DVS_YUV_ORDER_YVYU (2 << 16)
6309#define DVS_YUV_ORDER_VYUY (3 << 16)
6310#define DVS_ROTATE_180 (1 << 15)
6311#define DVS_DEST_KEY (1 << 2)
6312#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6313#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006314#define _DVSALINOFF 0x72184
6315#define _DVSASTRIDE 0x72188
6316#define _DVSAPOS 0x7218c
6317#define _DVSASIZE 0x72190
6318#define _DVSAKEYVAL 0x72194
6319#define _DVSAKEYMSK 0x72198
6320#define _DVSASURF 0x7219c
6321#define _DVSAKEYMAXVAL 0x721a0
6322#define _DVSATILEOFF 0x721a4
6323#define _DVSASURFLIVE 0x721ac
6324#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006325#define DVS_SCALE_ENABLE (1 << 31)
6326#define DVS_FILTER_MASK (3 << 29)
6327#define DVS_FILTER_MEDIUM (0 << 29)
6328#define DVS_FILTER_ENHANCING (1 << 29)
6329#define DVS_FILTER_SOFTENING (2 << 29)
6330#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6331#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006332#define _DVSAGAMC 0x72300
6333
6334#define _DVSBCNTR 0x73180
6335#define _DVSBLINOFF 0x73184
6336#define _DVSBSTRIDE 0x73188
6337#define _DVSBPOS 0x7318c
6338#define _DVSBSIZE 0x73190
6339#define _DVSBKEYVAL 0x73194
6340#define _DVSBKEYMSK 0x73198
6341#define _DVSBSURF 0x7319c
6342#define _DVSBKEYMAXVAL 0x731a0
6343#define _DVSBTILEOFF 0x731a4
6344#define _DVSBSURFLIVE 0x731ac
6345#define _DVSBSCALE 0x73204
6346#define _DVSBGAMC 0x73300
6347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006348#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6349#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6350#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6351#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6352#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6353#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6354#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6355#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6356#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6357#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6358#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6359#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006360
6361#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006362#define SPRITE_ENABLE (1 << 31)
6363#define SPRITE_GAMMA_ENABLE (1 << 30)
6364#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6365#define SPRITE_PIXFORMAT_MASK (7 << 25)
6366#define SPRITE_FORMAT_YUV422 (0 << 25)
6367#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6368#define SPRITE_FORMAT_RGBX888 (2 << 25)
6369#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6370#define SPRITE_FORMAT_YUV444 (4 << 25)
6371#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6372#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6373#define SPRITE_SOURCE_KEY (1 << 22)
6374#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6375#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6376#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6377#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6378#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6379#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6380#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6381#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6382#define SPRITE_ROTATE_180 (1 << 15)
6383#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6384#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6385#define SPRITE_TILED (1 << 10)
6386#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006387#define _SPRA_LINOFF 0x70284
6388#define _SPRA_STRIDE 0x70288
6389#define _SPRA_POS 0x7028c
6390#define _SPRA_SIZE 0x70290
6391#define _SPRA_KEYVAL 0x70294
6392#define _SPRA_KEYMSK 0x70298
6393#define _SPRA_SURF 0x7029c
6394#define _SPRA_KEYMAX 0x702a0
6395#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006396#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006397#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006398#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006399#define SPRITE_SCALE_ENABLE (1 << 31)
6400#define SPRITE_FILTER_MASK (3 << 29)
6401#define SPRITE_FILTER_MEDIUM (0 << 29)
6402#define SPRITE_FILTER_ENHANCING (1 << 29)
6403#define SPRITE_FILTER_SOFTENING (2 << 29)
6404#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6405#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006406#define _SPRA_GAMC 0x70400
6407
6408#define _SPRB_CTL 0x71280
6409#define _SPRB_LINOFF 0x71284
6410#define _SPRB_STRIDE 0x71288
6411#define _SPRB_POS 0x7128c
6412#define _SPRB_SIZE 0x71290
6413#define _SPRB_KEYVAL 0x71294
6414#define _SPRB_KEYMSK 0x71298
6415#define _SPRB_SURF 0x7129c
6416#define _SPRB_KEYMAX 0x712a0
6417#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006418#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006419#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006420#define _SPRB_SCALE 0x71304
6421#define _SPRB_GAMC 0x71400
6422
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006423#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6424#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6425#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6426#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6427#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6428#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6429#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6430#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6431#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6432#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6433#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6434#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6435#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6436#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006437
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006438#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006439#define SP_ENABLE (1 << 31)
6440#define SP_GAMMA_ENABLE (1 << 30)
6441#define SP_PIXFORMAT_MASK (0xf << 26)
6442#define SP_FORMAT_YUV422 (0 << 26)
6443#define SP_FORMAT_BGR565 (5 << 26)
6444#define SP_FORMAT_BGRX8888 (6 << 26)
6445#define SP_FORMAT_BGRA8888 (7 << 26)
6446#define SP_FORMAT_RGBX1010102 (8 << 26)
6447#define SP_FORMAT_RGBA1010102 (9 << 26)
6448#define SP_FORMAT_RGBX8888 (0xe << 26)
6449#define SP_FORMAT_RGBA8888 (0xf << 26)
6450#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6451#define SP_SOURCE_KEY (1 << 22)
6452#define SP_YUV_FORMAT_BT709 (1 << 18)
6453#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6454#define SP_YUV_ORDER_YUYV (0 << 16)
6455#define SP_YUV_ORDER_UYVY (1 << 16)
6456#define SP_YUV_ORDER_YVYU (2 << 16)
6457#define SP_YUV_ORDER_VYUY (3 << 16)
6458#define SP_ROTATE_180 (1 << 15)
6459#define SP_TILED (1 << 10)
6460#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006461#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6462#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6463#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6464#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6465#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6466#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6467#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6468#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6469#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6470#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006471#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006472#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6473#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6474#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6475#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6476#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6477#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006478#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006479
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006480#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6481#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6482#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6483#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6484#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6485#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6486#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6487#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6488#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6489#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6490#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006491#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6492#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006493#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006494
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006495#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6496 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6497
6498#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6499#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6500#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6501#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6502#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6503#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6504#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6505#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6506#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6507#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6508#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006509#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6510#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006511#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006512
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006513/*
6514 * CHV pipe B sprite CSC
6515 *
6516 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6517 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6518 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6519 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006520#define _MMIO_CHV_SPCSC(plane_id, reg) \
6521 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6522
6523#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6524#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6525#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006526#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6527#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6528
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006529#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6530#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6531#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6532#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6533#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006534#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6535#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6536
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006537#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6538#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6539#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006540#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6541#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6542
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006543#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6544#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6545#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006546#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6547#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6548
Damien Lespiau70d21f02013-07-03 21:06:04 +01006549/* Skylake plane registers */
6550
6551#define _PLANE_CTL_1_A 0x70180
6552#define _PLANE_CTL_2_A 0x70280
6553#define _PLANE_CTL_3_A 0x70380
6554#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006555#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006556#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006557/*
6558 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6559 * expanded to include bit 23 as well. However, the shift-24 based values
6560 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6561 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006562#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006563#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6564#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6565#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6566#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6567#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6568#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6569#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6570#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006571#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006572#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006573#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006574#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6575#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006576#define PLANE_CTL_ORDER_BGRX (0 << 20)
6577#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006578#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006579#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006580#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006581#define PLANE_CTL_YUV422_YUYV (0 << 16)
6582#define PLANE_CTL_YUV422_UYVY (1 << 16)
6583#define PLANE_CTL_YUV422_YVYU (2 << 16)
6584#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006585#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006586#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006587#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006588#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006589#define PLANE_CTL_TILED_LINEAR (0 << 10)
6590#define PLANE_CTL_TILED_X (1 << 10)
6591#define PLANE_CTL_TILED_Y (4 << 10)
6592#define PLANE_CTL_TILED_YF (5 << 10)
6593#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006594#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006595#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6596#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6597#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006598#define PLANE_CTL_ROTATE_MASK 0x3
6599#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306600#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006601#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306602#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006603#define _PLANE_STRIDE_1_A 0x70188
6604#define _PLANE_STRIDE_2_A 0x70288
6605#define _PLANE_STRIDE_3_A 0x70388
6606#define _PLANE_POS_1_A 0x7018c
6607#define _PLANE_POS_2_A 0x7028c
6608#define _PLANE_POS_3_A 0x7038c
6609#define _PLANE_SIZE_1_A 0x70190
6610#define _PLANE_SIZE_2_A 0x70290
6611#define _PLANE_SIZE_3_A 0x70390
6612#define _PLANE_SURF_1_A 0x7019c
6613#define _PLANE_SURF_2_A 0x7029c
6614#define _PLANE_SURF_3_A 0x7039c
6615#define _PLANE_OFFSET_1_A 0x701a4
6616#define _PLANE_OFFSET_2_A 0x702a4
6617#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006618#define _PLANE_KEYVAL_1_A 0x70194
6619#define _PLANE_KEYVAL_2_A 0x70294
6620#define _PLANE_KEYMSK_1_A 0x70198
6621#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006622#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006623#define _PLANE_KEYMAX_1_A 0x701a0
6624#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006625#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006626#define _PLANE_AUX_DIST_1_A 0x701c0
6627#define _PLANE_AUX_DIST_2_A 0x702c0
6628#define _PLANE_AUX_OFFSET_1_A 0x701c4
6629#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006630#define _PLANE_CUS_CTL_1_A 0x701c8
6631#define _PLANE_CUS_CTL_2_A 0x702c8
6632#define PLANE_CUS_ENABLE (1 << 31)
6633#define PLANE_CUS_PLANE_6 (0 << 30)
6634#define PLANE_CUS_PLANE_7 (1 << 30)
6635#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6636#define PLANE_CUS_HPHASE_0 (0 << 16)
6637#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6638#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6639#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6640#define PLANE_CUS_VPHASE_0 (0 << 12)
6641#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6642#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006643#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6644#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6645#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006646#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006647#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306648#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006649#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006650#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6651#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6652#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6653#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6654#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006655#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006656#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6657#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6658#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6659#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006660#define _PLANE_BUF_CFG_1_A 0x7027c
6661#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006662#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6663#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006664
Uma Shankar6a255da2018-11-02 00:40:19 +05306665/* Input CSC Register Definitions */
6666#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6667#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6668
6669#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6670#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6671
6672#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6673 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6674 _PLANE_INPUT_CSC_RY_GY_1_B)
6675#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6676 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6677 _PLANE_INPUT_CSC_RY_GY_2_B)
6678
6679#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6680 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6681 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6682
6683#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6684#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6685
6686#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6687#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6688
6689#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6690 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6691 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6692#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6693 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6694 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6695#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6696 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6697 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6698
6699#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6700#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6701
6702#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6703#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6704
6705#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6706 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6707 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6708#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6709 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6710 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6711#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6712 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6713 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006714
Damien Lespiau70d21f02013-07-03 21:06:04 +01006715#define _PLANE_CTL_1_B 0x71180
6716#define _PLANE_CTL_2_B 0x71280
6717#define _PLANE_CTL_3_B 0x71380
6718#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6719#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6720#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6721#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006722 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006723
6724#define _PLANE_STRIDE_1_B 0x71188
6725#define _PLANE_STRIDE_2_B 0x71288
6726#define _PLANE_STRIDE_3_B 0x71388
6727#define _PLANE_STRIDE_1(pipe) \
6728 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6729#define _PLANE_STRIDE_2(pipe) \
6730 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6731#define _PLANE_STRIDE_3(pipe) \
6732 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6733#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006734 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006735
6736#define _PLANE_POS_1_B 0x7118c
6737#define _PLANE_POS_2_B 0x7128c
6738#define _PLANE_POS_3_B 0x7138c
6739#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6740#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6741#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6742#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006743 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006744
6745#define _PLANE_SIZE_1_B 0x71190
6746#define _PLANE_SIZE_2_B 0x71290
6747#define _PLANE_SIZE_3_B 0x71390
6748#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6749#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6750#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6751#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006752 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006753
6754#define _PLANE_SURF_1_B 0x7119c
6755#define _PLANE_SURF_2_B 0x7129c
6756#define _PLANE_SURF_3_B 0x7139c
6757#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6758#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6759#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6760#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006761 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006762
6763#define _PLANE_OFFSET_1_B 0x711a4
6764#define _PLANE_OFFSET_2_B 0x712a4
6765#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6766#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6767#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006768 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006769
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006770#define _PLANE_KEYVAL_1_B 0x71194
6771#define _PLANE_KEYVAL_2_B 0x71294
6772#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6773#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6774#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006775 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006776
6777#define _PLANE_KEYMSK_1_B 0x71198
6778#define _PLANE_KEYMSK_2_B 0x71298
6779#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6780#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6781#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006782 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006783
6784#define _PLANE_KEYMAX_1_B 0x711a0
6785#define _PLANE_KEYMAX_2_B 0x712a0
6786#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6787#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6788#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006789 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006790
Damien Lespiau8211bd52014-11-04 17:06:44 +00006791#define _PLANE_BUF_CFG_1_B 0x7127c
6792#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006793#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306794#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006795#define _PLANE_BUF_CFG_1(pipe) \
6796 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6797#define _PLANE_BUF_CFG_2(pipe) \
6798 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6799#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006800 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006801
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006802#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6803#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6804#define _PLANE_NV12_BUF_CFG_1(pipe) \
6805 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6806#define _PLANE_NV12_BUF_CFG_2(pipe) \
6807 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6808#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006809 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006810
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006811#define _PLANE_AUX_DIST_1_B 0x711c0
6812#define _PLANE_AUX_DIST_2_B 0x712c0
6813#define _PLANE_AUX_DIST_1(pipe) \
6814 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6815#define _PLANE_AUX_DIST_2(pipe) \
6816 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6817#define PLANE_AUX_DIST(pipe, plane) \
6818 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6819
6820#define _PLANE_AUX_OFFSET_1_B 0x711c4
6821#define _PLANE_AUX_OFFSET_2_B 0x712c4
6822#define _PLANE_AUX_OFFSET_1(pipe) \
6823 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6824#define _PLANE_AUX_OFFSET_2(pipe) \
6825 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6826#define PLANE_AUX_OFFSET(pipe, plane) \
6827 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6828
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006829#define _PLANE_CUS_CTL_1_B 0x711c8
6830#define _PLANE_CUS_CTL_2_B 0x712c8
6831#define _PLANE_CUS_CTL_1(pipe) \
6832 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6833#define _PLANE_CUS_CTL_2(pipe) \
6834 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6835#define PLANE_CUS_CTL(pipe, plane) \
6836 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6837
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006838#define _PLANE_COLOR_CTL_1_B 0x711CC
6839#define _PLANE_COLOR_CTL_2_B 0x712CC
6840#define _PLANE_COLOR_CTL_3_B 0x713CC
6841#define _PLANE_COLOR_CTL_1(pipe) \
6842 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6843#define _PLANE_COLOR_CTL_2(pipe) \
6844 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6845#define PLANE_COLOR_CTL(pipe, plane) \
6846 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6847
6848#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006849#define _CUR_BUF_CFG_A 0x7017c
6850#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006851#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006852
Jesse Barnes585fb112008-07-29 11:54:06 -07006853/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006854#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006855# define VGA_DISP_DISABLE (1 << 31)
6856# define VGA_2X_MODE (1 << 30)
6857# define VGA_PIPE_B_SELECT (1 << 29)
6858
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006859#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006860
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006861/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006865#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006866#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6867#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6868#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6869#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6870#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6871#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6872#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6873#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6874#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6875#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006876
6877/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006878#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006879#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6880#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006882#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006883#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006884#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6885#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6886#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6887#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6888#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006890#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006891# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6892# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6893
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006894#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006895# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006897#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006898#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006899#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6900#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6901
6902
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006903#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006904#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006905#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006906#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006907
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006908#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006909#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006910#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006911#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006912
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006913#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006914#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006915#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006916#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006917
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006918#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006919#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006920#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006921#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006922
6923/* PIPEB timing regs are same start from 0x61000 */
6924
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006925#define _PIPEB_DATA_M1 0x61030
6926#define _PIPEB_DATA_N1 0x61034
6927#define _PIPEB_DATA_M2 0x61038
6928#define _PIPEB_DATA_N2 0x6103c
6929#define _PIPEB_LINK_M1 0x61040
6930#define _PIPEB_LINK_N1 0x61044
6931#define _PIPEB_LINK_M2 0x61048
6932#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006933
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006934#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6935#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6936#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6937#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6938#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6939#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6940#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6941#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006942
6943/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006944/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6945#define _PFA_CTL_1 0x68080
6946#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006947#define PF_ENABLE (1 << 31)
6948#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6949#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6950#define PF_FILTER_MASK (3 << 23)
6951#define PF_FILTER_PROGRAMMED (0 << 23)
6952#define PF_FILTER_MED_3x3 (1 << 23)
6953#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6954#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006955#define _PFA_WIN_SZ 0x68074
6956#define _PFB_WIN_SZ 0x68874
6957#define _PFA_WIN_POS 0x68070
6958#define _PFB_WIN_POS 0x68870
6959#define _PFA_VSCALE 0x68084
6960#define _PFB_VSCALE 0x68884
6961#define _PFA_HSCALE 0x68090
6962#define _PFB_HSCALE 0x68890
6963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006964#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6965#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6966#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6967#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6968#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006969
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006970#define _PSA_CTL 0x68180
6971#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006972#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006973#define _PSA_WIN_SZ 0x68174
6974#define _PSB_WIN_SZ 0x68974
6975#define _PSA_WIN_POS 0x68170
6976#define _PSB_WIN_POS 0x68970
6977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006978#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6979#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6980#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006981
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006982/*
6983 * Skylake scalers
6984 */
6985#define _PS_1A_CTRL 0x68180
6986#define _PS_2A_CTRL 0x68280
6987#define _PS_1B_CTRL 0x68980
6988#define _PS_2B_CTRL 0x68A80
6989#define _PS_1C_CTRL 0x69180
6990#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02006991#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6992#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6993#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306994#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6995#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006996#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006997#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006998#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006999#define PS_FILTER_MASK (3 << 23)
7000#define PS_FILTER_MEDIUM (0 << 23)
7001#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7002#define PS_FILTER_BILINEAR (3 << 23)
7003#define PS_VERT3TAP (1 << 21)
7004#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7005#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7006#define PS_PWRUP_PROGRESS (1 << 17)
7007#define PS_V_FILTER_BYPASS (1 << 8)
7008#define PS_VADAPT_EN (1 << 7)
7009#define PS_VADAPT_MODE_MASK (3 << 5)
7010#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7011#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7012#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007013#define PS_PLANE_Y_SEL_MASK (7 << 5)
7014#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007015
7016#define _PS_PWR_GATE_1A 0x68160
7017#define _PS_PWR_GATE_2A 0x68260
7018#define _PS_PWR_GATE_1B 0x68960
7019#define _PS_PWR_GATE_2B 0x68A60
7020#define _PS_PWR_GATE_1C 0x69160
7021#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7022#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7023#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7024#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7025#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7026#define PS_PWR_GATE_SLPEN_8 0
7027#define PS_PWR_GATE_SLPEN_16 1
7028#define PS_PWR_GATE_SLPEN_24 2
7029#define PS_PWR_GATE_SLPEN_32 3
7030
7031#define _PS_WIN_POS_1A 0x68170
7032#define _PS_WIN_POS_2A 0x68270
7033#define _PS_WIN_POS_1B 0x68970
7034#define _PS_WIN_POS_2B 0x68A70
7035#define _PS_WIN_POS_1C 0x69170
7036
7037#define _PS_WIN_SZ_1A 0x68174
7038#define _PS_WIN_SZ_2A 0x68274
7039#define _PS_WIN_SZ_1B 0x68974
7040#define _PS_WIN_SZ_2B 0x68A74
7041#define _PS_WIN_SZ_1C 0x69174
7042
7043#define _PS_VSCALE_1A 0x68184
7044#define _PS_VSCALE_2A 0x68284
7045#define _PS_VSCALE_1B 0x68984
7046#define _PS_VSCALE_2B 0x68A84
7047#define _PS_VSCALE_1C 0x69184
7048
7049#define _PS_HSCALE_1A 0x68190
7050#define _PS_HSCALE_2A 0x68290
7051#define _PS_HSCALE_1B 0x68990
7052#define _PS_HSCALE_2B 0x68A90
7053#define _PS_HSCALE_1C 0x69190
7054
7055#define _PS_VPHASE_1A 0x68188
7056#define _PS_VPHASE_2A 0x68288
7057#define _PS_VPHASE_1B 0x68988
7058#define _PS_VPHASE_2B 0x68A88
7059#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007060#define PS_Y_PHASE(x) ((x) << 16)
7061#define PS_UV_RGB_PHASE(x) ((x) << 0)
7062#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7063#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007064
7065#define _PS_HPHASE_1A 0x68194
7066#define _PS_HPHASE_2A 0x68294
7067#define _PS_HPHASE_1B 0x68994
7068#define _PS_HPHASE_2B 0x68A94
7069#define _PS_HPHASE_1C 0x69194
7070
7071#define _PS_ECC_STAT_1A 0x681D0
7072#define _PS_ECC_STAT_2A 0x682D0
7073#define _PS_ECC_STAT_1B 0x689D0
7074#define _PS_ECC_STAT_2B 0x68AD0
7075#define _PS_ECC_STAT_1C 0x691D0
7076
Jani Nikulae67005e2018-06-29 13:20:39 +03007077#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007078#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007079 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7080 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007081#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007082 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7083 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007084#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007085 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7086 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007087#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007088 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7089 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007090#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007091 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7092 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007093#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007094 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7095 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007096#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007097 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7098 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007099#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007100 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7101 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007102#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007103 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007104 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007105
Zhenyu Wangb9055052009-06-05 15:38:38 +08007106/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007107#define _LGC_PALETTE_A 0x4a000
7108#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007109#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007110
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007111#define _GAMMA_MODE_A 0x4a480
7112#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007113#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307114#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7115#define POST_CSC_GAMMA_ENABLE (1 << 30)
7116#define GAMMA_MODE_MODE_MASK (3 << 0)
7117#define GAMMA_MODE_MODE_8BIT (0 << 0)
7118#define GAMMA_MODE_MODE_10BIT (1 << 0)
7119#define GAMMA_MODE_MODE_12BIT (2 << 0)
7120#define GAMMA_MODE_MODE_SPLIT (3 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007121
Damien Lespiau83372062015-10-30 17:53:32 +02007122/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007123#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007124#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7125#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007126#define CSR_SSP_BASE _MMIO(0x8F074)
7127#define CSR_HTP_SKL _MMIO(0x8F004)
7128#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007129#define CSR_LAST_WRITE_VALUE 0xc003b400
7130/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7131#define CSR_MMIO_START_RANGE 0x80000
7132#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007133#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7134#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7135#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007136
Zhenyu Wangb9055052009-06-05 15:38:38 +08007137/* interrupts */
7138#define DE_MASTER_IRQ_CONTROL (1 << 31)
7139#define DE_SPRITEB_FLIP_DONE (1 << 29)
7140#define DE_SPRITEA_FLIP_DONE (1 << 28)
7141#define DE_PLANEB_FLIP_DONE (1 << 27)
7142#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007143#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007144#define DE_PCU_EVENT (1 << 25)
7145#define DE_GTT_FAULT (1 << 24)
7146#define DE_POISON (1 << 23)
7147#define DE_PERFORM_COUNTER (1 << 22)
7148#define DE_PCH_EVENT (1 << 21)
7149#define DE_AUX_CHANNEL_A (1 << 20)
7150#define DE_DP_A_HOTPLUG (1 << 19)
7151#define DE_GSE (1 << 18)
7152#define DE_PIPEB_VBLANK (1 << 15)
7153#define DE_PIPEB_EVEN_FIELD (1 << 14)
7154#define DE_PIPEB_ODD_FIELD (1 << 13)
7155#define DE_PIPEB_LINE_COMPARE (1 << 12)
7156#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007157#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007158#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7159#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007160#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007161#define DE_PIPEA_EVEN_FIELD (1 << 6)
7162#define DE_PIPEA_ODD_FIELD (1 << 5)
7163#define DE_PIPEA_LINE_COMPARE (1 << 4)
7164#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007165#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007166#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007167#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007168#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007169
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007170/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007171#define DE_ERR_INT_IVB (1 << 30)
7172#define DE_GSE_IVB (1 << 29)
7173#define DE_PCH_EVENT_IVB (1 << 28)
7174#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7175#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7176#define DE_EDP_PSR_INT_HSW (1 << 19)
7177#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7178#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7179#define DE_PIPEC_VBLANK_IVB (1 << 10)
7180#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7181#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7182#define DE_PIPEB_VBLANK_IVB (1 << 5)
7183#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7184#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7185#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7186#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007187#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007189#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007190#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007191
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007192#define DEISR _MMIO(0x44000)
7193#define DEIMR _MMIO(0x44004)
7194#define DEIIR _MMIO(0x44008)
7195#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007197#define GTISR _MMIO(0x44010)
7198#define GTIMR _MMIO(0x44014)
7199#define GTIIR _MMIO(0x44018)
7200#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007202#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007203#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7204#define GEN8_PCU_IRQ (1 << 30)
7205#define GEN8_DE_PCH_IRQ (1 << 23)
7206#define GEN8_DE_MISC_IRQ (1 << 22)
7207#define GEN8_DE_PORT_IRQ (1 << 20)
7208#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7209#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7210#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7211#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7212#define GEN8_GT_VECS_IRQ (1 << 6)
7213#define GEN8_GT_GUC_IRQ (1 << 5)
7214#define GEN8_GT_PM_IRQ (1 << 4)
7215#define GEN8_GT_VCS2_IRQ (1 << 3)
7216#define GEN8_GT_VCS1_IRQ (1 << 2)
7217#define GEN8_GT_BCS_IRQ (1 << 1)
7218#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007220#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7221#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7222#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7223#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007224
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007225#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7226#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7227#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7228#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7229#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7230#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7231#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7232#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7233#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307234
Ben Widawskyabd58f02013-11-02 21:07:09 -07007235#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007236#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007237#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007238#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007239#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007240#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007242#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7243#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7244#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7245#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007246#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007247#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7248#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7249#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7250#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7251#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7252#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007253#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007254#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7255#define GEN8_PIPE_VSYNC (1 << 1)
7256#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007257#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007258#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007259#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7260#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7261#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007262#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007263#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7264#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7265#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007266#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007267#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7268 (GEN8_PIPE_CURSOR_FAULT | \
7269 GEN8_PIPE_SPRITE_FAULT | \
7270 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007271#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7272 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007273 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007274 GEN9_PIPE_PLANE3_FAULT | \
7275 GEN9_PIPE_PLANE2_FAULT | \
7276 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007278#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7279#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7280#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7281#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007282#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007283#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007284#define GEN9_AUX_CHANNEL_D (1 << 27)
7285#define GEN9_AUX_CHANNEL_C (1 << 26)
7286#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007287#define BXT_DE_PORT_HP_DDIC (1 << 5)
7288#define BXT_DE_PORT_HP_DDIB (1 << 4)
7289#define BXT_DE_PORT_HP_DDIA (1 << 3)
7290#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7291 BXT_DE_PORT_HP_DDIB | \
7292 BXT_DE_PORT_HP_DDIC)
7293#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307294#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007295#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007297#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7298#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7299#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7300#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007301#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007302#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007304#define GEN8_PCU_ISR _MMIO(0x444e0)
7305#define GEN8_PCU_IMR _MMIO(0x444e4)
7306#define GEN8_PCU_IIR _MMIO(0x444e8)
7307#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007308
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007309#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7310#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7311#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7312#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7313#define GEN11_GU_MISC_GSE (1 << 27)
7314
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007315#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7316#define GEN11_MASTER_IRQ (1 << 31)
7317#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007318#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007319#define GEN11_DISPLAY_IRQ (1 << 16)
7320#define GEN11_GT_DW_IRQ(x) (1 << (x))
7321#define GEN11_GT_DW1_IRQ (1 << 1)
7322#define GEN11_GT_DW0_IRQ (1 << 0)
7323
7324#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7325#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7326#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7327#define GEN11_DE_PCH_IRQ (1 << 23)
7328#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007329#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007330#define GEN11_DE_PORT_IRQ (1 << 20)
7331#define GEN11_DE_PIPE_C (1 << 18)
7332#define GEN11_DE_PIPE_B (1 << 17)
7333#define GEN11_DE_PIPE_A (1 << 16)
7334
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007335#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7336#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7337#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7338#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7339#define GEN11_TC4_HOTPLUG (1 << 19)
7340#define GEN11_TC3_HOTPLUG (1 << 18)
7341#define GEN11_TC2_HOTPLUG (1 << 17)
7342#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007343#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007344#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7345 GEN11_TC3_HOTPLUG | \
7346 GEN11_TC2_HOTPLUG | \
7347 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007348#define GEN11_TBT4_HOTPLUG (1 << 3)
7349#define GEN11_TBT3_HOTPLUG (1 << 2)
7350#define GEN11_TBT2_HOTPLUG (1 << 1)
7351#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007352#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007353#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7354 GEN11_TBT3_HOTPLUG | \
7355 GEN11_TBT2_HOTPLUG | \
7356 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007357
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007358#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007359#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7360#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7361#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7362#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7363#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7364
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007365#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7366#define GEN11_CSME (31)
7367#define GEN11_GUNIT (28)
7368#define GEN11_GUC (25)
7369#define GEN11_WDPERF (20)
7370#define GEN11_KCR (19)
7371#define GEN11_GTPM (16)
7372#define GEN11_BCS (15)
7373#define GEN11_RCS0 (0)
7374
7375#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7376#define GEN11_VECS(x) (31 - (x))
7377#define GEN11_VCS(x) (x)
7378
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007379#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007380
7381#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7382#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7383#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007384#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7385#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7386#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007387
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007388#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007389
7390#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7391#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7392
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007393#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007394
7395#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7396#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7397#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7398#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7399#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7400#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7401
7402#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7403#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7404#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7405#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7406#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7407#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7408#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7409#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7410#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007412#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007413/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7414#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007415#define ILK_DPARB_GATE (1 << 22)
7416#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007417#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007418#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7419#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7420#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007421#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007422#define ILK_HDCP_DISABLE (1 << 25)
7423#define ILK_eDP_A_DISABLE (1 << 24)
7424#define HSW_CDCLK_LIMIT (1 << 24)
7425#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007427#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007428#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7429#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7430#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7431#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7432#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007434#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007435# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7436# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007438#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007439#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007440#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007441#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007442#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007443
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007444#define CHICKEN_PAR2_1 _MMIO(0x42090)
7445#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7446
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007447#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007448#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007449#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007450#define GLK_CL1_PWR_DOWN (1 << 11)
7451#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007452
Praveen Paneri5654a162017-08-11 00:00:33 +05307453#define CHICKEN_MISC_4 _MMIO(0x4208c)
7454#define FBC_STRIDE_OVERRIDE (1 << 13)
7455#define FBC_STRIDE_MASK 0x1FFF
7456
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007457#define _CHICKEN_PIPESL_1_A 0x420b0
7458#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007459#define HSW_FBCQ_DIS (1 << 22)
7460#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007461#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007462
Imre Deak8f19b402018-11-19 20:00:21 +02007463#define CHICKEN_TRANS_A _MMIO(0x420c0)
7464#define CHICKEN_TRANS_B _MMIO(0x420c4)
7465#define CHICKEN_TRANS_C _MMIO(0x420c8)
7466#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007467#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7468#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7469#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7470#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7471#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7472#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7473#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307474
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007475#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007476#define DISP_FBC_MEMORY_WAKE (1 << 31)
7477#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7478#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007479#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007480#define DISP_DATA_PARTITION_5_6 (1 << 6)
7481#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007482#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007483#define DBUF_CTL_S1 _MMIO(0x45008)
7484#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007485#define DBUF_POWER_REQUEST (1 << 31)
7486#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007487#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007488#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7489#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007490#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007491#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007492
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007493#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007494#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7495#define MASK_WAKEMEM (1 << 13)
7496#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007497
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007498#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007499#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7500#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7501#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7502#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7503#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007504#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7505#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7506#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007507
Paulo Zanoni186a2772018-02-06 17:33:46 -02007508#define SKL_DSSM _MMIO(0x51004)
7509#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7510#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7511#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7512#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7513#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007514
Arun Siluverya78536e2016-01-21 21:43:53 +00007515#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007516#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007518#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007519#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7520#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007521
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007522#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007523#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007524#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007525#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007526#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7527#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7528#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7529#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7530#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007531
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007532/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007533#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007534 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7535 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7536
7537#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7538 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7539 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7540 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7541 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7542
7543#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7544 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007546#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007547# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7548# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007550#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007551#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007552
Kenneth Graunkeab062632018-01-05 00:59:05 -08007553#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007554#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007555
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007556#define GEN7_SARCHKMD _MMIO(0xB000)
7557#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007558#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007560#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007561#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007563#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007564/*
7565 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7566 * Using the formula in BSpec leads to a hang, while the formula here works
7567 * fine and matches the formulas for all other platforms. A BSpec change
7568 * request has been filed to clarify this.
7569 */
Imre Deak36579cb2016-05-03 15:54:20 +03007570#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7571#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007572#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007574#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007575#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007576#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007577#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7578#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007580#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007581#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7582#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7583#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007585#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007586#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007587
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007588#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007589#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7590#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7591#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007592
Ben Widawsky63801f22013-12-12 17:26:03 -08007593/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007594#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007595#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007596#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007597#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7598#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7599#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7600#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7601#define HDC_FORCE_NON_COHERENT (1 << 4)
7602#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007603
Arun Siluvery3669ab62016-01-21 21:43:49 +00007604#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7605
Ben Widawsky38a39a72015-03-11 10:54:53 +02007606/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007607#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007608#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7609
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007610#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7611#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7612
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007613/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007614#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007615#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007617#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007618#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007620#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007621#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007622
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307623/*GEN11 chicken */
7624#define _PIPEA_CHICKEN 0x70038
7625#define _PIPEB_CHICKEN 0x71038
7626#define _PIPEC_CHICKEN 0x72038
7627#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Ville Syrjäläbf002c12019-02-04 22:22:32 +02007628#define PM_FILL_MAINTAIN_DBUF_FULLNESS (1 << 0)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307629#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7630 _PIPEB_CHICKEN)
7631
Zhenyu Wangb9055052009-06-05 15:38:38 +08007632/* PCH */
7633
Lucas De Marchidce88872018-07-27 12:36:47 -07007634#define PCH_DISPLAY_BASE 0xc0000u
7635
Adam Jackson23e81d62012-06-06 15:45:44 -04007636/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007637#define SDE_AUDIO_POWER_D (1 << 27)
7638#define SDE_AUDIO_POWER_C (1 << 26)
7639#define SDE_AUDIO_POWER_B (1 << 25)
7640#define SDE_AUDIO_POWER_SHIFT (25)
7641#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7642#define SDE_GMBUS (1 << 24)
7643#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7644#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7645#define SDE_AUDIO_HDCP_MASK (3 << 22)
7646#define SDE_AUDIO_TRANSB (1 << 21)
7647#define SDE_AUDIO_TRANSA (1 << 20)
7648#define SDE_AUDIO_TRANS_MASK (3 << 20)
7649#define SDE_POISON (1 << 19)
7650/* 18 reserved */
7651#define SDE_FDI_RXB (1 << 17)
7652#define SDE_FDI_RXA (1 << 16)
7653#define SDE_FDI_MASK (3 << 16)
7654#define SDE_AUXD (1 << 15)
7655#define SDE_AUXC (1 << 14)
7656#define SDE_AUXB (1 << 13)
7657#define SDE_AUX_MASK (7 << 13)
7658/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007659#define SDE_CRT_HOTPLUG (1 << 11)
7660#define SDE_PORTD_HOTPLUG (1 << 10)
7661#define SDE_PORTC_HOTPLUG (1 << 9)
7662#define SDE_PORTB_HOTPLUG (1 << 8)
7663#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007664#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7665 SDE_SDVOB_HOTPLUG | \
7666 SDE_PORTB_HOTPLUG | \
7667 SDE_PORTC_HOTPLUG | \
7668 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007669#define SDE_TRANSB_CRC_DONE (1 << 5)
7670#define SDE_TRANSB_CRC_ERR (1 << 4)
7671#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7672#define SDE_TRANSA_CRC_DONE (1 << 2)
7673#define SDE_TRANSA_CRC_ERR (1 << 1)
7674#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7675#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007676
Anusha Srivatsa31604222018-06-26 13:52:23 -07007677/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007678#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7679#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7680#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7681#define SDE_AUDIO_POWER_SHIFT_CPT 29
7682#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7683#define SDE_AUXD_CPT (1 << 27)
7684#define SDE_AUXC_CPT (1 << 26)
7685#define SDE_AUXB_CPT (1 << 25)
7686#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007687#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007688#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007689#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7690#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7691#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007692#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007693#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007694#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007695 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007696 SDE_PORTD_HOTPLUG_CPT | \
7697 SDE_PORTC_HOTPLUG_CPT | \
7698 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007699#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7700 SDE_PORTD_HOTPLUG_CPT | \
7701 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007702 SDE_PORTB_HOTPLUG_CPT | \
7703 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007704#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007705#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007706#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7707#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7708#define SDE_FDI_RXC_CPT (1 << 8)
7709#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7710#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7711#define SDE_FDI_RXB_CPT (1 << 4)
7712#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7713#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7714#define SDE_FDI_RXA_CPT (1 << 0)
7715#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7716 SDE_AUDIO_CP_REQ_B_CPT | \
7717 SDE_AUDIO_CP_REQ_A_CPT)
7718#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7719 SDE_AUDIO_CP_CHG_B_CPT | \
7720 SDE_AUDIO_CP_CHG_A_CPT)
7721#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7722 SDE_FDI_RXB_CPT | \
7723 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007724
Anusha Srivatsa31604222018-06-26 13:52:23 -07007725/* south display engine interrupt: ICP */
7726#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7727#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7728#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7729#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7730#define SDE_GMBUS_ICP (1 << 23)
7731#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7732#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007733#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7734#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007735#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7736 SDE_DDIA_HOTPLUG_ICP)
7737#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7738 SDE_TC3_HOTPLUG_ICP | \
7739 SDE_TC2_HOTPLUG_ICP | \
7740 SDE_TC1_HOTPLUG_ICP)
7741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007742#define SDEISR _MMIO(0xc4000)
7743#define SDEIMR _MMIO(0xc4004)
7744#define SDEIIR _MMIO(0xc4008)
7745#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007747#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007748#define SERR_INT_POISON (1 << 31)
7749#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007750
Zhenyu Wangb9055052009-06-05 15:38:38 +08007751/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007752#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007753#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307754#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007755#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7756#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7757#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7758#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007759#define PORTD_HOTPLUG_ENABLE (1 << 20)
7760#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7761#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7762#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7763#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7764#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7765#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007766#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7767#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7768#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007769#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307770#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007771#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7772#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7773#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7774#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7775#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7776#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007777#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7778#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7779#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007780#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307781#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007782#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7783#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7784#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7785#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7786#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7787#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007788#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7789#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7790#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307791#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7792 BXT_DDIB_HPD_INVERT | \
7793 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007794
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007795#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007796#define PORTE_HOTPLUG_ENABLE (1 << 4)
7797#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007798#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7799#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7800#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7801
Anusha Srivatsa31604222018-06-26 13:52:23 -07007802/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7803 * functionality covered in PCH_PORT_HOTPLUG is split into
7804 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7805 */
7806
7807#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7808#define ICP_DDIB_HPD_ENABLE (1 << 7)
7809#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7810#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7811#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7812#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7813#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7814#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007815#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007816#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7817#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7818#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7819#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7820#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7821
7822#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7823#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007824/* Icelake DSC Rate Control Range Parameter Registers */
7825#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7826#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7827#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7828#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7829#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7830#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7831#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7832#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7833#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7834#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7835#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7836#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7837#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7838 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7839 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7840#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7841 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7842 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7843#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7844 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7845 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7846#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7847 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7848 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7849#define RC_BPG_OFFSET_SHIFT 10
7850#define RC_MAX_QP_SHIFT 5
7851#define RC_MIN_QP_SHIFT 0
7852
7853#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7854#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7855#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7856#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7857#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7858#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7859#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7860#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7861#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7862#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7863#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7864#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7865#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7866 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7867 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7868#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7869 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7870 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7871#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7872 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7873 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7874#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7875 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7876 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7877
7878#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7879#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7880#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7881#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7882#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7883#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7884#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7885#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7886#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7887#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7888#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7889#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7890#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7891 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7892 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7893#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7894 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7895 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7896#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7897 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7898 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7899#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7900 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7901 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7902
7903#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7904#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7905#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7906#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7907#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7908#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7909#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7910#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7911#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7912#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7913#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7914#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7915#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7916 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7917 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7918#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7919 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7920 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7921#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7922 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7923 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7924#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7925 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7926 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7927
Anusha Srivatsa31604222018-06-26 13:52:23 -07007928#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7929#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7930
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007931#define _PCH_DPLL_A 0xc6014
7932#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007933#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007934
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007935#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007936#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007937#define _PCH_FPA1 0xc6044
7938#define _PCH_FPB0 0xc6048
7939#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007940#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7941#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007943#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007945#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007946#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007947#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7948#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7949#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7950#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7951#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7952#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7953#define DREF_SSC_SOURCE_MASK (3 << 11)
7954#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7955#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7956#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7957#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7958#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7959#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7960#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7961#define DREF_SSC4_DOWNSPREAD (0 << 6)
7962#define DREF_SSC4_CENTERSPREAD (1 << 6)
7963#define DREF_SSC1_DISABLE (0 << 1)
7964#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007965#define DREF_SSC4_DISABLE (0)
7966#define DREF_SSC4_ENABLE (1)
7967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007968#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007969#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007970#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007971#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007972#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007973#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007974#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7975#define CNP_RAWCLK_DIV(div) ((div) << 16)
7976#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08007977#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007978#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007980#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007982#define PCH_SSC4_PARMS _MMIO(0xc6210)
7983#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007985#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007986#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007987#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007988#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007989
Zhenyu Wangb9055052009-06-05 15:38:38 +08007990/* transcoder */
7991
Daniel Vetter275f01b22013-05-03 11:49:47 +02007992#define _PCH_TRANS_HTOTAL_A 0xe0000
7993#define TRANS_HTOTAL_SHIFT 16
7994#define TRANS_HACTIVE_SHIFT 0
7995#define _PCH_TRANS_HBLANK_A 0xe0004
7996#define TRANS_HBLANK_END_SHIFT 16
7997#define TRANS_HBLANK_START_SHIFT 0
7998#define _PCH_TRANS_HSYNC_A 0xe0008
7999#define TRANS_HSYNC_END_SHIFT 16
8000#define TRANS_HSYNC_START_SHIFT 0
8001#define _PCH_TRANS_VTOTAL_A 0xe000c
8002#define TRANS_VTOTAL_SHIFT 16
8003#define TRANS_VACTIVE_SHIFT 0
8004#define _PCH_TRANS_VBLANK_A 0xe0010
8005#define TRANS_VBLANK_END_SHIFT 16
8006#define TRANS_VBLANK_START_SHIFT 0
8007#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008008#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008009#define TRANS_VSYNC_START_SHIFT 0
8010#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008011
Daniel Vettere3b95f12013-05-03 11:49:49 +02008012#define _PCH_TRANSA_DATA_M1 0xe0030
8013#define _PCH_TRANSA_DATA_N1 0xe0034
8014#define _PCH_TRANSA_DATA_M2 0xe0038
8015#define _PCH_TRANSA_DATA_N2 0xe003c
8016#define _PCH_TRANSA_LINK_M1 0xe0040
8017#define _PCH_TRANSA_LINK_N1 0xe0044
8018#define _PCH_TRANSA_LINK_M2 0xe0048
8019#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008020
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008021/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008022#define _VIDEO_DIP_CTL_A 0xe0200
8023#define _VIDEO_DIP_DATA_A 0xe0208
8024#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008025#define GCP_COLOR_INDICATION (1 << 2)
8026#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8027#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008028
8029#define _VIDEO_DIP_CTL_B 0xe1200
8030#define _VIDEO_DIP_DATA_B 0xe1208
8031#define _VIDEO_DIP_GCP_B 0xe1210
8032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008033#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8034#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8035#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008036
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008037/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008038#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8039#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8040#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008041
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008042#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8043#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8044#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008045
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008046#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8047#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8048#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008049
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008050#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008051 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008052 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008053#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008054 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008055 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008056#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008057 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008058 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008059
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008060/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008061
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008062#define _HSW_VIDEO_DIP_CTL_A 0x60200
8063#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8064#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8065#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8066#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8067#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8068#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8069#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8070#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8071#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8072#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8073#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008074
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008075#define _HSW_VIDEO_DIP_CTL_B 0x61200
8076#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8077#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8078#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8079#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8080#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8081#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8082#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8083#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8084#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8085#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8086#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008087
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008088/* Icelake PPS_DATA and _ECC DIP Registers.
8089 * These are available for transcoders B,C and eDP.
8090 * Adding the _A so as to reuse the _MMIO_TRANS2
8091 * definition, with which it offsets to the right location.
8092 */
8093
8094#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8095#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8096#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8097#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008099#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8100#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8101#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8102#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8103#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8104#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008105#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8106#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008108#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008109#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008110#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008113
Daniel Vetter275f01b22013-05-03 11:49:47 +02008114#define _PCH_TRANS_HTOTAL_B 0xe1000
8115#define _PCH_TRANS_HBLANK_B 0xe1004
8116#define _PCH_TRANS_HSYNC_B 0xe1008
8117#define _PCH_TRANS_VTOTAL_B 0xe100c
8118#define _PCH_TRANS_VBLANK_B 0xe1010
8119#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008120#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008122#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8123#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8124#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8125#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8126#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8127#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8128#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008129
Daniel Vettere3b95f12013-05-03 11:49:49 +02008130#define _PCH_TRANSB_DATA_M1 0xe1030
8131#define _PCH_TRANSB_DATA_N1 0xe1034
8132#define _PCH_TRANSB_DATA_M2 0xe1038
8133#define _PCH_TRANSB_DATA_N2 0xe103c
8134#define _PCH_TRANSB_LINK_M1 0xe1040
8135#define _PCH_TRANSB_LINK_N1 0xe1044
8136#define _PCH_TRANSB_LINK_M2 0xe1048
8137#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008138
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008139#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8140#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8141#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8142#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8143#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8144#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8145#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8146#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008147
Daniel Vetterab9412b2013-05-03 11:49:46 +02008148#define _PCH_TRANSACONF 0xf0008
8149#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008150#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8151#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008152#define TRANS_DISABLE (0 << 31)
8153#define TRANS_ENABLE (1 << 31)
8154#define TRANS_STATE_MASK (1 << 30)
8155#define TRANS_STATE_DISABLE (0 << 30)
8156#define TRANS_STATE_ENABLE (1 << 30)
8157#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8158#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8159#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8160#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8161#define TRANS_INTERLACE_MASK (7 << 21)
8162#define TRANS_PROGRESSIVE (0 << 21)
8163#define TRANS_INTERLACED (3 << 21)
8164#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8165#define TRANS_8BPC (0 << 5)
8166#define TRANS_10BPC (1 << 5)
8167#define TRANS_6BPC (2 << 5)
8168#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008169
Daniel Vetterce401412012-10-31 22:52:30 +01008170#define _TRANSA_CHICKEN1 0xf0060
8171#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008172#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008173#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8174#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008175#define _TRANSA_CHICKEN2 0xf0064
8176#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008177#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008178#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8179#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8180#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8181#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8182#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008184#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008185#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8186#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008187#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8188#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008189#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008190#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8191#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008192#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008193#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008194#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8195#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8196#define LPT_PWM_GRANULARITY (1 << 5)
8197#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008199#define _FDI_RXA_CHICKEN 0xc200c
8200#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008201#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8202#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008203#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008205#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008206#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8207#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8208#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8209#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8210#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8211#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008212
Zhenyu Wangb9055052009-06-05 15:38:38 +08008213/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008214#define _FDI_TXA_CTL 0x60100
8215#define _FDI_TXB_CTL 0x61100
8216#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008217#define FDI_TX_DISABLE (0 << 31)
8218#define FDI_TX_ENABLE (1 << 31)
8219#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8220#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8221#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8222#define FDI_LINK_TRAIN_NONE (3 << 28)
8223#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8224#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8225#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8226#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8227#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8228#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8229#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8230#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008231/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8232 SNB has different settings. */
8233/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008234#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8235#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8236#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8237#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008238/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008239#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8240#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8241#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8242#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8243#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008244#define FDI_DP_PORT_WIDTH_SHIFT 19
8245#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8246#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008247#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008248/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008249#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008250
8251/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008252#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8253#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8254#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8255#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008256
Zhenyu Wangb9055052009-06-05 15:38:38 +08008257/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008258#define FDI_COMPOSITE_SYNC (1 << 11)
8259#define FDI_LINK_TRAIN_AUTO (1 << 10)
8260#define FDI_SCRAMBLING_ENABLE (0 << 7)
8261#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008262
8263/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008264#define _FDI_RXA_CTL 0xf000c
8265#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008266#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008267#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008268/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008269#define FDI_FS_ERRC_ENABLE (1 << 27)
8270#define FDI_FE_ERRC_ENABLE (1 << 26)
8271#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8272#define FDI_8BPC (0 << 16)
8273#define FDI_10BPC (1 << 16)
8274#define FDI_6BPC (2 << 16)
8275#define FDI_12BPC (3 << 16)
8276#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8277#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8278#define FDI_RX_PLL_ENABLE (1 << 13)
8279#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8280#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8281#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8282#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8283#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8284#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008285/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008286#define FDI_AUTO_TRAINING (1 << 10)
8287#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8288#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8289#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8290#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8291#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008292
Paulo Zanoni04945642012-11-01 21:00:59 -02008293#define _FDI_RXA_MISC 0xf0010
8294#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008295#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8296#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8297#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8298#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8299#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8300#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8301#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008302#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008304#define _FDI_RXA_TUSIZE1 0xf0030
8305#define _FDI_RXA_TUSIZE2 0xf0038
8306#define _FDI_RXB_TUSIZE1 0xf1030
8307#define _FDI_RXB_TUSIZE2 0xf1038
8308#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8309#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008310
8311/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008312#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8313#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8314#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8315#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8316#define FDI_RX_FS_CODE_ERR (1 << 6)
8317#define FDI_RX_FE_CODE_ERR (1 << 5)
8318#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8319#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8320#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8321#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8322#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008324#define _FDI_RXA_IIR 0xf0014
8325#define _FDI_RXA_IMR 0xf0018
8326#define _FDI_RXB_IIR 0xf1014
8327#define _FDI_RXB_IMR 0xf1018
8328#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8329#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008331#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8332#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008333
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008334#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008335#define LVDS_DETECTED (1 << 1)
8336
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008337#define _PCH_DP_B 0xe4100
8338#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008339#define _PCH_DPB_AUX_CH_CTL 0xe4110
8340#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8341#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8342#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8343#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8344#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008346#define _PCH_DP_C 0xe4200
8347#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008348#define _PCH_DPC_AUX_CH_CTL 0xe4210
8349#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8350#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8351#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8352#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8353#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008355#define _PCH_DP_D 0xe4300
8356#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008357#define _PCH_DPD_AUX_CH_CTL 0xe4310
8358#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8359#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8360#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8361#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8362#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8363
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008364#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8365#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008366
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008367/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008368#define _TRANS_DP_CTL_A 0xe0300
8369#define _TRANS_DP_CTL_B 0xe1300
8370#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008371#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008372#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008373#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8374#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8375#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008376#define TRANS_DP_AUDIO_ONLY (1 << 26)
8377#define TRANS_DP_ENH_FRAMING (1 << 18)
8378#define TRANS_DP_8BPC (0 << 9)
8379#define TRANS_DP_10BPC (1 << 9)
8380#define TRANS_DP_6BPC (2 << 9)
8381#define TRANS_DP_12BPC (3 << 9)
8382#define TRANS_DP_BPC_MASK (3 << 9)
8383#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008384#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008385#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008386#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008387#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008388
8389/* SNB eDP training params */
8390/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008391#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8392#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8393#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8394#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008395/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008396#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8397#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8398#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8399#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8400#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8401#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008402
Keith Packard1a2eb462011-11-16 16:26:07 -08008403/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008404#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8405#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8406#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8407#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8408#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8409#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8410#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008411
8412/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008413#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8414#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8415#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8416#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8417#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008418
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008419#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008421#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008422
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308423#define RC6_LOCATION _MMIO(0xD40)
8424#define RC6_CTX_IN_DRAM (1 << 0)
8425#define RC6_CTX_BASE _MMIO(0xD48)
8426#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8427#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8428#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8429#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8430#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8431#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8432#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008433#define FORCEWAKE _MMIO(0xA18C)
8434#define FORCEWAKE_VLV _MMIO(0x1300b0)
8435#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8436#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8437#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8438#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8439#define FORCEWAKE_ACK _MMIO(0x130090)
8440#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008441#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8442#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8443#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008445#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008446#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8447#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8448#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8449#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008450#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8451#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008452#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8453#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008454#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8455#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8456#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008457#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8458#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008459#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8460#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008461#define FORCEWAKE_KERNEL BIT(0)
8462#define FORCEWAKE_USER BIT(1)
8463#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008464#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8465#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008466#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008467#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308468#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8469#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8470#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008472#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008473#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8474#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008475#define GT_FIFO_SBDROPERR (1 << 6)
8476#define GT_FIFO_BLOBDROPERR (1 << 5)
8477#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8478#define GT_FIFO_DROPERR (1 << 3)
8479#define GT_FIFO_OVFERR (1 << 2)
8480#define GT_FIFO_IAWRERR (1 << 1)
8481#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008483#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008484#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008485#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308486#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8487#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008489#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008490#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008491#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008492#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008493#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8494#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8495#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008497#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008498# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008499# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008500# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008501# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008503#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008504# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008505# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008506# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008507# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008508# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008509# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008511#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008512# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008514#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008515#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8516#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008518#define GEN6_RCGCTL1 _MMIO(0x9410)
8519#define GEN6_RCGCTL2 _MMIO(0x9414)
8520#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008522#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008523#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8524#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8525#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008526
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008527#define GEN6_GFXPAUSE _MMIO(0xA000)
8528#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008529#define GEN6_TURBO_DISABLE (1 << 31)
8530#define GEN6_FREQUENCY(x) ((x) << 25)
8531#define HSW_FREQUENCY(x) ((x) << 24)
8532#define GEN9_FREQUENCY(x) ((x) << 23)
8533#define GEN6_OFFSET(x) ((x) << 19)
8534#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008535#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8536#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008537#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8538#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8539#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8540#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8541#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8542#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8543#define GEN7_RC_CTL_TO_MODE (1 << 28)
8544#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8545#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008546#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8547#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8548#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008549#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008550#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308551#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008552#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008553#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308554#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008555#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008556#define GEN6_RP_MEDIA_TURBO (1 << 11)
8557#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8558#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8559#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8560#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8561#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8562#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8563#define GEN6_RP_ENABLE (1 << 7)
8564#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8565#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8566#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8567#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8568#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008569#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8570#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8571#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008572#define GEN6_RP_EI_MASK 0xffffff
8573#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008574#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008575#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008576#define GEN6_RP_PREV_UP _MMIO(0xA058)
8577#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008578#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8580#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8581#define GEN6_RP_UP_EI _MMIO(0xA068)
8582#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8583#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8584#define GEN6_RPDEUHWTC _MMIO(0xA080)
8585#define GEN6_RPDEUC _MMIO(0xA084)
8586#define GEN6_RPDEUCSW _MMIO(0xA088)
8587#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008588#define RC_SW_TARGET_STATE_SHIFT 16
8589#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008590#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8591#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8592#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008593#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008594#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8595#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8596#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8597#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8598#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8599#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8600#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8601#define VLV_RCEDATA _MMIO(0xA0BC)
8602#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8603#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008604#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8605#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008606#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008607#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8608#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8609#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8610#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008611#define GEN9_RENDER_PG_ENABLE (1 << 0)
8612#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008613#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8614#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8615#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008617#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308618#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8619#define PIXEL_OVERLAP_CNT_SHIFT 30
8620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008621#define GEN6_PMISR _MMIO(0x44020)
8622#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8623#define GEN6_PMIIR _MMIO(0x44028)
8624#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008625#define GEN6_PM_MBOX_EVENT (1 << 25)
8626#define GEN6_PM_THERMAL_EVENT (1 << 24)
8627#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8628#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8629#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8630#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8631#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008632#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8633 GEN6_PM_RP_UP_THRESHOLD | \
8634 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8635 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008636 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008637
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008639#define GEN7_GT_SCRATCH_REG_NUM 8
8640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008641#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008642#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8643#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008645#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8646#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008647#define VLV_COUNT_RANGE_HIGH (1 << 15)
8648#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8649#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8650#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8651#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008652#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8653#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8654#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008656#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8657#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8658#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8659#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008661#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008662#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008663#define GEN6_PCODE_ERROR_MASK 0xFF
8664#define GEN6_PCODE_SUCCESS 0x0
8665#define GEN6_PCODE_ILLEGAL_CMD 0x1
8666#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8667#define GEN6_PCODE_TIMEOUT 0x3
8668#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8669#define GEN7_PCODE_TIMEOUT 0x2
8670#define GEN7_PCODE_ILLEGAL_DATA 0x3
8671#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008672#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8673#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008674#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8675#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008676#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008677#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8678#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8679#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8680#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8681#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008682#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008683#define SKL_PCODE_CDCLK_CONTROL 0x7
8684#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8685#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008686#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8687#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8688#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008689#define GEN6_PCODE_READ_D_COMP 0x10
8690#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308691#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008692#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008693 /* See also IPS_CTL */
8694#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008695#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008696#define GEN9_PCODE_SAGV_CONTROL 0x21
8697#define GEN9_SAGV_DISABLE 0x0
8698#define GEN9_SAGV_IS_DISABLED 0x1
8699#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008700#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008701#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008702#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008703#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008705#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008706#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008707#define GEN6_RCn_MASK 7
8708#define GEN6_RC0 0
8709#define GEN6_RC3 2
8710#define GEN6_RC6 3
8711#define GEN6_RC7 4
8712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008713#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008714#define GEN8_LSLICESTAT_MASK 0x7
8715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008716#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8717#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008718#define CHV_SS_PG_ENABLE (1 << 1)
8719#define CHV_EU08_PG_ENABLE (1 << 9)
8720#define CHV_EU19_PG_ENABLE (1 << 17)
8721#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008723#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8724#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008725#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008726
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008727#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008728#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8729 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008730#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008731#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008732#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008733
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008734#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008735#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8736 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008737#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008738#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8739 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008740#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8741#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8742#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8743#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8744#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8745#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8746#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8747#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008749#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008750#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8751#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8752#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8753#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008754
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008755#define GEN8_GARBCNTL _MMIO(0xB004)
8756#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8757#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008758#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8759#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8760
8761#define GEN11_GLBLINVL _MMIO(0xB404)
8762#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8763#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008764
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008765#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8766#define DFR_DISABLE (1 << 9)
8767
Oscar Mateof4a35712018-05-08 14:29:27 -07008768#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8769#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8770#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8771#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8772
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008773#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8774#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8775#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8776
Oscar Mateof57f9372018-10-30 01:45:04 -07008777#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8778
Ben Widawskye3689192012-05-25 16:56:22 -07008779/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008780#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008781#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8782#define GEN7_PARITY_ERROR_VALID (1 << 13)
8783#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8784#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008785#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008786 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008787#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008788 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008789#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008790 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008791#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008793#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008794#define GEN7_L3LOG_SIZE 0x80
8795
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008796#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8797#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008798#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8799#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8800#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8801#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008802
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008803#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008804#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8805#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008807#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008808#define FLOW_CONTROL_ENABLE (1 << 15)
8809#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8810#define STALL_DOP_GATING_DISABLE (1 << 5)
8811#define THROTTLE_12_5 (7 << 2)
8812#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008814#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8815#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008816#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8817#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8818#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008820#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008821#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008823#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008824#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008826#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008827#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8828#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8829#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8830#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8831#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008832
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008833#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008834#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8835#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8836#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008837
Jani Nikulac46f1112014-10-27 16:26:52 +02008838/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008839#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008840#define INTEL_AUDIO_DEVCL 0x808629FB
8841#define INTEL_AUDIO_DEVBLC 0x80862801
8842#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008844#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008845#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8846#define G4X_ELDV_DEVCTG (1 << 14)
8847#define G4X_ELD_ADDR_MASK (0xf << 5)
8848#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008849#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008850
Jani Nikulac46f1112014-10-27 16:26:52 +02008851#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8852#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008853#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8854 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008855#define _IBX_AUD_CNTL_ST_A 0xE20B4
8856#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008857#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8858 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008859#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8860#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8861#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008862#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008863#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8864#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008865
Jani Nikulac46f1112014-10-27 16:26:52 +02008866#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8867#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008868#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008869#define _CPT_AUD_CNTL_ST_A 0xE50B4
8870#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008871#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8872#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008873
Jani Nikulac46f1112014-10-27 16:26:52 +02008874#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8875#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008876#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008877#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8878#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008879#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8880#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008881
Eric Anholtae662d32012-01-03 09:23:29 -08008882/* These are the 4 32-bit write offset registers for each stream
8883 * output buffer. It determines the offset from the
8884 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8885 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008886#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008887
Jani Nikulac46f1112014-10-27 16:26:52 +02008888#define _IBX_AUD_CONFIG_A 0xe2000
8889#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008890#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008891#define _CPT_AUD_CONFIG_A 0xe5000
8892#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008893#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008894#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8895#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008896#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008897
Wu Fengguangb6daa022012-01-06 14:41:31 -06008898#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8899#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8900#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008901#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008902#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008903#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008904#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8905#define AUD_CONFIG_N(n) \
8906 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8907 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008908#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008909#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8910#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8911#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8912#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8913#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8914#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8915#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8916#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8917#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8918#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8919#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008920#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8921
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008922/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008923#define _HSW_AUD_CONFIG_A 0x65000
8924#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008925#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008926
Jani Nikulac46f1112014-10-27 16:26:52 +02008927#define _HSW_AUD_MISC_CTRL_A 0x65010
8928#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008929#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008930
Libin Yang6014ac12016-10-25 17:54:18 +03008931#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8932#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8933#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8934#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8935#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8936#define AUD_CONFIG_M_MASK 0xfffff
8937
Jani Nikulac46f1112014-10-27 16:26:52 +02008938#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8939#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008940#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008941
8942/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008943#define _HSW_AUD_DIG_CNVT_1 0x65080
8944#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008945#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008946#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008947
Jani Nikulac46f1112014-10-27 16:26:52 +02008948#define _HSW_AUD_EDID_DATA_A 0x65050
8949#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008950#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008952#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8953#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008954#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8955#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8956#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8957#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008959#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008960#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8961
Imre Deak9c3a16c2017-08-14 18:15:30 +03008962/*
Imre Deak75e39682018-08-06 12:58:39 +03008963 * HSW - ICL power wells
8964 *
8965 * Platforms have up to 3 power well control register sets, each set
8966 * controlling up to 16 power wells via a request/status HW flag tuple:
8967 * - main (HSW_PWR_WELL_CTL[1-4])
8968 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8969 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8970 * Each control register set consists of up to 4 registers used by different
8971 * sources that can request a power well to be enabled:
8972 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8973 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8974 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8975 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008976 */
Imre Deak75e39682018-08-06 12:58:39 +03008977#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8978#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8979#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8980#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8981#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8982#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008983
Imre Deak75e39682018-08-06 12:58:39 +03008984/* HSW/BDW power well */
8985#define HSW_PW_CTL_IDX_GLOBAL 15
8986
8987/* SKL/BXT/GLK/CNL power wells */
8988#define SKL_PW_CTL_IDX_PW_2 15
8989#define SKL_PW_CTL_IDX_PW_1 14
8990#define CNL_PW_CTL_IDX_AUX_F 12
8991#define CNL_PW_CTL_IDX_AUX_D 11
8992#define GLK_PW_CTL_IDX_AUX_C 10
8993#define GLK_PW_CTL_IDX_AUX_B 9
8994#define GLK_PW_CTL_IDX_AUX_A 8
8995#define CNL_PW_CTL_IDX_DDI_F 6
8996#define SKL_PW_CTL_IDX_DDI_D 4
8997#define SKL_PW_CTL_IDX_DDI_C 3
8998#define SKL_PW_CTL_IDX_DDI_B 2
8999#define SKL_PW_CTL_IDX_DDI_A_E 1
9000#define GLK_PW_CTL_IDX_DDI_A 1
9001#define SKL_PW_CTL_IDX_MISC_IO 0
9002
9003/* ICL - power wells */
9004#define ICL_PW_CTL_IDX_PW_4 3
9005#define ICL_PW_CTL_IDX_PW_3 2
9006#define ICL_PW_CTL_IDX_PW_2 1
9007#define ICL_PW_CTL_IDX_PW_1 0
9008
9009#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9010#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9011#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9012#define ICL_PW_CTL_IDX_AUX_TBT4 11
9013#define ICL_PW_CTL_IDX_AUX_TBT3 10
9014#define ICL_PW_CTL_IDX_AUX_TBT2 9
9015#define ICL_PW_CTL_IDX_AUX_TBT1 8
9016#define ICL_PW_CTL_IDX_AUX_F 5
9017#define ICL_PW_CTL_IDX_AUX_E 4
9018#define ICL_PW_CTL_IDX_AUX_D 3
9019#define ICL_PW_CTL_IDX_AUX_C 2
9020#define ICL_PW_CTL_IDX_AUX_B 1
9021#define ICL_PW_CTL_IDX_AUX_A 0
9022
9023#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9024#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9025#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9026#define ICL_PW_CTL_IDX_DDI_F 5
9027#define ICL_PW_CTL_IDX_DDI_E 4
9028#define ICL_PW_CTL_IDX_DDI_D 3
9029#define ICL_PW_CTL_IDX_DDI_C 2
9030#define ICL_PW_CTL_IDX_DDI_B 1
9031#define ICL_PW_CTL_IDX_DDI_A 0
9032
9033/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009034#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009035#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9036#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9037#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009038#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009039
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009040/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009041enum skl_power_gate {
9042 SKL_PG0,
9043 SKL_PG1,
9044 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009045 ICL_PG3,
9046 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009047};
9048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009049#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009050#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009051/*
9052 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9053 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9054 */
9055#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9056 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9057/*
9058 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9059 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9060 */
9061#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9062 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009063#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009064
Imre Deak75e39682018-08-06 12:58:39 +03009065#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009066#define _CNL_AUX_ANAOVRD1_B 0x162250
9067#define _CNL_AUX_ANAOVRD1_C 0x162210
9068#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009069#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009070#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009071 _CNL_AUX_ANAOVRD1_B, \
9072 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009073 _CNL_AUX_ANAOVRD1_D, \
9074 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009075#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9076#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009077
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009078#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9079#define _ICL_AUX_ANAOVRD1_A 0x162398
9080#define _ICL_AUX_ANAOVRD1_B 0x6C398
9081#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9082 _ICL_AUX_ANAOVRD1_A, \
9083 _ICL_AUX_ANAOVRD1_B))
9084#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9085#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9086
Sean Paulee5e5e72018-01-08 14:55:39 -05009087/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309088#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009089#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9090#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309091#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309092#define HDCP_KEY_STATUS _MMIO(0x66c04)
9093#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009094#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309095#define HDCP_FUSE_DONE BIT(5)
9096#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009097#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309098#define HDCP_AKSV_LO _MMIO(0x66c10)
9099#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009100
9101/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309102#define HDCP_REP_CTL _MMIO(0x66d00)
9103#define HDCP_DDIB_REP_PRESENT BIT(30)
9104#define HDCP_DDIA_REP_PRESENT BIT(29)
9105#define HDCP_DDIC_REP_PRESENT BIT(28)
9106#define HDCP_DDID_REP_PRESENT BIT(27)
9107#define HDCP_DDIF_REP_PRESENT BIT(26)
9108#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009109#define HDCP_DDIB_SHA1_M0 (1 << 20)
9110#define HDCP_DDIA_SHA1_M0 (2 << 20)
9111#define HDCP_DDIC_SHA1_M0 (3 << 20)
9112#define HDCP_DDID_SHA1_M0 (4 << 20)
9113#define HDCP_DDIF_SHA1_M0 (5 << 20)
9114#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309115#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009116#define HDCP_SHA1_READY BIT(17)
9117#define HDCP_SHA1_COMPLETE BIT(18)
9118#define HDCP_SHA1_V_MATCH BIT(19)
9119#define HDCP_SHA1_TEXT_32 (1 << 1)
9120#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9121#define HDCP_SHA1_TEXT_24 (4 << 1)
9122#define HDCP_SHA1_TEXT_16 (5 << 1)
9123#define HDCP_SHA1_TEXT_8 (6 << 1)
9124#define HDCP_SHA1_TEXT_0 (7 << 1)
9125#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9126#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9127#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9128#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9129#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009130#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309131#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009132
9133/* HDCP Auth Registers */
9134#define _PORTA_HDCP_AUTHENC 0x66800
9135#define _PORTB_HDCP_AUTHENC 0x66500
9136#define _PORTC_HDCP_AUTHENC 0x66600
9137#define _PORTD_HDCP_AUTHENC 0x66700
9138#define _PORTE_HDCP_AUTHENC 0x66A00
9139#define _PORTF_HDCP_AUTHENC 0x66900
9140#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9141 _PORTA_HDCP_AUTHENC, \
9142 _PORTB_HDCP_AUTHENC, \
9143 _PORTC_HDCP_AUTHENC, \
9144 _PORTD_HDCP_AUTHENC, \
9145 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009146 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309147#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9148#define HDCP_CONF_CAPTURE_AN BIT(0)
9149#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9150#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9151#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9152#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9153#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9154#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9155#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9156#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009157#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9158#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9159#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9160#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9161#define HDCP_STATUS_AUTH BIT(21)
9162#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309163#define HDCP_STATUS_RI_MATCH BIT(19)
9164#define HDCP_STATUS_R0_READY BIT(18)
9165#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009166#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009167#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009168
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309169/* HDCP2.2 Registers */
9170#define _PORTA_HDCP2_BASE 0x66800
9171#define _PORTB_HDCP2_BASE 0x66500
9172#define _PORTC_HDCP2_BASE 0x66600
9173#define _PORTD_HDCP2_BASE 0x66700
9174#define _PORTE_HDCP2_BASE 0x66A00
9175#define _PORTF_HDCP2_BASE 0x66900
9176#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9177 _PORTA_HDCP2_BASE, \
9178 _PORTB_HDCP2_BASE, \
9179 _PORTC_HDCP2_BASE, \
9180 _PORTD_HDCP2_BASE, \
9181 _PORTE_HDCP2_BASE, \
9182 _PORTF_HDCP2_BASE) + (x))
9183
9184#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9185#define AUTH_LINK_AUTHENTICATED BIT(31)
9186#define AUTH_LINK_TYPE BIT(30)
9187#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9188#define AUTH_CLR_KEYS BIT(18)
9189
9190#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9191#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9192
9193#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9194#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9195#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9196#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9197#define LINK_TYPE_STATUS BIT(22)
9198#define LINK_AUTH_STATUS BIT(21)
9199#define LINK_ENCRYPTION_STATUS BIT(20)
9200
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009201/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009202#define _TRANS_DDI_FUNC_CTL_A 0x60400
9203#define _TRANS_DDI_FUNC_CTL_B 0x61400
9204#define _TRANS_DDI_FUNC_CTL_C 0x62400
9205#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009206#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9207#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009208#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009209
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009210#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009211/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009212#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009213#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009214#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9215#define TRANS_DDI_PORT_NONE (0 << 28)
9216#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9217#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9218#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9219#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9220#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9221#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9222#define TRANS_DDI_BPC_MASK (7 << 20)
9223#define TRANS_DDI_BPC_8 (0 << 20)
9224#define TRANS_DDI_BPC_10 (1 << 20)
9225#define TRANS_DDI_BPC_6 (2 << 20)
9226#define TRANS_DDI_BPC_12 (3 << 20)
9227#define TRANS_DDI_PVSYNC (1 << 17)
9228#define TRANS_DDI_PHSYNC (1 << 16)
9229#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9230#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9231#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9232#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9233#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9234#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9235#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9236#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9237#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9238#define TRANS_DDI_BFI_ENABLE (1 << 4)
9239#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9240#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309241#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9242 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9243 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009244
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009245#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9246#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9247#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9248#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9249#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9250#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9251#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9252 _TRANS_DDI_FUNC_CTL2_A)
9253#define PORT_SYNC_MODE_ENABLE (1 << 4)
9254#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9255#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9256#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9257
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009258/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009259#define _DP_TP_CTL_A 0x64040
9260#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009261#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009262#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009263#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009264#define DP_TP_CTL_MODE_SST (0 << 27)
9265#define DP_TP_CTL_MODE_MST (1 << 27)
9266#define DP_TP_CTL_FORCE_ACT (1 << 25)
9267#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9268#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9269#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9270#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9271#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9272#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9273#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9274#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9275#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9276#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009277
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009278/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009279#define _DP_TP_STATUS_A 0x64044
9280#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009281#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009282#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009283#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9284#define DP_TP_STATUS_ACT_SENT (1 << 24)
9285#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9286#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009287#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9288#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9289#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009290
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009291/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009292#define _DDI_BUF_CTL_A 0x64000
9293#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009294#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009295#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309296#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009297#define DDI_BUF_EMP_MASK (0xf << 24)
9298#define DDI_BUF_PORT_REVERSAL (1 << 16)
9299#define DDI_BUF_IS_IDLE (1 << 7)
9300#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009301#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009302#define DDI_PORT_WIDTH_MASK (7 << 1)
9303#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009304#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009305
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009306/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009307#define _DDI_BUF_TRANS_A 0x64E00
9308#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009309#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009310#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009311#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009312
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009313/* Sideband Interface (SBI) is programmed indirectly, via
9314 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9315 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009316#define SBI_ADDR _MMIO(0xC6000)
9317#define SBI_DATA _MMIO(0xC6004)
9318#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009319#define SBI_CTL_DEST_ICLK (0x0 << 16)
9320#define SBI_CTL_DEST_MPHY (0x1 << 16)
9321#define SBI_CTL_OP_IORD (0x2 << 8)
9322#define SBI_CTL_OP_IOWR (0x3 << 8)
9323#define SBI_CTL_OP_CRRD (0x6 << 8)
9324#define SBI_CTL_OP_CRWR (0x7 << 8)
9325#define SBI_RESPONSE_FAIL (0x1 << 1)
9326#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9327#define SBI_BUSY (0x1 << 0)
9328#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009329
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009330/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009331#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009332#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009333#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009334#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9335#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009336#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009337#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9338#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9339#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9340#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009341#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009342#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009343#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009344#define SBI_SSCCTL_PATHALT (1 << 3)
9345#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009346#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009347#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009348#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9349#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009350#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009351#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009352#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009353
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009354/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009355#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009356#define PIXCLK_GATE_UNGATE (1 << 0)
9357#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009358
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009359/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009360#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009361#define SPLL_PLL_ENABLE (1 << 31)
9362#define SPLL_PLL_SSC (1 << 28)
9363#define SPLL_PLL_NON_SSC (2 << 28)
9364#define SPLL_PLL_LCPLL (3 << 28)
9365#define SPLL_PLL_REF_MASK (3 << 28)
9366#define SPLL_PLL_FREQ_810MHz (0 << 26)
9367#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9368#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9369#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009370
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009371/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009372#define _WRPLL_CTL1 0x46040
9373#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009374#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009375#define WRPLL_PLL_ENABLE (1 << 31)
9376#define WRPLL_PLL_SSC (1 << 28)
9377#define WRPLL_PLL_NON_SSC (2 << 28)
9378#define WRPLL_PLL_LCPLL (3 << 28)
9379#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009380/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009381#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009382#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009383#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9384#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009385#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009386#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009387#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009388#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009389
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009390/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009391#define _PORT_CLK_SEL_A 0x46100
9392#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009393#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009394#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9395#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9396#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9397#define PORT_CLK_SEL_SPLL (3 << 29)
9398#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9399#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9400#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9401#define PORT_CLK_SEL_NONE (7 << 29)
9402#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009403
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009404/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9405#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9406#define DDI_CLK_SEL_NONE (0x0 << 28)
9407#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009408#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9409#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9410#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9411#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009412#define DDI_CLK_SEL_MASK (0xF << 28)
9413
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009414/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009415#define _TRANS_CLK_SEL_A 0x46140
9416#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009417#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009418/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009419#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9420#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009421
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009422#define CDCLK_FREQ _MMIO(0x46200)
9423
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009424#define _TRANSA_MSA_MISC 0x60410
9425#define _TRANSB_MSA_MISC 0x61410
9426#define _TRANSC_MSA_MISC 0x62410
9427#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009428#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009429
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009430#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309431#define TRANS_MSA_SAMPLING_444 (2 << 1)
9432#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009433#define TRANS_MSA_6_BPC (0 << 5)
9434#define TRANS_MSA_8_BPC (1 << 5)
9435#define TRANS_MSA_10_BPC (2 << 5)
9436#define TRANS_MSA_12_BPC (3 << 5)
9437#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009438#define TRANS_MSA_CEA_RANGE (1 << 3)
Paulo Zanonidae84792012-10-15 15:51:30 -03009439
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009440/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009441#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009442#define LCPLL_PLL_DISABLE (1 << 31)
9443#define LCPLL_PLL_LOCK (1 << 30)
9444#define LCPLL_CLK_FREQ_MASK (3 << 26)
9445#define LCPLL_CLK_FREQ_450 (0 << 26)
9446#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9447#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9448#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9449#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9450#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9451#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9452#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9453#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9454#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009455
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009456/*
9457 * SKL Clocks
9458 */
9459
9460/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009461#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009462#define CDCLK_FREQ_SEL_MASK (3 << 26)
9463#define CDCLK_FREQ_450_432 (0 << 26)
9464#define CDCLK_FREQ_540 (1 << 26)
9465#define CDCLK_FREQ_337_308 (2 << 26)
9466#define CDCLK_FREQ_675_617 (3 << 26)
9467#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9468#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9469#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9470#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9471#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9472#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9473#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009474#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009475#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9476#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009477#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309478
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009479/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009480#define LCPLL1_CTL _MMIO(0x46010)
9481#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009482#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009483
9484/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009485#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009486#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9487#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9488#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9489#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9490#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9491#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009492#define DPLL_CTRL1_LINK_RATE_2700 0
9493#define DPLL_CTRL1_LINK_RATE_1350 1
9494#define DPLL_CTRL1_LINK_RATE_810 2
9495#define DPLL_CTRL1_LINK_RATE_1620 3
9496#define DPLL_CTRL1_LINK_RATE_1080 4
9497#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009498
9499/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009500#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009501#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9502#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9503#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9504#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9505#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009506
9507/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009508#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009509#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009510
9511/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009512#define _DPLL1_CFGCR1 0x6C040
9513#define _DPLL2_CFGCR1 0x6C048
9514#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009515#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9516#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9517#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009518#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9519
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009520#define _DPLL1_CFGCR2 0x6C044
9521#define _DPLL2_CFGCR2 0x6C04C
9522#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009523#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9524#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9525#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9526#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9527#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9528#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9529#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9530#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9531#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9532#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9533#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9534#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9535#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9536#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9537#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009538#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9539
Lyudeda3b8912016-02-04 10:43:21 -05009540#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009541#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009542
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009543/*
9544 * CNL Clocks
9545 */
9546#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009547#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009548#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009549 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009550#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9551#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9552 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009553#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009554 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009555#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9556#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009557
Rodrigo Vivia927c922017-06-09 15:26:04 -07009558/* CNL PLL */
9559#define DPLL0_ENABLE 0x46010
9560#define DPLL1_ENABLE 0x46014
9561#define PLL_ENABLE (1 << 31)
9562#define PLL_LOCK (1 << 30)
9563#define PLL_POWER_ENABLE (1 << 27)
9564#define PLL_POWER_STATE (1 << 26)
9565#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9566
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009567#define TBT_PLL_ENABLE _MMIO(0x46020)
9568
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009569#define _MG_PLL1_ENABLE 0x46030
9570#define _MG_PLL2_ENABLE 0x46034
9571#define _MG_PLL3_ENABLE 0x46038
9572#define _MG_PLL4_ENABLE 0x4603C
9573/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009574#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009575 _MG_PLL2_ENABLE)
9576
9577#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9578#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9579#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9580#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9581#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009582#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009583#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9584 _MG_REFCLKIN_CTL_PORT1, \
9585 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009586
9587#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9588#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9589#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9590#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9591#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009592#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009593#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009594#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009595#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9596 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9597 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009598
9599#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9600#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9601#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9602#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9603#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009604#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009605#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009606#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009607#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009608#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9609#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9610#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9611#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009612#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009613#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009614#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009615#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9616 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9617 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009618
9619#define _MG_PLL_DIV0_PORT1 0x168A00
9620#define _MG_PLL_DIV0_PORT2 0x169A00
9621#define _MG_PLL_DIV0_PORT3 0x16AA00
9622#define _MG_PLL_DIV0_PORT4 0x16BA00
9623#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009624#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9625#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009626#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009627#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009628#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009629#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9630 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009631
9632#define _MG_PLL_DIV1_PORT1 0x168A04
9633#define _MG_PLL_DIV1_PORT2 0x169A04
9634#define _MG_PLL_DIV1_PORT3 0x16AA04
9635#define _MG_PLL_DIV1_PORT4 0x16BA04
9636#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9637#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9638#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9639#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9640#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9641#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009642#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009643#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009644#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9645 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009646
9647#define _MG_PLL_LF_PORT1 0x168A08
9648#define _MG_PLL_LF_PORT2 0x169A08
9649#define _MG_PLL_LF_PORT3 0x16AA08
9650#define _MG_PLL_LF_PORT4 0x16BA08
9651#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9652#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9653#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9654#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9655#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9656#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009657#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9658 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009659
9660#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9661#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9662#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9663#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9664#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9665#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9666#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9667#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9668#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9669#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009670#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9671 _MG_PLL_FRAC_LOCK_PORT1, \
9672 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009673
9674#define _MG_PLL_SSC_PORT1 0x168A10
9675#define _MG_PLL_SSC_PORT2 0x169A10
9676#define _MG_PLL_SSC_PORT3 0x16AA10
9677#define _MG_PLL_SSC_PORT4 0x16BA10
9678#define MG_PLL_SSC_EN (1 << 28)
9679#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9680#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9681#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9682#define MG_PLL_SSC_FLLEN (1 << 9)
9683#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009684#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9685 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009686
9687#define _MG_PLL_BIAS_PORT1 0x168A14
9688#define _MG_PLL_BIAS_PORT2 0x169A14
9689#define _MG_PLL_BIAS_PORT3 0x16AA14
9690#define _MG_PLL_BIAS_PORT4 0x16BA14
9691#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009692#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009693#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009694#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009695#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009696#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009697#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9698#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009699#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009700#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009701#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009702#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009703#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009704#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9705 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009706
9707#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9708#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9709#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9710#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9711#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9712#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9713#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9714#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9715#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009716#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9717 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9718 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009719
Rodrigo Vivia927c922017-06-09 15:26:04 -07009720#define _CNL_DPLL0_CFGCR0 0x6C000
9721#define _CNL_DPLL1_CFGCR0 0x6C080
9722#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9723#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009724#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009725#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9726#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9727#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9728#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9729#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9730#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9731#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9732#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9733#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9734#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009735#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009736#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9737#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9738#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9739
9740#define _CNL_DPLL0_CFGCR1 0x6C004
9741#define _CNL_DPLL1_CFGCR1 0x6C084
9742#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009743#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009744#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009745#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009746#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9747#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009748#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009749#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9750#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9751#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9752#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9753#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009754#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009755#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9756#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9757#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9758#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9759#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9760#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009761#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009762#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9763
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009764#define _ICL_DPLL0_CFGCR0 0x164000
9765#define _ICL_DPLL1_CFGCR0 0x164080
9766#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9767 _ICL_DPLL1_CFGCR0)
9768
9769#define _ICL_DPLL0_CFGCR1 0x164004
9770#define _ICL_DPLL1_CFGCR1 0x164084
9771#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9772 _ICL_DPLL1_CFGCR1)
9773
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309774/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009775#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309776#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9777#define BXT_DE_PLL_RATIO_MASK 0xff
9778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009779#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309780#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9781#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009782#define CNL_CDCLK_PLL_RATIO(x) (x)
9783#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309784
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309785/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009786#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009787#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009788#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9789#define DC_STATE_EN_DC9 (1 << 3)
9790#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309791#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009793#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009794#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9795#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309796
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309797#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9798#define BXT_REQ_DATA_MASK 0x3F
9799#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9800#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9801#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9802
9803#define BXT_D_CR_DRP0_DUNIT8 0x1000
9804#define BXT_D_CR_DRP0_DUNIT9 0x1200
9805#define BXT_D_CR_DRP0_DUNIT_START 8
9806#define BXT_D_CR_DRP0_DUNIT_END 11
9807#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9808 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9809 BXT_D_CR_DRP0_DUNIT9))
9810#define BXT_DRAM_RANK_MASK 0x3
9811#define BXT_DRAM_RANK_SINGLE 0x1
9812#define BXT_DRAM_RANK_DUAL 0x3
9813#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9814#define BXT_DRAM_WIDTH_SHIFT 4
9815#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9816#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9817#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9818#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9819#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9820#define BXT_DRAM_SIZE_SHIFT 6
9821#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9822#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9823#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9824#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9825#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9826
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309827#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9828#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9829#define SKL_REQ_DATA_MASK (0xF << 0)
9830
9831#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9832#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9833#define SKL_DRAM_S_SHIFT 16
9834#define SKL_DRAM_SIZE_MASK 0x3F
9835#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9836#define SKL_DRAM_WIDTH_SHIFT 8
9837#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9838#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9839#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9840#define SKL_DRAM_RANK_MASK (0x1 << 10)
9841#define SKL_DRAM_RANK_SHIFT 10
9842#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9843#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9844
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009845/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9846 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009847#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9848#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009849#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9850#define D_COMP_COMP_FORCE (1 << 8)
9851#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009852
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009853/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009854#define _PIPE_WM_LINETIME_A 0x45270
9855#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009856#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009857#define PIPE_WM_LINETIME_MASK (0x1ff)
9858#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009859#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9860#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009861
9862/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009863#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009864#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9865#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9866#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9867#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9868#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9869#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9870#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9871#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009872
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009873#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009874#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009876#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009877#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9878#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9879#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009880
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009881/* pipe CSC */
9882#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9883#define _PIPE_A_CSC_COEFF_BY 0x49014
9884#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9885#define _PIPE_A_CSC_COEFF_BU 0x4901c
9886#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9887#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +05309888
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009889#define _PIPE_A_CSC_MODE 0x49028
Uma Shankar255fcfb2019-02-11 19:20:23 +05309890#define ICL_CSC_ENABLE (1 << 31)
Uma Shankara91de582019-02-11 19:20:24 +05309891#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
Uma Shankar255fcfb2019-02-11 19:20:23 +05309892#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9893#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9894#define CSC_MODE_YUV_TO_RGB (1 << 0)
9895
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009896#define _PIPE_A_CSC_PREOFF_HI 0x49030
9897#define _PIPE_A_CSC_PREOFF_ME 0x49034
9898#define _PIPE_A_CSC_PREOFF_LO 0x49038
9899#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9900#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9901#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9902
9903#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9904#define _PIPE_B_CSC_COEFF_BY 0x49114
9905#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9906#define _PIPE_B_CSC_COEFF_BU 0x4911c
9907#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9908#define _PIPE_B_CSC_COEFF_BV 0x49124
9909#define _PIPE_B_CSC_MODE 0x49128
9910#define _PIPE_B_CSC_PREOFF_HI 0x49130
9911#define _PIPE_B_CSC_PREOFF_ME 0x49134
9912#define _PIPE_B_CSC_PREOFF_LO 0x49138
9913#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9914#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9915#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9916
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009917#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9918#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9919#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9920#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9921#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9922#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9923#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9924#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9925#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9926#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9927#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9928#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9929#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009930
Uma Shankara91de582019-02-11 19:20:24 +05309931/* Pipe Output CSC */
9932#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
9933#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
9934#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
9935#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
9936#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
9937#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
9938#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
9939#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
9940#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
9941#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
9942#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
9943#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
9944
9945#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
9946#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
9947#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
9948#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
9949#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
9950#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
9951#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
9952#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
9953#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
9954#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
9955#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
9956#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
9957
9958#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
9959 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
9960 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
9961#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
9962 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
9963 _PIPE_B_OUTPUT_CSC_COEFF_BY)
9964#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
9965 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
9966 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
9967#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
9968 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
9969 _PIPE_B_OUTPUT_CSC_COEFF_BU)
9970#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
9971 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
9972 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
9973#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
9974 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
9975 _PIPE_B_OUTPUT_CSC_COEFF_BV)
9976#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
9977 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
9978 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
9979#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
9980 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
9981 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
9982#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
9983 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
9984 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
9985#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
9986 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
9987 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
9988#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
9989 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
9990 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
9991#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
9992 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
9993 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
9994
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009995/* pipe degamma/gamma LUTs on IVB+ */
9996#define _PAL_PREC_INDEX_A 0x4A400
9997#define _PAL_PREC_INDEX_B 0x4AC00
9998#define _PAL_PREC_INDEX_C 0x4B400
9999#define PAL_PREC_10_12_BIT (0 << 31)
10000#define PAL_PREC_SPLIT_MODE (1 << 31)
10001#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010002#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010003#define _PAL_PREC_DATA_A 0x4A404
10004#define _PAL_PREC_DATA_B 0x4AC04
10005#define _PAL_PREC_DATA_C 0x4B404
10006#define _PAL_PREC_GC_MAX_A 0x4A410
10007#define _PAL_PREC_GC_MAX_B 0x4AC10
10008#define _PAL_PREC_GC_MAX_C 0x4B410
10009#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10010#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10011#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010012#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10013#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10014#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010015
10016#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10017#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10018#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10019#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
10020
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010021#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10022#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10023#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10024#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10025#define _PRE_CSC_GAMC_DATA_A 0x4A488
10026#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10027#define _PRE_CSC_GAMC_DATA_C 0x4B488
10028
10029#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10030#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10031
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010032/* pipe CSC & degamma/gamma LUTs on CHV */
10033#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10034#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10035#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10036#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10037#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10038#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10039#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10040#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10041#define CGM_PIPE_MODE_GAMMA (1 << 2)
10042#define CGM_PIPE_MODE_CSC (1 << 1)
10043#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10044
10045#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10046#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10047#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10048#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10049#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10050#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10051#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10052#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10053
10054#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10055#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10056#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10057#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10058#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10059#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10060#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10061#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10062
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010063/* MIPI DSI registers */
10064
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010065#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010066#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010067
Madhav Chauhan292272e2018-10-15 17:27:57 +030010068/* Gen11 DSI */
10069#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10070 dsi0, dsi1)
10071
Deepak Mbcc65702017-02-17 18:13:34 +053010072#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10073#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10074#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10075#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10076
Madhav Chauhan27efd252018-07-05 18:31:48 +053010077#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10078#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10079#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10080 _ICL_DSI_ESC_CLK_DIV0, \
10081 _ICL_DSI_ESC_CLK_DIV1)
10082#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10083#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10084#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10085 _ICL_DPHY_ESC_CLK_DIV0, \
10086 _ICL_DPHY_ESC_CLK_DIV1)
10087#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10088#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10089#define ICL_ESC_CLK_DIV_MASK 0x1ff
10090#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010091#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010092
Uma Shankaraec02462017-09-25 19:26:01 +053010093/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10094#define GEN4_TIMESTAMP _MMIO(0x2358)
10095#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10096#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10097
Lionel Landwerlindab91782017-11-10 19:08:44 +000010098#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10099#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10100#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10101#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10102#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10103
Uma Shankaraec02462017-09-25 19:26:01 +053010104#define _PIPE_FRMTMSTMP_A 0x70048
10105#define PIPE_FRMTMSTMP(pipe) \
10106 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10107
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010108/* BXT MIPI clock controls */
10109#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010111#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010112#define BXT_MIPI1_DIV_SHIFT 26
10113#define BXT_MIPI2_DIV_SHIFT 10
10114#define BXT_MIPI_DIV_SHIFT(port) \
10115 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10116 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010117
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010118/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010119#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10120#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010121#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10122 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10123 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010124#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10125#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010126#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10127 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010128 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10129#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010130 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010131/* RX upper control divider to select actual RX clock output from 8x */
10132#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10133#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10134#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10135 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10136 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10137#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10138#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10139#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10140 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10141 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10142#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010143 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010144/* 8/3X divider to select the actual 8/3X clock output from 8x */
10145#define BXT_MIPI1_8X_BY3_SHIFT 19
10146#define BXT_MIPI2_8X_BY3_SHIFT 3
10147#define BXT_MIPI_8X_BY3_SHIFT(port) \
10148 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10149 BXT_MIPI2_8X_BY3_SHIFT)
10150#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10151#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10152#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10153 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10154 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10155#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010156 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010157/* RX lower control divider to select actual RX clock output from 8x */
10158#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10159#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10160#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10161 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10162 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10163#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10164#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10165#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10166 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10167 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10168#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010169 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010170
10171#define RX_DIVIDER_BIT_1_2 0x3
10172#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010173
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010174/* BXT MIPI mode configure */
10175#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10176#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010177#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010178 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10179
10180#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10181#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010182#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010183 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10184
10185#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10186#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010187#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010188 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010190#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010191#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10192#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10193#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010194#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010195#define BXT_DSIC_16X_BY2 (1 << 10)
10196#define BXT_DSIC_16X_BY3 (2 << 10)
10197#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010198#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010199#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010200#define BXT_DSIA_16X_BY2 (1 << 8)
10201#define BXT_DSIA_16X_BY3 (2 << 8)
10202#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010203#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010204#define BXT_DSI_FREQ_SEL_SHIFT 8
10205#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10206
10207#define BXT_DSI_PLL_RATIO_MAX 0x7D
10208#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010209#define GLK_DSI_PLL_RATIO_MAX 0x6F
10210#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010211#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010212#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010214#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010215#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10216#define BXT_DSI_PLL_LOCKED (1 << 30)
10217
Jani Nikula3230bf12013-08-27 15:12:16 +030010218#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010219#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010220#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010221
10222 /* BXT port control */
10223#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10224#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010225#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010226
Madhav Chauhan21652f32018-07-05 19:19:34 +053010227/* ICL DSI MODE control */
10228#define _ICL_DSI_IO_MODECTL_0 0x6B094
10229#define _ICL_DSI_IO_MODECTL_1 0x6B894
10230#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10231 _ICL_DSI_IO_MODECTL_0, \
10232 _ICL_DSI_IO_MODECTL_1)
10233#define COMBO_PHY_MODE_DSI (1 << 0)
10234
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010235/* Display Stream Splitter Control */
10236#define DSS_CTL1 _MMIO(0x67400)
10237#define SPLITTER_ENABLE (1 << 31)
10238#define JOINER_ENABLE (1 << 30)
10239#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10240#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10241#define OVERLAP_PIXELS_MASK (0xf << 16)
10242#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10243#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10244#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010245#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010246
10247#define DSS_CTL2 _MMIO(0x67404)
10248#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10249#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10250#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10251#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10252
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010253#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10254#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10255#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10256 _ICL_PIPE_DSS_CTL1_PB, \
10257 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010258#define BIG_JOINER_ENABLE (1 << 29)
10259#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10260#define VGA_CENTERING_ENABLE (1 << 27)
10261
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010262#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10263#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10264#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10265 _ICL_PIPE_DSS_CTL2_PB, \
10266 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010267
Uma Shankar1881a422017-01-25 19:43:23 +053010268#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10269#define STAP_SELECT (1 << 0)
10270
10271#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10272#define HS_IO_CTRL_SELECT (1 << 0)
10273
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010274#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010275#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10276#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010277#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010278#define DUAL_LINK_MODE_MASK (1 << 26)
10279#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10280#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010281#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010282#define FLOPPED_HSTX (1 << 23)
10283#define DE_INVERT (1 << 19) /* XXX */
10284#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10285#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10286#define AFE_LATCHOUT (1 << 17)
10287#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010288#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10289#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10290#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10291#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010292#define CSB_SHIFT 9
10293#define CSB_MASK (3 << 9)
10294#define CSB_20MHZ (0 << 9)
10295#define CSB_10MHZ (1 << 9)
10296#define CSB_40MHZ (2 << 9)
10297#define BANDGAP_MASK (1 << 8)
10298#define BANDGAP_PNW_CIRCUIT (0 << 8)
10299#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010300#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10301#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10302#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10303#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010304#define TEARING_EFFECT_MASK (3 << 2)
10305#define TEARING_EFFECT_OFF (0 << 2)
10306#define TEARING_EFFECT_DSI (1 << 2)
10307#define TEARING_EFFECT_GPIO (2 << 2)
10308#define LANE_CONFIGURATION_SHIFT 0
10309#define LANE_CONFIGURATION_MASK (3 << 0)
10310#define LANE_CONFIGURATION_4LANE (0 << 0)
10311#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10312#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10313
10314#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010315#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010316#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010317#define TEARING_EFFECT_DELAY_SHIFT 0
10318#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10319
10320/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010321#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010322
10323/* MIPI DSI Controller and D-PHY registers */
10324
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010325#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010326#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010327#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010328#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10329#define ULPS_STATE_MASK (3 << 1)
10330#define ULPS_STATE_ENTER (2 << 1)
10331#define ULPS_STATE_EXIT (1 << 1)
10332#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10333#define DEVICE_READY (1 << 0)
10334
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010335#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010336#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010337#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010338#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010339#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010340#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010341#define TEARING_EFFECT (1 << 31)
10342#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10343#define GEN_READ_DATA_AVAIL (1 << 29)
10344#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10345#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10346#define RX_PROT_VIOLATION (1 << 26)
10347#define RX_INVALID_TX_LENGTH (1 << 25)
10348#define ACK_WITH_NO_ERROR (1 << 24)
10349#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10350#define LP_RX_TIMEOUT (1 << 22)
10351#define HS_TX_TIMEOUT (1 << 21)
10352#define DPI_FIFO_UNDERRUN (1 << 20)
10353#define LOW_CONTENTION (1 << 19)
10354#define HIGH_CONTENTION (1 << 18)
10355#define TXDSI_VC_ID_INVALID (1 << 17)
10356#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10357#define TXCHECKSUM_ERROR (1 << 15)
10358#define TXECC_MULTIBIT_ERROR (1 << 14)
10359#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10360#define TXFALSE_CONTROL_ERROR (1 << 12)
10361#define RXDSI_VC_ID_INVALID (1 << 11)
10362#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10363#define RXCHECKSUM_ERROR (1 << 9)
10364#define RXECC_MULTIBIT_ERROR (1 << 8)
10365#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10366#define RXFALSE_CONTROL_ERROR (1 << 6)
10367#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10368#define RX_LP_TX_SYNC_ERROR (1 << 4)
10369#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10370#define RXEOT_SYNC_ERROR (1 << 2)
10371#define RXSOT_SYNC_ERROR (1 << 1)
10372#define RXSOT_ERROR (1 << 0)
10373
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010374#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010375#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010376#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010377#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10378#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10379#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10380#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10381#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10382#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10383#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10384#define VID_MODE_FORMAT_MASK (0xf << 7)
10385#define VID_MODE_NOT_SUPPORTED (0 << 7)
10386#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010387#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10388#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010389#define VID_MODE_FORMAT_RGB888 (4 << 7)
10390#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10391#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10392#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10393#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10394#define DATA_LANES_PRG_REG_SHIFT 0
10395#define DATA_LANES_PRG_REG_MASK (7 << 0)
10396
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010397#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010398#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010399#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010400#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10401
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010402#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010403#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010404#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010405#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10406
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010407#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010408#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010409#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010410#define TURN_AROUND_TIMEOUT_MASK 0x3f
10411
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010412#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010413#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010414#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010415#define DEVICE_RESET_TIMER_MASK 0xffff
10416
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010417#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010418#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010419#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010420#define VERTICAL_ADDRESS_SHIFT 16
10421#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10422#define HORIZONTAL_ADDRESS_SHIFT 0
10423#define HORIZONTAL_ADDRESS_MASK 0xffff
10424
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010425#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010426#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010427#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010428#define DBI_FIFO_EMPTY_HALF (0 << 0)
10429#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10430#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10431
10432/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010433#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010434#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010435#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010436
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010437#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010438#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010439#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010440
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010441#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010442#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010443#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010444
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010445#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010446#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010447#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010448
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010449#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010450#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010451#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010452
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010453#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010454#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010455#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010456
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010457#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010458#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010459#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010460
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010461#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010462#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010463#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010464
Jani Nikula3230bf12013-08-27 15:12:16 +030010465/* regs above are bits 15:0 */
10466
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010467#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010468#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010469#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010470#define DPI_LP_MODE (1 << 6)
10471#define BACKLIGHT_OFF (1 << 5)
10472#define BACKLIGHT_ON (1 << 4)
10473#define COLOR_MODE_OFF (1 << 3)
10474#define COLOR_MODE_ON (1 << 2)
10475#define TURN_ON (1 << 1)
10476#define SHUTDOWN (1 << 0)
10477
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010478#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010479#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010480#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010481#define COMMAND_BYTE_SHIFT 0
10482#define COMMAND_BYTE_MASK (0x3f << 0)
10483
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010484#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010485#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010486#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010487#define MASTER_INIT_TIMER_SHIFT 0
10488#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10489
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010490#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010491#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010492#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010493 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010494#define MAX_RETURN_PKT_SIZE_SHIFT 0
10495#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10496
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010497#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010498#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010499#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010500#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10501#define DISABLE_VIDEO_BTA (1 << 3)
10502#define IP_TG_CONFIG (1 << 2)
10503#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10504#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10505#define VIDEO_MODE_BURST (3 << 0)
10506
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010507#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010508#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010509#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010510#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10511#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010512#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10513#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10514#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10515#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10516#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10517#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10518#define CLOCKSTOP (1 << 1)
10519#define EOT_DISABLE (1 << 0)
10520
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010521#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010522#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010523#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010524#define LP_BYTECLK_SHIFT 0
10525#define LP_BYTECLK_MASK (0xffff << 0)
10526
Deepak Mb426f982017-02-17 18:13:30 +053010527#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10528#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10529#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10530
10531#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10532#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10533#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10534
Jani Nikula3230bf12013-08-27 15:12:16 +030010535/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010536#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010537#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010538#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010539
10540/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010541#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010542#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010543#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010544
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010545#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010546#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010547#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010548#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010549#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010550#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010551#define LONG_PACKET_WORD_COUNT_SHIFT 8
10552#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10553#define SHORT_PACKET_PARAM_SHIFT 8
10554#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10555#define VIRTUAL_CHANNEL_SHIFT 6
10556#define VIRTUAL_CHANNEL_MASK (3 << 6)
10557#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010558#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010559/* data type values, see include/video/mipi_display.h */
10560
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010561#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010562#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010563#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010564#define DPI_FIFO_EMPTY (1 << 28)
10565#define DBI_FIFO_EMPTY (1 << 27)
10566#define LP_CTRL_FIFO_EMPTY (1 << 26)
10567#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10568#define LP_CTRL_FIFO_FULL (1 << 24)
10569#define HS_CTRL_FIFO_EMPTY (1 << 18)
10570#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10571#define HS_CTRL_FIFO_FULL (1 << 16)
10572#define LP_DATA_FIFO_EMPTY (1 << 10)
10573#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10574#define LP_DATA_FIFO_FULL (1 << 8)
10575#define HS_DATA_FIFO_EMPTY (1 << 2)
10576#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10577#define HS_DATA_FIFO_FULL (1 << 0)
10578
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010579#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010580#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010581#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010582#define DBI_HS_LP_MODE_MASK (1 << 0)
10583#define DBI_LP_MODE (1 << 0)
10584#define DBI_HS_MODE (0 << 0)
10585
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010586#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010587#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010588#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010589#define EXIT_ZERO_COUNT_SHIFT 24
10590#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10591#define TRAIL_COUNT_SHIFT 16
10592#define TRAIL_COUNT_MASK (0x1f << 16)
10593#define CLK_ZERO_COUNT_SHIFT 8
10594#define CLK_ZERO_COUNT_MASK (0xff << 8)
10595#define PREPARE_COUNT_SHIFT 0
10596#define PREPARE_COUNT_MASK (0x3f << 0)
10597
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010598#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10599#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10600#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10601 _ICL_DSI_T_INIT_MASTER_0,\
10602 _ICL_DSI_T_INIT_MASTER_1)
10603
Madhav Chauhan33868a92018-09-16 16:23:28 +053010604#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10605#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10606#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10607 _DPHY_CLK_TIMING_PARAM_0,\
10608 _DPHY_CLK_TIMING_PARAM_1)
10609#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10610#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10611#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10612 _DSI_CLK_TIMING_PARAM_0,\
10613 _DSI_CLK_TIMING_PARAM_1)
10614#define CLK_PREPARE_OVERRIDE (1 << 31)
10615#define CLK_PREPARE(x) ((x) << 28)
10616#define CLK_PREPARE_MASK (0x7 << 28)
10617#define CLK_PREPARE_SHIFT 28
10618#define CLK_ZERO_OVERRIDE (1 << 27)
10619#define CLK_ZERO(x) ((x) << 20)
10620#define CLK_ZERO_MASK (0xf << 20)
10621#define CLK_ZERO_SHIFT 20
10622#define CLK_PRE_OVERRIDE (1 << 19)
10623#define CLK_PRE(x) ((x) << 16)
10624#define CLK_PRE_MASK (0x3 << 16)
10625#define CLK_PRE_SHIFT 16
10626#define CLK_POST_OVERRIDE (1 << 15)
10627#define CLK_POST(x) ((x) << 8)
10628#define CLK_POST_MASK (0x7 << 8)
10629#define CLK_POST_SHIFT 8
10630#define CLK_TRAIL_OVERRIDE (1 << 7)
10631#define CLK_TRAIL(x) ((x) << 0)
10632#define CLK_TRAIL_MASK (0xf << 0)
10633#define CLK_TRAIL_SHIFT 0
10634
10635#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10636#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10637#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10638 _DPHY_DATA_TIMING_PARAM_0,\
10639 _DPHY_DATA_TIMING_PARAM_1)
10640#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10641#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10642#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10643 _DSI_DATA_TIMING_PARAM_0,\
10644 _DSI_DATA_TIMING_PARAM_1)
10645#define HS_PREPARE_OVERRIDE (1 << 31)
10646#define HS_PREPARE(x) ((x) << 24)
10647#define HS_PREPARE_MASK (0x7 << 24)
10648#define HS_PREPARE_SHIFT 24
10649#define HS_ZERO_OVERRIDE (1 << 23)
10650#define HS_ZERO(x) ((x) << 16)
10651#define HS_ZERO_MASK (0xf << 16)
10652#define HS_ZERO_SHIFT 16
10653#define HS_TRAIL_OVERRIDE (1 << 15)
10654#define HS_TRAIL(x) ((x) << 8)
10655#define HS_TRAIL_MASK (0x7 << 8)
10656#define HS_TRAIL_SHIFT 8
10657#define HS_EXIT_OVERRIDE (1 << 7)
10658#define HS_EXIT(x) ((x) << 0)
10659#define HS_EXIT_MASK (0x7 << 0)
10660#define HS_EXIT_SHIFT 0
10661
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010662#define _DPHY_TA_TIMING_PARAM_0 0x162188
10663#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10664#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10665 _DPHY_TA_TIMING_PARAM_0,\
10666 _DPHY_TA_TIMING_PARAM_1)
10667#define _DSI_TA_TIMING_PARAM_0 0x6b098
10668#define _DSI_TA_TIMING_PARAM_1 0x6b898
10669#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10670 _DSI_TA_TIMING_PARAM_0,\
10671 _DSI_TA_TIMING_PARAM_1)
10672#define TA_SURE_OVERRIDE (1 << 31)
10673#define TA_SURE(x) ((x) << 16)
10674#define TA_SURE_MASK (0x1f << 16)
10675#define TA_SURE_SHIFT 16
10676#define TA_GO_OVERRIDE (1 << 15)
10677#define TA_GO(x) ((x) << 8)
10678#define TA_GO_MASK (0xf << 8)
10679#define TA_GO_SHIFT 8
10680#define TA_GET_OVERRIDE (1 << 7)
10681#define TA_GET(x) ((x) << 0)
10682#define TA_GET_MASK (0xf << 0)
10683#define TA_GET_SHIFT 0
10684
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010685/* DSI transcoder configuration */
10686#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10687#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10688#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10689 _DSI_TRANS_FUNC_CONF_0,\
10690 _DSI_TRANS_FUNC_CONF_1)
10691#define OP_MODE_MASK (0x3 << 28)
10692#define OP_MODE_SHIFT 28
10693#define CMD_MODE_NO_GATE (0x0 << 28)
10694#define CMD_MODE_TE_GATE (0x1 << 28)
10695#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10696#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10697#define LINK_READY (1 << 20)
10698#define PIX_FMT_MASK (0x3 << 16)
10699#define PIX_FMT_SHIFT 16
10700#define PIX_FMT_RGB565 (0x0 << 16)
10701#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10702#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10703#define PIX_FMT_RGB888 (0x3 << 16)
10704#define PIX_FMT_RGB101010 (0x4 << 16)
10705#define PIX_FMT_RGB121212 (0x5 << 16)
10706#define PIX_FMT_COMPRESSED (0x6 << 16)
10707#define BGR_TRANSMISSION (1 << 15)
10708#define PIX_VIRT_CHAN(x) ((x) << 12)
10709#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10710#define PIX_VIRT_CHAN_SHIFT 12
10711#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10712#define PIX_BUF_THRESHOLD_SHIFT 10
10713#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10714#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10715#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10716#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10717#define CONTINUOUS_CLK_MASK (0x3 << 8)
10718#define CONTINUOUS_CLK_SHIFT 8
10719#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10720#define CLK_HS_OR_LP (0x2 << 8)
10721#define CLK_HS_CONTINUOUS (0x3 << 8)
10722#define LINK_CALIBRATION_MASK (0x3 << 4)
10723#define LINK_CALIBRATION_SHIFT 4
10724#define CALIBRATION_DISABLED (0x0 << 4)
10725#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10726#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10727#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10728#define EOTP_DISABLED (1 << 0)
10729
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010730#define _DSI_CMD_RXCTL_0 0x6b0d4
10731#define _DSI_CMD_RXCTL_1 0x6b8d4
10732#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10733 _DSI_CMD_RXCTL_0,\
10734 _DSI_CMD_RXCTL_1)
10735#define READ_UNLOADS_DW (1 << 16)
10736#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10737#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10738#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10739#define RECEIVED_RESET_TRIGGER (1 << 12)
10740#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10741#define RECEIVED_CRC_WAS_LOST (1 << 10)
10742#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10743#define NUMBER_RX_PLOAD_DW_SHIFT 0
10744
10745#define _DSI_CMD_TXCTL_0 0x6b0d0
10746#define _DSI_CMD_TXCTL_1 0x6b8d0
10747#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10748 _DSI_CMD_TXCTL_0,\
10749 _DSI_CMD_TXCTL_1)
10750#define KEEP_LINK_IN_HS (1 << 24)
10751#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10752#define FREE_HEADER_CREDIT_SHIFT 0x8
10753#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10754#define FREE_PLOAD_CREDIT_SHIFT 0
10755#define MAX_HEADER_CREDIT 0x10
10756#define MAX_PLOAD_CREDIT 0x40
10757
Madhav Chauhan808517e2018-10-30 13:56:26 +020010758#define _DSI_CMD_TXHDR_0 0x6b100
10759#define _DSI_CMD_TXHDR_1 0x6b900
10760#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10761 _DSI_CMD_TXHDR_0,\
10762 _DSI_CMD_TXHDR_1)
10763#define PAYLOAD_PRESENT (1 << 31)
10764#define LP_DATA_TRANSFER (1 << 30)
10765#define VBLANK_FENCE (1 << 29)
10766#define PARAM_WC_MASK (0xffff << 8)
10767#define PARAM_WC_LOWER_SHIFT 8
10768#define PARAM_WC_UPPER_SHIFT 16
10769#define VC_MASK (0x3 << 6)
10770#define VC_SHIFT 6
10771#define DT_MASK (0x3f << 0)
10772#define DT_SHIFT 0
10773
10774#define _DSI_CMD_TXPYLD_0 0x6b104
10775#define _DSI_CMD_TXPYLD_1 0x6b904
10776#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10777 _DSI_CMD_TXPYLD_0,\
10778 _DSI_CMD_TXPYLD_1)
10779
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010780#define _DSI_LP_MSG_0 0x6b0d8
10781#define _DSI_LP_MSG_1 0x6b8d8
10782#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10783 _DSI_LP_MSG_0,\
10784 _DSI_LP_MSG_1)
10785#define LPTX_IN_PROGRESS (1 << 17)
10786#define LINK_IN_ULPS (1 << 16)
10787#define LINK_ULPS_TYPE_LP11 (1 << 8)
10788#define LINK_ENTER_ULPS (1 << 0)
10789
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010790/* DSI timeout registers */
10791#define _DSI_HSTX_TO_0 0x6b044
10792#define _DSI_HSTX_TO_1 0x6b844
10793#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10794 _DSI_HSTX_TO_0,\
10795 _DSI_HSTX_TO_1)
10796#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10797#define HSTX_TIMEOUT_VALUE_SHIFT 16
10798#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10799#define HSTX_TIMED_OUT (1 << 0)
10800
10801#define _DSI_LPRX_HOST_TO_0 0x6b048
10802#define _DSI_LPRX_HOST_TO_1 0x6b848
10803#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10804 _DSI_LPRX_HOST_TO_0,\
10805 _DSI_LPRX_HOST_TO_1)
10806#define LPRX_TIMED_OUT (1 << 16)
10807#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10808#define LPRX_TIMEOUT_VALUE_SHIFT 0
10809#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10810
10811#define _DSI_PWAIT_TO_0 0x6b040
10812#define _DSI_PWAIT_TO_1 0x6b840
10813#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10814 _DSI_PWAIT_TO_0,\
10815 _DSI_PWAIT_TO_1)
10816#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10817#define PRESET_TIMEOUT_VALUE_SHIFT 16
10818#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10819#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10820#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10821#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10822
10823#define _DSI_TA_TO_0 0x6b04c
10824#define _DSI_TA_TO_1 0x6b84c
10825#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10826 _DSI_TA_TO_0,\
10827 _DSI_TA_TO_1)
10828#define TA_TIMED_OUT (1 << 16)
10829#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10830#define TA_TIMEOUT_VALUE_SHIFT 0
10831#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10832
Jani Nikula3230bf12013-08-27 15:12:16 +030010833/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010834#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010835#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010836#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010838#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10839#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10840#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010841#define LP_HS_SSW_CNT_SHIFT 16
10842#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10843#define HS_LP_PWR_SW_CNT_SHIFT 0
10844#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10845
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010846#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010847#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010848#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010849#define STOP_STATE_STALL_COUNTER_SHIFT 0
10850#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10851
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010852#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010853#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010854#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010855#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010856#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010857#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010858#define RX_CONTENTION_DETECTED (1 << 0)
10859
10860/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010861#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010862#define DBI_TYPEC_ENABLE (1 << 31)
10863#define DBI_TYPEC_WIP (1 << 30)
10864#define DBI_TYPEC_OPTION_SHIFT 28
10865#define DBI_TYPEC_OPTION_MASK (3 << 28)
10866#define DBI_TYPEC_FREQ_SHIFT 24
10867#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10868#define DBI_TYPEC_OVERRIDE (1 << 8)
10869#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10870#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10871
10872
10873/* MIPI adapter registers */
10874
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010875#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010876#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010877#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010878#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10879#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10880#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10881#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10882#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10883#define READ_REQUEST_PRIORITY_SHIFT 3
10884#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10885#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10886#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10887#define RGB_FLIP_TO_BGR (1 << 2)
10888
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010889#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010890#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010891#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010892#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10893#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10894#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10895#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10896#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10897#define GLK_LP_WAKE (1 << 22)
10898#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10899#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10900#define GLK_FIREWALL_ENABLE (1 << 16)
10901#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10902#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10903#define BXT_DSC_ENABLE (1 << 3)
10904#define BXT_RGB_FLIP (1 << 2)
10905#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10906#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010907
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010908#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010909#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010910#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010911#define DATA_MEM_ADDRESS_SHIFT 5
10912#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10913#define DATA_VALID (1 << 0)
10914
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010915#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010916#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010917#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010918#define DATA_LENGTH_SHIFT 0
10919#define DATA_LENGTH_MASK (0xfffff << 0)
10920
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010921#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010922#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010923#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010924#define COMMAND_MEM_ADDRESS_SHIFT 5
10925#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10926#define AUTO_PWG_ENABLE (1 << 2)
10927#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10928#define COMMAND_VALID (1 << 0)
10929
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010930#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010931#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010932#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010933#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10934#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10935
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010936#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010937#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010938#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010939
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010940#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010941#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010942#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010943#define READ_DATA_VALID(n) (1 << (n))
10944
Peter Antoine3bbaba02015-07-10 20:13:11 +030010945/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010946#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010948#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10949#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10950#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10951#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10952#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010953/* Media decoder 2 MOCS registers */
10954#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010955
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010956#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10957#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10958#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10959#define PMFLUSHDONE_LNEBLK (1 << 22)
10960
Tim Gored5165eb2016-02-04 11:49:34 +000010961/* gamt regs */
10962#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10963#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10964#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10965#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10966#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10967
Ville Syrjälä93564042017-08-24 22:10:51 +030010968#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10969#define MMCD_PCLA (1 << 31)
10970#define MMCD_HOTSPOT_EN (1 << 27)
10971
Paulo Zanoniad186f32018-02-05 13:40:43 -020010972#define _ICL_PHY_MISC_A 0x64C00
10973#define _ICL_PHY_MISC_B 0x64C04
10974#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10975 _ICL_PHY_MISC_B)
10976#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10977
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010978/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010979#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10980#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010981#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10982#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10983#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10984#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10985#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10986 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10987 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10988#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10989 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10990 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10991#define DSC_VBR_ENABLE (1 << 19)
10992#define DSC_422_ENABLE (1 << 18)
10993#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10994#define DSC_BLOCK_PREDICTION (1 << 16)
10995#define DSC_LINE_BUF_DEPTH_SHIFT 12
10996#define DSC_BPC_SHIFT 8
10997#define DSC_VER_MIN_SHIFT 4
10998#define DSC_VER_MAJ (0x1 << 0)
10999
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011000#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11001#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011002#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11003#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11004#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11005#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11006#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11007 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11008 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11009#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11010 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11011 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11012#define DSC_BPP(bpp) ((bpp) << 0)
11013
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011014#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11015#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011016#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11017#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11018#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11019#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11020#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11021 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11022 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11023#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11024 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11025 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11026#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11027#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11028
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011029#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11030#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011031#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11032#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11033#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11034#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11035#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11036 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11037 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11038#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11039 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11040 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11041#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11042#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11043
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011044#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11045#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011046#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11047#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11048#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11049#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11050#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11051 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11052 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11053#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011054 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011055 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11056#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11057#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11058
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011059#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11060#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011061#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11062#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11063#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11064#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11065#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11066 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11067 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11068#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011069 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011070 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011071#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011072#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11073
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011074#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11075#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011076#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11077#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11078#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11079#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11080#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11081 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11082 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11083#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11084 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11085 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011086#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11087#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011088#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11089#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11090
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011091#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11092#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011093#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11094#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11095#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11096#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11097#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11098 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11099 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11100#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11101 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11102 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11103#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11104#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11105
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011106#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11107#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011108#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11109#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11110#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11111#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11112#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11113 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11114 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11115#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11116 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11117 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11118#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11119#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11120
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011121#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11122#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011123#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11124#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11125#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11126#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11127#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11128 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11129 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11130#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11131 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11132 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11133#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11134#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11135
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011136#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11137#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011138#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11139#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11140#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11141#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11142#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11143 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11144 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11145#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11146 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11147 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11148#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11149#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11150#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11151#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11152
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011153#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11154#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011155#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11156#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11157#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11158#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11159#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11160 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11161 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11162#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11163 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11164 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11165
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011166#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11167#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011168#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11169#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11170#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11171#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11172#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11173 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11174 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11175#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11176 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11177 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11178
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011179#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11180#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011181#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11182#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11183#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11184#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11185#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11186 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11187 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11188#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11189 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11190 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11191
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011192#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11193#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011194#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11195#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11196#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11197#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11198#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11199 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11200 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11201#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11202 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11203 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11204
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011205#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11206#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011207#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11208#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11209#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11210#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11211#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11212 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11213 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11214#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11215 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11216 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11217
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011218#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11219#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011220#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11221#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11222#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11223#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11224#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11225 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11226 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11227#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11228 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11229 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011230#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011231#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011232#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011233
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011234/* Icelake Rate Control Buffer Threshold Registers */
11235#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11236#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11237#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11238#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11239#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11240#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11241#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11242#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11243#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11244#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11245#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11246#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11247#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11248 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11249 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11250#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11251 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11252 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11253#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11254 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11255 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11256#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11257 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11258 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11259
11260#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11261#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11262#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11263#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11264#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11265#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11266#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11267#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11268#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11269#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11270#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11271#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11272#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11273 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11274 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11275#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11276 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11277 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11278#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11279 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11280 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11281#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11282 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11283 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11284
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011285#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011286#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11287#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011288#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11289#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11290#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011291
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011292#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011293#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11294
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011295#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011296#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11297
Jesse Barnes585fb112008-07-29 11:54:06 -070011298#endif /* _I915_REG_H_ */