blob: f8bd637abdfb1b7f0834967523080cff63ead918 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
38 * ''''''
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
82 * ''''''
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
100 * ''''''''
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
129 BUILD_BUG_ON_ZERO(__builtin_constant_p(__n) && \
130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
143 BUILD_BUG_ON_ZERO(__builtin_constant_p(__high) && \
144 __builtin_constant_p(__low) && \
145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
156
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300245
Jani Nikulaa7c01492018-10-31 13:04:53 +0200246/*
247 * Device info offset array based helpers for groups of registers with unevenly
248 * spaced base offsets.
249 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200250#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
251 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200252 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200253#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
254 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200255 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200256#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
257 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200258 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200259
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100260#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000261#define _MASKED_FIELD(mask, value) ({ \
262 if (__builtin_constant_p(mask)) \
263 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
264 if (__builtin_constant_p(value)) \
265 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
266 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & ~(mask), \
268 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100269 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000270#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
271#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
272
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000273/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000274
Chris Wilson8a68d462019-03-05 18:03:30 +0000275#define RCS0_HW 0
276#define VCS0_HW 1
277#define BCS0_HW 2
278#define VECS0_HW 3
279#define VCS1_HW 4
280#define VCS2_HW 6
281#define VCS3_HW 7
282#define VECS1_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200283
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700284/* Engine class */
285
286#define RENDER_CLASS 0
287#define VIDEO_DECODE_CLASS 1
288#define VIDEO_ENHANCEMENT_CLASS 2
289#define COPY_ENGINE_CLASS 3
290#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000291#define MAX_ENGINE_CLASS 4
292
Oscar Mateod02b98b2018-04-05 17:00:50 +0300293#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200294#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700295
Jesse Barnes585fb112008-07-29 11:54:06 -0700296/* PCI config space */
297
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300298#define MCHBAR_I915 0x44
299#define MCHBAR_I965 0x48
300#define MCHBAR_SIZE (4 * 4096)
301
302#define DEVEN 0x54
303#define DEVEN_MCHBAR_EN (1 << 28)
304
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300305/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300306
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300307#define HPLLCC 0xc0 /* 85x only */
308#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700309#define GC_CLOCK_133_200 (0 << 0)
310#define GC_CLOCK_100_200 (1 << 0)
311#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300312#define GC_CLOCK_133_266 (3 << 0)
313#define GC_CLOCK_133_200_2 (4 << 0)
314#define GC_CLOCK_133_266_2 (5 << 0)
315#define GC_CLOCK_166_266 (6 << 0)
316#define GC_CLOCK_166_250 (7 << 0)
317
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300318#define I915_GDRST 0xc0 /* PCI config register */
319#define GRDOM_FULL (0 << 2)
320#define GRDOM_RENDER (1 << 2)
321#define GRDOM_MEDIA (3 << 2)
322#define GRDOM_MASK (3 << 2)
323#define GRDOM_RESET_STATUS (1 << 1)
324#define GRDOM_RESET_ENABLE (1 << 0)
325
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200326/* BSpec only has register offset, PCI device and bit found empirically */
327#define I830_CLOCK_GATE 0xc8 /* device 0 */
328#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
329
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300330#define GCDGMBUS 0xcc
331
Jesse Barnesf97108d2010-01-29 11:27:07 -0800332#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700333#define GCFGC 0xf0 /* 915+ only */
334#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
335#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100336#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200337#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
338#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
339#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
340#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
341#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
342#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700343#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700344#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
345#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
346#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
347#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
348#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
349#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
350#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
351#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
352#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
353#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
354#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
355#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
356#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
357#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
358#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
359#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
360#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
361#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
362#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100363
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300364#define ASLE 0xe4
365#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700366
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300367#define SWSCI 0xe8
368#define SWSCI_SCISEL (1 << 15)
369#define SWSCI_GSSCIE (1 << 0)
370
371#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
372
Jesse Barnes585fb112008-07-29 11:54:06 -0700373
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200374#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700375#define ILK_GRDOM_FULL (0 << 1)
376#define ILK_GRDOM_RENDER (1 << 1)
377#define ILK_GRDOM_MEDIA (3 << 1)
378#define ILK_GRDOM_MASK (3 << 1)
379#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200381#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700382#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700383#define GEN6_MBC_SNPCR_MASK (3 << 21)
384#define GEN6_MBC_SNPCR_MAX (0 << 21)
385#define GEN6_MBC_SNPCR_MED (1 << 21)
386#define GEN6_MBC_SNPCR_LOW (2 << 21)
387#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200389#define VLV_G3DCTL _MMIO(0x9024)
390#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200392#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100393#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
394#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
395#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
396#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
397#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200399#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800400#define GEN6_GRDOM_FULL (1 << 0)
401#define GEN6_GRDOM_RENDER (1 << 1)
402#define GEN6_GRDOM_MEDIA (1 << 2)
403#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200404#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100405#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200406#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300407/* GEN11 changed all bit defs except for FULL & RENDER */
408#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
409#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
410#define GEN11_GRDOM_BLT (1 << 2)
411#define GEN11_GRDOM_GUC (1 << 3)
412#define GEN11_GRDOM_MEDIA (1 << 5)
413#define GEN11_GRDOM_MEDIA2 (1 << 6)
414#define GEN11_GRDOM_MEDIA3 (1 << 7)
415#define GEN11_GRDOM_MEDIA4 (1 << 8)
416#define GEN11_GRDOM_VECS (1 << 13)
417#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000418#define GEN11_GRDOM_SFC0 (1 << 17)
419#define GEN11_GRDOM_SFC1 (1 << 18)
420
421#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
422#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
423
424#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
425#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
426#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
427#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
428#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
429
430#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
431#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
432#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
433#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
434#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
435#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800436
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700437#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
438#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
439#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100440#define PP_DIR_DCLV_2G 0xffffffff
441
Chris Wilson6d425722019-04-05 13:38:31 +0100442#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
443#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200445#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600446#define GEN8_RPCS_ENABLE (1 << 31)
447#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
448#define GEN8_RPCS_S_CNT_SHIFT 15
449#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100450#define GEN11_RPCS_S_CNT_SHIFT 12
451#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600452#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
453#define GEN8_RPCS_SS_CNT_SHIFT 8
454#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
455#define GEN8_RPCS_EU_MAX_SHIFT 4
456#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
457#define GEN8_RPCS_EU_MIN_SHIFT 0
458#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
459
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100460#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
461/* HSW only */
462#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
463#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
464#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
465#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
466/* HSW+ */
467#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
468#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
469#define HSW_RCS_INHIBIT (1 << 8)
470/* Gen8 */
471#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
472#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
473#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
474#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
475#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
476#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
477#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
478#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
479#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
480#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200482#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700483#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
484#define ECOCHK_SNB_BIT (1 << 10)
485#define ECOCHK_DIS_TLB (1 << 8)
486#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
487#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
488#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
489#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
490#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
491#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
492#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
493#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200495#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700496#define ECOBITS_SNB_BIT (1 << 13)
497#define ECOBITS_PPGTT_CACHE64B (3 << 8)
498#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200500#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700501#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200503#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300504#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
505#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
506#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
507#define GEN6_STOLEN_RESERVED_1M (0 << 4)
508#define GEN6_STOLEN_RESERVED_512K (1 << 4)
509#define GEN6_STOLEN_RESERVED_256K (2 << 4)
510#define GEN6_STOLEN_RESERVED_128K (3 << 4)
511#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
512#define GEN7_STOLEN_RESERVED_1M (0 << 5)
513#define GEN7_STOLEN_RESERVED_256K (1 << 5)
514#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
515#define GEN8_STOLEN_RESERVED_1M (0 << 7)
516#define GEN8_STOLEN_RESERVED_2M (1 << 7)
517#define GEN8_STOLEN_RESERVED_4M (2 << 7)
518#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200519#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700520#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200521
Jesse Barnes585fb112008-07-29 11:54:06 -0700522/* VGA stuff */
523
524#define VGA_ST01_MDA 0x3ba
525#define VGA_ST01_CGA 0x3da
526
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200527#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700528#define VGA_MSR_WRITE 0x3c2
529#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700530#define VGA_MSR_MEM_EN (1 << 1)
531#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700532
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300533#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100534#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300535#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700536
537#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700538#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700539#define VGA_AR_DATA_WRITE 0x3c0
540#define VGA_AR_DATA_READ 0x3c1
541
542#define VGA_GR_INDEX 0x3ce
543#define VGA_GR_DATA 0x3cf
544/* GR05 */
545#define VGA_GR_MEM_READ_MODE_SHIFT 3
546#define VGA_GR_MEM_READ_MODE_PLANE 1
547/* GR06 */
548#define VGA_GR_MEM_MODE_MASK 0xc
549#define VGA_GR_MEM_MODE_SHIFT 2
550#define VGA_GR_MEM_A0000_AFFFF 0
551#define VGA_GR_MEM_A0000_BFFFF 1
552#define VGA_GR_MEM_B0000_B7FFF 2
553#define VGA_GR_MEM_B0000_BFFFF 3
554
555#define VGA_DACMASK 0x3c6
556#define VGA_DACRX 0x3c7
557#define VGA_DACWX 0x3c8
558#define VGA_DACDATA 0x3c9
559
560#define VGA_CR_INDEX_MDA 0x3b4
561#define VGA_CR_DATA_MDA 0x3b5
562#define VGA_CR_INDEX_CGA 0x3d4
563#define VGA_CR_DATA_CGA 0x3d5
564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200565#define MI_PREDICATE_SRC0 _MMIO(0x2400)
566#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
567#define MI_PREDICATE_SRC1 _MMIO(0x2408)
568#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200570#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700571#define LOWER_SLICE_ENABLED (1 << 0)
572#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300573
Jesse Barnes585fb112008-07-29 11:54:06 -0700574/*
Brad Volkin5947de92014-02-18 10:15:50 -0800575 * Registers used only by the command parser
576 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200577#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200579#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
580#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
581#define HS_INVOCATION_COUNT _MMIO(0x2300)
582#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
583#define DS_INVOCATION_COUNT _MMIO(0x2308)
584#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
585#define IA_VERTICES_COUNT _MMIO(0x2310)
586#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
587#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
588#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
589#define VS_INVOCATION_COUNT _MMIO(0x2320)
590#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
591#define GS_INVOCATION_COUNT _MMIO(0x2328)
592#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
593#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
594#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
595#define CL_INVOCATION_COUNT _MMIO(0x2338)
596#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
597#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
598#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
599#define PS_INVOCATION_COUNT _MMIO(0x2348)
600#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
601#define PS_DEPTH_COUNT _MMIO(0x2350)
602#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800603
604/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
606#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200608#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
609#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200611#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
612#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
613#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
614#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
615#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
616#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200618#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
619#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
620#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700621
Jordan Justen1b850662016-03-06 23:30:29 -0800622/* There are the 16 64-bit CS General Purpose Registers */
623#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
624#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
625
Robert Bragga9417952016-11-07 19:49:48 +0000626#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000627#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
628#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
629#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700630#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
631#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
632#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
633#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
634#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
635#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
636#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
637#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
638#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000639#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700640#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
641#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000642
643#define GEN8_OACTXID _MMIO(0x2364)
644
Robert Bragg19f81df2017-06-13 12:23:03 +0100645#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700646#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
647#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
648#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
649#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100650
Robert Braggd7965152016-11-07 19:49:52 +0000651#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700652#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
653#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
654#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
655#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000656#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700657#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
658#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000659
660#define GEN8_OACTXCONTROL _MMIO(0x2360)
661#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
662#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700663#define GEN8_OA_TIMER_ENABLE (1 << 1)
664#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000665
666#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700667#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
668#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
669#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
670#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000671
Robert Bragg19f81df2017-06-13 12:23:03 +0100672#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000673#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100674#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000675
676#define GEN7_OASTATUS1 _MMIO(0x2364)
677#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700678#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
679#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
680#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000681
682#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100683#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
684#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000685
686#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700687#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
688#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
689#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
690#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000691
692#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100693#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000694#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100695#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000696
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700697#define OABUFFER_SIZE_128K (0 << 3)
698#define OABUFFER_SIZE_256K (1 << 3)
699#define OABUFFER_SIZE_512K (2 << 3)
700#define OABUFFER_SIZE_1M (3 << 3)
701#define OABUFFER_SIZE_2M (4 << 3)
702#define OABUFFER_SIZE_4M (5 << 3)
703#define OABUFFER_SIZE_8M (6 << 3)
704#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000705
Robert Bragg19f81df2017-06-13 12:23:03 +0100706/*
707 * Flexible, Aggregate EU Counter Registers.
708 * Note: these aren't contiguous
709 */
Robert Braggd7965152016-11-07 19:49:52 +0000710#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100711#define EU_PERF_CNTL1 _MMIO(0xe558)
712#define EU_PERF_CNTL2 _MMIO(0xe658)
713#define EU_PERF_CNTL3 _MMIO(0xe758)
714#define EU_PERF_CNTL4 _MMIO(0xe45c)
715#define EU_PERF_CNTL5 _MMIO(0xe55c)
716#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000717
Robert Braggd7965152016-11-07 19:49:52 +0000718/*
719 * OA Boolean state
720 */
721
Robert Braggd7965152016-11-07 19:49:52 +0000722#define OASTARTTRIG1 _MMIO(0x2710)
723#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
724#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
725
726#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700727#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
728#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
729#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
730#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
731#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
732#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
733#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
734#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
735#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
736#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
737#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
738#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
739#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
740#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
741#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
742#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
743#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
744#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
745#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
746#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
747#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
748#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
749#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
750#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
751#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
752#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
753#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
754#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
755#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000756
757#define OASTARTTRIG3 _MMIO(0x2718)
758#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
759#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
760#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
761#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
762#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
763#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
764#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
765#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
766#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
767
768#define OASTARTTRIG4 _MMIO(0x271c)
769#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
770#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
771#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
772#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
773#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
774#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
775#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
776#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
777#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
778
779#define OASTARTTRIG5 _MMIO(0x2720)
780#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
781#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
782
783#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700784#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
785#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
786#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
787#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
788#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
789#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
790#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
791#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
792#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
793#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
794#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
795#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
796#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
797#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
798#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
799#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
800#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
801#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
802#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
803#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
804#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
805#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
806#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
807#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
808#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
809#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
810#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
811#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
812#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000813
814#define OASTARTTRIG7 _MMIO(0x2728)
815#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
816#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
817#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
818#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
819#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
820#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
821#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
822#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
823#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
824
825#define OASTARTTRIG8 _MMIO(0x272c)
826#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
827#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
828#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
829#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
830#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
831#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
832#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
833#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
834#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
835
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100836#define OAREPORTTRIG1 _MMIO(0x2740)
837#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
838#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
839
840#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700841#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
842#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
843#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
844#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
845#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
846#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
847#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
848#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
849#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
850#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
851#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
852#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
853#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
854#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
855#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
856#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
857#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
858#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
859#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
860#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
861#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
862#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
863#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
864#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
865#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100866
867#define OAREPORTTRIG3 _MMIO(0x2748)
868#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
869#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
870#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
871#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
872#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
873#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
874#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
875#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
876#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
877
878#define OAREPORTTRIG4 _MMIO(0x274c)
879#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
880#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
881#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
882#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
883#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
884#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
885#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
886#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
887#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
888
889#define OAREPORTTRIG5 _MMIO(0x2750)
890#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
891#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
892
893#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700894#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
895#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
896#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
897#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
898#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
899#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
900#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
901#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
902#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
903#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
904#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
905#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
906#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
907#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
908#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
909#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
910#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
911#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
912#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
913#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
914#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
915#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
916#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
917#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
918#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100919
920#define OAREPORTTRIG7 _MMIO(0x2758)
921#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
922#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
923#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
924#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
925#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
926#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
927#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
928#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
929#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
930
931#define OAREPORTTRIG8 _MMIO(0x275c)
932#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
933#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
934#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
935#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
936#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
937#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
938#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
939#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
940#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
941
Robert Braggd7965152016-11-07 19:49:52 +0000942/* CECX_0 */
943#define OACEC_COMPARE_LESS_OR_EQUAL 6
944#define OACEC_COMPARE_NOT_EQUAL 5
945#define OACEC_COMPARE_LESS_THAN 4
946#define OACEC_COMPARE_GREATER_OR_EQUAL 3
947#define OACEC_COMPARE_EQUAL 2
948#define OACEC_COMPARE_GREATER_THAN 1
949#define OACEC_COMPARE_ANY_EQUAL 0
950
951#define OACEC_COMPARE_VALUE_MASK 0xffff
952#define OACEC_COMPARE_VALUE_SHIFT 3
953
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700954#define OACEC_SELECT_NOA (0 << 19)
955#define OACEC_SELECT_PREV (1 << 19)
956#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000957
958/* CECX_1 */
959#define OACEC_MASK_MASK 0xffff
960#define OACEC_CONSIDERATIONS_MASK 0xffff
961#define OACEC_CONSIDERATIONS_SHIFT 16
962
963#define OACEC0_0 _MMIO(0x2770)
964#define OACEC0_1 _MMIO(0x2774)
965#define OACEC1_0 _MMIO(0x2778)
966#define OACEC1_1 _MMIO(0x277c)
967#define OACEC2_0 _MMIO(0x2780)
968#define OACEC2_1 _MMIO(0x2784)
969#define OACEC3_0 _MMIO(0x2788)
970#define OACEC3_1 _MMIO(0x278c)
971#define OACEC4_0 _MMIO(0x2790)
972#define OACEC4_1 _MMIO(0x2794)
973#define OACEC5_0 _MMIO(0x2798)
974#define OACEC5_1 _MMIO(0x279c)
975#define OACEC6_0 _MMIO(0x27a0)
976#define OACEC6_1 _MMIO(0x27a4)
977#define OACEC7_0 _MMIO(0x27a8)
978#define OACEC7_1 _MMIO(0x27ac)
979
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100980/* OA perf counters */
981#define OA_PERFCNT1_LO _MMIO(0x91B8)
982#define OA_PERFCNT1_HI _MMIO(0x91BC)
983#define OA_PERFCNT2_LO _MMIO(0x91C0)
984#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000985#define OA_PERFCNT3_LO _MMIO(0x91C8)
986#define OA_PERFCNT3_HI _MMIO(0x91CC)
987#define OA_PERFCNT4_LO _MMIO(0x91D8)
988#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100989
990#define OA_PERFMATRIX_LO _MMIO(0x91C8)
991#define OA_PERFMATRIX_HI _MMIO(0x91CC)
992
993/* RPM unit config (Gen8+) */
994#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000995#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
996#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
997#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
998#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200999#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1000#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1001#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1002#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1003#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1004#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001005#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1006#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1007
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001008#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001009#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001010
Lionel Landwerlindab91782017-11-10 19:08:44 +00001011/* GPM unit config (Gen9+) */
1012#define CTC_MODE _MMIO(0xA26C)
1013#define CTC_SOURCE_PARAMETER_MASK 1
1014#define CTC_SOURCE_CRYSTAL_CLOCK 0
1015#define CTC_SOURCE_DIVIDE_LOGIC 1
1016#define CTC_SHIFT_PARAMETER_SHIFT 1
1017#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1018
Lionel Landwerlin58885762017-11-10 19:08:42 +00001019/* RCP unit config (Gen8+) */
1020#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001021
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001022/* NOA (HSW) */
1023#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1024#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1025#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1026#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1027#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1028#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1029#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1030#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1031#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1032#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1033
1034#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1035
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001036/* NOA (Gen8+) */
1037#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1038
1039#define MICRO_BP0_0 _MMIO(0x9800)
1040#define MICRO_BP0_2 _MMIO(0x9804)
1041#define MICRO_BP0_1 _MMIO(0x9808)
1042
1043#define MICRO_BP1_0 _MMIO(0x980C)
1044#define MICRO_BP1_2 _MMIO(0x9810)
1045#define MICRO_BP1_1 _MMIO(0x9814)
1046
1047#define MICRO_BP2_0 _MMIO(0x9818)
1048#define MICRO_BP2_2 _MMIO(0x981C)
1049#define MICRO_BP2_1 _MMIO(0x9820)
1050
1051#define MICRO_BP3_0 _MMIO(0x9824)
1052#define MICRO_BP3_2 _MMIO(0x9828)
1053#define MICRO_BP3_1 _MMIO(0x982C)
1054
1055#define MICRO_BP_TRIGGER _MMIO(0x9830)
1056#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1057#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1058#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1059
1060#define GDT_CHICKEN_BITS _MMIO(0x9840)
1061#define GT_NOA_ENABLE 0x00000080
1062
1063#define NOA_DATA _MMIO(0x986C)
1064#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001065
Brad Volkin220375a2014-02-18 10:15:51 -08001066#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1067#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001068#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001069
Brad Volkin5947de92014-02-18 10:15:50 -08001070/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001071 * Reset registers
1072 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001073#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001074#define DEBUG_RESET_FULL (1 << 7)
1075#define DEBUG_RESET_RENDER (1 << 8)
1076#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001077
Jesse Barnes57f350b2012-03-28 13:39:25 -07001078/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001079 * IOSF sideband
1080 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001082#define IOSF_DEVFN_SHIFT 24
1083#define IOSF_OPCODE_SHIFT 16
1084#define IOSF_PORT_SHIFT 8
1085#define IOSF_BYTE_ENABLES_SHIFT 4
1086#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001087#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001088#define IOSF_PORT_BUNIT 0x03
1089#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001090#define IOSF_PORT_NC 0x11
1091#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001092#define IOSF_PORT_GPIO_NC 0x13
1093#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001094#define IOSF_PORT_DPIO_2 0x1a
1095#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001096#define IOSF_PORT_GPIO_SC 0x48
1097#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001098#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001099#define CHV_IOSF_PORT_GPIO_N 0x13
1100#define CHV_IOSF_PORT_GPIO_SE 0x48
1101#define CHV_IOSF_PORT_GPIO_E 0xa8
1102#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001103#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1104#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001105
Jesse Barnes30a970c2013-11-04 13:48:12 -08001106/* See configdb bunit SB addr map */
1107#define BUNIT_REG_BISOC 0x11
1108
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001109/* PUNIT_REG_*SSPM0 */
1110#define _SSPM0_SSC(val) ((val) << 0)
1111#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1112#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1113#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1114#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1115#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1116#define _SSPM0_SSS(val) ((val) << 24)
1117#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1118#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1119#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1120#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1121#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1122
1123/* PUNIT_REG_*SSPM1 */
1124#define SSPM1_FREQSTAT_SHIFT 24
1125#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1126#define SSPM1_FREQGUAR_SHIFT 8
1127#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1128#define SSPM1_FREQ_SHIFT 0
1129#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1130
1131#define PUNIT_REG_VEDSSPM0 0x32
1132#define PUNIT_REG_VEDSSPM1 0x33
1133
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001134#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001135#define DSPFREQSTAT_SHIFT_CHV 24
1136#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1137#define DSPFREQGUAR_SHIFT_CHV 8
1138#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001139#define DSPFREQSTAT_SHIFT 30
1140#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1141#define DSPFREQGUAR_SHIFT 14
1142#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001143#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1144#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1145#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001146#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1147#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1148#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1149#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1150#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1151#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1152#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1153#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1154#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1155#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1156#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1157#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001158
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001159#define PUNIT_REG_ISPSSPM0 0x39
1160#define PUNIT_REG_ISPSSPM1 0x3a
1161
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001162/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001163 * i915_power_well_id:
1164 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001165 * IDs used to look up power wells. Power wells accessed directly bypassing
1166 * the power domains framework must be assigned a unique ID. The rest of power
1167 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001168 */
1169enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001170 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001171
Imre Deak2183b492018-08-06 12:58:41 +03001172 VLV_DISP_PW_DISP2D,
1173 BXT_DISP_PW_DPIO_CMN_A,
1174 VLV_DISP_PW_DPIO_CMN_BC,
1175 GLK_DISP_PW_DPIO_CMN_C,
1176 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001177 HSW_DISP_PW_GLOBAL,
1178 SKL_DISP_PW_MISC_IO,
1179 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001180 SKL_DISP_PW_2,
1181};
1182
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001183#define PUNIT_REG_PWRGT_CTRL 0x60
1184#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001185#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1186#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1187#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1188#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1189#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1190
1191#define PUNIT_PWGT_IDX_RENDER 0
1192#define PUNIT_PWGT_IDX_MEDIA 1
1193#define PUNIT_PWGT_IDX_DISP2D 3
1194#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1195#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1196#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1197#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1198#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1199#define PUNIT_PWGT_IDX_DPIO_RX0 10
1200#define PUNIT_PWGT_IDX_DPIO_RX1 11
1201#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001202
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001203#define PUNIT_REG_GPU_LFM 0xd3
1204#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1205#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001206#define GPLLENABLE (1 << 4)
1207#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001208#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001209#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001210
1211#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1212#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1213
Deepak S095acd52015-01-17 11:05:59 +05301214#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1215#define FB_GFX_FREQ_FUSE_MASK 0xff
1216#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1217#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1218#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1219
1220#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1221#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1222
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001223#define PUNIT_REG_DDR_SETUP2 0x139
1224#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1225#define FORCE_DDR_LOW_FREQ (1 << 1)
1226#define FORCE_DDR_HIGH_FREQ (1 << 0)
1227
Deepak S2b6b3a02014-05-27 15:59:30 +05301228#define PUNIT_GPU_STATUS_REG 0xdb
1229#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1230#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1231#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1232#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1233
1234#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1235#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1236#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1237
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001238#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1239#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1240#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1241#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1242#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1243#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1244#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1245#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1246#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1247#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1248
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001249#define VLV_TURBO_SOC_OVERRIDE 0x04
1250#define VLV_OVERRIDE_EN 1
1251#define VLV_SOC_TDP_EN (1 << 1)
1252#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1253#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301254
ymohanmabe4fc042013-08-27 23:40:56 +03001255/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001256#define CCK_FUSE_REG 0x8
1257#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001258#define CCK_REG_DSI_PLL_FUSE 0x44
1259#define CCK_REG_DSI_PLL_CONTROL 0x48
1260#define DSI_PLL_VCO_EN (1 << 31)
1261#define DSI_PLL_LDO_GATE (1 << 30)
1262#define DSI_PLL_P1_POST_DIV_SHIFT 17
1263#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1264#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1265#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1266#define DSI_PLL_MUX_MASK (3 << 9)
1267#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1268#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1269#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1270#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1271#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1272#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1273#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1274#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1275#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1276#define DSI_PLL_LOCK (1 << 0)
1277#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1278#define DSI_PLL_LFSR (1 << 31)
1279#define DSI_PLL_FRACTION_EN (1 << 30)
1280#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1281#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1282#define DSI_PLL_USYNC_CNT_SHIFT 18
1283#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1284#define DSI_PLL_N1_DIV_SHIFT 16
1285#define DSI_PLL_N1_DIV_MASK (3 << 16)
1286#define DSI_PLL_M1_DIV_SHIFT 0
1287#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001288#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001289#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001290#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001291#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001292#define CCK_TRUNK_FORCE_ON (1 << 17)
1293#define CCK_TRUNK_FORCE_OFF (1 << 16)
1294#define CCK_FREQUENCY_STATUS (0x1f << 8)
1295#define CCK_FREQUENCY_STATUS_SHIFT 8
1296#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001297
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001298/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001299#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001301#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001302#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1303#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1304#define DPIO_SFR_BYPASS (1 << 1)
1305#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001306
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001307#define DPIO_PHY(pipe) ((pipe) >> 1)
1308#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1309
Daniel Vetter598fac62013-04-18 22:01:46 +02001310/*
1311 * Per pipe/PLL DPIO regs
1312 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001313#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001314#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001315#define DPIO_POST_DIV_DAC 0
1316#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1317#define DPIO_POST_DIV_LVDS1 2
1318#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001319#define DPIO_K_SHIFT (24) /* 4 bits */
1320#define DPIO_P1_SHIFT (21) /* 3 bits */
1321#define DPIO_P2_SHIFT (16) /* 5 bits */
1322#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001323#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001324#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1325#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001326#define _VLV_PLL_DW3_CH1 0x802c
1327#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001328
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001329#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001330#define DPIO_REFSEL_OVERRIDE 27
1331#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1332#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1333#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301334#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001335#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1336#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001337#define _VLV_PLL_DW5_CH1 0x8034
1338#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001339
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001340#define _VLV_PLL_DW7_CH0 0x801c
1341#define _VLV_PLL_DW7_CH1 0x803c
1342#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001343
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001344#define _VLV_PLL_DW8_CH0 0x8040
1345#define _VLV_PLL_DW8_CH1 0x8060
1346#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001347
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001348#define VLV_PLL_DW9_BCAST 0xc044
1349#define _VLV_PLL_DW9_CH0 0x8044
1350#define _VLV_PLL_DW9_CH1 0x8064
1351#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001352
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001353#define _VLV_PLL_DW10_CH0 0x8048
1354#define _VLV_PLL_DW10_CH1 0x8068
1355#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001356
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001357#define _VLV_PLL_DW11_CH0 0x804c
1358#define _VLV_PLL_DW11_CH1 0x806c
1359#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001360
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001361/* Spec for ref block start counts at DW10 */
1362#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001363
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001364#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001365
Daniel Vetter598fac62013-04-18 22:01:46 +02001366/*
1367 * Per DDI channel DPIO regs
1368 */
1369
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001370#define _VLV_PCS_DW0_CH0 0x8200
1371#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001372#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1373#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1374#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1375#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001376#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001377
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001378#define _VLV_PCS01_DW0_CH0 0x200
1379#define _VLV_PCS23_DW0_CH0 0x400
1380#define _VLV_PCS01_DW0_CH1 0x2600
1381#define _VLV_PCS23_DW0_CH1 0x2800
1382#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1383#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1384
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001385#define _VLV_PCS_DW1_CH0 0x8204
1386#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001387#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1388#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1389#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001390#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001391#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001392#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001393
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001394#define _VLV_PCS01_DW1_CH0 0x204
1395#define _VLV_PCS23_DW1_CH0 0x404
1396#define _VLV_PCS01_DW1_CH1 0x2604
1397#define _VLV_PCS23_DW1_CH1 0x2804
1398#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1399#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1400
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001401#define _VLV_PCS_DW8_CH0 0x8220
1402#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001403#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1404#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001405#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001406
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001407#define _VLV_PCS01_DW8_CH0 0x0220
1408#define _VLV_PCS23_DW8_CH0 0x0420
1409#define _VLV_PCS01_DW8_CH1 0x2620
1410#define _VLV_PCS23_DW8_CH1 0x2820
1411#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1412#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001413
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001414#define _VLV_PCS_DW9_CH0 0x8224
1415#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001416#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1417#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1418#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1419#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1420#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1421#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001422#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001423
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001424#define _VLV_PCS01_DW9_CH0 0x224
1425#define _VLV_PCS23_DW9_CH0 0x424
1426#define _VLV_PCS01_DW9_CH1 0x2624
1427#define _VLV_PCS23_DW9_CH1 0x2824
1428#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1429#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1430
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001431#define _CHV_PCS_DW10_CH0 0x8228
1432#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001433#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1434#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1435#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1436#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1437#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1438#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1439#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1440#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001441#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1442
Ville Syrjälä1966e592014-04-09 13:29:04 +03001443#define _VLV_PCS01_DW10_CH0 0x0228
1444#define _VLV_PCS23_DW10_CH0 0x0428
1445#define _VLV_PCS01_DW10_CH1 0x2628
1446#define _VLV_PCS23_DW10_CH1 0x2828
1447#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1448#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1449
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001450#define _VLV_PCS_DW11_CH0 0x822c
1451#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001452#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1453#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1454#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1455#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001456#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001457
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001458#define _VLV_PCS01_DW11_CH0 0x022c
1459#define _VLV_PCS23_DW11_CH0 0x042c
1460#define _VLV_PCS01_DW11_CH1 0x262c
1461#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001462#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1463#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001464
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001465#define _VLV_PCS01_DW12_CH0 0x0230
1466#define _VLV_PCS23_DW12_CH0 0x0430
1467#define _VLV_PCS01_DW12_CH1 0x2630
1468#define _VLV_PCS23_DW12_CH1 0x2830
1469#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1470#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1471
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001472#define _VLV_PCS_DW12_CH0 0x8230
1473#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001474#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1475#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1476#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1477#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1478#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001479#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001480
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001481#define _VLV_PCS_DW14_CH0 0x8238
1482#define _VLV_PCS_DW14_CH1 0x8438
1483#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001484
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001485#define _VLV_PCS_DW23_CH0 0x825c
1486#define _VLV_PCS_DW23_CH1 0x845c
1487#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001488
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001489#define _VLV_TX_DW2_CH0 0x8288
1490#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001491#define DPIO_SWING_MARGIN000_SHIFT 16
1492#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001493#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001494#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001495
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001496#define _VLV_TX_DW3_CH0 0x828c
1497#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001498/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001499#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001500#define DPIO_SWING_MARGIN101_SHIFT 16
1501#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001502#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1503
1504#define _VLV_TX_DW4_CH0 0x8290
1505#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001506#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1507#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001508#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1509#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001510#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1511
1512#define _VLV_TX3_DW4_CH0 0x690
1513#define _VLV_TX3_DW4_CH1 0x2a90
1514#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1515
1516#define _VLV_TX_DW5_CH0 0x8294
1517#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001518#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001519#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001520
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001521#define _VLV_TX_DW11_CH0 0x82ac
1522#define _VLV_TX_DW11_CH1 0x84ac
1523#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001524
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001525#define _VLV_TX_DW14_CH0 0x82b8
1526#define _VLV_TX_DW14_CH1 0x84b8
1527#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301528
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001529/* CHV dpPhy registers */
1530#define _CHV_PLL_DW0_CH0 0x8000
1531#define _CHV_PLL_DW0_CH1 0x8180
1532#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1533
1534#define _CHV_PLL_DW1_CH0 0x8004
1535#define _CHV_PLL_DW1_CH1 0x8184
1536#define DPIO_CHV_N_DIV_SHIFT 8
1537#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1538#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1539
1540#define _CHV_PLL_DW2_CH0 0x8008
1541#define _CHV_PLL_DW2_CH1 0x8188
1542#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1543
1544#define _CHV_PLL_DW3_CH0 0x800c
1545#define _CHV_PLL_DW3_CH1 0x818c
1546#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1547#define DPIO_CHV_FIRST_MOD (0 << 8)
1548#define DPIO_CHV_SECOND_MOD (1 << 8)
1549#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301550#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1552
1553#define _CHV_PLL_DW6_CH0 0x8018
1554#define _CHV_PLL_DW6_CH1 0x8198
1555#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1556#define DPIO_CHV_INT_COEFF_SHIFT 8
1557#define DPIO_CHV_PROP_COEFF_SHIFT 0
1558#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1559
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301560#define _CHV_PLL_DW8_CH0 0x8020
1561#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301562#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1563#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301564#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1565
1566#define _CHV_PLL_DW9_CH0 0x8024
1567#define _CHV_PLL_DW9_CH1 0x81A4
1568#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301569#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301570#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1571#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1572
Ville Syrjälä6669e392015-07-08 23:46:00 +03001573#define _CHV_CMN_DW0_CH0 0x8100
1574#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1575#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1576#define DPIO_ALLDL_POWERDOWN (1 << 1)
1577#define DPIO_ANYDL_POWERDOWN (1 << 0)
1578
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001579#define _CHV_CMN_DW5_CH0 0x8114
1580#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1581#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1582#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1583#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1584#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1585#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1586#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1587#define CHV_BUFLEFTENA1_MASK (3 << 22)
1588
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589#define _CHV_CMN_DW13_CH0 0x8134
1590#define _CHV_CMN_DW0_CH1 0x8080
1591#define DPIO_CHV_S1_DIV_SHIFT 21
1592#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1593#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1594#define DPIO_CHV_K_DIV_SHIFT 4
1595#define DPIO_PLL_FREQLOCK (1 << 1)
1596#define DPIO_PLL_LOCK (1 << 0)
1597#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1598
1599#define _CHV_CMN_DW14_CH0 0x8138
1600#define _CHV_CMN_DW1_CH1 0x8084
1601#define DPIO_AFC_RECAL (1 << 14)
1602#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001603#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1604#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1605#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1606#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1607#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1608#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1609#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1610#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001611#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1612
Ville Syrjälä9197c882014-04-09 13:29:05 +03001613#define _CHV_CMN_DW19_CH0 0x814c
1614#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001615#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1616#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001617#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001618#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001619
Ville Syrjälä9197c882014-04-09 13:29:05 +03001620#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1621
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001622#define CHV_CMN_DW28 0x8170
1623#define DPIO_CL1POWERDOWNEN (1 << 23)
1624#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001625#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1626#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1627#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1628#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001629
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001630#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001631#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001632#define DPIO_LRC_BYPASS (1 << 3)
1633
1634#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1635 (lane) * 0x200 + (offset))
1636
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001637#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1638#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1639#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1640#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1641#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1642#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1643#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1644#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1645#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1646#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1647#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001648#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1649#define DPIO_FRC_LATENCY_SHFIT 8
1650#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1651#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301652
1653/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001654#define _BXT_PHY0_BASE 0x6C000
1655#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001656#define _BXT_PHY2_BASE 0x163000
1657#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1658 _BXT_PHY1_BASE, \
1659 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001660
1661#define _BXT_PHY(phy, reg) \
1662 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1663
1664#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1665 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1666 (reg_ch1) - _BXT_PHY0_BASE))
1667#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1668 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001670#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301671#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672
Imre Deake93da0a2016-06-13 16:44:37 +03001673#define _BXT_PHY_CTL_DDI_A 0x64C00
1674#define _BXT_PHY_CTL_DDI_B 0x64C10
1675#define _BXT_PHY_CTL_DDI_C 0x64C20
1676#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1677#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1678#define BXT_PHY_LANE_ENABLED (1 << 8)
1679#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1680 _BXT_PHY_CTL_DDI_B)
1681
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301682#define _PHY_CTL_FAMILY_EDP 0x64C80
1683#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001684#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301685#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001686#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1687 _PHY_CTL_FAMILY_EDP, \
1688 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301689
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301690/* BXT PHY PLL registers */
1691#define _PORT_PLL_A 0x46074
1692#define _PORT_PLL_B 0x46078
1693#define _PORT_PLL_C 0x4607c
1694#define PORT_PLL_ENABLE (1 << 31)
1695#define PORT_PLL_LOCK (1 << 30)
1696#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001697#define PORT_PLL_POWER_ENABLE (1 << 26)
1698#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001699#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301700
1701#define _PORT_PLL_EBB_0_A 0x162034
1702#define _PORT_PLL_EBB_0_B 0x6C034
1703#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001704#define PORT_PLL_P1_SHIFT 13
1705#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1706#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1707#define PORT_PLL_P2_SHIFT 8
1708#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1709#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001710#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1711 _PORT_PLL_EBB_0_B, \
1712 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301713
1714#define _PORT_PLL_EBB_4_A 0x162038
1715#define _PORT_PLL_EBB_4_B 0x6C038
1716#define _PORT_PLL_EBB_4_C 0x6C344
1717#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1718#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001719#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1720 _PORT_PLL_EBB_4_B, \
1721 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301722
1723#define _PORT_PLL_0_A 0x162100
1724#define _PORT_PLL_0_B 0x6C100
1725#define _PORT_PLL_0_C 0x6C380
1726/* PORT_PLL_0_A */
1727#define PORT_PLL_M2_MASK 0xFF
1728/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001729#define PORT_PLL_N_SHIFT 8
1730#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1731#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301732/* PORT_PLL_2_A */
1733#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1734/* PORT_PLL_3_A */
1735#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1736/* PORT_PLL_6_A */
1737#define PORT_PLL_PROP_COEFF_MASK 0xF
1738#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1739#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1740#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1741#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1742/* PORT_PLL_8_A */
1743#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301744/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001745#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1746#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301747/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001748#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301749#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301750#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001751#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001752#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1753 _PORT_PLL_0_B, \
1754 _PORT_PLL_0_C)
1755#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1756 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301757
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301758/* BXT PHY common lane registers */
1759#define _PORT_CL1CM_DW0_A 0x162000
1760#define _PORT_CL1CM_DW0_BC 0x6C000
1761#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301762#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001763#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301764
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001765#define _PORT_CL1CM_DW9_A 0x162024
1766#define _PORT_CL1CM_DW9_BC 0x6C024
1767#define IREF0RC_OFFSET_SHIFT 8
1768#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1769#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001770
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001771#define _PORT_CL1CM_DW10_A 0x162028
1772#define _PORT_CL1CM_DW10_BC 0x6C028
1773#define IREF1RC_OFFSET_SHIFT 8
1774#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1775#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1776
1777#define _PORT_CL1CM_DW28_A 0x162070
1778#define _PORT_CL1CM_DW28_BC 0x6C070
1779#define OCL1_POWER_DOWN_EN (1 << 23)
1780#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1781#define SUS_CLK_CONFIG 0x3
1782#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1783
1784#define _PORT_CL1CM_DW30_A 0x162078
1785#define _PORT_CL1CM_DW30_BC 0x6C078
1786#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1787#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1788
1789/*
1790 * CNL/ICL Port/COMBO-PHY Registers
1791 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001792#define _ICL_COMBOPHY_A 0x162000
1793#define _ICL_COMBOPHY_B 0x6C000
1794#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1795 _ICL_COMBOPHY_B)
1796
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001797/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001798#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1799 4 * (dw))
1800
1801#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1802#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001803#define CL_POWER_DOWN_ENABLE (1 << 4)
1804#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001805
Lucas De Marchi4e538402018-10-15 19:35:17 -07001806#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301807#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1808#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1809#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1810#define PWR_UP_ALL_LANES (0x0 << 4)
1811#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1812#define PWR_DOWN_LN_3_2 (0xc << 4)
1813#define PWR_DOWN_LN_3 (0x8 << 4)
1814#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1815#define PWR_DOWN_LN_1_0 (0x3 << 4)
1816#define PWR_DOWN_LN_1 (0x2 << 4)
1817#define PWR_DOWN_LN_3_1 (0xa << 4)
1818#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1819#define PWR_DOWN_LN_MASK (0xf << 4)
1820#define PWR_DOWN_LN_SHIFT 4
1821
Lucas De Marchi4e538402018-10-15 19:35:17 -07001822#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001823#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001824
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001825/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001826#define _ICL_PORT_COMP 0x100
1827#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1828 _ICL_PORT_COMP + 4 * (dw))
1829
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001830#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001831#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001832#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301833
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001834#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001835#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1836
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001837#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001838#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001839#define PROCESS_INFO_DOT_0 (0 << 26)
1840#define PROCESS_INFO_DOT_1 (1 << 26)
1841#define PROCESS_INFO_DOT_4 (2 << 26)
1842#define PROCESS_INFO_MASK (7 << 26)
1843#define PROCESS_INFO_SHIFT 26
1844#define VOLTAGE_INFO_0_85V (0 << 24)
1845#define VOLTAGE_INFO_0_95V (1 << 24)
1846#define VOLTAGE_INFO_1_05V (2 << 24)
1847#define VOLTAGE_INFO_MASK (3 << 24)
1848#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301849
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001850#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001851#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001852
1853#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001854#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001855
1856/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001857#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1858#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1859#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1860#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1861#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1862#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1863#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1864#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1865#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1866#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301867#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001868 _CNL_PORT_PCS_DW1_GRP_AE, \
1869 _CNL_PORT_PCS_DW1_GRP_B, \
1870 _CNL_PORT_PCS_DW1_GRP_C, \
1871 _CNL_PORT_PCS_DW1_GRP_D, \
1872 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301873 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301874#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001875 _CNL_PORT_PCS_DW1_LN0_AE, \
1876 _CNL_PORT_PCS_DW1_LN0_B, \
1877 _CNL_PORT_PCS_DW1_LN0_C, \
1878 _CNL_PORT_PCS_DW1_LN0_D, \
1879 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301880 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301881
Lucas De Marchi4e538402018-10-15 19:35:17 -07001882#define _ICL_PORT_PCS_AUX 0x300
1883#define _ICL_PORT_PCS_GRP 0x600
1884#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1885#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1886 _ICL_PORT_PCS_AUX + 4 * (dw))
1887#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1888 _ICL_PORT_PCS_GRP + 4 * (dw))
1889#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1890 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1891#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1892#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1893#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001894#define COMMON_KEEPER_EN (1 << 26)
1895
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001896/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301897#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1898#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1899#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1900#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1901#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1902#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1903#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1904#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1905#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1906#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001907#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301908 _CNL_PORT_TX_AE_GRP_OFFSET, \
1909 _CNL_PORT_TX_B_GRP_OFFSET, \
1910 _CNL_PORT_TX_B_GRP_OFFSET, \
1911 _CNL_PORT_TX_D_GRP_OFFSET, \
1912 _CNL_PORT_TX_AE_GRP_OFFSET, \
1913 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001914 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001915#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301916 _CNL_PORT_TX_AE_LN0_OFFSET, \
1917 _CNL_PORT_TX_B_LN0_OFFSET, \
1918 _CNL_PORT_TX_B_LN0_OFFSET, \
1919 _CNL_PORT_TX_D_LN0_OFFSET, \
1920 _CNL_PORT_TX_AE_LN0_OFFSET, \
1921 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001922 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301923
Lucas De Marchi4e538402018-10-15 19:35:17 -07001924#define _ICL_PORT_TX_AUX 0x380
1925#define _ICL_PORT_TX_GRP 0x680
1926#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1927
1928#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1929 _ICL_PORT_TX_AUX + 4 * (dw))
1930#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1931 _ICL_PORT_TX_GRP + 4 * (dw))
1932#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1933 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1934
1935#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1936#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1937#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1938#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1939#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001940#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001941#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001942#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001943#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301944#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1945#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001946#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001947#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001948
Rodrigo Vivi04416102017-06-09 15:26:06 -07001949#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1950#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001951#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1952#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08001953#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001954 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301955 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001956#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1957#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1958#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
Aditya Swarup9194e422019-01-28 14:00:11 -08001959#define ICL_PORT_TX_DW4_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001960#define LOADGEN_SELECT (1 << 31)
1961#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001962#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001963#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001964#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001965#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001966#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001967
Lucas De Marchi4e538402018-10-15 19:35:17 -07001968#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1969#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1970#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1971#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1972#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001973#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001974#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001975#define TAP3_DISABLE (1 << 29)
1976#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001977#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001978#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001979#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001980
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001981#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1982#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Clint Taylorb265a2a2018-12-17 14:13:47 -08001983#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1984#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1985#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
Aditya Swarup9194e422019-01-28 14:00:11 -08001986#define ICL_PORT_TX_DW7_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001987#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001988#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001989
Aditya Swarup58106b72019-01-28 14:00:12 -08001990#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001991 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1992
Manasi Navarea38bb302018-07-13 12:43:13 -07001993#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1994#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1995#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1996#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1997#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1998#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1999#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2000#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
Aditya Swarup58106b72019-01-28 14:00:12 -08002001#define MG_TX1_LINK_PARAMS(ln, port) \
2002 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002003 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2004 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002005
Manasi Navarea38bb302018-07-13 12:43:13 -07002006#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2007#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2008#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2009#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2010#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2011#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2012#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2013#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
Aditya Swarup58106b72019-01-28 14:00:12 -08002014#define MG_TX2_LINK_PARAMS(ln, port) \
2015 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002016 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2017 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2018#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002019
Manasi Navarea38bb302018-07-13 12:43:13 -07002020#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2021#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2022#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2023#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2024#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2025#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2026#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2027#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
Aditya Swarup58106b72019-01-28 14:00:12 -08002028#define MG_TX1_PISO_READLOAD(ln, port) \
2029 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002030 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2031 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002032
Manasi Navarea38bb302018-07-13 12:43:13 -07002033#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2034#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2035#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2036#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2037#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2038#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2039#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2040#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
Aditya Swarup58106b72019-01-28 14:00:12 -08002041#define MG_TX2_PISO_READLOAD(ln, port) \
2042 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002043 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2044 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2045#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002046
Manasi Navarea38bb302018-07-13 12:43:13 -07002047#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2048#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2049#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2050#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2051#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2052#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2053#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2054#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
Aditya Swarup58106b72019-01-28 14:00:12 -08002055#define MG_TX1_SWINGCTRL(ln, port) \
2056 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002057 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2058 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002059
Manasi Navarea38bb302018-07-13 12:43:13 -07002060#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2061#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2062#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2063#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2064#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2065#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2066#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2067#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
Aditya Swarup58106b72019-01-28 14:00:12 -08002068#define MG_TX2_SWINGCTRL(ln, port) \
2069 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002070 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2071 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2072#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2073#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002074
Manasi Navarea38bb302018-07-13 12:43:13 -07002075#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2076#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2077#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2078#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2079#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2080#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2081#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2082#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
Aditya Swarup58106b72019-01-28 14:00:12 -08002083#define MG_TX1_DRVCTRL(ln, port) \
2084 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002085 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2086 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002087
Manasi Navarea38bb302018-07-13 12:43:13 -07002088#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2089#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2090#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2091#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2092#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2093#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2094#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2095#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
Aditya Swarup58106b72019-01-28 14:00:12 -08002096#define MG_TX2_DRVCTRL(ln, port) \
2097 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002098 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2099 MG_TX_DRVCTRL_TX2LN1_PORT1)
2100#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2101#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2102#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2103#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2104#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2105#define CRI_LOADGEN_SEL(x) ((x) << 12)
2106#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2107
2108#define MG_CLKHUB_LN0_PORT1 0x16839C
2109#define MG_CLKHUB_LN1_PORT1 0x16879C
2110#define MG_CLKHUB_LN0_PORT2 0x16939C
2111#define MG_CLKHUB_LN1_PORT2 0x16979C
2112#define MG_CLKHUB_LN0_PORT3 0x16A39C
2113#define MG_CLKHUB_LN1_PORT3 0x16A79C
2114#define MG_CLKHUB_LN0_PORT4 0x16B39C
2115#define MG_CLKHUB_LN1_PORT4 0x16B79C
Aditya Swarup58106b72019-01-28 14:00:12 -08002116#define MG_CLKHUB(ln, port) \
2117 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002118 MG_CLKHUB_LN0_PORT2, \
2119 MG_CLKHUB_LN1_PORT1)
2120#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2121
2122#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2123#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2124#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2125#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2126#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2127#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2128#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2129#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
Aditya Swarup58106b72019-01-28 14:00:12 -08002130#define MG_TX1_DCC(ln, port) \
2131 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002132 MG_TX_DCC_TX1LN0_PORT2, \
2133 MG_TX_DCC_TX1LN1_PORT1)
2134#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2135#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2136#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2137#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2138#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2139#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2140#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2141#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
Aditya Swarup58106b72019-01-28 14:00:12 -08002142#define MG_TX2_DCC(ln, port) \
2143 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002144 MG_TX_DCC_TX2LN0_PORT2, \
2145 MG_TX_DCC_TX2LN1_PORT1)
2146#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2147#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2148#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002149
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002150#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2151#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2152#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2153#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2154#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2155#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2156#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2157#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
Aditya Swarup58106b72019-01-28 14:00:12 -08002158#define MG_DP_MODE(ln, port) \
2159 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002160 MG_DP_MODE_LN0_ACU_PORT2, \
2161 MG_DP_MODE_LN1_ACU_PORT1)
2162#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2163#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002164#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2165#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2166#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2167#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2168#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2169
2170#define MG_MISC_SUS0_PORT1 0x168814
2171#define MG_MISC_SUS0_PORT2 0x169814
2172#define MG_MISC_SUS0_PORT3 0x16A814
2173#define MG_MISC_SUS0_PORT4 0x16B814
2174#define MG_MISC_SUS0(tc_port) \
2175 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2176#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2177#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2178#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2179#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2180#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2181#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2182#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2183#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002184
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002185/* The spec defines this only for BXT PHY0, but lets assume that this
2186 * would exist for PHY1 too if it had a second channel.
2187 */
2188#define _PORT_CL2CM_DW6_A 0x162358
2189#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002190#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302191#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2192
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002193#define FIA1_BASE 0x163000
2194
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002195/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002196#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002197#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2198#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2199#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2200#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2201#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2202#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002203
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302204/* BXT PHY Ref registers */
2205#define _PORT_REF_DW3_A 0x16218C
2206#define _PORT_REF_DW3_BC 0x6C18C
2207#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002208#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302209
2210#define _PORT_REF_DW6_A 0x162198
2211#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002212#define GRC_CODE_SHIFT 24
2213#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302214#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002215#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302216#define GRC_CODE_SLOW_SHIFT 8
2217#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2218#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002219#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302220
2221#define _PORT_REF_DW8_A 0x1621A0
2222#define _PORT_REF_DW8_BC 0x6C1A0
2223#define GRC_DIS (1 << 15)
2224#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002225#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302226
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302227/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302228#define _PORT_PCS_DW10_LN01_A 0x162428
2229#define _PORT_PCS_DW10_LN01_B 0x6C428
2230#define _PORT_PCS_DW10_LN01_C 0x6C828
2231#define _PORT_PCS_DW10_GRP_A 0x162C28
2232#define _PORT_PCS_DW10_GRP_B 0x6CC28
2233#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002234#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2235 _PORT_PCS_DW10_LN01_B, \
2236 _PORT_PCS_DW10_LN01_C)
2237#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2238 _PORT_PCS_DW10_GRP_B, \
2239 _PORT_PCS_DW10_GRP_C)
2240
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302241#define TX2_SWING_CALC_INIT (1 << 31)
2242#define TX1_SWING_CALC_INIT (1 << 30)
2243
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302244#define _PORT_PCS_DW12_LN01_A 0x162430
2245#define _PORT_PCS_DW12_LN01_B 0x6C430
2246#define _PORT_PCS_DW12_LN01_C 0x6C830
2247#define _PORT_PCS_DW12_LN23_A 0x162630
2248#define _PORT_PCS_DW12_LN23_B 0x6C630
2249#define _PORT_PCS_DW12_LN23_C 0x6CA30
2250#define _PORT_PCS_DW12_GRP_A 0x162c30
2251#define _PORT_PCS_DW12_GRP_B 0x6CC30
2252#define _PORT_PCS_DW12_GRP_C 0x6CE30
2253#define LANESTAGGER_STRAP_OVRD (1 << 6)
2254#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002255#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2256 _PORT_PCS_DW12_LN01_B, \
2257 _PORT_PCS_DW12_LN01_C)
2258#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2259 _PORT_PCS_DW12_LN23_B, \
2260 _PORT_PCS_DW12_LN23_C)
2261#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2262 _PORT_PCS_DW12_GRP_B, \
2263 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302264
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302265/* BXT PHY TX registers */
2266#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2267 ((lane) & 1) * 0x80)
2268
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302269#define _PORT_TX_DW2_LN0_A 0x162508
2270#define _PORT_TX_DW2_LN0_B 0x6C508
2271#define _PORT_TX_DW2_LN0_C 0x6C908
2272#define _PORT_TX_DW2_GRP_A 0x162D08
2273#define _PORT_TX_DW2_GRP_B 0x6CD08
2274#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002275#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2276 _PORT_TX_DW2_LN0_B, \
2277 _PORT_TX_DW2_LN0_C)
2278#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2279 _PORT_TX_DW2_GRP_B, \
2280 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302281#define MARGIN_000_SHIFT 16
2282#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2283#define UNIQ_TRANS_SCALE_SHIFT 8
2284#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2285
2286#define _PORT_TX_DW3_LN0_A 0x16250C
2287#define _PORT_TX_DW3_LN0_B 0x6C50C
2288#define _PORT_TX_DW3_LN0_C 0x6C90C
2289#define _PORT_TX_DW3_GRP_A 0x162D0C
2290#define _PORT_TX_DW3_GRP_B 0x6CD0C
2291#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002292#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2293 _PORT_TX_DW3_LN0_B, \
2294 _PORT_TX_DW3_LN0_C)
2295#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2296 _PORT_TX_DW3_GRP_B, \
2297 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302298#define SCALE_DCOMP_METHOD (1 << 26)
2299#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302300
2301#define _PORT_TX_DW4_LN0_A 0x162510
2302#define _PORT_TX_DW4_LN0_B 0x6C510
2303#define _PORT_TX_DW4_LN0_C 0x6C910
2304#define _PORT_TX_DW4_GRP_A 0x162D10
2305#define _PORT_TX_DW4_GRP_B 0x6CD10
2306#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002307#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2308 _PORT_TX_DW4_LN0_B, \
2309 _PORT_TX_DW4_LN0_C)
2310#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2311 _PORT_TX_DW4_GRP_B, \
2312 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302313#define DEEMPH_SHIFT 24
2314#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2315
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002316#define _PORT_TX_DW5_LN0_A 0x162514
2317#define _PORT_TX_DW5_LN0_B 0x6C514
2318#define _PORT_TX_DW5_LN0_C 0x6C914
2319#define _PORT_TX_DW5_GRP_A 0x162D14
2320#define _PORT_TX_DW5_GRP_B 0x6CD14
2321#define _PORT_TX_DW5_GRP_C 0x6CF14
2322#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2323 _PORT_TX_DW5_LN0_B, \
2324 _PORT_TX_DW5_LN0_C)
2325#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2326 _PORT_TX_DW5_GRP_B, \
2327 _PORT_TX_DW5_GRP_C)
2328#define DCC_DELAY_RANGE_1 (1 << 9)
2329#define DCC_DELAY_RANGE_2 (1 << 8)
2330
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302331#define _PORT_TX_DW14_LN0_A 0x162538
2332#define _PORT_TX_DW14_LN0_B 0x6C538
2333#define _PORT_TX_DW14_LN0_C 0x6C938
2334#define LATENCY_OPTIM_SHIFT 30
2335#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002336#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2337 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2338 _PORT_TX_DW14_LN0_C) + \
2339 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302340
David Weinehallf8896f52015-06-25 11:11:03 +03002341/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002342#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002343/* SKL VccIO mask */
2344#define SKL_VCCIO_MASK 0x1
2345/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002346#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002347/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002348#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2349#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002350/* Balance leg disable bits */
2351#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002352#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002353
Jesse Barnes585fb112008-07-29 11:54:06 -07002354/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002356 * [0-7] @ 0x2000 gen2,gen3
2357 * [8-15] @ 0x3000 945,g33,pnv
2358 *
2359 * [0-15] @ 0x3000 gen4,gen5
2360 *
2361 * [0-15] @ 0x100000 gen6,vlv,chv
2362 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002363 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002365#define I830_FENCE_START_MASK 0x07f80000
2366#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002367#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002369#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002370#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002371#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002372#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373
2374#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002375#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002377#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2378#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002379#define I965_FENCE_PITCH_SHIFT 2
2380#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002381#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002382#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002384#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2385#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002386#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002387#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002388
Deepak S2b6b3a02014-05-27 15:59:30 +05302389
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002390/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002391#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002392#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002393#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002394#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2395#define TILECTL_BACKSNOOP_DIS (1 << 3)
2396
Jesse Barnesde151cf2008-11-12 10:03:55 -08002397/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002398 * Instruction and interrupt control regs
2399 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002400#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002401#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2402#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002403#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002404#define PRB0_BASE (0x2030 - 0x30)
2405#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2406#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2407#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2408#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2409#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2410#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002411#define RENDER_RING_BASE 0x02000
2412#define BSD_RING_BASE 0x04000
2413#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002414#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002415#define GEN11_BSD_RING_BASE 0x1c0000
2416#define GEN11_BSD2_RING_BASE 0x1c4000
2417#define GEN11_BSD3_RING_BASE 0x1d0000
2418#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002419#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002420#define GEN11_VEBOX_RING_BASE 0x1c8000
2421#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002422#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002423#define RING_TAIL(base) _MMIO((base) + 0x30)
2424#define RING_HEAD(base) _MMIO((base) + 0x34)
2425#define RING_START(base) _MMIO((base) + 0x38)
2426#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002427#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002428#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2429#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2430#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002431#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2432#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2433#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2434#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2435#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2436#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2437#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2438#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2439#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2440#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2441#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2442#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002443#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002444#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2445#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2446#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2447#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2448#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002449#define RESET_CTL_CAT_ERROR REG_BIT(2)
2450#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2451#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2452
Mika Kuoppala39e78232018-06-07 20:24:44 +03002453#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002454
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002455#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002456#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002457#define GEN7_WR_WATERMARK _MMIO(0x4028)
2458#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2459#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002460#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2461#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002462#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2463#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002464/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002465#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002466#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002467#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2468#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002470#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002471#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2472#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002473#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002474#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002475#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2476#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002477#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002478#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2479#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002480#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002481#define DONE_REG _MMIO(0x40b0)
2482#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2483#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002484#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002485#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2486#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2487#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002488#define RING_ACTHD(base) _MMIO((base) + 0x74)
2489#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2490#define RING_NOPID(base) _MMIO((base) + 0x94)
2491#define RING_IMR(base) _MMIO((base) + 0xa8)
2492#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2493#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2494#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002495#define TAIL_ADDR 0x001FFFF8
2496#define HEAD_WRAP_COUNT 0xFFE00000
2497#define HEAD_WRAP_ONE 0x00200000
2498#define HEAD_ADDR 0x001FFFFC
2499#define RING_NR_PAGES 0x001FF000
2500#define RING_REPORT_MASK 0x00000006
2501#define RING_REPORT_64K 0x00000002
2502#define RING_REPORT_128K 0x00000004
2503#define RING_NO_REPORT 0x00000000
2504#define RING_VALID_MASK 0x00000001
2505#define RING_VALID 0x00000001
2506#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002507#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2508#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2509#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002510
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002511#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002512#define RING_MAX_NONPRIV_SLOTS 12
2513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002514#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002515
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002516#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002517#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002518
Matthew Auld9a6330c2017-10-06 23:18:22 +01002519#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2520#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002521#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002522
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002523#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002524#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2525#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2526#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002527
Chris Wilson8168bd42010-11-11 17:54:52 +00002528#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002529#define PRB0_TAIL _MMIO(0x2030)
2530#define PRB0_HEAD _MMIO(0x2034)
2531#define PRB0_START _MMIO(0x2038)
2532#define PRB0_CTL _MMIO(0x203c)
2533#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2534#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2535#define PRB1_START _MMIO(0x2048) /* 915+ only */
2536#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002537#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002538#define IPEIR_I965 _MMIO(0x2064)
2539#define IPEHR_I965 _MMIO(0x2068)
2540#define GEN7_SC_INSTDONE _MMIO(0x7100)
2541#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2542#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002543#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2544#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2545#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2546#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2547#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002548#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2549#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2550#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2551#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002552#define RING_IPEIR(base) _MMIO((base) + 0x64)
2553#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002554/*
2555 * On GEN4, only the render ring INSTDONE exists and has a different
2556 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002557 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002558 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002559#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2560#define RING_INSTPS(base) _MMIO((base) + 0x70)
2561#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2562#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2563#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2564#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define INSTPS _MMIO(0x2070) /* 965+ only */
2566#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2567#define ACTHD_I965 _MMIO(0x2074)
2568#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002569#define HWS_ADDRESS_MASK 0xfffff000
2570#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002571#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002572#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002573#define IPEIR(base) _MMIO((base) + 0x88)
2574#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002575#define GEN2_INSTDONE _MMIO(0x2090)
2576#define NOPID _MMIO(0x2094)
2577#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002578#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002579#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002580#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002581#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2582#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2583#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2584#define RING_BBADDR(base) _MMIO((base) + 0x140)
2585#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2586#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2587#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2588#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2589#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002591#define ERROR_GEN6 _MMIO(0x40a0)
2592#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002593#define ERR_INT_POISON (1 << 31)
2594#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2595#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2596#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2597#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2598#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2599#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2600#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2601#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2602#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002604#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2605#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002606#define FAULT_VA_HIGH_BITS (0xf << 0)
2607#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002609#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002610#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002611
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002612#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2613#define CLAIM_ER_CLR (1 << 31)
2614#define CLAIM_ER_OVERFLOW (1 << 16)
2615#define CLAIM_ER_CTR_MASK 0xffff
2616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002617#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002618/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002619#define DERRMR_PIPEA_SCANLINE (1 << 0)
2620#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2621#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2622#define DERRMR_PIPEA_VBLANK (1 << 3)
2623#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002624#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002625#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2626#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2627#define DERRMR_PIPEB_VBLANK (1 << 11)
2628#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002629/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002630#define DERRMR_PIPEC_SCANLINE (1 << 14)
2631#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2632#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2633#define DERRMR_PIPEC_VBLANK (1 << 21)
2634#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002635
Chris Wilson0f3b6842013-01-15 12:05:55 +00002636
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002637/* GM45+ chicken bits -- debug workaround bits that may be required
2638 * for various sorts of correct behavior. The top 16 bits of each are
2639 * the enables for writing to the corresponding low bit.
2640 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002641#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002642#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002643#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002644
2645#define FF_SLICE_CHICKEN _MMIO(0x2088)
2646#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2647
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002648/* Disables pipelining of read flushes past the SF-WIZ interface.
2649 * Required on all Ironlake steppings according to the B-Spec, but the
2650 * particular danger of not doing so is not specified.
2651 */
2652# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002653#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002654#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002655#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002656#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002657#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002658#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002659#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002661#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002662# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002663# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002664# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302665# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002666# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002667
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002668#define GEN6_GT_MODE _MMIO(0x20d0)
2669#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002670#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2671#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2672#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2673#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002674#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002675#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002676#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2677#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002678
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002679/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2680#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2681#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002682#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002683
Tim Goreb1e429f2016-03-21 14:37:29 +00002684/* WaClearTdlStateAckDirtyBits */
2685#define GEN8_STATE_ACK _MMIO(0x20F0)
2686#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2687#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2688#define GEN9_STATE_ACK_TDL0 (1 << 12)
2689#define GEN9_STATE_ACK_TDL1 (1 << 13)
2690#define GEN9_STATE_ACK_TDL2 (1 << 14)
2691#define GEN9_STATE_ACK_TDL3 (1 << 15)
2692#define GEN9_SUBSLICE_TDL_ACK_BITS \
2693 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2694 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2695
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002696#define GFX_MODE _MMIO(0x2520)
2697#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002698#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2699#define GFX_RUN_LIST_ENABLE (1 << 15)
2700#define GFX_INTERRUPT_STEERING (1 << 14)
2701#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2702#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2703#define GFX_REPLAY_MODE (1 << 11)
2704#define GFX_PSMI_GRANULARITY (1 << 10)
2705#define GFX_PPGTT_ENABLE (1 << 9)
2706#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002707
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002708#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2709#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2710#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2711#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002712
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002713#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002715#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2716#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2717#define SCPD0 _MMIO(0x209c) /* 915+ only */
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002718#define GEN2_IER _MMIO(0x20a0)
2719#define GEN2_IIR _MMIO(0x20a4)
2720#define GEN2_IMR _MMIO(0x20a8)
2721#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002722#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002723#define GINT_DIS (1 << 22)
2724#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002725#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2726#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2727#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2728#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2729#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2730#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2731#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302732#define VLV_PCBR_ADDR_SHIFT 12
2733
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002734#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002735#define EIR _MMIO(0x20b0)
2736#define EMR _MMIO(0x20b4)
2737#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002738#define GM45_ERROR_PAGE_TABLE (1 << 5)
2739#define GM45_ERROR_MEM_PRIV (1 << 4)
2740#define I915_ERROR_PAGE_TABLE (1 << 4)
2741#define GM45_ERROR_CP_PRIV (1 << 3)
2742#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2743#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002745#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2746#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002747 will not assert AGPBUSY# and will only
2748 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002749#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2750#define INSTPM_TLB_INVALIDATE (1 << 9)
2751#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002752#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002753#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002754#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2755#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2756#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002757#define FW_BLC _MMIO(0x20d8)
2758#define FW_BLC2 _MMIO(0x20dc)
2759#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002760#define FW_BLC_SELF_EN_MASK (1 << 31)
2761#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2762#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002763#define MM_BURST_LENGTH 0x00700000
2764#define MM_FIFO_WATERMARK 0x0001F000
2765#define LM_BURST_LENGTH 0x00000700
2766#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002767#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002768
Mahesh Kumar78005492018-01-30 11:49:14 -02002769#define MBUS_ABOX_CTL _MMIO(0x45038)
2770#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2771#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2772#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2773#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2774#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2775#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2776#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2777#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2778
2779#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2780#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2781#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2782 _PIPEB_MBUS_DBOX_CTL)
2783#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2784#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2785#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2786#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2787#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2788#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2789
2790#define MBUS_UBOX_CTL _MMIO(0x4503C)
2791#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2792#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2793
Keith Packard45503de2010-07-19 21:12:35 -07002794/* Make render/texture TLB fetches lower priorty than associated data
2795 * fetches. This is not turned on by default
2796 */
2797#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2798
2799/* Isoch request wait on GTT enable (Display A/B/C streams).
2800 * Make isoch requests stall on the TLB update. May cause
2801 * display underruns (test mode only)
2802 */
2803#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2804
2805/* Block grant count for isoch requests when block count is
2806 * set to a finite value.
2807 */
2808#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2809#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2810#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2811#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2812#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2813
2814/* Enable render writes to complete in C2/C3/C4 power states.
2815 * If this isn't enabled, render writes are prevented in low
2816 * power states. That seems bad to me.
2817 */
2818#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2819
2820/* This acknowledges an async flip immediately instead
2821 * of waiting for 2TLB fetches.
2822 */
2823#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2824
2825/* Enables non-sequential data reads through arbiter
2826 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002827#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002828
2829/* Disable FSB snooping of cacheable write cycles from binner/render
2830 * command stream
2831 */
2832#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2833
2834/* Arbiter time slice for non-isoch streams */
2835#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2836#define MI_ARB_TIME_SLICE_1 (0 << 5)
2837#define MI_ARB_TIME_SLICE_2 (1 << 5)
2838#define MI_ARB_TIME_SLICE_4 (2 << 5)
2839#define MI_ARB_TIME_SLICE_6 (3 << 5)
2840#define MI_ARB_TIME_SLICE_8 (4 << 5)
2841#define MI_ARB_TIME_SLICE_10 (5 << 5)
2842#define MI_ARB_TIME_SLICE_14 (6 << 5)
2843#define MI_ARB_TIME_SLICE_16 (7 << 5)
2844
2845/* Low priority grace period page size */
2846#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2847#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2848
2849/* Disable display A/B trickle feed */
2850#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2851
2852/* Set display plane priority */
2853#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2854#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2855
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002856#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002857#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2858#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2859
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002860#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002861#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2862#define CM0_IZ_OPT_DISABLE (1 << 6)
2863#define CM0_ZR_OPT_DISABLE (1 << 5)
2864#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2865#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2866#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2867#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2868#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002869#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2870#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002871#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002872#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002873#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002874#define ECO_GATING_CX_ONLY (1 << 3)
2875#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002876
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002877#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002878#define RC_OP_FLUSH_ENABLE (1 << 0)
2879#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002881#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2882#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2883#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002885#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002886#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002887#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002888
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002889#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002890#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002891#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002892#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002893
Robert Bragg19f81df2017-06-13 12:23:03 +01002894#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2895#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2896
Talha Nassar0b904c82019-01-31 17:08:44 -08002897#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2898#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2899
Deepak S693d11c2015-01-16 20:42:16 +05302900/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002901#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2902#define HSW_F1_EU_DIS_SHIFT 16
2903#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2904#define HSW_F1_EU_DIS_10EUS 0
2905#define HSW_F1_EU_DIS_8EUS 1
2906#define HSW_F1_EU_DIS_6EUS 2
2907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002908#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002909#define CHV_FGT_DISABLE_SS0 (1 << 10)
2910#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302911#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2912#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2913#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2914#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2915#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2916#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2917#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2918#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002920#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002921#define GEN8_F2_SS_DIS_SHIFT 21
2922#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002923#define GEN8_F2_S_ENA_SHIFT 25
2924#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2925
2926#define GEN9_F2_SS_DIS_SHIFT 20
2927#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2928
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002929#define GEN10_F2_S_ENA_SHIFT 22
2930#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2931#define GEN10_F2_SS_DIS_SHIFT 18
2932#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2933
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002934#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2935#define GEN10_L3BANK_PAIR_COUNT 4
2936#define GEN10_L3BANK_MASK 0x0F
2937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002938#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002939#define GEN8_EU_DIS0_S0_MASK 0xffffff
2940#define GEN8_EU_DIS0_S1_SHIFT 24
2941#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002943#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002944#define GEN8_EU_DIS1_S1_MASK 0xffff
2945#define GEN8_EU_DIS1_S2_SHIFT 16
2946#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002948#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002949#define GEN8_EU_DIS2_S2_MASK 0xff
2950
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002951#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002952
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002953#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2954#define GEN10_EU_DIS_SS_MASK 0xff
2955
Oscar Mateo26376a72018-03-16 14:14:49 +02002956#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2957#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2958#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07002959#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02002960
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002961#define GEN11_EU_DISABLE _MMIO(0x9134)
2962#define GEN11_EU_DIS_MASK 0xFF
2963
2964#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2965#define GEN11_GT_S_ENA_MASK 0xFF
2966
2967#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002969#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002970#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2971#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2972#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2973#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002974
Ben Widawskycc609d52013-05-28 19:22:29 -07002975/* On modern GEN architectures interrupt control consists of two sets
2976 * of registers. The first set pertains to the ring generating the
2977 * interrupt. The second control is for the functional block generating the
2978 * interrupt. These are PM, GT, DE, etc.
2979 *
2980 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2981 * GT interrupt bits, so we don't need to duplicate the defines.
2982 *
2983 * These defines should cover us well from SNB->HSW with minor exceptions
2984 * it can also work on ILK.
2985 */
2986#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2987#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2988#define GT_BLT_USER_INTERRUPT (1 << 22)
2989#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2990#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002991#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002992#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002993#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2994#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2995#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2996#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2997#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2998#define GT_RENDER_USER_INTERRUPT (1 << 0)
2999
Ben Widawsky12638c52013-05-28 19:22:31 -07003000#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3001#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3002
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003003#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003004 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003005 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003006
Ben Widawskycc609d52013-05-28 19:22:29 -07003007/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003008#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003009
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003010#define I915_PM_INTERRUPT (1 << 31)
3011#define I915_ISP_INTERRUPT (1 << 22)
3012#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3013#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3014#define I915_MIPIC_INTERRUPT (1 << 19)
3015#define I915_MIPIA_INTERRUPT (1 << 18)
3016#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3017#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3018#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3019#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003020#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3021#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3022#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3023#define I915_HWB_OOM_INTERRUPT (1 << 13)
3024#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3025#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3026#define I915_MISC_INTERRUPT (1 << 11)
3027#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3028#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3029#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3030#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3031#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3032#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3033#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3034#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3035#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3036#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3037#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3038#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3039#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3040#define I915_DEBUG_INTERRUPT (1 << 2)
3041#define I915_WINVALID_INTERRUPT (1 << 1)
3042#define I915_USER_INTERRUPT (1 << 1)
3043#define I915_ASLE_INTERRUPT (1 << 0)
3044#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003045
Jerome Anandeef57322017-01-25 04:27:49 +05303046#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3047#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3048
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003049/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003050#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3051#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3052
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003053#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3054#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3055#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3056#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3057 _VLV_AUD_PORT_EN_B_DBG, \
3058 _VLV_AUD_PORT_EN_C_DBG, \
3059 _VLV_AUD_PORT_EN_D_DBG)
3060#define VLV_AMP_MUTE (1 << 1)
3061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003062#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003064#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003065#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003066#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003067#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3068#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3069#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3070#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003071#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003072#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3073#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3074#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3075#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3076#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3077#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3078#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3079#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003080
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003081/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003082 * Framebuffer compression (915+ only)
3083 */
3084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003085#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3086#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3087#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003088#define FBC_CTL_EN (1 << 31)
3089#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003090#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003091#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3092#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003093#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003094#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003095#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003096#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003097#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003098#define FBC_STAT_COMPRESSING (1 << 31)
3099#define FBC_STAT_COMPRESSED (1 << 30)
3100#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003101#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003102#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003103#define FBC_CTL_FENCE_DBL (0 << 4)
3104#define FBC_CTL_IDLE_IMM (0 << 2)
3105#define FBC_CTL_IDLE_FULL (1 << 2)
3106#define FBC_CTL_IDLE_LINE (2 << 2)
3107#define FBC_CTL_IDLE_DEBUG (3 << 2)
3108#define FBC_CTL_CPU_FENCE (1 << 1)
3109#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003110#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3111#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003112
3113#define FBC_LL_SIZE (1536)
3114
Mika Kuoppala44fff992016-06-07 17:19:09 +03003115#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003116#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003117
Jesse Barnes74dff282009-09-14 15:39:40 -07003118/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define DPFC_CB_BASE _MMIO(0x3200)
3120#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003121#define DPFC_CTL_EN (1 << 31)
3122#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3123#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3124#define DPFC_CTL_FENCE_EN (1 << 29)
3125#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3126#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3127#define DPFC_SR_EN (1 << 10)
3128#define DPFC_CTL_LIMIT_1X (0 << 6)
3129#define DPFC_CTL_LIMIT_2X (1 << 6)
3130#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003131#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003132#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003133#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3134#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3135#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3136#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003137#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003138#define DPFC_INVAL_SEG_SHIFT (16)
3139#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3140#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003141#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003142#define DPFC_STATUS2 _MMIO(0x3214)
3143#define DPFC_FENCE_YOFF _MMIO(0x3218)
3144#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003145#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003146
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003147/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003148#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3149#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003150#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003151/* The bit 28-8 is reserved */
3152#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003153#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3154#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003155#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3156#define IVB_FBC_STATUS2 _MMIO(0x43214)
3157#define IVB_FBC_COMP_SEG_MASK 0x7ff
3158#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003159#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3160#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003161#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3162#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003163#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003164#define ILK_FBC_RT_VALID (1 << 0)
3165#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003167#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003168#define ILK_FBCQ_DIS (1 << 22)
3169#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003170
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003171
Jesse Barnes585fb112008-07-29 11:54:06 -07003172/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003173 * Framebuffer compression for Sandybridge
3174 *
3175 * The following two registers are of type GTTMMADR
3176 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003177#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003178#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003179#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003180
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003181/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003182#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003184#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003185#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003187#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003188#define FBC_REND_NUKE (1 << 2)
3189#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003190
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003191/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003192 * GPIO regs
3193 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003194#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3195 4 * (gpio))
3196
Jesse Barnes585fb112008-07-29 11:54:06 -07003197# define GPIO_CLOCK_DIR_MASK (1 << 0)
3198# define GPIO_CLOCK_DIR_IN (0 << 1)
3199# define GPIO_CLOCK_DIR_OUT (1 << 1)
3200# define GPIO_CLOCK_VAL_MASK (1 << 2)
3201# define GPIO_CLOCK_VAL_OUT (1 << 3)
3202# define GPIO_CLOCK_VAL_IN (1 << 4)
3203# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3204# define GPIO_DATA_DIR_MASK (1 << 8)
3205# define GPIO_DATA_DIR_IN (0 << 9)
3206# define GPIO_DATA_DIR_OUT (1 << 9)
3207# define GPIO_DATA_VAL_MASK (1 << 10)
3208# define GPIO_DATA_VAL_OUT (1 << 11)
3209# define GPIO_DATA_VAL_IN (1 << 12)
3210# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003213#define GMBUS_AKSV_SELECT (1 << 11)
3214#define GMBUS_RATE_100KHZ (0 << 8)
3215#define GMBUS_RATE_50KHZ (1 << 8)
3216#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3217#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3218#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303219#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003220#define GMBUS_PIN_DISABLED 0
3221#define GMBUS_PIN_SSC 1
3222#define GMBUS_PIN_VGADDC 2
3223#define GMBUS_PIN_PANEL 3
3224#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3225#define GMBUS_PIN_DPC 4 /* HDMIC */
3226#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3227#define GMBUS_PIN_DPD 6 /* HDMID */
3228#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003229#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003230#define GMBUS_PIN_2_BXT 2
3231#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003232#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003233#define GMBUS_PIN_9_TC1_ICP 9
3234#define GMBUS_PIN_10_TC2_ICP 10
3235#define GMBUS_PIN_11_TC3_ICP 11
3236#define GMBUS_PIN_12_TC4_ICP 12
3237
3238#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003239#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003240#define GMBUS_SW_CLR_INT (1 << 31)
3241#define GMBUS_SW_RDY (1 << 30)
3242#define GMBUS_ENT (1 << 29) /* enable timeout */
3243#define GMBUS_CYCLE_NONE (0 << 25)
3244#define GMBUS_CYCLE_WAIT (1 << 25)
3245#define GMBUS_CYCLE_INDEX (2 << 25)
3246#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003247#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003248#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303249#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003250#define GMBUS_SLAVE_INDEX_SHIFT 8
3251#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003252#define GMBUS_SLAVE_READ (1 << 0)
3253#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003254#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003255#define GMBUS_INUSE (1 << 15)
3256#define GMBUS_HW_WAIT_PHASE (1 << 14)
3257#define GMBUS_STALL_TIMEOUT (1 << 13)
3258#define GMBUS_INT (1 << 12)
3259#define GMBUS_HW_RDY (1 << 11)
3260#define GMBUS_SATOER (1 << 10)
3261#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003262#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3263#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003264#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3265#define GMBUS_NAK_EN (1 << 3)
3266#define GMBUS_IDLE_EN (1 << 2)
3267#define GMBUS_HW_WAIT_EN (1 << 1)
3268#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003269#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003270#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003271
Jesse Barnes585fb112008-07-29 11:54:06 -07003272/*
3273 * Clock control & power management
3274 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003275#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3276#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3277#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003278#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003280#define VGA0 _MMIO(0x6000)
3281#define VGA1 _MMIO(0x6004)
3282#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003283#define VGA0_PD_P2_DIV_4 (1 << 7)
3284#define VGA0_PD_P1_DIV_2 (1 << 5)
3285#define VGA0_PD_P1_SHIFT 0
3286#define VGA0_PD_P1_MASK (0x1f << 0)
3287#define VGA1_PD_P2_DIV_4 (1 << 15)
3288#define VGA1_PD_P1_DIV_2 (1 << 13)
3289#define VGA1_PD_P1_SHIFT 8
3290#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003291#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003292#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3293#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003294#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003295#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003296#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003297#define DPLL_VGA_MODE_DIS (1 << 28)
3298#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3299#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3300#define DPLL_MODE_MASK (3 << 26)
3301#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3302#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3303#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3304#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3305#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3306#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003307#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003308#define DPLL_LOCK_VLV (1 << 15)
3309#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3310#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3311#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003312#define DPLL_PORTC_READY_MASK (0xf << 4)
3313#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003314
Jesse Barnes585fb112008-07-29 11:54:06 -07003315#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003316
3317/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003318#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003319#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003320#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003321#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003322#define PHY_LDO_DELAY_0NS 0x0
3323#define PHY_LDO_DELAY_200NS 0x1
3324#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003325#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3326#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003327#define PHY_CH_SU_PSR 0x1
3328#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003329#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003330#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003331#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003332#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3333#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3334#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003335
Jesse Barnes585fb112008-07-29 11:54:06 -07003336/*
3337 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3338 * this field (only one bit may be set).
3339 */
3340#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3341#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003342#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003343/* i830, required in DVO non-gang */
3344#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3345#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3346#define PLL_REF_INPUT_DREFCLK (0 << 13)
3347#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3348#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3349#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3350#define PLL_REF_INPUT_MASK (3 << 13)
3351#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003352/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003353# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3354# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003355# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003356# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3357# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3358
Jesse Barnes585fb112008-07-29 11:54:06 -07003359/*
3360 * Parallel to Serial Load Pulse phase selection.
3361 * Selects the phase for the 10X DPLL clock for the PCIe
3362 * digital display port. The range is 4 to 13; 10 or more
3363 * is just a flip delay. The default is 6
3364 */
3365#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3366#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3367/*
3368 * SDVO multiplier for 945G/GM. Not used on 965.
3369 */
3370#define SDVO_MULTIPLIER_MASK 0x000000ff
3371#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3372#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003373
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003374#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3375#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3376#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003377#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003378
Jesse Barnes585fb112008-07-29 11:54:06 -07003379/*
3380 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3381 *
3382 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3383 */
3384#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3385#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3386/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3387#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3388#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3389/*
3390 * SDVO/UDI pixel multiplier.
3391 *
3392 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3393 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3394 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3395 * dummy bytes in the datastream at an increased clock rate, with both sides of
3396 * the link knowing how many bytes are fill.
3397 *
3398 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3399 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3400 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3401 * through an SDVO command.
3402 *
3403 * This register field has values of multiplication factor minus 1, with
3404 * a maximum multiplier of 5 for SDVO.
3405 */
3406#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3407#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3408/*
3409 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3410 * This best be set to the default value (3) or the CRT won't work. No,
3411 * I don't entirely understand what this does...
3412 */
3413#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3414#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003415
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003416#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3417
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003418#define _FPA0 0x6040
3419#define _FPA1 0x6044
3420#define _FPB0 0x6048
3421#define _FPB1 0x604c
3422#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3423#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003424#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003425#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003426#define FP_N_DIV_SHIFT 16
3427#define FP_M1_DIV_MASK 0x00003f00
3428#define FP_M1_DIV_SHIFT 8
3429#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003430#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003431#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003432#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003433#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3434#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3435#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3436#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3437#define DPLLB_TEST_N_BYPASS (1 << 19)
3438#define DPLLB_TEST_M_BYPASS (1 << 18)
3439#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3440#define DPLLA_TEST_N_BYPASS (1 << 3)
3441#define DPLLA_TEST_M_BYPASS (1 << 2)
3442#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003443#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003444#define DSTATE_GFX_RESET_I830 (1 << 6)
3445#define DSTATE_PLL_D3_OFF (1 << 3)
3446#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3447#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003448#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003449# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3450# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3451# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3452# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3453# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3454# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3455# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003456# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003457# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3458# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3459# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3460# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3461# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3462# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3463# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3464# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3465# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3466# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3467# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3468# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3469# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3470# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3471# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3472# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3473# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3474# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3475# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3476# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3477# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003478/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003479 * This bit must be set on the 830 to prevent hangs when turning off the
3480 * overlay scaler.
3481 */
3482# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3483# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3484# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3485# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3486# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003488#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003489# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3490# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3491# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3492# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3493# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3494# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3495# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3496# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3497# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003498/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003499# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3500# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3501# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3502# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003503/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003504# define SV_CLOCK_GATE_DISABLE (1 << 0)
3505# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3506# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3507# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3508# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3509# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3510# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3511# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3512# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3513# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3514# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3515# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3516# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3517# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3518# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3519# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3520# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3521# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3522
3523# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003524/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003525# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3526# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3527# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3528# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3529# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3530# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003531/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003532# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3533# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3534# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3535# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3536# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3537# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3538# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3539# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3540# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3541# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3542# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3543# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3544# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3545# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3546# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3547# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3548# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3549# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3550# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003552#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003553#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3554#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3555#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003557#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003558#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003560#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3561#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003563#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003564#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003567
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003568#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003569#define CDCLK_FREQ_SHIFT 4
3570#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3571#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003573#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003574#define PFI_CREDIT_63 (9 << 28) /* chv only */
3575#define PFI_CREDIT_31 (8 << 28) /* chv only */
3576#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3577#define PFI_CREDIT_RESEND (1 << 27)
3578#define VGA_FAST_MODE_DISABLE (1 << 14)
3579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003580#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003581
Jesse Barnes585fb112008-07-29 11:54:06 -07003582/*
3583 * Palette regs
3584 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003585#define _PALETTE_A 0xa000
3586#define _PALETTE_B 0xa800
3587#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003588#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003589 _PICK((pipe), _PALETTE_A, \
3590 _PALETTE_B, _CHV_PALETTE_C) + \
3591 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003592
Eric Anholt673a3942008-07-30 12:06:12 -07003593/* MCH MMIO space */
3594
3595/*
3596 * MCHBAR mirror.
3597 *
3598 * This mirrors the MCHBAR MMIO space whose location is determined by
3599 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3600 * every way. It is not accessible from the CP register read instructions.
3601 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003602 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3603 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003604 */
3605#define MCHBAR_MIRROR_BASE 0x10000
3606
Yuanhan Liu13982612010-12-15 15:42:31 +08003607#define MCHBAR_MIRROR_BASE_SNB 0x140000
3608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003609#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3610#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003611#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3612#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003613#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003614
Chris Wilson3ebecd02013-04-12 19:10:13 +01003615/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003616#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003617
Ville Syrjälä646b4262014-04-25 20:14:30 +03003618/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003619#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003620#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3621#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3622#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3623#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3624#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003625#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003626#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003627#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003628
Ville Syrjälä646b4262014-04-25 20:14:30 +03003629/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003631#define CSHRDDR3CTL_DDR3 (1 << 2)
3632
Ville Syrjälä646b4262014-04-25 20:14:30 +03003633/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003634#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3635#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003636
Ville Syrjälä646b4262014-04-25 20:14:30 +03003637/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003638#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3639#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3640#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003641#define MAD_DIMM_ECC_MASK (0x3 << 24)
3642#define MAD_DIMM_ECC_OFF (0x0 << 24)
3643#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3644#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3645#define MAD_DIMM_ECC_ON (0x3 << 24)
3646#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3647#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3648#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3649#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3650#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3651#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3652#define MAD_DIMM_A_SELECT (0x1 << 16)
3653/* DIMM sizes are in multiples of 256mb. */
3654#define MAD_DIMM_B_SIZE_SHIFT 8
3655#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3656#define MAD_DIMM_A_SIZE_SHIFT 0
3657#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3658
Ville Syrjälä646b4262014-04-25 20:14:30 +03003659/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003660#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003661#define MCH_SSKPD_WM0_MASK 0x3f
3662#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003664#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003665
Keith Packardb11248d2009-06-11 22:28:56 -07003666/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003667#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003668#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003669#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3670#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3671#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3672#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003673#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003674#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003675/*
3676 * Note that on at least on ELK the below value is reported for both
3677 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3678 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3679 */
3680#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003681#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003682#define CLKCFG_MEM_533 (1 << 4)
3683#define CLKCFG_MEM_667 (2 << 4)
3684#define CLKCFG_MEM_800 (3 << 4)
3685#define CLKCFG_MEM_MASK (7 << 4)
3686
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003687#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3688#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003690#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003691#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692#define TR1 _MMIO(0x11006)
3693#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003694#define TSFS_SLOPE_MASK 0x0000ff00
3695#define TSFS_SLOPE_SHIFT 8
3696#define TSFS_INTR_MASK 0x000000ff
3697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003698#define CRSTANDVID _MMIO(0x11100)
3699#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003700#define PXVFREQ_PX_MASK 0x7f000000
3701#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003702#define VIDFREQ_BASE _MMIO(0x11110)
3703#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3704#define VIDFREQ2 _MMIO(0x11114)
3705#define VIDFREQ3 _MMIO(0x11118)
3706#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003707#define VIDFREQ_P0_MASK 0x1f000000
3708#define VIDFREQ_P0_SHIFT 24
3709#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3710#define VIDFREQ_P0_CSCLK_SHIFT 20
3711#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3712#define VIDFREQ_P0_CRCLK_SHIFT 16
3713#define VIDFREQ_P1_MASK 0x00001f00
3714#define VIDFREQ_P1_SHIFT 8
3715#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3716#define VIDFREQ_P1_CSCLK_SHIFT 4
3717#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003718#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3719#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003720#define INTTOEXT_MAP3_SHIFT 24
3721#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3722#define INTTOEXT_MAP2_SHIFT 16
3723#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3724#define INTTOEXT_MAP1_SHIFT 8
3725#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3726#define INTTOEXT_MAP0_SHIFT 0
3727#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003728#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003729#define MEMCTL_CMD_MASK 0xe000
3730#define MEMCTL_CMD_SHIFT 13
3731#define MEMCTL_CMD_RCLK_OFF 0
3732#define MEMCTL_CMD_RCLK_ON 1
3733#define MEMCTL_CMD_CHFREQ 2
3734#define MEMCTL_CMD_CHVID 3
3735#define MEMCTL_CMD_VMMOFF 4
3736#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003737#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003738 when command complete */
3739#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3740#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003741#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003742#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003743#define MEMIHYST _MMIO(0x1117c)
3744#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003745#define MEMINT_RSEXIT_EN (1 << 8)
3746#define MEMINT_CX_SUPR_EN (1 << 7)
3747#define MEMINT_CONT_BUSY_EN (1 << 6)
3748#define MEMINT_AVG_BUSY_EN (1 << 5)
3749#define MEMINT_EVAL_CHG_EN (1 << 4)
3750#define MEMINT_MON_IDLE_EN (1 << 3)
3751#define MEMINT_UP_EVAL_EN (1 << 2)
3752#define MEMINT_DOWN_EVAL_EN (1 << 1)
3753#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003754#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003755#define MEM_RSEXIT_MASK 0xc000
3756#define MEM_RSEXIT_SHIFT 14
3757#define MEM_CONT_BUSY_MASK 0x3000
3758#define MEM_CONT_BUSY_SHIFT 12
3759#define MEM_AVG_BUSY_MASK 0x0c00
3760#define MEM_AVG_BUSY_SHIFT 10
3761#define MEM_EVAL_CHG_MASK 0x0300
3762#define MEM_EVAL_BUSY_SHIFT 8
3763#define MEM_MON_IDLE_MASK 0x00c0
3764#define MEM_MON_IDLE_SHIFT 6
3765#define MEM_UP_EVAL_MASK 0x0030
3766#define MEM_UP_EVAL_SHIFT 4
3767#define MEM_DOWN_EVAL_MASK 0x000c
3768#define MEM_DOWN_EVAL_SHIFT 2
3769#define MEM_SW_CMD_MASK 0x0003
3770#define MEM_INT_STEER_GFX 0
3771#define MEM_INT_STEER_CMR 1
3772#define MEM_INT_STEER_SMI 2
3773#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003774#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003775#define MEMINT_RSEXIT (1 << 7)
3776#define MEMINT_CONT_BUSY (1 << 6)
3777#define MEMINT_AVG_BUSY (1 << 5)
3778#define MEMINT_EVAL_CHG (1 << 4)
3779#define MEMINT_MON_IDLE (1 << 3)
3780#define MEMINT_UP_EVAL (1 << 2)
3781#define MEMINT_DOWN_EVAL (1 << 1)
3782#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003783#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003784#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003785#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3786#define MEMMODE_BOOST_FREQ_SHIFT 24
3787#define MEMMODE_IDLE_MODE_MASK 0x00030000
3788#define MEMMODE_IDLE_MODE_SHIFT 16
3789#define MEMMODE_IDLE_MODE_EVAL 0
3790#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003791#define MEMMODE_HWIDLE_EN (1 << 15)
3792#define MEMMODE_SWMODE_EN (1 << 14)
3793#define MEMMODE_RCLK_GATE (1 << 13)
3794#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003795#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3796#define MEMMODE_FSTART_SHIFT 8
3797#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3798#define MEMMODE_FMAX_SHIFT 4
3799#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003800#define RCBMAXAVG _MMIO(0x1119c)
3801#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003802#define SWMEMCMD_RENDER_OFF (0 << 13)
3803#define SWMEMCMD_RENDER_ON (1 << 13)
3804#define SWMEMCMD_SWFREQ (2 << 13)
3805#define SWMEMCMD_TARVID (3 << 13)
3806#define SWMEMCMD_VRM_OFF (4 << 13)
3807#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003808#define CMDSTS (1 << 12)
3809#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003810#define SWFREQ_MASK 0x0380 /* P0-7 */
3811#define SWFREQ_SHIFT 7
3812#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003813#define MEMSTAT_CTG _MMIO(0x111a0)
3814#define RCBMINAVG _MMIO(0x111a0)
3815#define RCUPEI _MMIO(0x111b0)
3816#define RCDNEI _MMIO(0x111b4)
3817#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003818#define RS1EN (1 << 31)
3819#define RS2EN (1 << 30)
3820#define RS3EN (1 << 29)
3821#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3822#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3823#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3824#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3825#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3826#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3827#define RSX_STATUS_MASK (7 << 20)
3828#define RSX_STATUS_ON (0 << 20)
3829#define RSX_STATUS_RC1 (1 << 20)
3830#define RSX_STATUS_RC1E (2 << 20)
3831#define RSX_STATUS_RS1 (3 << 20)
3832#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3833#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3834#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3835#define RSX_STATUS_RSVD2 (7 << 20)
3836#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3837#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3838#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3839#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3840#define RS1CONTSAV_MASK (3 << 14)
3841#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3842#define RS1CONTSAV_RSVD (1 << 14)
3843#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3844#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3845#define NORMSLEXLAT_MASK (3 << 12)
3846#define SLOW_RS123 (0 << 12)
3847#define SLOW_RS23 (1 << 12)
3848#define SLOW_RS3 (2 << 12)
3849#define NORMAL_RS123 (3 << 12)
3850#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3851#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3852#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3853#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3854#define RS_CSTATE_MASK (3 << 4)
3855#define RS_CSTATE_C367_RS1 (0 << 4)
3856#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3857#define RS_CSTATE_RSVD (2 << 4)
3858#define RS_CSTATE_C367_RS2 (3 << 4)
3859#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3860#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003861#define VIDCTL _MMIO(0x111c0)
3862#define VIDSTS _MMIO(0x111c8)
3863#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3864#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003865#define MEMSTAT_VID_MASK 0x7f00
3866#define MEMSTAT_VID_SHIFT 8
3867#define MEMSTAT_PSTATE_MASK 0x00f8
3868#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003869#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003870#define MEMSTAT_SRC_CTL_MASK 0x0003
3871#define MEMSTAT_SRC_CTL_CORE 0
3872#define MEMSTAT_SRC_CTL_TRB 1
3873#define MEMSTAT_SRC_CTL_THM 2
3874#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003875#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3876#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3877#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003878#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003879#define SDEW _MMIO(0x1124c)
3880#define CSIEW0 _MMIO(0x11250)
3881#define CSIEW1 _MMIO(0x11254)
3882#define CSIEW2 _MMIO(0x11258)
3883#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3884#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3885#define MCHAFE _MMIO(0x112c0)
3886#define CSIEC _MMIO(0x112e0)
3887#define DMIEC _MMIO(0x112e4)
3888#define DDREC _MMIO(0x112e8)
3889#define PEG0EC _MMIO(0x112ec)
3890#define PEG1EC _MMIO(0x112f0)
3891#define GFXEC _MMIO(0x112f4)
3892#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3893#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3894#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003895#define ECR_GPFE (1 << 31)
3896#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003897#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003898#define OGW0 _MMIO(0x11608)
3899#define OGW1 _MMIO(0x1160c)
3900#define EG0 _MMIO(0x11610)
3901#define EG1 _MMIO(0x11614)
3902#define EG2 _MMIO(0x11618)
3903#define EG3 _MMIO(0x1161c)
3904#define EG4 _MMIO(0x11620)
3905#define EG5 _MMIO(0x11624)
3906#define EG6 _MMIO(0x11628)
3907#define EG7 _MMIO(0x1162c)
3908#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3909#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3910#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003911#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003912#define CSIPLL0 _MMIO(0x12c10)
3913#define DDRMPLL1 _MMIO(0X12c20)
3914#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003916#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003917#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003919#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3920#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3921#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3922#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3923#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003924
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003925/*
3926 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3927 * 8300) freezing up around GPU hangs. Looks as if even
3928 * scheduling/timer interrupts start misbehaving if the RPS
3929 * EI/thresholds are "bad", leading to a very sluggish or even
3930 * frozen machine.
3931 */
3932#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303933#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303934#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003935#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003936 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303937 INTERVAL_0_833_US(us) : \
3938 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303939 INTERVAL_1_28_US(us))
3940
Akash Goel52530cb2016-04-23 00:05:44 +05303941#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3942#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3943#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003944#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003945 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303946 INTERVAL_0_833_TO_US(interval) : \
3947 INTERVAL_1_33_TO_US(interval)) : \
3948 INTERVAL_1_28_TO_US(interval))
3949
Jesse Barnes585fb112008-07-29 11:54:06 -07003950/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003951 * Logical Context regs
3952 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07003953#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00003954#define CCID_EN BIT(0)
3955#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3956#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003957/*
3958 * Notes on SNB/IVB/VLV context size:
3959 * - Power context is saved elsewhere (LLC or stolen)
3960 * - Ring/execlist context is saved on SNB, not on IVB
3961 * - Extended context size already includes render context size
3962 * - We always need to follow the extended context size.
3963 * SNB BSpec has comments indicating that we should use the
3964 * render context size instead if execlists are disabled, but
3965 * based on empirical testing that's just nonsense.
3966 * - Pipelined/VF state is saved on SNB/IVB respectively
3967 * - GT1 size just indicates how much of render context
3968 * doesn't need saving on GT1
3969 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003970#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003971#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3972#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3973#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3974#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3975#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003976#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003977 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3978 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003979#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003980#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3981#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3982#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3983#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3984#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3985#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003986#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003987 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003988
Zhi Wangc01fc532016-06-16 08:07:02 -04003989enum {
3990 INTEL_ADVANCED_CONTEXT = 0,
3991 INTEL_LEGACY_32B_CONTEXT,
3992 INTEL_ADVANCED_AD_CONTEXT,
3993 INTEL_LEGACY_64B_CONTEXT
3994};
3995
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003996enum {
3997 FAULT_AND_HANG = 0,
3998 FAULT_AND_HALT, /* Debug only */
3999 FAULT_AND_STREAM,
4000 FAULT_AND_CONTINUE /* Unsupported */
4001};
4002
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004003#define GEN8_CTX_VALID (1 << 0)
4004#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4005#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4006#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4007#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004008#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004009
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004010#define GEN8_CTX_ID_SHIFT 32
4011#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004012#define GEN11_SW_CTX_ID_SHIFT 37
4013#define GEN11_SW_CTX_ID_WIDTH 11
4014#define GEN11_ENGINE_CLASS_SHIFT 61
4015#define GEN11_ENGINE_CLASS_WIDTH 3
4016#define GEN11_ENGINE_INSTANCE_SHIFT 48
4017#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004018
4019#define CHV_CLK_CTL1 _MMIO(0x101100)
4020#define VLV_CLK_CTL2 _MMIO(0x101104)
4021#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4022
4023/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004024 * Overlay regs
4025 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004026
4027#define OVADD _MMIO(0x30000)
4028#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004029#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004030#define OGAMC5 _MMIO(0x30010)
4031#define OGAMC4 _MMIO(0x30014)
4032#define OGAMC3 _MMIO(0x30018)
4033#define OGAMC2 _MMIO(0x3001c)
4034#define OGAMC1 _MMIO(0x30020)
4035#define OGAMC0 _MMIO(0x30024)
4036
4037/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004038 * GEN9 clock gating regs
4039 */
4040#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004041#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004042#define PWM2_GATING_DIS (1 << 14)
4043#define PWM1_GATING_DIS (1 << 13)
4044
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004045#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4046#define BXT_GMBUS_GATING_DIS (1 << 14)
4047
Imre Deaked69cd42017-10-02 10:55:57 +03004048#define _CLKGATE_DIS_PSL_A 0x46520
4049#define _CLKGATE_DIS_PSL_B 0x46524
4050#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304051#define DUPS1_GATING_DIS (1 << 15)
4052#define DUPS2_GATING_DIS (1 << 19)
4053#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004054#define DPF_GATING_DIS (1 << 10)
4055#define DPF_RAM_GATING_DIS (1 << 9)
4056#define DPFR_GATING_DIS (1 << 8)
4057
4058#define CLKGATE_DIS_PSL(pipe) \
4059 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4060
Imre Deakd965e7ac2015-12-01 10:23:52 +02004061/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004062 * GEN10 clock gating regs
4063 */
4064#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4065#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004066#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004067#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004068
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004069#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4070#define GWUNIT_CLKGATE_DIS (1 << 16)
4071
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004072#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4073#define VFUNIT_CLKGATE_DIS (1 << 20)
4074
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004075#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4076#define CGPSF_CLKGATE_DIS (1 << 3)
4077
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004078/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004079 * Display engine regs
4080 */
4081
Shuang He8bf1e9f2013-10-15 18:55:27 +01004082/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004083#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004084#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004085/* skl+ source selection */
4086#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4087#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4088#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4089#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4090#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4091#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4092#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4093#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004094/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004095#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4096#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4097#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004098/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004099#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4100#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4101#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4102/* embedded DP port on the north display block, reserved on ivb */
4103#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4104#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004105/* vlv source selection */
4106#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4107#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4108#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4109/* with DP port the pipe source is invalid */
4110#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4111#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4112#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4113/* gen3+ source selection */
4114#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4115#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4116#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4117/* with DP/TV port the pipe source is invalid */
4118#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4119#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4120#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4121#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4122#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4123/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004124#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004125
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004126#define _PIPE_CRC_RES_1_A_IVB 0x60064
4127#define _PIPE_CRC_RES_2_A_IVB 0x60068
4128#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4129#define _PIPE_CRC_RES_4_A_IVB 0x60070
4130#define _PIPE_CRC_RES_5_A_IVB 0x60074
4131
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004132#define _PIPE_CRC_RES_RED_A 0x60060
4133#define _PIPE_CRC_RES_GREEN_A 0x60064
4134#define _PIPE_CRC_RES_BLUE_A 0x60068
4135#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4136#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004137
4138/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004139#define _PIPE_CRC_RES_1_B_IVB 0x61064
4140#define _PIPE_CRC_RES_2_B_IVB 0x61068
4141#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4142#define _PIPE_CRC_RES_4_B_IVB 0x61070
4143#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004145#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4146#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4147#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4148#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4149#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4150#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004152#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4153#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4154#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4155#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4156#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004157
Jesse Barnes585fb112008-07-29 11:54:06 -07004158/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004159#define _HTOTAL_A 0x60000
4160#define _HBLANK_A 0x60004
4161#define _HSYNC_A 0x60008
4162#define _VTOTAL_A 0x6000c
4163#define _VBLANK_A 0x60010
4164#define _VSYNC_A 0x60014
4165#define _PIPEASRC 0x6001c
4166#define _BCLRPAT_A 0x60020
4167#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004168#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004169
4170/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004171#define _HTOTAL_B 0x61000
4172#define _HBLANK_B 0x61004
4173#define _HSYNC_B 0x61008
4174#define _VTOTAL_B 0x6100c
4175#define _VBLANK_B 0x61010
4176#define _VSYNC_B 0x61014
4177#define _PIPEBSRC 0x6101c
4178#define _BCLRPAT_B 0x61020
4179#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004180#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004181
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004182/* DSI 0 timing regs */
4183#define _HTOTAL_DSI0 0x6b000
4184#define _HSYNC_DSI0 0x6b008
4185#define _VTOTAL_DSI0 0x6b00c
4186#define _VSYNC_DSI0 0x6b014
4187#define _VSYNCSHIFT_DSI0 0x6b028
4188
4189/* DSI 1 timing regs */
4190#define _HTOTAL_DSI1 0x6b800
4191#define _HSYNC_DSI1 0x6b808
4192#define _VTOTAL_DSI1 0x6b80c
4193#define _VSYNC_DSI1 0x6b814
4194#define _VSYNCSHIFT_DSI1 0x6b828
4195
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004196#define TRANSCODER_A_OFFSET 0x60000
4197#define TRANSCODER_B_OFFSET 0x61000
4198#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004199#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004200#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004201#define TRANSCODER_DSI0_OFFSET 0x6b000
4202#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004204#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4205#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4206#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4207#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4208#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4209#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4210#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4211#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4212#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4213#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004214
Ben Widawskyed8546a2013-11-04 22:45:05 -08004215/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004216#define HSW_EDP_PSR_BASE 0x64800
4217#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004218#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004219#define EDP_PSR_ENABLE (1 << 31)
4220#define BDW_PSR_SINGLE_FRAME (1 << 30)
4221#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4222#define EDP_PSR_LINK_STANDBY (1 << 27)
4223#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4224#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4225#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4226#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4227#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004228#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004229#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4230#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4231#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004232#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004233#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4234#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4235#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4236#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004237#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004238#define EDP_PSR_TP1_TIME_500us (0 << 4)
4239#define EDP_PSR_TP1_TIME_100us (1 << 4)
4240#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4241#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004242#define EDP_PSR_IDLE_FRAME_SHIFT 0
4243
Daniel Vetterfc340442018-04-05 15:00:23 -07004244/* Bspec claims those aren't shifted but stay at 0x64800 */
4245#define EDP_PSR_IMR _MMIO(0x64834)
4246#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004247#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4248#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4249#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4250#define EDP_PSR_TRANSCODER_C_SHIFT 24
4251#define EDP_PSR_TRANSCODER_B_SHIFT 16
4252#define EDP_PSR_TRANSCODER_A_SHIFT 8
4253#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004254
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004255#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004256#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4257#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4258#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4259#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4260#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004262#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004263
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004264#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004265#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304266#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004267#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4268#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4269#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4270#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4271#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4272#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4273#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4274#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4275#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4276#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4277#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004278#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4279#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4280#define EDP_PSR_STATUS_COUNT_SHIFT 16
4281#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004282#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4283#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4284#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4285#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4286#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004287#define EDP_PSR_STATUS_IDLE_MASK 0xf
4288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004289#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004290#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004291
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004292#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004293#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4294#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4295#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4296#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004297#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004298#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004300#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004301#define EDP_PSR2_ENABLE (1 << 31)
4302#define EDP_SU_TRACK_ENABLE (1 << 30)
4303#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4304#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4305#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4306#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4307#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4308#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4309#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4310#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4311#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304312#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004313#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4314#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004315#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4316#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304317
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004318#define _PSR_EVENT_TRANS_A 0x60848
4319#define _PSR_EVENT_TRANS_B 0x61848
4320#define _PSR_EVENT_TRANS_C 0x62848
4321#define _PSR_EVENT_TRANS_D 0x63848
4322#define _PSR_EVENT_TRANS_EDP 0x6F848
4323#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4324#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4325#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4326#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4327#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4328#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4329#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4330#define PSR_EVENT_MEMORY_UP (1 << 10)
4331#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4332#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4333#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004334#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004335#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4336#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4337#define PSR_EVENT_VBI_ENABLE (1 << 2)
4338#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4339#define PSR_EVENT_PSR_DISABLE (1 << 0)
4340
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004341#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004342#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304343#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004344
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004345#define _PSR2_SU_STATUS_0 0x6F914
4346#define _PSR2_SU_STATUS_1 0x6F918
4347#define _PSR2_SU_STATUS_2 0x6F91C
4348#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4349#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4350#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4351#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4352#define PSR2_SU_STATUS_FRAMES 8
4353
Jesse Barnes585fb112008-07-29 11:54:06 -07004354/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004355#define ADPA _MMIO(0x61100)
4356#define PCH_ADPA _MMIO(0xe1100)
4357#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004358
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004359#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004360#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004361#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004362#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004363#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4364#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004365#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004366#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004367#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004368#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4369#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4370#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4371#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4372#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4373#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4374#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4375#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4376#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4377#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4378#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4379#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4380#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4381#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4382#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4383#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4384#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4385#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4386#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004387#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004388#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004389#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004390#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004391#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004392#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004393#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004394#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004395#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004396#define ADPA_DPMS_MASK (~(3 << 10))
4397#define ADPA_DPMS_ON (0 << 10)
4398#define ADPA_DPMS_SUSPEND (1 << 10)
4399#define ADPA_DPMS_STANDBY (2 << 10)
4400#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004401
Chris Wilson939fe4d2010-10-09 10:33:26 +01004402
Jesse Barnes585fb112008-07-29 11:54:06 -07004403/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004404#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004405#define PORTB_HOTPLUG_INT_EN (1 << 29)
4406#define PORTC_HOTPLUG_INT_EN (1 << 28)
4407#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004408#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4409#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4410#define TV_HOTPLUG_INT_EN (1 << 18)
4411#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004412#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4413 PORTC_HOTPLUG_INT_EN | \
4414 PORTD_HOTPLUG_INT_EN | \
4415 SDVOC_HOTPLUG_INT_EN | \
4416 SDVOB_HOTPLUG_INT_EN | \
4417 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004418#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004419#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4420/* must use period 64 on GM45 according to docs */
4421#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4422#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4423#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4424#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4425#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4426#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4427#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4428#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4429#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4430#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4431#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4432#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004433
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004434#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004435/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004436 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004437 *
4438 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4439 * Please check the detailed lore in the commit message for for experimental
4440 * evidence.
4441 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004442/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4443#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4444#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4445#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4446/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4447#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004448#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004449#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004450#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004451#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4452#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004453#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004454#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4455#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004456#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004457#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4458#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004459/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004460#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4461#define TV_HOTPLUG_INT_STATUS (1 << 10)
4462#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4463#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4464#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4465#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004466#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4467#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4468#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004469#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4470
Chris Wilson084b6122012-05-11 18:01:33 +01004471/* SDVO is different across gen3/4 */
4472#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4473#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004474/*
4475 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4476 * since reality corrobates that they're the same as on gen3. But keep these
4477 * bits here (and the comment!) to help any other lost wanderers back onto the
4478 * right tracks.
4479 */
Chris Wilson084b6122012-05-11 18:01:33 +01004480#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4481#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4482#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4483#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004484#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4485 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4486 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4487 PORTB_HOTPLUG_INT_STATUS | \
4488 PORTC_HOTPLUG_INT_STATUS | \
4489 PORTD_HOTPLUG_INT_STATUS)
4490
Egbert Eiche5868a32013-02-28 04:17:12 -05004491#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4492 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4493 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4494 PORTB_HOTPLUG_INT_STATUS | \
4495 PORTC_HOTPLUG_INT_STATUS | \
4496 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004497
Paulo Zanonic20cd312013-02-19 16:21:45 -03004498/* SDVO and HDMI port control.
4499 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004500#define _GEN3_SDVOB 0x61140
4501#define _GEN3_SDVOC 0x61160
4502#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4503#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004504#define GEN4_HDMIB GEN3_SDVOB
4505#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004506#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4507#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4508#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4509#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004510#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004511#define PCH_HDMIC _MMIO(0xe1150)
4512#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004514#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004515#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004516#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004517#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004518#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4519#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004520#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4521#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4522
Paulo Zanonic20cd312013-02-19 16:21:45 -03004523/* Gen 3 SDVO bits: */
4524#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004525#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004526#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004527#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004528#define SDVO_STALL_SELECT (1 << 29)
4529#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004530/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004531 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004532 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004533 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4534 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004535#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004536#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004537#define SDVO_PHASE_SELECT_MASK (15 << 19)
4538#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4539#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4540#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4541#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4542#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4543#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004544/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004545#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4546 SDVO_INTERRUPT_ENABLE)
4547#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4548
4549/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004550#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004551#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004552#define SDVO_ENCODING_SDVO (0 << 10)
4553#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004554#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4555#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004556#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004557#define SDVO_AUDIO_ENABLE (1 << 6)
4558/* VSYNC/HSYNC bits new with 965, default is to be set */
4559#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4560#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4561
4562/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004563#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004564#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4565
4566/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004567#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004568#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004569#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004570
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004571/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004572#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004573#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004574#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004575
Jesse Barnes585fb112008-07-29 11:54:06 -07004576
4577/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004578#define _DVOA 0x61120
4579#define DVOA _MMIO(_DVOA)
4580#define _DVOB 0x61140
4581#define DVOB _MMIO(_DVOB)
4582#define _DVOC 0x61160
4583#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004584#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004585#define DVO_PIPE_SEL_SHIFT 30
4586#define DVO_PIPE_SEL_MASK (1 << 30)
4587#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004588#define DVO_PIPE_STALL_UNUSED (0 << 28)
4589#define DVO_PIPE_STALL (1 << 28)
4590#define DVO_PIPE_STALL_TV (2 << 28)
4591#define DVO_PIPE_STALL_MASK (3 << 28)
4592#define DVO_USE_VGA_SYNC (1 << 15)
4593#define DVO_DATA_ORDER_I740 (0 << 14)
4594#define DVO_DATA_ORDER_FP (1 << 14)
4595#define DVO_VSYNC_DISABLE (1 << 11)
4596#define DVO_HSYNC_DISABLE (1 << 10)
4597#define DVO_VSYNC_TRISTATE (1 << 9)
4598#define DVO_HSYNC_TRISTATE (1 << 8)
4599#define DVO_BORDER_ENABLE (1 << 7)
4600#define DVO_DATA_ORDER_GBRG (1 << 6)
4601#define DVO_DATA_ORDER_RGGB (0 << 6)
4602#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4603#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4604#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4605#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4606#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4607#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4608#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004609#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004610#define DVOA_SRCDIM _MMIO(0x61124)
4611#define DVOB_SRCDIM _MMIO(0x61144)
4612#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004613#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4614#define DVO_SRCDIM_VERTICAL_SHIFT 0
4615
4616/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004617#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004618/*
4619 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4620 * the DPLL semantics change when the LVDS is assigned to that pipe.
4621 */
4622#define LVDS_PORT_EN (1 << 31)
4623/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004624#define LVDS_PIPE_SEL_SHIFT 30
4625#define LVDS_PIPE_SEL_MASK (1 << 30)
4626#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4627#define LVDS_PIPE_SEL_SHIFT_CPT 29
4628#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4629#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004630/* LVDS dithering flag on 965/g4x platform */
4631#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004632/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4633#define LVDS_VSYNC_POLARITY (1 << 21)
4634#define LVDS_HSYNC_POLARITY (1 << 20)
4635
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004636/* Enable border for unscaled (or aspect-scaled) display */
4637#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004638/*
4639 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4640 * pixel.
4641 */
4642#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4643#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4644#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4645/*
4646 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4647 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4648 * on.
4649 */
4650#define LVDS_A3_POWER_MASK (3 << 6)
4651#define LVDS_A3_POWER_DOWN (0 << 6)
4652#define LVDS_A3_POWER_UP (3 << 6)
4653/*
4654 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4655 * is set.
4656 */
4657#define LVDS_CLKB_POWER_MASK (3 << 4)
4658#define LVDS_CLKB_POWER_DOWN (0 << 4)
4659#define LVDS_CLKB_POWER_UP (3 << 4)
4660/*
4661 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4662 * setting for whether we are in dual-channel mode. The B3 pair will
4663 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4664 */
4665#define LVDS_B0B3_POWER_MASK (3 << 2)
4666#define LVDS_B0B3_POWER_DOWN (0 << 2)
4667#define LVDS_B0B3_POWER_UP (3 << 2)
4668
David Härdeman3c17fe42010-09-24 21:44:32 +02004669/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004670#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004671/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004672 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4673 * of the infoframe structure specified by CEA-861. */
4674#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004675#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004676#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004677#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004678/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004679#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004680#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004681#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004682#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004683#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4684#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004685#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004686#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4687#define VIDEO_DIP_SELECT_AVI (0 << 19)
4688#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004689#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004690#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004691#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004692#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4693#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4694#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004695#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004696/* HSW and later: */
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004697#define DRM_DIP_ENABLE (1 << 28)
4698#define PSR_VSC_BIT_7_SET (1 << 27)
4699#define VSC_SELECT_MASK (0x3 << 25)
4700#define VSC_SELECT_SHIFT 25
4701#define VSC_DIP_HW_HEA_DATA (0 << 25)
4702#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4703#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4704#define VSC_DIP_SW_HEA_DATA (3 << 25)
4705#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004706#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4707#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004708#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004709#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4710#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004711#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004712
Jesse Barnes585fb112008-07-29 11:54:06 -07004713/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004714#define PPS_BASE 0x61200
4715#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4716#define PCH_PPS_BASE 0xC7200
4717
4718#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4719 PPS_BASE + (reg) + \
4720 (pps_idx) * 0x100)
4721
4722#define _PP_STATUS 0x61200
4723#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004724#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004725
4726#define _PP_CONTROL_1 0xc7204
4727#define _PP_CONTROL_2 0xc7304
4728#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4729 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004730#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004731#define VDD_OVERRIDE_FORCE REG_BIT(3)
4732#define BACKLIGHT_ENABLE REG_BIT(2)
4733#define PWR_DOWN_ON_RESET REG_BIT(1)
4734#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004735/*
4736 * Indicates that all dependencies of the panel are on:
4737 *
4738 * - PLL enabled
4739 * - pipe enabled
4740 * - LVDS/DVOB/DVOC on
4741 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004742#define PP_READY REG_BIT(30)
4743#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004744#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4745#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4746#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004747#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4748#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004749#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4750#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4751#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4752#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4753#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4754#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4755#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4756#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4757#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004758
4759#define _PP_CONTROL 0x61204
4760#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004761#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004762#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004763#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004764#define EDP_FORCE_VDD REG_BIT(3)
4765#define EDP_BLC_ENABLE REG_BIT(2)
4766#define PANEL_POWER_RESET REG_BIT(1)
4767#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004768
4769#define _PP_ON_DELAYS 0x61208
4770#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004771#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004772#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4773#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4774#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4775#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4776#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004777#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004778#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004779
4780#define _PP_OFF_DELAYS 0x6120C
4781#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004782#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004783#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004784
4785#define _PP_DIVISOR 0x61210
4786#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004787#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004788#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004789
4790/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004791#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004792#define PFIT_ENABLE (1 << 31)
4793#define PFIT_PIPE_MASK (3 << 29)
4794#define PFIT_PIPE_SHIFT 29
4795#define VERT_INTERP_DISABLE (0 << 10)
4796#define VERT_INTERP_BILINEAR (1 << 10)
4797#define VERT_INTERP_MASK (3 << 10)
4798#define VERT_AUTO_SCALE (1 << 9)
4799#define HORIZ_INTERP_DISABLE (0 << 6)
4800#define HORIZ_INTERP_BILINEAR (1 << 6)
4801#define HORIZ_INTERP_MASK (3 << 6)
4802#define HORIZ_AUTO_SCALE (1 << 5)
4803#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004804#define PFIT_FILTER_FUZZY (0 << 24)
4805#define PFIT_SCALING_AUTO (0 << 26)
4806#define PFIT_SCALING_PROGRAMMED (1 << 26)
4807#define PFIT_SCALING_PILLAR (2 << 26)
4808#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004809#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004810/* Pre-965 */
4811#define PFIT_VERT_SCALE_SHIFT 20
4812#define PFIT_VERT_SCALE_MASK 0xfff00000
4813#define PFIT_HORIZ_SCALE_SHIFT 4
4814#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4815/* 965+ */
4816#define PFIT_VERT_SCALE_SHIFT_965 16
4817#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4818#define PFIT_HORIZ_SCALE_SHIFT_965 0
4819#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4820
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004821#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004822
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004823#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4824#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004825#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4826 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004827
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004828#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4829#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004830#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4831 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004832
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004833#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4834#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004835#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4836 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004837
Jesse Barnes585fb112008-07-29 11:54:06 -07004838/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004839#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004840#define BLM_PWM_ENABLE (1 << 31)
4841#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4842#define BLM_PIPE_SELECT (1 << 29)
4843#define BLM_PIPE_SELECT_IVB (3 << 29)
4844#define BLM_PIPE_A (0 << 29)
4845#define BLM_PIPE_B (1 << 29)
4846#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004847#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4848#define BLM_TRANSCODER_B BLM_PIPE_B
4849#define BLM_TRANSCODER_C BLM_PIPE_C
4850#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004851#define BLM_PIPE(pipe) ((pipe) << 29)
4852#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4853#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4854#define BLM_PHASE_IN_ENABLE (1 << 25)
4855#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4856#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4857#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4858#define BLM_PHASE_IN_COUNT_SHIFT (8)
4859#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4860#define BLM_PHASE_IN_INCR_SHIFT (0)
4861#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004862#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004863/*
4864 * This is the most significant 15 bits of the number of backlight cycles in a
4865 * complete cycle of the modulated backlight control.
4866 *
4867 * The actual value is this field multiplied by two.
4868 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004869#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4870#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4871#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004872/*
4873 * This is the number of cycles out of the backlight modulation cycle for which
4874 * the backlight is on.
4875 *
4876 * This field must be no greater than the number of cycles in the complete
4877 * backlight modulation cycle.
4878 */
4879#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4880#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004881#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4882#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004883
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004884#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004885#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004886
Daniel Vetter7cf41602012-06-05 10:07:09 +02004887/* New registers for PCH-split platforms. Safe where new bits show up, the
4888 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004889#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4890#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004892#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004893
Daniel Vetter7cf41602012-06-05 10:07:09 +02004894/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4895 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004896#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004897#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004898#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4899#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004900#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004901
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004902#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004903#define UTIL_PIN_ENABLE (1 << 31)
4904
Sunil Kamath022e4e52015-09-30 22:34:57 +05304905#define UTIL_PIN_PIPE(x) ((x) << 29)
4906#define UTIL_PIN_PIPE_MASK (3 << 29)
4907#define UTIL_PIN_MODE_PWM (1 << 24)
4908#define UTIL_PIN_MODE_MASK (0xf << 24)
4909#define UTIL_PIN_POLARITY (1 << 22)
4910
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304911/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304912#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304913#define BXT_BLC_PWM_ENABLE (1 << 31)
4914#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304915#define _BXT_BLC_PWM_FREQ1 0xC8254
4916#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304917
Sunil Kamath022e4e52015-09-30 22:34:57 +05304918#define _BXT_BLC_PWM_CTL2 0xC8350
4919#define _BXT_BLC_PWM_FREQ2 0xC8354
4920#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004922#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304923 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004924#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304925 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004926#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304927 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004929#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004930#define PCH_GTC_ENABLE (1 << 31)
4931
Jesse Barnes585fb112008-07-29 11:54:06 -07004932/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004933#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004934/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004935# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004936/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004937# define TV_ENC_PIPE_SEL_SHIFT 30
4938# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4939# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004940/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004941# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004942/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004943# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004944/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004945# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004946/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004947# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4948# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004949/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004950# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004951/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004952# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004953/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004954# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004955/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004956# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004957/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004958# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004959# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004961# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004962/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004963# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004964/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004965# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004966/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004967# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004968/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004969 * Enables a fix for the 915GM only.
4970 *
4971 * Not sure what it does.
4972 */
4973# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004974/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004975# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004976# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004977/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004978# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004979/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004980# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004981/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004983/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004984# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004985/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004986# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004987/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004988# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004989/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004990# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004991/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004992# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004993/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004994# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004995/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004996 * This test mode forces the DACs to 50% of full output.
4997 *
4998 * This is used for load detection in combination with TVDAC_SENSE_MASK
4999 */
5000# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5001# define TV_TEST_MODE_MASK (7 << 0)
5002
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005003#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005004# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005006 * Reports that DAC state change logic has reported change (RO).
5007 *
5008 * This gets cleared when TV_DAC_STATE_EN is cleared
5009*/
5010# define TVDAC_STATE_CHG (1 << 31)
5011# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005012/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005013# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005014/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005015# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005016/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005017# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005018/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005019 * Enables DAC state detection logic, for load-based TV detection.
5020 *
5021 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5022 * to off, for load detection to work.
5023 */
5024# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005025/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005026# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005027/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005028# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005029/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005030# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005031/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005032# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005033/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005034# define ENC_TVDAC_SLEW_FAST (1 << 6)
5035# define DAC_A_1_3_V (0 << 4)
5036# define DAC_A_1_1_V (1 << 4)
5037# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005038# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005039# define DAC_B_1_3_V (0 << 2)
5040# define DAC_B_1_1_V (1 << 2)
5041# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005042# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005043# define DAC_C_1_3_V (0 << 0)
5044# define DAC_C_1_1_V (1 << 0)
5045# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005046# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005047
Ville Syrjälä646b4262014-04-25 20:14:30 +03005048/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005049 * CSC coefficients are stored in a floating point format with 9 bits of
5050 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5051 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5052 * -1 (0x3) being the only legal negative value.
5053 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005054#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005055# define TV_RY_MASK 0x07ff0000
5056# define TV_RY_SHIFT 16
5057# define TV_GY_MASK 0x00000fff
5058# define TV_GY_SHIFT 0
5059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005060#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005061# define TV_BY_MASK 0x07ff0000
5062# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005063/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005064 * Y attenuation for component video.
5065 *
5066 * Stored in 1.9 fixed point.
5067 */
5068# define TV_AY_MASK 0x000003ff
5069# define TV_AY_SHIFT 0
5070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005071#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005072# define TV_RU_MASK 0x07ff0000
5073# define TV_RU_SHIFT 16
5074# define TV_GU_MASK 0x000007ff
5075# define TV_GU_SHIFT 0
5076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005077#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005078# define TV_BU_MASK 0x07ff0000
5079# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005080/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005081 * U attenuation for component video.
5082 *
5083 * Stored in 1.9 fixed point.
5084 */
5085# define TV_AU_MASK 0x000003ff
5086# define TV_AU_SHIFT 0
5087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005088#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005089# define TV_RV_MASK 0x0fff0000
5090# define TV_RV_SHIFT 16
5091# define TV_GV_MASK 0x000007ff
5092# define TV_GV_SHIFT 0
5093
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005094#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005095# define TV_BV_MASK 0x07ff0000
5096# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005097/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005098 * V attenuation for component video.
5099 *
5100 * Stored in 1.9 fixed point.
5101 */
5102# define TV_AV_MASK 0x000007ff
5103# define TV_AV_SHIFT 0
5104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005105#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005106/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005107# define TV_BRIGHTNESS_MASK 0xff000000
5108# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005109/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005110# define TV_CONTRAST_MASK 0x00ff0000
5111# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005112/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005113# define TV_SATURATION_MASK 0x0000ff00
5114# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005116# define TV_HUE_MASK 0x000000ff
5117# define TV_HUE_SHIFT 0
5118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005119#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005120/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005121# define TV_BLACK_LEVEL_MASK 0x01ff0000
5122# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005124# define TV_BLANK_LEVEL_MASK 0x000001ff
5125# define TV_BLANK_LEVEL_SHIFT 0
5126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005127#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005128/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005129# define TV_HSYNC_END_MASK 0x1fff0000
5130# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005131/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005132# define TV_HTOTAL_MASK 0x00001fff
5133# define TV_HTOTAL_SHIFT 0
5134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005135#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005136/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005137# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005138/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005139# define TV_HBURST_START_SHIFT 16
5140# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005141/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005142# define TV_HBURST_LEN_SHIFT 0
5143# define TV_HBURST_LEN_MASK 0x0001fff
5144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005145#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005146/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005147# define TV_HBLANK_END_SHIFT 16
5148# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_HBLANK_START_SHIFT 0
5151# define TV_HBLANK_START_MASK 0x0001fff
5152
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005153#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005154/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005155# define TV_NBR_END_SHIFT 16
5156# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005157/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005158# define TV_VI_END_F1_SHIFT 8
5159# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005160/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005161# define TV_VI_END_F2_SHIFT 0
5162# define TV_VI_END_F2_MASK 0x0000003f
5163
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005164#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005165/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005166# define TV_VSYNC_LEN_MASK 0x07ff0000
5167# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005168/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005169 * number of half lines.
5170 */
5171# define TV_VSYNC_START_F1_MASK 0x00007f00
5172# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005173/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005174 * Offset of the start of vsync in field 2, measured in one less than the
5175 * number of half lines.
5176 */
5177# define TV_VSYNC_START_F2_MASK 0x0000007f
5178# define TV_VSYNC_START_F2_SHIFT 0
5179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005180#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005182# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005183/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005184# define TV_VEQ_LEN_MASK 0x007f0000
5185# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005186/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005187 * the number of half lines.
5188 */
5189# define TV_VEQ_START_F1_MASK 0x0007f00
5190# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005191/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005192 * Offset of the start of equalization in field 2, measured in one less than
5193 * the number of half lines.
5194 */
5195# define TV_VEQ_START_F2_MASK 0x000007f
5196# define TV_VEQ_START_F2_SHIFT 0
5197
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005198#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005199/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005200 * Offset to start of vertical colorburst, measured in one less than the
5201 * number of lines from vertical start.
5202 */
5203# define TV_VBURST_START_F1_MASK 0x003f0000
5204# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005205/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005206 * Offset to the end of vertical colorburst, measured in one less than the
5207 * number of lines from the start of NBR.
5208 */
5209# define TV_VBURST_END_F1_MASK 0x000000ff
5210# define TV_VBURST_END_F1_SHIFT 0
5211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005212#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005213/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005214 * Offset to start of vertical colorburst, measured in one less than the
5215 * number of lines from vertical start.
5216 */
5217# define TV_VBURST_START_F2_MASK 0x003f0000
5218# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005219/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005220 * Offset to the end of vertical colorburst, measured in one less than the
5221 * number of lines from the start of NBR.
5222 */
5223# define TV_VBURST_END_F2_MASK 0x000000ff
5224# define TV_VBURST_END_F2_SHIFT 0
5225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005226#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005227/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005228 * Offset to start of vertical colorburst, measured in one less than the
5229 * number of lines from vertical start.
5230 */
5231# define TV_VBURST_START_F3_MASK 0x003f0000
5232# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005233/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005234 * Offset to the end of vertical colorburst, measured in one less than the
5235 * number of lines from the start of NBR.
5236 */
5237# define TV_VBURST_END_F3_MASK 0x000000ff
5238# define TV_VBURST_END_F3_SHIFT 0
5239
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005240#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005241/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005242 * Offset to start of vertical colorburst, measured in one less than the
5243 * number of lines from vertical start.
5244 */
5245# define TV_VBURST_START_F4_MASK 0x003f0000
5246# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005247/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005248 * Offset to the end of vertical colorburst, measured in one less than the
5249 * number of lines from the start of NBR.
5250 */
5251# define TV_VBURST_END_F4_MASK 0x000000ff
5252# define TV_VBURST_END_F4_SHIFT 0
5253
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005254#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005255/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005256# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005257/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005258# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005259/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005260# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005261/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005262# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005263/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005264# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005265/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005266# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005267/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005268# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005269/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005270# define TV_BURST_LEVEL_MASK 0x00ff0000
5271# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005272/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005273# define TV_SCDDA1_INC_MASK 0x00000fff
5274# define TV_SCDDA1_INC_SHIFT 0
5275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005276#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005277/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005278# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5279# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005280/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005281# define TV_SCDDA2_INC_MASK 0x00007fff
5282# define TV_SCDDA2_INC_SHIFT 0
5283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005284#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005285/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005286# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5287# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005288/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005289# define TV_SCDDA3_INC_MASK 0x00007fff
5290# define TV_SCDDA3_INC_SHIFT 0
5291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005292#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005293/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005294# define TV_XPOS_MASK 0x1fff0000
5295# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005296/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005297# define TV_YPOS_MASK 0x00000fff
5298# define TV_YPOS_SHIFT 0
5299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005300#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005301/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005302# define TV_XSIZE_MASK 0x1fff0000
5303# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005304/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005305 * Vertical size of the display window, measured in pixels.
5306 *
5307 * Must be even for interlaced modes.
5308 */
5309# define TV_YSIZE_MASK 0x00000fff
5310# define TV_YSIZE_SHIFT 0
5311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005312#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005313/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005314 * Enables automatic scaling calculation.
5315 *
5316 * If set, the rest of the registers are ignored, and the calculated values can
5317 * be read back from the register.
5318 */
5319# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005320/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005321 * Disables the vertical filter.
5322 *
5323 * This is required on modes more than 1024 pixels wide */
5324# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005325/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005326# define TV_VADAPT (1 << 28)
5327# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005328/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005329# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005330/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005331# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005332/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005333# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005334/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005335 * Sets the horizontal scaling factor.
5336 *
5337 * This should be the fractional part of the horizontal scaling factor divided
5338 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5339 *
5340 * (src width - 1) / ((oversample * dest width) - 1)
5341 */
5342# define TV_HSCALE_FRAC_MASK 0x00003fff
5343# define TV_HSCALE_FRAC_SHIFT 0
5344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005345#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005346/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005347 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5348 *
5349 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5350 */
5351# define TV_VSCALE_INT_MASK 0x00038000
5352# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005353/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005354 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5355 *
5356 * \sa TV_VSCALE_INT_MASK
5357 */
5358# define TV_VSCALE_FRAC_MASK 0x00007fff
5359# define TV_VSCALE_FRAC_SHIFT 0
5360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005361#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005362/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005363 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5364 *
5365 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5366 *
5367 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5368 */
5369# define TV_VSCALE_IP_INT_MASK 0x00038000
5370# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005371/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005372 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5373 *
5374 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5375 *
5376 * \sa TV_VSCALE_IP_INT_MASK
5377 */
5378# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5379# define TV_VSCALE_IP_FRAC_SHIFT 0
5380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005381#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005382# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005383/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005384 * Specifies which field to send the CC data in.
5385 *
5386 * CC data is usually sent in field 0.
5387 */
5388# define TV_CC_FID_MASK (1 << 27)
5389# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005390/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005391# define TV_CC_HOFF_MASK 0x03ff0000
5392# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005393/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005394# define TV_CC_LINE_MASK 0x0000003f
5395# define TV_CC_LINE_SHIFT 0
5396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005397#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005398# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005399/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005400# define TV_CC_DATA_2_MASK 0x007f0000
5401# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005402/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005403# define TV_CC_DATA_1_MASK 0x0000007f
5404# define TV_CC_DATA_1_SHIFT 0
5405
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005406#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5407#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5408#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5409#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005410
Keith Packard040d87f2009-05-30 20:42:33 -07005411/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005412#define DP_A _MMIO(0x64000) /* eDP */
5413#define DP_B _MMIO(0x64100)
5414#define DP_C _MMIO(0x64200)
5415#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005417#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5418#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5419#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005420
Keith Packard040d87f2009-05-30 20:42:33 -07005421#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005422#define DP_PIPE_SEL_SHIFT 30
5423#define DP_PIPE_SEL_MASK (1 << 30)
5424#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5425#define DP_PIPE_SEL_SHIFT_IVB 29
5426#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5427#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5428#define DP_PIPE_SEL_SHIFT_CHV 16
5429#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5430#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005431
Keith Packard040d87f2009-05-30 20:42:33 -07005432/* Link training mode - select a suitable mode for each stage */
5433#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5434#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5435#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5436#define DP_LINK_TRAIN_OFF (3 << 28)
5437#define DP_LINK_TRAIN_MASK (3 << 28)
5438#define DP_LINK_TRAIN_SHIFT 28
5439
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005440/* CPT Link training mode */
5441#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5442#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5443#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5444#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5445#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5446#define DP_LINK_TRAIN_SHIFT_CPT 8
5447
Keith Packard040d87f2009-05-30 20:42:33 -07005448/* Signal voltages. These are mostly controlled by the other end */
5449#define DP_VOLTAGE_0_4 (0 << 25)
5450#define DP_VOLTAGE_0_6 (1 << 25)
5451#define DP_VOLTAGE_0_8 (2 << 25)
5452#define DP_VOLTAGE_1_2 (3 << 25)
5453#define DP_VOLTAGE_MASK (7 << 25)
5454#define DP_VOLTAGE_SHIFT 25
5455
5456/* Signal pre-emphasis levels, like voltages, the other end tells us what
5457 * they want
5458 */
5459#define DP_PRE_EMPHASIS_0 (0 << 22)
5460#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5461#define DP_PRE_EMPHASIS_6 (2 << 22)
5462#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5463#define DP_PRE_EMPHASIS_MASK (7 << 22)
5464#define DP_PRE_EMPHASIS_SHIFT 22
5465
5466/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005467#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005468#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005469#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005470
5471/* Mystic DPCD version 1.1 special mode */
5472#define DP_ENHANCED_FRAMING (1 << 18)
5473
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005474/* eDP */
5475#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005476#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005477#define DP_PLL_FREQ_MASK (3 << 16)
5478
Ville Syrjälä646b4262014-04-25 20:14:30 +03005479/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005480#define DP_PORT_REVERSAL (1 << 15)
5481
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005482/* eDP */
5483#define DP_PLL_ENABLE (1 << 14)
5484
Ville Syrjälä646b4262014-04-25 20:14:30 +03005485/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005486#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5487
5488#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005489#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005490
Ville Syrjälä646b4262014-04-25 20:14:30 +03005491/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005492#define DP_COLOR_RANGE_16_235 (1 << 8)
5493
Ville Syrjälä646b4262014-04-25 20:14:30 +03005494/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005495#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5496
Ville Syrjälä646b4262014-04-25 20:14:30 +03005497/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005498#define DP_SYNC_VS_HIGH (1 << 4)
5499#define DP_SYNC_HS_HIGH (1 << 3)
5500
Ville Syrjälä646b4262014-04-25 20:14:30 +03005501/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005502#define DP_DETECTED (1 << 2)
5503
Ville Syrjälä646b4262014-04-25 20:14:30 +03005504/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005505 * signal sink for DDC etc. Max packet size supported
5506 * is 20 bytes in each direction, hence the 5 fixed
5507 * data registers
5508 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005509#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5510#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5511#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5512#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5513#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5514#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005515
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005516#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5517#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5518#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5519#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5520#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5521#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005522
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005523#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5524#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5525#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5526#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5527#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5528#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005529
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005530#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5531#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5532#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5533#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5534#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5535#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005536
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005537#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5538#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5539#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5540#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5541#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5542#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005543
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005544#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5545#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5546#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5547#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5548#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5549#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005550
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005551#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5552#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005553
5554#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5555#define DP_AUX_CH_CTL_DONE (1 << 30)
5556#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5557#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5558#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5559#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5560#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005561#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005562#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5563#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5564#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5565#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5566#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5567#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5568#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5569#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5570#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5571#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5572#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5573#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5574#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305575#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5576#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5577#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005578#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005579#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305580#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005581#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005582
5583/*
5584 * Computing GMCH M and N values for the Display Port link
5585 *
5586 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5587 *
5588 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5589 *
5590 * The GMCH value is used internally
5591 *
5592 * bytes_per_pixel is the number of bytes coming out of the plane,
5593 * which is after the LUTs, so we want the bytes for our color format.
5594 * For our current usage, this is always 3, one byte for R, G and B.
5595 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005596#define _PIPEA_DATA_M_G4X 0x70050
5597#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005598
5599/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005600#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005601#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005602#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005603
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005604#define DATA_LINK_M_N_MASK (0xffffff)
5605#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005606
Daniel Vettere3b95f12013-05-03 11:49:49 +02005607#define _PIPEA_DATA_N_G4X 0x70054
5608#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005609#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5610
5611/*
5612 * Computing Link M and N values for the Display Port link
5613 *
5614 * Link M / N = pixel_clock / ls_clk
5615 *
5616 * (the DP spec calls pixel_clock the 'strm_clk')
5617 *
5618 * The Link value is transmitted in the Main Stream
5619 * Attributes and VB-ID.
5620 */
5621
Daniel Vettere3b95f12013-05-03 11:49:49 +02005622#define _PIPEA_LINK_M_G4X 0x70060
5623#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005624#define PIPEA_DP_LINK_M_MASK (0xffffff)
5625
Daniel Vettere3b95f12013-05-03 11:49:49 +02005626#define _PIPEA_LINK_N_G4X 0x70064
5627#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005628#define PIPEA_DP_LINK_N_MASK (0xffffff)
5629
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005630#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5631#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5632#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5633#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005634
Jesse Barnes585fb112008-07-29 11:54:06 -07005635/* Display & cursor control */
5636
5637/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005638#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005639#define DSL_LINEMASK_GEN2 0x00000fff
5640#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005641#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005642#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005643#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005644#define PIPECONF_DOUBLE_WIDE (1 << 30)
5645#define I965_PIPECONF_ACTIVE (1 << 30)
5646#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5647#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005648#define PIPECONF_SINGLE_WIDE 0
5649#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005650#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005651#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005652#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5653#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5654#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5655#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5656#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5657#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5658#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5659#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005660#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005661#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005662/* Note that pre-gen3 does not support interlaced display directly. Panel
5663 * fitting must be disabled on pre-ilk for interlaced. */
5664#define PIPECONF_PROGRESSIVE (0 << 21)
5665#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5666#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5667#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5668#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5669/* Ironlake and later have a complete new set of values for interlaced. PFIT
5670 * means panel fitter required, PF means progressive fetch, DBL means power
5671 * saving pixel doubling. */
5672#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5673#define PIPECONF_INTERLACED_ILK (3 << 21)
5674#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5675#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005676#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305677#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005678#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305679#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005680#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005681#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005682#define PIPECONF_8BPC (0 << 5)
5683#define PIPECONF_10BPC (1 << 5)
5684#define PIPECONF_6BPC (2 << 5)
5685#define PIPECONF_12BPC (3 << 5)
5686#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005687#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005688#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5689#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5690#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5691#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005692#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005693#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5694#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5695#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5696#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5697#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5698#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5699#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5700#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5701#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5702#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5703#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5704#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5705#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5706#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5707#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5708#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5709#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5710#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5711#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5712#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5713#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5714#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5715#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5716#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5717#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5718#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5719#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5720#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5721#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5722#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5723#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5724#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5725#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5726#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5727#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5728#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5729#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5730#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5731#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5732#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5733#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5734#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5735#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5736#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5737#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5738#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005739
Imre Deak755e9012014-02-10 18:42:47 +02005740#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5741#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5742
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005743#define PIPE_A_OFFSET 0x70000
5744#define PIPE_B_OFFSET 0x71000
5745#define PIPE_C_OFFSET 0x72000
5746#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005747/*
5748 * There's actually no pipe EDP. Some pipe registers have
5749 * simply shifted from the pipe to the transcoder, while
5750 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5751 * to access such registers in transcoder EDP.
5752 */
5753#define PIPE_EDP_OFFSET 0x7f000
5754
Madhav Chauhan372610f2018-10-15 17:28:04 +03005755/* ICL DSI 0 and 1 */
5756#define PIPE_DSI0_OFFSET 0x7b000
5757#define PIPE_DSI1_OFFSET 0x7b800
5758
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005759#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5760#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5761#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5762#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5763#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005764
Ville Syrjäläe2625682019-04-01 23:02:29 +03005765#define _PIPEAGCMAX 0x70010
5766#define _PIPEBGCMAX 0x71010
5767#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5768
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005769#define _PIPE_MISC_A 0x70030
5770#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005771#define PIPEMISC_YUV420_ENABLE (1 << 27)
5772#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
Ville Syrjälä09b25812019-04-12 21:30:09 +03005773#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005774#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5775#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5776#define PIPEMISC_DITHER_8_BPC (0 << 5)
5777#define PIPEMISC_DITHER_10_BPC (1 << 5)
5778#define PIPEMISC_DITHER_6_BPC (2 << 5)
5779#define PIPEMISC_DITHER_12_BPC (3 << 5)
5780#define PIPEMISC_DITHER_ENABLE (1 << 4)
5781#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5782#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005783#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005784
Matt Roperc0550302019-01-30 10:51:20 -08005785/* Skylake+ pipe bottom (background) color */
5786#define _SKL_BOTTOM_COLOR_A 0x70034
5787#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5788#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5789#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005791#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005792#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5793#define PIPEB_HLINE_INT_EN (1 << 28)
5794#define PIPEB_VBLANK_INT_EN (1 << 27)
5795#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5796#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5797#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5798#define PIPE_PSR_INT_EN (1 << 22)
5799#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5800#define PIPEA_HLINE_INT_EN (1 << 20)
5801#define PIPEA_VBLANK_INT_EN (1 << 19)
5802#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5803#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5804#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5805#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5806#define PIPEC_HLINE_INT_EN (1 << 12)
5807#define PIPEC_VBLANK_INT_EN (1 << 11)
5808#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5809#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5810#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005812#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005813#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5814#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5815#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5816#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5817#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5818#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5819#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5820#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5821#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5822#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5823#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5824#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005825#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005826#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005827#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5828#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5829#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5830#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5831#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5832#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5833#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5834#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5835#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5836#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5837#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5838#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005839#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005840#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005841
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005842#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005843#define DSPARB_CSTART_MASK (0x7f << 7)
5844#define DSPARB_CSTART_SHIFT 7
5845#define DSPARB_BSTART_MASK (0x7f)
5846#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005847#define DSPARB_BEND_SHIFT 9 /* on 855 */
5848#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005849#define DSPARB_SPRITEA_SHIFT_VLV 0
5850#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5851#define DSPARB_SPRITEB_SHIFT_VLV 8
5852#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5853#define DSPARB_SPRITEC_SHIFT_VLV 16
5854#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5855#define DSPARB_SPRITED_SHIFT_VLV 24
5856#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005857#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005858#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5859#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5860#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5861#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5862#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5863#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5864#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5865#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5866#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5867#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5868#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5869#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005870#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005871#define DSPARB_SPRITEE_SHIFT_VLV 0
5872#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5873#define DSPARB_SPRITEF_SHIFT_VLV 8
5874#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005875
Ville Syrjälä0a560672014-06-11 16:51:18 +03005876/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005877#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005878#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005879#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005880#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005881#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005882#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005883#define DSPFW_PLANEB_MASK (0x7f << 8)
5884#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005885#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005886#define DSPFW_PLANEA_MASK (0x7f << 0)
5887#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005888#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005889#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005890#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005891#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005892#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005893#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005894#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005895#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5896#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005897#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005898#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005899#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005900#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005901#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005902#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5903#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005904#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005905#define DSPFW_HPLL_SR_EN (1 << 31)
5906#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005907#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005908#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005909#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005910#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005911#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005912#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005913
5914/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005915#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005916#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005917#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005918#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005919#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005920#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005921#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005922#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005923#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005924#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005925#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005926#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005927#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005928#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005929#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005930#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005931#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005932#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005933#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005934#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5935#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005936#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005937#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005938#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005939#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005940#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005941#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005942#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005943#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005944#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005945#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005946#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005947#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005948#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005949#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005950#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005951#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005952#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005953#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005954#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005955#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005956#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005957#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005958#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005959#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005960#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005961#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005962
5963/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005964#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005965#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005966#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005967#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005968#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005969#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005970#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005971#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005972#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005973#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005974#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005975#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005976#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005977#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005978#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005979#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005980#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005981#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005982#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005983#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005984#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005985#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005986#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005987#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005988#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005989#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005990#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005991#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005992#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005993#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005994#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005995#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005996#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005997#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005998#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005999#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006000#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006001#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006002#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006003#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006004#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006005#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006006
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006007/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006008#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006009#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006010#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006011#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006012#define DDL_PRECISION_HIGH (1 << 7)
6013#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306014#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006016#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006017#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6018#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006019
Ville Syrjäläc2317752016-03-15 16:39:56 +02006020#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006021#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006022
Shaohua Li7662c8b2009-06-26 11:23:55 +08006023/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006024#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006025#define I915_FIFO_LINE_SIZE 64
6026#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006027
Jesse Barnesceb04242012-03-28 13:39:22 -07006028#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006029#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006030#define I965_FIFO_SIZE 512
6031#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006032#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006033#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006034#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006035
Jesse Barnesceb04242012-03-28 13:39:22 -07006036#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006037#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006038#define I915_MAX_WM 0x3f
6039
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006040#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6041#define PINEVIEW_FIFO_LINE_SIZE 64
6042#define PINEVIEW_MAX_WM 0x1ff
6043#define PINEVIEW_DFT_WM 0x3f
6044#define PINEVIEW_DFT_HPLLOFF_WM 0
6045#define PINEVIEW_GUARD_WM 10
6046#define PINEVIEW_CURSOR_FIFO 64
6047#define PINEVIEW_CURSOR_MAX_WM 0x3f
6048#define PINEVIEW_CURSOR_DFT_WM 0
6049#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006050
Jesse Barnesceb04242012-03-28 13:39:22 -07006051#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006052#define I965_CURSOR_FIFO 64
6053#define I965_CURSOR_MAX_WM 32
6054#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006055
Pradeep Bhatfae12672014-11-04 17:06:39 +00006056/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006057#define _CUR_WM_A_0 0x70140
6058#define _CUR_WM_B_0 0x71140
6059#define _PLANE_WM_1_A_0 0x70240
6060#define _PLANE_WM_1_B_0 0x71240
6061#define _PLANE_WM_2_A_0 0x70340
6062#define _PLANE_WM_2_B_0 0x71340
6063#define _PLANE_WM_TRANS_1_A_0 0x70268
6064#define _PLANE_WM_TRANS_1_B_0 0x71268
6065#define _PLANE_WM_TRANS_2_A_0 0x70368
6066#define _PLANE_WM_TRANS_2_B_0 0x71368
6067#define _CUR_WM_TRANS_A_0 0x70168
6068#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006069#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006070#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006071#define PLANE_WM_LINES_SHIFT 14
6072#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006073#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006074
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006075#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006076#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6077#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006078
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006079#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6080#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006081#define _PLANE_WM_BASE(pipe, plane) \
6082 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6083#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006084 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006085#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006086 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006087#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006088 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006089#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006090 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006091
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006092/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006093#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006094#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006095#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006096#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006097#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006098#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006100#define WM0_PIPEB_ILK _MMIO(0x45104)
6101#define WM0_PIPEC_IVB _MMIO(0x45200)
6102#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006103#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006104#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006105#define WM1_LP_LATENCY_MASK (0x7f << 24)
6106#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006107#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006108#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006109#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006110#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006111#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006112#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006113#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006114#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006115#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006116#define WM1S_LP_ILK _MMIO(0x45120)
6117#define WM2S_LP_IVB _MMIO(0x45124)
6118#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006119#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006120
Paulo Zanonicca32e92013-05-31 11:45:06 -03006121#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6122 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6123 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6124
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006125/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006126#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006127#define MLTR_WM1_SHIFT 0
6128#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006129/* the unit of memory self-refresh latency time is 0.5us */
6130#define ILK_SRLT_MASK 0x3f
6131
Yuanhan Liu13982612010-12-15 15:42:31 +08006132
6133/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006134#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006135#define SSKPD_WM_MASK 0x3f
6136#define SSKPD_WM0_SHIFT 0
6137#define SSKPD_WM1_SHIFT 8
6138#define SSKPD_WM2_SHIFT 16
6139#define SSKPD_WM3_SHIFT 24
6140
Jesse Barnes585fb112008-07-29 11:54:06 -07006141/*
6142 * The two pipe frame counter registers are not synchronized, so
6143 * reading a stable value is somewhat tricky. The following code
6144 * should work:
6145 *
6146 * do {
6147 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6148 * PIPE_FRAME_HIGH_SHIFT;
6149 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6150 * PIPE_FRAME_LOW_SHIFT);
6151 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6152 * PIPE_FRAME_HIGH_SHIFT);
6153 * } while (high1 != high2);
6154 * frame = (high1 << 8) | low1;
6155 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006156#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006157#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6158#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006159#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006160#define PIPE_FRAME_LOW_MASK 0xff000000
6161#define PIPE_FRAME_LOW_SHIFT 24
6162#define PIPE_PIXEL_MASK 0x00ffffff
6163#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006164/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006165#define _PIPEA_FRMCOUNT_G4X 0x70040
6166#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006167#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6168#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006169
6170/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006171#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006172/* Old style CUR*CNTR flags (desktop 8xx) */
6173#define CURSOR_ENABLE 0x80000000
6174#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006175#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006176#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006177#define CURSOR_FORMAT_SHIFT 24
6178#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6179#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6180#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6181#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6182#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6183#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6184/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006185#define MCURSOR_MODE 0x27
6186#define MCURSOR_MODE_DISABLE 0x00
6187#define MCURSOR_MODE_128_32B_AX 0x02
6188#define MCURSOR_MODE_256_32B_AX 0x03
6189#define MCURSOR_MODE_64_32B_AX 0x07
6190#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6191#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6192#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006193#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6194#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006195#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006196#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006197#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006198#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006199#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006200#define _CURABASE 0x70084
6201#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006202#define CURSOR_POS_MASK 0x007FF
6203#define CURSOR_POS_SIGN 0x8000
6204#define CURSOR_X_SHIFT 0
6205#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006206#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6207#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6208#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006209#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006210#define _CURBCNTR 0x700c0
6211#define _CURBBASE 0x700c4
6212#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006213
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006214#define _CURBCNTR_IVB 0x71080
6215#define _CURBBASE_IVB 0x71084
6216#define _CURBPOS_IVB 0x71088
6217
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006218#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6219#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6220#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006221#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006222#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006223
6224#define CURSOR_A_OFFSET 0x70080
6225#define CURSOR_B_OFFSET 0x700c0
6226#define CHV_CURSOR_C_OFFSET 0x700e0
6227#define IVB_CURSOR_B_OFFSET 0x71080
6228#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006229
Jesse Barnes585fb112008-07-29 11:54:06 -07006230/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006231#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006232#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006233#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006234#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006235#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006236#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6237#define DISPPLANE_YUV422 (0x0 << 26)
6238#define DISPPLANE_8BPP (0x2 << 26)
6239#define DISPPLANE_BGRA555 (0x3 << 26)
6240#define DISPPLANE_BGRX555 (0x4 << 26)
6241#define DISPPLANE_BGRX565 (0x5 << 26)
6242#define DISPPLANE_BGRX888 (0x6 << 26)
6243#define DISPPLANE_BGRA888 (0x7 << 26)
6244#define DISPPLANE_RGBX101010 (0x8 << 26)
6245#define DISPPLANE_RGBA101010 (0x9 << 26)
6246#define DISPPLANE_BGRX101010 (0xa << 26)
6247#define DISPPLANE_RGBX161616 (0xc << 26)
6248#define DISPPLANE_RGBX888 (0xe << 26)
6249#define DISPPLANE_RGBA888 (0xf << 26)
6250#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006251#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006252#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006253#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006254#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6255#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6256#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006257#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006258#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006259#define DISPPLANE_NO_LINE_DOUBLE 0
6260#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006261#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6262#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6263#define DISPPLANE_ROTATE_180 (1 << 15)
6264#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6265#define DISPPLANE_TILED (1 << 10)
6266#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006267#define _DSPAADDR 0x70184
6268#define _DSPASTRIDE 0x70188
6269#define _DSPAPOS 0x7018C /* reserved */
6270#define _DSPASIZE 0x70190
6271#define _DSPASURF 0x7019C /* 965+ only */
6272#define _DSPATILEOFF 0x701A4 /* 965+ only */
6273#define _DSPAOFFSET 0x701A4 /* HSW */
6274#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006276#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6277#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6278#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6279#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6280#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6281#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6282#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6283#define DSPLINOFF(plane) DSPADDR(plane)
6284#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6285#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006286
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006287/* CHV pipe B blender and primary plane */
6288#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006289#define CHV_BLEND_LEGACY (0 << 30)
6290#define CHV_BLEND_ANDROID (1 << 30)
6291#define CHV_BLEND_MPO (2 << 30)
6292#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006293#define _CHV_CANVAS_A 0x60a04
6294#define _PRIMPOS_A 0x60a08
6295#define _PRIMSIZE_A 0x60a0c
6296#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006297#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006299#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6300#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6301#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6302#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6303#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006304
Armin Reese446f2542012-03-30 16:20:16 -07006305/* Display/Sprite base address macros */
6306#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006307#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6308#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006309
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006310/*
6311 * VBIOS flags
6312 * gen2:
6313 * [00:06] alm,mgm
6314 * [10:16] all
6315 * [30:32] alm,mgm
6316 * gen3+:
6317 * [00:0f] all
6318 * [10:1f] all
6319 * [30:32] all
6320 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006321#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6322#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6323#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006324#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006325
6326/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006327#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6328#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6329#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006330#define _PIPEBFRAMEHIGH 0x71040
6331#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006332#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6333#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006334
Jesse Barnes585fb112008-07-29 11:54:06 -07006335
6336/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006337#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006338#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006339#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6340#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6341#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006342#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6343#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6344#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6345#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6346#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6347#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6348#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6349#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006350
Madhav Chauhan372610f2018-10-15 17:28:04 +03006351/* ICL DSI 0 and 1 */
6352#define _PIPEDSI0CONF 0x7b008
6353#define _PIPEDSI1CONF 0x7b808
6354
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006355/* Sprite A control */
6356#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006357#define DVS_ENABLE (1 << 31)
6358#define DVS_GAMMA_ENABLE (1 << 30)
6359#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6360#define DVS_PIXFORMAT_MASK (3 << 25)
6361#define DVS_FORMAT_YUV422 (0 << 25)
6362#define DVS_FORMAT_RGBX101010 (1 << 25)
6363#define DVS_FORMAT_RGBX888 (2 << 25)
6364#define DVS_FORMAT_RGBX161616 (3 << 25)
6365#define DVS_PIPE_CSC_ENABLE (1 << 24)
6366#define DVS_SOURCE_KEY (1 << 22)
6367#define DVS_RGB_ORDER_XBGR (1 << 20)
6368#define DVS_YUV_FORMAT_BT709 (1 << 18)
6369#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6370#define DVS_YUV_ORDER_YUYV (0 << 16)
6371#define DVS_YUV_ORDER_UYVY (1 << 16)
6372#define DVS_YUV_ORDER_YVYU (2 << 16)
6373#define DVS_YUV_ORDER_VYUY (3 << 16)
6374#define DVS_ROTATE_180 (1 << 15)
6375#define DVS_DEST_KEY (1 << 2)
6376#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6377#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006378#define _DVSALINOFF 0x72184
6379#define _DVSASTRIDE 0x72188
6380#define _DVSAPOS 0x7218c
6381#define _DVSASIZE 0x72190
6382#define _DVSAKEYVAL 0x72194
6383#define _DVSAKEYMSK 0x72198
6384#define _DVSASURF 0x7219c
6385#define _DVSAKEYMAXVAL 0x721a0
6386#define _DVSATILEOFF 0x721a4
6387#define _DVSASURFLIVE 0x721ac
6388#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006389#define DVS_SCALE_ENABLE (1 << 31)
6390#define DVS_FILTER_MASK (3 << 29)
6391#define DVS_FILTER_MEDIUM (0 << 29)
6392#define DVS_FILTER_ENHANCING (1 << 29)
6393#define DVS_FILTER_SOFTENING (2 << 29)
6394#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6395#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006396#define _DVSAGAMC 0x72300
6397
6398#define _DVSBCNTR 0x73180
6399#define _DVSBLINOFF 0x73184
6400#define _DVSBSTRIDE 0x73188
6401#define _DVSBPOS 0x7318c
6402#define _DVSBSIZE 0x73190
6403#define _DVSBKEYVAL 0x73194
6404#define _DVSBKEYMSK 0x73198
6405#define _DVSBSURF 0x7319c
6406#define _DVSBKEYMAXVAL 0x731a0
6407#define _DVSBTILEOFF 0x731a4
6408#define _DVSBSURFLIVE 0x731ac
6409#define _DVSBSCALE 0x73204
6410#define _DVSBGAMC 0x73300
6411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006412#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6413#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6414#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6415#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6416#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6417#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6418#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6419#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6420#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6421#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6422#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6423#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006424
6425#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006426#define SPRITE_ENABLE (1 << 31)
6427#define SPRITE_GAMMA_ENABLE (1 << 30)
6428#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6429#define SPRITE_PIXFORMAT_MASK (7 << 25)
6430#define SPRITE_FORMAT_YUV422 (0 << 25)
6431#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6432#define SPRITE_FORMAT_RGBX888 (2 << 25)
6433#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6434#define SPRITE_FORMAT_YUV444 (4 << 25)
6435#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6436#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6437#define SPRITE_SOURCE_KEY (1 << 22)
6438#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6439#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6440#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6441#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6442#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6443#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6444#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6445#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6446#define SPRITE_ROTATE_180 (1 << 15)
6447#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6448#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6449#define SPRITE_TILED (1 << 10)
6450#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006451#define _SPRA_LINOFF 0x70284
6452#define _SPRA_STRIDE 0x70288
6453#define _SPRA_POS 0x7028c
6454#define _SPRA_SIZE 0x70290
6455#define _SPRA_KEYVAL 0x70294
6456#define _SPRA_KEYMSK 0x70298
6457#define _SPRA_SURF 0x7029c
6458#define _SPRA_KEYMAX 0x702a0
6459#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006460#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006461#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006462#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006463#define SPRITE_SCALE_ENABLE (1 << 31)
6464#define SPRITE_FILTER_MASK (3 << 29)
6465#define SPRITE_FILTER_MEDIUM (0 << 29)
6466#define SPRITE_FILTER_ENHANCING (1 << 29)
6467#define SPRITE_FILTER_SOFTENING (2 << 29)
6468#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6469#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006470#define _SPRA_GAMC 0x70400
6471
6472#define _SPRB_CTL 0x71280
6473#define _SPRB_LINOFF 0x71284
6474#define _SPRB_STRIDE 0x71288
6475#define _SPRB_POS 0x7128c
6476#define _SPRB_SIZE 0x71290
6477#define _SPRB_KEYVAL 0x71294
6478#define _SPRB_KEYMSK 0x71298
6479#define _SPRB_SURF 0x7129c
6480#define _SPRB_KEYMAX 0x712a0
6481#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006482#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006483#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006484#define _SPRB_SCALE 0x71304
6485#define _SPRB_GAMC 0x71400
6486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006487#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6488#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6489#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6490#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6491#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6492#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6493#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6494#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6495#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6496#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6497#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6498#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6499#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6500#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006501
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006502#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006503#define SP_ENABLE (1 << 31)
6504#define SP_GAMMA_ENABLE (1 << 30)
6505#define SP_PIXFORMAT_MASK (0xf << 26)
6506#define SP_FORMAT_YUV422 (0 << 26)
6507#define SP_FORMAT_BGR565 (5 << 26)
6508#define SP_FORMAT_BGRX8888 (6 << 26)
6509#define SP_FORMAT_BGRA8888 (7 << 26)
6510#define SP_FORMAT_RGBX1010102 (8 << 26)
6511#define SP_FORMAT_RGBA1010102 (9 << 26)
6512#define SP_FORMAT_RGBX8888 (0xe << 26)
6513#define SP_FORMAT_RGBA8888 (0xf << 26)
6514#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6515#define SP_SOURCE_KEY (1 << 22)
6516#define SP_YUV_FORMAT_BT709 (1 << 18)
6517#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6518#define SP_YUV_ORDER_YUYV (0 << 16)
6519#define SP_YUV_ORDER_UYVY (1 << 16)
6520#define SP_YUV_ORDER_YVYU (2 << 16)
6521#define SP_YUV_ORDER_VYUY (3 << 16)
6522#define SP_ROTATE_180 (1 << 15)
6523#define SP_TILED (1 << 10)
6524#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006525#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6526#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6527#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6528#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6529#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6530#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6531#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6532#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6533#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6534#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006535#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006536#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6537#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6538#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6539#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6540#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6541#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006542#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006543
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006544#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6545#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6546#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6547#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6548#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6549#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6550#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6551#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6552#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6553#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6554#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006555#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6556#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006557#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006558
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006559#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6560 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6561
6562#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6563#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6564#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6565#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6566#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6567#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6568#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6569#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6570#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6571#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6572#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006573#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6574#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006575#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006576
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006577/*
6578 * CHV pipe B sprite CSC
6579 *
6580 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6581 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6582 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6583 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006584#define _MMIO_CHV_SPCSC(plane_id, reg) \
6585 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6586
6587#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6588#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6589#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006590#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6591#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6592
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006593#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6594#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6595#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6596#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6597#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006598#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6599#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6600
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006601#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6602#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6603#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006604#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6605#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6606
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006607#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6608#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6609#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006610#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6611#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6612
Damien Lespiau70d21f02013-07-03 21:06:04 +01006613/* Skylake plane registers */
6614
6615#define _PLANE_CTL_1_A 0x70180
6616#define _PLANE_CTL_2_A 0x70280
6617#define _PLANE_CTL_3_A 0x70380
6618#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006619#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006620#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006621/*
6622 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6623 * expanded to include bit 23 as well. However, the shift-24 based values
6624 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6625 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006626#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006627#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6628#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6629#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306630#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006631#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306632#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006633#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306634#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006635#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6636#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6637#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006638#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006639#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306640#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6641#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6642#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6643#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6644#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6645#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006646#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006647#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6648#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006649#define PLANE_CTL_ORDER_BGRX (0 << 20)
6650#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006651#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006652#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006653#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006654#define PLANE_CTL_YUV422_YUYV (0 << 16)
6655#define PLANE_CTL_YUV422_UYVY (1 << 16)
6656#define PLANE_CTL_YUV422_YVYU (2 << 16)
6657#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006658#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006659#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006660#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006661#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006662#define PLANE_CTL_TILED_LINEAR (0 << 10)
6663#define PLANE_CTL_TILED_X (1 << 10)
6664#define PLANE_CTL_TILED_Y (4 << 10)
6665#define PLANE_CTL_TILED_YF (5 << 10)
6666#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006667#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006668#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6669#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6670#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006671#define PLANE_CTL_ROTATE_MASK 0x3
6672#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306673#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006674#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306675#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006676#define _PLANE_STRIDE_1_A 0x70188
6677#define _PLANE_STRIDE_2_A 0x70288
6678#define _PLANE_STRIDE_3_A 0x70388
6679#define _PLANE_POS_1_A 0x7018c
6680#define _PLANE_POS_2_A 0x7028c
6681#define _PLANE_POS_3_A 0x7038c
6682#define _PLANE_SIZE_1_A 0x70190
6683#define _PLANE_SIZE_2_A 0x70290
6684#define _PLANE_SIZE_3_A 0x70390
6685#define _PLANE_SURF_1_A 0x7019c
6686#define _PLANE_SURF_2_A 0x7029c
6687#define _PLANE_SURF_3_A 0x7039c
6688#define _PLANE_OFFSET_1_A 0x701a4
6689#define _PLANE_OFFSET_2_A 0x702a4
6690#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006691#define _PLANE_KEYVAL_1_A 0x70194
6692#define _PLANE_KEYVAL_2_A 0x70294
6693#define _PLANE_KEYMSK_1_A 0x70198
6694#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006695#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006696#define _PLANE_KEYMAX_1_A 0x701a0
6697#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006698#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006699#define _PLANE_AUX_DIST_1_A 0x701c0
6700#define _PLANE_AUX_DIST_2_A 0x702c0
6701#define _PLANE_AUX_OFFSET_1_A 0x701c4
6702#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006703#define _PLANE_CUS_CTL_1_A 0x701c8
6704#define _PLANE_CUS_CTL_2_A 0x702c8
6705#define PLANE_CUS_ENABLE (1 << 31)
6706#define PLANE_CUS_PLANE_6 (0 << 30)
6707#define PLANE_CUS_PLANE_7 (1 << 30)
6708#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6709#define PLANE_CUS_HPHASE_0 (0 << 16)
6710#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6711#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6712#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6713#define PLANE_CUS_VPHASE_0 (0 << 12)
6714#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6715#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006716#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6717#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6718#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006719#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006720#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306721#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006722#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006723#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6724#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6725#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6726#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6727#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006728#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006729#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6730#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6731#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6732#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006733#define _PLANE_BUF_CFG_1_A 0x7027c
6734#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006735#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6736#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006737
Uma Shankar6a255da2018-11-02 00:40:19 +05306738/* Input CSC Register Definitions */
6739#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6740#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6741
6742#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6743#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6744
6745#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6746 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6747 _PLANE_INPUT_CSC_RY_GY_1_B)
6748#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6749 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6750 _PLANE_INPUT_CSC_RY_GY_2_B)
6751
6752#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6753 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6754 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6755
6756#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6757#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6758
6759#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6760#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6761
6762#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6763 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6764 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6765#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6766 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6767 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6768#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6769 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6770 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6771
6772#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6773#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6774
6775#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6776#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6777
6778#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6779 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6780 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6781#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6782 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6783 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6784#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6785 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6786 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006787
Damien Lespiau70d21f02013-07-03 21:06:04 +01006788#define _PLANE_CTL_1_B 0x71180
6789#define _PLANE_CTL_2_B 0x71280
6790#define _PLANE_CTL_3_B 0x71380
6791#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6792#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6793#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6794#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006795 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006796
6797#define _PLANE_STRIDE_1_B 0x71188
6798#define _PLANE_STRIDE_2_B 0x71288
6799#define _PLANE_STRIDE_3_B 0x71388
6800#define _PLANE_STRIDE_1(pipe) \
6801 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6802#define _PLANE_STRIDE_2(pipe) \
6803 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6804#define _PLANE_STRIDE_3(pipe) \
6805 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6806#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006807 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006808
6809#define _PLANE_POS_1_B 0x7118c
6810#define _PLANE_POS_2_B 0x7128c
6811#define _PLANE_POS_3_B 0x7138c
6812#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6813#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6814#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6815#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006816 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006817
6818#define _PLANE_SIZE_1_B 0x71190
6819#define _PLANE_SIZE_2_B 0x71290
6820#define _PLANE_SIZE_3_B 0x71390
6821#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6822#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6823#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6824#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006825 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006826
6827#define _PLANE_SURF_1_B 0x7119c
6828#define _PLANE_SURF_2_B 0x7129c
6829#define _PLANE_SURF_3_B 0x7139c
6830#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6831#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6832#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6833#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006834 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006835
6836#define _PLANE_OFFSET_1_B 0x711a4
6837#define _PLANE_OFFSET_2_B 0x712a4
6838#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6839#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6840#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006841 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006842
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006843#define _PLANE_KEYVAL_1_B 0x71194
6844#define _PLANE_KEYVAL_2_B 0x71294
6845#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6846#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6847#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006848 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006849
6850#define _PLANE_KEYMSK_1_B 0x71198
6851#define _PLANE_KEYMSK_2_B 0x71298
6852#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6853#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6854#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006855 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006856
6857#define _PLANE_KEYMAX_1_B 0x711a0
6858#define _PLANE_KEYMAX_2_B 0x712a0
6859#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6860#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6861#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006862 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006863
Damien Lespiau8211bd52014-11-04 17:06:44 +00006864#define _PLANE_BUF_CFG_1_B 0x7127c
6865#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006866#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306867#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006868#define _PLANE_BUF_CFG_1(pipe) \
6869 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6870#define _PLANE_BUF_CFG_2(pipe) \
6871 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6872#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006873 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006874
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006875#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6876#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6877#define _PLANE_NV12_BUF_CFG_1(pipe) \
6878 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6879#define _PLANE_NV12_BUF_CFG_2(pipe) \
6880 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6881#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006882 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006883
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006884#define _PLANE_AUX_DIST_1_B 0x711c0
6885#define _PLANE_AUX_DIST_2_B 0x712c0
6886#define _PLANE_AUX_DIST_1(pipe) \
6887 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6888#define _PLANE_AUX_DIST_2(pipe) \
6889 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6890#define PLANE_AUX_DIST(pipe, plane) \
6891 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6892
6893#define _PLANE_AUX_OFFSET_1_B 0x711c4
6894#define _PLANE_AUX_OFFSET_2_B 0x712c4
6895#define _PLANE_AUX_OFFSET_1(pipe) \
6896 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6897#define _PLANE_AUX_OFFSET_2(pipe) \
6898 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6899#define PLANE_AUX_OFFSET(pipe, plane) \
6900 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6901
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006902#define _PLANE_CUS_CTL_1_B 0x711c8
6903#define _PLANE_CUS_CTL_2_B 0x712c8
6904#define _PLANE_CUS_CTL_1(pipe) \
6905 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6906#define _PLANE_CUS_CTL_2(pipe) \
6907 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6908#define PLANE_CUS_CTL(pipe, plane) \
6909 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6910
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006911#define _PLANE_COLOR_CTL_1_B 0x711CC
6912#define _PLANE_COLOR_CTL_2_B 0x712CC
6913#define _PLANE_COLOR_CTL_3_B 0x713CC
6914#define _PLANE_COLOR_CTL_1(pipe) \
6915 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6916#define _PLANE_COLOR_CTL_2(pipe) \
6917 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6918#define PLANE_COLOR_CTL(pipe, plane) \
6919 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6920
6921#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006922#define _CUR_BUF_CFG_A 0x7017c
6923#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006924#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006925
Jesse Barnes585fb112008-07-29 11:54:06 -07006926/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006927#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006928# define VGA_DISP_DISABLE (1 << 31)
6929# define VGA_2X_MODE (1 << 30)
6930# define VGA_PIPE_B_SELECT (1 << 29)
6931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006932#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006933
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006934/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006935
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006936#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006938#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006939#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6940#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6941#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6942#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6943#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6944#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6945#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6946#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6947#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6948#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006949
6950/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006951#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006952#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6953#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006955#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006956#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006957#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6958#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6959#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6960#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6961#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006963#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006964# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6965# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006967#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006968# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006971#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006972#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6973#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6974
6975
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006976#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006977#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006978#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006979#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006980
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006981#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006982#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006983#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006984#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006985
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006986#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006987#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006988#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006989#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006990
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006991#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006992#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006993#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006994#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006995
6996/* PIPEB timing regs are same start from 0x61000 */
6997
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006998#define _PIPEB_DATA_M1 0x61030
6999#define _PIPEB_DATA_N1 0x61034
7000#define _PIPEB_DATA_M2 0x61038
7001#define _PIPEB_DATA_N2 0x6103c
7002#define _PIPEB_LINK_M1 0x61040
7003#define _PIPEB_LINK_N1 0x61044
7004#define _PIPEB_LINK_M2 0x61048
7005#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007006
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007007#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7008#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7009#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7010#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7011#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7012#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7013#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7014#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007015
7016/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007017/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7018#define _PFA_CTL_1 0x68080
7019#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007020#define PF_ENABLE (1 << 31)
7021#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7022#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7023#define PF_FILTER_MASK (3 << 23)
7024#define PF_FILTER_PROGRAMMED (0 << 23)
7025#define PF_FILTER_MED_3x3 (1 << 23)
7026#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7027#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007028#define _PFA_WIN_SZ 0x68074
7029#define _PFB_WIN_SZ 0x68874
7030#define _PFA_WIN_POS 0x68070
7031#define _PFB_WIN_POS 0x68870
7032#define _PFA_VSCALE 0x68084
7033#define _PFB_VSCALE 0x68884
7034#define _PFA_HSCALE 0x68090
7035#define _PFB_HSCALE 0x68890
7036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007037#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7038#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7039#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7040#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7041#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007042
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007043#define _PSA_CTL 0x68180
7044#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007045#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007046#define _PSA_WIN_SZ 0x68174
7047#define _PSB_WIN_SZ 0x68974
7048#define _PSA_WIN_POS 0x68170
7049#define _PSB_WIN_POS 0x68970
7050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007051#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7052#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7053#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007054
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007055/*
7056 * Skylake scalers
7057 */
7058#define _PS_1A_CTRL 0x68180
7059#define _PS_2A_CTRL 0x68280
7060#define _PS_1B_CTRL 0x68980
7061#define _PS_2B_CTRL 0x68A80
7062#define _PS_1C_CTRL 0x69180
7063#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007064#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7065#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7066#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307067#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7068#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007069#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007070#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007071#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007072#define PS_FILTER_MASK (3 << 23)
7073#define PS_FILTER_MEDIUM (0 << 23)
7074#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7075#define PS_FILTER_BILINEAR (3 << 23)
7076#define PS_VERT3TAP (1 << 21)
7077#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7078#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7079#define PS_PWRUP_PROGRESS (1 << 17)
7080#define PS_V_FILTER_BYPASS (1 << 8)
7081#define PS_VADAPT_EN (1 << 7)
7082#define PS_VADAPT_MODE_MASK (3 << 5)
7083#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7084#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7085#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007086#define PS_PLANE_Y_SEL_MASK (7 << 5)
7087#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007088
7089#define _PS_PWR_GATE_1A 0x68160
7090#define _PS_PWR_GATE_2A 0x68260
7091#define _PS_PWR_GATE_1B 0x68960
7092#define _PS_PWR_GATE_2B 0x68A60
7093#define _PS_PWR_GATE_1C 0x69160
7094#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7095#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7096#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7097#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7098#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7099#define PS_PWR_GATE_SLPEN_8 0
7100#define PS_PWR_GATE_SLPEN_16 1
7101#define PS_PWR_GATE_SLPEN_24 2
7102#define PS_PWR_GATE_SLPEN_32 3
7103
7104#define _PS_WIN_POS_1A 0x68170
7105#define _PS_WIN_POS_2A 0x68270
7106#define _PS_WIN_POS_1B 0x68970
7107#define _PS_WIN_POS_2B 0x68A70
7108#define _PS_WIN_POS_1C 0x69170
7109
7110#define _PS_WIN_SZ_1A 0x68174
7111#define _PS_WIN_SZ_2A 0x68274
7112#define _PS_WIN_SZ_1B 0x68974
7113#define _PS_WIN_SZ_2B 0x68A74
7114#define _PS_WIN_SZ_1C 0x69174
7115
7116#define _PS_VSCALE_1A 0x68184
7117#define _PS_VSCALE_2A 0x68284
7118#define _PS_VSCALE_1B 0x68984
7119#define _PS_VSCALE_2B 0x68A84
7120#define _PS_VSCALE_1C 0x69184
7121
7122#define _PS_HSCALE_1A 0x68190
7123#define _PS_HSCALE_2A 0x68290
7124#define _PS_HSCALE_1B 0x68990
7125#define _PS_HSCALE_2B 0x68A90
7126#define _PS_HSCALE_1C 0x69190
7127
7128#define _PS_VPHASE_1A 0x68188
7129#define _PS_VPHASE_2A 0x68288
7130#define _PS_VPHASE_1B 0x68988
7131#define _PS_VPHASE_2B 0x68A88
7132#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007133#define PS_Y_PHASE(x) ((x) << 16)
7134#define PS_UV_RGB_PHASE(x) ((x) << 0)
7135#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7136#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007137
7138#define _PS_HPHASE_1A 0x68194
7139#define _PS_HPHASE_2A 0x68294
7140#define _PS_HPHASE_1B 0x68994
7141#define _PS_HPHASE_2B 0x68A94
7142#define _PS_HPHASE_1C 0x69194
7143
7144#define _PS_ECC_STAT_1A 0x681D0
7145#define _PS_ECC_STAT_2A 0x682D0
7146#define _PS_ECC_STAT_1B 0x689D0
7147#define _PS_ECC_STAT_2B 0x68AD0
7148#define _PS_ECC_STAT_1C 0x691D0
7149
Jani Nikulae67005e2018-06-29 13:20:39 +03007150#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007151#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007152 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7153 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007154#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007155 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7156 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007157#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007158 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7159 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007160#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007161 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7162 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007163#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007164 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7165 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007166#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007167 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7168 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007169#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007170 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7171 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007172#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007173 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7174 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007175#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007176 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007177 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007178
Zhenyu Wangb9055052009-06-05 15:38:38 +08007179/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007180#define _LGC_PALETTE_A 0x4a000
7181#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007182#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007183
Ville Syrjälä514462c2019-04-01 23:02:28 +03007184/* ilk/snb precision palette */
7185#define _PREC_PALETTE_A 0x4b000
7186#define _PREC_PALETTE_B 0x4c000
7187#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7188
7189#define _PREC_PIPEAGCMAX 0x4d000
7190#define _PREC_PIPEBGCMAX 0x4d010
7191#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7192
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007193#define _GAMMA_MODE_A 0x4a480
7194#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007195#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307196#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7197#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007198#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307199#define GAMMA_MODE_MODE_8BIT (0 << 0)
7200#define GAMMA_MODE_MODE_10BIT (1 << 0)
7201#define GAMMA_MODE_MODE_12BIT (2 << 0)
7202#define GAMMA_MODE_MODE_SPLIT (3 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007203
Damien Lespiau83372062015-10-30 17:53:32 +02007204/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007205#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007206#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7207#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007208#define CSR_SSP_BASE _MMIO(0x8F074)
7209#define CSR_HTP_SKL _MMIO(0x8F004)
7210#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007211#define CSR_LAST_WRITE_VALUE 0xc003b400
7212/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7213#define CSR_MMIO_START_RANGE 0x80000
7214#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007215#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7216#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7217#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007218
Zhenyu Wangb9055052009-06-05 15:38:38 +08007219/* interrupts */
7220#define DE_MASTER_IRQ_CONTROL (1 << 31)
7221#define DE_SPRITEB_FLIP_DONE (1 << 29)
7222#define DE_SPRITEA_FLIP_DONE (1 << 28)
7223#define DE_PLANEB_FLIP_DONE (1 << 27)
7224#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007225#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007226#define DE_PCU_EVENT (1 << 25)
7227#define DE_GTT_FAULT (1 << 24)
7228#define DE_POISON (1 << 23)
7229#define DE_PERFORM_COUNTER (1 << 22)
7230#define DE_PCH_EVENT (1 << 21)
7231#define DE_AUX_CHANNEL_A (1 << 20)
7232#define DE_DP_A_HOTPLUG (1 << 19)
7233#define DE_GSE (1 << 18)
7234#define DE_PIPEB_VBLANK (1 << 15)
7235#define DE_PIPEB_EVEN_FIELD (1 << 14)
7236#define DE_PIPEB_ODD_FIELD (1 << 13)
7237#define DE_PIPEB_LINE_COMPARE (1 << 12)
7238#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007239#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007240#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7241#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007242#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007243#define DE_PIPEA_EVEN_FIELD (1 << 6)
7244#define DE_PIPEA_ODD_FIELD (1 << 5)
7245#define DE_PIPEA_LINE_COMPARE (1 << 4)
7246#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007247#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007248#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007249#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007250#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007251
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007252/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007253#define DE_ERR_INT_IVB (1 << 30)
7254#define DE_GSE_IVB (1 << 29)
7255#define DE_PCH_EVENT_IVB (1 << 28)
7256#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7257#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7258#define DE_EDP_PSR_INT_HSW (1 << 19)
7259#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7260#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7261#define DE_PIPEC_VBLANK_IVB (1 << 10)
7262#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7263#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7264#define DE_PIPEB_VBLANK_IVB (1 << 5)
7265#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7266#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7267#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7268#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007269#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007271#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007272#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007274#define DEISR _MMIO(0x44000)
7275#define DEIMR _MMIO(0x44004)
7276#define DEIIR _MMIO(0x44008)
7277#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007279#define GTISR _MMIO(0x44010)
7280#define GTIMR _MMIO(0x44014)
7281#define GTIIR _MMIO(0x44018)
7282#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007284#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007285#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7286#define GEN8_PCU_IRQ (1 << 30)
7287#define GEN8_DE_PCH_IRQ (1 << 23)
7288#define GEN8_DE_MISC_IRQ (1 << 22)
7289#define GEN8_DE_PORT_IRQ (1 << 20)
7290#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7291#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7292#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7293#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7294#define GEN8_GT_VECS_IRQ (1 << 6)
7295#define GEN8_GT_GUC_IRQ (1 << 5)
7296#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007297#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7298#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007299#define GEN8_GT_BCS_IRQ (1 << 1)
7300#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007302#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7303#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7304#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7305#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007306
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007307#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7308#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7309#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7310#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7311#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7312#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7313#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7314#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7315#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307316
Ben Widawskyabd58f02013-11-02 21:07:09 -07007317#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007318#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007319#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7320#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007321#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007322#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007324#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7325#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7326#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7327#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007328#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007329#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7330#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7331#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7332#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7333#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7334#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007335#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007336#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7337#define GEN8_PIPE_VSYNC (1 << 1)
7338#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007339#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007340#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007341#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7342#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7343#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007344#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007345#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7346#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7347#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007348#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007349#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7350 (GEN8_PIPE_CURSOR_FAULT | \
7351 GEN8_PIPE_SPRITE_FAULT | \
7352 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007353#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7354 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007355 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007356 GEN9_PIPE_PLANE3_FAULT | \
7357 GEN9_PIPE_PLANE2_FAULT | \
7358 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007360#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7361#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7362#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7363#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007364#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007365#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007366#define GEN9_AUX_CHANNEL_D (1 << 27)
7367#define GEN9_AUX_CHANNEL_C (1 << 26)
7368#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007369#define BXT_DE_PORT_HP_DDIC (1 << 5)
7370#define BXT_DE_PORT_HP_DDIB (1 << 4)
7371#define BXT_DE_PORT_HP_DDIA (1 << 3)
7372#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7373 BXT_DE_PORT_HP_DDIB | \
7374 BXT_DE_PORT_HP_DDIC)
7375#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307376#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007377#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007379#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7380#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7381#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7382#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007383#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007384#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007386#define GEN8_PCU_ISR _MMIO(0x444e0)
7387#define GEN8_PCU_IMR _MMIO(0x444e4)
7388#define GEN8_PCU_IIR _MMIO(0x444e8)
7389#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007390
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007391#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7392#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7393#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7394#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7395#define GEN11_GU_MISC_GSE (1 << 27)
7396
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007397#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7398#define GEN11_MASTER_IRQ (1 << 31)
7399#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007400#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007401#define GEN11_DISPLAY_IRQ (1 << 16)
7402#define GEN11_GT_DW_IRQ(x) (1 << (x))
7403#define GEN11_GT_DW1_IRQ (1 << 1)
7404#define GEN11_GT_DW0_IRQ (1 << 0)
7405
7406#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7407#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7408#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7409#define GEN11_DE_PCH_IRQ (1 << 23)
7410#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007411#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007412#define GEN11_DE_PORT_IRQ (1 << 20)
7413#define GEN11_DE_PIPE_C (1 << 18)
7414#define GEN11_DE_PIPE_B (1 << 17)
7415#define GEN11_DE_PIPE_A (1 << 16)
7416
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007417#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7418#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7419#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7420#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7421#define GEN11_TC4_HOTPLUG (1 << 19)
7422#define GEN11_TC3_HOTPLUG (1 << 18)
7423#define GEN11_TC2_HOTPLUG (1 << 17)
7424#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007425#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007426#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7427 GEN11_TC3_HOTPLUG | \
7428 GEN11_TC2_HOTPLUG | \
7429 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007430#define GEN11_TBT4_HOTPLUG (1 << 3)
7431#define GEN11_TBT3_HOTPLUG (1 << 2)
7432#define GEN11_TBT2_HOTPLUG (1 << 1)
7433#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007434#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007435#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7436 GEN11_TBT3_HOTPLUG | \
7437 GEN11_TBT2_HOTPLUG | \
7438 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007439
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007440#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007441#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7442#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7443#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7444#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7445#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7446
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007447#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7448#define GEN11_CSME (31)
7449#define GEN11_GUNIT (28)
7450#define GEN11_GUC (25)
7451#define GEN11_WDPERF (20)
7452#define GEN11_KCR (19)
7453#define GEN11_GTPM (16)
7454#define GEN11_BCS (15)
7455#define GEN11_RCS0 (0)
7456
7457#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7458#define GEN11_VECS(x) (31 - (x))
7459#define GEN11_VCS(x) (x)
7460
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007461#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007462
7463#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7464#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7465#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007466#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7467#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7468#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007469
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007470#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007471
7472#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7473#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7474
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007475#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007476
7477#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7478#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7479#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7480#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7481#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7482#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7483
7484#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7485#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7486#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7487#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7488#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7489#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7490#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7491#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7492#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7493
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007494#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007495/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7496#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007497#define ILK_DPARB_GATE (1 << 22)
7498#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007499#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007500#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7501#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7502#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007503#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007504#define ILK_HDCP_DISABLE (1 << 25)
7505#define ILK_eDP_A_DISABLE (1 << 24)
7506#define HSW_CDCLK_LIMIT (1 << 24)
7507#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007509#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007510#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7511#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7512#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7513#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7514#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007515
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007516#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007517# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7518# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007520#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007521#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007522#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007523#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007524#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007525
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007526#define CHICKEN_PAR2_1 _MMIO(0x42090)
7527#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7528
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007529#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007530#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007531#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007532#define GLK_CL1_PWR_DOWN (1 << 11)
7533#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007534
Praveen Paneri5654a162017-08-11 00:00:33 +05307535#define CHICKEN_MISC_4 _MMIO(0x4208c)
7536#define FBC_STRIDE_OVERRIDE (1 << 13)
7537#define FBC_STRIDE_MASK 0x1FFF
7538
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007539#define _CHICKEN_PIPESL_1_A 0x420b0
7540#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007541#define HSW_FBCQ_DIS (1 << 22)
7542#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007543#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007544
Imre Deak8f19b402018-11-19 20:00:21 +02007545#define CHICKEN_TRANS_A _MMIO(0x420c0)
7546#define CHICKEN_TRANS_B _MMIO(0x420c4)
7547#define CHICKEN_TRANS_C _MMIO(0x420c8)
7548#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007549#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7550#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7551#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7552#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7553#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7554#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7555#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007557#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007558#define DISP_FBC_MEMORY_WAKE (1 << 31)
7559#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7560#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007561#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007562#define DISP_DATA_PARTITION_5_6 (1 << 6)
7563#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007564#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007565#define DBUF_CTL_S1 _MMIO(0x45008)
7566#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007567#define DBUF_POWER_REQUEST (1 << 31)
7568#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007569#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007570#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7571#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007572#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007573#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007574
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007575#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007576#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7577#define MASK_WAKEMEM (1 << 13)
7578#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007580#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007581#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7582#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7583#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7584#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7585#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007586#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7587#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7588#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007589
Paulo Zanoni186a2772018-02-06 17:33:46 -02007590#define SKL_DSSM _MMIO(0x51004)
7591#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7592#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7593#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7594#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7595#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007596
Arun Siluverya78536e2016-01-21 21:43:53 +00007597#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007598#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007600#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007601#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7602#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007603
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007604#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007605#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007606#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007607#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007608#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7609#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7610#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7611#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7612#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007613
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007614/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007615#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007616 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7617 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7618
7619#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7620 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7621 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7622 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7623 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7624
7625#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7626 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007628#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007629# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7630# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007632#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007633#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007634
Kenneth Graunkeab062632018-01-05 00:59:05 -08007635#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007636#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007637
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007638#define GEN7_SARCHKMD _MMIO(0xB000)
7639#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007640#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007641
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007642#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007643#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007645#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007646/*
7647 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7648 * Using the formula in BSpec leads to a hang, while the formula here works
7649 * fine and matches the formulas for all other platforms. A BSpec change
7650 * request has been filed to clarify this.
7651 */
Imre Deak36579cb2016-05-03 15:54:20 +03007652#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7653#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007654#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007656#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007657#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007658#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007659#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7660#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007662#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007663#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7664#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7665#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007667#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007668#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007670#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007671#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7672#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7673#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007674
Ben Widawsky63801f22013-12-12 17:26:03 -08007675/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007677#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007678#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007679#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7680#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7681#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7682#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7683#define HDC_FORCE_NON_COHERENT (1 << 4)
7684#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007685
Arun Siluvery3669ab62016-01-21 21:43:49 +00007686#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7687
Ben Widawsky38a39a72015-03-11 10:54:53 +02007688/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007689#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007690#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7691
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007692#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7693#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7694
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007695/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007696#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007697#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007699#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007700#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007701
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007702#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007703#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007704
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307705/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007706#define _PIPEA_CHICKEN 0x70038
7707#define _PIPEB_CHICKEN 0x71038
7708#define _PIPEC_CHICKEN 0x72038
7709#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7710 _PIPEB_CHICKEN)
7711#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7712#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307713
Zhenyu Wangb9055052009-06-05 15:38:38 +08007714/* PCH */
7715
Lucas De Marchidce88872018-07-27 12:36:47 -07007716#define PCH_DISPLAY_BASE 0xc0000u
7717
Adam Jackson23e81d62012-06-06 15:45:44 -04007718/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007719#define SDE_AUDIO_POWER_D (1 << 27)
7720#define SDE_AUDIO_POWER_C (1 << 26)
7721#define SDE_AUDIO_POWER_B (1 << 25)
7722#define SDE_AUDIO_POWER_SHIFT (25)
7723#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7724#define SDE_GMBUS (1 << 24)
7725#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7726#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7727#define SDE_AUDIO_HDCP_MASK (3 << 22)
7728#define SDE_AUDIO_TRANSB (1 << 21)
7729#define SDE_AUDIO_TRANSA (1 << 20)
7730#define SDE_AUDIO_TRANS_MASK (3 << 20)
7731#define SDE_POISON (1 << 19)
7732/* 18 reserved */
7733#define SDE_FDI_RXB (1 << 17)
7734#define SDE_FDI_RXA (1 << 16)
7735#define SDE_FDI_MASK (3 << 16)
7736#define SDE_AUXD (1 << 15)
7737#define SDE_AUXC (1 << 14)
7738#define SDE_AUXB (1 << 13)
7739#define SDE_AUX_MASK (7 << 13)
7740/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007741#define SDE_CRT_HOTPLUG (1 << 11)
7742#define SDE_PORTD_HOTPLUG (1 << 10)
7743#define SDE_PORTC_HOTPLUG (1 << 9)
7744#define SDE_PORTB_HOTPLUG (1 << 8)
7745#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007746#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7747 SDE_SDVOB_HOTPLUG | \
7748 SDE_PORTB_HOTPLUG | \
7749 SDE_PORTC_HOTPLUG | \
7750 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007751#define SDE_TRANSB_CRC_DONE (1 << 5)
7752#define SDE_TRANSB_CRC_ERR (1 << 4)
7753#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7754#define SDE_TRANSA_CRC_DONE (1 << 2)
7755#define SDE_TRANSA_CRC_ERR (1 << 1)
7756#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7757#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007758
Anusha Srivatsa31604222018-06-26 13:52:23 -07007759/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007760#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7761#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7762#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7763#define SDE_AUDIO_POWER_SHIFT_CPT 29
7764#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7765#define SDE_AUXD_CPT (1 << 27)
7766#define SDE_AUXC_CPT (1 << 26)
7767#define SDE_AUXB_CPT (1 << 25)
7768#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007769#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007770#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007771#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7772#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7773#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007774#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007775#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007776#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007777 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007778 SDE_PORTD_HOTPLUG_CPT | \
7779 SDE_PORTC_HOTPLUG_CPT | \
7780 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007781#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7782 SDE_PORTD_HOTPLUG_CPT | \
7783 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007784 SDE_PORTB_HOTPLUG_CPT | \
7785 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007786#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007787#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007788#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7789#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7790#define SDE_FDI_RXC_CPT (1 << 8)
7791#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7792#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7793#define SDE_FDI_RXB_CPT (1 << 4)
7794#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7795#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7796#define SDE_FDI_RXA_CPT (1 << 0)
7797#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7798 SDE_AUDIO_CP_REQ_B_CPT | \
7799 SDE_AUDIO_CP_REQ_A_CPT)
7800#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7801 SDE_AUDIO_CP_CHG_B_CPT | \
7802 SDE_AUDIO_CP_CHG_A_CPT)
7803#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7804 SDE_FDI_RXB_CPT | \
7805 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007806
Anusha Srivatsa31604222018-06-26 13:52:23 -07007807/* south display engine interrupt: ICP */
7808#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7809#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7810#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7811#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7812#define SDE_GMBUS_ICP (1 << 23)
7813#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7814#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007815#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7816#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007817#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7818 SDE_DDIA_HOTPLUG_ICP)
7819#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7820 SDE_TC3_HOTPLUG_ICP | \
7821 SDE_TC2_HOTPLUG_ICP | \
7822 SDE_TC1_HOTPLUG_ICP)
7823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007824#define SDEISR _MMIO(0xc4000)
7825#define SDEIMR _MMIO(0xc4004)
7826#define SDEIIR _MMIO(0xc4008)
7827#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007828
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007830#define SERR_INT_POISON (1 << 31)
7831#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007832
Zhenyu Wangb9055052009-06-05 15:38:38 +08007833/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007834#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007835#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307836#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007837#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7838#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7839#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7840#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007841#define PORTD_HOTPLUG_ENABLE (1 << 20)
7842#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7843#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7844#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7845#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7846#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7847#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007848#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7849#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7850#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007851#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307852#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007853#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7854#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7855#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7856#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7857#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7858#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007859#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7860#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7861#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007862#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307863#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007864#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7865#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7866#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7867#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7868#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7869#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007870#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7871#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7872#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307873#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7874 BXT_DDIB_HPD_INVERT | \
7875 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007876
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007877#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007878#define PORTE_HOTPLUG_ENABLE (1 << 4)
7879#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007880#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7881#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7882#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7883
Anusha Srivatsa31604222018-06-26 13:52:23 -07007884/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7885 * functionality covered in PCH_PORT_HOTPLUG is split into
7886 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7887 */
7888
7889#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7890#define ICP_DDIB_HPD_ENABLE (1 << 7)
7891#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7892#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7893#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7894#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7895#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7896#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007897#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007898#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7899#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7900#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7901#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7902#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7903
7904#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7905#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007906/* Icelake DSC Rate Control Range Parameter Registers */
7907#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7908#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7909#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7910#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7911#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7912#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7913#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7914#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7915#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7916#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7917#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7918#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7919#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7920 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7921 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7922#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7923 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7924 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7925#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7926 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7927 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7928#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7929 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7930 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7931#define RC_BPG_OFFSET_SHIFT 10
7932#define RC_MAX_QP_SHIFT 5
7933#define RC_MIN_QP_SHIFT 0
7934
7935#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7936#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7937#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7938#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7939#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7940#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7941#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7942#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7943#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7944#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7945#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7946#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7947#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7948 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7949 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7950#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7951 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7952 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7953#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7954 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7955 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7956#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7957 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7958 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7959
7960#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7961#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7962#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7963#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7964#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7965#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7966#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7967#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7968#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7969#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7970#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7971#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7972#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7973 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7974 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7975#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7976 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7977 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7978#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7979 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7980 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7981#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7982 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7983 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7984
7985#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7986#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7987#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7988#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7989#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7990#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7991#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7992#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7993#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7994#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7995#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7996#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7997#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7998 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7999 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8000#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8001 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8002 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8003#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8004 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8005 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8006#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8007 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8008 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8009
Anusha Srivatsa31604222018-06-26 13:52:23 -07008010#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8011#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8012
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008013#define _PCH_DPLL_A 0xc6014
8014#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008015#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008016
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008017#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008018#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008019#define _PCH_FPA1 0xc6044
8020#define _PCH_FPB0 0xc6048
8021#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008022#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8023#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008025#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008027#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008028#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008029#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8030#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8031#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8032#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8033#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8034#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8035#define DREF_SSC_SOURCE_MASK (3 << 11)
8036#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8037#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8038#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8039#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8040#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8041#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8042#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8043#define DREF_SSC4_DOWNSPREAD (0 << 6)
8044#define DREF_SSC4_CENTERSPREAD (1 << 6)
8045#define DREF_SSC1_DISABLE (0 << 1)
8046#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008047#define DREF_SSC4_DISABLE (0)
8048#define DREF_SSC4_ENABLE (1)
8049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008050#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008051#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008052#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008053#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008054#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008055#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008056#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8057#define CNP_RAWCLK_DIV(div) ((div) << 16)
8058#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008059#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008060#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008062#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008064#define PCH_SSC4_PARMS _MMIO(0xc6210)
8065#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008067#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008068#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008069#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008070#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008071
Zhenyu Wangb9055052009-06-05 15:38:38 +08008072/* transcoder */
8073
Daniel Vetter275f01b22013-05-03 11:49:47 +02008074#define _PCH_TRANS_HTOTAL_A 0xe0000
8075#define TRANS_HTOTAL_SHIFT 16
8076#define TRANS_HACTIVE_SHIFT 0
8077#define _PCH_TRANS_HBLANK_A 0xe0004
8078#define TRANS_HBLANK_END_SHIFT 16
8079#define TRANS_HBLANK_START_SHIFT 0
8080#define _PCH_TRANS_HSYNC_A 0xe0008
8081#define TRANS_HSYNC_END_SHIFT 16
8082#define TRANS_HSYNC_START_SHIFT 0
8083#define _PCH_TRANS_VTOTAL_A 0xe000c
8084#define TRANS_VTOTAL_SHIFT 16
8085#define TRANS_VACTIVE_SHIFT 0
8086#define _PCH_TRANS_VBLANK_A 0xe0010
8087#define TRANS_VBLANK_END_SHIFT 16
8088#define TRANS_VBLANK_START_SHIFT 0
8089#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008090#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008091#define TRANS_VSYNC_START_SHIFT 0
8092#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008093
Daniel Vettere3b95f12013-05-03 11:49:49 +02008094#define _PCH_TRANSA_DATA_M1 0xe0030
8095#define _PCH_TRANSA_DATA_N1 0xe0034
8096#define _PCH_TRANSA_DATA_M2 0xe0038
8097#define _PCH_TRANSA_DATA_N2 0xe003c
8098#define _PCH_TRANSA_LINK_M1 0xe0040
8099#define _PCH_TRANSA_LINK_N1 0xe0044
8100#define _PCH_TRANSA_LINK_M2 0xe0048
8101#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008102
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008103/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008104#define _VIDEO_DIP_CTL_A 0xe0200
8105#define _VIDEO_DIP_DATA_A 0xe0208
8106#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008107#define GCP_COLOR_INDICATION (1 << 2)
8108#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8109#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008110
8111#define _VIDEO_DIP_CTL_B 0xe1200
8112#define _VIDEO_DIP_DATA_B 0xe1208
8113#define _VIDEO_DIP_GCP_B 0xe1210
8114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8116#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8117#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008118
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008119/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008120#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8121#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8122#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008123
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008124#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8125#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8126#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008127
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008128#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8129#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8130#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008131
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008132#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008133 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008134 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008135#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008136 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008137 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008138#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008139 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008140 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008141
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008142/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008143
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008144#define _HSW_VIDEO_DIP_CTL_A 0x60200
8145#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8146#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8147#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8148#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8149#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8150#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8151#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8152#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8153#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8154#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8155#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008156
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008157#define _HSW_VIDEO_DIP_CTL_B 0x61200
8158#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8159#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8160#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8161#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8162#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8163#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8164#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8165#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8166#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8167#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8168#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008169
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008170/* Icelake PPS_DATA and _ECC DIP Registers.
8171 * These are available for transcoders B,C and eDP.
8172 * Adding the _A so as to reuse the _MMIO_TRANS2
8173 * definition, with which it offsets to the right location.
8174 */
8175
8176#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8177#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8178#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8179#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008181#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008182#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008183#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8184#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8185#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008186#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008187#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008188#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8189#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008190
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008191#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008192#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008193#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008195#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008196
Daniel Vetter275f01b22013-05-03 11:49:47 +02008197#define _PCH_TRANS_HTOTAL_B 0xe1000
8198#define _PCH_TRANS_HBLANK_B 0xe1004
8199#define _PCH_TRANS_HSYNC_B 0xe1008
8200#define _PCH_TRANS_VTOTAL_B 0xe100c
8201#define _PCH_TRANS_VBLANK_B 0xe1010
8202#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008203#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008205#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8206#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8207#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8208#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8209#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8210#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8211#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008212
Daniel Vettere3b95f12013-05-03 11:49:49 +02008213#define _PCH_TRANSB_DATA_M1 0xe1030
8214#define _PCH_TRANSB_DATA_N1 0xe1034
8215#define _PCH_TRANSB_DATA_M2 0xe1038
8216#define _PCH_TRANSB_DATA_N2 0xe103c
8217#define _PCH_TRANSB_LINK_M1 0xe1040
8218#define _PCH_TRANSB_LINK_N1 0xe1044
8219#define _PCH_TRANSB_LINK_M2 0xe1048
8220#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008222#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8223#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8224#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8225#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8226#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8227#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8228#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8229#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008230
Daniel Vetterab9412b2013-05-03 11:49:46 +02008231#define _PCH_TRANSACONF 0xf0008
8232#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008233#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8234#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008235#define TRANS_DISABLE (0 << 31)
8236#define TRANS_ENABLE (1 << 31)
8237#define TRANS_STATE_MASK (1 << 30)
8238#define TRANS_STATE_DISABLE (0 << 30)
8239#define TRANS_STATE_ENABLE (1 << 30)
8240#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8241#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8242#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8243#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8244#define TRANS_INTERLACE_MASK (7 << 21)
8245#define TRANS_PROGRESSIVE (0 << 21)
8246#define TRANS_INTERLACED (3 << 21)
8247#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8248#define TRANS_8BPC (0 << 5)
8249#define TRANS_10BPC (1 << 5)
8250#define TRANS_6BPC (2 << 5)
8251#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008252
Daniel Vetterce401412012-10-31 22:52:30 +01008253#define _TRANSA_CHICKEN1 0xf0060
8254#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008255#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008256#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8257#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008258#define _TRANSA_CHICKEN2 0xf0064
8259#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008260#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008261#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8262#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8263#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8264#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8265#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008267#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008268#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8269#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008270#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8271#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008272#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008273#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8274#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008275#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008276#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008277#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8278#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8279#define LPT_PWM_GRANULARITY (1 << 5)
8280#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008282#define _FDI_RXA_CHICKEN 0xc200c
8283#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008284#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8285#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008286#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008287
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008288#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008289#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8290#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8291#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8292#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8293#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8294#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008295
Zhenyu Wangb9055052009-06-05 15:38:38 +08008296/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008297#define _FDI_TXA_CTL 0x60100
8298#define _FDI_TXB_CTL 0x61100
8299#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008300#define FDI_TX_DISABLE (0 << 31)
8301#define FDI_TX_ENABLE (1 << 31)
8302#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8303#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8304#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8305#define FDI_LINK_TRAIN_NONE (3 << 28)
8306#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8307#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8308#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8309#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8310#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8311#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8312#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8313#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008314/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8315 SNB has different settings. */
8316/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008317#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8318#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8319#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8320#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008321/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008322#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8323#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8324#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8325#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8326#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008327#define FDI_DP_PORT_WIDTH_SHIFT 19
8328#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8329#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008330#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008331/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008332#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008333
8334/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008335#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8336#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8337#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8338#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008339
Zhenyu Wangb9055052009-06-05 15:38:38 +08008340/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008341#define FDI_COMPOSITE_SYNC (1 << 11)
8342#define FDI_LINK_TRAIN_AUTO (1 << 10)
8343#define FDI_SCRAMBLING_ENABLE (0 << 7)
8344#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008345
8346/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008347#define _FDI_RXA_CTL 0xf000c
8348#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008349#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008350#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008351/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008352#define FDI_FS_ERRC_ENABLE (1 << 27)
8353#define FDI_FE_ERRC_ENABLE (1 << 26)
8354#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8355#define FDI_8BPC (0 << 16)
8356#define FDI_10BPC (1 << 16)
8357#define FDI_6BPC (2 << 16)
8358#define FDI_12BPC (3 << 16)
8359#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8360#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8361#define FDI_RX_PLL_ENABLE (1 << 13)
8362#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8363#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8364#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8365#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8366#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8367#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008368/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008369#define FDI_AUTO_TRAINING (1 << 10)
8370#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8371#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8372#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8373#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8374#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008375
Paulo Zanoni04945642012-11-01 21:00:59 -02008376#define _FDI_RXA_MISC 0xf0010
8377#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008378#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8379#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8380#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8381#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8382#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8383#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8384#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008385#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008387#define _FDI_RXA_TUSIZE1 0xf0030
8388#define _FDI_RXA_TUSIZE2 0xf0038
8389#define _FDI_RXB_TUSIZE1 0xf1030
8390#define _FDI_RXB_TUSIZE2 0xf1038
8391#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8392#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008393
8394/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008395#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8396#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8397#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8398#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8399#define FDI_RX_FS_CODE_ERR (1 << 6)
8400#define FDI_RX_FE_CODE_ERR (1 << 5)
8401#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8402#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8403#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8404#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8405#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008407#define _FDI_RXA_IIR 0xf0014
8408#define _FDI_RXA_IMR 0xf0018
8409#define _FDI_RXB_IIR 0xf1014
8410#define _FDI_RXB_IMR 0xf1018
8411#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8412#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008414#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8415#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008417#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008418#define LVDS_DETECTED (1 << 1)
8419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008420#define _PCH_DP_B 0xe4100
8421#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008422#define _PCH_DPB_AUX_CH_CTL 0xe4110
8423#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8424#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8425#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8426#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8427#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008429#define _PCH_DP_C 0xe4200
8430#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008431#define _PCH_DPC_AUX_CH_CTL 0xe4210
8432#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8433#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8434#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8435#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8436#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008438#define _PCH_DP_D 0xe4300
8439#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008440#define _PCH_DPD_AUX_CH_CTL 0xe4310
8441#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8442#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8443#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8444#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8445#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8446
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008447#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8448#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008449
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008450/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008451#define _TRANS_DP_CTL_A 0xe0300
8452#define _TRANS_DP_CTL_B 0xe1300
8453#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008454#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008455#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008456#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8457#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8458#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008459#define TRANS_DP_AUDIO_ONLY (1 << 26)
8460#define TRANS_DP_ENH_FRAMING (1 << 18)
8461#define TRANS_DP_8BPC (0 << 9)
8462#define TRANS_DP_10BPC (1 << 9)
8463#define TRANS_DP_6BPC (2 << 9)
8464#define TRANS_DP_12BPC (3 << 9)
8465#define TRANS_DP_BPC_MASK (3 << 9)
8466#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008467#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008468#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008469#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008470#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008471
8472/* SNB eDP training params */
8473/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008474#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8475#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8476#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8477#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008478/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008479#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8480#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8481#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8482#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8483#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8484#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008485
Keith Packard1a2eb462011-11-16 16:26:07 -08008486/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008487#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8488#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8489#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8490#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8491#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8492#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8493#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008494
8495/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008496#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8497#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8498#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8499#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8500#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008501
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008502#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008504#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008505
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308506#define RC6_LOCATION _MMIO(0xD40)
8507#define RC6_CTX_IN_DRAM (1 << 0)
8508#define RC6_CTX_BASE _MMIO(0xD48)
8509#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8510#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8511#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8512#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8513#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8514#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8515#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008516#define FORCEWAKE _MMIO(0xA18C)
8517#define FORCEWAKE_VLV _MMIO(0x1300b0)
8518#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8519#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8520#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8521#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8522#define FORCEWAKE_ACK _MMIO(0x130090)
8523#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008524#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8525#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8526#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008528#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008529#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8530#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8531#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8532#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008533#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8534#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008535#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8536#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008537#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8538#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8539#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008540#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8541#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008542#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8543#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008544#define FORCEWAKE_KERNEL BIT(0)
8545#define FORCEWAKE_USER BIT(1)
8546#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008547#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8548#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008549#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008550#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308551#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8552#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8553#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008555#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008556#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8557#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008558#define GT_FIFO_SBDROPERR (1 << 6)
8559#define GT_FIFO_BLOBDROPERR (1 << 5)
8560#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8561#define GT_FIFO_DROPERR (1 << 3)
8562#define GT_FIFO_OVFERR (1 << 2)
8563#define GT_FIFO_IAWRERR (1 << 1)
8564#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008566#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008567#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008568#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308569#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8570#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008572#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008573#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008574#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008575#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008576#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8577#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8578#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008580#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008581# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008582# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008583# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008584# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008586#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008587# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008588# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008589# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008590# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008591# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008592# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008594#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008595# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008597#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008598#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8599#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008601#define GEN6_RCGCTL1 _MMIO(0x9410)
8602#define GEN6_RCGCTL2 _MMIO(0x9414)
8603#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008605#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008606#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8607#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8608#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008610#define GEN6_GFXPAUSE _MMIO(0xA000)
8611#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008612#define GEN6_TURBO_DISABLE (1 << 31)
8613#define GEN6_FREQUENCY(x) ((x) << 25)
8614#define HSW_FREQUENCY(x) ((x) << 24)
8615#define GEN9_FREQUENCY(x) ((x) << 23)
8616#define GEN6_OFFSET(x) ((x) << 19)
8617#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008618#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8619#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008620#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8621#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8622#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8623#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8624#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8625#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8626#define GEN7_RC_CTL_TO_MODE (1 << 28)
8627#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8628#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008629#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8630#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8631#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008632#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008633#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308634#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008635#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008636#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308637#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008639#define GEN6_RP_MEDIA_TURBO (1 << 11)
8640#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8641#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8642#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8643#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8644#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8645#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8646#define GEN6_RP_ENABLE (1 << 7)
8647#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8648#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8649#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8650#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8651#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008652#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8653#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8654#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008655#define GEN6_RP_EI_MASK 0xffffff
8656#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008657#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008658#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008659#define GEN6_RP_PREV_UP _MMIO(0xA058)
8660#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008661#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008662#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8663#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8664#define GEN6_RP_UP_EI _MMIO(0xA068)
8665#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8666#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8667#define GEN6_RPDEUHWTC _MMIO(0xA080)
8668#define GEN6_RPDEUC _MMIO(0xA084)
8669#define GEN6_RPDEUCSW _MMIO(0xA088)
8670#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008671#define RC_SW_TARGET_STATE_SHIFT 16
8672#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008673#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8674#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8675#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008676#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008677#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8678#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8679#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8680#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8681#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8682#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8683#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8684#define VLV_RCEDATA _MMIO(0xA0BC)
8685#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8686#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008687#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8688#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008689#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008690#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8691#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8692#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8693#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008694#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8695#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8696#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008697#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8698#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8699#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008701#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308702#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8703#define PIXEL_OVERLAP_CNT_SHIFT 30
8704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008705#define GEN6_PMISR _MMIO(0x44020)
8706#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8707#define GEN6_PMIIR _MMIO(0x44028)
8708#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008709#define GEN6_PM_MBOX_EVENT (1 << 25)
8710#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008711
8712/*
8713 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8714 * registers. Shifting is handled on accessing the imr and ier.
8715 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008716#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8717#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8718#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8719#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8720#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008721#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8722 GEN6_PM_RP_UP_THRESHOLD | \
8723 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8724 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008725 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008726
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008727#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008728#define GEN7_GT_SCRATCH_REG_NUM 8
8729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008730#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008731#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8732#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008734#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8735#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008736#define VLV_COUNT_RANGE_HIGH (1 << 15)
8737#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8738#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8739#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8740#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008741#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8742#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8743#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008745#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8746#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8747#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8748#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008749
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008750#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008751#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008752#define GEN6_PCODE_ERROR_MASK 0xFF
8753#define GEN6_PCODE_SUCCESS 0x0
8754#define GEN6_PCODE_ILLEGAL_CMD 0x1
8755#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8756#define GEN6_PCODE_TIMEOUT 0x3
8757#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8758#define GEN7_PCODE_TIMEOUT 0x2
8759#define GEN7_PCODE_ILLEGAL_DATA 0x3
8760#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008761#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8762#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008763#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8764#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008765#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008766#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8767#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8768#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8769#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8770#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008771#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008772#define SKL_PCODE_CDCLK_CONTROL 0x7
8773#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8774#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008775#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8776#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8777#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008778#define GEN6_PCODE_READ_D_COMP 0x10
8779#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308780#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008781#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008782 /* See also IPS_CTL */
8783#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008784#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008785#define GEN9_PCODE_SAGV_CONTROL 0x21
8786#define GEN9_SAGV_DISABLE 0x0
8787#define GEN9_SAGV_IS_DISABLED 0x1
8788#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008789#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008790#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008791#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008792#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008794#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008795#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008796#define GEN6_RCn_MASK 7
8797#define GEN6_RC0 0
8798#define GEN6_RC3 2
8799#define GEN6_RC6 3
8800#define GEN6_RC7 4
8801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008802#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008803#define GEN8_LSLICESTAT_MASK 0x7
8804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008805#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8806#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008807#define CHV_SS_PG_ENABLE (1 << 1)
8808#define CHV_EU08_PG_ENABLE (1 << 9)
8809#define CHV_EU19_PG_ENABLE (1 << 17)
8810#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008812#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8813#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008814#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008815
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008816#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008817#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8818 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008819#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008820#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008821#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008822
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008823#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008824#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8825 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008826#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008827#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8828 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008829#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8830#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8831#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8832#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8833#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8834#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8835#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8836#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008838#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008839#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8840#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8841#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8842#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008843
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008844#define GEN8_GARBCNTL _MMIO(0xB004)
8845#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8846#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008847#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8848#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8849
8850#define GEN11_GLBLINVL _MMIO(0xB404)
8851#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8852#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008853
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008854#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8855#define DFR_DISABLE (1 << 9)
8856
Oscar Mateof4a35712018-05-08 14:29:27 -07008857#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8858#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8859#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8860#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8861
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008862#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8863#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8864#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8865
Oscar Mateof57f9372018-10-30 01:45:04 -07008866#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8867
Ben Widawskye3689192012-05-25 16:56:22 -07008868/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008869#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008870#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8871#define GEN7_PARITY_ERROR_VALID (1 << 13)
8872#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8873#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008874#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008875 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008876#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008877 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008878#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008879 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008880#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008882#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008883#define GEN7_L3LOG_SIZE 0x80
8884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008885#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8886#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008887#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8888#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8889#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8890#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008892#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008893#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8894#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008896#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008897#define FLOW_CONTROL_ENABLE (1 << 15)
8898#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8899#define STALL_DOP_GATING_DISABLE (1 << 5)
8900#define THROTTLE_12_5 (7 << 2)
8901#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008903#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8904#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008905#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8906#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8907#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008909#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008910#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8911
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008912#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008913#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008914
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008915#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008916#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8917#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8918#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8919#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8920#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008922#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008923#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8924#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8925#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008926
Jani Nikulac46f1112014-10-27 16:26:52 +02008927/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008928#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008929#define INTEL_AUDIO_DEVCL 0x808629FB
8930#define INTEL_AUDIO_DEVBLC 0x80862801
8931#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008932
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008933#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008934#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8935#define G4X_ELDV_DEVCTG (1 << 14)
8936#define G4X_ELD_ADDR_MASK (0xf << 5)
8937#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008938#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008939
Jani Nikulac46f1112014-10-27 16:26:52 +02008940#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8941#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008942#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8943 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008944#define _IBX_AUD_CNTL_ST_A 0xE20B4
8945#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008946#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8947 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008948#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8949#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8950#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008951#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008952#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8953#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008954
Jani Nikulac46f1112014-10-27 16:26:52 +02008955#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8956#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008957#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008958#define _CPT_AUD_CNTL_ST_A 0xE50B4
8959#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008960#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8961#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008962
Jani Nikulac46f1112014-10-27 16:26:52 +02008963#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8964#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008965#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008966#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8967#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008968#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8969#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008970
Eric Anholtae662d32012-01-03 09:23:29 -08008971/* These are the 4 32-bit write offset registers for each stream
8972 * output buffer. It determines the offset from the
8973 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8974 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008975#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008976
Jani Nikulac46f1112014-10-27 16:26:52 +02008977#define _IBX_AUD_CONFIG_A 0xe2000
8978#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008979#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008980#define _CPT_AUD_CONFIG_A 0xe5000
8981#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008982#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008983#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8984#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008985#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008986
Wu Fengguangb6daa022012-01-06 14:41:31 -06008987#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8988#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8989#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008990#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008991#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008992#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008993#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8994#define AUD_CONFIG_N(n) \
8995 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8996 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008997#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008998#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8999#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9000#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9001#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9002#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9003#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9004#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9005#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9006#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9007#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9008#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009009#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9010
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009011/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009012#define _HSW_AUD_CONFIG_A 0x65000
9013#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009014#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009015
Jani Nikulac46f1112014-10-27 16:26:52 +02009016#define _HSW_AUD_MISC_CTRL_A 0x65010
9017#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009018#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009019
Libin Yang6014ac12016-10-25 17:54:18 +03009020#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9021#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
9022#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
9023#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9024#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9025#define AUD_CONFIG_M_MASK 0xfffff
9026
Jani Nikulac46f1112014-10-27 16:26:52 +02009027#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9028#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009029#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009030
9031/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009032#define _HSW_AUD_DIG_CNVT_1 0x65080
9033#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009034#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009035#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009036
Jani Nikulac46f1112014-10-27 16:26:52 +02009037#define _HSW_AUD_EDID_DATA_A 0x65050
9038#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009039#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009041#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9042#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009043#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9044#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9045#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9046#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009048#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009049#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9050
Imre Deak9c3a16c2017-08-14 18:15:30 +03009051/*
Imre Deak75e39682018-08-06 12:58:39 +03009052 * HSW - ICL power wells
9053 *
9054 * Platforms have up to 3 power well control register sets, each set
9055 * controlling up to 16 power wells via a request/status HW flag tuple:
9056 * - main (HSW_PWR_WELL_CTL[1-4])
9057 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9058 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9059 * Each control register set consists of up to 4 registers used by different
9060 * sources that can request a power well to be enabled:
9061 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9062 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9063 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9064 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009065 */
Imre Deak75e39682018-08-06 12:58:39 +03009066#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9067#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9068#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9069#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9070#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9071#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009072
Imre Deak75e39682018-08-06 12:58:39 +03009073/* HSW/BDW power well */
9074#define HSW_PW_CTL_IDX_GLOBAL 15
9075
9076/* SKL/BXT/GLK/CNL power wells */
9077#define SKL_PW_CTL_IDX_PW_2 15
9078#define SKL_PW_CTL_IDX_PW_1 14
9079#define CNL_PW_CTL_IDX_AUX_F 12
9080#define CNL_PW_CTL_IDX_AUX_D 11
9081#define GLK_PW_CTL_IDX_AUX_C 10
9082#define GLK_PW_CTL_IDX_AUX_B 9
9083#define GLK_PW_CTL_IDX_AUX_A 8
9084#define CNL_PW_CTL_IDX_DDI_F 6
9085#define SKL_PW_CTL_IDX_DDI_D 4
9086#define SKL_PW_CTL_IDX_DDI_C 3
9087#define SKL_PW_CTL_IDX_DDI_B 2
9088#define SKL_PW_CTL_IDX_DDI_A_E 1
9089#define GLK_PW_CTL_IDX_DDI_A 1
9090#define SKL_PW_CTL_IDX_MISC_IO 0
9091
9092/* ICL - power wells */
9093#define ICL_PW_CTL_IDX_PW_4 3
9094#define ICL_PW_CTL_IDX_PW_3 2
9095#define ICL_PW_CTL_IDX_PW_2 1
9096#define ICL_PW_CTL_IDX_PW_1 0
9097
9098#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9099#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9100#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9101#define ICL_PW_CTL_IDX_AUX_TBT4 11
9102#define ICL_PW_CTL_IDX_AUX_TBT3 10
9103#define ICL_PW_CTL_IDX_AUX_TBT2 9
9104#define ICL_PW_CTL_IDX_AUX_TBT1 8
9105#define ICL_PW_CTL_IDX_AUX_F 5
9106#define ICL_PW_CTL_IDX_AUX_E 4
9107#define ICL_PW_CTL_IDX_AUX_D 3
9108#define ICL_PW_CTL_IDX_AUX_C 2
9109#define ICL_PW_CTL_IDX_AUX_B 1
9110#define ICL_PW_CTL_IDX_AUX_A 0
9111
9112#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9113#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9114#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9115#define ICL_PW_CTL_IDX_DDI_F 5
9116#define ICL_PW_CTL_IDX_DDI_E 4
9117#define ICL_PW_CTL_IDX_DDI_D 3
9118#define ICL_PW_CTL_IDX_DDI_C 2
9119#define ICL_PW_CTL_IDX_DDI_B 1
9120#define ICL_PW_CTL_IDX_DDI_A 0
9121
9122/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009123#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009124#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9125#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9126#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009127#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009128
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009129/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009130enum skl_power_gate {
9131 SKL_PG0,
9132 SKL_PG1,
9133 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009134 ICL_PG3,
9135 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009136};
9137
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009138#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009139#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009140/*
9141 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9142 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9143 */
9144#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9145 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9146/*
9147 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9148 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9149 */
9150#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9151 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009152#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009153
Imre Deak75e39682018-08-06 12:58:39 +03009154#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009155#define _CNL_AUX_ANAOVRD1_B 0x162250
9156#define _CNL_AUX_ANAOVRD1_C 0x162210
9157#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009158#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009159#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009160 _CNL_AUX_ANAOVRD1_B, \
9161 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009162 _CNL_AUX_ANAOVRD1_D, \
9163 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009164#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9165#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009166
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009167#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9168#define _ICL_AUX_ANAOVRD1_A 0x162398
9169#define _ICL_AUX_ANAOVRD1_B 0x6C398
9170#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9171 _ICL_AUX_ANAOVRD1_A, \
9172 _ICL_AUX_ANAOVRD1_B))
9173#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9174#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9175
Sean Paulee5e5e72018-01-08 14:55:39 -05009176/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309177#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009178#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9179#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309180#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309181#define HDCP_KEY_STATUS _MMIO(0x66c04)
9182#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009183#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309184#define HDCP_FUSE_DONE BIT(5)
9185#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009186#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309187#define HDCP_AKSV_LO _MMIO(0x66c10)
9188#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009189
9190/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309191#define HDCP_REP_CTL _MMIO(0x66d00)
9192#define HDCP_DDIB_REP_PRESENT BIT(30)
9193#define HDCP_DDIA_REP_PRESENT BIT(29)
9194#define HDCP_DDIC_REP_PRESENT BIT(28)
9195#define HDCP_DDID_REP_PRESENT BIT(27)
9196#define HDCP_DDIF_REP_PRESENT BIT(26)
9197#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009198#define HDCP_DDIB_SHA1_M0 (1 << 20)
9199#define HDCP_DDIA_SHA1_M0 (2 << 20)
9200#define HDCP_DDIC_SHA1_M0 (3 << 20)
9201#define HDCP_DDID_SHA1_M0 (4 << 20)
9202#define HDCP_DDIF_SHA1_M0 (5 << 20)
9203#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309204#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009205#define HDCP_SHA1_READY BIT(17)
9206#define HDCP_SHA1_COMPLETE BIT(18)
9207#define HDCP_SHA1_V_MATCH BIT(19)
9208#define HDCP_SHA1_TEXT_32 (1 << 1)
9209#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9210#define HDCP_SHA1_TEXT_24 (4 << 1)
9211#define HDCP_SHA1_TEXT_16 (5 << 1)
9212#define HDCP_SHA1_TEXT_8 (6 << 1)
9213#define HDCP_SHA1_TEXT_0 (7 << 1)
9214#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9215#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9216#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9217#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9218#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009219#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309220#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009221
9222/* HDCP Auth Registers */
9223#define _PORTA_HDCP_AUTHENC 0x66800
9224#define _PORTB_HDCP_AUTHENC 0x66500
9225#define _PORTC_HDCP_AUTHENC 0x66600
9226#define _PORTD_HDCP_AUTHENC 0x66700
9227#define _PORTE_HDCP_AUTHENC 0x66A00
9228#define _PORTF_HDCP_AUTHENC 0x66900
9229#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9230 _PORTA_HDCP_AUTHENC, \
9231 _PORTB_HDCP_AUTHENC, \
9232 _PORTC_HDCP_AUTHENC, \
9233 _PORTD_HDCP_AUTHENC, \
9234 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009235 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309236#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9237#define HDCP_CONF_CAPTURE_AN BIT(0)
9238#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9239#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9240#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9241#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9242#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9243#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9244#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9245#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009246#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9247#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9248#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9249#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9250#define HDCP_STATUS_AUTH BIT(21)
9251#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309252#define HDCP_STATUS_RI_MATCH BIT(19)
9253#define HDCP_STATUS_R0_READY BIT(18)
9254#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009255#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009256#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009257
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309258/* HDCP2.2 Registers */
9259#define _PORTA_HDCP2_BASE 0x66800
9260#define _PORTB_HDCP2_BASE 0x66500
9261#define _PORTC_HDCP2_BASE 0x66600
9262#define _PORTD_HDCP2_BASE 0x66700
9263#define _PORTE_HDCP2_BASE 0x66A00
9264#define _PORTF_HDCP2_BASE 0x66900
9265#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9266 _PORTA_HDCP2_BASE, \
9267 _PORTB_HDCP2_BASE, \
9268 _PORTC_HDCP2_BASE, \
9269 _PORTD_HDCP2_BASE, \
9270 _PORTE_HDCP2_BASE, \
9271 _PORTF_HDCP2_BASE) + (x))
9272
9273#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9274#define AUTH_LINK_AUTHENTICATED BIT(31)
9275#define AUTH_LINK_TYPE BIT(30)
9276#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9277#define AUTH_CLR_KEYS BIT(18)
9278
9279#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9280#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9281
9282#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9283#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9284#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9285#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9286#define LINK_TYPE_STATUS BIT(22)
9287#define LINK_AUTH_STATUS BIT(21)
9288#define LINK_ENCRYPTION_STATUS BIT(20)
9289
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009290/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009291#define _TRANS_DDI_FUNC_CTL_A 0x60400
9292#define _TRANS_DDI_FUNC_CTL_B 0x61400
9293#define _TRANS_DDI_FUNC_CTL_C 0x62400
9294#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009295#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9296#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009297#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009298
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009299#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009300/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009301#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009302#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009303#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9304#define TRANS_DDI_PORT_NONE (0 << 28)
9305#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9306#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9307#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9308#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9309#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9310#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9311#define TRANS_DDI_BPC_MASK (7 << 20)
9312#define TRANS_DDI_BPC_8 (0 << 20)
9313#define TRANS_DDI_BPC_10 (1 << 20)
9314#define TRANS_DDI_BPC_6 (2 << 20)
9315#define TRANS_DDI_BPC_12 (3 << 20)
9316#define TRANS_DDI_PVSYNC (1 << 17)
9317#define TRANS_DDI_PHSYNC (1 << 16)
9318#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9319#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9320#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9321#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9322#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9323#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9324#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9325#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9326#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9327#define TRANS_DDI_BFI_ENABLE (1 << 4)
9328#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9329#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309330#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9331 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9332 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009333
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009334#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9335#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9336#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9337#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9338#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9339#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9340#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9341 _TRANS_DDI_FUNC_CTL2_A)
9342#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009343#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009344#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9345#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9346
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009347/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009348#define _DP_TP_CTL_A 0x64040
9349#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009350#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009351#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009352#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009353#define DP_TP_CTL_MODE_SST (0 << 27)
9354#define DP_TP_CTL_MODE_MST (1 << 27)
9355#define DP_TP_CTL_FORCE_ACT (1 << 25)
9356#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9357#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9358#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9359#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9360#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9361#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9362#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9363#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9364#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9365#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009366
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009367/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009368#define _DP_TP_STATUS_A 0x64044
9369#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009370#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009371#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009372#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9373#define DP_TP_STATUS_ACT_SENT (1 << 24)
9374#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9375#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009376#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9377#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9378#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009379
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009380/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009381#define _DDI_BUF_CTL_A 0x64000
9382#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009383#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009384#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309385#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009386#define DDI_BUF_EMP_MASK (0xf << 24)
9387#define DDI_BUF_PORT_REVERSAL (1 << 16)
9388#define DDI_BUF_IS_IDLE (1 << 7)
9389#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009390#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009391#define DDI_PORT_WIDTH_MASK (7 << 1)
9392#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009393#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009394
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009395/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009396#define _DDI_BUF_TRANS_A 0x64E00
9397#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009398#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009399#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009400#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009401
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009402/* Sideband Interface (SBI) is programmed indirectly, via
9403 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9404 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009405#define SBI_ADDR _MMIO(0xC6000)
9406#define SBI_DATA _MMIO(0xC6004)
9407#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009408#define SBI_CTL_DEST_ICLK (0x0 << 16)
9409#define SBI_CTL_DEST_MPHY (0x1 << 16)
9410#define SBI_CTL_OP_IORD (0x2 << 8)
9411#define SBI_CTL_OP_IOWR (0x3 << 8)
9412#define SBI_CTL_OP_CRRD (0x6 << 8)
9413#define SBI_CTL_OP_CRWR (0x7 << 8)
9414#define SBI_RESPONSE_FAIL (0x1 << 1)
9415#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9416#define SBI_BUSY (0x1 << 0)
9417#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009418
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009419/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009420#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009421#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009422#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009423#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9424#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009425#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009426#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9427#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9428#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9429#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009430#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009431#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009432#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009433#define SBI_SSCCTL_PATHALT (1 << 3)
9434#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009435#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009436#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009437#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9438#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009439#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009440#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009441#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009442
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009443/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009444#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009445#define PIXCLK_GATE_UNGATE (1 << 0)
9446#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009447
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009448/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009449#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009450#define SPLL_PLL_ENABLE (1 << 31)
9451#define SPLL_PLL_SSC (1 << 28)
9452#define SPLL_PLL_NON_SSC (2 << 28)
9453#define SPLL_PLL_LCPLL (3 << 28)
9454#define SPLL_PLL_REF_MASK (3 << 28)
9455#define SPLL_PLL_FREQ_810MHz (0 << 26)
9456#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9457#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9458#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009459
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009460/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009461#define _WRPLL_CTL1 0x46040
9462#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009463#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009464#define WRPLL_PLL_ENABLE (1 << 31)
9465#define WRPLL_PLL_SSC (1 << 28)
9466#define WRPLL_PLL_NON_SSC (2 << 28)
9467#define WRPLL_PLL_LCPLL (3 << 28)
9468#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009469/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009470#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009471#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009472#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9473#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009474#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009475#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009476#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009477#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009478
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009479/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009480#define _PORT_CLK_SEL_A 0x46100
9481#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009482#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009483#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9484#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9485#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9486#define PORT_CLK_SEL_SPLL (3 << 29)
9487#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9488#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9489#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9490#define PORT_CLK_SEL_NONE (7 << 29)
9491#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009492
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009493/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9494#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9495#define DDI_CLK_SEL_NONE (0x0 << 28)
9496#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009497#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9498#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9499#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9500#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009501#define DDI_CLK_SEL_MASK (0xF << 28)
9502
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009503/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009504#define _TRANS_CLK_SEL_A 0x46140
9505#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009506#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009507/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009508#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9509#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009510
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009511#define CDCLK_FREQ _MMIO(0x46200)
9512
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009513#define _TRANSA_MSA_MISC 0x60410
9514#define _TRANSB_MSA_MISC 0x61410
9515#define _TRANSC_MSA_MISC 0x62410
9516#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009517#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009518
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009519#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309520#define TRANS_MSA_SAMPLING_444 (2 << 1)
9521#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009522#define TRANS_MSA_6_BPC (0 << 5)
9523#define TRANS_MSA_8_BPC (1 << 5)
9524#define TRANS_MSA_10_BPC (2 << 5)
9525#define TRANS_MSA_12_BPC (3 << 5)
9526#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009527#define TRANS_MSA_CEA_RANGE (1 << 3)
Paulo Zanonidae84792012-10-15 15:51:30 -03009528
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009529/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009530#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009531#define LCPLL_PLL_DISABLE (1 << 31)
9532#define LCPLL_PLL_LOCK (1 << 30)
9533#define LCPLL_CLK_FREQ_MASK (3 << 26)
9534#define LCPLL_CLK_FREQ_450 (0 << 26)
9535#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9536#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9537#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9538#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9539#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9540#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9541#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9542#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9543#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009544
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009545/*
9546 * SKL Clocks
9547 */
9548
9549/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009550#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009551#define CDCLK_FREQ_SEL_MASK (3 << 26)
9552#define CDCLK_FREQ_450_432 (0 << 26)
9553#define CDCLK_FREQ_540 (1 << 26)
9554#define CDCLK_FREQ_337_308 (2 << 26)
9555#define CDCLK_FREQ_675_617 (3 << 26)
9556#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9557#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9558#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9559#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9560#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9561#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9562#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009563#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009564#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9565#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009566#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309567
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009568/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009569#define LCPLL1_CTL _MMIO(0x46010)
9570#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009571#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009572
9573/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009574#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009575#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9576#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9577#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9578#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9579#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9580#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009581#define DPLL_CTRL1_LINK_RATE_2700 0
9582#define DPLL_CTRL1_LINK_RATE_1350 1
9583#define DPLL_CTRL1_LINK_RATE_810 2
9584#define DPLL_CTRL1_LINK_RATE_1620 3
9585#define DPLL_CTRL1_LINK_RATE_1080 4
9586#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009587
9588/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009589#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009590#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9591#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9592#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9593#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9594#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009595
9596/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009597#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009598#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009599
9600/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009601#define _DPLL1_CFGCR1 0x6C040
9602#define _DPLL2_CFGCR1 0x6C048
9603#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009604#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9605#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9606#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009607#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9608
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009609#define _DPLL1_CFGCR2 0x6C044
9610#define _DPLL2_CFGCR2 0x6C04C
9611#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009612#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9613#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9614#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9615#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9616#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9617#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9618#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9619#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9620#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9621#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9622#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9623#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9624#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9625#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9626#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009627#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9628
Lyudeda3b8912016-02-04 10:43:21 -05009629#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009630#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009631
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009632/*
9633 * CNL Clocks
9634 */
9635#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009636#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009637#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009638 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009639#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9640#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9641 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009642#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009643 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009644#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9645#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009646
Rodrigo Vivia927c922017-06-09 15:26:04 -07009647/* CNL PLL */
9648#define DPLL0_ENABLE 0x46010
9649#define DPLL1_ENABLE 0x46014
9650#define PLL_ENABLE (1 << 31)
9651#define PLL_LOCK (1 << 30)
9652#define PLL_POWER_ENABLE (1 << 27)
9653#define PLL_POWER_STATE (1 << 26)
9654#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9655
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009656#define TBT_PLL_ENABLE _MMIO(0x46020)
9657
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009658#define _MG_PLL1_ENABLE 0x46030
9659#define _MG_PLL2_ENABLE 0x46034
9660#define _MG_PLL3_ENABLE 0x46038
9661#define _MG_PLL4_ENABLE 0x4603C
9662/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009663#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009664 _MG_PLL2_ENABLE)
9665
9666#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9667#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9668#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9669#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9670#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009671#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009672#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9673 _MG_REFCLKIN_CTL_PORT1, \
9674 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009675
9676#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9677#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9678#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9679#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9680#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009681#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009682#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009683#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009684#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9685 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9686 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009687
9688#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9689#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9690#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9691#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9692#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009693#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009694#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009695#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009696#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009697#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9698#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9699#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9700#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009701#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009702#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009703#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009704#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9705 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9706 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009707
9708#define _MG_PLL_DIV0_PORT1 0x168A00
9709#define _MG_PLL_DIV0_PORT2 0x169A00
9710#define _MG_PLL_DIV0_PORT3 0x16AA00
9711#define _MG_PLL_DIV0_PORT4 0x16BA00
9712#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009713#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9714#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009715#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009716#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009717#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009718#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9719 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009720
9721#define _MG_PLL_DIV1_PORT1 0x168A04
9722#define _MG_PLL_DIV1_PORT2 0x169A04
9723#define _MG_PLL_DIV1_PORT3 0x16AA04
9724#define _MG_PLL_DIV1_PORT4 0x16BA04
9725#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9726#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9727#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9728#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9729#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9730#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009731#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009732#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009733#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9734 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009735
9736#define _MG_PLL_LF_PORT1 0x168A08
9737#define _MG_PLL_LF_PORT2 0x169A08
9738#define _MG_PLL_LF_PORT3 0x16AA08
9739#define _MG_PLL_LF_PORT4 0x16BA08
9740#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9741#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9742#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9743#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9744#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9745#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009746#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9747 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009748
9749#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9750#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9751#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9752#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9753#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9754#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9755#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9756#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9757#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9758#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009759#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9760 _MG_PLL_FRAC_LOCK_PORT1, \
9761 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009762
9763#define _MG_PLL_SSC_PORT1 0x168A10
9764#define _MG_PLL_SSC_PORT2 0x169A10
9765#define _MG_PLL_SSC_PORT3 0x16AA10
9766#define _MG_PLL_SSC_PORT4 0x16BA10
9767#define MG_PLL_SSC_EN (1 << 28)
9768#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9769#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9770#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9771#define MG_PLL_SSC_FLLEN (1 << 9)
9772#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009773#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9774 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009775
9776#define _MG_PLL_BIAS_PORT1 0x168A14
9777#define _MG_PLL_BIAS_PORT2 0x169A14
9778#define _MG_PLL_BIAS_PORT3 0x16AA14
9779#define _MG_PLL_BIAS_PORT4 0x16BA14
9780#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009781#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009782#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009783#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009784#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009785#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009786#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9787#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009788#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009789#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009790#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009791#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009792#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009793#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9794 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009795
9796#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9797#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9798#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9799#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9800#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9801#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9802#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9803#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9804#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009805#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9806 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9807 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009808
Rodrigo Vivia927c922017-06-09 15:26:04 -07009809#define _CNL_DPLL0_CFGCR0 0x6C000
9810#define _CNL_DPLL1_CFGCR0 0x6C080
9811#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9812#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009813#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009814#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9815#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9816#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9817#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9818#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9819#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9820#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9821#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9822#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9823#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009824#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009825#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9826#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9827#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9828
9829#define _CNL_DPLL0_CFGCR1 0x6C004
9830#define _CNL_DPLL1_CFGCR1 0x6C084
9831#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009832#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009833#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009834#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009835#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9836#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009837#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009838#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9839#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9840#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +02009841#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009842#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009843#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009844#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9845#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9846#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9847#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9848#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9849#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009850#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009851#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9852
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009853#define _ICL_DPLL0_CFGCR0 0x164000
9854#define _ICL_DPLL1_CFGCR0 0x164080
9855#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9856 _ICL_DPLL1_CFGCR0)
9857
9858#define _ICL_DPLL0_CFGCR1 0x164004
9859#define _ICL_DPLL1_CFGCR1 0x164084
9860#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9861 _ICL_DPLL1_CFGCR1)
9862
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309863/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009864#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309865#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9866#define BXT_DE_PLL_RATIO_MASK 0xff
9867
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009868#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309869#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9870#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009871#define CNL_CDCLK_PLL_RATIO(x) (x)
9872#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309873
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309874/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009875#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009876#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009877#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9878#define DC_STATE_EN_DC9 (1 << 3)
9879#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309880#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009882#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009883#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9884#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309885
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309886#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9887#define BXT_REQ_DATA_MASK 0x3F
9888#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9889#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9890#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9891
9892#define BXT_D_CR_DRP0_DUNIT8 0x1000
9893#define BXT_D_CR_DRP0_DUNIT9 0x1200
9894#define BXT_D_CR_DRP0_DUNIT_START 8
9895#define BXT_D_CR_DRP0_DUNIT_END 11
9896#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9897 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9898 BXT_D_CR_DRP0_DUNIT9))
9899#define BXT_DRAM_RANK_MASK 0x3
9900#define BXT_DRAM_RANK_SINGLE 0x1
9901#define BXT_DRAM_RANK_DUAL 0x3
9902#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9903#define BXT_DRAM_WIDTH_SHIFT 4
9904#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9905#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9906#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9907#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9908#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9909#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +02009910#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
9911#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
9912#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
9913#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
9914#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +02009915#define BXT_DRAM_TYPE_MASK (0x7 << 22)
9916#define BXT_DRAM_TYPE_SHIFT 22
9917#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
9918#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
9919#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
9920#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309921
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309922#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9923#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9924#define SKL_REQ_DATA_MASK (0xF << 0)
9925
Ville Syrjäläb185a352019-03-06 22:35:51 +02009926#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
9927#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
9928#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
9929#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
9930#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
9931#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
9932
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309933#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9934#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9935#define SKL_DRAM_S_SHIFT 16
9936#define SKL_DRAM_SIZE_MASK 0x3F
9937#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9938#define SKL_DRAM_WIDTH_SHIFT 8
9939#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9940#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9941#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9942#define SKL_DRAM_RANK_MASK (0x1 << 10)
9943#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02009944#define SKL_DRAM_RANK_1 (0x0 << 10)
9945#define SKL_DRAM_RANK_2 (0x1 << 10)
9946#define SKL_DRAM_RANK_MASK (0x1 << 10)
9947#define CNL_DRAM_SIZE_MASK 0x7F
9948#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
9949#define CNL_DRAM_WIDTH_SHIFT 7
9950#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
9951#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
9952#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
9953#define CNL_DRAM_RANK_MASK (0x3 << 9)
9954#define CNL_DRAM_RANK_SHIFT 9
9955#define CNL_DRAM_RANK_1 (0x0 << 9)
9956#define CNL_DRAM_RANK_2 (0x1 << 9)
9957#define CNL_DRAM_RANK_3 (0x2 << 9)
9958#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309959
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009960/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9961 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009962#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9963#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009964#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9965#define D_COMP_COMP_FORCE (1 << 8)
9966#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009967
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009968/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009969#define _PIPE_WM_LINETIME_A 0x45270
9970#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009971#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009972#define PIPE_WM_LINETIME_MASK (0x1ff)
9973#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009974#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9975#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009976
9977/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009978#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009979#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9980#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9981#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9982#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9983#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9984#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9985#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9986#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009988#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009989#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009991#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009992#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9993#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9994#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009995
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009996/* pipe CSC */
9997#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9998#define _PIPE_A_CSC_COEFF_BY 0x49014
9999#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10000#define _PIPE_A_CSC_COEFF_BU 0x4901c
10001#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10002#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010003
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010004#define _PIPE_A_CSC_MODE 0x49028
Uma Shankar255fcfb2019-02-11 19:20:23 +053010005#define ICL_CSC_ENABLE (1 << 31)
Uma Shankara91de582019-02-11 19:20:24 +053010006#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
Uma Shankar255fcfb2019-02-11 19:20:23 +053010007#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
10008#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
10009#define CSC_MODE_YUV_TO_RGB (1 << 0)
10010
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010011#define _PIPE_A_CSC_PREOFF_HI 0x49030
10012#define _PIPE_A_CSC_PREOFF_ME 0x49034
10013#define _PIPE_A_CSC_PREOFF_LO 0x49038
10014#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10015#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10016#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10017
10018#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10019#define _PIPE_B_CSC_COEFF_BY 0x49114
10020#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10021#define _PIPE_B_CSC_COEFF_BU 0x4911c
10022#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10023#define _PIPE_B_CSC_COEFF_BV 0x49124
10024#define _PIPE_B_CSC_MODE 0x49128
10025#define _PIPE_B_CSC_PREOFF_HI 0x49130
10026#define _PIPE_B_CSC_PREOFF_ME 0x49134
10027#define _PIPE_B_CSC_PREOFF_LO 0x49138
10028#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10029#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10030#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010032#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10033#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10034#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10035#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10036#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10037#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10038#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10039#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10040#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10041#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10042#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10043#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10044#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010045
Uma Shankara91de582019-02-11 19:20:24 +053010046/* Pipe Output CSC */
10047#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10048#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10049#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10050#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10051#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10052#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10053#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10054#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10055#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10056#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10057#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10058#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10059
10060#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10061#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10062#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10063#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10064#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10065#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10066#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10067#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10068#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10069#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10070#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10071#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10072
10073#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10074 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10075 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10076#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10077 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10078 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10079#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10080 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10081 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10082#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10083 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10084 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10085#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10086 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10087 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10088#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10089 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10090 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10091#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10092 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10093 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10094#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10095 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10096 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10097#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10098 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10099 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10100#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10101 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10102 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10103#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10104 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10105 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10106#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10107 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10108 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10109
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010110/* pipe degamma/gamma LUTs on IVB+ */
10111#define _PAL_PREC_INDEX_A 0x4A400
10112#define _PAL_PREC_INDEX_B 0x4AC00
10113#define _PAL_PREC_INDEX_C 0x4B400
10114#define PAL_PREC_10_12_BIT (0 << 31)
10115#define PAL_PREC_SPLIT_MODE (1 << 31)
10116#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010117#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010118#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010119#define _PAL_PREC_DATA_A 0x4A404
10120#define _PAL_PREC_DATA_B 0x4AC04
10121#define _PAL_PREC_DATA_C 0x4B404
10122#define _PAL_PREC_GC_MAX_A 0x4A410
10123#define _PAL_PREC_GC_MAX_B 0x4AC10
10124#define _PAL_PREC_GC_MAX_C 0x4B410
10125#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10126#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10127#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010128#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10129#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10130#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010131
10132#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10133#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10134#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10135#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010136#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010137
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010138#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10139#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10140#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10141#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10142#define _PRE_CSC_GAMC_DATA_A 0x4A488
10143#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10144#define _PRE_CSC_GAMC_DATA_C 0x4B488
10145
10146#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10147#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10148
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010149/* pipe CSC & degamma/gamma LUTs on CHV */
10150#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10151#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10152#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10153#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10154#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10155#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10156#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10157#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10158#define CGM_PIPE_MODE_GAMMA (1 << 2)
10159#define CGM_PIPE_MODE_CSC (1 << 1)
10160#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10161
10162#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10163#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10164#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10165#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10166#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10167#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10168#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10169#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10170
10171#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10172#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10173#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10174#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10175#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10176#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10177#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10178#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10179
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010180/* MIPI DSI registers */
10181
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010182#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010183#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010184
Madhav Chauhan292272e2018-10-15 17:27:57 +030010185/* Gen11 DSI */
10186#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10187 dsi0, dsi1)
10188
Deepak Mbcc65702017-02-17 18:13:34 +053010189#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10190#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10191#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10192#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10193
Madhav Chauhan27efd252018-07-05 18:31:48 +053010194#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10195#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10196#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10197 _ICL_DSI_ESC_CLK_DIV0, \
10198 _ICL_DSI_ESC_CLK_DIV1)
10199#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10200#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10201#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10202 _ICL_DPHY_ESC_CLK_DIV0, \
10203 _ICL_DPHY_ESC_CLK_DIV1)
10204#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10205#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10206#define ICL_ESC_CLK_DIV_MASK 0x1ff
10207#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010208#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010209
Uma Shankaraec02462017-09-25 19:26:01 +053010210/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10211#define GEN4_TIMESTAMP _MMIO(0x2358)
10212#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10213#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10214
Lionel Landwerlindab91782017-11-10 19:08:44 +000010215#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10216#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10217#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10218#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10219#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10220
Uma Shankaraec02462017-09-25 19:26:01 +053010221#define _PIPE_FRMTMSTMP_A 0x70048
10222#define PIPE_FRMTMSTMP(pipe) \
10223 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10224
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010225/* BXT MIPI clock controls */
10226#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010228#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010229#define BXT_MIPI1_DIV_SHIFT 26
10230#define BXT_MIPI2_DIV_SHIFT 10
10231#define BXT_MIPI_DIV_SHIFT(port) \
10232 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10233 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010234
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010235/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010236#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10237#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010238#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10239 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10240 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010241#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10242#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010243#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10244 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010245 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10246#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010247 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010248/* RX upper control divider to select actual RX clock output from 8x */
10249#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10250#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10251#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10252 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10253 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10254#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10255#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10256#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10257 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10258 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10259#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010260 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010261/* 8/3X divider to select the actual 8/3X clock output from 8x */
10262#define BXT_MIPI1_8X_BY3_SHIFT 19
10263#define BXT_MIPI2_8X_BY3_SHIFT 3
10264#define BXT_MIPI_8X_BY3_SHIFT(port) \
10265 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10266 BXT_MIPI2_8X_BY3_SHIFT)
10267#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10268#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10269#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10270 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10271 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10272#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010273 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010274/* RX lower control divider to select actual RX clock output from 8x */
10275#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10276#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10277#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10278 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10279 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10280#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10281#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10282#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10283 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10284 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10285#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010286 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010287
10288#define RX_DIVIDER_BIT_1_2 0x3
10289#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010290
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010291/* BXT MIPI mode configure */
10292#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10293#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010294#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010295 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10296
10297#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10298#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010299#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010300 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10301
10302#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10303#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010304#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010305 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010307#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010308#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10309#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10310#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010311#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010312#define BXT_DSIC_16X_BY2 (1 << 10)
10313#define BXT_DSIC_16X_BY3 (2 << 10)
10314#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010315#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010316#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010317#define BXT_DSIA_16X_BY2 (1 << 8)
10318#define BXT_DSIA_16X_BY3 (2 << 8)
10319#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010320#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010321#define BXT_DSI_FREQ_SEL_SHIFT 8
10322#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10323
10324#define BXT_DSI_PLL_RATIO_MAX 0x7D
10325#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010326#define GLK_DSI_PLL_RATIO_MAX 0x6F
10327#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010328#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010329#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010331#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010332#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10333#define BXT_DSI_PLL_LOCKED (1 << 30)
10334
Jani Nikula3230bf12013-08-27 15:12:16 +030010335#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010336#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010337#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010338
10339 /* BXT port control */
10340#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10341#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010342#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010343
Madhav Chauhan21652f32018-07-05 19:19:34 +053010344/* ICL DSI MODE control */
10345#define _ICL_DSI_IO_MODECTL_0 0x6B094
10346#define _ICL_DSI_IO_MODECTL_1 0x6B894
10347#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10348 _ICL_DSI_IO_MODECTL_0, \
10349 _ICL_DSI_IO_MODECTL_1)
10350#define COMBO_PHY_MODE_DSI (1 << 0)
10351
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010352/* Display Stream Splitter Control */
10353#define DSS_CTL1 _MMIO(0x67400)
10354#define SPLITTER_ENABLE (1 << 31)
10355#define JOINER_ENABLE (1 << 30)
10356#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10357#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10358#define OVERLAP_PIXELS_MASK (0xf << 16)
10359#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10360#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10361#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010362#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010363
10364#define DSS_CTL2 _MMIO(0x67404)
10365#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10366#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10367#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10368#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10369
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010370#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10371#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10372#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10373 _ICL_PIPE_DSS_CTL1_PB, \
10374 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010375#define BIG_JOINER_ENABLE (1 << 29)
10376#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10377#define VGA_CENTERING_ENABLE (1 << 27)
10378
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010379#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10380#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10381#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10382 _ICL_PIPE_DSS_CTL2_PB, \
10383 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010384
Uma Shankar1881a422017-01-25 19:43:23 +053010385#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10386#define STAP_SELECT (1 << 0)
10387
10388#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10389#define HS_IO_CTRL_SELECT (1 << 0)
10390
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010391#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010392#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10393#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010394#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010395#define DUAL_LINK_MODE_MASK (1 << 26)
10396#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10397#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010398#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010399#define FLOPPED_HSTX (1 << 23)
10400#define DE_INVERT (1 << 19) /* XXX */
10401#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10402#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10403#define AFE_LATCHOUT (1 << 17)
10404#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010405#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10406#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10407#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10408#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010409#define CSB_SHIFT 9
10410#define CSB_MASK (3 << 9)
10411#define CSB_20MHZ (0 << 9)
10412#define CSB_10MHZ (1 << 9)
10413#define CSB_40MHZ (2 << 9)
10414#define BANDGAP_MASK (1 << 8)
10415#define BANDGAP_PNW_CIRCUIT (0 << 8)
10416#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010417#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10418#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10419#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10420#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010421#define TEARING_EFFECT_MASK (3 << 2)
10422#define TEARING_EFFECT_OFF (0 << 2)
10423#define TEARING_EFFECT_DSI (1 << 2)
10424#define TEARING_EFFECT_GPIO (2 << 2)
10425#define LANE_CONFIGURATION_SHIFT 0
10426#define LANE_CONFIGURATION_MASK (3 << 0)
10427#define LANE_CONFIGURATION_4LANE (0 << 0)
10428#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10429#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10430
10431#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010432#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010433#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010434#define TEARING_EFFECT_DELAY_SHIFT 0
10435#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10436
10437/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010438#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010439
10440/* MIPI DSI Controller and D-PHY registers */
10441
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010442#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010443#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010444#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010445#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10446#define ULPS_STATE_MASK (3 << 1)
10447#define ULPS_STATE_ENTER (2 << 1)
10448#define ULPS_STATE_EXIT (1 << 1)
10449#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10450#define DEVICE_READY (1 << 0)
10451
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010452#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010453#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010454#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010455#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010456#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010457#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010458#define TEARING_EFFECT (1 << 31)
10459#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10460#define GEN_READ_DATA_AVAIL (1 << 29)
10461#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10462#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10463#define RX_PROT_VIOLATION (1 << 26)
10464#define RX_INVALID_TX_LENGTH (1 << 25)
10465#define ACK_WITH_NO_ERROR (1 << 24)
10466#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10467#define LP_RX_TIMEOUT (1 << 22)
10468#define HS_TX_TIMEOUT (1 << 21)
10469#define DPI_FIFO_UNDERRUN (1 << 20)
10470#define LOW_CONTENTION (1 << 19)
10471#define HIGH_CONTENTION (1 << 18)
10472#define TXDSI_VC_ID_INVALID (1 << 17)
10473#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10474#define TXCHECKSUM_ERROR (1 << 15)
10475#define TXECC_MULTIBIT_ERROR (1 << 14)
10476#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10477#define TXFALSE_CONTROL_ERROR (1 << 12)
10478#define RXDSI_VC_ID_INVALID (1 << 11)
10479#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10480#define RXCHECKSUM_ERROR (1 << 9)
10481#define RXECC_MULTIBIT_ERROR (1 << 8)
10482#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10483#define RXFALSE_CONTROL_ERROR (1 << 6)
10484#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10485#define RX_LP_TX_SYNC_ERROR (1 << 4)
10486#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10487#define RXEOT_SYNC_ERROR (1 << 2)
10488#define RXSOT_SYNC_ERROR (1 << 1)
10489#define RXSOT_ERROR (1 << 0)
10490
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010491#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010492#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010493#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010494#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10495#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10496#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10497#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10498#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10499#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10500#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10501#define VID_MODE_FORMAT_MASK (0xf << 7)
10502#define VID_MODE_NOT_SUPPORTED (0 << 7)
10503#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010504#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10505#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010506#define VID_MODE_FORMAT_RGB888 (4 << 7)
10507#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10508#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10509#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10510#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10511#define DATA_LANES_PRG_REG_SHIFT 0
10512#define DATA_LANES_PRG_REG_MASK (7 << 0)
10513
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010514#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010515#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010516#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010517#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10518
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010519#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010520#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010521#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010522#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10523
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010524#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010525#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010526#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010527#define TURN_AROUND_TIMEOUT_MASK 0x3f
10528
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010529#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010530#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010531#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010532#define DEVICE_RESET_TIMER_MASK 0xffff
10533
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010534#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010535#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010536#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010537#define VERTICAL_ADDRESS_SHIFT 16
10538#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10539#define HORIZONTAL_ADDRESS_SHIFT 0
10540#define HORIZONTAL_ADDRESS_MASK 0xffff
10541
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010542#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010543#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010544#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010545#define DBI_FIFO_EMPTY_HALF (0 << 0)
10546#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10547#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10548
10549/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010550#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010551#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010552#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010553
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010554#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010555#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010556#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010557
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010558#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010559#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010560#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010561
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010562#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010563#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010564#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010565
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010566#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010567#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010568#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010569
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010570#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010571#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010572#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010573
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010574#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010575#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010576#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010577
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010578#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010579#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010580#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010581
Jani Nikula3230bf12013-08-27 15:12:16 +030010582/* regs above are bits 15:0 */
10583
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010584#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010585#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010586#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010587#define DPI_LP_MODE (1 << 6)
10588#define BACKLIGHT_OFF (1 << 5)
10589#define BACKLIGHT_ON (1 << 4)
10590#define COLOR_MODE_OFF (1 << 3)
10591#define COLOR_MODE_ON (1 << 2)
10592#define TURN_ON (1 << 1)
10593#define SHUTDOWN (1 << 0)
10594
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010595#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010596#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010597#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010598#define COMMAND_BYTE_SHIFT 0
10599#define COMMAND_BYTE_MASK (0x3f << 0)
10600
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010601#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010602#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010603#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010604#define MASTER_INIT_TIMER_SHIFT 0
10605#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10606
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010607#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010608#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010609#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010610 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010611#define MAX_RETURN_PKT_SIZE_SHIFT 0
10612#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10613
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010614#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010615#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010616#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010617#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10618#define DISABLE_VIDEO_BTA (1 << 3)
10619#define IP_TG_CONFIG (1 << 2)
10620#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10621#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10622#define VIDEO_MODE_BURST (3 << 0)
10623
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010624#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010625#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010626#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010627#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10628#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010629#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10630#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10631#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10632#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10633#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10634#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10635#define CLOCKSTOP (1 << 1)
10636#define EOT_DISABLE (1 << 0)
10637
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010638#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010639#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010640#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010641#define LP_BYTECLK_SHIFT 0
10642#define LP_BYTECLK_MASK (0xffff << 0)
10643
Deepak Mb426f982017-02-17 18:13:30 +053010644#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10645#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10646#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10647
10648#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10649#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10650#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10651
Jani Nikula3230bf12013-08-27 15:12:16 +030010652/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010653#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010654#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010655#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010656
10657/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010658#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010659#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010660#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010661
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010662#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010663#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010664#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010665#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010666#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010667#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010668#define LONG_PACKET_WORD_COUNT_SHIFT 8
10669#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10670#define SHORT_PACKET_PARAM_SHIFT 8
10671#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10672#define VIRTUAL_CHANNEL_SHIFT 6
10673#define VIRTUAL_CHANNEL_MASK (3 << 6)
10674#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010675#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010676/* data type values, see include/video/mipi_display.h */
10677
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010678#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010679#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010680#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010681#define DPI_FIFO_EMPTY (1 << 28)
10682#define DBI_FIFO_EMPTY (1 << 27)
10683#define LP_CTRL_FIFO_EMPTY (1 << 26)
10684#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10685#define LP_CTRL_FIFO_FULL (1 << 24)
10686#define HS_CTRL_FIFO_EMPTY (1 << 18)
10687#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10688#define HS_CTRL_FIFO_FULL (1 << 16)
10689#define LP_DATA_FIFO_EMPTY (1 << 10)
10690#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10691#define LP_DATA_FIFO_FULL (1 << 8)
10692#define HS_DATA_FIFO_EMPTY (1 << 2)
10693#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10694#define HS_DATA_FIFO_FULL (1 << 0)
10695
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010696#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010697#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010698#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010699#define DBI_HS_LP_MODE_MASK (1 << 0)
10700#define DBI_LP_MODE (1 << 0)
10701#define DBI_HS_MODE (0 << 0)
10702
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010703#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010704#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010705#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010706#define EXIT_ZERO_COUNT_SHIFT 24
10707#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10708#define TRAIL_COUNT_SHIFT 16
10709#define TRAIL_COUNT_MASK (0x1f << 16)
10710#define CLK_ZERO_COUNT_SHIFT 8
10711#define CLK_ZERO_COUNT_MASK (0xff << 8)
10712#define PREPARE_COUNT_SHIFT 0
10713#define PREPARE_COUNT_MASK (0x3f << 0)
10714
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010715#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10716#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10717#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10718 _ICL_DSI_T_INIT_MASTER_0,\
10719 _ICL_DSI_T_INIT_MASTER_1)
10720
Madhav Chauhan33868a92018-09-16 16:23:28 +053010721#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10722#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10723#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10724 _DPHY_CLK_TIMING_PARAM_0,\
10725 _DPHY_CLK_TIMING_PARAM_1)
10726#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10727#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10728#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10729 _DSI_CLK_TIMING_PARAM_0,\
10730 _DSI_CLK_TIMING_PARAM_1)
10731#define CLK_PREPARE_OVERRIDE (1 << 31)
10732#define CLK_PREPARE(x) ((x) << 28)
10733#define CLK_PREPARE_MASK (0x7 << 28)
10734#define CLK_PREPARE_SHIFT 28
10735#define CLK_ZERO_OVERRIDE (1 << 27)
10736#define CLK_ZERO(x) ((x) << 20)
10737#define CLK_ZERO_MASK (0xf << 20)
10738#define CLK_ZERO_SHIFT 20
10739#define CLK_PRE_OVERRIDE (1 << 19)
10740#define CLK_PRE(x) ((x) << 16)
10741#define CLK_PRE_MASK (0x3 << 16)
10742#define CLK_PRE_SHIFT 16
10743#define CLK_POST_OVERRIDE (1 << 15)
10744#define CLK_POST(x) ((x) << 8)
10745#define CLK_POST_MASK (0x7 << 8)
10746#define CLK_POST_SHIFT 8
10747#define CLK_TRAIL_OVERRIDE (1 << 7)
10748#define CLK_TRAIL(x) ((x) << 0)
10749#define CLK_TRAIL_MASK (0xf << 0)
10750#define CLK_TRAIL_SHIFT 0
10751
10752#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10753#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10754#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10755 _DPHY_DATA_TIMING_PARAM_0,\
10756 _DPHY_DATA_TIMING_PARAM_1)
10757#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10758#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10759#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10760 _DSI_DATA_TIMING_PARAM_0,\
10761 _DSI_DATA_TIMING_PARAM_1)
10762#define HS_PREPARE_OVERRIDE (1 << 31)
10763#define HS_PREPARE(x) ((x) << 24)
10764#define HS_PREPARE_MASK (0x7 << 24)
10765#define HS_PREPARE_SHIFT 24
10766#define HS_ZERO_OVERRIDE (1 << 23)
10767#define HS_ZERO(x) ((x) << 16)
10768#define HS_ZERO_MASK (0xf << 16)
10769#define HS_ZERO_SHIFT 16
10770#define HS_TRAIL_OVERRIDE (1 << 15)
10771#define HS_TRAIL(x) ((x) << 8)
10772#define HS_TRAIL_MASK (0x7 << 8)
10773#define HS_TRAIL_SHIFT 8
10774#define HS_EXIT_OVERRIDE (1 << 7)
10775#define HS_EXIT(x) ((x) << 0)
10776#define HS_EXIT_MASK (0x7 << 0)
10777#define HS_EXIT_SHIFT 0
10778
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010779#define _DPHY_TA_TIMING_PARAM_0 0x162188
10780#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10781#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10782 _DPHY_TA_TIMING_PARAM_0,\
10783 _DPHY_TA_TIMING_PARAM_1)
10784#define _DSI_TA_TIMING_PARAM_0 0x6b098
10785#define _DSI_TA_TIMING_PARAM_1 0x6b898
10786#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10787 _DSI_TA_TIMING_PARAM_0,\
10788 _DSI_TA_TIMING_PARAM_1)
10789#define TA_SURE_OVERRIDE (1 << 31)
10790#define TA_SURE(x) ((x) << 16)
10791#define TA_SURE_MASK (0x1f << 16)
10792#define TA_SURE_SHIFT 16
10793#define TA_GO_OVERRIDE (1 << 15)
10794#define TA_GO(x) ((x) << 8)
10795#define TA_GO_MASK (0xf << 8)
10796#define TA_GO_SHIFT 8
10797#define TA_GET_OVERRIDE (1 << 7)
10798#define TA_GET(x) ((x) << 0)
10799#define TA_GET_MASK (0xf << 0)
10800#define TA_GET_SHIFT 0
10801
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010802/* DSI transcoder configuration */
10803#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10804#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10805#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10806 _DSI_TRANS_FUNC_CONF_0,\
10807 _DSI_TRANS_FUNC_CONF_1)
10808#define OP_MODE_MASK (0x3 << 28)
10809#define OP_MODE_SHIFT 28
10810#define CMD_MODE_NO_GATE (0x0 << 28)
10811#define CMD_MODE_TE_GATE (0x1 << 28)
10812#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10813#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10814#define LINK_READY (1 << 20)
10815#define PIX_FMT_MASK (0x3 << 16)
10816#define PIX_FMT_SHIFT 16
10817#define PIX_FMT_RGB565 (0x0 << 16)
10818#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10819#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10820#define PIX_FMT_RGB888 (0x3 << 16)
10821#define PIX_FMT_RGB101010 (0x4 << 16)
10822#define PIX_FMT_RGB121212 (0x5 << 16)
10823#define PIX_FMT_COMPRESSED (0x6 << 16)
10824#define BGR_TRANSMISSION (1 << 15)
10825#define PIX_VIRT_CHAN(x) ((x) << 12)
10826#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10827#define PIX_VIRT_CHAN_SHIFT 12
10828#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10829#define PIX_BUF_THRESHOLD_SHIFT 10
10830#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10831#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10832#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10833#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10834#define CONTINUOUS_CLK_MASK (0x3 << 8)
10835#define CONTINUOUS_CLK_SHIFT 8
10836#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10837#define CLK_HS_OR_LP (0x2 << 8)
10838#define CLK_HS_CONTINUOUS (0x3 << 8)
10839#define LINK_CALIBRATION_MASK (0x3 << 4)
10840#define LINK_CALIBRATION_SHIFT 4
10841#define CALIBRATION_DISABLED (0x0 << 4)
10842#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10843#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10844#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10845#define EOTP_DISABLED (1 << 0)
10846
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010847#define _DSI_CMD_RXCTL_0 0x6b0d4
10848#define _DSI_CMD_RXCTL_1 0x6b8d4
10849#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10850 _DSI_CMD_RXCTL_0,\
10851 _DSI_CMD_RXCTL_1)
10852#define READ_UNLOADS_DW (1 << 16)
10853#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10854#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10855#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10856#define RECEIVED_RESET_TRIGGER (1 << 12)
10857#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10858#define RECEIVED_CRC_WAS_LOST (1 << 10)
10859#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10860#define NUMBER_RX_PLOAD_DW_SHIFT 0
10861
10862#define _DSI_CMD_TXCTL_0 0x6b0d0
10863#define _DSI_CMD_TXCTL_1 0x6b8d0
10864#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10865 _DSI_CMD_TXCTL_0,\
10866 _DSI_CMD_TXCTL_1)
10867#define KEEP_LINK_IN_HS (1 << 24)
10868#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10869#define FREE_HEADER_CREDIT_SHIFT 0x8
10870#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10871#define FREE_PLOAD_CREDIT_SHIFT 0
10872#define MAX_HEADER_CREDIT 0x10
10873#define MAX_PLOAD_CREDIT 0x40
10874
Madhav Chauhan808517e2018-10-30 13:56:26 +020010875#define _DSI_CMD_TXHDR_0 0x6b100
10876#define _DSI_CMD_TXHDR_1 0x6b900
10877#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10878 _DSI_CMD_TXHDR_0,\
10879 _DSI_CMD_TXHDR_1)
10880#define PAYLOAD_PRESENT (1 << 31)
10881#define LP_DATA_TRANSFER (1 << 30)
10882#define VBLANK_FENCE (1 << 29)
10883#define PARAM_WC_MASK (0xffff << 8)
10884#define PARAM_WC_LOWER_SHIFT 8
10885#define PARAM_WC_UPPER_SHIFT 16
10886#define VC_MASK (0x3 << 6)
10887#define VC_SHIFT 6
10888#define DT_MASK (0x3f << 0)
10889#define DT_SHIFT 0
10890
10891#define _DSI_CMD_TXPYLD_0 0x6b104
10892#define _DSI_CMD_TXPYLD_1 0x6b904
10893#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10894 _DSI_CMD_TXPYLD_0,\
10895 _DSI_CMD_TXPYLD_1)
10896
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010897#define _DSI_LP_MSG_0 0x6b0d8
10898#define _DSI_LP_MSG_1 0x6b8d8
10899#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10900 _DSI_LP_MSG_0,\
10901 _DSI_LP_MSG_1)
10902#define LPTX_IN_PROGRESS (1 << 17)
10903#define LINK_IN_ULPS (1 << 16)
10904#define LINK_ULPS_TYPE_LP11 (1 << 8)
10905#define LINK_ENTER_ULPS (1 << 0)
10906
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010907/* DSI timeout registers */
10908#define _DSI_HSTX_TO_0 0x6b044
10909#define _DSI_HSTX_TO_1 0x6b844
10910#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10911 _DSI_HSTX_TO_0,\
10912 _DSI_HSTX_TO_1)
10913#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10914#define HSTX_TIMEOUT_VALUE_SHIFT 16
10915#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10916#define HSTX_TIMED_OUT (1 << 0)
10917
10918#define _DSI_LPRX_HOST_TO_0 0x6b048
10919#define _DSI_LPRX_HOST_TO_1 0x6b848
10920#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10921 _DSI_LPRX_HOST_TO_0,\
10922 _DSI_LPRX_HOST_TO_1)
10923#define LPRX_TIMED_OUT (1 << 16)
10924#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10925#define LPRX_TIMEOUT_VALUE_SHIFT 0
10926#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10927
10928#define _DSI_PWAIT_TO_0 0x6b040
10929#define _DSI_PWAIT_TO_1 0x6b840
10930#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10931 _DSI_PWAIT_TO_0,\
10932 _DSI_PWAIT_TO_1)
10933#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10934#define PRESET_TIMEOUT_VALUE_SHIFT 16
10935#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10936#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10937#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10938#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10939
10940#define _DSI_TA_TO_0 0x6b04c
10941#define _DSI_TA_TO_1 0x6b84c
10942#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10943 _DSI_TA_TO_0,\
10944 _DSI_TA_TO_1)
10945#define TA_TIMED_OUT (1 << 16)
10946#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10947#define TA_TIMEOUT_VALUE_SHIFT 0
10948#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10949
Jani Nikula3230bf12013-08-27 15:12:16 +030010950/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010951#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010952#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010953#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010955#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10956#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10957#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010958#define LP_HS_SSW_CNT_SHIFT 16
10959#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10960#define HS_LP_PWR_SW_CNT_SHIFT 0
10961#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10962
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010963#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010964#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010965#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010966#define STOP_STATE_STALL_COUNTER_SHIFT 0
10967#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10968
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010969#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010970#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010971#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010972#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010973#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010974#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010975#define RX_CONTENTION_DETECTED (1 << 0)
10976
10977/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010978#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010979#define DBI_TYPEC_ENABLE (1 << 31)
10980#define DBI_TYPEC_WIP (1 << 30)
10981#define DBI_TYPEC_OPTION_SHIFT 28
10982#define DBI_TYPEC_OPTION_MASK (3 << 28)
10983#define DBI_TYPEC_FREQ_SHIFT 24
10984#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10985#define DBI_TYPEC_OVERRIDE (1 << 8)
10986#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10987#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10988
10989
10990/* MIPI adapter registers */
10991
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010992#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010993#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010994#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010995#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10996#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10997#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10998#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10999#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11000#define READ_REQUEST_PRIORITY_SHIFT 3
11001#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11002#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11003#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11004#define RGB_FLIP_TO_BGR (1 << 2)
11005
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011006#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011007#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011008#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011009#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11010#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11011#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11012#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11013#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11014#define GLK_LP_WAKE (1 << 22)
11015#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11016#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11017#define GLK_FIREWALL_ENABLE (1 << 16)
11018#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11019#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11020#define BXT_DSC_ENABLE (1 << 3)
11021#define BXT_RGB_FLIP (1 << 2)
11022#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11023#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011024
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011025#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011026#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011027#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011028#define DATA_MEM_ADDRESS_SHIFT 5
11029#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11030#define DATA_VALID (1 << 0)
11031
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011032#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011033#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011034#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011035#define DATA_LENGTH_SHIFT 0
11036#define DATA_LENGTH_MASK (0xfffff << 0)
11037
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011038#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011039#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011040#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011041#define COMMAND_MEM_ADDRESS_SHIFT 5
11042#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11043#define AUTO_PWG_ENABLE (1 << 2)
11044#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11045#define COMMAND_VALID (1 << 0)
11046
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011047#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011048#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011049#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011050#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11051#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11052
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011053#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011054#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011055#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011056
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011057#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011058#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011059#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011060#define READ_DATA_VALID(n) (1 << (n))
11061
Peter Antoine3bbaba02015-07-10 20:13:11 +030011062/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011063#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011065#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11066#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11067#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11068#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11069#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011070/* Media decoder 2 MOCS registers */
11071#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011072
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011073#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11074#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11075#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11076#define PMFLUSHDONE_LNEBLK (1 << 22)
11077
Tim Gored5165eb2016-02-04 11:49:34 +000011078/* gamt regs */
11079#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11080#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11081#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11082#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11083#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11084
Ville Syrjälä93564042017-08-24 22:10:51 +030011085#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11086#define MMCD_PCLA (1 << 31)
11087#define MMCD_HOTSPOT_EN (1 << 27)
11088
Paulo Zanoniad186f32018-02-05 13:40:43 -020011089#define _ICL_PHY_MISC_A 0x64C00
11090#define _ICL_PHY_MISC_B 0x64C04
11091#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11092 _ICL_PHY_MISC_B)
11093#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11094
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011095/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011096#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11097#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011098#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11099#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11100#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11101#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11102#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11103 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11104 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11105#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11106 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11107 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11108#define DSC_VBR_ENABLE (1 << 19)
11109#define DSC_422_ENABLE (1 << 18)
11110#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11111#define DSC_BLOCK_PREDICTION (1 << 16)
11112#define DSC_LINE_BUF_DEPTH_SHIFT 12
11113#define DSC_BPC_SHIFT 8
11114#define DSC_VER_MIN_SHIFT 4
11115#define DSC_VER_MAJ (0x1 << 0)
11116
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011117#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11118#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011119#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11120#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11121#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11122#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11123#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11124 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11125 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11126#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11127 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11128 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11129#define DSC_BPP(bpp) ((bpp) << 0)
11130
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011131#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11132#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011133#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11134#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11135#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11136#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11137#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11138 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11139 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11140#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11141 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11142 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11143#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11144#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11145
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011146#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11147#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011148#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11149#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11150#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11151#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11152#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11153 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11154 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11155#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11156 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11157 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11158#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11159#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11160
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011161#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11162#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011163#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11164#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11165#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11166#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11167#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11168 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11169 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11170#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011171 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011172 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11173#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11174#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11175
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011176#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11177#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011178#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11179#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11180#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11181#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11182#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11183 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11184 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11185#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011186 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011187 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011188#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011189#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11190
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011191#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11192#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011193#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11194#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11195#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11196#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11197#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11198 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11199 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11200#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11201 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11202 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011203#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11204#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011205#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11206#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11207
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011208#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11209#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011210#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11211#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11212#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11213#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11214#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11215 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11216 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11217#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11218 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11219 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11220#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11221#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11222
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011223#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11224#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011225#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11226#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11227#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11228#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11229#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11230 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11231 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11232#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11233 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11234 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11235#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11236#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11237
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011238#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11239#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011240#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11241#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11242#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11243#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11244#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11245 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11246 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11247#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11248 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11249 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11250#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11251#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11252
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011253#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11254#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011255#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11256#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11257#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11258#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11259#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11260 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11261 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11262#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11263 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11264 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11265#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11266#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11267#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11268#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11269
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011270#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11271#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011272#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11273#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11274#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11275#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11276#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11277 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11278 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11279#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11280 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11281 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11282
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011283#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11284#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011285#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11286#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11287#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11288#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11289#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11290 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11291 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11292#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11293 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11294 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11295
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011296#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11297#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011298#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11299#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11300#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11301#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11302#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11303 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11304 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11305#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11306 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11307 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11308
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011309#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11310#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011311#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11312#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11313#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11314#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11315#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11316 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11317 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11318#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11319 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11320 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11321
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011322#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11323#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011324#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11325#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11326#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11327#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11328#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11329 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11330 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11331#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11332 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11333 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11334
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011335#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11336#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011337#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11338#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11339#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11340#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11341#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11342 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11343 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11344#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11345 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11346 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011347#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011348#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011349#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011350
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011351/* Icelake Rate Control Buffer Threshold Registers */
11352#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11353#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11354#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11355#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11356#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11357#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11358#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11359#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11360#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11361#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11362#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11363#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11364#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11365 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11366 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11367#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11368 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11369 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11370#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11371 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11372 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11373#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11374 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11375 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11376
11377#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11378#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11379#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11380#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11381#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11382#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11383#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11384#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11385#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11386#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11387#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11388#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11389#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11390 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11391 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11392#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11393 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11394 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11395#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11396 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11397 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11398#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11399 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11400 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11401
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011402#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011403#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11404#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011405#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11406#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11407#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011408
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011409#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011410#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11411
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011412#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011413#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11414
Jesse Barnes585fb112008-07-29 11:54:06 -070011415#endif /* _I915_REG_H_ */