blob: 6381f7b1e8581d80d502a379773a4287b03578d9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Jani Nikuladf0566a2019-06-13 11:44:16 +030050#include "display/intel_acpi.h"
51#include "display/intel_audio.h"
52#include "display/intel_bw.h"
53#include "display/intel_cdclk.h"
Jani Nikula379bc102019-06-13 11:44:15 +030054#include "display/intel_dp.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030055#include "display/intel_fbdev.h"
Jani Nikula379bc102019-06-13 11:44:15 +030056#include "display/intel_gmbus.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030057#include "display/intel_hotplug.h"
58#include "display/intel_overlay.h"
59#include "display/intel_pipe_crc.h"
60#include "display/intel_sprite.h"
Jani Nikula379bc102019-06-13 11:44:15 +030061
Chris Wilson10be98a2019-05-28 10:29:49 +010062#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010063#include "gem/i915_gem_ioctls.h"
Tvrtko Ursulin24635c52019-06-21 08:07:41 +010064#include "gt/intel_gt.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010065#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010066#include "gt/intel_reset.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010067#include "gt/intel_workarounds.h"
Daniele Ceraolo Spurio0f261b22019-07-13 11:00:11 +010068#include "gt/uc/intel_uc.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010069
Jani Nikula2126d3e2019-05-02 18:02:43 +030070#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030072#include "i915_irq.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000073#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000074#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030075#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010076#include "i915_vgpu.h"
Jani Nikula174594d2019-04-05 14:00:07 +030077#include "intel_csr.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070078#include "intel_drv.h"
Jani Nikula696173b2019-04-05 14:00:15 +030079#include "intel_pm.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Kristian Høgsberg112b7152009-01-04 16:55:33 -050081static struct drm_driver driver;
82
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000083#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020084static unsigned int i915_probe_fail_count;
Chris Wilson0673ad42016-06-24 14:00:22 +010085
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020086bool __i915_inject_probe_failure(const char *func, int line)
Chris Wilson0673ad42016-06-24 14:00:22 +010087{
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020088 if (i915_probe_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010089 return false;
90
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020091 if (++i915_probe_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010092 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000093 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010094 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010095 return true;
96 }
97
98 return false;
99}
Chris Wilson51c18bf2018-06-09 12:10:58 +0100100
101bool i915_error_injected(void)
102{
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200103 return i915_probe_fail_count && !i915_modparams.inject_load_failure;
Chris Wilson51c18bf2018-06-09 12:10:58 +0100104}
105
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000106#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100107
108#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
109#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
110 "providing the dmesg log by booting with drm.debug=0xf"
111
112void
113__i915_printk(struct drm_i915_private *dev_priv, const char *level,
114 const char *fmt, ...)
115{
116 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +0300117 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100118 bool is_error = level[1] <= KERN_ERR[1];
119 bool is_debug = level[1] == KERN_DEBUG[1];
120 struct va_format vaf;
121 va_list args;
122
123 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
124 return;
125
126 va_start(args, fmt);
127
128 vaf.fmt = fmt;
129 vaf.va = &args;
130
Chris Wilson8cff1f42018-07-09 14:48:58 +0100131 if (is_error)
132 dev_printk(level, kdev, "%pV", &vaf);
133 else
134 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
135 __builtin_return_address(0), &vaf);
136
137 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100138
139 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100140 /*
141 * Ask the user to file a bug report for the error, except
142 * if they may have caused the bug by fiddling with unsafe
143 * module parameters.
144 */
145 if (!test_taint(TAINT_USER))
146 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100147 shown_bug_once = true;
148 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100149}
150
Jani Nikulada6c10c22018-02-05 19:31:36 +0200151/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
152static enum intel_pch
153intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
154{
155 switch (id) {
156 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
157 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800158 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200159 return PCH_IBX;
160 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800162 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200163 return PCH_CPT;
164 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
165 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800166 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200167 /* PantherPoint is CPT compatible */
168 return PCH_CPT;
169 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
170 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
171 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
172 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
173 return PCH_LPT;
174 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
175 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
176 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
177 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
178 return PCH_LPT;
179 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
180 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
181 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
182 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
183 /* WildcatPoint is LPT compatible */
184 return PCH_LPT;
185 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
187 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
188 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
189 /* WildcatPoint is LPT compatible */
190 return PCH_LPT;
191 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
192 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
193 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
194 return PCH_SPT;
195 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
196 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
197 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
198 return PCH_SPT;
199 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
200 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
201 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
202 !IS_COFFEELAKE(dev_priv));
Ville Syrjälä9ab91a32019-05-06 18:26:27 +0300203 /* KBP is SPT compatible */
204 return PCH_SPT;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200205 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
206 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
207 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
208 return PCH_CNP;
209 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
210 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
211 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
212 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700213 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
214 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
215 WARN_ON(!IS_COFFEELAKE(dev_priv));
216 /* CometPoint is CNP Compatible */
217 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200218 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
219 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
220 WARN_ON(!IS_ICELAKE(dev_priv));
221 return PCH_ICP;
Matt Roperc6f7acb2019-06-14 17:42:10 -0700222 case INTEL_PCH_MCC_DEVICE_ID_TYPE:
Matt Roperfc254412019-06-21 08:18:47 -0700223 case INTEL_PCH_MCC2_DEVICE_ID_TYPE:
Matt Roperc6f7acb2019-06-14 17:42:10 -0700224 DRM_DEBUG_KMS("Found Mule Creek Canyon PCH\n");
225 WARN_ON(!IS_ELKHARTLAKE(dev_priv));
226 return PCH_MCC;
Radhakrishna Sripada7f028892019-07-11 10:30:57 -0700227 case INTEL_PCH_TGP_DEVICE_ID_TYPE:
228 DRM_DEBUG_KMS("Found Tiger Lake LP PCH\n");
229 WARN_ON(!IS_TIGERLAKE(dev_priv));
230 return PCH_TGP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200231 default:
232 return PCH_NONE;
233 }
234}
Chris Wilson0673ad42016-06-24 14:00:22 +0100235
Jani Nikula435ad2c2018-02-05 19:31:37 +0200236static bool intel_is_virt_pch(unsigned short id,
237 unsigned short svendor, unsigned short sdevice)
238{
239 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
240 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
241 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
242 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
243 sdevice == PCI_SUBDEVICE_ID_QEMU));
244}
245
Jani Nikula40ace642018-02-05 19:31:38 +0200246static unsigned short
247intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100248{
Jani Nikula40ace642018-02-05 19:31:38 +0200249 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100250
251 /*
252 * In a virtualized passthrough environment we can be in a
253 * setup where the ISA bridge is not able to be passed through.
254 * In this case, a south bridge can be emulated and we have to
255 * make an educated guess as to which PCH is really there.
256 */
257
Mahesh Kumard8df6be2019-07-11 10:30:58 -0700258 if (IS_TIGERLAKE(dev_priv))
259 id = INTEL_PCH_TGP_DEVICE_ID_TYPE;
260 else if (IS_ELKHARTLAKE(dev_priv))
Matt Roperc6f7acb2019-06-14 17:42:10 -0700261 id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
262 else if (IS_ICELAKE(dev_priv))
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800263 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
264 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
265 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
266 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
267 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200268 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
269 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
270 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
271 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800272 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
273 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
274 else if (IS_GEN(dev_priv, 5))
275 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100276
Jani Nikula40ace642018-02-05 19:31:38 +0200277 if (id)
278 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
279 else
280 DRM_DEBUG_KMS("Assuming no PCH\n");
281
282 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100283}
284
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000285static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800286{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200287 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800288
289 /*
290 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
291 * make graphics device passthrough work easy for VMM, that only
292 * need to expose ISA bridge to let driver know the real hardware
293 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800294 *
295 * In some virtualized environments (e.g. XEN), there is irrelevant
296 * ISA bridge in the system. To work reliably, we should scan trhough
297 * all the ISA bridge devices and check for the first match, instead
298 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800299 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200300 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200301 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200302 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300303
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200304 if (pch->vendor != PCI_VENDOR_ID_INTEL)
305 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700306
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200307 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200308
Jani Nikulada6c10c22018-02-05 19:31:36 +0200309 pch_type = intel_pch_type(dev_priv, id);
310 if (pch_type != PCH_NONE) {
311 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200312 dev_priv->pch_id = id;
313 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200314 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200315 pch->subsystem_device)) {
316 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300317 pch_type = intel_pch_type(dev_priv, id);
318
319 /* Sanity check virtual PCH id */
320 if (WARN_ON(id && pch_type == PCH_NONE))
321 id = 0;
322
Jani Nikula40ace642018-02-05 19:31:38 +0200323 dev_priv->pch_type = pch_type;
324 dev_priv->pch_id = id;
325 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800326 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800327 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300328
329 /*
330 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
331 * display.
332 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800333 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300334 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
335 dev_priv->pch_type = PCH_NOP;
336 dev_priv->pch_id = 0;
337 }
338
Rui Guo6a9c4b32013-06-19 21:10:23 +0800339 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200340 DRM_DEBUG_KMS("No PCH found.\n");
341
342 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800343}
344
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200345static int i915_getparam_ioctl(struct drm_device *dev, void *data,
346 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100347{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100348 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300349 struct pci_dev *pdev = dev_priv->drm.pdev;
Stuart Summersbd41ca42019-05-24 08:40:18 -0700350 const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 drm_i915_getparam_t *param = data;
Jani Nikulaa10f3612019-05-29 11:21:50 +0300352 int value;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353
354 switch (param->param) {
355 case I915_PARAM_IRQ_ACTIVE:
356 case I915_PARAM_ALLOW_BATCHBUFFER:
357 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800358 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 /* Reject all old ums/dri params. */
360 return -ENODEV;
361 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300362 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100363 break;
364 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300365 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 case I915_PARAM_NUM_FENCES_AVAIL:
Chris Wilson0cf289b2019-06-13 08:32:54 +0100368 value = dev_priv->ggtt.num_fences;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 break;
370 case I915_PARAM_HAS_OVERLAY:
371 value = dev_priv->overlay ? 1 : 0;
372 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000374 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 break;
376 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000377 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100378 break;
379 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000380 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100381 break;
382 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000383 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100384 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300386 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100387 break;
388 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300389 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 break;
391 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000392 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100393 break;
394 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000395 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100396 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100397 case I915_PARAM_HAS_SECURE_BATCHES:
398 value = capable(CAP_SYS_ADMIN);
399 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100400 case I915_PARAM_CMD_PARSER_VERSION:
401 value = i915_cmd_parser_get_version(dev_priv);
402 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100403 case I915_PARAM_SUBSLICE_TOTAL:
Stuart Summers0040fd12019-05-24 08:40:21 -0700404 value = intel_sseu_subslice_total(sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100405 if (!value)
406 return -ENODEV;
407 break;
408 case I915_PARAM_EU_TOTAL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700409 value = sseu->eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100410 if (!value)
411 return -ENODEV;
412 break;
413 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000414 value = i915_modparams.enable_hangcheck &&
415 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100416 if (value && intel_has_reset_engine(dev_priv))
417 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100418 break;
419 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700420 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100421 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100422 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300423 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100424 break;
425 case I915_PARAM_MIN_EU_IN_POOL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700426 value = sseu->min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100427 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800428 case I915_PARAM_HUC_STATUS:
Daniele Ceraolo Spurio8b5689d2019-07-13 11:00:12 +0100429 value = intel_huc_check_status(&dev_priv->gt.uc.huc);
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000430 if (value < 0)
431 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800432 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100433 case I915_PARAM_MMAP_GTT_VERSION:
434 /* Though we've started our numbering from 1, and so class all
435 * earlier versions as 0, in effect their value is undefined as
436 * the ioctl will report EINVAL for the unknown param!
437 */
438 value = i915_gem_mmap_gtt_version();
439 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000440 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000441 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000442 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100443
David Weinehall16162472016-09-02 13:46:17 +0300444 case I915_PARAM_MMAP_VERSION:
445 /* Remember to bump this if the version changes! */
446 case I915_PARAM_HAS_GEM:
447 case I915_PARAM_HAS_PAGEFLIPPING:
448 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
449 case I915_PARAM_HAS_RELAXED_FENCING:
450 case I915_PARAM_HAS_COHERENT_RINGS:
451 case I915_PARAM_HAS_RELAXED_DELTA:
452 case I915_PARAM_HAS_GEN7_SOL_RESET:
453 case I915_PARAM_HAS_WAIT_TIMEOUT:
454 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
455 case I915_PARAM_HAS_PINNED_BATCHES:
456 case I915_PARAM_HAS_EXEC_NO_RELOC:
457 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
458 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
459 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000460 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000461 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100462 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100463 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100464 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
Chris Wilsona88b6e42019-05-21 22:11:34 +0100465 case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300466 /* For the time being all of these are always true;
467 * if some supported hardware does not have one of these
468 * features this value needs to be provided from
469 * INTEL_INFO(), a feature macro, or similar.
470 */
471 value = 1;
472 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000473 case I915_PARAM_HAS_CONTEXT_ISOLATION:
474 value = intel_engines_has_context_isolation(dev_priv);
475 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100476 case I915_PARAM_SLICE_MASK:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700477 value = sseu->slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100478 if (!value)
479 return -ENODEV;
480 break;
Robert Braggf5320232017-06-13 12:23:00 +0100481 case I915_PARAM_SUBSLICE_MASK:
Jani Nikulaa10f3612019-05-29 11:21:50 +0300482 value = sseu->subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100483 if (!value)
484 return -ENODEV;
485 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000486 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200487 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000488 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100489 case I915_PARAM_MMAP_GTT_COHERENT:
490 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
491 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100492 default:
493 DRM_DEBUG("Unknown parameter %d\n", param->param);
494 return -EINVAL;
495 }
496
Chris Wilsondda33002016-06-24 14:00:23 +0100497 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100498 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100499
500 return 0;
501}
502
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000503static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100504{
Sinan Kaya57b296462017-11-27 11:57:46 -0500505 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
506
507 dev_priv->bridge_dev =
508 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100509 if (!dev_priv->bridge_dev) {
510 DRM_ERROR("bridge device not found\n");
511 return -1;
512 }
513 return 0;
514}
515
516/* Allocate space for the MCH regs if needed, return nonzero on error */
517static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp_lo, temp_hi = 0;
522 u64 mchbar_addr;
523 int ret;
524
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000525 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100526 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
527 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
528 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
529
530 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
531#ifdef CONFIG_PNP
532 if (mchbar_addr &&
533 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
534 return 0;
535#endif
536
537 /* Get some space for it */
538 dev_priv->mch_res.name = "i915 MCHBAR";
539 dev_priv->mch_res.flags = IORESOURCE_MEM;
540 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
541 &dev_priv->mch_res,
542 MCHBAR_SIZE, MCHBAR_SIZE,
543 PCIBIOS_MIN_MEM,
544 0, pcibios_align_resource,
545 dev_priv->bridge_dev);
546 if (ret) {
547 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
548 dev_priv->mch_res.start = 0;
549 return ret;
550 }
551
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000552 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100553 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
554 upper_32_bits(dev_priv->mch_res.start));
555
556 pci_write_config_dword(dev_priv->bridge_dev, reg,
557 lower_32_bits(dev_priv->mch_res.start));
558 return 0;
559}
560
561/* Setup MCHBAR if possible, return true if we should disable it again */
562static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000563intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100564{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000565 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100566 u32 temp;
567 bool enabled;
568
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100569 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100570 return;
571
572 dev_priv->mchbar_need_disable = false;
573
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100574 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100575 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
576 enabled = !!(temp & DEVEN_MCHBAR_EN);
577 } else {
578 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
579 enabled = temp & 1;
580 }
581
582 /* If it's already enabled, don't have to do anything */
583 if (enabled)
584 return;
585
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000586 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100587 return;
588
589 dev_priv->mchbar_need_disable = true;
590
591 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100592 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100593 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
594 temp | DEVEN_MCHBAR_EN);
595 } else {
596 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
597 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
598 }
599}
600
601static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000602intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100603{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000604 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100605
606 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100607 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100608 u32 deven_val;
609
610 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
611 &deven_val);
612 deven_val &= ~DEVEN_MCHBAR_EN;
613 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
614 deven_val);
615 } else {
616 u32 mchbar_val;
617
618 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
619 &mchbar_val);
620 mchbar_val &= ~1;
621 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
622 mchbar_val);
623 }
624 }
625
626 if (dev_priv->mch_res.start)
627 release_resource(&dev_priv->mch_res);
628}
629
630/* true = enable decode, false = disable decoder */
631static unsigned int i915_vga_set_decode(void *cookie, bool state)
632{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000633 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100634
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000635 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636 if (state)
637 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
638 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
639 else
640 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
641}
642
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000643static int i915_resume_switcheroo(struct drm_device *dev);
644static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
645
Chris Wilson0673ad42016-06-24 14:00:22 +0100646static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
647{
648 struct drm_device *dev = pci_get_drvdata(pdev);
649 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
650
651 if (state == VGA_SWITCHEROO_ON) {
652 pr_info("switched on\n");
653 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
654 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300655 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656 i915_resume_switcheroo(dev);
657 dev->switch_power_state = DRM_SWITCH_POWER_ON;
658 } else {
659 pr_info("switched off\n");
660 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
661 i915_suspend_switcheroo(dev, pmm);
662 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
663 }
664}
665
666static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
667{
668 struct drm_device *dev = pci_get_drvdata(pdev);
669
670 /*
671 * FIXME: open_count is protected by drm_global_mutex but that would lead to
672 * locking inversion with the driver load path. And the access here is
673 * completely racy anyway. So don't bother with locking for now.
674 */
675 return dev->open_count == 0;
676}
677
678static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
679 .set_gpu_state = i915_switcheroo_set_state,
680 .reprobe = NULL,
681 .can_switch = i915_switcheroo_can_switch,
682};
683
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200684static int i915_driver_modeset_probe(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +0100685{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100686 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300687 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100688 int ret;
689
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200690 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +0100691 return -ENODEV;
692
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800693 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800694 ret = drm_vblank_init(&dev_priv->drm,
695 INTEL_INFO(dev_priv)->num_pipes);
696 if (ret)
697 goto out;
698 }
699
Jani Nikula66578852017-03-10 15:27:57 +0200700 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100701
702 /* If we have > 1 VGA cards, then we need to arbitrate access
703 * to the common VGA resources.
704 *
705 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
706 * then we do not take part in VGA arbitration and the
707 * vga_client_register() fails with -ENODEV.
708 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000709 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710 if (ret && ret != -ENODEV)
711 goto out;
712
713 intel_register_dsm_handler();
714
David Weinehall52a05c32016-08-22 13:32:44 +0300715 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100716 if (ret)
717 goto cleanup_vga_client;
718
719 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
720 intel_update_rawclk(dev_priv);
721
722 intel_power_domains_init_hw(dev_priv, false);
723
724 intel_csr_ucode_init(dev_priv);
725
726 ret = intel_irq_install(dev_priv);
727 if (ret)
728 goto cleanup_csr;
729
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300730 intel_gmbus_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100731
732 /* Important: The output setup functions called by modeset_init need
733 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300734 ret = intel_modeset_init(dev);
735 if (ret)
736 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100737
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000738 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100739 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100740 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100741
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800742 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100743
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800744 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100745 return 0;
746
747 ret = intel_fbdev_init(dev);
748 if (ret)
749 goto cleanup_gem;
750
751 /* Only enable hotplug handling once the fbdev is fully set up. */
752 intel_hpd_init(dev_priv);
753
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800754 intel_init_ipc(dev_priv);
755
Chris Wilson0673ad42016-06-24 14:00:22 +0100756 return 0;
757
758cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000759 i915_gem_suspend(dev_priv);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200760 i915_gem_driver_remove(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200761 i915_gem_driver_release(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100762cleanup_modeset:
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200763 intel_modeset_driver_remove(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100764cleanup_irq:
Ville Syrjäläb318b822019-06-20 13:33:34 +0300765 intel_irq_uninstall(dev_priv);
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300766 intel_gmbus_teardown(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100767cleanup_csr:
768 intel_csr_ucode_fini(dev_priv);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200769 intel_power_domains_driver_remove(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300770 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100771cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300772 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100773out:
774 return ret;
775}
776
Chris Wilson0673ad42016-06-24 14:00:22 +0100777static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
778{
779 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100780 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100781 struct i915_ggtt *ggtt = &dev_priv->ggtt;
782 bool primary;
783 int ret;
784
785 ap = alloc_apertures(1);
786 if (!ap)
787 return -ENOMEM;
788
Matthew Auld73ebd502017-12-11 15:18:20 +0000789 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100790 ap->ranges[0].size = ggtt->mappable_end;
791
792 primary =
793 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
794
Daniel Vetter44adece2016-08-10 18:52:34 +0200795 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100796
797 kfree(ap);
798
799 return ret;
800}
Chris Wilson0673ad42016-06-24 14:00:22 +0100801
Chris Wilson0673ad42016-06-24 14:00:22 +0100802static void intel_init_dpio(struct drm_i915_private *dev_priv)
803{
804 /*
805 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
806 * CHV x1 PHY (DP/HDMI D)
807 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
808 */
809 if (IS_CHERRYVIEW(dev_priv)) {
810 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
811 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
812 } else if (IS_VALLEYVIEW(dev_priv)) {
813 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
814 }
815}
816
817static int i915_workqueues_init(struct drm_i915_private *dev_priv)
818{
819 /*
820 * The i915 workqueue is primarily used for batched retirement of
821 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000822 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 * need high-priority retirement, such as waiting for an explicit
824 * bo.
825 *
826 * It is also used for periodic low-priority events, such as
827 * idle-timers and recording error state.
828 *
829 * All tasks on the workqueue are expected to acquire the dev mutex
830 * so there is no point in running more than one instance of the
831 * workqueue at any time. Use an ordered one.
832 */
833 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
834 if (dev_priv->wq == NULL)
835 goto out_err;
836
837 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
838 if (dev_priv->hotplug.dp_wq == NULL)
839 goto out_free_wq;
840
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 return 0;
842
Chris Wilson0673ad42016-06-24 14:00:22 +0100843out_free_wq:
844 destroy_workqueue(dev_priv->wq);
845out_err:
846 DRM_ERROR("Failed to allocate workqueues.\n");
847
848 return -ENOMEM;
849}
850
851static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
852{
Chris Wilson0673ad42016-06-24 14:00:22 +0100853 destroy_workqueue(dev_priv->hotplug.dp_wq);
854 destroy_workqueue(dev_priv->wq);
855}
856
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300857/*
858 * We don't keep the workarounds for pre-production hardware, so we expect our
859 * driver to fail on these machines in one way or another. A little warning on
860 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000861 *
862 * Our policy for removing pre-production workarounds is to keep the
863 * current gen workarounds as a guide to the bring-up of the next gen
864 * (workarounds have a habit of persisting!). Anything older than that
865 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300866 */
867static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
868{
Chris Wilson248a1242017-01-30 10:44:56 +0000869 bool pre = false;
870
871 pre |= IS_HSW_EARLY_SDV(dev_priv);
872 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000873 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000874 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000875
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000876 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300877 DRM_ERROR("This is a pre-production stepping. "
878 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000879 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
880 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300881}
882
Chris Wilson0673ad42016-06-24 14:00:22 +0100883/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200884 * i915_driver_early_probe - setup state not requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 * @dev_priv: device private
886 *
887 * Initialize everything that is a "SW-only" state, that is state not
888 * requiring accessing the device or exposing the driver via kernel internal
889 * or userspace interfaces. Example steps belonging here: lock initialization,
890 * system memory allocation, setting up device specific attributes and
891 * function hooks not requiring accessing the device.
892 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200893static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100894{
Chris Wilson0673ad42016-06-24 14:00:22 +0100895 int ret = 0;
896
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200897 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +0100898 return -ENODEV;
899
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000900 intel_device_info_subplatform_init(dev_priv);
901
Daniele Ceraolo Spurio01385752019-06-19 18:00:18 -0700902 intel_uncore_init_early(&dev_priv->uncore, dev_priv);
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700903
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 spin_lock_init(&dev_priv->irq_lock);
905 spin_lock_init(&dev_priv->gpu_error.lock);
906 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500907
Chris Wilson0673ad42016-06-24 14:00:22 +0100908 mutex_init(&dev_priv->sb_lock);
Chris Wilsona75d0352019-04-26 09:17:18 +0100909 pm_qos_add_request(&dev_priv->sb_qos,
910 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
911
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 mutex_init(&dev_priv->av_mutex);
913 mutex_init(&dev_priv->wm.wm_mutex);
914 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530915 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100916
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100917 i915_memcpy_init_early(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700918 intel_runtime_pm_init_early(&dev_priv->runtime_pm);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100919
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 ret = i915_workqueues_init(dev_priv);
921 if (ret < 0)
Chris Wilsonf3bcb0c2019-07-18 08:00:10 +0100922 return ret;
Chris Wilson0673ad42016-06-24 14:00:22 +0100923
Tvrtko Ursulin724e9562019-06-21 08:07:42 +0100924 intel_gt_init_early(&dev_priv->gt, dev_priv);
Tvrtko Ursulin24635c52019-06-21 08:07:41 +0100925
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000926 ret = i915_gem_init_early(dev_priv);
927 if (ret < 0)
928 goto err_workqueues;
929
Chris Wilson0673ad42016-06-24 14:00:22 +0100930 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000931 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000933 intel_wopcm_init_early(&dev_priv->wopcm);
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100934 intel_uc_init_early(&dev_priv->gt.uc);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000935 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300937 ret = intel_power_domains_init(dev_priv);
938 if (ret < 0)
939 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 intel_irq_init(dev_priv);
941 intel_init_display_hooks(dev_priv);
942 intel_init_clock_gating_hooks(dev_priv);
943 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300944 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100945
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300946 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947
948 return 0;
949
Imre Deakf28ec6f2018-08-06 12:58:37 +0300950err_uc:
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100951 intel_uc_cleanup_early(&dev_priv->gt.uc);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300952 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000953err_workqueues:
Daniele Ceraolo Spurio6cf72db2019-07-31 17:57:07 -0700954 intel_gt_driver_late_release(&dev_priv->gt);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 i915_workqueues_cleanup(dev_priv);
956 return ret;
957}
958
959/**
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200960 * i915_driver_late_release - cleanup the setup done in
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200961 * i915_driver_early_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 * @dev_priv: device private
963 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200964static void i915_driver_late_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100965{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300966 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300967 intel_power_domains_cleanup(dev_priv);
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100968 intel_uc_cleanup_early(&dev_priv->gt.uc);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000969 i915_gem_cleanup_early(dev_priv);
Daniele Ceraolo Spurio6cf72db2019-07-31 17:57:07 -0700970 intel_gt_driver_late_release(&dev_priv->gt);
Chris Wilson0673ad42016-06-24 14:00:22 +0100971 i915_workqueues_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100972
973 pm_qos_remove_request(&dev_priv->sb_qos);
974 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100975}
976
Chris Wilson0673ad42016-06-24 14:00:22 +0100977/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200978 * i915_driver_mmio_probe - setup device MMIO
Chris Wilson0673ad42016-06-24 14:00:22 +0100979 * @dev_priv: device private
980 *
981 * Setup minimal device state necessary for MMIO accesses later in the
982 * initialization sequence. The setup here should avoid any other device-wide
983 * side effects or exposing the driver via kernel internal or user space
984 * interfaces.
985 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200986static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100987{
Chris Wilson0673ad42016-06-24 14:00:22 +0100988 int ret;
989
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200990 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +0100991 return -ENODEV;
992
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000993 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100994 return -EIO;
995
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700996 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300998 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100999
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001000 /* Try to make sure MCHBAR is enabled before poking at it */
1001 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001002
Oscar Mateo26376a72018-03-16 14:14:49 +02001003 intel_device_info_init_mmio(dev_priv);
1004
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001005 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +02001006
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001007 intel_uc_init_mmio(&dev_priv->gt.uc);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001008
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001009 ret = intel_engines_init_mmio(dev_priv);
1010 if (ret)
1011 goto err_uncore;
1012
Chris Wilson24145512017-01-24 11:01:35 +00001013 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014
1015 return 0;
1016
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001017err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001018 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001019 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001020err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001021 pci_dev_put(dev_priv->bridge_dev);
1022
1023 return ret;
1024}
1025
1026/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001027 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +01001028 * @dev_priv: device private
1029 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001030static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001031{
Chris Wilsonf3bcb0c2019-07-18 08:00:10 +01001032 intel_engines_cleanup(dev_priv);
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001033 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001034 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001035 pci_dev_put(dev_priv->bridge_dev);
1036}
1037
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001038static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1039{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001040 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001041}
1042
Ville Syrjäläb185a352019-03-06 22:35:51 +02001043#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1044
1045static const char *intel_dram_type_str(enum intel_dram_type type)
1046{
1047 static const char * const str[] = {
1048 DRAM_TYPE_STR(UNKNOWN),
1049 DRAM_TYPE_STR(DDR3),
1050 DRAM_TYPE_STR(DDR4),
1051 DRAM_TYPE_STR(LPDDR3),
1052 DRAM_TYPE_STR(LPDDR4),
1053 };
1054
1055 if (type >= ARRAY_SIZE(str))
1056 type = INTEL_DRAM_UNKNOWN;
1057
1058 return str[type];
1059}
1060
1061#undef DRAM_TYPE_STR
1062
Ville Syrjälä54561b22019-03-06 22:35:42 +02001063static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1064{
1065 return dimm->ranks * 64 / (dimm->width ?: 1);
1066}
1067
Ville Syrjäläea411e62019-03-06 22:35:41 +02001068/* Returns total GB for the whole DIMM */
1069static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301070{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001071 return val & SKL_DRAM_SIZE_MASK;
1072}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301073
Ville Syrjäläea411e62019-03-06 22:35:41 +02001074static int skl_get_dimm_width(u16 val)
1075{
1076 if (skl_get_dimm_size(val) == 0)
1077 return 0;
1078
1079 switch (val & SKL_DRAM_WIDTH_MASK) {
1080 case SKL_DRAM_WIDTH_X8:
1081 case SKL_DRAM_WIDTH_X16:
1082 case SKL_DRAM_WIDTH_X32:
1083 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1084 return 8 << val;
1085 default:
1086 MISSING_CASE(val);
1087 return 0;
1088 }
1089}
1090
1091static int skl_get_dimm_ranks(u16 val)
1092{
1093 if (skl_get_dimm_size(val) == 0)
1094 return 0;
1095
1096 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1097
1098 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301099}
1100
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001101/* Returns total GB for the whole DIMM */
1102static int cnl_get_dimm_size(u16 val)
1103{
1104 return (val & CNL_DRAM_SIZE_MASK) / 2;
1105}
1106
1107static int cnl_get_dimm_width(u16 val)
1108{
1109 if (cnl_get_dimm_size(val) == 0)
1110 return 0;
1111
1112 switch (val & CNL_DRAM_WIDTH_MASK) {
1113 case CNL_DRAM_WIDTH_X8:
1114 case CNL_DRAM_WIDTH_X16:
1115 case CNL_DRAM_WIDTH_X32:
1116 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1117 return 8 << val;
1118 default:
1119 MISSING_CASE(val);
1120 return 0;
1121 }
1122}
1123
1124static int cnl_get_dimm_ranks(u16 val)
1125{
1126 if (cnl_get_dimm_size(val) == 0)
1127 return 0;
1128
1129 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1130
1131 return val + 1;
1132}
1133
Mahesh Kumar86b59282018-08-31 16:39:42 +05301134static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001135skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301136{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001137 /* Convert total GB to Gb per DRAM device */
1138 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301139}
1140
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001141static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001142skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1143 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001144 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301145{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001146 if (INTEL_GEN(dev_priv) >= 10) {
1147 dimm->size = cnl_get_dimm_size(val);
1148 dimm->width = cnl_get_dimm_width(val);
1149 dimm->ranks = cnl_get_dimm_ranks(val);
1150 } else {
1151 dimm->size = skl_get_dimm_size(val);
1152 dimm->width = skl_get_dimm_width(val);
1153 dimm->ranks = skl_get_dimm_ranks(val);
1154 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301155
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001156 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1157 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1158 yesno(skl_is_16gb_dimm(dimm)));
1159}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001160
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001161static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001162skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1163 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001164 int channel, u32 val)
1165{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001166 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1167 channel, 'L', val & 0xffff);
1168 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1169 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001170
Ville Syrjälä1d559672019-03-06 22:35:48 +02001171 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001172 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301173 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001174 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301175
Ville Syrjälä1d559672019-03-06 22:35:48 +02001176 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001177 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001178 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001179 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301180 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001181 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301182
Ville Syrjälä54561b22019-03-06 22:35:42 +02001183 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001184 skl_is_16gb_dimm(&ch->dimm_l) ||
1185 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301186
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001187 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1188 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301189
1190 return 0;
1191}
1192
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301193static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001194intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1195 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301196{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001197 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001198 (ch0->dimm_s.size == 0 ||
1199 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301200}
1201
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301202static int
1203skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1204{
1205 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001206 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001207 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301208 int ret;
1209
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001210 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001211 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301212 if (ret == 0)
1213 dram_info->num_channels++;
1214
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001215 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001216 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301217 if (ret == 0)
1218 dram_info->num_channels++;
1219
1220 if (dram_info->num_channels == 0) {
1221 DRM_INFO("Number of memory channels is zero\n");
1222 return -EINVAL;
1223 }
1224
1225 /*
1226 * If any of the channel is single rank channel, worst case output
1227 * will be same as if single rank memory, so consider single rank
1228 * memory.
1229 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001230 if (ch0.ranks == 1 || ch1.ranks == 1)
1231 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301232 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001233 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301234
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001235 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301236 DRM_INFO("couldn't get memory rank information\n");
1237 return -EINVAL;
1238 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301239
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001240 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301241
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001242 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301243
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001244 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1245 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301246 return 0;
1247}
1248
Ville Syrjäläb185a352019-03-06 22:35:51 +02001249static enum intel_dram_type
1250skl_get_dram_type(struct drm_i915_private *dev_priv)
1251{
1252 u32 val;
1253
1254 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1255
1256 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1257 case SKL_DRAM_DDR_TYPE_DDR3:
1258 return INTEL_DRAM_DDR3;
1259 case SKL_DRAM_DDR_TYPE_DDR4:
1260 return INTEL_DRAM_DDR4;
1261 case SKL_DRAM_DDR_TYPE_LPDDR3:
1262 return INTEL_DRAM_LPDDR3;
1263 case SKL_DRAM_DDR_TYPE_LPDDR4:
1264 return INTEL_DRAM_LPDDR4;
1265 default:
1266 MISSING_CASE(val);
1267 return INTEL_DRAM_UNKNOWN;
1268 }
1269}
1270
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301271static int
1272skl_get_dram_info(struct drm_i915_private *dev_priv)
1273{
1274 struct dram_info *dram_info = &dev_priv->dram_info;
1275 u32 mem_freq_khz, val;
1276 int ret;
1277
Ville Syrjäläb185a352019-03-06 22:35:51 +02001278 dram_info->type = skl_get_dram_type(dev_priv);
1279 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1280
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301281 ret = skl_dram_get_channels_info(dev_priv);
1282 if (ret)
1283 return ret;
1284
1285 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1286 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1287 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1288
1289 dram_info->bandwidth_kbps = dram_info->num_channels *
1290 mem_freq_khz * 8;
1291
1292 if (dram_info->bandwidth_kbps == 0) {
1293 DRM_INFO("Couldn't get system memory bandwidth\n");
1294 return -EINVAL;
1295 }
1296
1297 dram_info->valid = true;
1298 return 0;
1299}
1300
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001301/* Returns Gb per DRAM device */
1302static int bxt_get_dimm_size(u32 val)
1303{
1304 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001305 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001306 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001307 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001308 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001309 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001310 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001311 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001312 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001313 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001314 return 16;
1315 default:
1316 MISSING_CASE(val);
1317 return 0;
1318 }
1319}
1320
1321static int bxt_get_dimm_width(u32 val)
1322{
1323 if (!bxt_get_dimm_size(val))
1324 return 0;
1325
1326 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1327
1328 return 8 << val;
1329}
1330
1331static int bxt_get_dimm_ranks(u32 val)
1332{
1333 if (!bxt_get_dimm_size(val))
1334 return 0;
1335
1336 switch (val & BXT_DRAM_RANK_MASK) {
1337 case BXT_DRAM_RANK_SINGLE:
1338 return 1;
1339 case BXT_DRAM_RANK_DUAL:
1340 return 2;
1341 default:
1342 MISSING_CASE(val);
1343 return 0;
1344 }
1345}
1346
Ville Syrjäläb185a352019-03-06 22:35:51 +02001347static enum intel_dram_type bxt_get_dimm_type(u32 val)
1348{
1349 if (!bxt_get_dimm_size(val))
1350 return INTEL_DRAM_UNKNOWN;
1351
1352 switch (val & BXT_DRAM_TYPE_MASK) {
1353 case BXT_DRAM_TYPE_DDR3:
1354 return INTEL_DRAM_DDR3;
1355 case BXT_DRAM_TYPE_LPDDR3:
1356 return INTEL_DRAM_LPDDR3;
1357 case BXT_DRAM_TYPE_DDR4:
1358 return INTEL_DRAM_DDR4;
1359 case BXT_DRAM_TYPE_LPDDR4:
1360 return INTEL_DRAM_LPDDR4;
1361 default:
1362 MISSING_CASE(val);
1363 return INTEL_DRAM_UNKNOWN;
1364 }
1365}
1366
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001367static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1368 u32 val)
1369{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001370 dimm->width = bxt_get_dimm_width(val);
1371 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001372
1373 /*
1374 * Size in register is Gb per DRAM device. Convert to total
1375 * GB to match the way we report this for non-LP platforms.
1376 */
1377 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001378}
1379
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301380static int
1381bxt_get_dram_info(struct drm_i915_private *dev_priv)
1382{
1383 struct dram_info *dram_info = &dev_priv->dram_info;
1384 u32 dram_channels;
1385 u32 mem_freq_khz, val;
1386 u8 num_active_channels;
1387 int i;
1388
1389 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1390 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1391 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1392
1393 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1394 num_active_channels = hweight32(dram_channels);
1395
1396 /* Each active bit represents 4-byte channel */
1397 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1398
1399 if (dram_info->bandwidth_kbps == 0) {
1400 DRM_INFO("Couldn't get system memory bandwidth\n");
1401 return -EINVAL;
1402 }
1403
1404 /*
1405 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1406 */
1407 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001408 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001409 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301410
1411 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1412 if (val == 0xFFFFFFFF)
1413 continue;
1414
1415 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301416
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001417 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001418 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301419
Ville Syrjäläb185a352019-03-06 22:35:51 +02001420 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1421 dram_info->type != INTEL_DRAM_UNKNOWN &&
1422 dram_info->type != type);
1423
1424 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001425 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001426 dimm.size, dimm.width, dimm.ranks,
1427 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301428
1429 /*
1430 * If any of the channel is single rank channel,
1431 * worst case output will be same as if single rank
1432 * memory, so consider single rank memory.
1433 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001434 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001435 dram_info->ranks = dimm.ranks;
1436 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001437 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001438
1439 if (type != INTEL_DRAM_UNKNOWN)
1440 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301441 }
1442
Ville Syrjäläb185a352019-03-06 22:35:51 +02001443 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1444 dram_info->ranks == 0) {
1445 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301446 return -EINVAL;
1447 }
1448
1449 dram_info->valid = true;
1450 return 0;
1451}
1452
1453static void
1454intel_get_dram_info(struct drm_i915_private *dev_priv)
1455{
1456 struct dram_info *dram_info = &dev_priv->dram_info;
1457 int ret;
1458
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001459 /*
1460 * Assume 16Gb DIMMs are present until proven otherwise.
1461 * This is only used for the level 0 watermark latency
1462 * w/a which does not apply to bxt/glk.
1463 */
1464 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1465
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001466 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301467 return;
1468
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001469 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301470 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301471 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001472 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301473 if (ret)
1474 return;
1475
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001476 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1477 dram_info->bandwidth_kbps,
1478 dram_info->num_channels);
1479
Ville Syrjälä54561b22019-03-06 22:35:42 +02001480 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001481 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301482}
1483
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001484static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1485{
1486 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1487 const unsigned int sets[4] = { 1, 1, 2, 2 };
1488
1489 return EDRAM_NUM_BANKS(cap) *
1490 ways[EDRAM_WAYS_IDX(cap)] *
1491 sets[EDRAM_SETS_IDX(cap)];
1492}
1493
1494static void edram_detect(struct drm_i915_private *dev_priv)
1495{
1496 u32 edram_cap = 0;
1497
1498 if (!(IS_HASWELL(dev_priv) ||
1499 IS_BROADWELL(dev_priv) ||
1500 INTEL_GEN(dev_priv) >= 9))
1501 return;
1502
1503 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1504
1505 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1506
1507 if (!(edram_cap & EDRAM_ENABLED))
1508 return;
1509
1510 /*
1511 * The needed capability bits for size calculation are not there with
1512 * pre gen9 so return 128MB always.
1513 */
1514 if (INTEL_GEN(dev_priv) < 9)
1515 dev_priv->edram_size_mb = 128;
1516 else
1517 dev_priv->edram_size_mb =
1518 gen9_edram_size_mb(dev_priv, edram_cap);
1519
1520 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1521}
1522
Chris Wilson0673ad42016-06-24 14:00:22 +01001523/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001524 * i915_driver_hw_probe - setup state requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +01001525 * @dev_priv: device private
1526 *
1527 * Setup state that requires accessing the device, but doesn't require
1528 * exposing the driver via kernel internal or userspace interfaces.
1529 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001530static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001531{
David Weinehall52a05c32016-08-22 13:32:44 +03001532 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001533 int ret;
1534
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001535 if (i915_inject_probe_failure())
Chris Wilson0673ad42016-06-24 14:00:22 +01001536 return -ENODEV;
1537
Jani Nikula1400cc72018-12-31 16:56:43 +02001538 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001539
Chris Wilson4bdafb92018-09-26 21:12:22 +01001540 if (HAS_PPGTT(dev_priv)) {
1541 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001542 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001543 i915_report_error(dev_priv,
1544 "incompatible vGPU found, support for isolated ppGTT required\n");
1545 return -ENXIO;
1546 }
1547 }
1548
Chris Wilson46592892018-11-30 12:59:54 +00001549 if (HAS_EXECLISTS(dev_priv)) {
1550 /*
1551 * Older GVT emulation depends upon intercepting CSB mmio,
1552 * which we no longer use, preferring to use the HWSP cache
1553 * instead.
1554 */
1555 if (intel_vgpu_active(dev_priv) &&
1556 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1557 i915_report_error(dev_priv,
1558 "old vGPU host found, support for HWSP emulation required\n");
1559 return -ENXIO;
1560 }
1561 }
1562
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001563 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001564
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001565 /* needs to be done before ggtt probe */
1566 edram_detect(dev_priv);
1567
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001568 i915_perf_init(dev_priv);
1569
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001570 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001571 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001572 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001573
Chris Wilson9f172f62018-04-14 10:12:33 +01001574 /*
1575 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1576 * otherwise the vga fbdev driver falls over.
1577 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001578 ret = i915_kick_out_firmware_fb(dev_priv);
1579 if (ret) {
1580 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001581 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001582 }
1583
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001584 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001585 if (ret) {
1586 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001587 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001588 }
1589
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001590 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001591 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001592 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001593
Tvrtko Ursulind8a44242019-06-21 08:08:06 +01001594 intel_gt_init_hw(dev_priv);
1595
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001596 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001597 if (ret) {
1598 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001599 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001600 }
1601
David Weinehall52a05c32016-08-22 13:32:44 +03001602 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001603
1604 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001605 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001606 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001607 if (ret) {
1608 DRM_ERROR("failed to set DMA mask\n");
1609
Chris Wilson9f172f62018-04-14 10:12:33 +01001610 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001611 }
1612 }
1613
Chris Wilson0673ad42016-06-24 14:00:22 +01001614 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1615 * using 32bit addressing, overwriting memory if HWS is located
1616 * above 4GB.
1617 *
1618 * The documentation also mentions an issue with undefined
1619 * behaviour if any general state is accessed within a page above 4GB,
1620 * which also needs to be handled carefully.
1621 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001622 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001623 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001624
1625 if (ret) {
1626 DRM_ERROR("failed to set DMA mask\n");
1627
Chris Wilson9f172f62018-04-14 10:12:33 +01001628 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001629 }
1630 }
1631
Chris Wilson0673ad42016-06-24 14:00:22 +01001632 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1633 PM_QOS_DEFAULT_VALUE);
1634
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001635 /* BIOS often leaves RC6 enabled, but disable it for hw init */
1636 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001637
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001638 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001639
1640 /* On the 945G/GM, the chipset reports the MSI capability on the
1641 * integrated graphics even though the support isn't actually there
1642 * according to the published specs. It doesn't appear to function
1643 * correctly in testing on 945G.
1644 * This may be a side effect of MSI having been made available for PEG
1645 * and the registers being closely associated.
1646 *
1647 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001648 * be lost or delayed, and was defeatured. MSI interrupts seem to
1649 * get lost on g4x as well, and interrupt delivery seems to stay
1650 * properly dead afterwards. So we'll just disable them for all
1651 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001652 *
1653 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1654 * interrupts even when in MSI mode. This results in spurious
1655 * interrupt warnings if the legacy irq no. is shared with another
1656 * device. The kernel then disables that interrupt source and so
1657 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001658 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001659 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001660 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001661 DRM_DEBUG_DRIVER("can't enable MSI");
1662 }
1663
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001664 ret = intel_gvt_init(dev_priv);
1665 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001666 goto err_msi;
1667
1668 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301669 /*
1670 * Fill the dram structure to get the system raw bandwidth and
1671 * dram info. This will be used for memory latency calculation.
1672 */
1673 intel_get_dram_info(dev_priv);
1674
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001675 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001676
Chris Wilson0673ad42016-06-24 14:00:22 +01001677 return 0;
1678
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001679err_msi:
1680 if (pdev->msi_enabled)
1681 pci_disable_msi(pdev);
1682 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001683err_ggtt:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001684 i915_ggtt_driver_release(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001685err_perf:
1686 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001687 return ret;
1688}
1689
1690/**
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001691 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +01001692 * @dev_priv: device private
1693 */
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001694static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001695{
David Weinehall52a05c32016-08-22 13:32:44 +03001696 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001697
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001698 i915_perf_fini(dev_priv);
1699
David Weinehall52a05c32016-08-22 13:32:44 +03001700 if (pdev->msi_enabled)
1701 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001702
1703 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson0673ad42016-06-24 14:00:22 +01001704}
1705
1706/**
1707 * i915_driver_register - register the driver with the rest of the system
1708 * @dev_priv: device private
1709 *
1710 * Perform any steps necessary to make the driver available via kernel
1711 * internal or userspace interfaces.
1712 */
1713static void i915_driver_register(struct drm_i915_private *dev_priv)
1714{
Chris Wilson91c8a322016-07-05 10:40:23 +01001715 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001716
Chris Wilson848b3652017-11-23 11:53:37 +00001717 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001718 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001719
1720 /*
1721 * Notify a valid surface after modesetting,
1722 * when running inside a VM.
1723 */
1724 if (intel_vgpu_active(dev_priv))
1725 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1726
1727 /* Reveal our presence to userspace */
1728 if (drm_dev_register(dev, 0) == 0) {
1729 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001730 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001731
1732 /* Depends on sysfs having been initialized */
1733 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001734 } else
1735 DRM_ERROR("Failed to register driver for userspace access!\n");
1736
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001737 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001738 /* Must be done after probing outputs */
1739 intel_opregion_register(dev_priv);
1740 acpi_video_register();
1741 }
1742
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001743 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001744 intel_gpu_ips_init(dev_priv);
1745
Jerome Anandeef57322017-01-25 04:27:49 +05301746 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001747
1748 /*
1749 * Some ports require correctly set-up hpd registers for detection to
1750 * work properly (leading to ghost connected connector status), e.g. VGA
1751 * on gm45. Hence we can only set up the initial fbdev config after hpd
1752 * irqs are fully enabled. We do it last so that the async config
1753 * cannot run before the connectors are registered.
1754 */
1755 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001756
1757 /*
1758 * We need to coordinate the hotplugs with the asynchronous fbdev
1759 * configuration, for which we use the fbdev->async_cookie.
1760 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001761 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001762 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001763
Imre Deak2cd9a682018-08-16 15:37:57 +03001764 intel_power_domains_enable(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001765 intel_runtime_pm_enable(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001766}
1767
1768/**
1769 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1770 * @dev_priv: device private
1771 */
1772static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1773{
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001774 intel_runtime_pm_disable(&dev_priv->runtime_pm);
Imre Deak2cd9a682018-08-16 15:37:57 +03001775 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001776
Daniel Vetter4f256d82017-07-15 00:46:55 +02001777 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301778 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001779
Chris Wilson448aa912017-11-28 11:01:47 +00001780 /*
1781 * After flushing the fbdev (incl. a late async config which will
1782 * have delayed queuing of a hotplug event), then flush the hotplug
1783 * events.
1784 */
1785 drm_kms_helper_poll_fini(&dev_priv->drm);
1786
Chris Wilson0673ad42016-06-24 14:00:22 +01001787 intel_gpu_ips_teardown();
1788 acpi_video_unregister();
1789 intel_opregion_unregister(dev_priv);
1790
Robert Bragg442b8c02016-11-07 19:49:53 +00001791 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001792 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001793
David Weinehall694c2822016-08-22 13:32:43 +03001794 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +02001795 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001796
Chris Wilson848b3652017-11-23 11:53:37 +00001797 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001798}
1799
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001800static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1801{
1802 if (drm_debug & DRM_UT_DRIVER) {
1803 struct drm_printer p = drm_debug_printer("i915 device info:");
1804
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001805 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001806 INTEL_DEVID(dev_priv),
1807 INTEL_REVID(dev_priv),
1808 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001809 intel_subplatform(RUNTIME_INFO(dev_priv),
1810 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001811 INTEL_GEN(dev_priv));
1812
1813 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001814 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001815 }
1816
1817 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1818 DRM_INFO("DRM_I915_DEBUG enabled\n");
1819 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1820 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001821 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1822 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001823}
1824
Chris Wilson55ac5a12018-09-05 15:09:20 +01001825static struct drm_i915_private *
1826i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1827{
1828 const struct intel_device_info *match_info =
1829 (struct intel_device_info *)ent->driver_data;
1830 struct intel_device_info *device_info;
1831 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001832 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001833
1834 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1835 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001836 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001837
Andi Shyti2ddcc982018-10-02 12:20:47 +03001838 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1839 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001840 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001841 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001842 }
1843
1844 i915->drm.pdev = pdev;
1845 i915->drm.dev_private = i915;
1846 pci_set_drvdata(pdev, &i915->drm);
1847
1848 /* Setup the write-once "constant" device info */
1849 device_info = mkwrite_device_info(i915);
1850 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001851 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001852
Chris Wilson74f6e182018-09-26 11:47:07 +01001853 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001854
1855 return i915;
1856}
1857
Chris Wilson31962ca2018-09-05 15:09:21 +01001858static void i915_driver_destroy(struct drm_i915_private *i915)
1859{
1860 struct pci_dev *pdev = i915->drm.pdev;
1861
1862 drm_dev_fini(&i915->drm);
1863 kfree(i915);
1864
1865 /* And make sure we never chase our dangling pointer from pci_dev */
1866 pci_set_drvdata(pdev, NULL);
1867}
1868
Chris Wilson0673ad42016-06-24 14:00:22 +01001869/**
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001870 * i915_driver_probe - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001871 * @pdev: PCI device
1872 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001873 *
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001874 * The driver probe routine has to do several things:
Chris Wilson0673ad42016-06-24 14:00:22 +01001875 * - drive output discovery via intel_modeset_init()
1876 * - initialize the memory manager
1877 * - allocate initial config memory
1878 * - setup the DRM framebuffer with the allocated memory
1879 */
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001880int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001881{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001882 const struct intel_device_info *match_info =
1883 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001884 struct drm_i915_private *dev_priv;
1885 int ret;
1886
Chris Wilson55ac5a12018-09-05 15:09:20 +01001887 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001888 if (IS_ERR(dev_priv))
1889 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001890
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001891 /* Disable nuclear pageflip by default on pre-ILK */
1892 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1893 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1894
Chris Wilson0673ad42016-06-24 14:00:22 +01001895 ret = pci_enable_device(pdev);
1896 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001897 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001898
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001899 ret = i915_driver_early_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001900 if (ret < 0)
1901 goto out_pci_disable;
1902
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001903 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001904
Daniele Ceraolo Spurio9e138ea2019-06-19 18:00:21 -07001905 i915_detect_vgpu(dev_priv);
1906
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001907 ret = i915_driver_mmio_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001908 if (ret < 0)
1909 goto out_runtime_pm_put;
1910
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001911 ret = i915_driver_hw_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001912 if (ret < 0)
1913 goto out_cleanup_mmio;
1914
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001915 ret = i915_driver_modeset_probe(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001916 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001917 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001918
1919 i915_driver_register(dev_priv);
1920
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001921 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001922
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001923 i915_welcome_messages(dev_priv);
1924
Chris Wilson0673ad42016-06-24 14:00:22 +01001925 return 0;
1926
Chris Wilson0673ad42016-06-24 14:00:22 +01001927out_cleanup_hw:
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001928 i915_driver_hw_remove(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001929 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001930
1931 /* Paranoia: make sure we have disabled everything before we exit. */
1932 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001933out_cleanup_mmio:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001934 i915_driver_mmio_release(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001935out_runtime_pm_put:
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001936 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001937 i915_driver_late_release(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001938out_pci_disable:
1939 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001940out_fini:
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001941 i915_probe_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001942 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001943 return ret;
1944}
1945
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001946void i915_driver_remove(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001947{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001948 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001949 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001950
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001951 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson07d80572018-08-16 15:37:56 +03001952
Daniel Vetter99c539b2017-07-15 00:46:56 +02001953 i915_driver_unregister(dev_priv);
1954
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001955 /*
1956 * After unregistering the device to prevent any new users, cancel
1957 * all in-flight requests so that we can quickly unbind the active
1958 * resources.
1959 */
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001960 intel_gt_set_wedged(&dev_priv->gt);
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001961
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001962 /* Flush any external code that still may be under the RCU lock */
1963 synchronize_rcu();
1964
Chris Wilson5861b012019-03-08 09:36:54 +00001965 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001966
Daniel Vetter18dddad2017-03-21 17:41:49 +01001967 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001968
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001969 intel_gvt_driver_remove(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001970
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001971 intel_modeset_driver_remove(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001972
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001973 intel_bios_driver_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001974
David Weinehall52a05c32016-08-22 13:32:44 +03001975 vga_switcheroo_unregister_client(pdev);
1976 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001977
1978 intel_csr_ucode_fini(dev_priv);
1979
1980 /* Free error state after interrupts are fully disabled. */
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001981 cancel_delayed_work_sync(&dev_priv->gt.hangcheck.work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001982 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001983
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001984 i915_gem_driver_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001985
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001986 intel_power_domains_driver_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001987
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001988 i915_driver_hw_remove(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001989
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001990 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsoncad36882017-02-10 16:35:21 +00001991}
1992
1993static void i915_driver_release(struct drm_device *dev)
1994{
1995 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001996 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001997
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001998 disable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001999
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002000 i915_gem_driver_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002001
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002002 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07002003
2004 /* Paranoia: make sure we have disabled everything before we exit. */
2005 intel_sanitize_gt_powersave(dev_priv);
2006
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002007 i915_driver_mmio_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002008
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002009 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002010 intel_runtime_pm_driver_release(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002011
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002012 i915_driver_late_release(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01002013 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01002014}
2015
2016static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2017{
Chris Wilson829a0af2017-06-20 12:05:45 +01002018 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01002019 int ret;
2020
Chris Wilson829a0af2017-06-20 12:05:45 +01002021 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002022 if (ret)
2023 return ret;
2024
2025 return 0;
2026}
2027
2028/**
2029 * i915_driver_lastclose - clean up after all DRM clients have exited
2030 * @dev: DRM device
2031 *
2032 * Take care of cleaning up after all DRM clients have exited. In the
2033 * mode setting case, we want to restore the kernel's initial mode (just
2034 * in case the last client left us in a bad state).
2035 *
2036 * Additionally, in the non-mode setting case, we'll tear down the GTT
2037 * and DMA structures, since the kernel won't be using them, and clea
2038 * up any GEM state.
2039 */
2040static void i915_driver_lastclose(struct drm_device *dev)
2041{
2042 intel_fbdev_restore_mode(dev);
2043 vga_switcheroo_process_delayed_switch();
2044}
2045
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002046static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01002047{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002048 struct drm_i915_file_private *file_priv = file->driver_priv;
2049
Chris Wilson0673ad42016-06-24 14:00:22 +01002050 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01002051 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002052 i915_gem_release(dev, file);
2053 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01002054
2055 kfree(file_priv);
2056}
2057
Imre Deak07f9cd02014-08-18 14:42:45 +03002058static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2059{
Chris Wilson91c8a322016-07-05 10:40:23 +01002060 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002061 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002062
2063 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002064 for_each_intel_encoder(dev, encoder)
2065 if (encoder->suspend)
2066 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002067 drm_modeset_unlock_all(dev);
2068}
2069
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002070static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2071 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002072static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302073
Imre Deakbc872292015-11-18 17:32:30 +02002074static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2075{
2076#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2077 if (acpi_target_system_state() < ACPI_STATE_S3)
2078 return true;
2079#endif
2080 return false;
2081}
Sagar Kambleebc32822014-08-13 23:07:05 +05302082
Chris Wilson73b66f82018-05-25 10:26:29 +01002083static int i915_drm_prepare(struct drm_device *dev)
2084{
2085 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002086
2087 /*
2088 * NB intel_display_suspend() may issue new requests after we've
2089 * ostensibly marked the GPU as ready-to-sleep here. We need to
2090 * split out that work and pull it forward so that after point,
2091 * the GPU is not woken again.
2092 */
Chris Wilson5861b012019-03-08 09:36:54 +00002093 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002094
Chris Wilson5861b012019-03-08 09:36:54 +00002095 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002096}
2097
Imre Deak5e365c32014-10-23 19:23:25 +03002098static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002099{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002100 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002101 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002102 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002103
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002104 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002105
Paulo Zanonic67a4702013-08-19 13:18:09 -03002106 /* We do a lot of poking in a lot of registers, make sure they work
2107 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002108 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002109
Dave Airlie5bcf7192010-12-07 09:20:40 +10002110 drm_kms_helper_poll_disable(dev);
2111
David Weinehall52a05c32016-08-22 13:32:44 +03002112 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002113
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002114 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002115
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002116 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002117
2118 intel_runtime_pm_disable_interrupts(dev_priv);
2119 intel_hpd_cancel_work(dev_priv);
2120
2121 intel_suspend_encoders(dev_priv);
2122
Ville Syrjälä712bf362016-10-31 22:37:23 +02002123 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002124
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002125 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002126
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002127 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002128
Imre Deakbc872292015-11-18 17:32:30 +02002129 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002130 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002131
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002132 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002133
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002134 dev_priv->suspend_count++;
2135
Imre Deakf74ed082016-04-18 14:48:21 +03002136 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002137
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002138 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002139
Chris Wilson73b66f82018-05-25 10:26:29 +01002140 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002141}
2142
Imre Deak2cd9a682018-08-16 15:37:57 +03002143static enum i915_drm_suspend_mode
2144get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2145{
2146 if (hibernate)
2147 return I915_DRM_SUSPEND_HIBERNATE;
2148
2149 if (suspend_to_idle(dev_priv))
2150 return I915_DRM_SUSPEND_IDLE;
2151
2152 return I915_DRM_SUSPEND_MEM;
2153}
2154
David Weinehallc49d13e2016-08-22 13:32:42 +03002155static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002156{
David Weinehallc49d13e2016-08-22 13:32:42 +03002157 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002158 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002159 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deakc3c09c92014-10-23 19:23:15 +03002160 int ret;
2161
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002162 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002163
Chris Wilsonec92ad02018-05-31 09:22:46 +01002164 i915_gem_suspend_late(dev_priv);
2165
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002166 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002167
Imre Deak2cd9a682018-08-16 15:37:57 +03002168 intel_power_domains_suspend(dev_priv,
2169 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002170
Imre Deak507e1262016-04-20 20:27:54 +03002171 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002172 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002173 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002174 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002175 hsw_enable_pc8(dev_priv);
2176 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2177 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002178
2179 if (ret) {
2180 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002181 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002182
Imre Deak1f814da2015-12-16 02:52:19 +02002183 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002184 }
2185
David Weinehall52a05c32016-08-22 13:32:44 +03002186 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002187 /*
Imre Deak54875572015-06-30 17:06:47 +03002188 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002189 * the device even though it's already in D3 and hang the machine. So
2190 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002191 * power down the device properly. The issue was seen on multiple old
2192 * GENs with different BIOS vendors, so having an explicit blacklist
2193 * is inpractical; apply the workaround on everything pre GEN6. The
2194 * platforms where the issue was seen:
2195 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2196 * Fujitsu FSC S7110
2197 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002198 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002199 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002200 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002201
Imre Deak1f814da2015-12-16 02:52:19 +02002202out:
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002203 enable_rpm_wakeref_asserts(rpm);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002204 if (!dev_priv->uncore.user_forcewake.count)
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002205 intel_runtime_pm_driver_release(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002206
2207 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002208}
2209
Matthew Aulda9a251c2016-12-02 10:24:11 +00002210static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002211{
2212 int error;
2213
Chris Wilsonded8b072016-07-05 10:40:22 +01002214 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002215 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002216 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002217 return -ENODEV;
2218 }
2219
Imre Deak0b14cbd2014-09-10 18:16:55 +03002220 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2221 state.event != PM_EVENT_FREEZE))
2222 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002223
2224 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2225 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002226
Imre Deak5e365c32014-10-23 19:23:25 +03002227 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002228 if (error)
2229 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002230
Imre Deakab3be732015-03-02 13:04:41 +02002231 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002232}
2233
Imre Deak5e365c32014-10-23 19:23:25 +03002234static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002235{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002236 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002237 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002238
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002239 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002240 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002241
Chris Wilson12887862018-06-14 10:40:59 +01002242 i915_gem_sanitize(dev_priv);
2243
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002244 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002245 if (ret)
2246 DRM_ERROR("failed to re-enable GGTT\n");
2247
Imre Deakf74ed082016-04-18 14:48:21 +03002248 intel_csr_ucode_resume(dev_priv);
2249
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002250 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002251 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002252
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002253 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002254
Peter Antoine364aece2015-05-11 08:50:45 +01002255 /*
2256 * Interrupts have to be enabled before any batches are run. If not the
2257 * GPU will hang. i915_gem_init_hw() will initiate batches to
2258 * update/restore the context.
2259 *
Imre Deak908764f2016-11-29 21:40:29 +02002260 * drm_mode_config_reset() needs AUX interrupts.
2261 *
Peter Antoine364aece2015-05-11 08:50:45 +01002262 * Modeset enabling in intel_modeset_init_hw() also needs working
2263 * interrupts.
2264 */
2265 intel_runtime_pm_enable_interrupts(dev_priv);
2266
Imre Deak908764f2016-11-29 21:40:29 +02002267 drm_mode_config_reset(dev);
2268
Chris Wilson37cd3302017-11-12 11:27:38 +00002269 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002270
Daniel Vetterd5818932015-02-23 12:03:26 +01002271 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002272 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002273
2274 spin_lock_irq(&dev_priv->irq_lock);
2275 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002277 spin_unlock_irq(&dev_priv->irq_lock);
2278
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002279 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002280
Lyudea16b7652016-03-11 10:57:01 -05002281 intel_display_resume(dev);
2282
Lyudee0b70062016-11-01 21:06:30 -04002283 drm_kms_helper_poll_enable(dev);
2284
Daniel Vetterd5818932015-02-23 12:03:26 +01002285 /*
2286 * ... but also need to make sure that hotplug processing
2287 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002288 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002289 * notifications.
2290 * */
2291 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002292
Chris Wilsona950adc2018-10-30 11:05:54 +00002293 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002294
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002295 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002296
Imre Deak2cd9a682018-08-16 15:37:57 +03002297 intel_power_domains_enable(dev_priv);
2298
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002299 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002300
Chris Wilson074c6ad2014-04-09 09:19:43 +01002301 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002302}
2303
Imre Deak5e365c32014-10-23 19:23:25 +03002304static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002305{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002306 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002307 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002308 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002309
Imre Deak76c4b252014-04-01 19:55:22 +03002310 /*
2311 * We have a resume ordering issue with the snd-hda driver also
2312 * requiring our device to be power up. Due to the lack of a
2313 * parent/child relationship we currently solve this with an early
2314 * resume hook.
2315 *
2316 * FIXME: This should be solved with a special hdmi sink device or
2317 * similar so that power domains can be employed.
2318 */
Imre Deak44410cd2016-04-18 14:45:54 +03002319
2320 /*
2321 * Note that we need to set the power state explicitly, since we
2322 * powered off the device during freeze and the PCI core won't power
2323 * it back up for us during thaw. Powering off the device during
2324 * freeze is not a hard requirement though, and during the
2325 * suspend/resume phases the PCI core makes sure we get here with the
2326 * device powered on. So in case we change our freeze logic and keep
2327 * the device powered we can also remove the following set power state
2328 * call.
2329 */
David Weinehall52a05c32016-08-22 13:32:44 +03002330 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002331 if (ret) {
2332 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002333 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002334 }
2335
2336 /*
2337 * Note that pci_enable_device() first enables any parent bridge
2338 * device and only then sets the power state for this device. The
2339 * bridge enabling is a nop though, since bridge devices are resumed
2340 * first. The order of enabling power and enabling the device is
2341 * imposed by the PCI core as described above, so here we preserve the
2342 * same order for the freeze/thaw phases.
2343 *
2344 * TODO: eventually we should remove pci_disable_device() /
2345 * pci_enable_enable_device() from suspend/resume. Due to how they
2346 * depend on the device enable refcount we can't anyway depend on them
2347 * disabling/enabling the device.
2348 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002349 if (pci_enable_device(pdev))
2350 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002351
David Weinehall52a05c32016-08-22 13:32:44 +03002352 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002353
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002354 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002355
Wayne Boyer666a4532015-12-09 12:29:35 -08002356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002357 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002358 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002359 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2360 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002361
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002362 intel_uncore_resume_early(&dev_priv->uncore);
2363
Tvrtko Ursulineaf522f2019-06-21 08:07:44 +01002364 intel_gt_check_and_clear_faults(&dev_priv->gt);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002365
Animesh Manna3e689282018-10-29 15:14:10 -07002366 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002367 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002368 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002369 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002370 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002371 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002372
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07002373 intel_sanitize_gt_powersave(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002374
Imre Deak2cd9a682018-08-16 15:37:57 +03002375 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002376
Chris Wilson0c916212019-06-25 14:01:10 +01002377 intel_gt_sanitize(&dev_priv->gt, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002378
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002379 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak6e35e8a2016-04-18 10:04:19 +03002380
Imre Deak36d61e62014-10-23 19:23:24 +03002381 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002382}
2383
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002384static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002385{
Imre Deak50a00722014-10-23 19:23:17 +03002386 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002387
Imre Deak097dd832014-10-23 19:23:19 +03002388 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2389 return 0;
2390
Imre Deak5e365c32014-10-23 19:23:25 +03002391 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002392 if (ret)
2393 return ret;
2394
Imre Deak5a175142014-10-23 19:23:18 +03002395 return i915_drm_resume(dev);
2396}
2397
Chris Wilson73b66f82018-05-25 10:26:29 +01002398static int i915_pm_prepare(struct device *kdev)
2399{
Chuhong Yuan906339a2019-07-23 18:39:16 +08002400 struct drm_device *dev = dev_get_drvdata(kdev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002401
2402 if (!dev) {
2403 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2404 return -ENODEV;
2405 }
2406
2407 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2408 return 0;
2409
2410 return i915_drm_prepare(dev);
2411}
2412
David Weinehallc49d13e2016-08-22 13:32:42 +03002413static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002414{
Chuhong Yuan906339a2019-07-23 18:39:16 +08002415 struct drm_device *dev = dev_get_drvdata(kdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002416
David Weinehallc49d13e2016-08-22 13:32:42 +03002417 if (!dev) {
2418 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002419 return -ENODEV;
2420 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002421
David Weinehallc49d13e2016-08-22 13:32:42 +03002422 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002423 return 0;
2424
David Weinehallc49d13e2016-08-22 13:32:42 +03002425 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002426}
2427
David Weinehallc49d13e2016-08-22 13:32:42 +03002428static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002429{
David Weinehallc49d13e2016-08-22 13:32:42 +03002430 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002431
2432 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002433 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002434 * requiring our device to be power up. Due to the lack of a
2435 * parent/child relationship we currently solve this with an late
2436 * suspend hook.
2437 *
2438 * FIXME: This should be solved with a special hdmi sink device or
2439 * similar so that power domains can be employed.
2440 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002441 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002442 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002443
David Weinehallc49d13e2016-08-22 13:32:42 +03002444 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002445}
2446
David Weinehallc49d13e2016-08-22 13:32:42 +03002447static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002448{
David Weinehallc49d13e2016-08-22 13:32:42 +03002449 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002450
David Weinehallc49d13e2016-08-22 13:32:42 +03002451 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002452 return 0;
2453
David Weinehallc49d13e2016-08-22 13:32:42 +03002454 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002455}
2456
David Weinehallc49d13e2016-08-22 13:32:42 +03002457static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002458{
David Weinehallc49d13e2016-08-22 13:32:42 +03002459 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002460
David Weinehallc49d13e2016-08-22 13:32:42 +03002461 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002462 return 0;
2463
David Weinehallc49d13e2016-08-22 13:32:42 +03002464 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002465}
2466
David Weinehallc49d13e2016-08-22 13:32:42 +03002467static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002468{
David Weinehallc49d13e2016-08-22 13:32:42 +03002469 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002470
David Weinehallc49d13e2016-08-22 13:32:42 +03002471 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002472 return 0;
2473
David Weinehallc49d13e2016-08-22 13:32:42 +03002474 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002475}
2476
Chris Wilson1f19ac22016-05-14 07:26:32 +01002477/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002478static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002479{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002480 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002481 int ret;
2482
Imre Deakdd9f31c2017-08-16 17:46:07 +03002483 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2484 ret = i915_drm_suspend(dev);
2485 if (ret)
2486 return ret;
2487 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002488
2489 ret = i915_gem_freeze(kdev_to_i915(kdev));
2490 if (ret)
2491 return ret;
2492
2493 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002494}
2495
David Weinehallc49d13e2016-08-22 13:32:42 +03002496static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002497{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002498 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002499 int ret;
2500
Imre Deakdd9f31c2017-08-16 17:46:07 +03002501 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2502 ret = i915_drm_suspend_late(dev, true);
2503 if (ret)
2504 return ret;
2505 }
Chris Wilson461fb992016-05-14 07:26:33 +01002506
David Weinehallc49d13e2016-08-22 13:32:42 +03002507 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002508 if (ret)
2509 return ret;
2510
2511 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002512}
2513
2514/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002515static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002516{
David Weinehallc49d13e2016-08-22 13:32:42 +03002517 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002518}
2519
David Weinehallc49d13e2016-08-22 13:32:42 +03002520static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002521{
David Weinehallc49d13e2016-08-22 13:32:42 +03002522 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002523}
2524
2525/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002526static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002527{
David Weinehallc49d13e2016-08-22 13:32:42 +03002528 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002529}
2530
David Weinehallc49d13e2016-08-22 13:32:42 +03002531static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002532{
David Weinehallc49d13e2016-08-22 13:32:42 +03002533 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002534}
2535
Imre Deakddeea5b2014-05-05 15:19:56 +03002536/*
2537 * Save all Gunit registers that may be lost after a D3 and a subsequent
2538 * S0i[R123] transition. The list of registers needing a save/restore is
2539 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2540 * registers in the following way:
2541 * - Driver: saved/restored by the driver
2542 * - Punit : saved/restored by the Punit firmware
2543 * - No, w/o marking: no need to save/restore, since the register is R/O or
2544 * used internally by the HW in a way that doesn't depend
2545 * keeping the content across a suspend/resume.
2546 * - Debug : used for debugging
2547 *
2548 * We save/restore all registers marked with 'Driver', with the following
2549 * exceptions:
2550 * - Registers out of use, including also registers marked with 'Debug'.
2551 * These have no effect on the driver's operation, so we don't save/restore
2552 * them to reduce the overhead.
2553 * - Registers that are fully setup by an initialization function called from
2554 * the resume path. For example many clock gating and RPS/RC6 registers.
2555 * - Registers that provide the right functionality with their reset defaults.
2556 *
2557 * TODO: Except for registers that based on the above 3 criteria can be safely
2558 * ignored, we save/restore all others, practically treating the HW context as
2559 * a black-box for the driver. Further investigation is needed to reduce the
2560 * saved/restored registers even further, by following the same 3 criteria.
2561 */
2562static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2563{
2564 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2565 int i;
2566
2567 /* GAM 0x4000-0x4770 */
2568 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2569 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2570 s->arb_mode = I915_READ(ARB_MODE);
2571 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2572 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2573
2574 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002575 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002576
2577 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002578 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002579
2580 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2581 s->ecochk = I915_READ(GAM_ECOCHK);
2582 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2583 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2584
2585 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2586
2587 /* MBC 0x9024-0x91D0, 0x8500 */
2588 s->g3dctl = I915_READ(VLV_G3DCTL);
2589 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2590 s->mbctl = I915_READ(GEN6_MBCTL);
2591
2592 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2593 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2594 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2595 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2596 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2597 s->rstctl = I915_READ(GEN6_RSTCTL);
2598 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2599
2600 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2601 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2602 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2603 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2604 s->ecobus = I915_READ(ECOBUS);
2605 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2606 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2607 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2608 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2609 s->rcedata = I915_READ(VLV_RCEDATA);
2610 s->spare2gh = I915_READ(VLV_SPAREG2H);
2611
2612 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2613 s->gt_imr = I915_READ(GTIMR);
2614 s->gt_ier = I915_READ(GTIER);
2615 s->pm_imr = I915_READ(GEN6_PMIMR);
2616 s->pm_ier = I915_READ(GEN6_PMIER);
2617
2618 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002619 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002620
2621 /* GT SA CZ domain, 0x100000-0x138124 */
2622 s->tilectl = I915_READ(TILECTL);
2623 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2624 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2625 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2626 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2627
2628 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2629 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2630 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002631 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002632 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2633
2634 /*
2635 * Not saving any of:
2636 * DFT, 0x9800-0x9EC0
2637 * SARB, 0xB000-0xB1FC
2638 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2639 * PCI CFG
2640 */
2641}
2642
2643static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2644{
2645 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2646 u32 val;
2647 int i;
2648
2649 /* GAM 0x4000-0x4770 */
2650 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2651 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2652 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2653 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2654 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2655
2656 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002657 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002658
2659 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002660 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002661
2662 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2663 I915_WRITE(GAM_ECOCHK, s->ecochk);
2664 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2665 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2666
2667 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2668
2669 /* MBC 0x9024-0x91D0, 0x8500 */
2670 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2671 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2672 I915_WRITE(GEN6_MBCTL, s->mbctl);
2673
2674 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2675 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2676 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2677 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2678 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2679 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2680 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2681
2682 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2683 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2684 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2685 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2686 I915_WRITE(ECOBUS, s->ecobus);
2687 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2688 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2689 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2690 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2691 I915_WRITE(VLV_RCEDATA, s->rcedata);
2692 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2693
2694 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2695 I915_WRITE(GTIMR, s->gt_imr);
2696 I915_WRITE(GTIER, s->gt_ier);
2697 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2698 I915_WRITE(GEN6_PMIER, s->pm_ier);
2699
2700 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002701 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002702
2703 /* GT SA CZ domain, 0x100000-0x138124 */
2704 I915_WRITE(TILECTL, s->tilectl);
2705 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2706 /*
2707 * Preserve the GT allow wake and GFX force clock bit, they are not
2708 * be restored, as they are used to control the s0ix suspend/resume
2709 * sequence by the caller.
2710 */
2711 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2712 val &= VLV_GTLC_ALLOWWAKEREQ;
2713 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2714 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2715
2716 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2717 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2718 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2719 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2720
2721 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2722
2723 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2724 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2725 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002726 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002727 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2728}
2729
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002730static int vlv_wait_for_pw_status(struct drm_i915_private *i915,
Chris Wilson3dd14c02017-04-21 14:58:15 +01002731 u32 mask, u32 val)
2732{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002733 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2734 u32 reg_value;
2735 int ret;
2736
Chris Wilson3dd14c02017-04-21 14:58:15 +01002737 /* The HW does not like us polling for PW_STATUS frequently, so
2738 * use the sleeping loop rather than risk the busy spin within
2739 * intel_wait_for_register().
2740 *
2741 * Transitioning between RC6 states should be at most 2ms (see
2742 * valleyview_enable_rps) so use a 3ms timeout.
2743 */
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002744 ret = wait_for(((reg_value =
2745 intel_uncore_read_notrace(&i915->uncore, reg)) & mask)
2746 == val, 3);
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002747
2748 /* just trace the final value */
2749 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2750
2751 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002752}
2753
Imre Deak650ad972014-04-18 16:35:02 +03002754int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2755{
2756 u32 val;
2757 int err;
2758
Imre Deak650ad972014-04-18 16:35:02 +03002759 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2760 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2761 if (force_on)
2762 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2763 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2764
2765 if (!force_on)
2766 return 0;
2767
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002768 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002769 VLV_GTLC_SURVIVABILITY_REG,
2770 VLV_GFX_CLK_STATUS_BIT,
2771 VLV_GFX_CLK_STATUS_BIT,
2772 20);
Imre Deak650ad972014-04-18 16:35:02 +03002773 if (err)
2774 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2775 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2776
2777 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002778}
2779
Imre Deakddeea5b2014-05-05 15:19:56 +03002780static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2781{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002782 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002783 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002784 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002785
2786 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2787 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2788 if (allow)
2789 val |= VLV_GTLC_ALLOWWAKEREQ;
2790 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2791 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2792
Chris Wilson3dd14c02017-04-21 14:58:15 +01002793 mask = VLV_GTLC_ALLOWWAKEACK;
2794 val = allow ? mask : 0;
2795
2796 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002797 if (err)
2798 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002799
Imre Deakddeea5b2014-05-05 15:19:56 +03002800 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002801}
2802
Chris Wilson3dd14c02017-04-21 14:58:15 +01002803static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2804 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002805{
2806 u32 mask;
2807 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002808
2809 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2810 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002811
2812 /*
2813 * RC6 transitioning can be delayed up to 2 msec (see
2814 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002815 *
2816 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2817 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002818 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002819 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002820 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2821 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002822}
2823
2824static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2825{
2826 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2827 return;
2828
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002829 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002830 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2831}
2832
Sagar Kambleebc32822014-08-13 23:07:05 +05302833static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002834{
2835 u32 mask;
2836 int err;
2837
2838 /*
2839 * Bspec defines the following GT well on flags as debug only, so
2840 * don't treat them as hard failures.
2841 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002842 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002843
2844 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2845 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2846
2847 vlv_check_no_gt_access(dev_priv);
2848
2849 err = vlv_force_gfx_clock(dev_priv, true);
2850 if (err)
2851 goto err1;
2852
2853 err = vlv_allow_gt_wake(dev_priv, false);
2854 if (err)
2855 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302856
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002857 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302858 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002859
2860 err = vlv_force_gfx_clock(dev_priv, false);
2861 if (err)
2862 goto err2;
2863
2864 return 0;
2865
2866err2:
2867 /* For safety always re-enable waking and disable gfx clock forcing */
2868 vlv_allow_gt_wake(dev_priv, true);
2869err1:
2870 vlv_force_gfx_clock(dev_priv, false);
2871
2872 return err;
2873}
2874
Sagar Kamble016970b2014-08-13 23:07:06 +05302875static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2876 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002877{
Imre Deakddeea5b2014-05-05 15:19:56 +03002878 int err;
2879 int ret;
2880
2881 /*
2882 * If any of the steps fail just try to continue, that's the best we
2883 * can do at this point. Return the first error code (which will also
2884 * leave RPM permanently disabled).
2885 */
2886 ret = vlv_force_gfx_clock(dev_priv, true);
2887
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002888 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302889 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002890
2891 err = vlv_allow_gt_wake(dev_priv, true);
2892 if (!ret)
2893 ret = err;
2894
2895 err = vlv_force_gfx_clock(dev_priv, false);
2896 if (!ret)
2897 ret = err;
2898
2899 vlv_check_no_gt_access(dev_priv);
2900
Chris Wilson7c108fd2016-10-24 13:42:18 +01002901 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002902 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002903
2904 return ret;
2905}
2906
David Weinehallc49d13e2016-08-22 13:32:42 +03002907static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002908{
Chuhong Yuan906339a2019-07-23 18:39:16 +08002909 struct drm_device *dev = dev_get_drvdata(kdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002910 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07002911 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002912 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002913
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002914 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002915 return -ENODEV;
2916
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002917 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002918 return -ENODEV;
2919
Paulo Zanoni8a187452013-12-06 20:32:13 -02002920 DRM_DEBUG_KMS("Suspending device\n");
2921
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002922 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002923
Imre Deakd6102972014-05-07 19:57:49 +03002924 /*
2925 * We are safe here against re-faults, since the fault handler takes
2926 * an RPM reference.
2927 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002928 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002929
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01002930 intel_uc_runtime_suspend(&dev_priv->gt.uc);
Alex Daia1c41992015-09-30 09:46:37 -07002931
Imre Deak2eb52522014-11-19 15:30:05 +02002932 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002933
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002934 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002935
Imre Deak507e1262016-04-20 20:27:54 +03002936 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002937 if (INTEL_GEN(dev_priv) >= 11) {
2938 icl_display_core_uninit(dev_priv);
2939 bxt_enable_dc9(dev_priv);
2940 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002941 bxt_display_core_uninit(dev_priv);
2942 bxt_enable_dc9(dev_priv);
2943 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2944 hsw_enable_pc8(dev_priv);
2945 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2946 ret = vlv_suspend_complete(dev_priv);
2947 }
2948
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002949 if (ret) {
2950 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002951 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002952
Daniel Vetterb9632912014-09-30 10:56:44 +02002953 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002954
Daniele Ceraolo Spurio602776f2019-07-30 16:07:39 -07002955 intel_uc_runtime_resume(&dev_priv->gt.uc);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302956
Tvrtko Ursulin500bfa32019-06-21 08:07:45 +01002957 intel_gt_init_swizzling(&dev_priv->gt);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302958 i915_gem_restore_fences(dev_priv);
2959
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002960 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002961
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002962 return ret;
2963 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002964
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002965 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002966 intel_runtime_pm_driver_release(rpm);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002967
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002968 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002969 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2970
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002971 rpm->suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002972
2973 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002974 * FIXME: We really should find a document that references the arguments
2975 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002976 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002977 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002978 /*
2979 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2980 * being detected, and the call we do at intel_runtime_resume()
2981 * won't be able to restore them. Since PCI_D3hot matches the
2982 * actual specification and appears to be working, use it.
2983 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002984 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002985 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002986 /*
2987 * current versions of firmware which depend on this opregion
2988 * notification have repurposed the D1 definition to mean
2989 * "runtime suspended" vs. what you would normally expect (D3)
2990 * to distinguish it from notifications that might be sent via
2991 * the suspend path.
2992 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002993 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002994 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002995
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002996 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002997
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002998 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002999 intel_hpd_poll_init(dev_priv);
3000
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03003001 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003002 return 0;
3003}
3004
David Weinehallc49d13e2016-08-22 13:32:42 +03003005static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02003006{
Chuhong Yuan906339a2019-07-23 18:39:16 +08003007 struct drm_device *dev = dev_get_drvdata(kdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003008 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07003009 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003010 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003011
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003012 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03003013 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003014
3015 DRM_DEBUG_KMS("Resuming device\n");
3016
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003017 WARN_ON_ONCE(atomic_read(&rpm->wakeref_count));
3018 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003019
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003020 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003021 rpm->suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07003022 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003023 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003024
Animesh Manna3e689282018-10-29 15:14:10 -07003025 if (INTEL_GEN(dev_priv) >= 11) {
3026 bxt_disable_dc9(dev_priv);
3027 icl_display_core_init(dev_priv, true);
3028 if (dev_priv->csr.dmc_payload) {
3029 if (dev_priv->csr.allowed_dc_mask &
3030 DC_STATE_EN_UPTO_DC6)
3031 skl_enable_dc6(dev_priv);
3032 else if (dev_priv->csr.allowed_dc_mask &
3033 DC_STATE_EN_UPTO_DC5)
3034 gen9_enable_dc5(dev_priv);
3035 }
3036 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003037 bxt_disable_dc9(dev_priv);
3038 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003039 if (dev_priv->csr.dmc_payload &&
3040 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3041 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003042 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003043 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003044 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003045 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003046 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003047
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07003048 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01003049
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303050 intel_runtime_pm_enable_interrupts(dev_priv);
3051
Daniele Ceraolo Spurio602776f2019-07-30 16:07:39 -07003052 intel_uc_runtime_resume(&dev_priv->gt.uc);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303053
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003054 /*
3055 * No point of rolling back things in case of an error, as the best
3056 * we can do is to hope that things will still work (and disable RPM).
3057 */
Tvrtko Ursulin500bfa32019-06-21 08:07:45 +01003058 intel_gt_init_swizzling(&dev_priv->gt);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003059 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003060
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003061 /*
3062 * On VLV/CHV display interrupts are part of the display
3063 * power well, so hpd is reinitialized from there. For
3064 * everyone else do it here.
3065 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003066 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003067 intel_hpd_init(dev_priv);
3068
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303069 intel_enable_ipc(dev_priv);
3070
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003071 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003072
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003073 if (ret)
3074 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3075 else
3076 DRM_DEBUG_KMS("Device resumed\n");
3077
3078 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003079}
3080
Chris Wilson42f55512016-06-24 14:00:26 +01003081const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003082 /*
3083 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3084 * PMSG_RESUME]
3085 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003086 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003087 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003088 .suspend_late = i915_pm_suspend_late,
3089 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003090 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003091
3092 /*
3093 * S4 event handlers
3094 * @freeze, @freeze_late : called (1) before creating the
3095 * hibernation image [PMSG_FREEZE] and
3096 * (2) after rebooting, before restoring
3097 * the image [PMSG_QUIESCE]
3098 * @thaw, @thaw_early : called (1) after creating the hibernation
3099 * image, before writing it [PMSG_THAW]
3100 * and (2) after failing to create or
3101 * restore the image [PMSG_RECOVER]
3102 * @poweroff, @poweroff_late: called after writing the hibernation
3103 * image, before rebooting [PMSG_HIBERNATE]
3104 * @restore, @restore_early : called after rebooting and restoring the
3105 * hibernation image [PMSG_RESTORE]
3106 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003107 .freeze = i915_pm_freeze,
3108 .freeze_late = i915_pm_freeze_late,
3109 .thaw_early = i915_pm_thaw_early,
3110 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003111 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003112 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003113 .restore_early = i915_pm_restore_early,
3114 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003115
3116 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003117 .runtime_suspend = intel_runtime_suspend,
3118 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003119};
3120
Laurent Pinchart78b68552012-05-17 13:27:22 +02003121static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003122 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003123 .open = drm_gem_vm_open,
3124 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003125};
3126
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003127static const struct file_operations i915_driver_fops = {
3128 .owner = THIS_MODULE,
3129 .open = drm_open,
3130 .release = drm_release,
3131 .unlocked_ioctl = drm_ioctl,
3132 .mmap = drm_gem_mmap,
3133 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003134 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003135 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003136 .llseek = noop_llseek,
3137};
3138
Chris Wilson0673ad42016-06-24 14:00:22 +01003139static int
3140i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3141 struct drm_file *file)
3142{
3143 return -ENODEV;
3144}
3145
3146static const struct drm_ioctl_desc i915_ioctls[] = {
3147 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3148 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3149 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3150 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3151 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3152 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003153 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003154 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3155 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3156 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3157 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3158 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3159 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3160 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3161 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3162 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3163 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3164 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003165 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003166 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003167 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3168 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02003169 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003170 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3171 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02003172 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003173 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3174 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3175 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3176 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3177 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3178 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3179 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3180 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3181 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003182 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3183 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003184 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003185 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003186 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003187 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3188 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3189 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3190 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02003191 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003192 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003193 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3194 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3195 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3196 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3197 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3198 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003199 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003200 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3201 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003202 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01003203 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
3204 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003205};
3206
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003208 /* Don't use MTRRs here; the Xserver or userspace app should
3209 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003210 */
Eric Anholt673a3942008-07-30 12:06:12 -07003211 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003212 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003213 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003214 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003215 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003216 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003217 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003218
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003219 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003220 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003221 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003222
3223 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3224 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3225 .gem_prime_export = i915_gem_prime_export,
3226 .gem_prime_import = i915_gem_prime_import,
3227
Ville Syrjälä7d23e592019-06-19 20:08:42 +03003228 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
3229 .get_scanout_position = i915_get_crtc_scanoutpos,
3230
Dave Airlieff72145b2011-02-07 12:16:14 +10003231 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003232 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003234 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003235 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003236 .name = DRIVER_NAME,
3237 .desc = DRIVER_DESC,
3238 .date = DRIVER_DATE,
3239 .major = DRIVER_MAJOR,
3240 .minor = DRIVER_MINOR,
3241 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003243
3244#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3245#include "selftests/mock_drm.c"
3246#endif