blob: fb9a4348068082f8fb21a7409696339402e347d4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020097static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +030098static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +010099
Dave Airlie0e32b392014-05-02 14:02:48 +1000100static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
101{
102 if (!connector->mst_port)
103 return connector->encoder;
104 else
105 return &connector->mst_port->mst_encoders[pipe]->base;
106}
107
Jesse Barnes79e53942008-11-07 14:24:08 -0800108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800110} intel_range_t;
111
112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int dot_limit;
114 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_p2_t;
116
Ma Lingd4906092009-03-18 20:13:27 +0800117typedef struct intel_limit intel_limit_t;
118struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 intel_range_t dot, vco, n, m, m1, m2, p, p1;
120 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800121};
Jesse Barnes79e53942008-11-07 14:24:08 -0800122
Daniel Vetterd2acd212012-10-20 20:57:43 +0200123int
124intel_pch_rawclk(struct drm_device *dev)
125{
126 struct drm_i915_private *dev_priv = dev->dev_private;
127
128 WARN_ON(!HAS_PCH_SPLIT(dev));
129
130 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
131}
132
Chris Wilson021357a2010-09-07 20:54:59 +0100133static inline u32 /* units of 100MHz */
134intel_fdi_link_freq(struct drm_device *dev)
135{
Chris Wilson8b99e682010-10-13 09:59:17 +0100136 if (IS_GEN5(dev)) {
137 struct drm_i915_private *dev_priv = dev->dev_private;
138 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
139 } else
140 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100141}
142
Daniel Vetter5d536e22013-07-06 12:52:06 +0200143static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200145 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200146 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .m = { .min = 96, .max = 140 },
148 .m1 = { .min = 18, .max = 26 },
149 .m2 = { .min = 6, .max = 16 },
150 .p = { .min = 4, .max = 128 },
151 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 165000,
153 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dvo = {
157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 4 },
167};
168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
Eric Anholt273e27c2011-03-30 13:01:10 -0700181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 5, .max = 80 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 200000,
192 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 7, .max = 98 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 112000,
205 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
Eric Anholt273e27c2011-03-30 13:01:10 -0700208
Keith Packarde4b36692009-06-05 19:22:17 -0700209static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .dot = { .min = 25000, .max = 270000 },
211 .vco = { .min = 1750000, .max = 3500000},
212 .n = { .min = 1, .max = 4 },
213 .m = { .min = 104, .max = 138 },
214 .m1 = { .min = 17, .max = 23 },
215 .m2 = { .min = 5, .max = 11 },
216 .p = { .min = 10, .max = 30 },
217 .p1 = { .min = 1, .max = 3},
218 .p2 = { .dot_limit = 270000,
219 .p2_slow = 10,
220 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
224static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 22000, .max = 400000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 16, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 5, .max = 80 },
232 .p1 = { .min = 1, .max = 8},
233 .p2 = { .dot_limit = 165000,
234 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 20000, .max = 115000 },
239 .vco = { .min = 1750000, .max = 3500000 },
240 .n = { .min = 1, .max = 3 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 17, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 28, .max = 112 },
245 .p1 = { .min = 2, .max = 8 },
246 .p2 = { .dot_limit = 0,
247 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800248 },
Keith Packarde4b36692009-06-05 19:22:17 -0700249};
250
251static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .dot = { .min = 80000, .max = 224000 },
253 .vco = { .min = 1750000, .max = 3500000 },
254 .n = { .min = 1, .max = 3 },
255 .m = { .min = 104, .max = 138 },
256 .m1 = { .min = 17, .max = 23 },
257 .m2 = { .min = 5, .max = 11 },
258 .p = { .min = 14, .max = 42 },
259 .p1 = { .min = 2, .max = 6 },
260 .p2 = { .dot_limit = 0,
261 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800262 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500265static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000},
267 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .n = { .min = 3, .max = 6 },
270 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m1 = { .min = 0, .max = 0 },
273 .m2 = { .min = 0, .max = 254 },
274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1700000, .max = 3500000 },
283 .n = { .min = 3, .max = 6 },
284 .m = { .min = 2, .max = 256 },
285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 7, .max = 112 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293/* Ironlake / Sandybridge
294 *
295 * We calculate clock using (register_value + 2) for N/M1/M2, so here
296 * the range value for them is (actual_value - 2).
297 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .dot = { .min = 25000, .max = 350000 },
300 .vco = { .min = 1760000, .max = 3510000 },
301 .n = { .min = 1, .max = 5 },
302 .m = { .min = 79, .max = 127 },
303 .m1 = { .min = 12, .max = 22 },
304 .m2 = { .min = 5, .max = 9 },
305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
307 .p2 = { .dot_limit = 225000,
308 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 79, .max = 118 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 28, .max = 112 },
319 .p1 = { .min = 2, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800322};
323
324static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 127 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 14, .max = 56 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
Eric Anholt273e27c2011-03-30 13:01:10 -0700337/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700339 .dot = { .min = 25000, .max = 350000 },
340 .vco = { .min = 1760000, .max = 3510000 },
341 .n = { .min = 1, .max = 2 },
342 .m = { .min = 79, .max = 126 },
343 .m1 = { .min = 12, .max = 22 },
344 .m2 = { .min = 5, .max = 9 },
345 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700347 .p2 = { .dot_limit = 225000,
348 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349};
350
351static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 3 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800362};
363
Ville Syrjälädc730512013-09-24 21:26:30 +0300364static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300365 /*
366 * These are the data rate limits (measured in fast clocks)
367 * since those are the strictest limits we have. The fast
368 * clock and actual rate limits are more relaxed, so checking
369 * them would make no difference.
370 */
371 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700374 .m1 = { .min = 2, .max = 3 },
375 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300376 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300377 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378};
379
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300380static const intel_limit_t intel_limits_chv = {
381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 540000 * 5},
388 .vco = { .min = 4860000, .max = 6700000 },
389 .n = { .min = 1, .max = 1 },
390 .m1 = { .min = 2, .max = 2 },
391 .m2 = { .min = 24 << 22, .max = 175 << 22 },
392 .p1 = { .min = 2, .max = 4 },
393 .p2 = { .p2_slow = 1, .p2_fast = 14 },
394};
395
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300396static void vlv_clock(int refclk, intel_clock_t *clock)
397{
398 clock->m = clock->m1 * clock->m2;
399 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200400 if (WARN_ON(clock->n == 0 || clock->p == 0))
401 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300402 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
403 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300404}
405
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300406/**
407 * Returns whether any output on the specified pipe is of the specified type
408 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300409static bool intel_pipe_has_type(struct intel_crtc *crtc, int type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300411 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412 struct intel_encoder *encoder;
413
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300414 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415 if (encoder->type == type)
416 return true;
417
418 return false;
419}
420
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300421static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300466static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 } else if (IS_CHERRYVIEW(dev)) {
481 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700482 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300483 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100484 } else if (!IS_GEN2(dev)) {
485 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
486 limit = &intel_limits_i9xx_lvds;
487 else
488 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 } else {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700491 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200492 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700493 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200494 else
495 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 }
497 return limit;
498}
499
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500/* m1 is reserved as 0 in Pineview, n is a ring counter */
501static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800502{
Shaohua Li21778322009-02-23 15:19:16 +0800503 clock->m = clock->m2 + 2;
504 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200505 if (WARN_ON(clock->n == 0 || clock->p == 0))
506 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300507 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
508 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800509}
510
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200511static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
512{
513 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
514}
515
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200516static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800517{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200520 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
521 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300522 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
523 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524}
525
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300526static void chv_clock(int refclk, intel_clock_t *clock)
527{
528 clock->m = clock->m1 * clock->m2;
529 clock->p = clock->p1 * clock->p2;
530 if (WARN_ON(clock->n == 0 || clock->p == 0))
531 return;
532 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
533 clock->n << 22);
534 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Chris Wilson1b894b52010-12-14 20:04:54 +0000543static bool intel_PLL_is_valid(struct drm_device *dev,
544 const intel_limit_t *limit,
545 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
556 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
557 if (clock->m1 <= clock->m2)
558 INTELPllInvalid("m1 <= m2\n");
559
560 if (!IS_VALLEYVIEW(dev)) {
561 if (clock->p < limit->p.min || limit->p.max < clock->p)
562 INTELPllInvalid("p out of range\n");
563 if (clock->m < limit->m.min || limit->m.max < clock->m)
564 INTELPllInvalid("m out of range\n");
565 }
566
Jesse Barnes79e53942008-11-07 14:24:08 -0800567 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
570 * connector, etc., rather than just a single range.
571 */
572 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574
575 return true;
576}
577
Ma Lingd4906092009-03-18 20:13:27 +0800578static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300579i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800580 int target, int refclk, intel_clock_t *match_clock,
581 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300583 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200610 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800611 break;
612 for (clock.n = limit->n.min;
613 clock.n <= limit->n.max; clock.n++) {
614 for (clock.p1 = limit->p1.min;
615 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 int this_err;
617
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200618 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000619 if (!intel_PLL_is_valid(dev, limit,
620 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800622 if (match_clock &&
623 clock.p != match_clock->p)
624 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
626 this_err = abs(clock.dot - target);
627 if (this_err < err) {
628 *best_clock = clock;
629 err = this_err;
630 }
631 }
632 }
633 }
634 }
635
636 return (err != target);
637}
638
Ma Lingd4906092009-03-18 20:13:27 +0800639static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300640pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200641 int target, int refclk, intel_clock_t *match_clock,
642 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200643{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300644 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200645 intel_clock_t clock;
646 int err = target;
647
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 /*
650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
653 */
654 if (intel_is_dual_link_lvds(dev))
655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
665 memset(best_clock, 0, sizeof(*best_clock));
666
667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 for (clock.n = limit->n.min;
672 clock.n <= limit->n.max; clock.n++) {
673 for (clock.p1 = limit->p1.min;
674 clock.p1 <= limit->p1.max; clock.p1++) {
675 int this_err;
676
677 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 if (!intel_PLL_is_valid(dev, limit,
679 &clock))
680 continue;
681 if (match_clock &&
682 clock.p != match_clock->p)
683 continue;
684
685 this_err = abs(clock.dot - target);
686 if (this_err < err) {
687 *best_clock = clock;
688 err = this_err;
689 }
690 }
691 }
692 }
693 }
694
695 return (err != target);
696}
697
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300699g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200700 int target, int refclk, intel_clock_t *match_clock,
701 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800702{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300703 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800704 intel_clock_t clock;
705 int max_n;
706 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400707 /* approximately equals target * 0.00585 */
708 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800709 found = false;
710
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300711 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100712 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800713 clock.p2 = limit->p2.p2_fast;
714 else
715 clock.p2 = limit->p2.p2_slow;
716 } else {
717 if (target < limit->p2.dot_limit)
718 clock.p2 = limit->p2.p2_slow;
719 else
720 clock.p2 = limit->p2.p2_fast;
721 }
722
723 memset(best_clock, 0, sizeof(*best_clock));
724 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200725 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200727 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800728 for (clock.m1 = limit->m1.max;
729 clock.m1 >= limit->m1.min; clock.m1--) {
730 for (clock.m2 = limit->m2.max;
731 clock.m2 >= limit->m2.min; clock.m2--) {
732 for (clock.p1 = limit->p1.max;
733 clock.p1 >= limit->p1.min; clock.p1--) {
734 int this_err;
735
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000737 if (!intel_PLL_is_valid(dev, limit,
738 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800739 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000740
741 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800742 if (this_err < err_most) {
743 *best_clock = clock;
744 err_most = this_err;
745 max_n = clock.n;
746 found = true;
747 }
748 }
749 }
750 }
751 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800752 return found;
753}
Ma Lingd4906092009-03-18 20:13:27 +0800754
Zhenyu Wang2c072452009-06-05 15:38:42 +0800755static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300756vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200757 int target, int refclk, intel_clock_t *match_clock,
758 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700759{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300760 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300761 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300762 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300763 /* min update 19.2 MHz */
764 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300765 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300767 target *= 5; /* fast clock */
768
769 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700770
771 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300772 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300773 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300774 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300775 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300776 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700777 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300779 unsigned int ppm, diff;
780
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
782 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300783
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 vlv_clock(refclk, &clock);
785
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300786 if (!intel_PLL_is_valid(dev, limit,
787 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788 continue;
789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 diff = abs(clock.dot - target);
791 ppm = div_u64(1000000ULL * diff, target);
792
793 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300794 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300796 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300797 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798
Ville Syrjäläc6861222013-09-24 21:26:21 +0300799 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300800 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300802 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700803 }
804 }
805 }
806 }
807 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300809 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700810}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300812static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300813chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
816{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300817 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300818 intel_clock_t clock;
819 uint64_t m2;
820 int found = false;
821
822 memset(best_clock, 0, sizeof(*best_clock));
823
824 /*
825 * Based on hardware doc, the n always set to 1, and m1 always
826 * set to 2. If requires to support 200Mhz refclk, we need to
827 * revisit this because n may not 1 anymore.
828 */
829 clock.n = 1, clock.m1 = 2;
830 target *= 5; /* fast clock */
831
832 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
833 for (clock.p2 = limit->p2.p2_fast;
834 clock.p2 >= limit->p2.p2_slow;
835 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
836
837 clock.p = clock.p1 * clock.p2;
838
839 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
840 clock.n) << 22, refclk * clock.m1);
841
842 if (m2 > INT_MAX/clock.m1)
843 continue;
844
845 clock.m2 = m2;
846
847 chv_clock(refclk, &clock);
848
849 if (!intel_PLL_is_valid(dev, limit, &clock))
850 continue;
851
852 /* based on hardware requirement, prefer bigger p
853 */
854 if (clock.p > best_clock->p) {
855 *best_clock = clock;
856 found = true;
857 }
858 }
859 }
860
861 return found;
862}
863
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300864bool intel_crtc_active(struct drm_crtc *crtc)
865{
866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
867
868 /* Be paranoid as we can arrive here with only partial
869 * state retrieved from the hardware during setup.
870 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100871 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300872 * as Haswell has gained clock readout/fastboot support.
873 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000874 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875 * properly reconstruct framebuffers.
876 */
Matt Roperf4510a22014-04-01 15:22:40 -0700877 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100878 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300879}
880
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200881enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
882 enum pipe pipe)
883{
884 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
886
Daniel Vetter3b117c82013-04-17 20:15:07 +0200887 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200888}
889
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300890static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
891{
892 struct drm_i915_private *dev_priv = dev->dev_private;
893 u32 reg = PIPEDSL(pipe);
894 u32 line1, line2;
895 u32 line_mask;
896
897 if (IS_GEN2(dev))
898 line_mask = DSL_LINEMASK_GEN2;
899 else
900 line_mask = DSL_LINEMASK_GEN3;
901
902 line1 = I915_READ(reg) & line_mask;
903 mdelay(5);
904 line2 = I915_READ(reg) & line_mask;
905
906 return line1 == line2;
907}
908
Keith Packardab7ad7f2010-10-03 00:33:06 -0700909/*
910 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300911 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700912 *
913 * After disabling a pipe, we can't wait for vblank in the usual way,
914 * spinning on the vblank interrupt status bit, since we won't actually
915 * see an interrupt when the pipe is disabled.
916 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700917 * On Gen4 and above:
918 * wait for the pipe register state bit to turn off
919 *
920 * Otherwise:
921 * wait for the display line value to settle (it usually
922 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100923 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700924 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300925static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700926{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300927 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700928 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300929 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
930 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200933 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934
Keith Packardab7ad7f2010-10-03 00:33:06 -0700935 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100936 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
937 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200938 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300941 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200942 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700943 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800944}
945
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000946/*
947 * ibx_digital_port_connected - is the specified port connected?
948 * @dev_priv: i915 private structure
949 * @port: the port to test
950 *
951 * Returns true if @port is connected, false otherwise.
952 */
953bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
954 struct intel_digital_port *port)
955{
956 u32 bit;
957
Damien Lespiauc36346e2012-12-13 16:09:03 +0000958 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200959 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000960 case PORT_B:
961 bit = SDE_PORTB_HOTPLUG;
962 break;
963 case PORT_C:
964 bit = SDE_PORTC_HOTPLUG;
965 break;
966 case PORT_D:
967 bit = SDE_PORTD_HOTPLUG;
968 break;
969 default:
970 return true;
971 }
972 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200973 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000974 case PORT_B:
975 bit = SDE_PORTB_HOTPLUG_CPT;
976 break;
977 case PORT_C:
978 bit = SDE_PORTC_HOTPLUG_CPT;
979 break;
980 case PORT_D:
981 bit = SDE_PORTD_HOTPLUG_CPT;
982 break;
983 default:
984 return true;
985 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000986 }
987
988 return I915_READ(SDEISR) & bit;
989}
990
Jesse Barnesb24e7172011-01-04 15:09:30 -0800991static const char *state_string(bool enabled)
992{
993 return enabled ? "on" : "off";
994}
995
996/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200997void assert_pll(struct drm_i915_private *dev_priv,
998 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800999{
1000 int reg;
1001 u32 val;
1002 bool cur_state;
1003
1004 reg = DPLL(pipe);
1005 val = I915_READ(reg);
1006 cur_state = !!(val & DPLL_VCO_ENABLE);
1007 WARN(cur_state != state,
1008 "PLL state assertion failure (expected %s, current %s)\n",
1009 state_string(state), state_string(cur_state));
1010}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011
Jani Nikula23538ef2013-08-27 15:12:22 +03001012/* XXX: the dsi pll is shared between MIPI DSI ports */
1013static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1014{
1015 u32 val;
1016 bool cur_state;
1017
1018 mutex_lock(&dev_priv->dpio_lock);
1019 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1020 mutex_unlock(&dev_priv->dpio_lock);
1021
1022 cur_state = val & DSI_PLL_VCO_EN;
1023 WARN(cur_state != state,
1024 "DSI PLL state assertion failure (expected %s, current %s)\n",
1025 state_string(state), state_string(cur_state));
1026}
1027#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1028#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1029
Daniel Vetter55607e82013-06-16 21:42:39 +02001030struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001031intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001032{
Daniel Vettere2b78262013-06-07 23:10:03 +02001033 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1034
Daniel Vettera43f6e02013-06-07 23:10:32 +02001035 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001036 return NULL;
1037
Daniel Vettera43f6e02013-06-07 23:10:32 +02001038 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001039}
1040
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001042void assert_shared_dpll(struct drm_i915_private *dev_priv,
1043 struct intel_shared_dpll *pll,
1044 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001045{
Jesse Barnes040484a2011-01-03 12:14:26 -08001046 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001047 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001048
Chris Wilson92b27b02012-05-20 18:10:50 +01001049 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001050 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001051 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001052
Daniel Vetter53589012013-06-05 13:34:16 +02001053 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001054 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001055 "%s assertion failure (expected %s, current %s)\n",
1056 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001057}
Jesse Barnes040484a2011-01-03 12:14:26 -08001058
1059static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
1061{
1062 int reg;
1063 u32 val;
1064 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001065 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1066 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001067
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001068 if (HAS_DDI(dev_priv->dev)) {
1069 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001070 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001071 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001072 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001073 } else {
1074 reg = FDI_TX_CTL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001078 WARN(cur_state != state,
1079 "FDI TX state assertion failure (expected %s, current %s)\n",
1080 state_string(state), state_string(cur_state));
1081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 reg = FDI_RX_CTL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001095 WARN(cur_state != state,
1096 "FDI RX state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1100#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1101
1102static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg;
1106 u32 val;
1107
1108 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001109 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001110 return;
1111
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001112 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001113 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001114 return;
1115
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 reg = FDI_TX_CTL(pipe);
1117 val = I915_READ(reg);
1118 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1119}
1120
Daniel Vetter55607e82013-06-16 21:42:39 +02001121void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001123{
1124 int reg;
1125 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001127
1128 reg = FDI_RX_CTL(pipe);
1129 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001130 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1131 WARN(cur_state != state,
1132 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001134}
1135
Daniel Vetterb680c372014-09-19 18:27:27 +02001136void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001138{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001139 struct drm_device *dev = dev_priv->dev;
1140 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001141 u32 val;
1142 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001143 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001144
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145 if (WARN_ON(HAS_DDI(dev)))
1146 return;
1147
1148 if (HAS_PCH_SPLIT(dev)) {
1149 u32 port_sel;
1150
Jesse Barnesea0760c2011-01-04 15:09:32 -08001151 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001152 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1153
1154 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1155 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1156 panel_pipe = PIPE_B;
1157 /* XXX: else fix for eDP */
1158 } else if (IS_VALLEYVIEW(dev)) {
1159 /* presumably write lock depends on pipe, not port select */
1160 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1161 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162 } else {
1163 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001164 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1165 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 }
1167
1168 val = I915_READ(pp_reg);
1169 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001170 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 locked = false;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 WARN(panel_pipe == pipe && locked,
1174 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001175 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176}
1177
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001178static void assert_cursor(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
1180{
1181 struct drm_device *dev = dev_priv->dev;
1182 bool cur_state;
1183
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001187 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001205 /* if we need the pipe quirk it must be always on */
1206 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1207 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001210 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001211 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001212 cur_state = false;
1213 } else {
1214 reg = PIPECONF(cpu_transcoder);
1215 val = I915_READ(reg);
1216 cur_state = !!(val & PIPECONF_ENABLE);
1217 }
1218
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001219 WARN(cur_state != state,
1220 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001221 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001222}
1223
Chris Wilson931872f2012-01-16 23:01:13 +00001224static void assert_plane(struct drm_i915_private *dev_priv,
1225 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
1227 int reg;
1228 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001229 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230
1231 reg = DSPCNTR(plane);
1232 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001233 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1234 WARN(cur_state != state,
1235 "plane %c assertion failure (expected %s, current %s)\n",
1236 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1240#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1241
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe)
1244{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001245 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 int reg, i;
1247 u32 val;
1248 int cur_pipe;
1249
Ville Syrjälä653e1022013-06-04 13:49:05 +03001250 /* Primary planes are fixed to pipes on gen4+ */
1251 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001252 reg = DSPCNTR(pipe);
1253 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001254 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001255 "plane %c assertion failure, should be disabled but not\n",
1256 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001257 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001258 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001259
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001261 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262 reg = DSPCNTR(i);
1263 val = I915_READ(reg);
1264 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1265 DISPPLANE_SEL_PIPE_SHIFT;
1266 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1268 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 }
1270}
1271
Jesse Barnes19332d72013-03-28 09:55:38 -07001272static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1273 enum pipe pipe)
1274{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001275 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001276 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001277 u32 val;
1278
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001279 if (INTEL_INFO(dev)->gen >= 9) {
1280 for_each_sprite(pipe, sprite) {
1281 val = I915_READ(PLANE_CTL(pipe, sprite));
1282 WARN(val & PLANE_CTL_ENABLE,
1283 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1284 sprite, pipe_name(pipe));
1285 }
1286 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001287 for_each_sprite(pipe, sprite) {
1288 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001289 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001290 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001292 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001293 }
1294 } else if (INTEL_INFO(dev)->gen >= 7) {
1295 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001296 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001297 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001298 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001299 plane_name(pipe), pipe_name(pipe));
1300 } else if (INTEL_INFO(dev)->gen >= 5) {
1301 reg = DVSCNTR(pipe);
1302 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001303 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001304 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1305 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001306 }
1307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
1311 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1312 drm_crtc_vblank_put(crtc);
1313}
1314
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001315static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 u32 val;
1318 bool enabled;
1319
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001320 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001321
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(PCH_DREF_CONTROL);
1323 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1324 DREF_SUPERSPREAD_SOURCE_MASK));
1325 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1326}
1327
Daniel Vetterab9412b2013-05-03 11:49:46 +02001328static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1329 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001330{
1331 int reg;
1332 u32 val;
1333 bool enabled;
1334
Daniel Vetterab9412b2013-05-03 11:49:46 +02001335 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001336 val = I915_READ(reg);
1337 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001338 WARN(enabled,
1339 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1340 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001341}
1342
Keith Packard4e634382011-08-06 10:39:45 -07001343static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1344 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001345{
1346 if ((val & DP_PORT_EN) == 0)
1347 return false;
1348
1349 if (HAS_PCH_CPT(dev_priv->dev)) {
1350 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1351 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1352 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1353 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001354 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1355 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1356 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001357 } else {
1358 if ((val & DP_PIPE_MASK) != (pipe << 30))
1359 return false;
1360 }
1361 return true;
1362}
1363
Keith Packard1519b992011-08-06 10:35:34 -07001364static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe, u32 val)
1366{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001367 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001368 return false;
1369
1370 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001371 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001372 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001373 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1374 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1375 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001376 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001377 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001378 return false;
1379 }
1380 return true;
1381}
1382
1383static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, u32 val)
1385{
1386 if ((val & LVDS_PORT_EN) == 0)
1387 return false;
1388
1389 if (HAS_PCH_CPT(dev_priv->dev)) {
1390 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1391 return false;
1392 } else {
1393 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1394 return false;
1395 }
1396 return true;
1397}
1398
1399static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe, u32 val)
1401{
1402 if ((val & ADPA_DAC_ENABLE) == 0)
1403 return false;
1404 if (HAS_PCH_CPT(dev_priv->dev)) {
1405 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1406 return false;
1407 } else {
1408 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1409 return false;
1410 }
1411 return true;
1412}
1413
Jesse Barnes291906f2011-02-02 12:28:03 -08001414static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001415 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001416{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001417 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001418 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001421
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1423 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001424 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001425}
1426
1427static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, int reg)
1429{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001430 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001431 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001432 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001433 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001434
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001435 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001436 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001437 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001438}
1439
1440static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1441 enum pipe pipe)
1442{
1443 int reg;
1444 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001445
Keith Packardf0575e92011-07-25 22:12:43 -07001446 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1447 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1448 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001449
1450 reg = PCH_ADPA;
1451 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001452 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001453 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001454 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001455
1456 reg = PCH_LVDS;
1457 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001458 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001459 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001461
Paulo Zanonie2debe92013-02-18 19:00:27 -03001462 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1463 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1464 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001465}
1466
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001467static void intel_init_dpio(struct drm_device *dev)
1468{
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470
1471 if (!IS_VALLEYVIEW(dev))
1472 return;
1473
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001474 /*
1475 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1476 * CHV x1 PHY (DP/HDMI D)
1477 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1478 */
1479 if (IS_CHERRYVIEW(dev)) {
1480 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1481 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1482 } else {
1483 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1484 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001485}
1486
Daniel Vetter426115c2013-07-11 22:13:42 +02001487static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488{
Daniel Vetter426115c2013-07-11 22:13:42 +02001489 struct drm_device *dev = crtc->base.dev;
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 int reg = DPLL(crtc->pipe);
1492 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493
Daniel Vetter426115c2013-07-11 22:13:42 +02001494 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001495
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001497 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1498
1499 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001500 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001501 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001502
Daniel Vetter426115c2013-07-11 22:13:42 +02001503 I915_WRITE(reg, dpll);
1504 POSTING_READ(reg);
1505 udelay(150);
1506
1507 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1508 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1509
1510 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1511 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
1513 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001514 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001515 POSTING_READ(reg);
1516 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 POSTING_READ(reg);
1519 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001520 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 POSTING_READ(reg);
1522 udelay(150); /* wait for warmup */
1523}
1524
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001525static void chv_enable_pll(struct intel_crtc *crtc)
1526{
1527 struct drm_device *dev = crtc->base.dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529 int pipe = crtc->pipe;
1530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
1533 assert_pipe_disabled(dev_priv, crtc->pipe);
1534
1535 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1536
1537 mutex_lock(&dev_priv->dpio_lock);
1538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
1544 /*
1545 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1546 */
1547 udelay(1);
1548
1549 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001550 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551
1552 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001553 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
1555
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 /* not sure when this should be written */
1557 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1558 POSTING_READ(DPLL_MD(pipe));
1559
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560 mutex_unlock(&dev_priv->dpio_lock);
1561}
1562
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001563static int intel_num_dvo_pipes(struct drm_device *dev)
1564{
1565 struct intel_crtc *crtc;
1566 int count = 0;
1567
1568 for_each_intel_crtc(dev, crtc)
1569 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001570 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001571
1572 return count;
1573}
1574
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001575static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001576{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001577 struct drm_device *dev = crtc->base.dev;
1578 struct drm_i915_private *dev_priv = dev->dev_private;
1579 int reg = DPLL(crtc->pipe);
1580 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001581
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583
1584 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001586
1587 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 if (IS_MOBILE(dev) && !IS_I830(dev))
1589 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001591 /* Enable DVO 2x clock on both PLLs if necessary */
1592 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1593 /*
1594 * It appears to be important that we don't enable this
1595 * for the current pipe before otherwise configuring the
1596 * PLL. No idea how this should be handled if multiple
1597 * DVO outputs are enabled simultaneosly.
1598 */
1599 dpll |= DPLL_DVO_2X_MODE;
1600 I915_WRITE(DPLL(!crtc->pipe),
1601 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1602 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001603
1604 /* Wait for the clocks to stabilize. */
1605 POSTING_READ(reg);
1606 udelay(150);
1607
1608 if (INTEL_INFO(dev)->gen >= 4) {
1609 I915_WRITE(DPLL_MD(crtc->pipe),
1610 crtc->config.dpll_hw_state.dpll_md);
1611 } else {
1612 /* The pixel multiplier can only be updated once the
1613 * DPLL is enabled and the clocks are stable.
1614 *
1615 * So write it again.
1616 */
1617 I915_WRITE(reg, dpll);
1618 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
1620 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001621 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
1632/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001633 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001634 * @dev_priv: i915 private structure
1635 * @pipe: pipe PLL to disable
1636 *
1637 * Disable the PLL for @pipe, making sure the pipe is off first.
1638 *
1639 * Note! This is for pre-ILK only.
1640 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001641static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643 struct drm_device *dev = crtc->base.dev;
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 enum pipe pipe = crtc->pipe;
1646
1647 /* Disable DVO 2x clock on both PLLs if necessary */
1648 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001649 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001650 intel_num_dvo_pipes(dev) == 1) {
1651 I915_WRITE(DPLL(PIPE_B),
1652 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1653 I915_WRITE(DPLL(PIPE_A),
1654 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1655 }
1656
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001657 /* Don't disable pipe or pipe PLLs if needed */
1658 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1659 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001660 return;
1661
1662 /* Make sure the pipe isn't still relying on us */
1663 assert_pipe_disabled(dev_priv, pipe);
1664
Daniel Vetter50b44a42013-06-05 13:34:33 +02001665 I915_WRITE(DPLL(pipe), 0);
1666 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667}
1668
Jesse Barnesf6071162013-10-01 10:41:38 -07001669static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1670{
1671 u32 val = 0;
1672
1673 /* Make sure the pipe isn't still relying on us */
1674 assert_pipe_disabled(dev_priv, pipe);
1675
Imre Deake5cbfbf2014-01-09 17:08:16 +02001676 /*
1677 * Leave integrated clock source and reference clock enabled for pipe B.
1678 * The latter is needed for VGA hotplug / manual detection.
1679 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001680 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001681 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001682 I915_WRITE(DPLL(pipe), val);
1683 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684
1685}
1686
1687static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1688{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001689 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690 u32 val;
1691
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 /* Make sure the pipe isn't still relying on us */
1693 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001694
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001695 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001696 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001697 if (pipe != PIPE_A)
1698 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1699 I915_WRITE(DPLL(pipe), val);
1700 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001701
1702 mutex_lock(&dev_priv->dpio_lock);
1703
1704 /* Disable 10bit clock to display controller */
1705 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1706 val &= ~DPIO_DCLKP_EN;
1707 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1708
Ville Syrjälä61407f62014-05-27 16:32:55 +03001709 /* disable left/right clock distribution */
1710 if (pipe != PIPE_B) {
1711 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1712 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1713 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1714 } else {
1715 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1716 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1717 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1718 }
1719
Ville Syrjäläd7520482014-04-09 13:28:59 +03001720 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001721}
1722
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1724 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001725{
1726 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001727 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001728
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001729 switch (dport->port) {
1730 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001732 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001733 break;
1734 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001735 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001736 dpll_reg = DPLL(0);
1737 break;
1738 case PORT_D:
1739 port_mask = DPLL_PORTD_READY_MASK;
1740 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001741 break;
1742 default:
1743 BUG();
1744 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001745
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001746 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749}
1750
Daniel Vetterb14b1052014-04-24 23:55:13 +02001751static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1752{
1753 struct drm_device *dev = crtc->base.dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1756
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001757 if (WARN_ON(pll == NULL))
1758 return;
1759
Daniel Vetterb14b1052014-04-24 23:55:13 +02001760 WARN_ON(!pll->refcount);
1761 if (pll->active == 0) {
1762 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1763 WARN_ON(pll->on);
1764 assert_shared_dpll_disabled(dev_priv, pll);
1765
1766 pll->mode_set(dev_priv, pll);
1767 }
1768}
1769
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001771 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001772 * @dev_priv: i915 private structure
1773 * @pipe: pipe PLL to enable
1774 *
1775 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1776 * drives the transcoder clock.
1777 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001778static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001779{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001780 struct drm_device *dev = crtc->base.dev;
1781 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001782 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001783
Daniel Vetter87a875b2013-06-05 13:34:19 +02001784 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001785 return;
1786
1787 if (WARN_ON(pll->refcount == 0))
1788 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789
Damien Lespiau74dd6922014-07-29 18:06:17 +01001790 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001791 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001792 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001793
Daniel Vettercdbd2312013-06-05 13:34:03 +02001794 if (pll->active++) {
1795 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001796 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
1798 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001799 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001800
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001801 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1802
Daniel Vetter46edb022013-06-05 13:34:12 +02001803 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001804 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001806}
1807
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001808static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001809{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001810 struct drm_device *dev = crtc->base.dev;
1811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001812 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001813
Jesse Barnes92f25842011-01-04 15:09:34 -08001814 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001815 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001816 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817 return;
1818
Chris Wilson48da64a2012-05-13 20:16:12 +01001819 if (WARN_ON(pll->refcount == 0))
1820 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821
Daniel Vetter46edb022013-06-05 13:34:12 +02001822 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1823 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001824 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Chris Wilson48da64a2012-05-13 20:16:12 +01001826 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001827 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001828 return;
1829 }
1830
Daniel Vettere9d69442013-06-05 13:34:15 +02001831 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001832 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001834 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001835
Daniel Vetter46edb022013-06-05 13:34:12 +02001836 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001837 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001838 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001839
1840 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001841}
1842
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001843static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1844 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001845{
Daniel Vetter23670b322012-11-01 09:15:30 +01001846 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001850
1851 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001852 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001853
1854 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001855 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001857
1858 /* FDI must be feeding us bits for PCH ports */
1859 assert_fdi_tx_enabled(dev_priv, pipe);
1860 assert_fdi_rx_enabled(dev_priv, pipe);
1861
Daniel Vetter23670b322012-11-01 09:15:30 +01001862 if (HAS_PCH_CPT(dev)) {
1863 /* Workaround: Set the timing override bit before enabling the
1864 * pch transcoder. */
1865 reg = TRANS_CHICKEN2(pipe);
1866 val = I915_READ(reg);
1867 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1868 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001869 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001870
Daniel Vetterab9412b2013-05-03 11:49:46 +02001871 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001872 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001873 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001874
1875 if (HAS_PCH_IBX(dev_priv->dev)) {
1876 /*
1877 * make the BPC in transcoder be consistent with
1878 * that in pipeconf reg.
1879 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001880 val &= ~PIPECONF_BPC_MASK;
1881 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001882 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001883
1884 val &= ~TRANS_INTERLACE_MASK;
1885 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001886 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001887 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001888 val |= TRANS_LEGACY_INTERLACED_ILK;
1889 else
1890 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001891 else
1892 val |= TRANS_PROGRESSIVE;
1893
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 I915_WRITE(reg, val | TRANS_ENABLE);
1895 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001896 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001897}
1898
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001901{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903
1904 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001905 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001907 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001908 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001909 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001911 /* Workaround: set timing override bit. */
1912 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001913 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914 I915_WRITE(_TRANSA_CHICKEN2, val);
1915
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001916 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001917 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001919 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1920 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001921 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922 else
1923 val |= TRANS_PROGRESSIVE;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 I915_WRITE(LPT_TRANSCONF, val);
1926 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001927 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928}
1929
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001930static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1931 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001932{
Daniel Vetter23670b322012-11-01 09:15:30 +01001933 struct drm_device *dev = dev_priv->dev;
1934 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001935
1936 /* FDI relies on the transcoder */
1937 assert_fdi_tx_disabled(dev_priv, pipe);
1938 assert_fdi_rx_disabled(dev_priv, pipe);
1939
Jesse Barnes291906f2011-02-02 12:28:03 -08001940 /* Ports must be off as well */
1941 assert_pch_ports_disabled(dev_priv, pipe);
1942
Daniel Vetterab9412b2013-05-03 11:49:46 +02001943 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001944 val = I915_READ(reg);
1945 val &= ~TRANS_ENABLE;
1946 I915_WRITE(reg, val);
1947 /* wait for PCH transcoder off, transcoder state */
1948 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001949 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001950
1951 if (!HAS_PCH_IBX(dev)) {
1952 /* Workaround: Clear the timing override chicken bit again. */
1953 reg = TRANS_CHICKEN2(pipe);
1954 val = I915_READ(reg);
1955 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1956 I915_WRITE(reg, val);
1957 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001958}
1959
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001960static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 u32 val;
1963
Daniel Vetterab9412b2013-05-03 11:49:46 +02001964 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001965 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001966 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001967 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001969 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001970
1971 /* Workaround: clear timing override bit. */
1972 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001974 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
1977/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001978 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001979 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001981 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001982 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001984static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985{
Paulo Zanoni03722642014-01-17 13:51:09 -02001986 struct drm_device *dev = crtc->base.dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1990 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001991 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 int reg;
1993 u32 val;
1994
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001995 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001996 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001997 assert_sprites_disabled(dev_priv, pipe);
1998
Paulo Zanoni681e5812012-12-06 11:12:38 -02001999 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002000 pch_transcoder = TRANSCODER_A;
2001 else
2002 pch_transcoder = pipe;
2003
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 /*
2005 * A pipe without a PLL won't actually be able to drive bits from
2006 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2007 * need the check.
2008 */
2009 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002011 assert_dsi_pll_enabled(dev_priv);
2012 else
2013 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002014 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002015 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002017 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002018 assert_fdi_tx_pll_enabled(dev_priv,
2019 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002020 }
2021 /* FIXME: assert CPU port conditions for SNB+ */
2022 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002027 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2028 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002029 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002030 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002031
2032 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002033 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034}
2035
2036/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002037 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002038 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002040 * Disable the pipe of @crtc, making sure that various hardware
2041 * specific requirements are met, if applicable, e.g. plane
2042 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002043 *
2044 * Will wait until the pipe has shut down before returning.
2045 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002046static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2049 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2050 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 int reg;
2052 u32 val;
2053
2054 /*
2055 * Make sure planes won't keep trying to pump pixels to us,
2056 * or we might hang the display.
2057 */
2058 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002059 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002060 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002062 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 if ((val & PIPECONF_ENABLE) == 0)
2065 return;
2066
Ville Syrjälä67adc642014-08-15 01:21:57 +03002067 /*
2068 * Double wide has implications for planes
2069 * so best keep it disabled when not needed.
2070 */
2071 if (crtc->config.double_wide)
2072 val &= ~PIPECONF_DOUBLE_WIDE;
2073
2074 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002075 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2076 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002077 val &= ~PIPECONF_ENABLE;
2078
2079 I915_WRITE(reg, val);
2080 if ((val & PIPECONF_ENABLE) == 0)
2081 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082}
2083
Keith Packardd74362c2011-07-28 14:47:14 -07002084/*
2085 * Plane regs are double buffered, going from enabled->disabled needs a
2086 * trigger in order to latch. The display address reg provides this.
2087 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002088void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2089 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002090{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002091 struct drm_device *dev = dev_priv->dev;
2092 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002093
2094 I915_WRITE(reg, I915_READ(reg));
2095 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002096}
2097
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002099 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002100 * @plane: plane to be enabled
2101 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002103 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002105static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2106 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002108 struct drm_device *dev = plane->dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111
2112 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002113 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002115 if (intel_crtc->primary_enabled)
2116 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002117
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002118 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002119
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002120 dev_priv->display.update_primary_plane(crtc, plane->fb,
2121 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002122
2123 /*
2124 * BDW signals flip done immediately if the plane
2125 * is disabled, even if the plane enable is already
2126 * armed to occur at the next vblank :(
2127 */
2128 if (IS_BROADWELL(dev))
2129 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130}
2131
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002133 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002134 * @plane: plane to be disabled
2135 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002137 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002139static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2140 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002142 struct drm_device *dev = plane->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2145
2146 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002148 if (!intel_crtc->primary_enabled)
2149 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002150
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002151 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002152
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002153 dev_priv->display.update_primary_plane(crtc, plane->fb,
2154 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Chris Wilson693db182013-03-05 14:52:39 +00002157static bool need_vtd_wa(struct drm_device *dev)
2158{
2159#ifdef CONFIG_INTEL_IOMMU
2160 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2161 return true;
2162#endif
2163 return false;
2164}
2165
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002166static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2167{
2168 int tile_height;
2169
2170 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2171 return ALIGN(height, tile_height);
2172}
2173
Chris Wilson127bd2a2010-07-23 23:32:05 +01002174int
Chris Wilson48b956c2010-09-14 12:50:34 +01002175intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002176 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002177 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002178{
Chris Wilsonce453d82011-02-21 14:43:56 +00002179 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002180 u32 alignment;
2181 int ret;
2182
Matt Roperebcdd392014-07-09 16:22:11 -07002183 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2184
Chris Wilson05394f32010-11-08 19:18:58 +00002185 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002187 if (INTEL_INFO(dev)->gen >= 9)
2188 alignment = 256 * 1024;
2189 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002190 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002191 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002192 alignment = 4 * 1024;
2193 else
2194 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 break;
2196 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002197 if (INTEL_INFO(dev)->gen >= 9)
2198 alignment = 256 * 1024;
2199 else {
2200 /* pin() will align the object as required by fence */
2201 alignment = 0;
2202 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203 break;
2204 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002205 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206 return -EINVAL;
2207 default:
2208 BUG();
2209 }
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211 /* Note that the w/a also requires 64 PTE of padding following the
2212 * bo. We currently fill all unused PTE with the shadow page and so
2213 * we should always have valid PTE following the scanout preventing
2214 * the VT-d warning.
2215 */
2216 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2217 alignment = 256 * 1024;
2218
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002219 /*
2220 * Global gtt pte registers are special registers which actually forward
2221 * writes to a chunk of system memory. Which means that there is no risk
2222 * that the register values disappear as soon as we call
2223 * intel_runtime_pm_put(), so it is correct to wrap only the
2224 * pin/unpin/fence and not more.
2225 */
2226 intel_runtime_pm_get(dev_priv);
2227
Chris Wilsonce453d82011-02-21 14:43:56 +00002228 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002229 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002230 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232
2233 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2234 * fence, whereas 965+ only requires a fence if using
2235 * framebuffer compression. For simplicity, we always install
2236 * a fence as the cost is not that onerous.
2237 */
Chris Wilson06d98132012-04-17 15:31:24 +01002238 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002239 if (ret)
2240 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002242 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243
Chris Wilsonce453d82011-02-21 14:43:56 +00002244 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002245 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002247
2248err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002249 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002250err_interruptible:
2251 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002252 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002253 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254}
2255
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2257{
Matt Roperebcdd392014-07-09 16:22:11 -07002258 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2259
Chris Wilson1690e1e2011-12-14 13:57:08 +01002260 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002261 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262}
2263
Daniel Vetterc2c75132012-07-05 12:17:30 +02002264/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2265 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002266unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2267 unsigned int tiling_mode,
2268 unsigned int cpp,
2269 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002270{
Chris Wilsonbc752862013-02-21 20:04:31 +00002271 if (tiling_mode != I915_TILING_NONE) {
2272 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273
Chris Wilsonbc752862013-02-21 20:04:31 +00002274 tile_rows = *y / 8;
2275 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 tiles = *x / (512/cpp);
2278 *x %= 512/cpp;
2279
2280 return tile_rows * pitch * 8 + tiles * 4096;
2281 } else {
2282 unsigned int offset;
2283
2284 offset = *y * pitch + *x * cpp;
2285 *y = 0;
2286 *x = (offset & 4095) / cpp;
2287 return offset & -4096;
2288 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002289}
2290
Jesse Barnes46f297f2014-03-07 08:57:48 -08002291int intel_format_to_fourcc(int format)
2292{
2293 switch (format) {
2294 case DISPPLANE_8BPP:
2295 return DRM_FORMAT_C8;
2296 case DISPPLANE_BGRX555:
2297 return DRM_FORMAT_XRGB1555;
2298 case DISPPLANE_BGRX565:
2299 return DRM_FORMAT_RGB565;
2300 default:
2301 case DISPPLANE_BGRX888:
2302 return DRM_FORMAT_XRGB8888;
2303 case DISPPLANE_RGBX888:
2304 return DRM_FORMAT_XBGR8888;
2305 case DISPPLANE_BGRX101010:
2306 return DRM_FORMAT_XRGB2101010;
2307 case DISPPLANE_RGBX101010:
2308 return DRM_FORMAT_XBGR2101010;
2309 }
2310}
2311
Jesse Barnes484b41d2014-03-07 08:57:55 -08002312static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313 struct intel_plane_config *plane_config)
2314{
2315 struct drm_device *dev = crtc->base.dev;
2316 struct drm_i915_gem_object *obj = NULL;
2317 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2318 u32 base = plane_config->base;
2319
Chris Wilsonff2652e2014-03-10 08:07:02 +00002320 if (plane_config->size == 0)
2321 return false;
2322
Jesse Barnes46f297f2014-03-07 08:57:48 -08002323 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2324 plane_config->size);
2325 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002326 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002327
2328 if (plane_config->tiled) {
2329 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002330 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331 }
2332
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2334 mode_cmd.width = crtc->base.primary->fb->width;
2335 mode_cmd.height = crtc->base.primary->fb->height;
2336 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337
2338 mutex_lock(&dev->struct_mutex);
2339
Dave Airlie66e514c2014-04-03 07:51:54 +10002340 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002341 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002342 DRM_DEBUG_KMS("intel fb init failed\n");
2343 goto out_unref_obj;
2344 }
2345
Daniel Vettera071fa02014-06-18 23:28:09 +02002346 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002348
2349 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2350 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352out_unref_obj:
2353 drm_gem_object_unreference(&obj->base);
2354 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002355 return false;
2356}
2357
2358static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2359 struct intel_plane_config *plane_config)
2360{
2361 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002362 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002363 struct drm_crtc *c;
2364 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002365 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002366
Dave Airlie66e514c2014-04-03 07:51:54 +10002367 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002368 return;
2369
2370 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2371 return;
2372
Dave Airlie66e514c2014-04-03 07:51:54 +10002373 kfree(intel_crtc->base.primary->fb);
2374 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002375
2376 /*
2377 * Failed to alloc the obj, check to see if we should share
2378 * an fb with another CRTC instead
2379 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002380 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002381 i = to_intel_crtc(c);
2382
2383 if (c == &intel_crtc->base)
2384 continue;
2385
Matt Roper2ff8fde2014-07-08 07:50:07 -07002386 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 continue;
2388
Matt Roper2ff8fde2014-07-08 07:50:07 -07002389 obj = intel_fb_obj(c->primary->fb);
2390 if (obj == NULL)
2391 continue;
2392
2393 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002394 if (obj->tiling_mode != I915_TILING_NONE)
2395 dev_priv->preserve_bios_swizzle = true;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 drm_framebuffer_reference(c->primary->fb);
2398 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002399 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002400 break;
2401 }
2402 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002403}
2404
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002405static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2406 struct drm_framebuffer *fb,
2407 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002408{
2409 struct drm_device *dev = crtc->dev;
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002412 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002413 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002414 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002415 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002416 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302417 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002418
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002419 if (!intel_crtc->primary_enabled) {
2420 I915_WRITE(reg, 0);
2421 if (INTEL_INFO(dev)->gen >= 4)
2422 I915_WRITE(DSPSURF(plane), 0);
2423 else
2424 I915_WRITE(DSPADDR(plane), 0);
2425 POSTING_READ(reg);
2426 return;
2427 }
2428
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002429 obj = intel_fb_obj(fb);
2430 if (WARN_ON(obj == NULL))
2431 return;
2432
2433 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2434
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002435 dspcntr = DISPPLANE_GAMMA_ENABLE;
2436
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002437 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002438
2439 if (INTEL_INFO(dev)->gen < 4) {
2440 if (intel_crtc->pipe == PIPE_B)
2441 dspcntr |= DISPPLANE_SEL_PIPE_B;
2442
2443 /* pipesrc and dspsize control the size that is scaled from,
2444 * which should always be the user's requested size.
2445 */
2446 I915_WRITE(DSPSIZE(plane),
2447 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2448 (intel_crtc->config.pipe_src_w - 1));
2449 I915_WRITE(DSPPOS(plane), 0);
2450 }
2451
Ville Syrjälä57779d02012-10-31 17:50:14 +02002452 switch (fb->pixel_format) {
2453 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002454 dspcntr |= DISPPLANE_8BPP;
2455 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002456 case DRM_FORMAT_XRGB1555:
2457 case DRM_FORMAT_ARGB1555:
2458 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002459 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002460 case DRM_FORMAT_RGB565:
2461 dspcntr |= DISPPLANE_BGRX565;
2462 break;
2463 case DRM_FORMAT_XRGB8888:
2464 case DRM_FORMAT_ARGB8888:
2465 dspcntr |= DISPPLANE_BGRX888;
2466 break;
2467 case DRM_FORMAT_XBGR8888:
2468 case DRM_FORMAT_ABGR8888:
2469 dspcntr |= DISPPLANE_RGBX888;
2470 break;
2471 case DRM_FORMAT_XRGB2101010:
2472 case DRM_FORMAT_ARGB2101010:
2473 dspcntr |= DISPPLANE_BGRX101010;
2474 break;
2475 case DRM_FORMAT_XBGR2101010:
2476 case DRM_FORMAT_ABGR2101010:
2477 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002478 break;
2479 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002480 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002481 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002483 if (INTEL_INFO(dev)->gen >= 4 &&
2484 obj->tiling_mode != I915_TILING_NONE)
2485 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002486
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002487 if (IS_G4X(dev))
2488 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2489
Ville Syrjäläb98971272014-08-27 16:51:22 +03002490 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002491
Daniel Vetterc2c75132012-07-05 12:17:30 +02002492 if (INTEL_INFO(dev)->gen >= 4) {
2493 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002494 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002495 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002496 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002497 linear_offset -= intel_crtc->dspaddr_offset;
2498 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002499 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002500 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002501
Sonika Jindal48404c12014-08-22 14:06:04 +05302502 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2503 dspcntr |= DISPPLANE_ROTATE_180;
2504
2505 x += (intel_crtc->config.pipe_src_w - 1);
2506 y += (intel_crtc->config.pipe_src_h - 1);
2507
2508 /* Finding the last pixel of the last line of the display
2509 data and adding to linear_offset*/
2510 linear_offset +=
2511 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2512 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2513 }
2514
2515 I915_WRITE(reg, dspcntr);
2516
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002517 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2518 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2519 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002520 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002521 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002522 I915_WRITE(DSPSURF(plane),
2523 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002525 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002527 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002529}
2530
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002531static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2532 struct drm_framebuffer *fb,
2533 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002534{
2535 struct drm_device *dev = crtc->dev;
2536 struct drm_i915_private *dev_priv = dev->dev_private;
2537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002538 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002539 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002540 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002541 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002542 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302543 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002544
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002545 if (!intel_crtc->primary_enabled) {
2546 I915_WRITE(reg, 0);
2547 I915_WRITE(DSPSURF(plane), 0);
2548 POSTING_READ(reg);
2549 return;
2550 }
2551
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002552 obj = intel_fb_obj(fb);
2553 if (WARN_ON(obj == NULL))
2554 return;
2555
2556 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2557
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002558 dspcntr = DISPPLANE_GAMMA_ENABLE;
2559
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002560 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002561
2562 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2563 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2564
Ville Syrjälä57779d02012-10-31 17:50:14 +02002565 switch (fb->pixel_format) {
2566 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567 dspcntr |= DISPPLANE_8BPP;
2568 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002569 case DRM_FORMAT_RGB565:
2570 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002572 case DRM_FORMAT_XRGB8888:
2573 case DRM_FORMAT_ARGB8888:
2574 dspcntr |= DISPPLANE_BGRX888;
2575 break;
2576 case DRM_FORMAT_XBGR8888:
2577 case DRM_FORMAT_ABGR8888:
2578 dspcntr |= DISPPLANE_RGBX888;
2579 break;
2580 case DRM_FORMAT_XRGB2101010:
2581 case DRM_FORMAT_ARGB2101010:
2582 dspcntr |= DISPPLANE_BGRX101010;
2583 break;
2584 case DRM_FORMAT_XBGR2101010:
2585 case DRM_FORMAT_ABGR2101010:
2586 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002587 break;
2588 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002589 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002590 }
2591
2592 if (obj->tiling_mode != I915_TILING_NONE)
2593 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002594
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002595 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002596 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002597
Ville Syrjäläb98971272014-08-27 16:51:22 +03002598 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002599 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002600 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002601 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002602 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002603 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302604 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2605 dspcntr |= DISPPLANE_ROTATE_180;
2606
2607 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2608 x += (intel_crtc->config.pipe_src_w - 1);
2609 y += (intel_crtc->config.pipe_src_h - 1);
2610
2611 /* Finding the last pixel of the last line of the display
2612 data and adding to linear_offset*/
2613 linear_offset +=
2614 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2615 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2616 }
2617 }
2618
2619 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002621 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2622 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2623 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002624 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002625 I915_WRITE(DSPSURF(plane),
2626 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002627 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002628 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2629 } else {
2630 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2631 I915_WRITE(DSPLINOFF(plane), linear_offset);
2632 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002633 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002634}
2635
Damien Lespiau70d21f02013-07-03 21:06:04 +01002636static void skylake_update_primary_plane(struct drm_crtc *crtc,
2637 struct drm_framebuffer *fb,
2638 int x, int y)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 struct intel_framebuffer *intel_fb;
2644 struct drm_i915_gem_object *obj;
2645 int pipe = intel_crtc->pipe;
2646 u32 plane_ctl, stride;
2647
2648 if (!intel_crtc->primary_enabled) {
2649 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2650 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2651 POSTING_READ(PLANE_CTL(pipe, 0));
2652 return;
2653 }
2654
2655 plane_ctl = PLANE_CTL_ENABLE |
2656 PLANE_CTL_PIPE_GAMMA_ENABLE |
2657 PLANE_CTL_PIPE_CSC_ENABLE;
2658
2659 switch (fb->pixel_format) {
2660 case DRM_FORMAT_RGB565:
2661 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2662 break;
2663 case DRM_FORMAT_XRGB8888:
2664 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2665 break;
2666 case DRM_FORMAT_XBGR8888:
2667 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2668 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2669 break;
2670 case DRM_FORMAT_XRGB2101010:
2671 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2672 break;
2673 case DRM_FORMAT_XBGR2101010:
2674 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2675 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2676 break;
2677 default:
2678 BUG();
2679 }
2680
2681 intel_fb = to_intel_framebuffer(fb);
2682 obj = intel_fb->obj;
2683
2684 /*
2685 * The stride is either expressed as a multiple of 64 bytes chunks for
2686 * linear buffers or in number of tiles for tiled buffers.
2687 */
2688 switch (obj->tiling_mode) {
2689 case I915_TILING_NONE:
2690 stride = fb->pitches[0] >> 6;
2691 break;
2692 case I915_TILING_X:
2693 plane_ctl |= PLANE_CTL_TILED_X;
2694 stride = fb->pitches[0] >> 9;
2695 break;
2696 default:
2697 BUG();
2698 }
2699
2700 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002701 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2702 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002703
2704 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2705
2706 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2707 i915_gem_obj_ggtt_offset(obj),
2708 x, y, fb->width, fb->height,
2709 fb->pitches[0]);
2710
2711 I915_WRITE(PLANE_POS(pipe, 0), 0);
2712 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2713 I915_WRITE(PLANE_SIZE(pipe, 0),
2714 (intel_crtc->config.pipe_src_h - 1) << 16 |
2715 (intel_crtc->config.pipe_src_w - 1));
2716 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2717 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2718
2719 POSTING_READ(PLANE_SURF(pipe, 0));
2720}
2721
Jesse Barnes17638cd2011-06-24 12:19:23 -07002722/* Assume fb object is pinned & idle & fenced and just update base pointers */
2723static int
2724intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2725 int x, int y, enum mode_set_atomic state)
2726{
2727 struct drm_device *dev = crtc->dev;
2728 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002729
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002730 if (dev_priv->display.disable_fbc)
2731 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002732
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002733 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2734
2735 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002736}
2737
Ville Syrjälä96a02912013-02-18 19:08:49 +02002738void intel_display_handle_reset(struct drm_device *dev)
2739{
2740 struct drm_i915_private *dev_priv = dev->dev_private;
2741 struct drm_crtc *crtc;
2742
2743 /*
2744 * Flips in the rings have been nuked by the reset,
2745 * so complete all pending flips so that user space
2746 * will get its events and not get stuck.
2747 *
2748 * Also update the base address of all primary
2749 * planes to the the last fb to make sure we're
2750 * showing the correct fb after a reset.
2751 *
2752 * Need to make two loops over the crtcs so that we
2753 * don't try to grab a crtc mutex before the
2754 * pending_flip_queue really got woken up.
2755 */
2756
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002757 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2759 enum plane plane = intel_crtc->plane;
2760
2761 intel_prepare_page_flip(dev, plane);
2762 intel_finish_page_flip_plane(dev, plane);
2763 }
2764
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002765 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2767
Rob Clark51fd3712013-11-19 12:10:12 -05002768 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002769 /*
2770 * FIXME: Once we have proper support for primary planes (and
2771 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002772 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002773 */
Matt Roperf4510a22014-04-01 15:22:40 -07002774 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002775 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002776 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002777 crtc->x,
2778 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002779 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002780 }
2781}
2782
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002783static int
Chris Wilson14667a42012-04-03 17:58:35 +01002784intel_finish_fb(struct drm_framebuffer *old_fb)
2785{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002786 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002787 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2788 bool was_interruptible = dev_priv->mm.interruptible;
2789 int ret;
2790
Chris Wilson14667a42012-04-03 17:58:35 +01002791 /* Big Hammer, we also need to ensure that any pending
2792 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2793 * current scanout is retired before unpinning the old
2794 * framebuffer.
2795 *
2796 * This should only fail upon a hung GPU, in which case we
2797 * can safely continue.
2798 */
2799 dev_priv->mm.interruptible = false;
2800 ret = i915_gem_object_finish_gpu(obj);
2801 dev_priv->mm.interruptible = was_interruptible;
2802
2803 return ret;
2804}
2805
Chris Wilson7d5e3792014-03-04 13:15:08 +00002806static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2807{
2808 struct drm_device *dev = crtc->dev;
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002811 bool pending;
2812
2813 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2814 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2815 return false;
2816
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002817 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002818 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002819 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002820
2821 return pending;
2822}
2823
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002824static void intel_update_pipe_size(struct intel_crtc *crtc)
2825{
2826 struct drm_device *dev = crtc->base.dev;
2827 struct drm_i915_private *dev_priv = dev->dev_private;
2828 const struct drm_display_mode *adjusted_mode;
2829
2830 if (!i915.fastboot)
2831 return;
2832
2833 /*
2834 * Update pipe size and adjust fitter if needed: the reason for this is
2835 * that in compute_mode_changes we check the native mode (not the pfit
2836 * mode) to see if we can flip rather than do a full mode set. In the
2837 * fastboot case, we'll flip, but if we don't update the pipesrc and
2838 * pfit state, we'll end up with a big fb scanned out into the wrong
2839 * sized surface.
2840 *
2841 * To fix this properly, we need to hoist the checks up into
2842 * compute_mode_changes (or above), check the actual pfit state and
2843 * whether the platform allows pfit disable with pipe active, and only
2844 * then update the pipesrc and pfit state, even on the flip path.
2845 */
2846
2847 adjusted_mode = &crtc->config.adjusted_mode;
2848
2849 I915_WRITE(PIPESRC(crtc->pipe),
2850 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2851 (adjusted_mode->crtc_vdisplay - 1));
2852 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002853 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2854 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002855 I915_WRITE(PF_CTL(crtc->pipe), 0);
2856 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2857 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2858 }
2859 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2860 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2861}
2862
Chris Wilson14667a42012-04-03 17:58:35 +01002863static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002864intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002865 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002866{
2867 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002868 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002870 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002871 struct drm_framebuffer *old_fb = crtc->primary->fb;
2872 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2873 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002874 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002875
Chris Wilson7d5e3792014-03-04 13:15:08 +00002876 if (intel_crtc_has_pending_flip(crtc)) {
2877 DRM_ERROR("pipe is still busy with an old pageflip\n");
2878 return -EBUSY;
2879 }
2880
Jesse Barnes79e53942008-11-07 14:24:08 -08002881 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002882 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002883 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002884 return 0;
2885 }
2886
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002887 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002888 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2889 plane_name(intel_crtc->plane),
2890 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002891 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002892 }
2893
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002894 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002895 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2896 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002897 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002898 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002899 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002900 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002901 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002902 return ret;
2903 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002904
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002905 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002906
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002907 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002908
Daniel Vetterf99d7062014-06-19 16:01:59 +02002909 if (intel_crtc->active)
2910 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2911
Matt Roperf4510a22014-04-01 15:22:40 -07002912 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002913 crtc->x = x;
2914 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002915
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002916 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002917 if (intel_crtc->active && old_fb != fb)
2918 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002919 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002920 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002921 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002922 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002923
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002924 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002925 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002926 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002927
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002928 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002929}
2930
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002931static void intel_fdi_normal_train(struct drm_crtc *crtc)
2932{
2933 struct drm_device *dev = crtc->dev;
2934 struct drm_i915_private *dev_priv = dev->dev_private;
2935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2936 int pipe = intel_crtc->pipe;
2937 u32 reg, temp;
2938
2939 /* enable normal train */
2940 reg = FDI_TX_CTL(pipe);
2941 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002942 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002943 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2944 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002945 } else {
2946 temp &= ~FDI_LINK_TRAIN_NONE;
2947 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002948 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002949 I915_WRITE(reg, temp);
2950
2951 reg = FDI_RX_CTL(pipe);
2952 temp = I915_READ(reg);
2953 if (HAS_PCH_CPT(dev)) {
2954 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2955 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2956 } else {
2957 temp &= ~FDI_LINK_TRAIN_NONE;
2958 temp |= FDI_LINK_TRAIN_NONE;
2959 }
2960 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2961
2962 /* wait one idle pattern time */
2963 POSTING_READ(reg);
2964 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002965
2966 /* IVB wants error correction enabled */
2967 if (IS_IVYBRIDGE(dev))
2968 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2969 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002970}
2971
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002972static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002973{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002974 return crtc->base.enabled && crtc->active &&
2975 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002976}
2977
Daniel Vetter01a415f2012-10-27 15:58:40 +02002978static void ivb_modeset_global_resources(struct drm_device *dev)
2979{
2980 struct drm_i915_private *dev_priv = dev->dev_private;
2981 struct intel_crtc *pipe_B_crtc =
2982 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2983 struct intel_crtc *pipe_C_crtc =
2984 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2985 uint32_t temp;
2986
Daniel Vetter1e833f42013-02-19 22:31:57 +01002987 /*
2988 * When everything is off disable fdi C so that we could enable fdi B
2989 * with all lanes. Note that we don't care about enabled pipes without
2990 * an enabled pch encoder.
2991 */
2992 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2993 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002994 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2995 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2996
2997 temp = I915_READ(SOUTH_CHICKEN1);
2998 temp &= ~FDI_BC_BIFURCATION_SELECT;
2999 DRM_DEBUG_KMS("disabling fdi C rx\n");
3000 I915_WRITE(SOUTH_CHICKEN1, temp);
3001 }
3002}
3003
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003004/* The FDI link training functions for ILK/Ibexpeak. */
3005static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3006{
3007 struct drm_device *dev = crtc->dev;
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3010 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003013 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003014 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003015
Adam Jacksone1a44742010-06-25 15:32:14 -04003016 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3017 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 reg = FDI_RX_IMR(pipe);
3019 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003020 temp &= ~FDI_RX_SYMBOL_LOCK;
3021 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 I915_WRITE(reg, temp);
3023 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003024 udelay(150);
3025
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003026 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003027 reg = FDI_TX_CTL(pipe);
3028 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003029 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3030 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031 temp &= ~FDI_LINK_TRAIN_NONE;
3032 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034
Chris Wilson5eddb702010-09-11 13:48:45 +01003035 reg = FDI_RX_CTL(pipe);
3036 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037 temp &= ~FDI_LINK_TRAIN_NONE;
3038 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3040
3041 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003042 udelay(150);
3043
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003044 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003045 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3046 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3047 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003048
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003050 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3053
3054 if ((temp & FDI_RX_BIT_LOCK)) {
3055 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003057 break;
3058 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003060 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062
3063 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 reg = FDI_TX_CTL(pipe);
3065 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069
Chris Wilson5eddb702010-09-11 13:48:45 +01003070 reg = FDI_RX_CTL(pipe);
3071 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003072 temp &= ~FDI_LINK_TRAIN_NONE;
3073 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 I915_WRITE(reg, temp);
3075
3076 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003077 udelay(150);
3078
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003080 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003082 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3083
3084 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 DRM_DEBUG_KMS("FDI train 2 done.\n");
3087 break;
3088 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003090 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003092
3093 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003094
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095}
3096
Akshay Joshi0206e352011-08-16 15:34:10 -04003097static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003098 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3099 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3100 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3101 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3102};
3103
3104/* The FDI link training functions for SNB/Cougarpoint. */
3105static void gen6_fdi_link_train(struct drm_crtc *crtc)
3106{
3107 struct drm_device *dev = crtc->dev;
3108 struct drm_i915_private *dev_priv = dev->dev_private;
3109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3110 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003111 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003112
Adam Jacksone1a44742010-06-25 15:32:14 -04003113 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3114 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003115 reg = FDI_RX_IMR(pipe);
3116 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003117 temp &= ~FDI_RX_SYMBOL_LOCK;
3118 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 I915_WRITE(reg, temp);
3120
3121 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003122 udelay(150);
3123
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 reg = FDI_TX_CTL(pipe);
3126 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003127 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3128 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003129 temp &= ~FDI_LINK_TRAIN_NONE;
3130 temp |= FDI_LINK_TRAIN_PATTERN_1;
3131 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3132 /* SNB-B */
3133 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003135
Daniel Vetterd74cf322012-10-26 10:58:13 +02003136 I915_WRITE(FDI_RX_MISC(pipe),
3137 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3138
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 reg = FDI_RX_CTL(pipe);
3140 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141 if (HAS_PCH_CPT(dev)) {
3142 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3143 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3144 } else {
3145 temp &= ~FDI_LINK_TRAIN_NONE;
3146 temp |= FDI_LINK_TRAIN_PATTERN_1;
3147 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3149
3150 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003151 udelay(150);
3152
Akshay Joshi0206e352011-08-16 15:34:10 -04003153 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 reg = FDI_TX_CTL(pipe);
3155 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003156 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3157 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 I915_WRITE(reg, temp);
3159
3160 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003161 udelay(500);
3162
Sean Paulfa37d392012-03-02 12:53:39 -05003163 for (retry = 0; retry < 5; retry++) {
3164 reg = FDI_RX_IIR(pipe);
3165 temp = I915_READ(reg);
3166 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3167 if (temp & FDI_RX_BIT_LOCK) {
3168 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3169 DRM_DEBUG_KMS("FDI train 1 done.\n");
3170 break;
3171 }
3172 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 }
Sean Paulfa37d392012-03-02 12:53:39 -05003174 if (retry < 5)
3175 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003176 }
3177 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179
3180 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003181 reg = FDI_TX_CTL(pipe);
3182 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183 temp &= ~FDI_LINK_TRAIN_NONE;
3184 temp |= FDI_LINK_TRAIN_PATTERN_2;
3185 if (IS_GEN6(dev)) {
3186 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3187 /* SNB-B */
3188 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3189 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003190 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 reg = FDI_RX_CTL(pipe);
3193 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003194 if (HAS_PCH_CPT(dev)) {
3195 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3196 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3197 } else {
3198 temp &= ~FDI_LINK_TRAIN_NONE;
3199 temp |= FDI_LINK_TRAIN_PATTERN_2;
3200 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 I915_WRITE(reg, temp);
3202
3203 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003204 udelay(150);
3205
Akshay Joshi0206e352011-08-16 15:34:10 -04003206 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 reg = FDI_TX_CTL(pipe);
3208 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003209 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3210 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 I915_WRITE(reg, temp);
3212
3213 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003214 udelay(500);
3215
Sean Paulfa37d392012-03-02 12:53:39 -05003216 for (retry = 0; retry < 5; retry++) {
3217 reg = FDI_RX_IIR(pipe);
3218 temp = I915_READ(reg);
3219 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3220 if (temp & FDI_RX_SYMBOL_LOCK) {
3221 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3222 DRM_DEBUG_KMS("FDI train 2 done.\n");
3223 break;
3224 }
3225 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226 }
Sean Paulfa37d392012-03-02 12:53:39 -05003227 if (retry < 5)
3228 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003229 }
3230 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003231 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232
3233 DRM_DEBUG_KMS("FDI train done.\n");
3234}
3235
Jesse Barnes357555c2011-04-28 15:09:55 -07003236/* Manual link training for Ivy Bridge A0 parts */
3237static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3238{
3239 struct drm_device *dev = crtc->dev;
3240 struct drm_i915_private *dev_priv = dev->dev_private;
3241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3242 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003243 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003244
3245 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3246 for train result */
3247 reg = FDI_RX_IMR(pipe);
3248 temp = I915_READ(reg);
3249 temp &= ~FDI_RX_SYMBOL_LOCK;
3250 temp &= ~FDI_RX_BIT_LOCK;
3251 I915_WRITE(reg, temp);
3252
3253 POSTING_READ(reg);
3254 udelay(150);
3255
Daniel Vetter01a415f2012-10-27 15:58:40 +02003256 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3257 I915_READ(FDI_RX_IIR(pipe)));
3258
Jesse Barnes139ccd32013-08-19 11:04:55 -07003259 /* Try each vswing and preemphasis setting twice before moving on */
3260 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3261 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003262 reg = FDI_TX_CTL(pipe);
3263 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003264 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3265 temp &= ~FDI_TX_ENABLE;
3266 I915_WRITE(reg, temp);
3267
3268 reg = FDI_RX_CTL(pipe);
3269 temp = I915_READ(reg);
3270 temp &= ~FDI_LINK_TRAIN_AUTO;
3271 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3272 temp &= ~FDI_RX_ENABLE;
3273 I915_WRITE(reg, temp);
3274
3275 /* enable CPU FDI TX and PCH FDI RX */
3276 reg = FDI_TX_CTL(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3279 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3280 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003281 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003282 temp |= snb_b_fdi_train_param[j/2];
3283 temp |= FDI_COMPOSITE_SYNC;
3284 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3285
3286 I915_WRITE(FDI_RX_MISC(pipe),
3287 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3288
3289 reg = FDI_RX_CTL(pipe);
3290 temp = I915_READ(reg);
3291 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3292 temp |= FDI_COMPOSITE_SYNC;
3293 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3294
3295 POSTING_READ(reg);
3296 udelay(1); /* should be 0.5us */
3297
3298 for (i = 0; i < 4; i++) {
3299 reg = FDI_RX_IIR(pipe);
3300 temp = I915_READ(reg);
3301 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3302
3303 if (temp & FDI_RX_BIT_LOCK ||
3304 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3305 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3306 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3307 i);
3308 break;
3309 }
3310 udelay(1); /* should be 0.5us */
3311 }
3312 if (i == 4) {
3313 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3314 continue;
3315 }
3316
3317 /* Train 2 */
3318 reg = FDI_TX_CTL(pipe);
3319 temp = I915_READ(reg);
3320 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3321 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3322 I915_WRITE(reg, temp);
3323
3324 reg = FDI_RX_CTL(pipe);
3325 temp = I915_READ(reg);
3326 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3327 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003328 I915_WRITE(reg, temp);
3329
3330 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003331 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003332
Jesse Barnes139ccd32013-08-19 11:04:55 -07003333 for (i = 0; i < 4; i++) {
3334 reg = FDI_RX_IIR(pipe);
3335 temp = I915_READ(reg);
3336 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003337
Jesse Barnes139ccd32013-08-19 11:04:55 -07003338 if (temp & FDI_RX_SYMBOL_LOCK ||
3339 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3340 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3341 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3342 i);
3343 goto train_done;
3344 }
3345 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003346 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003347 if (i == 4)
3348 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003350
Jesse Barnes139ccd32013-08-19 11:04:55 -07003351train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003352 DRM_DEBUG_KMS("FDI train done.\n");
3353}
3354
Daniel Vetter88cefb62012-08-12 19:27:14 +02003355static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003356{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003357 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003358 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003359 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003361
Jesse Barnesc64e3112010-09-10 11:27:03 -07003362
Jesse Barnes0e23b992010-09-10 11:10:00 -07003363 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 reg = FDI_RX_CTL(pipe);
3365 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003366 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3367 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003368 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3370
3371 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003372 udelay(200);
3373
3374 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003375 temp = I915_READ(reg);
3376 I915_WRITE(reg, temp | FDI_PCDCLK);
3377
3378 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003379 udelay(200);
3380
Paulo Zanoni20749732012-11-23 15:30:38 -02003381 /* Enable CPU FDI TX PLL, always on for Ironlake */
3382 reg = FDI_TX_CTL(pipe);
3383 temp = I915_READ(reg);
3384 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3385 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003386
Paulo Zanoni20749732012-11-23 15:30:38 -02003387 POSTING_READ(reg);
3388 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003389 }
3390}
3391
Daniel Vetter88cefb62012-08-12 19:27:14 +02003392static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3393{
3394 struct drm_device *dev = intel_crtc->base.dev;
3395 struct drm_i915_private *dev_priv = dev->dev_private;
3396 int pipe = intel_crtc->pipe;
3397 u32 reg, temp;
3398
3399 /* Switch from PCDclk to Rawclk */
3400 reg = FDI_RX_CTL(pipe);
3401 temp = I915_READ(reg);
3402 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3403
3404 /* Disable CPU FDI TX PLL */
3405 reg = FDI_TX_CTL(pipe);
3406 temp = I915_READ(reg);
3407 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3408
3409 POSTING_READ(reg);
3410 udelay(100);
3411
3412 reg = FDI_RX_CTL(pipe);
3413 temp = I915_READ(reg);
3414 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3415
3416 /* Wait for the clocks to turn off. */
3417 POSTING_READ(reg);
3418 udelay(100);
3419}
3420
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003421static void ironlake_fdi_disable(struct drm_crtc *crtc)
3422{
3423 struct drm_device *dev = crtc->dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3426 int pipe = intel_crtc->pipe;
3427 u32 reg, temp;
3428
3429 /* disable CPU FDI tx and PCH FDI rx */
3430 reg = FDI_TX_CTL(pipe);
3431 temp = I915_READ(reg);
3432 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3433 POSTING_READ(reg);
3434
3435 reg = FDI_RX_CTL(pipe);
3436 temp = I915_READ(reg);
3437 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003438 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003439 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3440
3441 POSTING_READ(reg);
3442 udelay(100);
3443
3444 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003445 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003447
3448 /* still set train pattern 1 */
3449 reg = FDI_TX_CTL(pipe);
3450 temp = I915_READ(reg);
3451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_1;
3453 I915_WRITE(reg, temp);
3454
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
3457 if (HAS_PCH_CPT(dev)) {
3458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3459 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3460 } else {
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_1;
3463 }
3464 /* BPC in FDI rx is consistent with that in PIPECONF */
3465 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003466 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003467 I915_WRITE(reg, temp);
3468
3469 POSTING_READ(reg);
3470 udelay(100);
3471}
3472
Chris Wilson5dce5b932014-01-20 10:17:36 +00003473bool intel_has_pending_fb_unpin(struct drm_device *dev)
3474{
3475 struct intel_crtc *crtc;
3476
3477 /* Note that we don't need to be called with mode_config.lock here
3478 * as our list of CRTC objects is static for the lifetime of the
3479 * device and so cannot disappear as we iterate. Similarly, we can
3480 * happily treat the predicates as racy, atomic checks as userspace
3481 * cannot claim and pin a new fb without at least acquring the
3482 * struct_mutex and so serialising with us.
3483 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003484 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003485 if (atomic_read(&crtc->unpin_work_count) == 0)
3486 continue;
3487
3488 if (crtc->unpin_work)
3489 intel_wait_for_vblank(dev, crtc->pipe);
3490
3491 return true;
3492 }
3493
3494 return false;
3495}
3496
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003497static void page_flip_completed(struct intel_crtc *intel_crtc)
3498{
3499 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3500 struct intel_unpin_work *work = intel_crtc->unpin_work;
3501
3502 /* ensure that the unpin work is consistent wrt ->pending. */
3503 smp_rmb();
3504 intel_crtc->unpin_work = NULL;
3505
3506 if (work->event)
3507 drm_send_vblank_event(intel_crtc->base.dev,
3508 intel_crtc->pipe,
3509 work->event);
3510
3511 drm_crtc_vblank_put(&intel_crtc->base);
3512
3513 wake_up_all(&dev_priv->pending_flip_queue);
3514 queue_work(dev_priv->wq, &work->work);
3515
3516 trace_i915_flip_complete(intel_crtc->plane,
3517 work->pending_flip_obj);
3518}
3519
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003520void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003521{
Chris Wilson0f911282012-04-17 10:05:38 +01003522 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003524
Daniel Vetter2c10d572012-12-20 21:24:07 +01003525 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003526 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3527 !intel_crtc_has_pending_flip(crtc),
3528 60*HZ) == 0)) {
3529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003530
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003531 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003532 if (intel_crtc->unpin_work) {
3533 WARN_ONCE(1, "Removing stuck page flip\n");
3534 page_flip_completed(intel_crtc);
3535 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003536 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003537 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003538
Chris Wilson975d5682014-08-20 13:13:34 +01003539 if (crtc->primary->fb) {
3540 mutex_lock(&dev->struct_mutex);
3541 intel_finish_fb(crtc->primary->fb);
3542 mutex_unlock(&dev->struct_mutex);
3543 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003544}
3545
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003546/* Program iCLKIP clock to the desired frequency */
3547static void lpt_program_iclkip(struct drm_crtc *crtc)
3548{
3549 struct drm_device *dev = crtc->dev;
3550 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003551 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003552 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3553 u32 temp;
3554
Daniel Vetter09153002012-12-12 14:06:44 +01003555 mutex_lock(&dev_priv->dpio_lock);
3556
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003557 /* It is necessary to ungate the pixclk gate prior to programming
3558 * the divisors, and gate it back when it is done.
3559 */
3560 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3561
3562 /* Disable SSCCTL */
3563 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003564 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3565 SBI_SSCCTL_DISABLE,
3566 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003567
3568 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003569 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003570 auxdiv = 1;
3571 divsel = 0x41;
3572 phaseinc = 0x20;
3573 } else {
3574 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003575 * but the adjusted_mode->crtc_clock in in KHz. To get the
3576 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003577 * convert the virtual clock precision to KHz here for higher
3578 * precision.
3579 */
3580 u32 iclk_virtual_root_freq = 172800 * 1000;
3581 u32 iclk_pi_range = 64;
3582 u32 desired_divisor, msb_divisor_value, pi_value;
3583
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003584 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003585 msb_divisor_value = desired_divisor / iclk_pi_range;
3586 pi_value = desired_divisor % iclk_pi_range;
3587
3588 auxdiv = 0;
3589 divsel = msb_divisor_value - 2;
3590 phaseinc = pi_value;
3591 }
3592
3593 /* This should not happen with any sane values */
3594 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3595 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3596 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3597 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3598
3599 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003600 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003601 auxdiv,
3602 divsel,
3603 phasedir,
3604 phaseinc);
3605
3606 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003607 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003608 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3609 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3610 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3611 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3612 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3613 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003614 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003615
3616 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003617 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003618 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3619 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003620 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003621
3622 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003623 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003624 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003625 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003626
3627 /* Wait for initialization time */
3628 udelay(24);
3629
3630 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003631
3632 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003633}
3634
Daniel Vetter275f01b22013-05-03 11:49:47 +02003635static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3636 enum pipe pch_transcoder)
3637{
3638 struct drm_device *dev = crtc->base.dev;
3639 struct drm_i915_private *dev_priv = dev->dev_private;
3640 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3641
3642 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3643 I915_READ(HTOTAL(cpu_transcoder)));
3644 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3645 I915_READ(HBLANK(cpu_transcoder)));
3646 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3647 I915_READ(HSYNC(cpu_transcoder)));
3648
3649 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3650 I915_READ(VTOTAL(cpu_transcoder)));
3651 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3652 I915_READ(VBLANK(cpu_transcoder)));
3653 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3654 I915_READ(VSYNC(cpu_transcoder)));
3655 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3656 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3657}
3658
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003659static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3660{
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 uint32_t temp;
3663
3664 temp = I915_READ(SOUTH_CHICKEN1);
3665 if (temp & FDI_BC_BIFURCATION_SELECT)
3666 return;
3667
3668 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3669 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3670
3671 temp |= FDI_BC_BIFURCATION_SELECT;
3672 DRM_DEBUG_KMS("enabling fdi C rx\n");
3673 I915_WRITE(SOUTH_CHICKEN1, temp);
3674 POSTING_READ(SOUTH_CHICKEN1);
3675}
3676
3677static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3678{
3679 struct drm_device *dev = intel_crtc->base.dev;
3680 struct drm_i915_private *dev_priv = dev->dev_private;
3681
3682 switch (intel_crtc->pipe) {
3683 case PIPE_A:
3684 break;
3685 case PIPE_B:
3686 if (intel_crtc->config.fdi_lanes > 2)
3687 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3688 else
3689 cpt_enable_fdi_bc_bifurcation(dev);
3690
3691 break;
3692 case PIPE_C:
3693 cpt_enable_fdi_bc_bifurcation(dev);
3694
3695 break;
3696 default:
3697 BUG();
3698 }
3699}
3700
Jesse Barnesf67a5592011-01-05 10:31:48 -08003701/*
3702 * Enable PCH resources required for PCH ports:
3703 * - PCH PLLs
3704 * - FDI training & RX/TX
3705 * - update transcoder timings
3706 * - DP transcoding bits
3707 * - transcoder
3708 */
3709static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003710{
3711 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003712 struct drm_i915_private *dev_priv = dev->dev_private;
3713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3714 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003715 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003716
Daniel Vetterab9412b2013-05-03 11:49:46 +02003717 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003718
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003719 if (IS_IVYBRIDGE(dev))
3720 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3721
Daniel Vettercd986ab2012-10-26 10:58:12 +02003722 /* Write the TU size bits before fdi link training, so that error
3723 * detection works. */
3724 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3725 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3726
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003727 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003728 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003729
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003730 /* We need to program the right clock selection before writing the pixel
3731 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003732 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003733 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003734
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003735 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003736 temp |= TRANS_DPLL_ENABLE(pipe);
3737 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003738 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003739 temp |= sel;
3740 else
3741 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003742 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003743 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003744
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003745 /* XXX: pch pll's can be enabled any time before we enable the PCH
3746 * transcoder, and we actually should do this to not upset any PCH
3747 * transcoder that already use the clock when we share it.
3748 *
3749 * Note that enable_shared_dpll tries to do the right thing, but
3750 * get_shared_dpll unconditionally resets the pll - we need that to have
3751 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003752 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003753
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003754 /* set transcoder timing, panel must allow it */
3755 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003756 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003757
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003758 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003759
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003760 /* For PCH DP, enable TRANS_DP_CTL */
3761 if (HAS_PCH_CPT(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003762 (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3763 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003764 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = TRANS_DP_CTL(pipe);
3766 temp = I915_READ(reg);
3767 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003768 TRANS_DP_SYNC_MASK |
3769 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 temp |= (TRANS_DP_OUTPUT_ENABLE |
3771 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003772 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003773
3774 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003776 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003778
3779 switch (intel_trans_dp_port_sel(crtc)) {
3780 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003782 break;
3783 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785 break;
3786 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 break;
3789 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003790 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003791 }
3792
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003794 }
3795
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003796 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003797}
3798
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003799static void lpt_pch_enable(struct drm_crtc *crtc)
3800{
3801 struct drm_device *dev = crtc->dev;
3802 struct drm_i915_private *dev_priv = dev->dev_private;
3803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003804 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003805
Daniel Vetterab9412b2013-05-03 11:49:46 +02003806 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003807
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003808 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003809
Paulo Zanoni0540e482012-10-31 18:12:40 -02003810 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003811 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003812
Paulo Zanoni937bb612012-10-31 18:12:47 -02003813 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003814}
3815
Daniel Vetter716c2e52014-06-25 22:02:02 +03003816void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817{
Daniel Vettere2b78262013-06-07 23:10:03 +02003818 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003819
3820 if (pll == NULL)
3821 return;
3822
3823 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003824 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003825 return;
3826 }
3827
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003828 if (--pll->refcount == 0) {
3829 WARN_ON(pll->on);
3830 WARN_ON(pll->active);
3831 }
3832
Daniel Vettera43f6e02013-06-07 23:10:32 +02003833 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003834}
3835
Daniel Vetter716c2e52014-06-25 22:02:02 +03003836struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003837{
Daniel Vettere2b78262013-06-07 23:10:03 +02003838 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3839 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3840 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003841
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003842 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003843 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3844 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003845 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003846 }
3847
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003848 if (HAS_PCH_IBX(dev_priv->dev)) {
3849 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003850 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003851 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003852
Daniel Vetter46edb022013-06-05 13:34:12 +02003853 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3854 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003855
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003856 WARN_ON(pll->refcount);
3857
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003858 goto found;
3859 }
3860
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003861 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3862 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003863
3864 /* Only want to check enabled timings first */
3865 if (pll->refcount == 0)
3866 continue;
3867
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003868 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3869 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003870 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003871 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003872 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003873
3874 goto found;
3875 }
3876 }
3877
3878 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003879 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3880 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003881 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003882 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3883 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003884 goto found;
3885 }
3886 }
3887
3888 return NULL;
3889
3890found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003891 if (pll->refcount == 0)
3892 pll->hw_state = crtc->config.dpll_hw_state;
3893
Daniel Vettera43f6e02013-06-07 23:10:32 +02003894 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003895 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3896 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003897
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003898 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003899
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003900 return pll;
3901}
3902
Daniel Vettera1520312013-05-03 11:49:50 +02003903static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003904{
3905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003906 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003907 u32 temp;
3908
3909 temp = I915_READ(dslreg);
3910 udelay(500);
3911 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003912 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003913 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003914 }
3915}
3916
Jesse Barnesb074cec2013-04-25 12:55:02 -07003917static void ironlake_pfit_enable(struct intel_crtc *crtc)
3918{
3919 struct drm_device *dev = crtc->base.dev;
3920 struct drm_i915_private *dev_priv = dev->dev_private;
3921 int pipe = crtc->pipe;
3922
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003923 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003924 /* Force use of hard-coded filter coefficients
3925 * as some pre-programmed values are broken,
3926 * e.g. x201.
3927 */
3928 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3929 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3930 PF_PIPE_SEL_IVB(pipe));
3931 else
3932 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3933 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3934 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003935 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003936}
3937
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003938static void intel_enable_planes(struct drm_crtc *crtc)
3939{
3940 struct drm_device *dev = crtc->dev;
3941 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003942 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003943 struct intel_plane *intel_plane;
3944
Matt Roperaf2b6532014-04-01 15:22:32 -07003945 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3946 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003947 if (intel_plane->pipe == pipe)
3948 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003949 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003950}
3951
3952static void intel_disable_planes(struct drm_crtc *crtc)
3953{
3954 struct drm_device *dev = crtc->dev;
3955 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003956 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003957 struct intel_plane *intel_plane;
3958
Matt Roperaf2b6532014-04-01 15:22:32 -07003959 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3960 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003961 if (intel_plane->pipe == pipe)
3962 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003963 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003964}
3965
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003966void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003967{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003968 struct drm_device *dev = crtc->base.dev;
3969 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003970
3971 if (!crtc->config.ips_enabled)
3972 return;
3973
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003974 /* We can only enable IPS after we enable a plane and wait for a vblank */
3975 intel_wait_for_vblank(dev, crtc->pipe);
3976
Paulo Zanonid77e4532013-09-24 13:52:55 -03003977 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003978 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003979 mutex_lock(&dev_priv->rps.hw_lock);
3980 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3981 mutex_unlock(&dev_priv->rps.hw_lock);
3982 /* Quoting Art Runyan: "its not safe to expect any particular
3983 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003984 * mailbox." Moreover, the mailbox may return a bogus state,
3985 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003986 */
3987 } else {
3988 I915_WRITE(IPS_CTL, IPS_ENABLE);
3989 /* The bit only becomes 1 in the next vblank, so this wait here
3990 * is essentially intel_wait_for_vblank. If we don't have this
3991 * and don't wait for vblanks until the end of crtc_enable, then
3992 * the HW state readout code will complain that the expected
3993 * IPS_CTL value is not the one we read. */
3994 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3995 DRM_ERROR("Timed out waiting for IPS enable\n");
3996 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003997}
3998
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003999void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004000{
4001 struct drm_device *dev = crtc->base.dev;
4002 struct drm_i915_private *dev_priv = dev->dev_private;
4003
4004 if (!crtc->config.ips_enabled)
4005 return;
4006
4007 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004008 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004009 mutex_lock(&dev_priv->rps.hw_lock);
4010 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4011 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004012 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4013 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4014 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004015 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004016 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004017 POSTING_READ(IPS_CTL);
4018 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004019
4020 /* We need to wait for a vblank before we can disable the plane. */
4021 intel_wait_for_vblank(dev, crtc->pipe);
4022}
4023
4024/** Loads the palette/gamma unit for the CRTC with the prepared values */
4025static void intel_crtc_load_lut(struct drm_crtc *crtc)
4026{
4027 struct drm_device *dev = crtc->dev;
4028 struct drm_i915_private *dev_priv = dev->dev_private;
4029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4030 enum pipe pipe = intel_crtc->pipe;
4031 int palreg = PALETTE(pipe);
4032 int i;
4033 bool reenable_ips = false;
4034
4035 /* The clocks have to be on to load the palette. */
4036 if (!crtc->enabled || !intel_crtc->active)
4037 return;
4038
4039 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004040 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004041 assert_dsi_pll_enabled(dev_priv);
4042 else
4043 assert_pll_enabled(dev_priv, pipe);
4044 }
4045
4046 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304047 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004048 palreg = LGC_PALETTE(pipe);
4049
4050 /* Workaround : Do not read or write the pipe palette/gamma data while
4051 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4052 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004053 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004054 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4055 GAMMA_MODE_MODE_SPLIT)) {
4056 hsw_disable_ips(intel_crtc);
4057 reenable_ips = true;
4058 }
4059
4060 for (i = 0; i < 256; i++) {
4061 I915_WRITE(palreg + 4 * i,
4062 (intel_crtc->lut_r[i] << 16) |
4063 (intel_crtc->lut_g[i] << 8) |
4064 intel_crtc->lut_b[i]);
4065 }
4066
4067 if (reenable_ips)
4068 hsw_enable_ips(intel_crtc);
4069}
4070
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004071static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4072{
4073 if (!enable && intel_crtc->overlay) {
4074 struct drm_device *dev = intel_crtc->base.dev;
4075 struct drm_i915_private *dev_priv = dev->dev_private;
4076
4077 mutex_lock(&dev->struct_mutex);
4078 dev_priv->mm.interruptible = false;
4079 (void) intel_overlay_switch_off(intel_crtc->overlay);
4080 dev_priv->mm.interruptible = true;
4081 mutex_unlock(&dev->struct_mutex);
4082 }
4083
4084 /* Let userspace switch the overlay on again. In most cases userspace
4085 * has to recompute where to put it anyway.
4086 */
4087}
4088
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004089static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004090{
4091 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4093 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004094
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004095 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004096 intel_enable_planes(crtc);
4097 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004098 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004099
4100 hsw_enable_ips(intel_crtc);
4101
4102 mutex_lock(&dev->struct_mutex);
4103 intel_update_fbc(dev);
4104 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004105
4106 /*
4107 * FIXME: Once we grow proper nuclear flip support out of this we need
4108 * to compute the mask of flip planes precisely. For the time being
4109 * consider this a flip from a NULL plane.
4110 */
4111 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004112}
4113
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004114static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004115{
4116 struct drm_device *dev = crtc->dev;
4117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
4120 int plane = intel_crtc->plane;
4121
4122 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004123
4124 if (dev_priv->fbc.plane == plane)
4125 intel_disable_fbc(dev);
4126
4127 hsw_disable_ips(intel_crtc);
4128
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004129 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004130 intel_crtc_update_cursor(crtc, false);
4131 intel_disable_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004132 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004133
Daniel Vetterf99d7062014-06-19 16:01:59 +02004134 /*
4135 * FIXME: Once we grow proper nuclear flip support out of this we need
4136 * to compute the mask of flip planes precisely. For the time being
4137 * consider this a flip to a NULL plane.
4138 */
4139 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004140}
4141
Jesse Barnesf67a5592011-01-05 10:31:48 -08004142static void ironlake_crtc_enable(struct drm_crtc *crtc)
4143{
4144 struct drm_device *dev = crtc->dev;
4145 struct drm_i915_private *dev_priv = dev->dev_private;
4146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004147 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004148 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004149
Daniel Vetter08a48462012-07-02 11:43:47 +02004150 WARN_ON(!crtc->enabled);
4151
Jesse Barnesf67a5592011-01-05 10:31:48 -08004152 if (intel_crtc->active)
4153 return;
4154
Daniel Vetterb14b1052014-04-24 23:55:13 +02004155 if (intel_crtc->config.has_pch_encoder)
4156 intel_prepare_shared_dpll(intel_crtc);
4157
Daniel Vetter29407aa2014-04-24 23:55:08 +02004158 if (intel_crtc->config.has_dp_encoder)
4159 intel_dp_set_m_n(intel_crtc);
4160
4161 intel_set_pipe_timings(intel_crtc);
4162
4163 if (intel_crtc->config.has_pch_encoder) {
4164 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004165 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004166 }
4167
4168 ironlake_set_pipeconf(crtc);
4169
Jesse Barnesf67a5592011-01-05 10:31:48 -08004170 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004171
Daniel Vettera72e4c92014-09-30 10:56:47 +02004172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4173 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004174
Daniel Vetterf6736a12013-06-05 13:34:30 +02004175 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004176 if (encoder->pre_enable)
4177 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004178
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004179 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004180 /* Note: FDI PLL enabling _must_ be done before we enable the
4181 * cpu pipes, hence this is separate from all the other fdi/pch
4182 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004183 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004184 } else {
4185 assert_fdi_tx_disabled(dev_priv, pipe);
4186 assert_fdi_rx_disabled(dev_priv, pipe);
4187 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004188
Jesse Barnesb074cec2013-04-25 12:55:02 -07004189 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004190
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004191 /*
4192 * On ILK+ LUT must be loaded before the pipe is running but with
4193 * clocks enabled
4194 */
4195 intel_crtc_load_lut(crtc);
4196
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004197 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004198 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004199
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004200 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004201 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004202
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004203 for_each_encoder_on_crtc(dev, crtc, encoder)
4204 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004205
4206 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004207 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004208
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004209 assert_vblank_disabled(crtc);
4210 drm_crtc_vblank_on(crtc);
4211
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004212 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004213}
4214
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004215/* IPS only exists on ULT machines and is tied to pipe A. */
4216static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4217{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004218 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004219}
4220
Paulo Zanonie4916942013-09-20 16:21:19 -03004221/*
4222 * This implements the workaround described in the "notes" section of the mode
4223 * set sequence documentation. When going from no pipes or single pipe to
4224 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4225 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4226 */
4227static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4228{
4229 struct drm_device *dev = crtc->base.dev;
4230 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4231
4232 /* We want to get the other_active_crtc only if there's only 1 other
4233 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004234 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004235 if (!crtc_it->active || crtc_it == crtc)
4236 continue;
4237
4238 if (other_active_crtc)
4239 return;
4240
4241 other_active_crtc = crtc_it;
4242 }
4243 if (!other_active_crtc)
4244 return;
4245
4246 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4247 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4248}
4249
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004250static void haswell_crtc_enable(struct drm_crtc *crtc)
4251{
4252 struct drm_device *dev = crtc->dev;
4253 struct drm_i915_private *dev_priv = dev->dev_private;
4254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4255 struct intel_encoder *encoder;
4256 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004257
4258 WARN_ON(!crtc->enabled);
4259
4260 if (intel_crtc->active)
4261 return;
4262
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004263 if (intel_crtc_to_shared_dpll(intel_crtc))
4264 intel_enable_shared_dpll(intel_crtc);
4265
Daniel Vetter229fca92014-04-24 23:55:09 +02004266 if (intel_crtc->config.has_dp_encoder)
4267 intel_dp_set_m_n(intel_crtc);
4268
4269 intel_set_pipe_timings(intel_crtc);
4270
Clint Taylorebb69c92014-09-30 10:30:22 -07004271 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4272 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4273 intel_crtc->config.pixel_multiplier - 1);
4274 }
4275
Daniel Vetter229fca92014-04-24 23:55:09 +02004276 if (intel_crtc->config.has_pch_encoder) {
4277 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004278 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004279 }
4280
4281 haswell_set_pipeconf(crtc);
4282
4283 intel_set_pipe_csc(crtc);
4284
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004285 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004286
Daniel Vettera72e4c92014-09-30 10:56:47 +02004287 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004288 for_each_encoder_on_crtc(dev, crtc, encoder)
4289 if (encoder->pre_enable)
4290 encoder->pre_enable(encoder);
4291
Imre Deak4fe94672014-06-25 22:01:49 +03004292 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004293 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4294 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004295 dev_priv->display.fdi_link_train(crtc);
4296 }
4297
Paulo Zanoni1f544382012-10-24 11:32:00 -02004298 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004299
Jesse Barnesb074cec2013-04-25 12:55:02 -07004300 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004301
4302 /*
4303 * On ILK+ LUT must be loaded before the pipe is running but with
4304 * clocks enabled
4305 */
4306 intel_crtc_load_lut(crtc);
4307
Paulo Zanoni1f544382012-10-24 11:32:00 -02004308 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004309 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004310
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004311 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004312 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004313
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004314 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004315 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004316
Dave Airlie0e32b392014-05-02 14:02:48 +10004317 if (intel_crtc->config.dp_encoder_is_mst)
4318 intel_ddi_set_vc_payload_alloc(crtc, true);
4319
Jani Nikula8807e552013-08-30 19:40:32 +03004320 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004321 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004322 intel_opregion_notify_encoder(encoder, true);
4323 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004324
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004325 assert_vblank_disabled(crtc);
4326 drm_crtc_vblank_on(crtc);
4327
Paulo Zanonie4916942013-09-20 16:21:19 -03004328 /* If we change the relative order between pipe/planes enabling, we need
4329 * to change the workaround. */
4330 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004331 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004332}
4333
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004334static void ironlake_pfit_disable(struct intel_crtc *crtc)
4335{
4336 struct drm_device *dev = crtc->base.dev;
4337 struct drm_i915_private *dev_priv = dev->dev_private;
4338 int pipe = crtc->pipe;
4339
4340 /* To avoid upsetting the power well on haswell only disable the pfit if
4341 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004342 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004343 I915_WRITE(PF_CTL(pipe), 0);
4344 I915_WRITE(PF_WIN_POS(pipe), 0);
4345 I915_WRITE(PF_WIN_SZ(pipe), 0);
4346 }
4347}
4348
Jesse Barnes6be4a602010-09-10 10:26:01 -07004349static void ironlake_crtc_disable(struct drm_crtc *crtc)
4350{
4351 struct drm_device *dev = crtc->dev;
4352 struct drm_i915_private *dev_priv = dev->dev_private;
4353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004354 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004355 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004356 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004357
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004358 if (!intel_crtc->active)
4359 return;
4360
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004361 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004362
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004363 drm_crtc_vblank_off(crtc);
4364 assert_vblank_disabled(crtc);
4365
Daniel Vetterea9d7582012-07-10 10:42:52 +02004366 for_each_encoder_on_crtc(dev, crtc, encoder)
4367 encoder->disable(encoder);
4368
Daniel Vetterd925c592013-06-05 13:34:04 +02004369 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004370 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004371
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004372 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004373
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004374 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004375
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004376 for_each_encoder_on_crtc(dev, crtc, encoder)
4377 if (encoder->post_disable)
4378 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004379
Daniel Vetterd925c592013-06-05 13:34:04 +02004380 if (intel_crtc->config.has_pch_encoder) {
4381 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004382
Daniel Vetterd925c592013-06-05 13:34:04 +02004383 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004384 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004385
Daniel Vetterd925c592013-06-05 13:34:04 +02004386 if (HAS_PCH_CPT(dev)) {
4387 /* disable TRANS_DP_CTL */
4388 reg = TRANS_DP_CTL(pipe);
4389 temp = I915_READ(reg);
4390 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4391 TRANS_DP_PORT_SEL_MASK);
4392 temp |= TRANS_DP_PORT_SEL_NONE;
4393 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004394
Daniel Vetterd925c592013-06-05 13:34:04 +02004395 /* disable DPLL_SEL */
4396 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004397 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004398 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004399 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004400
4401 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004402 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004403
4404 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004405 }
4406
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004407 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004408 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004409
4410 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004411 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004412 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004413}
4414
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004415static void haswell_crtc_disable(struct drm_crtc *crtc)
4416{
4417 struct drm_device *dev = crtc->dev;
4418 struct drm_i915_private *dev_priv = dev->dev_private;
4419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4420 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004421 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004422
4423 if (!intel_crtc->active)
4424 return;
4425
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004426 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004427
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004428 drm_crtc_vblank_off(crtc);
4429 assert_vblank_disabled(crtc);
4430
Jani Nikula8807e552013-08-30 19:40:32 +03004431 for_each_encoder_on_crtc(dev, crtc, encoder) {
4432 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004433 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004434 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004435
Paulo Zanoni86642812013-04-12 17:57:57 -03004436 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004437 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4438 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004439 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004440
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004441 if (intel_crtc->config.dp_encoder_is_mst)
4442 intel_ddi_set_vc_payload_alloc(crtc, false);
4443
Paulo Zanoniad80a812012-10-24 16:06:19 -02004444 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004445
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004446 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004447
Paulo Zanoni1f544382012-10-24 11:32:00 -02004448 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004449
Daniel Vetter88adfff2013-03-28 10:42:01 +01004450 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004451 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004452 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4453 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004454 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004455 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004456
Imre Deak97b040a2014-06-25 22:01:50 +03004457 for_each_encoder_on_crtc(dev, crtc, encoder)
4458 if (encoder->post_disable)
4459 encoder->post_disable(encoder);
4460
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004461 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004462 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004463
4464 mutex_lock(&dev->struct_mutex);
4465 intel_update_fbc(dev);
4466 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004467
4468 if (intel_crtc_to_shared_dpll(intel_crtc))
4469 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004470}
4471
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004472static void ironlake_crtc_off(struct drm_crtc *crtc)
4473{
4474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004475 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004476}
4477
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004478
Jesse Barnes2dd24552013-04-25 12:55:01 -07004479static void i9xx_pfit_enable(struct intel_crtc *crtc)
4480{
4481 struct drm_device *dev = crtc->base.dev;
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483 struct intel_crtc_config *pipe_config = &crtc->config;
4484
Daniel Vetter328d8e82013-05-08 10:36:31 +02004485 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004486 return;
4487
Daniel Vetterc0b03412013-05-28 12:05:54 +02004488 /*
4489 * The panel fitter should only be adjusted whilst the pipe is disabled,
4490 * according to register description and PRM.
4491 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004492 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4493 assert_pipe_disabled(dev_priv, crtc->pipe);
4494
Jesse Barnesb074cec2013-04-25 12:55:02 -07004495 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4496 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004497
4498 /* Border color in case we don't scale up to the full screen. Black by
4499 * default, change to something else for debugging. */
4500 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004501}
4502
Dave Airlied05410f2014-06-05 13:22:59 +10004503static enum intel_display_power_domain port_to_power_domain(enum port port)
4504{
4505 switch (port) {
4506 case PORT_A:
4507 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4508 case PORT_B:
4509 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4510 case PORT_C:
4511 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4512 case PORT_D:
4513 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4514 default:
4515 WARN_ON_ONCE(1);
4516 return POWER_DOMAIN_PORT_OTHER;
4517 }
4518}
4519
Imre Deak77d22dc2014-03-05 16:20:52 +02004520#define for_each_power_domain(domain, mask) \
4521 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4522 if ((1 << (domain)) & (mask))
4523
Imre Deak319be8a2014-03-04 19:22:57 +02004524enum intel_display_power_domain
4525intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004526{
Imre Deak319be8a2014-03-04 19:22:57 +02004527 struct drm_device *dev = intel_encoder->base.dev;
4528 struct intel_digital_port *intel_dig_port;
4529
4530 switch (intel_encoder->type) {
4531 case INTEL_OUTPUT_UNKNOWN:
4532 /* Only DDI platforms should ever use this output type */
4533 WARN_ON_ONCE(!HAS_DDI(dev));
4534 case INTEL_OUTPUT_DISPLAYPORT:
4535 case INTEL_OUTPUT_HDMI:
4536 case INTEL_OUTPUT_EDP:
4537 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004538 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004539 case INTEL_OUTPUT_DP_MST:
4540 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4541 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004542 case INTEL_OUTPUT_ANALOG:
4543 return POWER_DOMAIN_PORT_CRT;
4544 case INTEL_OUTPUT_DSI:
4545 return POWER_DOMAIN_PORT_DSI;
4546 default:
4547 return POWER_DOMAIN_PORT_OTHER;
4548 }
4549}
4550
4551static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4552{
4553 struct drm_device *dev = crtc->dev;
4554 struct intel_encoder *intel_encoder;
4555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4556 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004557 unsigned long mask;
4558 enum transcoder transcoder;
4559
4560 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4561
4562 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4563 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004564 if (intel_crtc->config.pch_pfit.enabled ||
4565 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004566 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4567
Imre Deak319be8a2014-03-04 19:22:57 +02004568 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4569 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4570
Imre Deak77d22dc2014-03-05 16:20:52 +02004571 return mask;
4572}
4573
Imre Deak77d22dc2014-03-05 16:20:52 +02004574static void modeset_update_crtc_power_domains(struct drm_device *dev)
4575{
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4578 struct intel_crtc *crtc;
4579
4580 /*
4581 * First get all needed power domains, then put all unneeded, to avoid
4582 * any unnecessary toggling of the power wells.
4583 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004584 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004585 enum intel_display_power_domain domain;
4586
4587 if (!crtc->base.enabled)
4588 continue;
4589
Imre Deak319be8a2014-03-04 19:22:57 +02004590 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004591
4592 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4593 intel_display_power_get(dev_priv, domain);
4594 }
4595
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004596 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004597 enum intel_display_power_domain domain;
4598
4599 for_each_power_domain(domain, crtc->enabled_power_domains)
4600 intel_display_power_put(dev_priv, domain);
4601
4602 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4603 }
4604
4605 intel_display_set_init_power(dev_priv, false);
4606}
4607
Ville Syrjälädfcab172014-06-13 13:37:47 +03004608/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004609static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004610{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004611 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004612
Jesse Barnes586f49d2013-11-04 16:06:59 -08004613 /* Obtain SKU information */
4614 mutex_lock(&dev_priv->dpio_lock);
4615 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4616 CCK_FUSE_HPLL_FREQ_MASK;
4617 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004618
Ville Syrjälädfcab172014-06-13 13:37:47 +03004619 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004620}
4621
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004622static void vlv_update_cdclk(struct drm_device *dev)
4623{
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625
4626 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004627 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004628 dev_priv->vlv_cdclk_freq);
4629
4630 /*
4631 * Program the gmbus_freq based on the cdclk frequency.
4632 * BSpec erroneously claims we should aim for 4MHz, but
4633 * in fact 1MHz is the correct frequency.
4634 */
4635 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4636}
4637
Jesse Barnes30a970c2013-11-04 13:48:12 -08004638/* Adjust CDclk dividers to allow high res or save power if possible */
4639static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4640{
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642 u32 val, cmd;
4643
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004644 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004645
Ville Syrjälädfcab172014-06-13 13:37:47 +03004646 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004647 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004648 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004649 cmd = 1;
4650 else
4651 cmd = 0;
4652
4653 mutex_lock(&dev_priv->rps.hw_lock);
4654 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4655 val &= ~DSPFREQGUAR_MASK;
4656 val |= (cmd << DSPFREQGUAR_SHIFT);
4657 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4658 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4659 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4660 50)) {
4661 DRM_ERROR("timed out waiting for CDclk change\n");
4662 }
4663 mutex_unlock(&dev_priv->rps.hw_lock);
4664
Ville Syrjälädfcab172014-06-13 13:37:47 +03004665 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004666 u32 divider, vco;
4667
4668 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004669 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004670
4671 mutex_lock(&dev_priv->dpio_lock);
4672 /* adjust cdclk divider */
4673 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004674 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004675 val |= divider;
4676 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004677
4678 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4679 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4680 50))
4681 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004682 mutex_unlock(&dev_priv->dpio_lock);
4683 }
4684
4685 mutex_lock(&dev_priv->dpio_lock);
4686 /* adjust self-refresh exit latency value */
4687 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4688 val &= ~0x7f;
4689
4690 /*
4691 * For high bandwidth configs, we set a higher latency in the bunit
4692 * so that the core display fetch happens in time to avoid underruns.
4693 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004694 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004695 val |= 4500 / 250; /* 4.5 usec */
4696 else
4697 val |= 3000 / 250; /* 3.0 usec */
4698 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4699 mutex_unlock(&dev_priv->dpio_lock);
4700
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004701 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004702}
4703
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004704static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4705{
4706 struct drm_i915_private *dev_priv = dev->dev_private;
4707 u32 val, cmd;
4708
4709 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4710
4711 switch (cdclk) {
4712 case 400000:
4713 cmd = 3;
4714 break;
4715 case 333333:
4716 case 320000:
4717 cmd = 2;
4718 break;
4719 case 266667:
4720 cmd = 1;
4721 break;
4722 case 200000:
4723 cmd = 0;
4724 break;
4725 default:
4726 WARN_ON(1);
4727 return;
4728 }
4729
4730 mutex_lock(&dev_priv->rps.hw_lock);
4731 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4732 val &= ~DSPFREQGUAR_MASK_CHV;
4733 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4734 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4735 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4736 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4737 50)) {
4738 DRM_ERROR("timed out waiting for CDclk change\n");
4739 }
4740 mutex_unlock(&dev_priv->rps.hw_lock);
4741
4742 vlv_update_cdclk(dev);
4743}
4744
Jesse Barnes30a970c2013-11-04 13:48:12 -08004745static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4746 int max_pixclk)
4747{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004748 int vco = valleyview_get_vco(dev_priv);
4749 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4750
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004751 /* FIXME: Punit isn't quite ready yet */
4752 if (IS_CHERRYVIEW(dev_priv->dev))
4753 return 400000;
4754
Jesse Barnes30a970c2013-11-04 13:48:12 -08004755 /*
4756 * Really only a few cases to deal with, as only 4 CDclks are supported:
4757 * 200MHz
4758 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004759 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004760 * 400MHz
4761 * So we check to see whether we're above 90% of the lower bin and
4762 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004763 *
4764 * We seem to get an unstable or solid color picture at 200MHz.
4765 * Not sure what's wrong. For now use 200MHz only when all pipes
4766 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004767 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004768 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004769 return 400000;
4770 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004771 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004772 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004773 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004774 else
4775 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004776}
4777
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004778/* compute the max pixel clock for new configuration */
4779static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004780{
4781 struct drm_device *dev = dev_priv->dev;
4782 struct intel_crtc *intel_crtc;
4783 int max_pixclk = 0;
4784
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004785 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004786 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004787 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004788 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004789 }
4790
4791 return max_pixclk;
4792}
4793
4794static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004795 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004796{
4797 struct drm_i915_private *dev_priv = dev->dev_private;
4798 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004799 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004800
Imre Deakd60c4472014-03-27 17:45:10 +02004801 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4802 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004803 return;
4804
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004805 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004806 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004807 if (intel_crtc->base.enabled)
4808 *prepare_pipes |= (1 << intel_crtc->pipe);
4809}
4810
4811static void valleyview_modeset_global_resources(struct drm_device *dev)
4812{
4813 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004814 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004815 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4816
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004817 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4818 if (IS_CHERRYVIEW(dev))
4819 cherryview_set_cdclk(dev, req_cdclk);
4820 else
4821 valleyview_set_cdclk(dev, req_cdclk);
4822 }
4823
Imre Deak77961eb2014-03-05 16:20:56 +02004824 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004825}
4826
Jesse Barnes89b667f2013-04-18 14:51:36 -07004827static void valleyview_crtc_enable(struct drm_crtc *crtc)
4828{
4829 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004830 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4832 struct intel_encoder *encoder;
4833 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004834 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004835
4836 WARN_ON(!crtc->enabled);
4837
4838 if (intel_crtc->active)
4839 return;
4840
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004841 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304842
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004843 if (!is_dsi) {
4844 if (IS_CHERRYVIEW(dev))
4845 chv_prepare_pll(intel_crtc);
4846 else
4847 vlv_prepare_pll(intel_crtc);
4848 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004849
4850 if (intel_crtc->config.has_dp_encoder)
4851 intel_dp_set_m_n(intel_crtc);
4852
4853 intel_set_pipe_timings(intel_crtc);
4854
Daniel Vetter5b18e572014-04-24 23:55:06 +02004855 i9xx_set_pipeconf(intel_crtc);
4856
Jesse Barnes89b667f2013-04-18 14:51:36 -07004857 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004858
Daniel Vettera72e4c92014-09-30 10:56:47 +02004859 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004860
Jesse Barnes89b667f2013-04-18 14:51:36 -07004861 for_each_encoder_on_crtc(dev, crtc, encoder)
4862 if (encoder->pre_pll_enable)
4863 encoder->pre_pll_enable(encoder);
4864
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004865 if (!is_dsi) {
4866 if (IS_CHERRYVIEW(dev))
4867 chv_enable_pll(intel_crtc);
4868 else
4869 vlv_enable_pll(intel_crtc);
4870 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004871
4872 for_each_encoder_on_crtc(dev, crtc, encoder)
4873 if (encoder->pre_enable)
4874 encoder->pre_enable(encoder);
4875
Jesse Barnes2dd24552013-04-25 12:55:01 -07004876 i9xx_pfit_enable(intel_crtc);
4877
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004878 intel_crtc_load_lut(crtc);
4879
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004880 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004881 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004882
Jani Nikula50049452013-07-30 12:20:32 +03004883 for_each_encoder_on_crtc(dev, crtc, encoder)
4884 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004885
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004886 assert_vblank_disabled(crtc);
4887 drm_crtc_vblank_on(crtc);
4888
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004889 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004890
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004891 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004892 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004893}
4894
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004895static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4896{
4897 struct drm_device *dev = crtc->base.dev;
4898 struct drm_i915_private *dev_priv = dev->dev_private;
4899
4900 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4901 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4902}
4903
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004904static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004905{
4906 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004907 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08004908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004909 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004910 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004911
Daniel Vetter08a48462012-07-02 11:43:47 +02004912 WARN_ON(!crtc->enabled);
4913
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004914 if (intel_crtc->active)
4915 return;
4916
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004917 i9xx_set_pll_dividers(intel_crtc);
4918
Daniel Vetter5b18e572014-04-24 23:55:06 +02004919 if (intel_crtc->config.has_dp_encoder)
4920 intel_dp_set_m_n(intel_crtc);
4921
4922 intel_set_pipe_timings(intel_crtc);
4923
Daniel Vetter5b18e572014-04-24 23:55:06 +02004924 i9xx_set_pipeconf(intel_crtc);
4925
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004926 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004927
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004928 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004929 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004930
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004931 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004932 if (encoder->pre_enable)
4933 encoder->pre_enable(encoder);
4934
Daniel Vetterf6736a12013-06-05 13:34:30 +02004935 i9xx_enable_pll(intel_crtc);
4936
Jesse Barnes2dd24552013-04-25 12:55:01 -07004937 i9xx_pfit_enable(intel_crtc);
4938
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004939 intel_crtc_load_lut(crtc);
4940
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004941 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004942 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004943
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004944 for_each_encoder_on_crtc(dev, crtc, encoder)
4945 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004946
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004947 assert_vblank_disabled(crtc);
4948 drm_crtc_vblank_on(crtc);
4949
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004950 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004951
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004952 /*
4953 * Gen2 reports pipe underruns whenever all planes are disabled.
4954 * So don't enable underrun reporting before at least some planes
4955 * are enabled.
4956 * FIXME: Need to fix the logic to work when we turn off all planes
4957 * but leave the pipe running.
4958 */
4959 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004960 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004961
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004962 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004963 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004964}
4965
Daniel Vetter87476d62013-04-11 16:29:06 +02004966static void i9xx_pfit_disable(struct intel_crtc *crtc)
4967{
4968 struct drm_device *dev = crtc->base.dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004970
4971 if (!crtc->config.gmch_pfit.control)
4972 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004973
4974 assert_pipe_disabled(dev_priv, crtc->pipe);
4975
Daniel Vetter328d8e82013-05-08 10:36:31 +02004976 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4977 I915_READ(PFIT_CONTROL));
4978 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004979}
4980
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004981static void i9xx_crtc_disable(struct drm_crtc *crtc)
4982{
4983 struct drm_device *dev = crtc->dev;
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004986 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004987 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004988
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004989 if (!intel_crtc->active)
4990 return;
4991
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004992 /*
4993 * Gen2 reports pipe underruns whenever all planes are disabled.
4994 * So diasble underrun reporting before all the planes get disabled.
4995 * FIXME: Need to fix the logic to work when we turn off all planes
4996 * but leave the pipe running.
4997 */
4998 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004999 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005000
Imre Deak564ed192014-06-13 14:54:21 +03005001 /*
5002 * Vblank time updates from the shadow to live plane control register
5003 * are blocked if the memory self-refresh mode is active at that
5004 * moment. So to make sure the plane gets truly disabled, disable
5005 * first the self-refresh mode. The self-refresh enable bit in turn
5006 * will be checked/applied by the HW only at the next frame start
5007 * event which is after the vblank start event, so we need to have a
5008 * wait-for-vblank between disabling the plane and the pipe.
5009 */
5010 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005011 intel_crtc_disable_planes(crtc);
5012
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005013 /*
5014 * On gen2 planes are double buffered but the pipe isn't, so we must
5015 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005016 * We also need to wait on all gmch platforms because of the
5017 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005018 */
Imre Deak564ed192014-06-13 14:54:21 +03005019 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005020
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005021 drm_crtc_vblank_off(crtc);
5022 assert_vblank_disabled(crtc);
5023
5024 for_each_encoder_on_crtc(dev, crtc, encoder)
5025 encoder->disable(encoder);
5026
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005027 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005028
Daniel Vetter87476d62013-04-11 16:29:06 +02005029 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005030
Jesse Barnes89b667f2013-04-18 14:51:36 -07005031 for_each_encoder_on_crtc(dev, crtc, encoder)
5032 if (encoder->post_disable)
5033 encoder->post_disable(encoder);
5034
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005035 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005036 if (IS_CHERRYVIEW(dev))
5037 chv_disable_pll(dev_priv, pipe);
5038 else if (IS_VALLEYVIEW(dev))
5039 vlv_disable_pll(dev_priv, pipe);
5040 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005041 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005042 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005043
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005044 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005045 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005046
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005047 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005048 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005049
Daniel Vetterefa96242014-04-24 23:55:02 +02005050 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005051 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005052 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005053}
5054
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005055static void i9xx_crtc_off(struct drm_crtc *crtc)
5056{
5057}
5058
Daniel Vetter976f8a22012-07-08 22:34:21 +02005059static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5060 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005061{
5062 struct drm_device *dev = crtc->dev;
5063 struct drm_i915_master_private *master_priv;
5064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5065 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005066
5067 if (!dev->primary->master)
5068 return;
5069
5070 master_priv = dev->primary->master->driver_priv;
5071 if (!master_priv->sarea_priv)
5072 return;
5073
Jesse Barnes79e53942008-11-07 14:24:08 -08005074 switch (pipe) {
5075 case 0:
5076 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5077 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5078 break;
5079 case 1:
5080 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5081 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5082 break;
5083 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005084 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005085 break;
5086 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005087}
5088
Borun Fub04c5bd2014-07-12 10:02:27 +05305089/* Master function to enable/disable CRTC and corresponding power wells */
5090void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005091{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005092 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005093 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005095 enum intel_display_power_domain domain;
5096 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005097
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005098 if (enable) {
5099 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005100 domains = get_crtc_power_domains(crtc);
5101 for_each_power_domain(domain, domains)
5102 intel_display_power_get(dev_priv, domain);
5103 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005104
5105 dev_priv->display.crtc_enable(crtc);
5106 }
5107 } else {
5108 if (intel_crtc->active) {
5109 dev_priv->display.crtc_disable(crtc);
5110
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005111 domains = intel_crtc->enabled_power_domains;
5112 for_each_power_domain(domain, domains)
5113 intel_display_power_put(dev_priv, domain);
5114 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005115 }
5116 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305117}
5118
5119/**
5120 * Sets the power management mode of the pipe and plane.
5121 */
5122void intel_crtc_update_dpms(struct drm_crtc *crtc)
5123{
5124 struct drm_device *dev = crtc->dev;
5125 struct intel_encoder *intel_encoder;
5126 bool enable = false;
5127
5128 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5129 enable |= intel_encoder->connectors_active;
5130
5131 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005132
5133 intel_crtc_update_sarea(crtc, enable);
5134}
5135
Daniel Vetter976f8a22012-07-08 22:34:21 +02005136static void intel_crtc_disable(struct drm_crtc *crtc)
5137{
5138 struct drm_device *dev = crtc->dev;
5139 struct drm_connector *connector;
5140 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005141 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005142 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005143
5144 /* crtc should still be enabled when we disable it. */
5145 WARN_ON(!crtc->enabled);
5146
5147 dev_priv->display.crtc_disable(crtc);
5148 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005149 dev_priv->display.off(crtc);
5150
Matt Roperf4510a22014-04-01 15:22:40 -07005151 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005152 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005153 intel_unpin_fb_obj(old_obj);
5154 i915_gem_track_fb(old_obj, NULL,
5155 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005156 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005157 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005158 }
5159
5160 /* Update computed state. */
5161 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5162 if (!connector->encoder || !connector->encoder->crtc)
5163 continue;
5164
5165 if (connector->encoder->crtc != crtc)
5166 continue;
5167
5168 connector->dpms = DRM_MODE_DPMS_OFF;
5169 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005170 }
5171}
5172
Chris Wilsonea5b2132010-08-04 13:50:23 +01005173void intel_encoder_destroy(struct drm_encoder *encoder)
5174{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005175 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005176
Chris Wilsonea5b2132010-08-04 13:50:23 +01005177 drm_encoder_cleanup(encoder);
5178 kfree(intel_encoder);
5179}
5180
Damien Lespiau92373292013-08-08 22:28:57 +01005181/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005182 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5183 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005184static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005185{
5186 if (mode == DRM_MODE_DPMS_ON) {
5187 encoder->connectors_active = true;
5188
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005189 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005190 } else {
5191 encoder->connectors_active = false;
5192
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005193 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005194 }
5195}
5196
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005197/* Cross check the actual hw state with our own modeset state tracking (and it's
5198 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005199static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005200{
5201 if (connector->get_hw_state(connector)) {
5202 struct intel_encoder *encoder = connector->encoder;
5203 struct drm_crtc *crtc;
5204 bool encoder_enabled;
5205 enum pipe pipe;
5206
5207 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5208 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005209 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005210
Dave Airlie0e32b392014-05-02 14:02:48 +10005211 /* there is no real hw state for MST connectors */
5212 if (connector->mst_port)
5213 return;
5214
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005215 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5216 "wrong connector dpms state\n");
5217 WARN(connector->base.encoder != &encoder->base,
5218 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005219
Dave Airlie36cd7442014-05-02 13:44:18 +10005220 if (encoder) {
5221 WARN(!encoder->connectors_active,
5222 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005223
Dave Airlie36cd7442014-05-02 13:44:18 +10005224 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5225 WARN(!encoder_enabled, "encoder not enabled\n");
5226 if (WARN_ON(!encoder->base.crtc))
5227 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005228
Dave Airlie36cd7442014-05-02 13:44:18 +10005229 crtc = encoder->base.crtc;
5230
5231 WARN(!crtc->enabled, "crtc not enabled\n");
5232 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5233 WARN(pipe != to_intel_crtc(crtc)->pipe,
5234 "encoder active on the wrong pipe\n");
5235 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005236 }
5237}
5238
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005239/* Even simpler default implementation, if there's really no special case to
5240 * consider. */
5241void intel_connector_dpms(struct drm_connector *connector, int mode)
5242{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005243 /* All the simple cases only support two dpms states. */
5244 if (mode != DRM_MODE_DPMS_ON)
5245 mode = DRM_MODE_DPMS_OFF;
5246
5247 if (mode == connector->dpms)
5248 return;
5249
5250 connector->dpms = mode;
5251
5252 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005253 if (connector->encoder)
5254 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005255
Daniel Vetterb9805142012-08-31 17:37:33 +02005256 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005257}
5258
Daniel Vetterf0947c32012-07-02 13:10:34 +02005259/* Simple connector->get_hw_state implementation for encoders that support only
5260 * one connector and no cloning and hence the encoder state determines the state
5261 * of the connector. */
5262bool intel_connector_get_hw_state(struct intel_connector *connector)
5263{
Daniel Vetter24929352012-07-02 20:28:59 +02005264 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005265 struct intel_encoder *encoder = connector->encoder;
5266
5267 return encoder->get_hw_state(encoder, &pipe);
5268}
5269
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005270static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5271 struct intel_crtc_config *pipe_config)
5272{
5273 struct drm_i915_private *dev_priv = dev->dev_private;
5274 struct intel_crtc *pipe_B_crtc =
5275 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5276
5277 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5278 pipe_name(pipe), pipe_config->fdi_lanes);
5279 if (pipe_config->fdi_lanes > 4) {
5280 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5281 pipe_name(pipe), pipe_config->fdi_lanes);
5282 return false;
5283 }
5284
Paulo Zanonibafb6552013-11-02 21:07:44 -07005285 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005286 if (pipe_config->fdi_lanes > 2) {
5287 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5288 pipe_config->fdi_lanes);
5289 return false;
5290 } else {
5291 return true;
5292 }
5293 }
5294
5295 if (INTEL_INFO(dev)->num_pipes == 2)
5296 return true;
5297
5298 /* Ivybridge 3 pipe is really complicated */
5299 switch (pipe) {
5300 case PIPE_A:
5301 return true;
5302 case PIPE_B:
5303 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5304 pipe_config->fdi_lanes > 2) {
5305 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5306 pipe_name(pipe), pipe_config->fdi_lanes);
5307 return false;
5308 }
5309 return true;
5310 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005311 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005312 pipe_B_crtc->config.fdi_lanes <= 2) {
5313 if (pipe_config->fdi_lanes > 2) {
5314 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5315 pipe_name(pipe), pipe_config->fdi_lanes);
5316 return false;
5317 }
5318 } else {
5319 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5320 return false;
5321 }
5322 return true;
5323 default:
5324 BUG();
5325 }
5326}
5327
Daniel Vettere29c22c2013-02-21 00:00:16 +01005328#define RETRY 1
5329static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5330 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005331{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005332 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005333 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005334 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005335 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005336
Daniel Vettere29c22c2013-02-21 00:00:16 +01005337retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005338 /* FDI is a binary signal running at ~2.7GHz, encoding
5339 * each output octet as 10 bits. The actual frequency
5340 * is stored as a divider into a 100MHz clock, and the
5341 * mode pixel clock is stored in units of 1KHz.
5342 * Hence the bw of each lane in terms of the mode signal
5343 * is:
5344 */
5345 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5346
Damien Lespiau241bfc32013-09-25 16:45:37 +01005347 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005348
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005349 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005350 pipe_config->pipe_bpp);
5351
5352 pipe_config->fdi_lanes = lane;
5353
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005354 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005355 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005356
Daniel Vettere29c22c2013-02-21 00:00:16 +01005357 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5358 intel_crtc->pipe, pipe_config);
5359 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5360 pipe_config->pipe_bpp -= 2*3;
5361 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5362 pipe_config->pipe_bpp);
5363 needs_recompute = true;
5364 pipe_config->bw_constrained = true;
5365
5366 goto retry;
5367 }
5368
5369 if (needs_recompute)
5370 return RETRY;
5371
5372 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005373}
5374
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005375static void hsw_compute_ips_config(struct intel_crtc *crtc,
5376 struct intel_crtc_config *pipe_config)
5377{
Jani Nikulad330a952014-01-21 11:24:25 +02005378 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005379 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005380 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005381}
5382
Daniel Vettera43f6e02013-06-07 23:10:32 +02005383static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005384 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005385{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005386 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005387 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005388
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005389 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005390 if (INTEL_INFO(dev)->gen < 4) {
5391 struct drm_i915_private *dev_priv = dev->dev_private;
5392 int clock_limit =
5393 dev_priv->display.get_display_clock_speed(dev);
5394
5395 /*
5396 * Enable pixel doubling when the dot clock
5397 * is > 90% of the (display) core speed.
5398 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005399 * GDG double wide on either pipe,
5400 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005401 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005402 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005403 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005404 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005405 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005406 }
5407
Damien Lespiau241bfc32013-09-25 16:45:37 +01005408 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005409 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005410 }
Chris Wilson89749352010-09-12 18:25:19 +01005411
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005412 /*
5413 * Pipe horizontal size must be even in:
5414 * - DVO ganged mode
5415 * - LVDS dual channel mode
5416 * - Double wide pipe
5417 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005418 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005419 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5420 pipe_config->pipe_src_w &= ~1;
5421
Damien Lespiau8693a822013-05-03 18:48:11 +01005422 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5423 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005424 */
5425 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5426 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005427 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005428
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005429 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005430 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005431 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005432 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5433 * for lvds. */
5434 pipe_config->pipe_bpp = 8*3;
5435 }
5436
Damien Lespiauf5adf942013-06-24 18:29:34 +01005437 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005438 hsw_compute_ips_config(crtc, pipe_config);
5439
Daniel Vetter12030432014-06-25 22:02:00 +03005440 /*
5441 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5442 * old clock survives for now.
5443 */
5444 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005445 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005446
Daniel Vetter877d48d2013-04-19 11:24:43 +02005447 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005448 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005449
Daniel Vettere29c22c2013-02-21 00:00:16 +01005450 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005451}
5452
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005453static int valleyview_get_display_clock_speed(struct drm_device *dev)
5454{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005455 struct drm_i915_private *dev_priv = dev->dev_private;
5456 int vco = valleyview_get_vco(dev_priv);
5457 u32 val;
5458 int divider;
5459
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005460 /* FIXME: Punit isn't quite ready yet */
5461 if (IS_CHERRYVIEW(dev))
5462 return 400000;
5463
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005464 mutex_lock(&dev_priv->dpio_lock);
5465 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5466 mutex_unlock(&dev_priv->dpio_lock);
5467
5468 divider = val & DISPLAY_FREQUENCY_VALUES;
5469
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005470 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5471 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5472 "cdclk change in progress\n");
5473
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005474 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005475}
5476
Jesse Barnese70236a2009-09-21 10:42:27 -07005477static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005478{
Jesse Barnese70236a2009-09-21 10:42:27 -07005479 return 400000;
5480}
Jesse Barnes79e53942008-11-07 14:24:08 -08005481
Jesse Barnese70236a2009-09-21 10:42:27 -07005482static int i915_get_display_clock_speed(struct drm_device *dev)
5483{
5484 return 333000;
5485}
Jesse Barnes79e53942008-11-07 14:24:08 -08005486
Jesse Barnese70236a2009-09-21 10:42:27 -07005487static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5488{
5489 return 200000;
5490}
Jesse Barnes79e53942008-11-07 14:24:08 -08005491
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005492static int pnv_get_display_clock_speed(struct drm_device *dev)
5493{
5494 u16 gcfgc = 0;
5495
5496 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5497
5498 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5499 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5500 return 267000;
5501 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5502 return 333000;
5503 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5504 return 444000;
5505 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5506 return 200000;
5507 default:
5508 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5509 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5510 return 133000;
5511 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5512 return 167000;
5513 }
5514}
5515
Jesse Barnese70236a2009-09-21 10:42:27 -07005516static int i915gm_get_display_clock_speed(struct drm_device *dev)
5517{
5518 u16 gcfgc = 0;
5519
5520 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5521
5522 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005523 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005524 else {
5525 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5526 case GC_DISPLAY_CLOCK_333_MHZ:
5527 return 333000;
5528 default:
5529 case GC_DISPLAY_CLOCK_190_200_MHZ:
5530 return 190000;
5531 }
5532 }
5533}
Jesse Barnes79e53942008-11-07 14:24:08 -08005534
Jesse Barnese70236a2009-09-21 10:42:27 -07005535static int i865_get_display_clock_speed(struct drm_device *dev)
5536{
5537 return 266000;
5538}
5539
5540static int i855_get_display_clock_speed(struct drm_device *dev)
5541{
5542 u16 hpllcc = 0;
5543 /* Assume that the hardware is in the high speed state. This
5544 * should be the default.
5545 */
5546 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5547 case GC_CLOCK_133_200:
5548 case GC_CLOCK_100_200:
5549 return 200000;
5550 case GC_CLOCK_166_250:
5551 return 250000;
5552 case GC_CLOCK_100_133:
5553 return 133000;
5554 }
5555
5556 /* Shouldn't happen */
5557 return 0;
5558}
5559
5560static int i830_get_display_clock_speed(struct drm_device *dev)
5561{
5562 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005563}
5564
Zhenyu Wang2c072452009-06-05 15:38:42 +08005565static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005566intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005567{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005568 while (*num > DATA_LINK_M_N_MASK ||
5569 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005570 *num >>= 1;
5571 *den >>= 1;
5572 }
5573}
5574
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005575static void compute_m_n(unsigned int m, unsigned int n,
5576 uint32_t *ret_m, uint32_t *ret_n)
5577{
5578 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5579 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5580 intel_reduce_m_n_ratio(ret_m, ret_n);
5581}
5582
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005583void
5584intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5585 int pixel_clock, int link_clock,
5586 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005587{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005588 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005589
5590 compute_m_n(bits_per_pixel * pixel_clock,
5591 link_clock * nlanes * 8,
5592 &m_n->gmch_m, &m_n->gmch_n);
5593
5594 compute_m_n(pixel_clock, link_clock,
5595 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005596}
5597
Chris Wilsona7615032011-01-12 17:04:08 +00005598static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5599{
Jani Nikulad330a952014-01-21 11:24:25 +02005600 if (i915.panel_use_ssc >= 0)
5601 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005602 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005603 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005604}
5605
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005606static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005607{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005608 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005609 struct drm_i915_private *dev_priv = dev->dev_private;
5610 int refclk;
5611
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005612 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005613 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005614 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005615 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005616 refclk = dev_priv->vbt.lvds_ssc_freq;
5617 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005618 } else if (!IS_GEN2(dev)) {
5619 refclk = 96000;
5620 } else {
5621 refclk = 48000;
5622 }
5623
5624 return refclk;
5625}
5626
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005627static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005628{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005629 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005630}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005631
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005632static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5633{
5634 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005635}
5636
Daniel Vetterf47709a2013-03-28 10:42:02 +01005637static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005638 intel_clock_t *reduced_clock)
5639{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005640 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005641 u32 fp, fp2 = 0;
5642
5643 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005644 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005645 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005646 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005647 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005648 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005649 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005650 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005651 }
5652
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005653 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005654
Daniel Vetterf47709a2013-03-28 10:42:02 +01005655 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005656 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005657 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005658 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005659 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005660 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005661 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005662 }
5663}
5664
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005665static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5666 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005667{
5668 u32 reg_val;
5669
5670 /*
5671 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5672 * and set it to a reasonable value instead.
5673 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005674 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005675 reg_val &= 0xffffff00;
5676 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005677 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005678
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005679 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005680 reg_val &= 0x8cffffff;
5681 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005682 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005683
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005684 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005685 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005686 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005687
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005688 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005689 reg_val &= 0x00ffffff;
5690 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005691 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005692}
5693
Daniel Vetterb5518422013-05-03 11:49:48 +02005694static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5695 struct intel_link_m_n *m_n)
5696{
5697 struct drm_device *dev = crtc->base.dev;
5698 struct drm_i915_private *dev_priv = dev->dev_private;
5699 int pipe = crtc->pipe;
5700
Daniel Vettere3b95f12013-05-03 11:49:49 +02005701 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5702 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5703 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5704 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005705}
5706
5707static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005708 struct intel_link_m_n *m_n,
5709 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005710{
5711 struct drm_device *dev = crtc->base.dev;
5712 struct drm_i915_private *dev_priv = dev->dev_private;
5713 int pipe = crtc->pipe;
5714 enum transcoder transcoder = crtc->config.cpu_transcoder;
5715
5716 if (INTEL_INFO(dev)->gen >= 5) {
5717 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5718 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5719 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5720 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005721 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5722 * for gen < 8) and if DRRS is supported (to make sure the
5723 * registers are not unnecessarily accessed).
5724 */
5725 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5726 crtc->config.has_drrs) {
5727 I915_WRITE(PIPE_DATA_M2(transcoder),
5728 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5729 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5730 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5731 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5732 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005733 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005734 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5735 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5736 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5737 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005738 }
5739}
5740
Vandana Kannanf769cd22014-08-05 07:51:22 -07005741void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005742{
5743 if (crtc->config.has_pch_encoder)
5744 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5745 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005746 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5747 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005748}
5749
Daniel Vetterf47709a2013-03-28 10:42:02 +01005750static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005751{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005752 u32 dpll, dpll_md;
5753
5754 /*
5755 * Enable DPIO clock input. We should never disable the reference
5756 * clock for pipe B, since VGA hotplug / manual detection depends
5757 * on it.
5758 */
5759 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5760 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5761 /* We should never disable this, set it here for state tracking */
5762 if (crtc->pipe == PIPE_B)
5763 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5764 dpll |= DPLL_VCO_ENABLE;
5765 crtc->config.dpll_hw_state.dpll = dpll;
5766
5767 dpll_md = (crtc->config.pixel_multiplier - 1)
5768 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5769 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5770}
5771
5772static void vlv_prepare_pll(struct intel_crtc *crtc)
5773{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005774 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005775 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005776 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005777 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005778 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005779 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005780
Daniel Vetter09153002012-12-12 14:06:44 +01005781 mutex_lock(&dev_priv->dpio_lock);
5782
Daniel Vetterf47709a2013-03-28 10:42:02 +01005783 bestn = crtc->config.dpll.n;
5784 bestm1 = crtc->config.dpll.m1;
5785 bestm2 = crtc->config.dpll.m2;
5786 bestp1 = crtc->config.dpll.p1;
5787 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005788
Jesse Barnes89b667f2013-04-18 14:51:36 -07005789 /* See eDP HDMI DPIO driver vbios notes doc */
5790
5791 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005792 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005793 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005794
5795 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005796 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005797
5798 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005799 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005800 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005801 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005802
5803 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005804 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005805
5806 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005807 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5808 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5809 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005810 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005811
5812 /*
5813 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5814 * but we don't support that).
5815 * Note: don't use the DAC post divider as it seems unstable.
5816 */
5817 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005818 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005819
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005820 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005821 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005822
Jesse Barnes89b667f2013-04-18 14:51:36 -07005823 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005824 if (crtc->config.port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005825 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5826 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005827 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005828 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005829 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005830 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005832
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005833 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP) ||
5834 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005836 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005837 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005838 0x0df40000);
5839 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005840 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005841 0x0df70000);
5842 } else { /* HDMI or VGA */
5843 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005844 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005845 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005846 0x0df70000);
5847 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005848 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005849 0x0df40000);
5850 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005851
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005852 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005853 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005854 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5855 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005856 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005857 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005858
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005859 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005860 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005861}
5862
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005863static void chv_update_pll(struct intel_crtc *crtc)
5864{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005865 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5866 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5867 DPLL_VCO_ENABLE;
5868 if (crtc->pipe != PIPE_A)
5869 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5870
5871 crtc->config.dpll_hw_state.dpll_md =
5872 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5873}
5874
5875static void chv_prepare_pll(struct intel_crtc *crtc)
5876{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005877 struct drm_device *dev = crtc->base.dev;
5878 struct drm_i915_private *dev_priv = dev->dev_private;
5879 int pipe = crtc->pipe;
5880 int dpll_reg = DPLL(crtc->pipe);
5881 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005882 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005883 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5884 int refclk;
5885
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005886 bestn = crtc->config.dpll.n;
5887 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5888 bestm1 = crtc->config.dpll.m1;
5889 bestm2 = crtc->config.dpll.m2 >> 22;
5890 bestp1 = crtc->config.dpll.p1;
5891 bestp2 = crtc->config.dpll.p2;
5892
5893 /*
5894 * Enable Refclk and SSC
5895 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005896 I915_WRITE(dpll_reg,
5897 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5898
5899 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005900
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005901 /* p1 and p2 divider */
5902 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5903 5 << DPIO_CHV_S1_DIV_SHIFT |
5904 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5905 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5906 1 << DPIO_CHV_K_DIV_SHIFT);
5907
5908 /* Feedback post-divider - m2 */
5909 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5910
5911 /* Feedback refclk divider - n and m1 */
5912 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5913 DPIO_CHV_M1_DIV_BY_2 |
5914 1 << DPIO_CHV_N_DIV_SHIFT);
5915
5916 /* M2 fraction division */
5917 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5918
5919 /* M2 fraction division enable */
5920 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5921 DPIO_CHV_FRAC_DIV_EN |
5922 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5923
5924 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005925 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005926 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5927 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5928 if (refclk == 100000)
5929 intcoeff = 11;
5930 else if (refclk == 38400)
5931 intcoeff = 10;
5932 else
5933 intcoeff = 9;
5934 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5935 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5936
5937 /* AFC Recal */
5938 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5939 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5940 DPIO_AFC_RECAL);
5941
5942 mutex_unlock(&dev_priv->dpio_lock);
5943}
5944
Daniel Vetterf47709a2013-03-28 10:42:02 +01005945static void i9xx_update_pll(struct intel_crtc *crtc,
5946 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005947 int num_connectors)
5948{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005949 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005950 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005951 u32 dpll;
5952 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005953 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005954
Daniel Vetterf47709a2013-03-28 10:42:02 +01005955 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305956
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005957 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
5958 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005959
5960 dpll = DPLL_VGA_MODE_DIS;
5961
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005962 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005963 dpll |= DPLLB_MODE_LVDS;
5964 else
5965 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005966
Daniel Vetteref1b4602013-06-01 17:17:04 +02005967 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005968 dpll |= (crtc->config.pixel_multiplier - 1)
5969 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005970 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005971
5972 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005973 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005974
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005975 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005976 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005977
5978 /* compute bitmask from p1 value */
5979 if (IS_PINEVIEW(dev))
5980 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5981 else {
5982 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5983 if (IS_G4X(dev) && reduced_clock)
5984 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5985 }
5986 switch (clock->p2) {
5987 case 5:
5988 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5989 break;
5990 case 7:
5991 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5992 break;
5993 case 10:
5994 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5995 break;
5996 case 14:
5997 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5998 break;
5999 }
6000 if (INTEL_INFO(dev)->gen >= 4)
6001 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6002
Daniel Vetter09ede542013-04-30 14:01:45 +02006003 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006004 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006005 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006006 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6007 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6008 else
6009 dpll |= PLL_REF_INPUT_DREFCLK;
6010
6011 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006012 crtc->config.dpll_hw_state.dpll = dpll;
6013
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006014 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02006015 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
6016 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006017 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006018 }
6019}
6020
Daniel Vetterf47709a2013-03-28 10:42:02 +01006021static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006022 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006023 int num_connectors)
6024{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006025 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006026 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006027 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006028 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006029
Daniel Vetterf47709a2013-03-28 10:42:02 +01006030 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306031
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006032 dpll = DPLL_VGA_MODE_DIS;
6033
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006035 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6036 } else {
6037 if (clock->p1 == 2)
6038 dpll |= PLL_P1_DIVIDE_BY_TWO;
6039 else
6040 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6041 if (clock->p2 == 4)
6042 dpll |= PLL_P2_DIVIDE_BY_4;
6043 }
6044
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006045 if (!IS_I830(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006046 dpll |= DPLL_DVO_2X_MODE;
6047
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006048 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006049 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6050 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6051 else
6052 dpll |= PLL_REF_INPUT_DREFCLK;
6053
6054 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006055 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006056}
6057
Daniel Vetter8a654f32013-06-01 17:16:22 +02006058static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006059{
6060 struct drm_device *dev = intel_crtc->base.dev;
6061 struct drm_i915_private *dev_priv = dev->dev_private;
6062 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006063 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006064 struct drm_display_mode *adjusted_mode =
6065 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006066 uint32_t crtc_vtotal, crtc_vblank_end;
6067 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006068
6069 /* We need to be careful not to changed the adjusted mode, for otherwise
6070 * the hw state checker will get angry at the mismatch. */
6071 crtc_vtotal = adjusted_mode->crtc_vtotal;
6072 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006073
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006074 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006075 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006076 crtc_vtotal -= 1;
6077 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006078
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006079 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006080 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6081 else
6082 vsyncshift = adjusted_mode->crtc_hsync_start -
6083 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006084 if (vsyncshift < 0)
6085 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006086 }
6087
6088 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006089 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006090
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006091 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006092 (adjusted_mode->crtc_hdisplay - 1) |
6093 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006094 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006095 (adjusted_mode->crtc_hblank_start - 1) |
6096 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006097 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006098 (adjusted_mode->crtc_hsync_start - 1) |
6099 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6100
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006101 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006102 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006103 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006104 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006105 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006106 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006107 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006108 (adjusted_mode->crtc_vsync_start - 1) |
6109 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6110
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006111 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6112 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6113 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6114 * bits. */
6115 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6116 (pipe == PIPE_B || pipe == PIPE_C))
6117 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6118
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006119 /* pipesrc controls the size that is scaled from, which should
6120 * always be the user's requested size.
6121 */
6122 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006123 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6124 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006125}
6126
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006127static void intel_get_pipe_timings(struct intel_crtc *crtc,
6128 struct intel_crtc_config *pipe_config)
6129{
6130 struct drm_device *dev = crtc->base.dev;
6131 struct drm_i915_private *dev_priv = dev->dev_private;
6132 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6133 uint32_t tmp;
6134
6135 tmp = I915_READ(HTOTAL(cpu_transcoder));
6136 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6137 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6138 tmp = I915_READ(HBLANK(cpu_transcoder));
6139 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6140 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6141 tmp = I915_READ(HSYNC(cpu_transcoder));
6142 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6143 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6144
6145 tmp = I915_READ(VTOTAL(cpu_transcoder));
6146 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6147 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6148 tmp = I915_READ(VBLANK(cpu_transcoder));
6149 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6150 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6151 tmp = I915_READ(VSYNC(cpu_transcoder));
6152 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6153 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6154
6155 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6156 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6157 pipe_config->adjusted_mode.crtc_vtotal += 1;
6158 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6159 }
6160
6161 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006162 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6163 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6164
6165 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6166 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006167}
6168
Daniel Vetterf6a83282014-02-11 15:28:57 -08006169void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6170 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006171{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006172 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6173 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6174 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6175 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006176
Daniel Vetterf6a83282014-02-11 15:28:57 -08006177 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6178 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6179 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6180 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006181
Daniel Vetterf6a83282014-02-11 15:28:57 -08006182 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006183
Daniel Vetterf6a83282014-02-11 15:28:57 -08006184 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6185 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006186}
6187
Daniel Vetter84b046f2013-02-19 18:48:54 +01006188static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6189{
6190 struct drm_device *dev = intel_crtc->base.dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 uint32_t pipeconf;
6193
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006194 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006195
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006196 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6197 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6198 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006199
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006200 if (intel_crtc->config.double_wide)
6201 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006202
Daniel Vetterff9ce462013-04-24 14:57:17 +02006203 /* only g4x and later have fancy bpc/dither controls */
6204 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006205 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6206 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6207 pipeconf |= PIPECONF_DITHER_EN |
6208 PIPECONF_DITHER_TYPE_SP;
6209
6210 switch (intel_crtc->config.pipe_bpp) {
6211 case 18:
6212 pipeconf |= PIPECONF_6BPC;
6213 break;
6214 case 24:
6215 pipeconf |= PIPECONF_8BPC;
6216 break;
6217 case 30:
6218 pipeconf |= PIPECONF_10BPC;
6219 break;
6220 default:
6221 /* Case prevented by intel_choose_pipe_bpp_dither. */
6222 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006223 }
6224 }
6225
6226 if (HAS_PIPE_CXSR(dev)) {
6227 if (intel_crtc->lowfreq_avail) {
6228 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6229 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6230 } else {
6231 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006232 }
6233 }
6234
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006235 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6236 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006237 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006238 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6239 else
6240 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6241 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006242 pipeconf |= PIPECONF_PROGRESSIVE;
6243
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006244 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6245 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006246
Daniel Vetter84b046f2013-02-19 18:48:54 +01006247 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6248 POSTING_READ(PIPECONF(intel_crtc->pipe));
6249}
6250
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006251static int i9xx_crtc_mode_set(struct intel_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006252 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006253 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006254{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006255 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006256 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006257 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006258 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006259 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006260 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006261 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006262 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006263
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006264 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006265 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006266 case INTEL_OUTPUT_LVDS:
6267 is_lvds = true;
6268 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006269 case INTEL_OUTPUT_DSI:
6270 is_dsi = true;
6271 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006272 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006273
Eric Anholtc751ce42010-03-25 11:48:48 -07006274 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006275 }
6276
Jani Nikulaf2335332013-09-13 11:03:09 +03006277 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006278 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006279
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006280 if (!crtc->config.clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006281 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006282
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006283 /*
6284 * Returns a set of divisors for the desired target clock with
6285 * the given refclk, or FALSE. The returned values represent
6286 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6287 * 2) / p1 / p2.
6288 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006289 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006290 ok = dev_priv->display.find_dpll(limit, crtc,
6291 crtc->config.port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006292 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006293 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006294 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6295 return -EINVAL;
6296 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006297
Jani Nikulaf2335332013-09-13 11:03:09 +03006298 if (is_lvds && dev_priv->lvds_downclock_avail) {
6299 /*
6300 * Ensure we match the reduced clock's P to the target
6301 * clock. If the clocks don't match, we can't switch
6302 * the display clock by using the FP0/FP1. In such case
6303 * we will disable the LVDS downclock feature.
6304 */
6305 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006306 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006307 dev_priv->lvds_downclock,
6308 refclk, &clock,
6309 &reduced_clock);
6310 }
6311 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006312 crtc->config.dpll.n = clock.n;
6313 crtc->config.dpll.m1 = clock.m1;
6314 crtc->config.dpll.m2 = clock.m2;
6315 crtc->config.dpll.p1 = clock.p1;
6316 crtc->config.dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006317 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006318
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006319 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006320 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306321 has_reduced_clock ? &reduced_clock : NULL,
6322 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006323 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006324 chv_update_pll(crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006325 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006326 vlv_update_pll(crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006327 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006328 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006329 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006330 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006331 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006332
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006333 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006334}
6335
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006336static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6337 struct intel_crtc_config *pipe_config)
6338{
6339 struct drm_device *dev = crtc->base.dev;
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341 uint32_t tmp;
6342
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006343 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6344 return;
6345
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006346 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006347 if (!(tmp & PFIT_ENABLE))
6348 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006349
Daniel Vetter06922822013-07-11 13:35:40 +02006350 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006351 if (INTEL_INFO(dev)->gen < 4) {
6352 if (crtc->pipe != PIPE_B)
6353 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006354 } else {
6355 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6356 return;
6357 }
6358
Daniel Vetter06922822013-07-11 13:35:40 +02006359 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006360 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6361 if (INTEL_INFO(dev)->gen < 5)
6362 pipe_config->gmch_pfit.lvds_border_bits =
6363 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6364}
6365
Jesse Barnesacbec812013-09-20 11:29:32 -07006366static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6367 struct intel_crtc_config *pipe_config)
6368{
6369 struct drm_device *dev = crtc->base.dev;
6370 struct drm_i915_private *dev_priv = dev->dev_private;
6371 int pipe = pipe_config->cpu_transcoder;
6372 intel_clock_t clock;
6373 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006374 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006375
Shobhit Kumarf573de52014-07-30 20:32:37 +05306376 /* In case of MIPI DPLL will not even be used */
6377 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6378 return;
6379
Jesse Barnesacbec812013-09-20 11:29:32 -07006380 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006381 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006382 mutex_unlock(&dev_priv->dpio_lock);
6383
6384 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6385 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6386 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6387 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6388 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6389
Ville Syrjäläf6466282013-10-14 14:50:31 +03006390 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006391
Ville Syrjäläf6466282013-10-14 14:50:31 +03006392 /* clock.dot is the fast clock */
6393 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006394}
6395
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006396static void i9xx_get_plane_config(struct intel_crtc *crtc,
6397 struct intel_plane_config *plane_config)
6398{
6399 struct drm_device *dev = crtc->base.dev;
6400 struct drm_i915_private *dev_priv = dev->dev_private;
6401 u32 val, base, offset;
6402 int pipe = crtc->pipe, plane = crtc->plane;
6403 int fourcc, pixel_format;
6404 int aligned_height;
6405
Dave Airlie66e514c2014-04-03 07:51:54 +10006406 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6407 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006408 DRM_DEBUG_KMS("failed to alloc fb\n");
6409 return;
6410 }
6411
6412 val = I915_READ(DSPCNTR(plane));
6413
6414 if (INTEL_INFO(dev)->gen >= 4)
6415 if (val & DISPPLANE_TILED)
6416 plane_config->tiled = true;
6417
6418 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6419 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006420 crtc->base.primary->fb->pixel_format = fourcc;
6421 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006422 drm_format_plane_cpp(fourcc, 0) * 8;
6423
6424 if (INTEL_INFO(dev)->gen >= 4) {
6425 if (plane_config->tiled)
6426 offset = I915_READ(DSPTILEOFF(plane));
6427 else
6428 offset = I915_READ(DSPLINOFF(plane));
6429 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6430 } else {
6431 base = I915_READ(DSPADDR(plane));
6432 }
6433 plane_config->base = base;
6434
6435 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006436 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6437 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006438
6439 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006440 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006441
Dave Airlie66e514c2014-04-03 07:51:54 +10006442 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006443 plane_config->tiled);
6444
Fabian Frederick1267a262014-07-01 20:39:41 +02006445 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6446 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006447
6448 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006449 pipe, plane, crtc->base.primary->fb->width,
6450 crtc->base.primary->fb->height,
6451 crtc->base.primary->fb->bits_per_pixel, base,
6452 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006453 plane_config->size);
6454
6455}
6456
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006457static void chv_crtc_clock_get(struct intel_crtc *crtc,
6458 struct intel_crtc_config *pipe_config)
6459{
6460 struct drm_device *dev = crtc->base.dev;
6461 struct drm_i915_private *dev_priv = dev->dev_private;
6462 int pipe = pipe_config->cpu_transcoder;
6463 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6464 intel_clock_t clock;
6465 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6466 int refclk = 100000;
6467
6468 mutex_lock(&dev_priv->dpio_lock);
6469 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6470 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6471 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6472 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6473 mutex_unlock(&dev_priv->dpio_lock);
6474
6475 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6476 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6477 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6478 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6479 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6480
6481 chv_clock(refclk, &clock);
6482
6483 /* clock.dot is the fast clock */
6484 pipe_config->port_clock = clock.dot / 5;
6485}
6486
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006487static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6488 struct intel_crtc_config *pipe_config)
6489{
6490 struct drm_device *dev = crtc->base.dev;
6491 struct drm_i915_private *dev_priv = dev->dev_private;
6492 uint32_t tmp;
6493
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006494 if (!intel_display_power_is_enabled(dev_priv,
6495 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006496 return false;
6497
Daniel Vettere143a212013-07-04 12:01:15 +02006498 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006499 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006500
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006501 tmp = I915_READ(PIPECONF(crtc->pipe));
6502 if (!(tmp & PIPECONF_ENABLE))
6503 return false;
6504
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006505 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6506 switch (tmp & PIPECONF_BPC_MASK) {
6507 case PIPECONF_6BPC:
6508 pipe_config->pipe_bpp = 18;
6509 break;
6510 case PIPECONF_8BPC:
6511 pipe_config->pipe_bpp = 24;
6512 break;
6513 case PIPECONF_10BPC:
6514 pipe_config->pipe_bpp = 30;
6515 break;
6516 default:
6517 break;
6518 }
6519 }
6520
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006521 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6522 pipe_config->limited_color_range = true;
6523
Ville Syrjälä282740f2013-09-04 18:30:03 +03006524 if (INTEL_INFO(dev)->gen < 4)
6525 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6526
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006527 intel_get_pipe_timings(crtc, pipe_config);
6528
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006529 i9xx_get_pfit_config(crtc, pipe_config);
6530
Daniel Vetter6c49f242013-06-06 12:45:25 +02006531 if (INTEL_INFO(dev)->gen >= 4) {
6532 tmp = I915_READ(DPLL_MD(crtc->pipe));
6533 pipe_config->pixel_multiplier =
6534 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6535 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006536 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006537 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6538 tmp = I915_READ(DPLL(crtc->pipe));
6539 pipe_config->pixel_multiplier =
6540 ((tmp & SDVO_MULTIPLIER_MASK)
6541 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6542 } else {
6543 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6544 * port and will be fixed up in the encoder->get_config
6545 * function. */
6546 pipe_config->pixel_multiplier = 1;
6547 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006548 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6549 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006550 /*
6551 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6552 * on 830. Filter it out here so that we don't
6553 * report errors due to that.
6554 */
6555 if (IS_I830(dev))
6556 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6557
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006558 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6559 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006560 } else {
6561 /* Mask out read-only status bits. */
6562 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6563 DPLL_PORTC_READY_MASK |
6564 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006565 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006566
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006567 if (IS_CHERRYVIEW(dev))
6568 chv_crtc_clock_get(crtc, pipe_config);
6569 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006570 vlv_crtc_clock_get(crtc, pipe_config);
6571 else
6572 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006573
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006574 return true;
6575}
6576
Paulo Zanonidde86e22012-12-01 12:04:25 -02006577static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006578{
6579 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006580 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006581 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006582 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006583 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006584 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006585 bool has_ck505 = false;
6586 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006587
6588 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006589 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006590 switch (encoder->type) {
6591 case INTEL_OUTPUT_LVDS:
6592 has_panel = true;
6593 has_lvds = true;
6594 break;
6595 case INTEL_OUTPUT_EDP:
6596 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006597 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006598 has_cpu_edp = true;
6599 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006600 }
6601 }
6602
Keith Packard99eb6a02011-09-26 14:29:12 -07006603 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006604 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006605 can_ssc = has_ck505;
6606 } else {
6607 has_ck505 = false;
6608 can_ssc = true;
6609 }
6610
Imre Deak2de69052013-05-08 13:14:04 +03006611 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6612 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006613
6614 /* Ironlake: try to setup display ref clock before DPLL
6615 * enabling. This is only under driver's control after
6616 * PCH B stepping, previous chipset stepping should be
6617 * ignoring this setting.
6618 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006619 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006620
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006621 /* As we must carefully and slowly disable/enable each source in turn,
6622 * compute the final state we want first and check if we need to
6623 * make any changes at all.
6624 */
6625 final = val;
6626 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006627 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006628 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006629 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006630 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6631
6632 final &= ~DREF_SSC_SOURCE_MASK;
6633 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6634 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006635
Keith Packard199e5d72011-09-22 12:01:57 -07006636 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006637 final |= DREF_SSC_SOURCE_ENABLE;
6638
6639 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6640 final |= DREF_SSC1_ENABLE;
6641
6642 if (has_cpu_edp) {
6643 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6644 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6645 else
6646 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6647 } else
6648 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6649 } else {
6650 final |= DREF_SSC_SOURCE_DISABLE;
6651 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6652 }
6653
6654 if (final == val)
6655 return;
6656
6657 /* Always enable nonspread source */
6658 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6659
6660 if (has_ck505)
6661 val |= DREF_NONSPREAD_CK505_ENABLE;
6662 else
6663 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6664
6665 if (has_panel) {
6666 val &= ~DREF_SSC_SOURCE_MASK;
6667 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006668
Keith Packard199e5d72011-09-22 12:01:57 -07006669 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006670 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006671 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006672 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006673 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006674 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006675
6676 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006677 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006678 POSTING_READ(PCH_DREF_CONTROL);
6679 udelay(200);
6680
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006681 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006682
6683 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006684 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006685 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006686 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006687 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006688 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006689 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006690 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006691 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006692
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006693 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006694 POSTING_READ(PCH_DREF_CONTROL);
6695 udelay(200);
6696 } else {
6697 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6698
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006699 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006700
6701 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006702 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006703
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006704 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006705 POSTING_READ(PCH_DREF_CONTROL);
6706 udelay(200);
6707
6708 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006709 val &= ~DREF_SSC_SOURCE_MASK;
6710 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006711
6712 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006713 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006714
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006715 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006716 POSTING_READ(PCH_DREF_CONTROL);
6717 udelay(200);
6718 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006719
6720 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006721}
6722
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006723static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006724{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006725 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006726
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006727 tmp = I915_READ(SOUTH_CHICKEN2);
6728 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6729 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006730
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006731 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6732 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6733 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006734
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006735 tmp = I915_READ(SOUTH_CHICKEN2);
6736 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6737 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006738
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006739 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6740 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6741 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006742}
6743
6744/* WaMPhyProgramming:hsw */
6745static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6746{
6747 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006748
6749 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6750 tmp &= ~(0xFF << 24);
6751 tmp |= (0x12 << 24);
6752 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6753
Paulo Zanonidde86e22012-12-01 12:04:25 -02006754 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6755 tmp |= (1 << 11);
6756 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6757
6758 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6759 tmp |= (1 << 11);
6760 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6761
Paulo Zanonidde86e22012-12-01 12:04:25 -02006762 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6763 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6764 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6765
6766 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6767 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6768 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6769
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006770 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6771 tmp &= ~(7 << 13);
6772 tmp |= (5 << 13);
6773 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006774
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006775 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6776 tmp &= ~(7 << 13);
6777 tmp |= (5 << 13);
6778 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006779
6780 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6781 tmp &= ~0xFF;
6782 tmp |= 0x1C;
6783 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6784
6785 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6786 tmp &= ~0xFF;
6787 tmp |= 0x1C;
6788 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6789
6790 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6791 tmp &= ~(0xFF << 16);
6792 tmp |= (0x1C << 16);
6793 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6794
6795 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6796 tmp &= ~(0xFF << 16);
6797 tmp |= (0x1C << 16);
6798 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6799
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006800 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6801 tmp |= (1 << 27);
6802 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006803
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006804 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6805 tmp |= (1 << 27);
6806 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006807
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006808 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6809 tmp &= ~(0xF << 28);
6810 tmp |= (4 << 28);
6811 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006812
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006813 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6814 tmp &= ~(0xF << 28);
6815 tmp |= (4 << 28);
6816 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006817}
6818
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006819/* Implements 3 different sequences from BSpec chapter "Display iCLK
6820 * Programming" based on the parameters passed:
6821 * - Sequence to enable CLKOUT_DP
6822 * - Sequence to enable CLKOUT_DP without spread
6823 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6824 */
6825static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6826 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006827{
6828 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006829 uint32_t reg, tmp;
6830
6831 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6832 with_spread = true;
6833 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6834 with_fdi, "LP PCH doesn't have FDI\n"))
6835 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006836
6837 mutex_lock(&dev_priv->dpio_lock);
6838
6839 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6840 tmp &= ~SBI_SSCCTL_DISABLE;
6841 tmp |= SBI_SSCCTL_PATHALT;
6842 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6843
6844 udelay(24);
6845
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006846 if (with_spread) {
6847 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6848 tmp &= ~SBI_SSCCTL_PATHALT;
6849 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006850
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006851 if (with_fdi) {
6852 lpt_reset_fdi_mphy(dev_priv);
6853 lpt_program_fdi_mphy(dev_priv);
6854 }
6855 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006856
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006857 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6858 SBI_GEN0 : SBI_DBUFF0;
6859 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6860 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6861 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006862
6863 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006864}
6865
Paulo Zanoni47701c32013-07-23 11:19:25 -03006866/* Sequence to disable CLKOUT_DP */
6867static void lpt_disable_clkout_dp(struct drm_device *dev)
6868{
6869 struct drm_i915_private *dev_priv = dev->dev_private;
6870 uint32_t reg, tmp;
6871
6872 mutex_lock(&dev_priv->dpio_lock);
6873
6874 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6875 SBI_GEN0 : SBI_DBUFF0;
6876 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6877 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6878 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6879
6880 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6881 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6882 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6883 tmp |= SBI_SSCCTL_PATHALT;
6884 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6885 udelay(32);
6886 }
6887 tmp |= SBI_SSCCTL_DISABLE;
6888 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6889 }
6890
6891 mutex_unlock(&dev_priv->dpio_lock);
6892}
6893
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006894static void lpt_init_pch_refclk(struct drm_device *dev)
6895{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006896 struct intel_encoder *encoder;
6897 bool has_vga = false;
6898
Damien Lespiaub2784e12014-08-05 11:29:37 +01006899 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006900 switch (encoder->type) {
6901 case INTEL_OUTPUT_ANALOG:
6902 has_vga = true;
6903 break;
6904 }
6905 }
6906
Paulo Zanoni47701c32013-07-23 11:19:25 -03006907 if (has_vga)
6908 lpt_enable_clkout_dp(dev, true, true);
6909 else
6910 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006911}
6912
Paulo Zanonidde86e22012-12-01 12:04:25 -02006913/*
6914 * Initialize reference clocks when the driver loads
6915 */
6916void intel_init_pch_refclk(struct drm_device *dev)
6917{
6918 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6919 ironlake_init_pch_refclk(dev);
6920 else if (HAS_PCH_LPT(dev))
6921 lpt_init_pch_refclk(dev);
6922}
6923
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006924static int ironlake_get_refclk(struct drm_crtc *crtc)
6925{
6926 struct drm_device *dev = crtc->dev;
6927 struct drm_i915_private *dev_priv = dev->dev_private;
6928 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006929 int num_connectors = 0;
6930 bool is_lvds = false;
6931
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006932 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006933 switch (encoder->type) {
6934 case INTEL_OUTPUT_LVDS:
6935 is_lvds = true;
6936 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006937 }
6938 num_connectors++;
6939 }
6940
6941 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006942 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006943 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006944 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006945 }
6946
6947 return 120000;
6948}
6949
Daniel Vetter6ff93602013-04-19 11:24:36 +02006950static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006951{
6952 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6954 int pipe = intel_crtc->pipe;
6955 uint32_t val;
6956
Daniel Vetter78114072013-06-13 00:54:57 +02006957 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006958
Daniel Vetter965e0c42013-03-27 00:44:57 +01006959 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006960 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006961 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006962 break;
6963 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006964 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006965 break;
6966 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006967 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006968 break;
6969 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006970 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006971 break;
6972 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006973 /* Case prevented by intel_choose_pipe_bpp_dither. */
6974 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006975 }
6976
Daniel Vetterd8b32242013-04-25 17:54:44 +02006977 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006978 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6979
Daniel Vetter6ff93602013-04-19 11:24:36 +02006980 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006981 val |= PIPECONF_INTERLACED_ILK;
6982 else
6983 val |= PIPECONF_PROGRESSIVE;
6984
Daniel Vetter50f3b012013-03-27 00:44:56 +01006985 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006986 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006987
Paulo Zanonic8203562012-09-12 10:06:29 -03006988 I915_WRITE(PIPECONF(pipe), val);
6989 POSTING_READ(PIPECONF(pipe));
6990}
6991
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006992/*
6993 * Set up the pipe CSC unit.
6994 *
6995 * Currently only full range RGB to limited range RGB conversion
6996 * is supported, but eventually this should handle various
6997 * RGB<->YCbCr scenarios as well.
6998 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006999static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007000{
7001 struct drm_device *dev = crtc->dev;
7002 struct drm_i915_private *dev_priv = dev->dev_private;
7003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7004 int pipe = intel_crtc->pipe;
7005 uint16_t coeff = 0x7800; /* 1.0 */
7006
7007 /*
7008 * TODO: Check what kind of values actually come out of the pipe
7009 * with these coeff/postoff values and adjust to get the best
7010 * accuracy. Perhaps we even need to take the bpc value into
7011 * consideration.
7012 */
7013
Daniel Vetter50f3b012013-03-27 00:44:56 +01007014 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007015 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7016
7017 /*
7018 * GY/GU and RY/RU should be the other way around according
7019 * to BSpec, but reality doesn't agree. Just set them up in
7020 * a way that results in the correct picture.
7021 */
7022 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7023 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7024
7025 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7026 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7027
7028 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7029 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7030
7031 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7032 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7033 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7034
7035 if (INTEL_INFO(dev)->gen > 6) {
7036 uint16_t postoff = 0;
7037
Daniel Vetter50f3b012013-03-27 00:44:56 +01007038 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007039 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007040
7041 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7042 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7043 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7044
7045 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7046 } else {
7047 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7048
Daniel Vetter50f3b012013-03-27 00:44:56 +01007049 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007050 mode |= CSC_BLACK_SCREEN_OFFSET;
7051
7052 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7053 }
7054}
7055
Daniel Vetter6ff93602013-04-19 11:24:36 +02007056static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007057{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007058 struct drm_device *dev = crtc->dev;
7059 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007061 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007062 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007063 uint32_t val;
7064
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007065 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007066
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007067 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007068 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7069
Daniel Vetter6ff93602013-04-19 11:24:36 +02007070 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007071 val |= PIPECONF_INTERLACED_ILK;
7072 else
7073 val |= PIPECONF_PROGRESSIVE;
7074
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007075 I915_WRITE(PIPECONF(cpu_transcoder), val);
7076 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007077
7078 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7079 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007080
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05307081 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007082 val = 0;
7083
7084 switch (intel_crtc->config.pipe_bpp) {
7085 case 18:
7086 val |= PIPEMISC_DITHER_6_BPC;
7087 break;
7088 case 24:
7089 val |= PIPEMISC_DITHER_8_BPC;
7090 break;
7091 case 30:
7092 val |= PIPEMISC_DITHER_10_BPC;
7093 break;
7094 case 36:
7095 val |= PIPEMISC_DITHER_12_BPC;
7096 break;
7097 default:
7098 /* Case prevented by pipe_config_set_bpp. */
7099 BUG();
7100 }
7101
7102 if (intel_crtc->config.dither)
7103 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7104
7105 I915_WRITE(PIPEMISC(pipe), val);
7106 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007107}
7108
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007109static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007110 intel_clock_t *clock,
7111 bool *has_reduced_clock,
7112 intel_clock_t *reduced_clock)
7113{
7114 struct drm_device *dev = crtc->dev;
7115 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007117 int refclk;
7118 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007119 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007120
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007121 is_lvds = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007122
7123 refclk = ironlake_get_refclk(crtc);
7124
7125 /*
7126 * Returns a set of divisors for the desired target clock with the given
7127 * refclk, or FALSE. The returned values represent the clock equation:
7128 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7129 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007130 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007131 ret = dev_priv->display.find_dpll(limit, intel_crtc,
7132 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007133 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007134 if (!ret)
7135 return false;
7136
7137 if (is_lvds && dev_priv->lvds_downclock_avail) {
7138 /*
7139 * Ensure we match the reduced clock's P to the target clock.
7140 * If the clocks don't match, we can't switch the display clock
7141 * by using the FP0/FP1. In such case we will disable the LVDS
7142 * downclock feature.
7143 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007144 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007145 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007146 dev_priv->lvds_downclock,
7147 refclk, clock,
7148 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007149 }
7150
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007151 return true;
7152}
7153
Paulo Zanonid4b19312012-11-29 11:29:32 -02007154int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7155{
7156 /*
7157 * Account for spread spectrum to avoid
7158 * oversubscribing the link. Max center spread
7159 * is 2.5%; use 5% for safety's sake.
7160 */
7161 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007162 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007163}
7164
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007165static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007166{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007167 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007168}
7169
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007170static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007171 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007172 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007173{
7174 struct drm_crtc *crtc = &intel_crtc->base;
7175 struct drm_device *dev = crtc->dev;
7176 struct drm_i915_private *dev_priv = dev->dev_private;
7177 struct intel_encoder *intel_encoder;
7178 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007179 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007180 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007181
7182 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7183 switch (intel_encoder->type) {
7184 case INTEL_OUTPUT_LVDS:
7185 is_lvds = true;
7186 break;
7187 case INTEL_OUTPUT_SDVO:
7188 case INTEL_OUTPUT_HDMI:
7189 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007190 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007191 }
7192
7193 num_connectors++;
7194 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007195
Chris Wilsonc1858122010-12-03 21:35:48 +00007196 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007197 factor = 21;
7198 if (is_lvds) {
7199 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007200 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007201 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007202 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007203 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007204 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007205
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007206 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007207 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007208
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007209 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7210 *fp2 |= FP_CB_TUNE;
7211
Chris Wilson5eddb702010-09-11 13:48:45 +01007212 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007213
Eric Anholta07d6782011-03-30 13:01:08 -07007214 if (is_lvds)
7215 dpll |= DPLLB_MODE_LVDS;
7216 else
7217 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007218
Daniel Vetteref1b4602013-06-01 17:17:04 +02007219 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7220 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007221
7222 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007223 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007224 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007225 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007226
Eric Anholta07d6782011-03-30 13:01:08 -07007227 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007228 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007229 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007230 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007231
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007232 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007233 case 5:
7234 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7235 break;
7236 case 7:
7237 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7238 break;
7239 case 10:
7240 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7241 break;
7242 case 14:
7243 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7244 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007245 }
7246
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007247 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007248 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007249 else
7250 dpll |= PLL_REF_INPUT_DREFCLK;
7251
Daniel Vetter959e16d2013-06-05 13:34:21 +02007252 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007253}
7254
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007255static int ironlake_crtc_mode_set(struct intel_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007256 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007257 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007258{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007259 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007260 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007261 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007262 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007263 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007264 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007265
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007266 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007267
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007268 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7269 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7270
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007271 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007272 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007273 if (!ok && !crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007274 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7275 return -EINVAL;
7276 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007277 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007278 if (!crtc->config.clock_set) {
7279 crtc->config.dpll.n = clock.n;
7280 crtc->config.dpll.m1 = clock.m1;
7281 crtc->config.dpll.m2 = clock.m2;
7282 crtc->config.dpll.p1 = clock.p1;
7283 crtc->config.dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007284 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007285
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007286 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007287 if (crtc->config.has_pch_encoder) {
7288 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007289 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007290 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007291
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007292 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007293 &fp, &reduced_clock,
7294 has_reduced_clock ? &fp2 : NULL);
7295
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007296 crtc->config.dpll_hw_state.dpll = dpll;
7297 crtc->config.dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007298 if (has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007299 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007300 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007301 crtc->config.dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007302
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007303 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007304 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007305 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007306 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007307 return -EINVAL;
7308 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007309 } else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007310 intel_put_shared_dpll(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007311
Jani Nikulad330a952014-01-21 11:24:25 +02007312 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007313 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007314 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007315 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007316
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007317 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007318}
7319
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007320static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7321 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007322{
7323 struct drm_device *dev = crtc->base.dev;
7324 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007325 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007326
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007327 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7328 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7329 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7330 & ~TU_SIZE_MASK;
7331 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7332 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7333 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7334}
7335
7336static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7337 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007338 struct intel_link_m_n *m_n,
7339 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007340{
7341 struct drm_device *dev = crtc->base.dev;
7342 struct drm_i915_private *dev_priv = dev->dev_private;
7343 enum pipe pipe = crtc->pipe;
7344
7345 if (INTEL_INFO(dev)->gen >= 5) {
7346 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7347 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7348 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7349 & ~TU_SIZE_MASK;
7350 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7351 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7352 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007353 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7354 * gen < 8) and if DRRS is supported (to make sure the
7355 * registers are not unnecessarily read).
7356 */
7357 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7358 crtc->config.has_drrs) {
7359 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7360 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7361 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7362 & ~TU_SIZE_MASK;
7363 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7364 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7365 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7366 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007367 } else {
7368 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7369 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7370 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7371 & ~TU_SIZE_MASK;
7372 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7373 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7374 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7375 }
7376}
7377
7378void intel_dp_get_m_n(struct intel_crtc *crtc,
7379 struct intel_crtc_config *pipe_config)
7380{
7381 if (crtc->config.has_pch_encoder)
7382 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7383 else
7384 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007385 &pipe_config->dp_m_n,
7386 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007387}
7388
Daniel Vetter72419202013-04-04 13:28:53 +02007389static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7390 struct intel_crtc_config *pipe_config)
7391{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007392 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007393 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007394}
7395
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007396static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7397 struct intel_crtc_config *pipe_config)
7398{
7399 struct drm_device *dev = crtc->base.dev;
7400 struct drm_i915_private *dev_priv = dev->dev_private;
7401 uint32_t tmp;
7402
7403 tmp = I915_READ(PF_CTL(crtc->pipe));
7404
7405 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007406 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007407 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7408 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007409
7410 /* We currently do not free assignements of panel fitters on
7411 * ivb/hsw (since we don't use the higher upscaling modes which
7412 * differentiates them) so just WARN about this case for now. */
7413 if (IS_GEN7(dev)) {
7414 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7415 PF_PIPE_SEL_IVB(crtc->pipe));
7416 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007417 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007418}
7419
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007420static void ironlake_get_plane_config(struct intel_crtc *crtc,
7421 struct intel_plane_config *plane_config)
7422{
7423 struct drm_device *dev = crtc->base.dev;
7424 struct drm_i915_private *dev_priv = dev->dev_private;
7425 u32 val, base, offset;
7426 int pipe = crtc->pipe, plane = crtc->plane;
7427 int fourcc, pixel_format;
7428 int aligned_height;
7429
Dave Airlie66e514c2014-04-03 07:51:54 +10007430 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7431 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007432 DRM_DEBUG_KMS("failed to alloc fb\n");
7433 return;
7434 }
7435
7436 val = I915_READ(DSPCNTR(plane));
7437
7438 if (INTEL_INFO(dev)->gen >= 4)
7439 if (val & DISPPLANE_TILED)
7440 plane_config->tiled = true;
7441
7442 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7443 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007444 crtc->base.primary->fb->pixel_format = fourcc;
7445 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007446 drm_format_plane_cpp(fourcc, 0) * 8;
7447
7448 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7449 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7450 offset = I915_READ(DSPOFFSET(plane));
7451 } else {
7452 if (plane_config->tiled)
7453 offset = I915_READ(DSPTILEOFF(plane));
7454 else
7455 offset = I915_READ(DSPLINOFF(plane));
7456 }
7457 plane_config->base = base;
7458
7459 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007460 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7461 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007462
7463 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007464 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007465
Dave Airlie66e514c2014-04-03 07:51:54 +10007466 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007467 plane_config->tiled);
7468
Fabian Frederick1267a262014-07-01 20:39:41 +02007469 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7470 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007471
7472 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007473 pipe, plane, crtc->base.primary->fb->width,
7474 crtc->base.primary->fb->height,
7475 crtc->base.primary->fb->bits_per_pixel, base,
7476 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007477 plane_config->size);
7478}
7479
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007480static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7481 struct intel_crtc_config *pipe_config)
7482{
7483 struct drm_device *dev = crtc->base.dev;
7484 struct drm_i915_private *dev_priv = dev->dev_private;
7485 uint32_t tmp;
7486
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007487 if (!intel_display_power_is_enabled(dev_priv,
7488 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007489 return false;
7490
Daniel Vettere143a212013-07-04 12:01:15 +02007491 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007492 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007493
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007494 tmp = I915_READ(PIPECONF(crtc->pipe));
7495 if (!(tmp & PIPECONF_ENABLE))
7496 return false;
7497
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007498 switch (tmp & PIPECONF_BPC_MASK) {
7499 case PIPECONF_6BPC:
7500 pipe_config->pipe_bpp = 18;
7501 break;
7502 case PIPECONF_8BPC:
7503 pipe_config->pipe_bpp = 24;
7504 break;
7505 case PIPECONF_10BPC:
7506 pipe_config->pipe_bpp = 30;
7507 break;
7508 case PIPECONF_12BPC:
7509 pipe_config->pipe_bpp = 36;
7510 break;
7511 default:
7512 break;
7513 }
7514
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007515 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7516 pipe_config->limited_color_range = true;
7517
Daniel Vetterab9412b2013-05-03 11:49:46 +02007518 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007519 struct intel_shared_dpll *pll;
7520
Daniel Vetter88adfff2013-03-28 10:42:01 +01007521 pipe_config->has_pch_encoder = true;
7522
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007523 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7524 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7525 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007526
7527 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007528
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007529 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007530 pipe_config->shared_dpll =
7531 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007532 } else {
7533 tmp = I915_READ(PCH_DPLL_SEL);
7534 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7535 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7536 else
7537 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7538 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007539
7540 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7541
7542 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7543 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007544
7545 tmp = pipe_config->dpll_hw_state.dpll;
7546 pipe_config->pixel_multiplier =
7547 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7548 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007549
7550 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007551 } else {
7552 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007553 }
7554
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007555 intel_get_pipe_timings(crtc, pipe_config);
7556
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007557 ironlake_get_pfit_config(crtc, pipe_config);
7558
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007559 return true;
7560}
7561
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007562static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7563{
7564 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007565 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007566
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007567 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007568 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007569 pipe_name(crtc->pipe));
7570
7571 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007572 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7573 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7574 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007575 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7576 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7577 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007578 if (IS_HASWELL(dev))
7579 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7580 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007581 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7582 "PCH PWM1 enabled\n");
7583 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7584 "Utility pin enabled\n");
7585 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7586
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007587 /*
7588 * In theory we can still leave IRQs enabled, as long as only the HPD
7589 * interrupts remain enabled. We used to check for that, but since it's
7590 * gen-specific and since we only disable LCPLL after we fully disable
7591 * the interrupts, the check below should be enough.
7592 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007593 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007594}
7595
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007596static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7597{
7598 struct drm_device *dev = dev_priv->dev;
7599
7600 if (IS_HASWELL(dev))
7601 return I915_READ(D_COMP_HSW);
7602 else
7603 return I915_READ(D_COMP_BDW);
7604}
7605
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007606static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7607{
7608 struct drm_device *dev = dev_priv->dev;
7609
7610 if (IS_HASWELL(dev)) {
7611 mutex_lock(&dev_priv->rps.hw_lock);
7612 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7613 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007614 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007615 mutex_unlock(&dev_priv->rps.hw_lock);
7616 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007617 I915_WRITE(D_COMP_BDW, val);
7618 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007619 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007620}
7621
7622/*
7623 * This function implements pieces of two sequences from BSpec:
7624 * - Sequence for display software to disable LCPLL
7625 * - Sequence for display software to allow package C8+
7626 * The steps implemented here are just the steps that actually touch the LCPLL
7627 * register. Callers should take care of disabling all the display engine
7628 * functions, doing the mode unset, fixing interrupts, etc.
7629 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007630static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7631 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007632{
7633 uint32_t val;
7634
7635 assert_can_disable_lcpll(dev_priv);
7636
7637 val = I915_READ(LCPLL_CTL);
7638
7639 if (switch_to_fclk) {
7640 val |= LCPLL_CD_SOURCE_FCLK;
7641 I915_WRITE(LCPLL_CTL, val);
7642
7643 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7644 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7645 DRM_ERROR("Switching to FCLK failed\n");
7646
7647 val = I915_READ(LCPLL_CTL);
7648 }
7649
7650 val |= LCPLL_PLL_DISABLE;
7651 I915_WRITE(LCPLL_CTL, val);
7652 POSTING_READ(LCPLL_CTL);
7653
7654 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7655 DRM_ERROR("LCPLL still locked\n");
7656
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007657 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007658 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007659 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007660 ndelay(100);
7661
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007662 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7663 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007664 DRM_ERROR("D_COMP RCOMP still in progress\n");
7665
7666 if (allow_power_down) {
7667 val = I915_READ(LCPLL_CTL);
7668 val |= LCPLL_POWER_DOWN_ALLOW;
7669 I915_WRITE(LCPLL_CTL, val);
7670 POSTING_READ(LCPLL_CTL);
7671 }
7672}
7673
7674/*
7675 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7676 * source.
7677 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007678static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007679{
7680 uint32_t val;
7681
7682 val = I915_READ(LCPLL_CTL);
7683
7684 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7685 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7686 return;
7687
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007688 /*
7689 * Make sure we're not on PC8 state before disabling PC8, otherwise
7690 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7691 *
7692 * The other problem is that hsw_restore_lcpll() is called as part of
7693 * the runtime PM resume sequence, so we can't just call
7694 * gen6_gt_force_wake_get() because that function calls
7695 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7696 * while we are on the resume sequence. So to solve this problem we have
7697 * to call special forcewake code that doesn't touch runtime PM and
7698 * doesn't enable the forcewake delayed work.
7699 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007700 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007701 if (dev_priv->uncore.forcewake_count++ == 0)
7702 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007703 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007704
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007705 if (val & LCPLL_POWER_DOWN_ALLOW) {
7706 val &= ~LCPLL_POWER_DOWN_ALLOW;
7707 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007708 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007709 }
7710
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007711 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007712 val |= D_COMP_COMP_FORCE;
7713 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007714 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007715
7716 val = I915_READ(LCPLL_CTL);
7717 val &= ~LCPLL_PLL_DISABLE;
7718 I915_WRITE(LCPLL_CTL, val);
7719
7720 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7721 DRM_ERROR("LCPLL not locked yet\n");
7722
7723 if (val & LCPLL_CD_SOURCE_FCLK) {
7724 val = I915_READ(LCPLL_CTL);
7725 val &= ~LCPLL_CD_SOURCE_FCLK;
7726 I915_WRITE(LCPLL_CTL, val);
7727
7728 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7729 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7730 DRM_ERROR("Switching back to LCPLL failed\n");
7731 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007732
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007733 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007734 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007735 if (--dev_priv->uncore.forcewake_count == 0)
7736 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007737 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007738}
7739
Paulo Zanoni765dab672014-03-07 20:08:18 -03007740/*
7741 * Package states C8 and deeper are really deep PC states that can only be
7742 * reached when all the devices on the system allow it, so even if the graphics
7743 * device allows PC8+, it doesn't mean the system will actually get to these
7744 * states. Our driver only allows PC8+ when going into runtime PM.
7745 *
7746 * The requirements for PC8+ are that all the outputs are disabled, the power
7747 * well is disabled and most interrupts are disabled, and these are also
7748 * requirements for runtime PM. When these conditions are met, we manually do
7749 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7750 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7751 * hang the machine.
7752 *
7753 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7754 * the state of some registers, so when we come back from PC8+ we need to
7755 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7756 * need to take care of the registers kept by RC6. Notice that this happens even
7757 * if we don't put the device in PCI D3 state (which is what currently happens
7758 * because of the runtime PM support).
7759 *
7760 * For more, read "Display Sequences for Package C8" on the hardware
7761 * documentation.
7762 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007763void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007764{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007765 struct drm_device *dev = dev_priv->dev;
7766 uint32_t val;
7767
Paulo Zanonic67a4702013-08-19 13:18:09 -03007768 DRM_DEBUG_KMS("Enabling package C8+\n");
7769
Paulo Zanonic67a4702013-08-19 13:18:09 -03007770 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7771 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7772 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7773 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7774 }
7775
7776 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007777 hsw_disable_lcpll(dev_priv, true, true);
7778}
7779
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007780void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007781{
7782 struct drm_device *dev = dev_priv->dev;
7783 uint32_t val;
7784
Paulo Zanonic67a4702013-08-19 13:18:09 -03007785 DRM_DEBUG_KMS("Disabling package C8+\n");
7786
7787 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007788 lpt_init_pch_refclk(dev);
7789
7790 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7791 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7792 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7793 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7794 }
7795
7796 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007797}
7798
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007799static void snb_modeset_global_resources(struct drm_device *dev)
7800{
7801 modeset_update_crtc_power_domains(dev);
7802}
7803
Imre Deak4f074122013-10-16 17:25:51 +03007804static void haswell_modeset_global_resources(struct drm_device *dev)
7805{
Paulo Zanonida723562013-12-19 11:54:51 -02007806 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007807}
7808
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007809static int haswell_crtc_mode_set(struct intel_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007810 int x, int y,
7811 struct drm_framebuffer *fb)
7812{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007813 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007814 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007815
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007816 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007817
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007818 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007819}
7820
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007821static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7822 enum port port,
7823 struct intel_crtc_config *pipe_config)
7824{
7825 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7826
7827 switch (pipe_config->ddi_pll_sel) {
7828 case PORT_CLK_SEL_WRPLL1:
7829 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7830 break;
7831 case PORT_CLK_SEL_WRPLL2:
7832 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7833 break;
7834 }
7835}
7836
Daniel Vetter26804af2014-06-25 22:01:55 +03007837static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7838 struct intel_crtc_config *pipe_config)
7839{
7840 struct drm_device *dev = crtc->base.dev;
7841 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007842 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007843 enum port port;
7844 uint32_t tmp;
7845
7846 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7847
7848 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7849
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007850 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007851
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007852 if (pipe_config->shared_dpll >= 0) {
7853 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7854
7855 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7856 &pipe_config->dpll_hw_state));
7857 }
7858
Daniel Vetter26804af2014-06-25 22:01:55 +03007859 /*
7860 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7861 * DDI E. So just check whether this pipe is wired to DDI E and whether
7862 * the PCH transcoder is on.
7863 */
Damien Lespiauca370452013-12-03 13:56:24 +00007864 if (INTEL_INFO(dev)->gen < 9 &&
7865 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007866 pipe_config->has_pch_encoder = true;
7867
7868 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7869 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7870 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7871
7872 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7873 }
7874}
7875
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007876static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7877 struct intel_crtc_config *pipe_config)
7878{
7879 struct drm_device *dev = crtc->base.dev;
7880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007881 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007882 uint32_t tmp;
7883
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007884 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007885 POWER_DOMAIN_PIPE(crtc->pipe)))
7886 return false;
7887
Daniel Vettere143a212013-07-04 12:01:15 +02007888 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007889 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7890
Daniel Vettereccb1402013-05-22 00:50:22 +02007891 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7892 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7893 enum pipe trans_edp_pipe;
7894 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7895 default:
7896 WARN(1, "unknown pipe linked to edp transcoder\n");
7897 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7898 case TRANS_DDI_EDP_INPUT_A_ON:
7899 trans_edp_pipe = PIPE_A;
7900 break;
7901 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7902 trans_edp_pipe = PIPE_B;
7903 break;
7904 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7905 trans_edp_pipe = PIPE_C;
7906 break;
7907 }
7908
7909 if (trans_edp_pipe == crtc->pipe)
7910 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7911 }
7912
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007913 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007914 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007915 return false;
7916
Daniel Vettereccb1402013-05-22 00:50:22 +02007917 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007918 if (!(tmp & PIPECONF_ENABLE))
7919 return false;
7920
Daniel Vetter26804af2014-06-25 22:01:55 +03007921 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007922
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007923 intel_get_pipe_timings(crtc, pipe_config);
7924
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007925 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007926 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007927 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007928
Jesse Barnese59150d2014-01-07 13:30:45 -08007929 if (IS_HASWELL(dev))
7930 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7931 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007932
Clint Taylorebb69c92014-09-30 10:30:22 -07007933 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
7934 pipe_config->pixel_multiplier =
7935 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
7936 } else {
7937 pipe_config->pixel_multiplier = 1;
7938 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007939
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007940 return true;
7941}
7942
Jani Nikula1a915102013-10-16 12:34:48 +03007943static struct {
7944 int clock;
7945 u32 config;
7946} hdmi_audio_clock[] = {
7947 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7948 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7949 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7950 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7951 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7952 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7953 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7954 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7955 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7956 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7957};
7958
7959/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7960static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7961{
7962 int i;
7963
7964 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7965 if (mode->clock == hdmi_audio_clock[i].clock)
7966 break;
7967 }
7968
7969 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7970 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7971 i = 1;
7972 }
7973
7974 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7975 hdmi_audio_clock[i].clock,
7976 hdmi_audio_clock[i].config);
7977
7978 return hdmi_audio_clock[i].config;
7979}
7980
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007981static bool intel_eld_uptodate(struct drm_connector *connector,
7982 int reg_eldv, uint32_t bits_eldv,
7983 int reg_elda, uint32_t bits_elda,
7984 int reg_edid)
7985{
7986 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7987 uint8_t *eld = connector->eld;
7988 uint32_t i;
7989
7990 i = I915_READ(reg_eldv);
7991 i &= bits_eldv;
7992
7993 if (!eld[0])
7994 return !i;
7995
7996 if (!i)
7997 return false;
7998
7999 i = I915_READ(reg_elda);
8000 i &= ~bits_elda;
8001 I915_WRITE(reg_elda, i);
8002
8003 for (i = 0; i < eld[2]; i++)
8004 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
8005 return false;
8006
8007 return true;
8008}
8009
Wu Fengguange0dac652011-09-05 14:25:34 +08008010static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008011 struct drm_crtc *crtc,
8012 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008013{
8014 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8015 uint8_t *eld = connector->eld;
8016 uint32_t eldv;
8017 uint32_t len;
8018 uint32_t i;
8019
8020 i = I915_READ(G4X_AUD_VID_DID);
8021
8022 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
8023 eldv = G4X_ELDV_DEVCL_DEVBLC;
8024 else
8025 eldv = G4X_ELDV_DEVCTG;
8026
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008027 if (intel_eld_uptodate(connector,
8028 G4X_AUD_CNTL_ST, eldv,
8029 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
8030 G4X_HDMIW_HDMIEDID))
8031 return;
8032
Wu Fengguange0dac652011-09-05 14:25:34 +08008033 i = I915_READ(G4X_AUD_CNTL_ST);
8034 i &= ~(eldv | G4X_ELD_ADDR);
8035 len = (i >> 9) & 0x1f; /* ELD buffer size */
8036 I915_WRITE(G4X_AUD_CNTL_ST, i);
8037
8038 if (!eld[0])
8039 return;
8040
8041 len = min_t(uint8_t, eld[2], len);
8042 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8043 for (i = 0; i < len; i++)
8044 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8045
8046 i = I915_READ(G4X_AUD_CNTL_ST);
8047 i |= eldv;
8048 I915_WRITE(G4X_AUD_CNTL_ST, i);
8049}
8050
Wang Xingchao83358c852012-08-16 22:43:37 +08008051static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008052 struct drm_crtc *crtc,
8053 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008054{
8055 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08008057 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008058 uint32_t eldv;
8059 uint32_t i;
8060 int len;
8061 int pipe = to_intel_crtc(crtc)->pipe;
8062 int tmp;
8063
8064 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8065 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8066 int aud_config = HSW_AUD_CFG(pipe);
8067 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8068
Wang Xingchao83358c852012-08-16 22:43:37 +08008069 /* Audio output enable */
8070 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8071 tmp = I915_READ(aud_cntrl_st2);
8072 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8073 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008074 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008075
Daniel Vetterc7905792014-04-16 16:56:09 +02008076 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008077
8078 /* Set ELD valid state */
8079 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008080 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008081 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8082 I915_WRITE(aud_cntrl_st2, tmp);
8083 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008084 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008085
8086 /* Enable HDMI mode */
8087 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008088 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008089 /* clear N_programing_enable and N_value_index */
8090 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8091 I915_WRITE(aud_config, tmp);
8092
8093 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8094
8095 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8096
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008097 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Wang Xingchao83358c852012-08-16 22:43:37 +08008098 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8099 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8100 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008101 } else {
8102 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8103 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008104
8105 if (intel_eld_uptodate(connector,
8106 aud_cntrl_st2, eldv,
8107 aud_cntl_st, IBX_ELD_ADDRESS,
8108 hdmiw_hdmiedid))
8109 return;
8110
8111 i = I915_READ(aud_cntrl_st2);
8112 i &= ~eldv;
8113 I915_WRITE(aud_cntrl_st2, i);
8114
8115 if (!eld[0])
8116 return;
8117
8118 i = I915_READ(aud_cntl_st);
8119 i &= ~IBX_ELD_ADDRESS;
8120 I915_WRITE(aud_cntl_st, i);
8121 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8122 DRM_DEBUG_DRIVER("port num:%d\n", i);
8123
8124 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8125 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8126 for (i = 0; i < len; i++)
8127 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8128
8129 i = I915_READ(aud_cntrl_st2);
8130 i |= eldv;
8131 I915_WRITE(aud_cntrl_st2, i);
8132
8133}
8134
Wu Fengguange0dac652011-09-05 14:25:34 +08008135static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008136 struct drm_crtc *crtc,
8137 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008138{
8139 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +08008141 uint8_t *eld = connector->eld;
8142 uint32_t eldv;
8143 uint32_t i;
8144 int len;
8145 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008146 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008147 int aud_cntl_st;
8148 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008149 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008150
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008151 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008152 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8153 aud_config = IBX_AUD_CFG(pipe);
8154 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008155 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008156 } else if (IS_VALLEYVIEW(connector->dev)) {
8157 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8158 aud_config = VLV_AUD_CFG(pipe);
8159 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8160 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008161 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008162 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8163 aud_config = CPT_AUD_CFG(pipe);
8164 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008165 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008166 }
8167
Wang Xingchao9b138a82012-08-09 16:52:18 +08008168 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008169
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008170 if (IS_VALLEYVIEW(connector->dev)) {
8171 struct intel_encoder *intel_encoder;
8172 struct intel_digital_port *intel_dig_port;
8173
8174 intel_encoder = intel_attached_encoder(connector);
8175 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8176 i = intel_dig_port->port;
8177 } else {
8178 i = I915_READ(aud_cntl_st);
8179 i = (i >> 29) & DIP_PORT_SEL_MASK;
8180 /* DIP_Port_Select, 0x1 = PortB */
8181 }
8182
Wu Fengguange0dac652011-09-05 14:25:34 +08008183 if (!i) {
8184 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8185 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008186 eldv = IBX_ELD_VALIDB;
8187 eldv |= IBX_ELD_VALIDB << 4;
8188 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008189 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008190 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008191 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008192 }
8193
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008194 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008195 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8196 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008197 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008198 } else {
8199 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8200 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008201
8202 if (intel_eld_uptodate(connector,
8203 aud_cntrl_st2, eldv,
8204 aud_cntl_st, IBX_ELD_ADDRESS,
8205 hdmiw_hdmiedid))
8206 return;
8207
Wu Fengguange0dac652011-09-05 14:25:34 +08008208 i = I915_READ(aud_cntrl_st2);
8209 i &= ~eldv;
8210 I915_WRITE(aud_cntrl_st2, i);
8211
8212 if (!eld[0])
8213 return;
8214
Wu Fengguange0dac652011-09-05 14:25:34 +08008215 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008216 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008217 I915_WRITE(aud_cntl_st, i);
8218
8219 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8220 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8221 for (i = 0; i < len; i++)
8222 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8223
8224 i = I915_READ(aud_cntrl_st2);
8225 i |= eldv;
8226 I915_WRITE(aud_cntrl_st2, i);
8227}
8228
8229void intel_write_eld(struct drm_encoder *encoder,
8230 struct drm_display_mode *mode)
8231{
8232 struct drm_crtc *crtc = encoder->crtc;
8233 struct drm_connector *connector;
8234 struct drm_device *dev = encoder->dev;
8235 struct drm_i915_private *dev_priv = dev->dev_private;
8236
8237 connector = drm_select_eld(encoder, mode);
8238 if (!connector)
8239 return;
8240
8241 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8242 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008243 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008244 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008245 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008246
8247 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8248
8249 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008250 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008251}
8252
Chris Wilson560b85b2010-08-07 11:01:38 +01008253static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8254{
8255 struct drm_device *dev = crtc->dev;
8256 struct drm_i915_private *dev_priv = dev->dev_private;
8257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008258 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008259
Ville Syrjälädc41c152014-08-13 11:57:05 +03008260 if (base) {
8261 unsigned int width = intel_crtc->cursor_width;
8262 unsigned int height = intel_crtc->cursor_height;
8263 unsigned int stride = roundup_pow_of_two(width) * 4;
8264
8265 switch (stride) {
8266 default:
8267 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8268 width, stride);
8269 stride = 256;
8270 /* fallthrough */
8271 case 256:
8272 case 512:
8273 case 1024:
8274 case 2048:
8275 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008276 }
8277
Ville Syrjälädc41c152014-08-13 11:57:05 +03008278 cntl |= CURSOR_ENABLE |
8279 CURSOR_GAMMA_ENABLE |
8280 CURSOR_FORMAT_ARGB |
8281 CURSOR_STRIDE(stride);
8282
8283 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008284 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008285
Ville Syrjälädc41c152014-08-13 11:57:05 +03008286 if (intel_crtc->cursor_cntl != 0 &&
8287 (intel_crtc->cursor_base != base ||
8288 intel_crtc->cursor_size != size ||
8289 intel_crtc->cursor_cntl != cntl)) {
8290 /* On these chipsets we can only modify the base/size/stride
8291 * whilst the cursor is disabled.
8292 */
8293 I915_WRITE(_CURACNTR, 0);
8294 POSTING_READ(_CURACNTR);
8295 intel_crtc->cursor_cntl = 0;
8296 }
8297
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008298 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008299 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008300 intel_crtc->cursor_base = base;
8301 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008302
8303 if (intel_crtc->cursor_size != size) {
8304 I915_WRITE(CURSIZE, size);
8305 intel_crtc->cursor_size = size;
8306 }
8307
Chris Wilson4b0e3332014-05-30 16:35:26 +03008308 if (intel_crtc->cursor_cntl != cntl) {
8309 I915_WRITE(_CURACNTR, cntl);
8310 POSTING_READ(_CURACNTR);
8311 intel_crtc->cursor_cntl = cntl;
8312 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008313}
8314
8315static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8316{
8317 struct drm_device *dev = crtc->dev;
8318 struct drm_i915_private *dev_priv = dev->dev_private;
8319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8320 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008321 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008322
Chris Wilson4b0e3332014-05-30 16:35:26 +03008323 cntl = 0;
8324 if (base) {
8325 cntl = MCURSOR_GAMMA_ENABLE;
8326 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308327 case 64:
8328 cntl |= CURSOR_MODE_64_ARGB_AX;
8329 break;
8330 case 128:
8331 cntl |= CURSOR_MODE_128_ARGB_AX;
8332 break;
8333 case 256:
8334 cntl |= CURSOR_MODE_256_ARGB_AX;
8335 break;
8336 default:
8337 WARN_ON(1);
8338 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008339 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008340 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008341
8342 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8343 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008344 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008345
8346 if (intel_crtc->cursor_cntl != cntl) {
8347 I915_WRITE(CURCNTR(pipe), cntl);
8348 POSTING_READ(CURCNTR(pipe));
8349 intel_crtc->cursor_cntl = cntl;
8350 }
8351
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008352 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008353 I915_WRITE(CURBASE(pipe), base);
8354 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008355
8356 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008357}
8358
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008359/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008360static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8361 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008362{
8363 struct drm_device *dev = crtc->dev;
8364 struct drm_i915_private *dev_priv = dev->dev_private;
8365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8366 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008367 int x = crtc->cursor_x;
8368 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008369 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008370
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008371 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008372 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008373
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008374 if (x >= intel_crtc->config.pipe_src_w)
8375 base = 0;
8376
8377 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008378 base = 0;
8379
8380 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008381 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008382 base = 0;
8383
8384 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8385 x = -x;
8386 }
8387 pos |= x << CURSOR_X_SHIFT;
8388
8389 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008390 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008391 base = 0;
8392
8393 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8394 y = -y;
8395 }
8396 pos |= y << CURSOR_Y_SHIFT;
8397
Chris Wilson4b0e3332014-05-30 16:35:26 +03008398 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008399 return;
8400
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008401 I915_WRITE(CURPOS(pipe), pos);
8402
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008403 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008404 i845_update_cursor(crtc, base);
8405 else
8406 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008407}
8408
Ville Syrjälädc41c152014-08-13 11:57:05 +03008409static bool cursor_size_ok(struct drm_device *dev,
8410 uint32_t width, uint32_t height)
8411{
8412 if (width == 0 || height == 0)
8413 return false;
8414
8415 /*
8416 * 845g/865g are special in that they are only limited by
8417 * the width of their cursors, the height is arbitrary up to
8418 * the precision of the register. Everything else requires
8419 * square cursors, limited to a few power-of-two sizes.
8420 */
8421 if (IS_845G(dev) || IS_I865G(dev)) {
8422 if ((width & 63) != 0)
8423 return false;
8424
8425 if (width > (IS_845G(dev) ? 64 : 512))
8426 return false;
8427
8428 if (height > 1023)
8429 return false;
8430 } else {
8431 switch (width | height) {
8432 case 256:
8433 case 128:
8434 if (IS_GEN2(dev))
8435 return false;
8436 case 64:
8437 break;
8438 default:
8439 return false;
8440 }
8441 }
8442
8443 return true;
8444}
8445
Matt Ropere3287952014-06-10 08:28:12 -07008446static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8447 struct drm_i915_gem_object *obj,
8448 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008449{
8450 struct drm_device *dev = crtc->dev;
8451 struct drm_i915_private *dev_priv = dev->dev_private;
8452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008453 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008454 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008455 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008456 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008457
Jesse Barnes79e53942008-11-07 14:24:08 -08008458 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008459 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008460 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008461 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008462 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008463 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008464 }
8465
Dave Airlie71acb5e2008-12-30 20:31:46 +10008466 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008467 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008468 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008469 unsigned alignment;
8470
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008471 /*
8472 * Global gtt pte registers are special registers which actually
8473 * forward writes to a chunk of system memory. Which means that
8474 * there is no risk that the register values disappear as soon
8475 * as we call intel_runtime_pm_put(), so it is correct to wrap
8476 * only the pin/unpin/fence and not more.
8477 */
8478 intel_runtime_pm_get(dev_priv);
8479
Chris Wilson693db182013-03-05 14:52:39 +00008480 /* Note that the w/a also requires 2 PTE of padding following
8481 * the bo. We currently fill all unused PTE with the shadow
8482 * page and so we should always have valid PTE following the
8483 * cursor preventing the VT-d warning.
8484 */
8485 alignment = 0;
8486 if (need_vtd_wa(dev))
8487 alignment = 64*1024;
8488
8489 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008490 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008491 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008492 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008493 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008494 }
8495
Chris Wilsond9e86c02010-11-10 16:40:20 +00008496 ret = i915_gem_object_put_fence(obj);
8497 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008498 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008499 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008500 goto fail_unpin;
8501 }
8502
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008503 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008504
8505 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008506 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008507 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008508 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008509 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008510 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008511 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008512 }
Chris Wilson00731152014-05-21 12:42:56 +01008513 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008514 }
8515
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008516 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008517 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008518 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008519 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008520 }
Jesse Barnes80824002009-09-10 15:28:06 -07008521
Daniel Vettera071fa02014-06-18 23:28:09 +02008522 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8523 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008524 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008525
Chris Wilson64f962e2014-03-26 12:38:15 +00008526 old_width = intel_crtc->cursor_width;
8527
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008528 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008529 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008530 intel_crtc->cursor_width = width;
8531 intel_crtc->cursor_height = height;
8532
Chris Wilson64f962e2014-03-26 12:38:15 +00008533 if (intel_crtc->active) {
8534 if (old_width != width)
8535 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008536 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008537 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008538
Daniel Vetterf99d7062014-06-19 16:01:59 +02008539 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8540
Jesse Barnes79e53942008-11-07 14:24:08 -08008541 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008542fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008543 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008544fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008545 mutex_unlock(&dev->struct_mutex);
8546 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008547}
8548
Jesse Barnes79e53942008-11-07 14:24:08 -08008549static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008550 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008551{
James Simmons72034252010-08-03 01:33:19 +01008552 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008554
James Simmons72034252010-08-03 01:33:19 +01008555 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008556 intel_crtc->lut_r[i] = red[i] >> 8;
8557 intel_crtc->lut_g[i] = green[i] >> 8;
8558 intel_crtc->lut_b[i] = blue[i] >> 8;
8559 }
8560
8561 intel_crtc_load_lut(crtc);
8562}
8563
Jesse Barnes79e53942008-11-07 14:24:08 -08008564/* VESA 640x480x72Hz mode to set on the pipe */
8565static struct drm_display_mode load_detect_mode = {
8566 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8567 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8568};
8569
Daniel Vettera8bb6812014-02-10 18:00:39 +01008570struct drm_framebuffer *
8571__intel_framebuffer_create(struct drm_device *dev,
8572 struct drm_mode_fb_cmd2 *mode_cmd,
8573 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008574{
8575 struct intel_framebuffer *intel_fb;
8576 int ret;
8577
8578 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8579 if (!intel_fb) {
8580 drm_gem_object_unreference_unlocked(&obj->base);
8581 return ERR_PTR(-ENOMEM);
8582 }
8583
8584 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008585 if (ret)
8586 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008587
8588 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008589err:
8590 drm_gem_object_unreference_unlocked(&obj->base);
8591 kfree(intel_fb);
8592
8593 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008594}
8595
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008596static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008597intel_framebuffer_create(struct drm_device *dev,
8598 struct drm_mode_fb_cmd2 *mode_cmd,
8599 struct drm_i915_gem_object *obj)
8600{
8601 struct drm_framebuffer *fb;
8602 int ret;
8603
8604 ret = i915_mutex_lock_interruptible(dev);
8605 if (ret)
8606 return ERR_PTR(ret);
8607 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8608 mutex_unlock(&dev->struct_mutex);
8609
8610 return fb;
8611}
8612
Chris Wilsond2dff872011-04-19 08:36:26 +01008613static u32
8614intel_framebuffer_pitch_for_width(int width, int bpp)
8615{
8616 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8617 return ALIGN(pitch, 64);
8618}
8619
8620static u32
8621intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8622{
8623 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008624 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008625}
8626
8627static struct drm_framebuffer *
8628intel_framebuffer_create_for_mode(struct drm_device *dev,
8629 struct drm_display_mode *mode,
8630 int depth, int bpp)
8631{
8632 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008633 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008634
8635 obj = i915_gem_alloc_object(dev,
8636 intel_framebuffer_size_for_mode(mode, bpp));
8637 if (obj == NULL)
8638 return ERR_PTR(-ENOMEM);
8639
8640 mode_cmd.width = mode->hdisplay;
8641 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008642 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8643 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008644 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008645
8646 return intel_framebuffer_create(dev, &mode_cmd, obj);
8647}
8648
8649static struct drm_framebuffer *
8650mode_fits_in_fbdev(struct drm_device *dev,
8651 struct drm_display_mode *mode)
8652{
Daniel Vetter4520f532013-10-09 09:18:51 +02008653#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008654 struct drm_i915_private *dev_priv = dev->dev_private;
8655 struct drm_i915_gem_object *obj;
8656 struct drm_framebuffer *fb;
8657
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008658 if (!dev_priv->fbdev)
8659 return NULL;
8660
8661 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008662 return NULL;
8663
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008664 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008665 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008666
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008667 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008668 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8669 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008670 return NULL;
8671
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008672 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008673 return NULL;
8674
8675 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008676#else
8677 return NULL;
8678#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008679}
8680
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008681bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008682 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008683 struct intel_load_detect_pipe *old,
8684 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008685{
8686 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008687 struct intel_encoder *intel_encoder =
8688 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008689 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008690 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 struct drm_crtc *crtc = NULL;
8692 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008693 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008694 struct drm_mode_config *config = &dev->mode_config;
8695 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008696
Chris Wilsond2dff872011-04-19 08:36:26 +01008697 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008698 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008699 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008700
Rob Clark51fd3712013-11-19 12:10:12 -05008701retry:
8702 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8703 if (ret)
8704 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008705
Jesse Barnes79e53942008-11-07 14:24:08 -08008706 /*
8707 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008708 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008709 * - if the connector already has an assigned crtc, use it (but make
8710 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008711 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008712 * - try to find the first unused crtc that can drive this connector,
8713 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 */
8715
8716 /* See if we already have a CRTC for this connector */
8717 if (encoder->crtc) {
8718 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008719
Rob Clark51fd3712013-11-19 12:10:12 -05008720 ret = drm_modeset_lock(&crtc->mutex, ctx);
8721 if (ret)
8722 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008723
Daniel Vetter24218aa2012-08-12 19:27:11 +02008724 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008725 old->load_detect_temp = false;
8726
8727 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008728 if (connector->dpms != DRM_MODE_DPMS_ON)
8729 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008730
Chris Wilson71731882011-04-19 23:10:58 +01008731 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 }
8733
8734 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008735 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008736 i++;
8737 if (!(encoder->possible_crtcs & (1 << i)))
8738 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008739 if (possible_crtc->enabled)
8740 continue;
8741 /* This can occur when applying the pipe A quirk on resume. */
8742 if (to_intel_crtc(possible_crtc)->new_enabled)
8743 continue;
8744
8745 crtc = possible_crtc;
8746 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008747 }
8748
8749 /*
8750 * If we didn't find an unused CRTC, don't use any.
8751 */
8752 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008753 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008754 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008755 }
8756
Rob Clark51fd3712013-11-19 12:10:12 -05008757 ret = drm_modeset_lock(&crtc->mutex, ctx);
8758 if (ret)
8759 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008760 intel_encoder->new_crtc = to_intel_crtc(crtc);
8761 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008762
8763 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008764 intel_crtc->new_enabled = true;
8765 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008766 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008767 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008768 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769
Chris Wilson64927112011-04-20 07:25:26 +01008770 if (!mode)
8771 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008772
Chris Wilsond2dff872011-04-19 08:36:26 +01008773 /* We need a framebuffer large enough to accommodate all accesses
8774 * that the plane may generate whilst we perform load detection.
8775 * We can not rely on the fbcon either being present (we get called
8776 * during its initialisation to detect all boot displays, or it may
8777 * not even exist) or that it is large enough to satisfy the
8778 * requested mode.
8779 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008780 fb = mode_fits_in_fbdev(dev, mode);
8781 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008782 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008783 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8784 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008785 } else
8786 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008787 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008788 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008789 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008790 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008791
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008792 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008793 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008794 if (old->release_fb)
8795 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008796 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 }
Chris Wilson71731882011-04-19 23:10:58 +01008798
Jesse Barnes79e53942008-11-07 14:24:08 -08008799 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008800 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008801 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008802
8803 fail:
8804 intel_crtc->new_enabled = crtc->enabled;
8805 if (intel_crtc->new_enabled)
8806 intel_crtc->new_config = &intel_crtc->config;
8807 else
8808 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008809fail_unlock:
8810 if (ret == -EDEADLK) {
8811 drm_modeset_backoff(ctx);
8812 goto retry;
8813 }
8814
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008815 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816}
8817
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008818void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008819 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008820{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008821 struct intel_encoder *intel_encoder =
8822 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008823 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008824 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008826
Chris Wilsond2dff872011-04-19 08:36:26 +01008827 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008828 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008829 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008830
Chris Wilson8261b192011-04-19 23:18:09 +01008831 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008832 to_intel_connector(connector)->new_encoder = NULL;
8833 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008834 intel_crtc->new_enabled = false;
8835 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008836 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008837
Daniel Vetter36206362012-12-10 20:42:17 +01008838 if (old->release_fb) {
8839 drm_framebuffer_unregister_private(old->release_fb);
8840 drm_framebuffer_unreference(old->release_fb);
8841 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008842
Chris Wilson0622a532011-04-21 09:32:11 +01008843 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008844 }
8845
Eric Anholtc751ce42010-03-25 11:48:48 -07008846 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008847 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8848 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008849}
8850
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008851static int i9xx_pll_refclk(struct drm_device *dev,
8852 const struct intel_crtc_config *pipe_config)
8853{
8854 struct drm_i915_private *dev_priv = dev->dev_private;
8855 u32 dpll = pipe_config->dpll_hw_state.dpll;
8856
8857 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008858 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008859 else if (HAS_PCH_SPLIT(dev))
8860 return 120000;
8861 else if (!IS_GEN2(dev))
8862 return 96000;
8863 else
8864 return 48000;
8865}
8866
Jesse Barnes79e53942008-11-07 14:24:08 -08008867/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008868static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8869 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008870{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008871 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008873 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008874 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 u32 fp;
8876 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008877 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008878
8879 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008880 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008881 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008882 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008883
8884 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008885 if (IS_PINEVIEW(dev)) {
8886 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8887 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008888 } else {
8889 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8890 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8891 }
8892
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008893 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008894 if (IS_PINEVIEW(dev))
8895 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8896 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008897 else
8898 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008899 DPLL_FPA01_P1_POST_DIV_SHIFT);
8900
8901 switch (dpll & DPLL_MODE_MASK) {
8902 case DPLLB_MODE_DAC_SERIAL:
8903 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8904 5 : 10;
8905 break;
8906 case DPLLB_MODE_LVDS:
8907 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8908 7 : 14;
8909 break;
8910 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008911 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008912 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008913 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914 }
8915
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008916 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008917 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008918 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008919 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008920 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008921 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008922 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008923
8924 if (is_lvds) {
8925 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8926 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008927
8928 if (lvds & LVDS_CLKB_POWER_UP)
8929 clock.p2 = 7;
8930 else
8931 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008932 } else {
8933 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8934 clock.p1 = 2;
8935 else {
8936 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8937 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8938 }
8939 if (dpll & PLL_P2_DIVIDE_BY_4)
8940 clock.p2 = 4;
8941 else
8942 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008943 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008944
8945 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008946 }
8947
Ville Syrjälä18442d02013-09-13 16:00:08 +03008948 /*
8949 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008950 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008951 * encoder's get_config() function.
8952 */
8953 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008954}
8955
Ville Syrjälä6878da02013-09-13 15:59:11 +03008956int intel_dotclock_calculate(int link_freq,
8957 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008958{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008959 /*
8960 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008961 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008962 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008963 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008964 *
8965 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008966 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008967 */
8968
Ville Syrjälä6878da02013-09-13 15:59:11 +03008969 if (!m_n->link_n)
8970 return 0;
8971
8972 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8973}
8974
Ville Syrjälä18442d02013-09-13 16:00:08 +03008975static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8976 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008977{
8978 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008979
8980 /* read out port_clock from the DPLL */
8981 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008982
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008983 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008984 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008985 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008986 * agree once we know their relationship in the encoder's
8987 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008988 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008989 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008990 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8991 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008992}
8993
8994/** Returns the currently programmed mode of the given pipe. */
8995struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8996 struct drm_crtc *crtc)
8997{
Jesse Barnes548f2452011-02-17 10:40:53 -08008998 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009000 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009001 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009002 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009003 int htot = I915_READ(HTOTAL(cpu_transcoder));
9004 int hsync = I915_READ(HSYNC(cpu_transcoder));
9005 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9006 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009007 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009008
9009 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9010 if (!mode)
9011 return NULL;
9012
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009013 /*
9014 * Construct a pipe_config sufficient for getting the clock info
9015 * back out of crtc_clock_get.
9016 *
9017 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9018 * to use a real value here instead.
9019 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009020 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009021 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009022 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9023 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9024 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009025 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9026
Ville Syrjälä773ae032013-09-23 17:48:20 +03009027 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009028 mode->hdisplay = (htot & 0xffff) + 1;
9029 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9030 mode->hsync_start = (hsync & 0xffff) + 1;
9031 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9032 mode->vdisplay = (vtot & 0xffff) + 1;
9033 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9034 mode->vsync_start = (vsync & 0xffff) + 1;
9035 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9036
9037 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009038
9039 return mode;
9040}
9041
Jesse Barnes652c3932009-08-17 13:31:43 -07009042static void intel_decrease_pllclock(struct drm_crtc *crtc)
9043{
9044 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009045 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009047
Sonika Jindalbaff2962014-07-22 11:16:35 +05309048 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009049 return;
9050
9051 if (!dev_priv->lvds_downclock_avail)
9052 return;
9053
9054 /*
9055 * Since this is called by a timer, we should never get here in
9056 * the manual case.
9057 */
9058 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009059 int pipe = intel_crtc->pipe;
9060 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009061 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009062
Zhao Yakui44d98a62009-10-09 11:39:40 +08009063 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009064
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009065 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009066
Chris Wilson074b5e12012-05-02 12:07:06 +01009067 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009068 dpll |= DISPLAY_RATE_SELECT_FPA1;
9069 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009070 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009071 dpll = I915_READ(dpll_reg);
9072 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009073 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009074 }
9075
9076}
9077
Chris Wilsonf047e392012-07-21 12:31:41 +01009078void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009079{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009080 struct drm_i915_private *dev_priv = dev->dev_private;
9081
Chris Wilsonf62a0072014-02-21 17:55:39 +00009082 if (dev_priv->mm.busy)
9083 return;
9084
Paulo Zanoni43694d62014-03-07 20:08:08 -03009085 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009086 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009087 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009088}
9089
9090void intel_mark_idle(struct drm_device *dev)
9091{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009092 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009093 struct drm_crtc *crtc;
9094
Chris Wilsonf62a0072014-02-21 17:55:39 +00009095 if (!dev_priv->mm.busy)
9096 return;
9097
9098 dev_priv->mm.busy = false;
9099
Jani Nikulad330a952014-01-21 11:24:25 +02009100 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009101 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009102
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009103 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009104 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009105 continue;
9106
9107 intel_decrease_pllclock(crtc);
9108 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009109
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009110 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009111 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009112
9113out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009114 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009115}
9116
Jesse Barnes79e53942008-11-07 14:24:08 -08009117static void intel_crtc_destroy(struct drm_crtc *crtc)
9118{
9119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009120 struct drm_device *dev = crtc->dev;
9121 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009122
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009123 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009124 work = intel_crtc->unpin_work;
9125 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009126 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009127
9128 if (work) {
9129 cancel_work_sync(&work->work);
9130 kfree(work);
9131 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009132
9133 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009134
Jesse Barnes79e53942008-11-07 14:24:08 -08009135 kfree(intel_crtc);
9136}
9137
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009138static void intel_unpin_work_fn(struct work_struct *__work)
9139{
9140 struct intel_unpin_work *work =
9141 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009142 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009143 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009144
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009145 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009146 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009147 drm_gem_object_unreference(&work->pending_flip_obj->base);
9148 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009149
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009150 intel_update_fbc(dev);
9151 mutex_unlock(&dev->struct_mutex);
9152
Daniel Vetterf99d7062014-06-19 16:01:59 +02009153 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9154
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009155 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9156 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9157
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009158 kfree(work);
9159}
9160
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009161static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009162 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009163{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9165 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009166 unsigned long flags;
9167
9168 /* Ignore early vblank irqs */
9169 if (intel_crtc == NULL)
9170 return;
9171
Daniel Vetterf3260382014-09-15 14:55:23 +02009172 /*
9173 * This is called both by irq handlers and the reset code (to complete
9174 * lost pageflips) so needs the full irqsave spinlocks.
9175 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009176 spin_lock_irqsave(&dev->event_lock, flags);
9177 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009178
9179 /* Ensure we don't miss a work->pending update ... */
9180 smp_rmb();
9181
9182 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009183 spin_unlock_irqrestore(&dev->event_lock, flags);
9184 return;
9185 }
9186
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009187 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009189 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009190}
9191
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009192void intel_finish_page_flip(struct drm_device *dev, int pipe)
9193{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009194 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009195 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9196
Mario Kleiner49b14a52010-12-09 07:00:07 +01009197 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009198}
9199
9200void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9201{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009202 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009203 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9204
Mario Kleiner49b14a52010-12-09 07:00:07 +01009205 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009206}
9207
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009208/* Is 'a' after or equal to 'b'? */
9209static bool g4x_flip_count_after_eq(u32 a, u32 b)
9210{
9211 return !((a - b) & 0x80000000);
9212}
9213
9214static bool page_flip_finished(struct intel_crtc *crtc)
9215{
9216 struct drm_device *dev = crtc->base.dev;
9217 struct drm_i915_private *dev_priv = dev->dev_private;
9218
9219 /*
9220 * The relevant registers doen't exist on pre-ctg.
9221 * As the flip done interrupt doesn't trigger for mmio
9222 * flips on gmch platforms, a flip count check isn't
9223 * really needed there. But since ctg has the registers,
9224 * include it in the check anyway.
9225 */
9226 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9227 return true;
9228
9229 /*
9230 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9231 * used the same base address. In that case the mmio flip might
9232 * have completed, but the CS hasn't even executed the flip yet.
9233 *
9234 * A flip count check isn't enough as the CS might have updated
9235 * the base address just after start of vblank, but before we
9236 * managed to process the interrupt. This means we'd complete the
9237 * CS flip too soon.
9238 *
9239 * Combining both checks should get us a good enough result. It may
9240 * still happen that the CS flip has been executed, but has not
9241 * yet actually completed. But in case the base address is the same
9242 * anyway, we don't really care.
9243 */
9244 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9245 crtc->unpin_work->gtt_offset &&
9246 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9247 crtc->unpin_work->flip_count);
9248}
9249
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009250void intel_prepare_page_flip(struct drm_device *dev, int plane)
9251{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009252 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009253 struct intel_crtc *intel_crtc =
9254 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9255 unsigned long flags;
9256
Daniel Vetterf3260382014-09-15 14:55:23 +02009257
9258 /*
9259 * This is called both by irq handlers and the reset code (to complete
9260 * lost pageflips) so needs the full irqsave spinlocks.
9261 *
9262 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009263 * generate a page-flip completion irq, i.e. every modeset
9264 * is also accompanied by a spurious intel_prepare_page_flip().
9265 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009266 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009267 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009268 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009269 spin_unlock_irqrestore(&dev->event_lock, flags);
9270}
9271
Robin Schroereba905b2014-05-18 02:24:50 +02009272static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009273{
9274 /* Ensure that the work item is consistent when activating it ... */
9275 smp_wmb();
9276 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9277 /* and that it is marked active as soon as the irq could fire. */
9278 smp_wmb();
9279}
9280
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009281static int intel_gen2_queue_flip(struct drm_device *dev,
9282 struct drm_crtc *crtc,
9283 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009284 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009285 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009286 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009287{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009289 u32 flip_mask;
9290 int ret;
9291
Daniel Vetter6d90c952012-04-26 23:28:05 +02009292 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009294 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009295
9296 /* Can't queue multiple flips, so wait for the previous
9297 * one to finish before executing the next.
9298 */
9299 if (intel_crtc->plane)
9300 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9301 else
9302 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009303 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9304 intel_ring_emit(ring, MI_NOOP);
9305 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9306 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9307 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009308 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009309 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009310
9311 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009312 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009313 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009314}
9315
9316static int intel_gen3_queue_flip(struct drm_device *dev,
9317 struct drm_crtc *crtc,
9318 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009319 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009320 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009321 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009322{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324 u32 flip_mask;
9325 int ret;
9326
Daniel Vetter6d90c952012-04-26 23:28:05 +02009327 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009328 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009329 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009330
9331 if (intel_crtc->plane)
9332 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9333 else
9334 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009335 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9336 intel_ring_emit(ring, MI_NOOP);
9337 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9339 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009340 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009341 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342
Chris Wilsone7d841c2012-12-03 11:36:30 +00009343 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009344 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009345 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009346}
9347
9348static int intel_gen4_queue_flip(struct drm_device *dev,
9349 struct drm_crtc *crtc,
9350 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009351 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009352 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009353 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354{
9355 struct drm_i915_private *dev_priv = dev->dev_private;
9356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9357 uint32_t pf, pipesrc;
9358 int ret;
9359
Daniel Vetter6d90c952012-04-26 23:28:05 +02009360 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009361 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009362 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009363
9364 /* i965+ uses the linear or tiled offsets from the
9365 * Display Registers (which do not change across a page-flip)
9366 * so we need only reprogram the base address.
9367 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009368 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9369 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9370 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009371 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009372 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009373
9374 /* XXX Enabling the panel-fitter across page-flip is so far
9375 * untested on non-native modes, so ignore it for now.
9376 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9377 */
9378 pf = 0;
9379 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009380 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009381
9382 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009383 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009384 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009385}
9386
9387static int intel_gen6_queue_flip(struct drm_device *dev,
9388 struct drm_crtc *crtc,
9389 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009390 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009391 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009392 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009393{
9394 struct drm_i915_private *dev_priv = dev->dev_private;
9395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9396 uint32_t pf, pipesrc;
9397 int ret;
9398
Daniel Vetter6d90c952012-04-26 23:28:05 +02009399 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009400 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009401 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009402
Daniel Vetter6d90c952012-04-26 23:28:05 +02009403 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9404 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9405 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009406 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009407
Chris Wilson99d9acd2012-04-17 20:37:00 +01009408 /* Contrary to the suggestions in the documentation,
9409 * "Enable Panel Fitter" does not seem to be required when page
9410 * flipping with a non-native mode, and worse causes a normal
9411 * modeset to fail.
9412 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9413 */
9414 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009415 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009416 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009417
9418 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009419 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009420 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009421}
9422
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009423static int intel_gen7_queue_flip(struct drm_device *dev,
9424 struct drm_crtc *crtc,
9425 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009426 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009427 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009428 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009429{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009431 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009432 int len, ret;
9433
Robin Schroereba905b2014-05-18 02:24:50 +02009434 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009435 case PLANE_A:
9436 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9437 break;
9438 case PLANE_B:
9439 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9440 break;
9441 case PLANE_C:
9442 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9443 break;
9444 default:
9445 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009446 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009447 }
9448
Chris Wilsonffe74d72013-08-26 20:58:12 +01009449 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009450 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009451 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009452 /*
9453 * On Gen 8, SRM is now taking an extra dword to accommodate
9454 * 48bits addresses, and we need a NOOP for the batch size to
9455 * stay even.
9456 */
9457 if (IS_GEN8(dev))
9458 len += 2;
9459 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009460
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009461 /*
9462 * BSpec MI_DISPLAY_FLIP for IVB:
9463 * "The full packet must be contained within the same cache line."
9464 *
9465 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9466 * cacheline, if we ever start emitting more commands before
9467 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9468 * then do the cacheline alignment, and finally emit the
9469 * MI_DISPLAY_FLIP.
9470 */
9471 ret = intel_ring_cacheline_align(ring);
9472 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009473 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009474
Chris Wilsonffe74d72013-08-26 20:58:12 +01009475 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009476 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009477 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009478
Chris Wilsonffe74d72013-08-26 20:58:12 +01009479 /* Unmask the flip-done completion message. Note that the bspec says that
9480 * we should do this for both the BCS and RCS, and that we must not unmask
9481 * more than one flip event at any time (or ensure that one flip message
9482 * can be sent by waiting for flip-done prior to queueing new flips).
9483 * Experimentation says that BCS works despite DERRMR masking all
9484 * flip-done completion events and that unmasking all planes at once
9485 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9486 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9487 */
9488 if (ring->id == RCS) {
9489 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9490 intel_ring_emit(ring, DERRMR);
9491 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9492 DERRMR_PIPEB_PRI_FLIP_DONE |
9493 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009494 if (IS_GEN8(dev))
9495 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9496 MI_SRM_LRM_GLOBAL_GTT);
9497 else
9498 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9499 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009500 intel_ring_emit(ring, DERRMR);
9501 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009502 if (IS_GEN8(dev)) {
9503 intel_ring_emit(ring, 0);
9504 intel_ring_emit(ring, MI_NOOP);
9505 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009506 }
9507
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009508 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009509 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009510 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009511 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009512
9513 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009514 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009515 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009516}
9517
Sourab Gupta84c33a62014-06-02 16:47:17 +05309518static bool use_mmio_flip(struct intel_engine_cs *ring,
9519 struct drm_i915_gem_object *obj)
9520{
9521 /*
9522 * This is not being used for older platforms, because
9523 * non-availability of flip done interrupt forces us to use
9524 * CS flips. Older platforms derive flip done using some clever
9525 * tricks involving the flip_pending status bits and vblank irqs.
9526 * So using MMIO flips there would disrupt this mechanism.
9527 */
9528
Chris Wilson8e09bf82014-07-08 10:40:30 +01009529 if (ring == NULL)
9530 return true;
9531
Sourab Gupta84c33a62014-06-02 16:47:17 +05309532 if (INTEL_INFO(ring->dev)->gen < 5)
9533 return false;
9534
9535 if (i915.use_mmio_flip < 0)
9536 return false;
9537 else if (i915.use_mmio_flip > 0)
9538 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009539 else if (i915.enable_execlists)
9540 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309541 else
9542 return ring != obj->ring;
9543}
9544
9545static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9546{
9547 struct drm_device *dev = intel_crtc->base.dev;
9548 struct drm_i915_private *dev_priv = dev->dev_private;
9549 struct intel_framebuffer *intel_fb =
9550 to_intel_framebuffer(intel_crtc->base.primary->fb);
9551 struct drm_i915_gem_object *obj = intel_fb->obj;
9552 u32 dspcntr;
9553 u32 reg;
9554
9555 intel_mark_page_flip_active(intel_crtc);
9556
9557 reg = DSPCNTR(intel_crtc->plane);
9558 dspcntr = I915_READ(reg);
9559
9560 if (INTEL_INFO(dev)->gen >= 4) {
9561 if (obj->tiling_mode != I915_TILING_NONE)
9562 dspcntr |= DISPPLANE_TILED;
9563 else
9564 dspcntr &= ~DISPPLANE_TILED;
9565 }
9566 I915_WRITE(reg, dspcntr);
9567
9568 I915_WRITE(DSPSURF(intel_crtc->plane),
9569 intel_crtc->unpin_work->gtt_offset);
9570 POSTING_READ(DSPSURF(intel_crtc->plane));
9571}
9572
9573static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9574{
9575 struct intel_engine_cs *ring;
9576 int ret;
9577
9578 lockdep_assert_held(&obj->base.dev->struct_mutex);
9579
9580 if (!obj->last_write_seqno)
9581 return 0;
9582
9583 ring = obj->ring;
9584
9585 if (i915_seqno_passed(ring->get_seqno(ring, true),
9586 obj->last_write_seqno))
9587 return 0;
9588
9589 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9590 if (ret)
9591 return ret;
9592
9593 if (WARN_ON(!ring->irq_get(ring)))
9594 return 0;
9595
9596 return 1;
9597}
9598
9599void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9600{
9601 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9602 struct intel_crtc *intel_crtc;
9603 unsigned long irq_flags;
9604 u32 seqno;
9605
9606 seqno = ring->get_seqno(ring, false);
9607
9608 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9609 for_each_intel_crtc(ring->dev, intel_crtc) {
9610 struct intel_mmio_flip *mmio_flip;
9611
9612 mmio_flip = &intel_crtc->mmio_flip;
9613 if (mmio_flip->seqno == 0)
9614 continue;
9615
9616 if (ring->id != mmio_flip->ring_id)
9617 continue;
9618
9619 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9620 intel_do_mmio_flip(intel_crtc);
9621 mmio_flip->seqno = 0;
9622 ring->irq_put(ring);
9623 }
9624 }
9625 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9626}
9627
9628static int intel_queue_mmio_flip(struct drm_device *dev,
9629 struct drm_crtc *crtc,
9630 struct drm_framebuffer *fb,
9631 struct drm_i915_gem_object *obj,
9632 struct intel_engine_cs *ring,
9633 uint32_t flags)
9634{
9635 struct drm_i915_private *dev_priv = dev->dev_private;
9636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309637 int ret;
9638
9639 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9640 return -EBUSY;
9641
9642 ret = intel_postpone_flip(obj);
9643 if (ret < 0)
9644 return ret;
9645 if (ret == 0) {
9646 intel_do_mmio_flip(intel_crtc);
9647 return 0;
9648 }
9649
Daniel Vetter24955f22014-09-15 14:55:32 +02009650 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309651 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9652 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009653 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309654
9655 /*
9656 * Double check to catch cases where irq fired before
9657 * mmio flip data was ready
9658 */
9659 intel_notify_mmio_flip(obj->ring);
9660 return 0;
9661}
9662
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009663static int intel_default_queue_flip(struct drm_device *dev,
9664 struct drm_crtc *crtc,
9665 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009666 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009667 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009668 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009669{
9670 return -ENODEV;
9671}
9672
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009673static bool __intel_pageflip_stall_check(struct drm_device *dev,
9674 struct drm_crtc *crtc)
9675{
9676 struct drm_i915_private *dev_priv = dev->dev_private;
9677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9678 struct intel_unpin_work *work = intel_crtc->unpin_work;
9679 u32 addr;
9680
9681 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9682 return true;
9683
9684 if (!work->enable_stall_check)
9685 return false;
9686
9687 if (work->flip_ready_vblank == 0) {
9688 if (work->flip_queued_ring &&
9689 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9690 work->flip_queued_seqno))
9691 return false;
9692
9693 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9694 }
9695
9696 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9697 return false;
9698
9699 /* Potential stall - if we see that the flip has happened,
9700 * assume a missed interrupt. */
9701 if (INTEL_INFO(dev)->gen >= 4)
9702 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9703 else
9704 addr = I915_READ(DSPADDR(intel_crtc->plane));
9705
9706 /* There is a potential issue here with a false positive after a flip
9707 * to the same address. We could address this by checking for a
9708 * non-incrementing frame counter.
9709 */
9710 return addr == work->gtt_offset;
9711}
9712
9713void intel_check_page_flip(struct drm_device *dev, int pipe)
9714{
9715 struct drm_i915_private *dev_priv = dev->dev_private;
9716 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009718
9719 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009720
9721 if (crtc == NULL)
9722 return;
9723
Daniel Vetterf3260382014-09-15 14:55:23 +02009724 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009725 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9726 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9727 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9728 page_flip_completed(intel_crtc);
9729 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009730 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009731}
9732
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009733static int intel_crtc_page_flip(struct drm_crtc *crtc,
9734 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009735 struct drm_pending_vblank_event *event,
9736 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009737{
9738 struct drm_device *dev = crtc->dev;
9739 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009740 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009741 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009743 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009744 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009745 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009746 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009747
Matt Roper2ff8fde2014-07-08 07:50:07 -07009748 /*
9749 * drm_mode_page_flip_ioctl() should already catch this, but double
9750 * check to be safe. In the future we may enable pageflipping from
9751 * a disabled primary plane.
9752 */
9753 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9754 return -EBUSY;
9755
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009756 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009757 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009758 return -EINVAL;
9759
9760 /*
9761 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9762 * Note that pitch changes could also affect these register.
9763 */
9764 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009765 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9766 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009767 return -EINVAL;
9768
Chris Wilsonf900db42014-02-20 09:26:13 +00009769 if (i915_terminally_wedged(&dev_priv->gpu_error))
9770 goto out_hang;
9771
Daniel Vetterb14c5672013-09-19 12:18:32 +02009772 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009773 if (work == NULL)
9774 return -ENOMEM;
9775
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009776 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009777 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009778 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009779 INIT_WORK(&work->work, intel_unpin_work_fn);
9780
Daniel Vetter87b6b102014-05-15 15:33:46 +02009781 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009782 if (ret)
9783 goto free_work;
9784
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009785 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009786 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009787 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009788 /* Before declaring the flip queue wedged, check if
9789 * the hardware completed the operation behind our backs.
9790 */
9791 if (__intel_pageflip_stall_check(dev, crtc)) {
9792 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9793 page_flip_completed(intel_crtc);
9794 } else {
9795 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009796 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009797
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009798 drm_crtc_vblank_put(crtc);
9799 kfree(work);
9800 return -EBUSY;
9801 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009802 }
9803 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009804 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009805
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009806 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9807 flush_workqueue(dev_priv->wq);
9808
Chris Wilson79158102012-05-23 11:13:58 +01009809 ret = i915_mutex_lock_interruptible(dev);
9810 if (ret)
9811 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009812
Jesse Barnes75dfca82010-02-10 15:09:44 -08009813 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009814 drm_gem_object_reference(&work->old_fb_obj->base);
9815 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009816
Matt Roperf4510a22014-04-01 15:22:40 -07009817 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009818
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009819 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009820
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009821 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009822 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009823
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009824 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009825 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009826
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009827 if (IS_VALLEYVIEW(dev)) {
9828 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009829 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9830 /* vlv: DISPLAY_FLIP fails to change tiling */
9831 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009832 } else if (IS_IVYBRIDGE(dev)) {
9833 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009834 } else if (INTEL_INFO(dev)->gen >= 7) {
9835 ring = obj->ring;
9836 if (ring == NULL || ring->id != RCS)
9837 ring = &dev_priv->ring[BCS];
9838 } else {
9839 ring = &dev_priv->ring[RCS];
9840 }
9841
9842 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009843 if (ret)
9844 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009845
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009846 work->gtt_offset =
9847 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9848
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009849 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309850 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9851 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009852 if (ret)
9853 goto cleanup_unpin;
9854
9855 work->flip_queued_seqno = obj->last_write_seqno;
9856 work->flip_queued_ring = obj->ring;
9857 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309858 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009859 page_flip_flags);
9860 if (ret)
9861 goto cleanup_unpin;
9862
9863 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9864 work->flip_queued_ring = ring;
9865 }
9866
9867 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9868 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009869
Daniel Vettera071fa02014-06-18 23:28:09 +02009870 i915_gem_track_fb(work->old_fb_obj, obj,
9871 INTEL_FRONTBUFFER_PRIMARY(pipe));
9872
Chris Wilson7782de32011-07-08 12:22:41 +01009873 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009874 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009875 mutex_unlock(&dev->struct_mutex);
9876
Jesse Barnese5510fa2010-07-01 16:48:37 -07009877 trace_i915_flip_request(intel_crtc->plane, obj);
9878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009879 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009880
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009881cleanup_unpin:
9882 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009883cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009884 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009885 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009886 drm_gem_object_unreference(&work->old_fb_obj->base);
9887 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009888 mutex_unlock(&dev->struct_mutex);
9889
Chris Wilson79158102012-05-23 11:13:58 +01009890cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009891 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009892 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009893 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009894
Daniel Vetter87b6b102014-05-15 15:33:46 +02009895 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009896free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009897 kfree(work);
9898
Chris Wilsonf900db42014-02-20 09:26:13 +00009899 if (ret == -EIO) {
9900out_hang:
9901 intel_crtc_wait_for_pending_flips(crtc);
9902 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009903 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009904 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009905 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009906 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009907 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009908 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009909 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009910}
9911
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009912static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009913 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9914 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009915};
9916
Daniel Vetter9a935852012-07-05 22:34:27 +02009917/**
9918 * intel_modeset_update_staged_output_state
9919 *
9920 * Updates the staged output configuration state, e.g. after we've read out the
9921 * current hw state.
9922 */
9923static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9924{
Ville Syrjälä76688512014-01-10 11:28:06 +02009925 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009926 struct intel_encoder *encoder;
9927 struct intel_connector *connector;
9928
9929 list_for_each_entry(connector, &dev->mode_config.connector_list,
9930 base.head) {
9931 connector->new_encoder =
9932 to_intel_encoder(connector->base.encoder);
9933 }
9934
Damien Lespiaub2784e12014-08-05 11:29:37 +01009935 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009936 encoder->new_crtc =
9937 to_intel_crtc(encoder->base.crtc);
9938 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009939
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009940 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009941 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009942
9943 if (crtc->new_enabled)
9944 crtc->new_config = &crtc->config;
9945 else
9946 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009947 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009948}
9949
9950/**
9951 * intel_modeset_commit_output_state
9952 *
9953 * This function copies the stage display pipe configuration to the real one.
9954 */
9955static void intel_modeset_commit_output_state(struct drm_device *dev)
9956{
Ville Syrjälä76688512014-01-10 11:28:06 +02009957 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009958 struct intel_encoder *encoder;
9959 struct intel_connector *connector;
9960
9961 list_for_each_entry(connector, &dev->mode_config.connector_list,
9962 base.head) {
9963 connector->base.encoder = &connector->new_encoder->base;
9964 }
9965
Damien Lespiaub2784e12014-08-05 11:29:37 +01009966 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009967 encoder->base.crtc = &encoder->new_crtc->base;
9968 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009969
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009970 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009971 crtc->base.enabled = crtc->new_enabled;
9972 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009973}
9974
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009975static void
Robin Schroereba905b2014-05-18 02:24:50 +02009976connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009977 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009978{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009979 int bpp = pipe_config->pipe_bpp;
9980
9981 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9982 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009983 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009984
9985 /* Don't use an invalid EDID bpc value */
9986 if (connector->base.display_info.bpc &&
9987 connector->base.display_info.bpc * 3 < bpp) {
9988 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9989 bpp, connector->base.display_info.bpc*3);
9990 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9991 }
9992
9993 /* Clamp bpp to 8 on screens without EDID 1.4 */
9994 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9995 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9996 bpp);
9997 pipe_config->pipe_bpp = 24;
9998 }
9999}
10000
10001static int
10002compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10003 struct drm_framebuffer *fb,
10004 struct intel_crtc_config *pipe_config)
10005{
10006 struct drm_device *dev = crtc->base.dev;
10007 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010008 int bpp;
10009
Daniel Vetterd42264b2013-03-28 16:38:08 +010010010 switch (fb->pixel_format) {
10011 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010012 bpp = 8*3; /* since we go through a colormap */
10013 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010014 case DRM_FORMAT_XRGB1555:
10015 case DRM_FORMAT_ARGB1555:
10016 /* checked in intel_framebuffer_init already */
10017 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10018 return -EINVAL;
10019 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010020 bpp = 6*3; /* min is 18bpp */
10021 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010022 case DRM_FORMAT_XBGR8888:
10023 case DRM_FORMAT_ABGR8888:
10024 /* checked in intel_framebuffer_init already */
10025 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10026 return -EINVAL;
10027 case DRM_FORMAT_XRGB8888:
10028 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010029 bpp = 8*3;
10030 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010031 case DRM_FORMAT_XRGB2101010:
10032 case DRM_FORMAT_ARGB2101010:
10033 case DRM_FORMAT_XBGR2101010:
10034 case DRM_FORMAT_ABGR2101010:
10035 /* checked in intel_framebuffer_init already */
10036 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010037 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010038 bpp = 10*3;
10039 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010040 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010041 default:
10042 DRM_DEBUG_KMS("unsupported depth\n");
10043 return -EINVAL;
10044 }
10045
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010046 pipe_config->pipe_bpp = bpp;
10047
10048 /* Clamp display bpp to EDID value */
10049 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010050 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010051 if (!connector->new_encoder ||
10052 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010053 continue;
10054
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010055 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010056 }
10057
10058 return bpp;
10059}
10060
Daniel Vetter644db712013-09-19 14:53:58 +020010061static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10062{
10063 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10064 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010065 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010066 mode->crtc_hdisplay, mode->crtc_hsync_start,
10067 mode->crtc_hsync_end, mode->crtc_htotal,
10068 mode->crtc_vdisplay, mode->crtc_vsync_start,
10069 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10070}
10071
Daniel Vetterc0b03412013-05-28 12:05:54 +020010072static void intel_dump_pipe_config(struct intel_crtc *crtc,
10073 struct intel_crtc_config *pipe_config,
10074 const char *context)
10075{
10076 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10077 context, pipe_name(crtc->pipe));
10078
10079 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10080 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10081 pipe_config->pipe_bpp, pipe_config->dither);
10082 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10083 pipe_config->has_pch_encoder,
10084 pipe_config->fdi_lanes,
10085 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10086 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10087 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010088 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10089 pipe_config->has_dp_encoder,
10090 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10091 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10092 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010093
10094 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10095 pipe_config->has_dp_encoder,
10096 pipe_config->dp_m2_n2.gmch_m,
10097 pipe_config->dp_m2_n2.gmch_n,
10098 pipe_config->dp_m2_n2.link_m,
10099 pipe_config->dp_m2_n2.link_n,
10100 pipe_config->dp_m2_n2.tu);
10101
Daniel Vetterc0b03412013-05-28 12:05:54 +020010102 DRM_DEBUG_KMS("requested mode:\n");
10103 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10104 DRM_DEBUG_KMS("adjusted mode:\n");
10105 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010106 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010107 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010108 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10109 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010110 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10111 pipe_config->gmch_pfit.control,
10112 pipe_config->gmch_pfit.pgm_ratios,
10113 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010114 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010115 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010116 pipe_config->pch_pfit.size,
10117 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010118 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010119 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010120}
10121
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010122static bool encoders_cloneable(const struct intel_encoder *a,
10123 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010124{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010125 /* masks could be asymmetric, so check both ways */
10126 return a == b || (a->cloneable & (1 << b->type) &&
10127 b->cloneable & (1 << a->type));
10128}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010129
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010130static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10131 struct intel_encoder *encoder)
10132{
10133 struct drm_device *dev = crtc->base.dev;
10134 struct intel_encoder *source_encoder;
10135
Damien Lespiaub2784e12014-08-05 11:29:37 +010010136 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010137 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010138 continue;
10139
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010140 if (!encoders_cloneable(encoder, source_encoder))
10141 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010142 }
10143
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010144 return true;
10145}
10146
10147static bool check_encoder_cloning(struct intel_crtc *crtc)
10148{
10149 struct drm_device *dev = crtc->base.dev;
10150 struct intel_encoder *encoder;
10151
Damien Lespiaub2784e12014-08-05 11:29:37 +010010152 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010153 if (encoder->new_crtc != crtc)
10154 continue;
10155
10156 if (!check_single_encoder_cloning(crtc, encoder))
10157 return false;
10158 }
10159
10160 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010161}
10162
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010163static struct intel_crtc_config *
10164intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010165 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010166 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010167{
10168 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010169 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010170 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010171 int plane_bpp, ret = -EINVAL;
10172 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010173
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010174 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010175 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10176 return ERR_PTR(-EINVAL);
10177 }
10178
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010179 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10180 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010181 return ERR_PTR(-ENOMEM);
10182
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010183 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10184 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010185
Daniel Vettere143a212013-07-04 12:01:15 +020010186 pipe_config->cpu_transcoder =
10187 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010188 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010189
Imre Deak2960bc92013-07-30 13:36:32 +030010190 /*
10191 * Sanitize sync polarity flags based on requested ones. If neither
10192 * positive or negative polarity is requested, treat this as meaning
10193 * negative polarity.
10194 */
10195 if (!(pipe_config->adjusted_mode.flags &
10196 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10197 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10198
10199 if (!(pipe_config->adjusted_mode.flags &
10200 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10201 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10202
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010203 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10204 * plane pixel format and any sink constraints into account. Returns the
10205 * source plane bpp so that dithering can be selected on mismatches
10206 * after encoders and crtc also have had their say. */
10207 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10208 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010209 if (plane_bpp < 0)
10210 goto fail;
10211
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010212 /*
10213 * Determine the real pipe dimensions. Note that stereo modes can
10214 * increase the actual pipe size due to the frame doubling and
10215 * insertion of additional space for blanks between the frame. This
10216 * is stored in the crtc timings. We use the requested mode to do this
10217 * computation to clearly distinguish it from the adjusted mode, which
10218 * can be changed by the connectors in the below retry loop.
10219 */
10220 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10221 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10222 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10223
Daniel Vettere29c22c2013-02-21 00:00:16 +010010224encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010225 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010226 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010227 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010228
Daniel Vetter135c81b2013-07-21 21:37:09 +020010229 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010230 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010231
Daniel Vetter7758a112012-07-08 19:40:39 +020010232 /* Pass our mode to the connectors and the CRTC to give them a chance to
10233 * adjust it according to limitations or connector properties, and also
10234 * a chance to reject the mode entirely.
10235 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010236 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010237
10238 if (&encoder->new_crtc->base != crtc)
10239 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010240
Daniel Vetterefea6e82013-07-21 21:36:59 +020010241 if (!(encoder->compute_config(encoder, pipe_config))) {
10242 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010243 goto fail;
10244 }
10245 }
10246
Daniel Vetterff9a6752013-06-01 17:16:21 +020010247 /* Set default port clock if not overwritten by the encoder. Needs to be
10248 * done afterwards in case the encoder adjusts the mode. */
10249 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010250 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10251 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010252
Daniel Vettera43f6e02013-06-07 23:10:32 +020010253 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010254 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010255 DRM_DEBUG_KMS("CRTC fixup failed\n");
10256 goto fail;
10257 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010258
10259 if (ret == RETRY) {
10260 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10261 ret = -EINVAL;
10262 goto fail;
10263 }
10264
10265 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10266 retry = false;
10267 goto encoder_retry;
10268 }
10269
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010270 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10271 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10272 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10273
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010274 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010275fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010276 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010277 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010278}
10279
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010280/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10281 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10282static void
10283intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10284 unsigned *prepare_pipes, unsigned *disable_pipes)
10285{
10286 struct intel_crtc *intel_crtc;
10287 struct drm_device *dev = crtc->dev;
10288 struct intel_encoder *encoder;
10289 struct intel_connector *connector;
10290 struct drm_crtc *tmp_crtc;
10291
10292 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10293
10294 /* Check which crtcs have changed outputs connected to them, these need
10295 * to be part of the prepare_pipes mask. We don't (yet) support global
10296 * modeset across multiple crtcs, so modeset_pipes will only have one
10297 * bit set at most. */
10298 list_for_each_entry(connector, &dev->mode_config.connector_list,
10299 base.head) {
10300 if (connector->base.encoder == &connector->new_encoder->base)
10301 continue;
10302
10303 if (connector->base.encoder) {
10304 tmp_crtc = connector->base.encoder->crtc;
10305
10306 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10307 }
10308
10309 if (connector->new_encoder)
10310 *prepare_pipes |=
10311 1 << connector->new_encoder->new_crtc->pipe;
10312 }
10313
Damien Lespiaub2784e12014-08-05 11:29:37 +010010314 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010315 if (encoder->base.crtc == &encoder->new_crtc->base)
10316 continue;
10317
10318 if (encoder->base.crtc) {
10319 tmp_crtc = encoder->base.crtc;
10320
10321 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10322 }
10323
10324 if (encoder->new_crtc)
10325 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10326 }
10327
Ville Syrjälä76688512014-01-10 11:28:06 +020010328 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010329 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010330 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010331 continue;
10332
Ville Syrjälä76688512014-01-10 11:28:06 +020010333 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010334 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010335 else
10336 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010337 }
10338
10339
10340 /* set_mode is also used to update properties on life display pipes. */
10341 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010342 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010343 *prepare_pipes |= 1 << intel_crtc->pipe;
10344
Daniel Vetterb6c51642013-04-12 18:48:43 +020010345 /*
10346 * For simplicity do a full modeset on any pipe where the output routing
10347 * changed. We could be more clever, but that would require us to be
10348 * more careful with calling the relevant encoder->mode_set functions.
10349 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010350 if (*prepare_pipes)
10351 *modeset_pipes = *prepare_pipes;
10352
10353 /* ... and mask these out. */
10354 *modeset_pipes &= ~(*disable_pipes);
10355 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010356
10357 /*
10358 * HACK: We don't (yet) fully support global modesets. intel_set_config
10359 * obies this rule, but the modeset restore mode of
10360 * intel_modeset_setup_hw_state does not.
10361 */
10362 *modeset_pipes &= 1 << intel_crtc->pipe;
10363 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010364
10365 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10366 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010367}
10368
Daniel Vetterea9d7582012-07-10 10:42:52 +020010369static bool intel_crtc_in_use(struct drm_crtc *crtc)
10370{
10371 struct drm_encoder *encoder;
10372 struct drm_device *dev = crtc->dev;
10373
10374 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10375 if (encoder->crtc == crtc)
10376 return true;
10377
10378 return false;
10379}
10380
10381static void
10382intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10383{
10384 struct intel_encoder *intel_encoder;
10385 struct intel_crtc *intel_crtc;
10386 struct drm_connector *connector;
10387
Damien Lespiaub2784e12014-08-05 11:29:37 +010010388 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010389 if (!intel_encoder->base.crtc)
10390 continue;
10391
10392 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10393
10394 if (prepare_pipes & (1 << intel_crtc->pipe))
10395 intel_encoder->connectors_active = false;
10396 }
10397
10398 intel_modeset_commit_output_state(dev);
10399
Ville Syrjälä76688512014-01-10 11:28:06 +020010400 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010401 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010402 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010403 WARN_ON(intel_crtc->new_config &&
10404 intel_crtc->new_config != &intel_crtc->config);
10405 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010406 }
10407
10408 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10409 if (!connector->encoder || !connector->encoder->crtc)
10410 continue;
10411
10412 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10413
10414 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010415 struct drm_property *dpms_property =
10416 dev->mode_config.dpms_property;
10417
Daniel Vetterea9d7582012-07-10 10:42:52 +020010418 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010419 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010420 dpms_property,
10421 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010422
10423 intel_encoder = to_intel_encoder(connector->encoder);
10424 intel_encoder->connectors_active = true;
10425 }
10426 }
10427
10428}
10429
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010430static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010431{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010432 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010433
10434 if (clock1 == clock2)
10435 return true;
10436
10437 if (!clock1 || !clock2)
10438 return false;
10439
10440 diff = abs(clock1 - clock2);
10441
10442 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10443 return true;
10444
10445 return false;
10446}
10447
Daniel Vetter25c5b262012-07-08 22:08:04 +020010448#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10449 list_for_each_entry((intel_crtc), \
10450 &(dev)->mode_config.crtc_list, \
10451 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010452 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010453
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010454static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010455intel_pipe_config_compare(struct drm_device *dev,
10456 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010457 struct intel_crtc_config *pipe_config)
10458{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010459#define PIPE_CONF_CHECK_X(name) \
10460 if (current_config->name != pipe_config->name) { \
10461 DRM_ERROR("mismatch in " #name " " \
10462 "(expected 0x%08x, found 0x%08x)\n", \
10463 current_config->name, \
10464 pipe_config->name); \
10465 return false; \
10466 }
10467
Daniel Vetter08a24032013-04-19 11:25:34 +020010468#define PIPE_CONF_CHECK_I(name) \
10469 if (current_config->name != pipe_config->name) { \
10470 DRM_ERROR("mismatch in " #name " " \
10471 "(expected %i, found %i)\n", \
10472 current_config->name, \
10473 pipe_config->name); \
10474 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010475 }
10476
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010477/* This is required for BDW+ where there is only one set of registers for
10478 * switching between high and low RR.
10479 * This macro can be used whenever a comparison has to be made between one
10480 * hw state and multiple sw state variables.
10481 */
10482#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10483 if ((current_config->name != pipe_config->name) && \
10484 (current_config->alt_name != pipe_config->name)) { \
10485 DRM_ERROR("mismatch in " #name " " \
10486 "(expected %i or %i, found %i)\n", \
10487 current_config->name, \
10488 current_config->alt_name, \
10489 pipe_config->name); \
10490 return false; \
10491 }
10492
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010493#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10494 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010495 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010496 "(expected %i, found %i)\n", \
10497 current_config->name & (mask), \
10498 pipe_config->name & (mask)); \
10499 return false; \
10500 }
10501
Ville Syrjälä5e550652013-09-06 23:29:07 +030010502#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10503 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10504 DRM_ERROR("mismatch in " #name " " \
10505 "(expected %i, found %i)\n", \
10506 current_config->name, \
10507 pipe_config->name); \
10508 return false; \
10509 }
10510
Daniel Vetterbb760062013-06-06 14:55:52 +020010511#define PIPE_CONF_QUIRK(quirk) \
10512 ((current_config->quirks | pipe_config->quirks) & (quirk))
10513
Daniel Vettereccb1402013-05-22 00:50:22 +020010514 PIPE_CONF_CHECK_I(cpu_transcoder);
10515
Daniel Vetter08a24032013-04-19 11:25:34 +020010516 PIPE_CONF_CHECK_I(has_pch_encoder);
10517 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010518 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10519 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10520 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10521 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10522 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010523
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010524 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010525
10526 if (INTEL_INFO(dev)->gen < 8) {
10527 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10528 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10529 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10530 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10531 PIPE_CONF_CHECK_I(dp_m_n.tu);
10532
10533 if (current_config->has_drrs) {
10534 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10535 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10536 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10537 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10538 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10539 }
10540 } else {
10541 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10542 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10543 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10544 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10545 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10546 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010547
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010548 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10549 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10550 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10551 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10552 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10553 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10554
10555 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10556 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10557 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10558 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10559 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10560 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10561
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010562 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010563 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010564 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10565 IS_VALLEYVIEW(dev))
10566 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010567
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010568 PIPE_CONF_CHECK_I(has_audio);
10569
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010570 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10571 DRM_MODE_FLAG_INTERLACE);
10572
Daniel Vetterbb760062013-06-06 14:55:52 +020010573 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10574 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10575 DRM_MODE_FLAG_PHSYNC);
10576 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10577 DRM_MODE_FLAG_NHSYNC);
10578 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10579 DRM_MODE_FLAG_PVSYNC);
10580 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10581 DRM_MODE_FLAG_NVSYNC);
10582 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010583
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010584 PIPE_CONF_CHECK_I(pipe_src_w);
10585 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010586
Daniel Vetter99535992014-04-13 12:00:33 +020010587 /*
10588 * FIXME: BIOS likes to set up a cloned config with lvds+external
10589 * screen. Since we don't yet re-compute the pipe config when moving
10590 * just the lvds port away to another pipe the sw tracking won't match.
10591 *
10592 * Proper atomic modesets with recomputed global state will fix this.
10593 * Until then just don't check gmch state for inherited modes.
10594 */
10595 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10596 PIPE_CONF_CHECK_I(gmch_pfit.control);
10597 /* pfit ratios are autocomputed by the hw on gen4+ */
10598 if (INTEL_INFO(dev)->gen < 4)
10599 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10600 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10601 }
10602
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010603 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10604 if (current_config->pch_pfit.enabled) {
10605 PIPE_CONF_CHECK_I(pch_pfit.pos);
10606 PIPE_CONF_CHECK_I(pch_pfit.size);
10607 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010608
Jesse Barnese59150d2014-01-07 13:30:45 -080010609 /* BDW+ don't expose a synchronous way to read the state */
10610 if (IS_HASWELL(dev))
10611 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010612
Ville Syrjälä282740f2013-09-04 18:30:03 +030010613 PIPE_CONF_CHECK_I(double_wide);
10614
Daniel Vetter26804af2014-06-25 22:01:55 +030010615 PIPE_CONF_CHECK_X(ddi_pll_sel);
10616
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010617 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010618 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010619 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010620 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10621 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010622 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010623
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010624 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10625 PIPE_CONF_CHECK_I(pipe_bpp);
10626
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010627 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10628 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010629
Daniel Vetter66e985c2013-06-05 13:34:20 +020010630#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010631#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010632#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010633#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010634#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010635#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010636
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010637 return true;
10638}
10639
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010640static void
10641check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010642{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010643 struct intel_connector *connector;
10644
10645 list_for_each_entry(connector, &dev->mode_config.connector_list,
10646 base.head) {
10647 /* This also checks the encoder/connector hw state with the
10648 * ->get_hw_state callbacks. */
10649 intel_connector_check_state(connector);
10650
10651 WARN(&connector->new_encoder->base != connector->base.encoder,
10652 "connector's staged encoder doesn't match current encoder\n");
10653 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010654}
10655
10656static void
10657check_encoder_state(struct drm_device *dev)
10658{
10659 struct intel_encoder *encoder;
10660 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010661
Damien Lespiaub2784e12014-08-05 11:29:37 +010010662 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010663 bool enabled = false;
10664 bool active = false;
10665 enum pipe pipe, tracked_pipe;
10666
10667 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10668 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010669 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010670
10671 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10672 "encoder's stage crtc doesn't match current crtc\n");
10673 WARN(encoder->connectors_active && !encoder->base.crtc,
10674 "encoder's active_connectors set, but no crtc\n");
10675
10676 list_for_each_entry(connector, &dev->mode_config.connector_list,
10677 base.head) {
10678 if (connector->base.encoder != &encoder->base)
10679 continue;
10680 enabled = true;
10681 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10682 active = true;
10683 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010684 /*
10685 * for MST connectors if we unplug the connector is gone
10686 * away but the encoder is still connected to a crtc
10687 * until a modeset happens in response to the hotplug.
10688 */
10689 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10690 continue;
10691
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010692 WARN(!!encoder->base.crtc != enabled,
10693 "encoder's enabled state mismatch "
10694 "(expected %i, found %i)\n",
10695 !!encoder->base.crtc, enabled);
10696 WARN(active && !encoder->base.crtc,
10697 "active encoder with no crtc\n");
10698
10699 WARN(encoder->connectors_active != active,
10700 "encoder's computed active state doesn't match tracked active state "
10701 "(expected %i, found %i)\n", active, encoder->connectors_active);
10702
10703 active = encoder->get_hw_state(encoder, &pipe);
10704 WARN(active != encoder->connectors_active,
10705 "encoder's hw state doesn't match sw tracking "
10706 "(expected %i, found %i)\n",
10707 encoder->connectors_active, active);
10708
10709 if (!encoder->base.crtc)
10710 continue;
10711
10712 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10713 WARN(active && pipe != tracked_pipe,
10714 "active encoder's pipe doesn't match"
10715 "(expected %i, found %i)\n",
10716 tracked_pipe, pipe);
10717
10718 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010719}
10720
10721static void
10722check_crtc_state(struct drm_device *dev)
10723{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010724 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010725 struct intel_crtc *crtc;
10726 struct intel_encoder *encoder;
10727 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010728
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010729 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010730 bool enabled = false;
10731 bool active = false;
10732
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010733 memset(&pipe_config, 0, sizeof(pipe_config));
10734
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010735 DRM_DEBUG_KMS("[CRTC:%d]\n",
10736 crtc->base.base.id);
10737
10738 WARN(crtc->active && !crtc->base.enabled,
10739 "active crtc, but not enabled in sw tracking\n");
10740
Damien Lespiaub2784e12014-08-05 11:29:37 +010010741 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010742 if (encoder->base.crtc != &crtc->base)
10743 continue;
10744 enabled = true;
10745 if (encoder->connectors_active)
10746 active = true;
10747 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010748
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010749 WARN(active != crtc->active,
10750 "crtc's computed active state doesn't match tracked active state "
10751 "(expected %i, found %i)\n", active, crtc->active);
10752 WARN(enabled != crtc->base.enabled,
10753 "crtc's computed enabled state doesn't match tracked enabled state "
10754 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10755
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010756 active = dev_priv->display.get_pipe_config(crtc,
10757 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010758
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010759 /* hw state is inconsistent with the pipe quirk */
10760 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10761 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010762 active = crtc->active;
10763
Damien Lespiaub2784e12014-08-05 11:29:37 +010010764 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010765 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010766 if (encoder->base.crtc != &crtc->base)
10767 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010768 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010769 encoder->get_config(encoder, &pipe_config);
10770 }
10771
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010772 WARN(crtc->active != active,
10773 "crtc active state doesn't match with hw state "
10774 "(expected %i, found %i)\n", crtc->active, active);
10775
Daniel Vetterc0b03412013-05-28 12:05:54 +020010776 if (active &&
10777 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10778 WARN(1, "pipe state doesn't match!\n");
10779 intel_dump_pipe_config(crtc, &pipe_config,
10780 "[hw state]");
10781 intel_dump_pipe_config(crtc, &crtc->config,
10782 "[sw state]");
10783 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010784 }
10785}
10786
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010787static void
10788check_shared_dpll_state(struct drm_device *dev)
10789{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010790 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010791 struct intel_crtc *crtc;
10792 struct intel_dpll_hw_state dpll_hw_state;
10793 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010794
10795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10796 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10797 int enabled_crtcs = 0, active_crtcs = 0;
10798 bool active;
10799
10800 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10801
10802 DRM_DEBUG_KMS("%s\n", pll->name);
10803
10804 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10805
10806 WARN(pll->active > pll->refcount,
10807 "more active pll users than references: %i vs %i\n",
10808 pll->active, pll->refcount);
10809 WARN(pll->active && !pll->on,
10810 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010811 WARN(pll->on && !pll->active,
10812 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010813 WARN(pll->on != active,
10814 "pll on state mismatch (expected %i, found %i)\n",
10815 pll->on, active);
10816
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010817 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010818 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10819 enabled_crtcs++;
10820 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10821 active_crtcs++;
10822 }
10823 WARN(pll->active != active_crtcs,
10824 "pll active crtcs mismatch (expected %i, found %i)\n",
10825 pll->active, active_crtcs);
10826 WARN(pll->refcount != enabled_crtcs,
10827 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10828 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010829
10830 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10831 sizeof(dpll_hw_state)),
10832 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010833 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010834}
10835
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010836void
10837intel_modeset_check_state(struct drm_device *dev)
10838{
10839 check_connector_state(dev);
10840 check_encoder_state(dev);
10841 check_crtc_state(dev);
10842 check_shared_dpll_state(dev);
10843}
10844
Ville Syrjälä18442d02013-09-13 16:00:08 +030010845void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10846 int dotclock)
10847{
10848 /*
10849 * FDI already provided one idea for the dotclock.
10850 * Yell if the encoder disagrees.
10851 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010852 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010853 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010854 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010855}
10856
Ville Syrjälä80715b22014-05-15 20:23:23 +030010857static void update_scanline_offset(struct intel_crtc *crtc)
10858{
10859 struct drm_device *dev = crtc->base.dev;
10860
10861 /*
10862 * The scanline counter increments at the leading edge of hsync.
10863 *
10864 * On most platforms it starts counting from vtotal-1 on the
10865 * first active line. That means the scanline counter value is
10866 * always one less than what we would expect. Ie. just after
10867 * start of vblank, which also occurs at start of hsync (on the
10868 * last active line), the scanline counter will read vblank_start-1.
10869 *
10870 * On gen2 the scanline counter starts counting from 1 instead
10871 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10872 * to keep the value positive), instead of adding one.
10873 *
10874 * On HSW+ the behaviour of the scanline counter depends on the output
10875 * type. For DP ports it behaves like most other platforms, but on HDMI
10876 * there's an extra 1 line difference. So we need to add two instead of
10877 * one to the value.
10878 */
10879 if (IS_GEN2(dev)) {
10880 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10881 int vtotal;
10882
10883 vtotal = mode->crtc_vtotal;
10884 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10885 vtotal /= 2;
10886
10887 crtc->scanline_offset = vtotal - 1;
10888 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010889 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010890 crtc->scanline_offset = 2;
10891 } else
10892 crtc->scanline_offset = 1;
10893}
10894
Daniel Vetterf30da182013-04-11 20:22:50 +020010895static int __intel_set_mode(struct drm_crtc *crtc,
10896 struct drm_display_mode *mode,
10897 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010898{
10899 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010900 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010901 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010902 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010903 struct intel_crtc *intel_crtc;
10904 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010905 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010906
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010907 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010908 if (!saved_mode)
10909 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010910
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010911 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010912 &prepare_pipes, &disable_pipes);
10913
Tim Gardner3ac18232012-12-07 07:54:26 -070010914 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010915
Daniel Vetter25c5b262012-07-08 22:08:04 +020010916 /* Hack: Because we don't (yet) support global modeset on multiple
10917 * crtcs, we don't keep track of the new mode for more than one crtc.
10918 * Hence simply check whether any bit is set in modeset_pipes in all the
10919 * pieces of code that are not yet converted to deal with mutliple crtcs
10920 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010921 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010922 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010923 if (IS_ERR(pipe_config)) {
10924 ret = PTR_ERR(pipe_config);
10925 pipe_config = NULL;
10926
Tim Gardner3ac18232012-12-07 07:54:26 -070010927 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010928 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010929 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10930 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010931 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010932 }
10933
Jesse Barnes30a970c2013-11-04 13:48:12 -080010934 /*
10935 * See if the config requires any additional preparation, e.g.
10936 * to adjust global state with pipes off. We need to do this
10937 * here so we can get the modeset_pipe updated config for the new
10938 * mode set on this crtc. For other crtcs we need to use the
10939 * adjusted_mode bits in the crtc directly.
10940 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010941 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010942 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010943
Ville Syrjäläc164f832013-11-05 22:34:12 +020010944 /* may have added more to prepare_pipes than we should */
10945 prepare_pipes &= ~disable_pipes;
10946 }
10947
Daniel Vetter460da9162013-03-27 00:44:51 +010010948 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10949 intel_crtc_disable(&intel_crtc->base);
10950
Daniel Vetterea9d7582012-07-10 10:42:52 +020010951 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10952 if (intel_crtc->base.enabled)
10953 dev_priv->display.crtc_disable(&intel_crtc->base);
10954 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010955
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010956 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10957 * to set it here already despite that we pass it down the callchain.
10958 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010959 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010960 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010961 /* mode_set/enable/disable functions rely on a correct pipe
10962 * config. */
10963 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010964 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010965
10966 /*
10967 * Calculate and store various constants which
10968 * are later needed by vblank and swap-completion
10969 * timestamping. They are derived from true hwmode.
10970 */
10971 drm_calc_timestamping_constants(crtc,
10972 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010973 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010974
Daniel Vetterea9d7582012-07-10 10:42:52 +020010975 /* Only after disabling all output pipelines that will be changed can we
10976 * update the the output configuration. */
10977 intel_modeset_update_state(dev, prepare_pipes);
10978
Daniel Vetter47fab732012-10-26 10:58:18 +020010979 if (dev_priv->display.modeset_global_resources)
10980 dev_priv->display.modeset_global_resources(dev);
10981
Daniel Vettera6778b32012-07-02 09:56:42 +020010982 /* Set up the DPLL and any encoders state that needs to adjust or depend
10983 * on the DPLL.
10984 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010985 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010986 struct drm_framebuffer *old_fb = crtc->primary->fb;
10987 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10988 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010989
10990 mutex_lock(&dev->struct_mutex);
10991 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010992 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010993 NULL);
10994 if (ret != 0) {
10995 DRM_ERROR("pin & fence failed\n");
10996 mutex_unlock(&dev->struct_mutex);
10997 goto done;
10998 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010999 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011000 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011001 i915_gem_track_fb(old_obj, obj,
11002 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011003 mutex_unlock(&dev->struct_mutex);
11004
11005 crtc->primary->fb = fb;
11006 crtc->x = x;
11007 crtc->y = y;
11008
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030011009 ret = dev_priv->display.crtc_mode_set(intel_crtc, x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011010 if (ret)
11011 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011012 }
11013
11014 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011015 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11016 update_scanline_offset(intel_crtc);
11017
Daniel Vetter25c5b262012-07-08 22:08:04 +020011018 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011019 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011020
Daniel Vettera6778b32012-07-02 09:56:42 +020011021 /* FIXME: add subpixel order */
11022done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011023 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011024 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011025
Tim Gardner3ac18232012-12-07 07:54:26 -070011026out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011027 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011028 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011029 return ret;
11030}
11031
Damien Lespiaue7457a92013-08-08 22:28:59 +010011032static int intel_set_mode(struct drm_crtc *crtc,
11033 struct drm_display_mode *mode,
11034 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011035{
11036 int ret;
11037
11038 ret = __intel_set_mode(crtc, mode, x, y, fb);
11039
11040 if (ret == 0)
11041 intel_modeset_check_state(crtc->dev);
11042
11043 return ret;
11044}
11045
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011046void intel_crtc_restore_mode(struct drm_crtc *crtc)
11047{
Matt Roperf4510a22014-04-01 15:22:40 -070011048 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011049}
11050
Daniel Vetter25c5b262012-07-08 22:08:04 +020011051#undef for_each_intel_crtc_masked
11052
Daniel Vetterd9e55602012-07-04 22:16:09 +020011053static void intel_set_config_free(struct intel_set_config *config)
11054{
11055 if (!config)
11056 return;
11057
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011058 kfree(config->save_connector_encoders);
11059 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011060 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011061 kfree(config);
11062}
11063
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011064static int intel_set_config_save_state(struct drm_device *dev,
11065 struct intel_set_config *config)
11066{
Ville Syrjälä76688512014-01-10 11:28:06 +020011067 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011068 struct drm_encoder *encoder;
11069 struct drm_connector *connector;
11070 int count;
11071
Ville Syrjälä76688512014-01-10 11:28:06 +020011072 config->save_crtc_enabled =
11073 kcalloc(dev->mode_config.num_crtc,
11074 sizeof(bool), GFP_KERNEL);
11075 if (!config->save_crtc_enabled)
11076 return -ENOMEM;
11077
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011078 config->save_encoder_crtcs =
11079 kcalloc(dev->mode_config.num_encoder,
11080 sizeof(struct drm_crtc *), GFP_KERNEL);
11081 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011082 return -ENOMEM;
11083
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011084 config->save_connector_encoders =
11085 kcalloc(dev->mode_config.num_connector,
11086 sizeof(struct drm_encoder *), GFP_KERNEL);
11087 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011088 return -ENOMEM;
11089
11090 /* Copy data. Note that driver private data is not affected.
11091 * Should anything bad happen only the expected state is
11092 * restored, not the drivers personal bookkeeping.
11093 */
11094 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011095 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011096 config->save_crtc_enabled[count++] = crtc->enabled;
11097 }
11098
11099 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011100 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011101 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011102 }
11103
11104 count = 0;
11105 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011106 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011107 }
11108
11109 return 0;
11110}
11111
11112static void intel_set_config_restore_state(struct drm_device *dev,
11113 struct intel_set_config *config)
11114{
Ville Syrjälä76688512014-01-10 11:28:06 +020011115 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011116 struct intel_encoder *encoder;
11117 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011118 int count;
11119
11120 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011121 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011122 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011123
11124 if (crtc->new_enabled)
11125 crtc->new_config = &crtc->config;
11126 else
11127 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011128 }
11129
11130 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011131 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011132 encoder->new_crtc =
11133 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011134 }
11135
11136 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011137 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11138 connector->new_encoder =
11139 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011140 }
11141}
11142
Imre Deake3de42b2013-05-03 19:44:07 +020011143static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011144is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011145{
11146 int i;
11147
Chris Wilson2e57f472013-07-17 12:14:40 +010011148 if (set->num_connectors == 0)
11149 return false;
11150
11151 if (WARN_ON(set->connectors == NULL))
11152 return false;
11153
11154 for (i = 0; i < set->num_connectors; i++)
11155 if (set->connectors[i]->encoder &&
11156 set->connectors[i]->encoder->crtc == set->crtc &&
11157 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011158 return true;
11159
11160 return false;
11161}
11162
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011163static void
11164intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11165 struct intel_set_config *config)
11166{
11167
11168 /* We should be able to check here if the fb has the same properties
11169 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011170 if (is_crtc_connector_off(set)) {
11171 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011172 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011173 /*
11174 * If we have no fb, we can only flip as long as the crtc is
11175 * active, otherwise we need a full mode set. The crtc may
11176 * be active if we've only disabled the primary plane, or
11177 * in fastboot situations.
11178 */
Matt Roperf4510a22014-04-01 15:22:40 -070011179 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011180 struct intel_crtc *intel_crtc =
11181 to_intel_crtc(set->crtc);
11182
Matt Roper3b150f02014-05-29 08:06:53 -070011183 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011184 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11185 config->fb_changed = true;
11186 } else {
11187 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11188 config->mode_changed = true;
11189 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011190 } else if (set->fb == NULL) {
11191 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011192 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011193 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011194 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011195 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011196 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011197 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011198 }
11199
Daniel Vetter835c5872012-07-10 18:11:08 +020011200 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011201 config->fb_changed = true;
11202
11203 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11204 DRM_DEBUG_KMS("modes are different, full mode set\n");
11205 drm_mode_debug_printmodeline(&set->crtc->mode);
11206 drm_mode_debug_printmodeline(set->mode);
11207 config->mode_changed = true;
11208 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011209
11210 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11211 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011212}
11213
Daniel Vetter2e431052012-07-04 22:42:15 +020011214static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011215intel_modeset_stage_output_state(struct drm_device *dev,
11216 struct drm_mode_set *set,
11217 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011218{
Daniel Vetter9a935852012-07-05 22:34:27 +020011219 struct intel_connector *connector;
11220 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011221 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011222 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011223
Damien Lespiau9abdda72013-02-13 13:29:23 +000011224 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011225 * of connectors. For paranoia, double-check this. */
11226 WARN_ON(!set->fb && (set->num_connectors != 0));
11227 WARN_ON(set->fb && (set->num_connectors == 0));
11228
Daniel Vetter9a935852012-07-05 22:34:27 +020011229 list_for_each_entry(connector, &dev->mode_config.connector_list,
11230 base.head) {
11231 /* Otherwise traverse passed in connector list and get encoders
11232 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011233 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011234 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011235 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011236 break;
11237 }
11238 }
11239
Daniel Vetter9a935852012-07-05 22:34:27 +020011240 /* If we disable the crtc, disable all its connectors. Also, if
11241 * the connector is on the changing crtc but not on the new
11242 * connector list, disable it. */
11243 if ((!set->fb || ro == set->num_connectors) &&
11244 connector->base.encoder &&
11245 connector->base.encoder->crtc == set->crtc) {
11246 connector->new_encoder = NULL;
11247
11248 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11249 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011250 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011251 }
11252
11253
11254 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011255 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011256 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011257 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011258 }
11259 /* connector->new_encoder is now updated for all connectors. */
11260
11261 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011262 list_for_each_entry(connector, &dev->mode_config.connector_list,
11263 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011264 struct drm_crtc *new_crtc;
11265
Daniel Vetter9a935852012-07-05 22:34:27 +020011266 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011267 continue;
11268
Daniel Vetter9a935852012-07-05 22:34:27 +020011269 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011270
11271 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011272 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011273 new_crtc = set->crtc;
11274 }
11275
11276 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011277 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11278 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011279 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011280 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011281 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011282
11283 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11284 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011285 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011286 new_crtc->base.id);
11287 }
11288
11289 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011290 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011291 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011292 list_for_each_entry(connector,
11293 &dev->mode_config.connector_list,
11294 base.head) {
11295 if (connector->new_encoder == encoder) {
11296 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011297 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011298 }
11299 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011300
11301 if (num_connectors == 0)
11302 encoder->new_crtc = NULL;
11303 else if (num_connectors > 1)
11304 return -EINVAL;
11305
Daniel Vetter9a935852012-07-05 22:34:27 +020011306 /* Only now check for crtc changes so we don't miss encoders
11307 * that will be disabled. */
11308 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011309 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011310 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011311 }
11312 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011313 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011314 list_for_each_entry(connector, &dev->mode_config.connector_list,
11315 base.head) {
11316 if (connector->new_encoder)
11317 if (connector->new_encoder != connector->encoder)
11318 connector->encoder = connector->new_encoder;
11319 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011320 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011321 crtc->new_enabled = false;
11322
Damien Lespiaub2784e12014-08-05 11:29:37 +010011323 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011324 if (encoder->new_crtc == crtc) {
11325 crtc->new_enabled = true;
11326 break;
11327 }
11328 }
11329
11330 if (crtc->new_enabled != crtc->base.enabled) {
11331 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11332 crtc->new_enabled ? "en" : "dis");
11333 config->mode_changed = true;
11334 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011335
11336 if (crtc->new_enabled)
11337 crtc->new_config = &crtc->config;
11338 else
11339 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011340 }
11341
Daniel Vetter2e431052012-07-04 22:42:15 +020011342 return 0;
11343}
11344
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011345static void disable_crtc_nofb(struct intel_crtc *crtc)
11346{
11347 struct drm_device *dev = crtc->base.dev;
11348 struct intel_encoder *encoder;
11349 struct intel_connector *connector;
11350
11351 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11352 pipe_name(crtc->pipe));
11353
11354 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11355 if (connector->new_encoder &&
11356 connector->new_encoder->new_crtc == crtc)
11357 connector->new_encoder = NULL;
11358 }
11359
Damien Lespiaub2784e12014-08-05 11:29:37 +010011360 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011361 if (encoder->new_crtc == crtc)
11362 encoder->new_crtc = NULL;
11363 }
11364
11365 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011366 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011367}
11368
Daniel Vetter2e431052012-07-04 22:42:15 +020011369static int intel_crtc_set_config(struct drm_mode_set *set)
11370{
11371 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011372 struct drm_mode_set save_set;
11373 struct intel_set_config *config;
11374 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011375
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011376 BUG_ON(!set);
11377 BUG_ON(!set->crtc);
11378 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011379
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011380 /* Enforce sane interface api - has been abused by the fb helper. */
11381 BUG_ON(!set->mode && set->fb);
11382 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011383
Daniel Vetter2e431052012-07-04 22:42:15 +020011384 if (set->fb) {
11385 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11386 set->crtc->base.id, set->fb->base.id,
11387 (int)set->num_connectors, set->x, set->y);
11388 } else {
11389 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011390 }
11391
11392 dev = set->crtc->dev;
11393
11394 ret = -ENOMEM;
11395 config = kzalloc(sizeof(*config), GFP_KERNEL);
11396 if (!config)
11397 goto out_config;
11398
11399 ret = intel_set_config_save_state(dev, config);
11400 if (ret)
11401 goto out_config;
11402
11403 save_set.crtc = set->crtc;
11404 save_set.mode = &set->crtc->mode;
11405 save_set.x = set->crtc->x;
11406 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011407 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011408
11409 /* Compute whether we need a full modeset, only an fb base update or no
11410 * change at all. In the future we might also check whether only the
11411 * mode changed, e.g. for LVDS where we only change the panel fitter in
11412 * such cases. */
11413 intel_set_config_compute_mode_changes(set, config);
11414
Daniel Vetter9a935852012-07-05 22:34:27 +020011415 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011416 if (ret)
11417 goto fail;
11418
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011419 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011420 ret = intel_set_mode(set->crtc, set->mode,
11421 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011422 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011423 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11424
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011425 intel_crtc_wait_for_pending_flips(set->crtc);
11426
Daniel Vetter4f660f42012-07-02 09:47:37 +020011427 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011428 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011429
11430 /*
11431 * We need to make sure the primary plane is re-enabled if it
11432 * has previously been turned off.
11433 */
11434 if (!intel_crtc->primary_enabled && ret == 0) {
11435 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011436 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011437 }
11438
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011439 /*
11440 * In the fastboot case this may be our only check of the
11441 * state after boot. It would be better to only do it on
11442 * the first update, but we don't have a nice way of doing that
11443 * (and really, set_config isn't used much for high freq page
11444 * flipping, so increasing its cost here shouldn't be a big
11445 * deal).
11446 */
Jani Nikulad330a952014-01-21 11:24:25 +020011447 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011448 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011449 }
11450
Chris Wilson2d05eae2013-05-03 17:36:25 +010011451 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011452 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11453 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011454fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011455 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011456
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011457 /*
11458 * HACK: if the pipe was on, but we didn't have a framebuffer,
11459 * force the pipe off to avoid oopsing in the modeset code
11460 * due to fb==NULL. This should only happen during boot since
11461 * we don't yet reconstruct the FB from the hardware state.
11462 */
11463 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11464 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11465
Chris Wilson2d05eae2013-05-03 17:36:25 +010011466 /* Try to restore the config */
11467 if (config->mode_changed &&
11468 intel_set_mode(save_set.crtc, save_set.mode,
11469 save_set.x, save_set.y, save_set.fb))
11470 DRM_ERROR("failed to restore config after modeset failure\n");
11471 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011472
Daniel Vetterd9e55602012-07-04 22:16:09 +020011473out_config:
11474 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011475 return ret;
11476}
11477
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011478static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011479 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011480 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011481 .destroy = intel_crtc_destroy,
11482 .page_flip = intel_crtc_page_flip,
11483};
11484
Daniel Vetter53589012013-06-05 13:34:16 +020011485static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11486 struct intel_shared_dpll *pll,
11487 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011488{
Daniel Vetter53589012013-06-05 13:34:16 +020011489 uint32_t val;
11490
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011491 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011492 return false;
11493
Daniel Vetter53589012013-06-05 13:34:16 +020011494 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011495 hw_state->dpll = val;
11496 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11497 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011498
11499 return val & DPLL_VCO_ENABLE;
11500}
11501
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011502static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11503 struct intel_shared_dpll *pll)
11504{
11505 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11506 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11507}
11508
Daniel Vettere7b903d2013-06-05 13:34:14 +020011509static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11510 struct intel_shared_dpll *pll)
11511{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011512 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011513 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011514
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011515 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11516
11517 /* Wait for the clocks to stabilize. */
11518 POSTING_READ(PCH_DPLL(pll->id));
11519 udelay(150);
11520
11521 /* The pixel multiplier can only be updated once the
11522 * DPLL is enabled and the clocks are stable.
11523 *
11524 * So write it again.
11525 */
11526 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11527 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011528 udelay(200);
11529}
11530
11531static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11532 struct intel_shared_dpll *pll)
11533{
11534 struct drm_device *dev = dev_priv->dev;
11535 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011536
11537 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011538 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011539 if (intel_crtc_to_shared_dpll(crtc) == pll)
11540 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11541 }
11542
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011543 I915_WRITE(PCH_DPLL(pll->id), 0);
11544 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011545 udelay(200);
11546}
11547
Daniel Vetter46edb022013-06-05 13:34:12 +020011548static char *ibx_pch_dpll_names[] = {
11549 "PCH DPLL A",
11550 "PCH DPLL B",
11551};
11552
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011553static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011554{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011556 int i;
11557
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011558 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011559
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011560 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011561 dev_priv->shared_dplls[i].id = i;
11562 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011563 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011564 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11565 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011566 dev_priv->shared_dplls[i].get_hw_state =
11567 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011568 }
11569}
11570
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011571static void intel_shared_dpll_init(struct drm_device *dev)
11572{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011573 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011574
Daniel Vetter9cd86932014-06-25 22:01:57 +030011575 if (HAS_DDI(dev))
11576 intel_ddi_pll_init(dev);
11577 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011578 ibx_pch_dpll_init(dev);
11579 else
11580 dev_priv->num_shared_dpll = 0;
11581
11582 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011583}
11584
Matt Roper465c1202014-05-29 08:06:54 -070011585static int
11586intel_primary_plane_disable(struct drm_plane *plane)
11587{
11588 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011589 struct intel_crtc *intel_crtc;
11590
11591 if (!plane->fb)
11592 return 0;
11593
11594 BUG_ON(!plane->crtc);
11595
11596 intel_crtc = to_intel_crtc(plane->crtc);
11597
11598 /*
11599 * Even though we checked plane->fb above, it's still possible that
11600 * the primary plane has been implicitly disabled because the crtc
11601 * coordinates given weren't visible, or because we detected
11602 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11603 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11604 * In either case, we need to unpin the FB and let the fb pointer get
11605 * updated, but otherwise we don't need to touch the hardware.
11606 */
11607 if (!intel_crtc->primary_enabled)
11608 goto disable_unpin;
11609
11610 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011611 intel_disable_primary_hw_plane(plane, plane->crtc);
11612
Matt Roper465c1202014-05-29 08:06:54 -070011613disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011614 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011615 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011616 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011617 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011618 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011619 plane->fb = NULL;
11620
11621 return 0;
11622}
11623
11624static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011625intel_check_primary_plane(struct drm_plane *plane,
11626 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011627{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011628 struct drm_crtc *crtc = state->crtc;
11629 struct drm_framebuffer *fb = state->fb;
11630 struct drm_rect *dest = &state->dst;
11631 struct drm_rect *src = &state->src;
11632 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011633 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011634
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011635 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011636 src, dest, clip,
11637 DRM_PLANE_HELPER_NO_SCALING,
11638 DRM_PLANE_HELPER_NO_SCALING,
11639 false, true, &state->visible);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011640 if (ret)
11641 return ret;
11642
11643 /* no fb bound */
11644 if (state->visible && !fb) {
11645 DRM_ERROR("No FB bound\n");
11646 return -EINVAL;
11647 }
11648
11649 return 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011650}
11651
11652static int
11653intel_commit_primary_plane(struct drm_plane *plane,
11654 struct intel_plane_state *state)
11655{
11656 struct drm_crtc *crtc = state->crtc;
11657 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011658 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011659 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011661 enum pipe pipe = intel_crtc->pipe;
11662 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011663 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11664 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011665 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011666 struct drm_rect *src = &state->src;
Matt Roper465c1202014-05-29 08:06:54 -070011667 int ret;
11668
Matt Roper465c1202014-05-29 08:06:54 -070011669 intel_crtc_wait_for_pending_flips(crtc);
11670
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011671 if (intel_crtc_has_pending_flip(crtc)) {
11672 DRM_ERROR("pipe is still busy with an old pageflip\n");
11673 return -EBUSY;
Matt Roper465c1202014-05-29 08:06:54 -070011674 }
11675
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011676 if (plane->fb != fb) {
11677 mutex_lock(&dev->struct_mutex);
11678 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11679 if (ret == 0)
11680 i915_gem_track_fb(old_obj, obj,
11681 INTEL_FRONTBUFFER_PRIMARY(pipe));
11682 mutex_unlock(&dev->struct_mutex);
11683 if (ret != 0) {
11684 DRM_DEBUG_KMS("pin & fence failed\n");
11685 return ret;
11686 }
11687 }
11688
11689 crtc->primary->fb = fb;
11690 crtc->x = src->x1;
11691 crtc->y = src->y1;
11692
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011693 intel_plane->crtc_x = state->orig_dst.x1;
11694 intel_plane->crtc_y = state->orig_dst.y1;
11695 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11696 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11697 intel_plane->src_x = state->orig_src.x1;
11698 intel_plane->src_y = state->orig_src.y1;
11699 intel_plane->src_w = drm_rect_width(&state->orig_src);
11700 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011701 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011702
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011703 if (intel_crtc->active) {
11704 /*
11705 * FBC does not work on some platforms for rotated
11706 * planes, so disable it when rotation is not 0 and
11707 * update it when rotation is set back to 0.
11708 *
11709 * FIXME: This is redundant with the fbc update done in
11710 * the primary plane enable function except that that
11711 * one is done too late. We eventually need to unify
11712 * this.
11713 */
11714 if (intel_crtc->primary_enabled &&
11715 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11716 dev_priv->fbc.plane == intel_crtc->plane &&
11717 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11718 intel_disable_fbc(dev);
11719 }
11720
11721 if (state->visible) {
11722 bool was_enabled = intel_crtc->primary_enabled;
11723
11724 /* FIXME: kill this fastboot hack */
11725 intel_update_pipe_size(intel_crtc);
11726
11727 intel_crtc->primary_enabled = true;
11728
11729 dev_priv->display.update_primary_plane(crtc, plane->fb,
11730 crtc->x, crtc->y);
11731
11732 /*
11733 * BDW signals flip done immediately if the plane
11734 * is disabled, even if the plane enable is already
11735 * armed to occur at the next vblank :(
11736 */
11737 if (IS_BROADWELL(dev) && !was_enabled)
11738 intel_wait_for_vblank(dev, intel_crtc->pipe);
11739 } else {
11740 /*
11741 * If clipping results in a non-visible primary plane,
11742 * we'll disable the primary plane. Note that this is
11743 * a bit different than what happens if userspace
11744 * explicitly disables the plane by passing fb=0
11745 * because plane->fb still gets set and pinned.
11746 */
11747 intel_disable_primary_hw_plane(plane, crtc);
11748 }
11749
11750 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11751
11752 mutex_lock(&dev->struct_mutex);
11753 intel_update_fbc(dev);
11754 mutex_unlock(&dev->struct_mutex);
11755 }
11756
11757 if (old_fb && old_fb != fb) {
11758 if (intel_crtc->active)
11759 intel_wait_for_vblank(dev, intel_crtc->pipe);
11760
11761 mutex_lock(&dev->struct_mutex);
11762 intel_unpin_fb_obj(old_obj);
11763 mutex_unlock(&dev->struct_mutex);
11764 }
11765
Matt Roper465c1202014-05-29 08:06:54 -070011766 return 0;
11767}
11768
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011769static int
11770intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11771 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11772 unsigned int crtc_w, unsigned int crtc_h,
11773 uint32_t src_x, uint32_t src_y,
11774 uint32_t src_w, uint32_t src_h)
11775{
11776 struct intel_plane_state state;
11777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11778 int ret;
11779
11780 state.crtc = crtc;
11781 state.fb = fb;
11782
11783 /* sample coordinates in 16.16 fixed point */
11784 state.src.x1 = src_x;
11785 state.src.x2 = src_x + src_w;
11786 state.src.y1 = src_y;
11787 state.src.y2 = src_y + src_h;
11788
11789 /* integer pixels */
11790 state.dst.x1 = crtc_x;
11791 state.dst.x2 = crtc_x + crtc_w;
11792 state.dst.y1 = crtc_y;
11793 state.dst.y2 = crtc_y + crtc_h;
11794
11795 state.clip.x1 = 0;
11796 state.clip.y1 = 0;
11797 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11798 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11799
11800 state.orig_src = state.src;
11801 state.orig_dst = state.dst;
11802
11803 ret = intel_check_primary_plane(plane, &state);
11804 if (ret)
11805 return ret;
11806
11807 intel_commit_primary_plane(plane, &state);
11808
11809 return 0;
11810}
11811
Matt Roper3d7d6512014-06-10 08:28:13 -070011812/* Common destruction function for both primary and cursor planes */
11813static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011814{
11815 struct intel_plane *intel_plane = to_intel_plane(plane);
11816 drm_plane_cleanup(plane);
11817 kfree(intel_plane);
11818}
11819
11820static const struct drm_plane_funcs intel_primary_plane_funcs = {
11821 .update_plane = intel_primary_plane_setplane,
11822 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011823 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011824 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011825};
11826
11827static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11828 int pipe)
11829{
11830 struct intel_plane *primary;
11831 const uint32_t *intel_primary_formats;
11832 int num_formats;
11833
11834 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11835 if (primary == NULL)
11836 return NULL;
11837
11838 primary->can_scale = false;
11839 primary->max_downscale = 1;
11840 primary->pipe = pipe;
11841 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011842 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011843 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11844 primary->plane = !pipe;
11845
11846 if (INTEL_INFO(dev)->gen <= 3) {
11847 intel_primary_formats = intel_primary_formats_gen2;
11848 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11849 } else {
11850 intel_primary_formats = intel_primary_formats_gen4;
11851 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11852 }
11853
11854 drm_universal_plane_init(dev, &primary->base, 0,
11855 &intel_primary_plane_funcs,
11856 intel_primary_formats, num_formats,
11857 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011858
11859 if (INTEL_INFO(dev)->gen >= 4) {
11860 if (!dev->mode_config.rotation_property)
11861 dev->mode_config.rotation_property =
11862 drm_mode_create_rotation_property(dev,
11863 BIT(DRM_ROTATE_0) |
11864 BIT(DRM_ROTATE_180));
11865 if (dev->mode_config.rotation_property)
11866 drm_object_attach_property(&primary->base.base,
11867 dev->mode_config.rotation_property,
11868 primary->rotation);
11869 }
11870
Matt Roper465c1202014-05-29 08:06:54 -070011871 return &primary->base;
11872}
11873
Matt Roper3d7d6512014-06-10 08:28:13 -070011874static int
11875intel_cursor_plane_disable(struct drm_plane *plane)
11876{
11877 if (!plane->fb)
11878 return 0;
11879
11880 BUG_ON(!plane->crtc);
11881
11882 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11883}
11884
11885static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011886intel_check_cursor_plane(struct drm_plane *plane,
11887 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011888{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011889 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011890 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011891 struct drm_framebuffer *fb = state->fb;
11892 struct drm_rect *dest = &state->dst;
11893 struct drm_rect *src = &state->src;
11894 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011895 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11896 int crtc_w, crtc_h;
11897 unsigned stride;
11898 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011899
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011900 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011901 src, dest, clip,
11902 DRM_PLANE_HELPER_NO_SCALING,
11903 DRM_PLANE_HELPER_NO_SCALING,
11904 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011905 if (ret)
11906 return ret;
11907
11908
11909 /* if we want to turn off the cursor ignore width and height */
11910 if (!obj)
11911 return 0;
11912
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011913 /* Check for which cursor types we support */
11914 crtc_w = drm_rect_width(&state->orig_dst);
11915 crtc_h = drm_rect_height(&state->orig_dst);
11916 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11917 DRM_DEBUG("Cursor dimension not supported\n");
11918 return -EINVAL;
11919 }
11920
11921 stride = roundup_pow_of_two(crtc_w) * 4;
11922 if (obj->base.size < stride * crtc_h) {
11923 DRM_DEBUG_KMS("buffer is too small\n");
11924 return -ENOMEM;
11925 }
11926
Gustavo Padovane391ea82014-09-24 14:20:25 -030011927 if (fb == crtc->cursor->fb)
11928 return 0;
11929
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011930 /* we only need to pin inside GTT if cursor is non-phy */
11931 mutex_lock(&dev->struct_mutex);
11932 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11933 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11934 ret = -EINVAL;
11935 }
11936 mutex_unlock(&dev->struct_mutex);
11937
11938 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011939}
11940
11941static int
11942intel_commit_cursor_plane(struct drm_plane *plane,
11943 struct intel_plane_state *state)
11944{
11945 struct drm_crtc *crtc = state->crtc;
11946 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11948 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11949 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011950 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011951
Gustavo Padovan852e7872014-09-05 17:22:31 -030011952 crtc->cursor_x = state->orig_dst.x1;
11953 crtc->cursor_y = state->orig_dst.y1;
Matt Roper3d7d6512014-06-10 08:28:13 -070011954 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011955 crtc_w = drm_rect_width(&state->orig_dst);
11956 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011957 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11958 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011959 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011960
11961 intel_frontbuffer_flip(crtc->dev,
11962 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11963
Matt Roper3d7d6512014-06-10 08:28:13 -070011964 return 0;
11965 }
11966}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011967
11968static int
11969intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11970 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11971 unsigned int crtc_w, unsigned int crtc_h,
11972 uint32_t src_x, uint32_t src_y,
11973 uint32_t src_w, uint32_t src_h)
11974{
11975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11976 struct intel_plane_state state;
11977 int ret;
11978
11979 state.crtc = crtc;
11980 state.fb = fb;
11981
11982 /* sample coordinates in 16.16 fixed point */
11983 state.src.x1 = src_x;
11984 state.src.x2 = src_x + src_w;
11985 state.src.y1 = src_y;
11986 state.src.y2 = src_y + src_h;
11987
11988 /* integer pixels */
11989 state.dst.x1 = crtc_x;
11990 state.dst.x2 = crtc_x + crtc_w;
11991 state.dst.y1 = crtc_y;
11992 state.dst.y2 = crtc_y + crtc_h;
11993
11994 state.clip.x1 = 0;
11995 state.clip.y1 = 0;
11996 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11997 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11998
11999 state.orig_src = state.src;
12000 state.orig_dst = state.dst;
12001
12002 ret = intel_check_cursor_plane(plane, &state);
12003 if (ret)
12004 return ret;
12005
12006 return intel_commit_cursor_plane(plane, &state);
12007}
12008
Matt Roper3d7d6512014-06-10 08:28:13 -070012009static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12010 .update_plane = intel_cursor_plane_update,
12011 .disable_plane = intel_cursor_plane_disable,
12012 .destroy = intel_plane_destroy,
12013};
12014
12015static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12016 int pipe)
12017{
12018 struct intel_plane *cursor;
12019
12020 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12021 if (cursor == NULL)
12022 return NULL;
12023
12024 cursor->can_scale = false;
12025 cursor->max_downscale = 1;
12026 cursor->pipe = pipe;
12027 cursor->plane = pipe;
12028
12029 drm_universal_plane_init(dev, &cursor->base, 0,
12030 &intel_cursor_plane_funcs,
12031 intel_cursor_formats,
12032 ARRAY_SIZE(intel_cursor_formats),
12033 DRM_PLANE_TYPE_CURSOR);
12034 return &cursor->base;
12035}
12036
Hannes Ederb358d0a2008-12-18 21:18:47 +010012037static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012038{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012039 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012040 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012041 struct drm_plane *primary = NULL;
12042 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012043 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012044
Daniel Vetter955382f2013-09-19 14:05:45 +020012045 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012046 if (intel_crtc == NULL)
12047 return;
12048
Matt Roper465c1202014-05-29 08:06:54 -070012049 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012050 if (!primary)
12051 goto fail;
12052
12053 cursor = intel_cursor_plane_create(dev, pipe);
12054 if (!cursor)
12055 goto fail;
12056
Matt Roper465c1202014-05-29 08:06:54 -070012057 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012058 cursor, &intel_crtc_funcs);
12059 if (ret)
12060 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012061
12062 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012063 for (i = 0; i < 256; i++) {
12064 intel_crtc->lut_r[i] = i;
12065 intel_crtc->lut_g[i] = i;
12066 intel_crtc->lut_b[i] = i;
12067 }
12068
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012069 /*
12070 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012071 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012072 */
Jesse Barnes80824002009-09-10 15:28:06 -070012073 intel_crtc->pipe = pipe;
12074 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012075 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012076 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012077 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012078 }
12079
Chris Wilson4b0e3332014-05-30 16:35:26 +030012080 intel_crtc->cursor_base = ~0;
12081 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012082 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012083
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012084 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12085 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12086 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12087 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12088
Jesse Barnes79e53942008-11-07 14:24:08 -080012089 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012090
12091 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012092 return;
12093
12094fail:
12095 if (primary)
12096 drm_plane_cleanup(primary);
12097 if (cursor)
12098 drm_plane_cleanup(cursor);
12099 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012100}
12101
Jesse Barnes752aa882013-10-31 18:55:49 +020012102enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12103{
12104 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012105 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012106
Rob Clark51fd3712013-11-19 12:10:12 -050012107 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012108
12109 if (!encoder)
12110 return INVALID_PIPE;
12111
12112 return to_intel_crtc(encoder->crtc)->pipe;
12113}
12114
Carl Worth08d7b3d2009-04-29 14:43:54 -070012115int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012116 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012117{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012118 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012119 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012120 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012121
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012122 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12123 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012124
Rob Clark7707e652014-07-17 23:30:04 -040012125 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012126
Rob Clark7707e652014-07-17 23:30:04 -040012127 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012128 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012129 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012130 }
12131
Rob Clark7707e652014-07-17 23:30:04 -040012132 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012133 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012134
Daniel Vetterc05422d2009-08-11 16:05:30 +020012135 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012136}
12137
Daniel Vetter66a92782012-07-12 20:08:18 +020012138static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012139{
Daniel Vetter66a92782012-07-12 20:08:18 +020012140 struct drm_device *dev = encoder->base.dev;
12141 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012142 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012143 int entry = 0;
12144
Damien Lespiaub2784e12014-08-05 11:29:37 +010012145 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012146 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012147 index_mask |= (1 << entry);
12148
Jesse Barnes79e53942008-11-07 14:24:08 -080012149 entry++;
12150 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012151
Jesse Barnes79e53942008-11-07 14:24:08 -080012152 return index_mask;
12153}
12154
Chris Wilson4d302442010-12-14 19:21:29 +000012155static bool has_edp_a(struct drm_device *dev)
12156{
12157 struct drm_i915_private *dev_priv = dev->dev_private;
12158
12159 if (!IS_MOBILE(dev))
12160 return false;
12161
12162 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12163 return false;
12164
Damien Lespiaue3589902014-02-07 19:12:50 +000012165 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012166 return false;
12167
12168 return true;
12169}
12170
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012171const char *intel_output_name(int output)
12172{
12173 static const char *names[] = {
12174 [INTEL_OUTPUT_UNUSED] = "Unused",
12175 [INTEL_OUTPUT_ANALOG] = "Analog",
12176 [INTEL_OUTPUT_DVO] = "DVO",
12177 [INTEL_OUTPUT_SDVO] = "SDVO",
12178 [INTEL_OUTPUT_LVDS] = "LVDS",
12179 [INTEL_OUTPUT_TVOUT] = "TV",
12180 [INTEL_OUTPUT_HDMI] = "HDMI",
12181 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12182 [INTEL_OUTPUT_EDP] = "eDP",
12183 [INTEL_OUTPUT_DSI] = "DSI",
12184 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12185 };
12186
12187 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12188 return "Invalid";
12189
12190 return names[output];
12191}
12192
Jesse Barnes84b4e042014-06-25 08:24:29 -070012193static bool intel_crt_present(struct drm_device *dev)
12194{
12195 struct drm_i915_private *dev_priv = dev->dev_private;
12196
Damien Lespiau884497e2013-12-03 13:56:23 +000012197 if (INTEL_INFO(dev)->gen >= 9)
12198 return false;
12199
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012200 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012201 return false;
12202
12203 if (IS_CHERRYVIEW(dev))
12204 return false;
12205
12206 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12207 return false;
12208
12209 return true;
12210}
12211
Jesse Barnes79e53942008-11-07 14:24:08 -080012212static void intel_setup_outputs(struct drm_device *dev)
12213{
Eric Anholt725e30a2009-01-22 13:01:02 -080012214 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012215 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012216 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012217
Daniel Vetterc9093352013-06-06 22:22:47 +020012218 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012219
Jesse Barnes84b4e042014-06-25 08:24:29 -070012220 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012221 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012222
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012223 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012224 int found;
12225
12226 /* Haswell uses DDI functions to detect digital outputs */
12227 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12228 /* DDI A only supports eDP */
12229 if (found)
12230 intel_ddi_init(dev, PORT_A);
12231
12232 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12233 * register */
12234 found = I915_READ(SFUSE_STRAP);
12235
12236 if (found & SFUSE_STRAP_DDIB_DETECTED)
12237 intel_ddi_init(dev, PORT_B);
12238 if (found & SFUSE_STRAP_DDIC_DETECTED)
12239 intel_ddi_init(dev, PORT_C);
12240 if (found & SFUSE_STRAP_DDID_DETECTED)
12241 intel_ddi_init(dev, PORT_D);
12242 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012243 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012244 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012245
12246 if (has_edp_a(dev))
12247 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012248
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012249 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012250 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012251 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012252 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012253 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012254 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012255 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012256 }
12257
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012258 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012259 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012260
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012261 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012262 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012263
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012264 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012265 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012266
Daniel Vetter270b3042012-10-27 15:52:05 +020012267 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012268 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012269 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012270 /*
12271 * The DP_DETECTED bit is the latched state of the DDC
12272 * SDA pin at boot. However since eDP doesn't require DDC
12273 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12274 * eDP ports may have been muxed to an alternate function.
12275 * Thus we can't rely on the DP_DETECTED bit alone to detect
12276 * eDP ports. Consult the VBT as well as DP_DETECTED to
12277 * detect eDP ports.
12278 */
12279 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012280 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12281 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012282 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12283 intel_dp_is_edp(dev, PORT_B))
12284 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012285
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012286 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012287 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12288 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012289 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12290 intel_dp_is_edp(dev, PORT_C))
12291 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012292
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012293 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012294 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012295 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12296 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012297 /* eDP not supported on port D, so don't check VBT */
12298 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12299 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012300 }
12301
Jani Nikula3cfca972013-08-27 15:12:26 +030012302 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012303 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012304 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012305
Paulo Zanonie2debe92013-02-18 19:00:27 -030012306 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012307 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012308 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012309 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12310 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012311 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012312 }
Ma Ling27185ae2009-08-24 13:50:23 +080012313
Imre Deake7281ea2013-05-08 13:14:08 +030012314 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012315 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012316 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012317
12318 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012319
Paulo Zanonie2debe92013-02-18 19:00:27 -030012320 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012321 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012322 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012323 }
Ma Ling27185ae2009-08-24 13:50:23 +080012324
Paulo Zanonie2debe92013-02-18 19:00:27 -030012325 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012326
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012327 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12328 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012329 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012330 }
Imre Deake7281ea2013-05-08 13:14:08 +030012331 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012332 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012333 }
Ma Ling27185ae2009-08-24 13:50:23 +080012334
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012335 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012336 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012337 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012338 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012339 intel_dvo_init(dev);
12340
Zhenyu Wang103a1962009-11-27 11:44:36 +080012341 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012342 intel_tv_init(dev);
12343
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012344 intel_edp_psr_init(dev);
12345
Damien Lespiaub2784e12014-08-05 11:29:37 +010012346 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012347 encoder->base.possible_crtcs = encoder->crtc_mask;
12348 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012349 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012350 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012351
Paulo Zanonidde86e22012-12-01 12:04:25 -020012352 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012353
12354 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012355}
12356
12357static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12358{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012359 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012360 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012361
Daniel Vetteref2d6332014-02-10 18:00:38 +010012362 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012363 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012364 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012365 drm_gem_object_unreference(&intel_fb->obj->base);
12366 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012367 kfree(intel_fb);
12368}
12369
12370static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012371 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012372 unsigned int *handle)
12373{
12374 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012375 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012376
Chris Wilson05394f32010-11-08 19:18:58 +000012377 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012378}
12379
12380static const struct drm_framebuffer_funcs intel_fb_funcs = {
12381 .destroy = intel_user_framebuffer_destroy,
12382 .create_handle = intel_user_framebuffer_create_handle,
12383};
12384
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012385static int intel_framebuffer_init(struct drm_device *dev,
12386 struct intel_framebuffer *intel_fb,
12387 struct drm_mode_fb_cmd2 *mode_cmd,
12388 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012389{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012390 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012391 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012392 int ret;
12393
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012394 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12395
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012396 if (obj->tiling_mode == I915_TILING_Y) {
12397 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012398 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012399 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012400
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012401 if (mode_cmd->pitches[0] & 63) {
12402 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12403 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012404 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012405 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012406
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012407 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12408 pitch_limit = 32*1024;
12409 } else if (INTEL_INFO(dev)->gen >= 4) {
12410 if (obj->tiling_mode)
12411 pitch_limit = 16*1024;
12412 else
12413 pitch_limit = 32*1024;
12414 } else if (INTEL_INFO(dev)->gen >= 3) {
12415 if (obj->tiling_mode)
12416 pitch_limit = 8*1024;
12417 else
12418 pitch_limit = 16*1024;
12419 } else
12420 /* XXX DSPC is limited to 4k tiled */
12421 pitch_limit = 8*1024;
12422
12423 if (mode_cmd->pitches[0] > pitch_limit) {
12424 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12425 obj->tiling_mode ? "tiled" : "linear",
12426 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012427 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012428 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012429
12430 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012431 mode_cmd->pitches[0] != obj->stride) {
12432 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12433 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012434 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012435 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012436
Ville Syrjälä57779d02012-10-31 17:50:14 +020012437 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012438 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012439 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012440 case DRM_FORMAT_RGB565:
12441 case DRM_FORMAT_XRGB8888:
12442 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012443 break;
12444 case DRM_FORMAT_XRGB1555:
12445 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012446 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012447 DRM_DEBUG("unsupported pixel format: %s\n",
12448 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012449 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012450 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012451 break;
12452 case DRM_FORMAT_XBGR8888:
12453 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012454 case DRM_FORMAT_XRGB2101010:
12455 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012456 case DRM_FORMAT_XBGR2101010:
12457 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012458 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012459 DRM_DEBUG("unsupported pixel format: %s\n",
12460 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012461 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012462 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012463 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012464 case DRM_FORMAT_YUYV:
12465 case DRM_FORMAT_UYVY:
12466 case DRM_FORMAT_YVYU:
12467 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012468 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012469 DRM_DEBUG("unsupported pixel format: %s\n",
12470 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012471 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012472 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012473 break;
12474 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012475 DRM_DEBUG("unsupported pixel format: %s\n",
12476 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012477 return -EINVAL;
12478 }
12479
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012480 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12481 if (mode_cmd->offsets[0] != 0)
12482 return -EINVAL;
12483
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012484 aligned_height = intel_align_height(dev, mode_cmd->height,
12485 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012486 /* FIXME drm helper for size checks (especially planar formats)? */
12487 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12488 return -EINVAL;
12489
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012490 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12491 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012492 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012493
Jesse Barnes79e53942008-11-07 14:24:08 -080012494 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12495 if (ret) {
12496 DRM_ERROR("framebuffer init failed %d\n", ret);
12497 return ret;
12498 }
12499
Jesse Barnes79e53942008-11-07 14:24:08 -080012500 return 0;
12501}
12502
Jesse Barnes79e53942008-11-07 14:24:08 -080012503static struct drm_framebuffer *
12504intel_user_framebuffer_create(struct drm_device *dev,
12505 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012506 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012507{
Chris Wilson05394f32010-11-08 19:18:58 +000012508 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012509
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012510 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12511 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012512 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012513 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012514
Chris Wilsond2dff872011-04-19 08:36:26 +010012515 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012516}
12517
Daniel Vetter4520f532013-10-09 09:18:51 +020012518#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012519static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012520{
12521}
12522#endif
12523
Jesse Barnes79e53942008-11-07 14:24:08 -080012524static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012525 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012526 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012527};
12528
Jesse Barnese70236a2009-09-21 10:42:27 -070012529/* Set up chip specific display functions */
12530static void intel_init_display(struct drm_device *dev)
12531{
12532 struct drm_i915_private *dev_priv = dev->dev_private;
12533
Daniel Vetteree9300b2013-06-03 22:40:22 +020012534 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12535 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012536 else if (IS_CHERRYVIEW(dev))
12537 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012538 else if (IS_VALLEYVIEW(dev))
12539 dev_priv->display.find_dpll = vlv_find_best_dpll;
12540 else if (IS_PINEVIEW(dev))
12541 dev_priv->display.find_dpll = pnv_find_best_dpll;
12542 else
12543 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12544
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012545 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012546 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012547 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012548 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012549 dev_priv->display.crtc_enable = haswell_crtc_enable;
12550 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012551 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012552 if (INTEL_INFO(dev)->gen >= 9)
12553 dev_priv->display.update_primary_plane =
12554 skylake_update_primary_plane;
12555 else
12556 dev_priv->display.update_primary_plane =
12557 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012558 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012559 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012560 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012561 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012562 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12563 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012564 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012565 dev_priv->display.update_primary_plane =
12566 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012567 } else if (IS_VALLEYVIEW(dev)) {
12568 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012569 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012570 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12571 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12572 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12573 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012574 dev_priv->display.update_primary_plane =
12575 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012576 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012577 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012578 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012579 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012580 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12581 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012582 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012583 dev_priv->display.update_primary_plane =
12584 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012585 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012586
Jesse Barnese70236a2009-09-21 10:42:27 -070012587 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012588 if (IS_VALLEYVIEW(dev))
12589 dev_priv->display.get_display_clock_speed =
12590 valleyview_get_display_clock_speed;
12591 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012592 dev_priv->display.get_display_clock_speed =
12593 i945_get_display_clock_speed;
12594 else if (IS_I915G(dev))
12595 dev_priv->display.get_display_clock_speed =
12596 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012597 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012598 dev_priv->display.get_display_clock_speed =
12599 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012600 else if (IS_PINEVIEW(dev))
12601 dev_priv->display.get_display_clock_speed =
12602 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012603 else if (IS_I915GM(dev))
12604 dev_priv->display.get_display_clock_speed =
12605 i915gm_get_display_clock_speed;
12606 else if (IS_I865G(dev))
12607 dev_priv->display.get_display_clock_speed =
12608 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012609 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012610 dev_priv->display.get_display_clock_speed =
12611 i855_get_display_clock_speed;
12612 else /* 852, 830 */
12613 dev_priv->display.get_display_clock_speed =
12614 i830_get_display_clock_speed;
12615
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012616 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012617 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012618 } else if (IS_GEN5(dev)) {
12619 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12620 dev_priv->display.write_eld = ironlake_write_eld;
12621 } else if (IS_GEN6(dev)) {
12622 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12623 dev_priv->display.write_eld = ironlake_write_eld;
12624 dev_priv->display.modeset_global_resources =
12625 snb_modeset_global_resources;
12626 } else if (IS_IVYBRIDGE(dev)) {
12627 /* FIXME: detect B0+ stepping and use auto training */
12628 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12629 dev_priv->display.write_eld = ironlake_write_eld;
12630 dev_priv->display.modeset_global_resources =
12631 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012632 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012633 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12634 dev_priv->display.write_eld = haswell_write_eld;
12635 dev_priv->display.modeset_global_resources =
12636 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012637 } else if (IS_VALLEYVIEW(dev)) {
12638 dev_priv->display.modeset_global_resources =
12639 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012640 dev_priv->display.write_eld = ironlake_write_eld;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012641 } else if (INTEL_INFO(dev)->gen >= 9) {
12642 dev_priv->display.write_eld = haswell_write_eld;
12643 dev_priv->display.modeset_global_resources =
12644 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012645 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012646
12647 /* Default just returns -ENODEV to indicate unsupported */
12648 dev_priv->display.queue_flip = intel_default_queue_flip;
12649
12650 switch (INTEL_INFO(dev)->gen) {
12651 case 2:
12652 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12653 break;
12654
12655 case 3:
12656 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12657 break;
12658
12659 case 4:
12660 case 5:
12661 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12662 break;
12663
12664 case 6:
12665 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12666 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012667 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012668 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012669 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12670 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012671 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012672
12673 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012674
12675 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012676}
12677
Jesse Barnesb690e962010-07-19 13:53:12 -070012678/*
12679 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12680 * resume, or other times. This quirk makes sure that's the case for
12681 * affected systems.
12682 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012683static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012684{
12685 struct drm_i915_private *dev_priv = dev->dev_private;
12686
12687 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012688 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012689}
12690
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012691static void quirk_pipeb_force(struct drm_device *dev)
12692{
12693 struct drm_i915_private *dev_priv = dev->dev_private;
12694
12695 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12696 DRM_INFO("applying pipe b force quirk\n");
12697}
12698
Keith Packard435793d2011-07-12 14:56:22 -070012699/*
12700 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12701 */
12702static void quirk_ssc_force_disable(struct drm_device *dev)
12703{
12704 struct drm_i915_private *dev_priv = dev->dev_private;
12705 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012706 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012707}
12708
Carsten Emde4dca20e2012-03-15 15:56:26 +010012709/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012710 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12711 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012712 */
12713static void quirk_invert_brightness(struct drm_device *dev)
12714{
12715 struct drm_i915_private *dev_priv = dev->dev_private;
12716 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012717 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012718}
12719
Scot Doyle9c72cc62014-07-03 23:27:50 +000012720/* Some VBT's incorrectly indicate no backlight is present */
12721static void quirk_backlight_present(struct drm_device *dev)
12722{
12723 struct drm_i915_private *dev_priv = dev->dev_private;
12724 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12725 DRM_INFO("applying backlight present quirk\n");
12726}
12727
Jesse Barnesb690e962010-07-19 13:53:12 -070012728struct intel_quirk {
12729 int device;
12730 int subsystem_vendor;
12731 int subsystem_device;
12732 void (*hook)(struct drm_device *dev);
12733};
12734
Egbert Eich5f85f172012-10-14 15:46:38 +020012735/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12736struct intel_dmi_quirk {
12737 void (*hook)(struct drm_device *dev);
12738 const struct dmi_system_id (*dmi_id_list)[];
12739};
12740
12741static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12742{
12743 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12744 return 1;
12745}
12746
12747static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12748 {
12749 .dmi_id_list = &(const struct dmi_system_id[]) {
12750 {
12751 .callback = intel_dmi_reverse_brightness,
12752 .ident = "NCR Corporation",
12753 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12754 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12755 },
12756 },
12757 { } /* terminating entry */
12758 },
12759 .hook = quirk_invert_brightness,
12760 },
12761};
12762
Ben Widawskyc43b5632012-04-16 14:07:40 -070012763static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012764 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012765 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012766
Jesse Barnesb690e962010-07-19 13:53:12 -070012767 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12768 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12769
Jesse Barnesb690e962010-07-19 13:53:12 -070012770 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12771 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12772
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012773 /* 830 needs to leave pipe A & dpll A up */
12774 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12775
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012776 /* 830 needs to leave pipe B & dpll B up */
12777 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12778
Keith Packard435793d2011-07-12 14:56:22 -070012779 /* Lenovo U160 cannot use SSC on LVDS */
12780 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012781
12782 /* Sony Vaio Y cannot use SSC on LVDS */
12783 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012784
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012785 /* Acer Aspire 5734Z must invert backlight brightness */
12786 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12787
12788 /* Acer/eMachines G725 */
12789 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12790
12791 /* Acer/eMachines e725 */
12792 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12793
12794 /* Acer/Packard Bell NCL20 */
12795 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12796
12797 /* Acer Aspire 4736Z */
12798 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012799
12800 /* Acer Aspire 5336 */
12801 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012802
12803 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12804 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012805
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012806 /* Acer C720 Chromebook (Core i3 4005U) */
12807 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12808
Scot Doyled4967d82014-07-03 23:27:52 +000012809 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12810 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012811
12812 /* HP Chromebook 14 (Celeron 2955U) */
12813 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012814};
12815
12816static void intel_init_quirks(struct drm_device *dev)
12817{
12818 struct pci_dev *d = dev->pdev;
12819 int i;
12820
12821 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12822 struct intel_quirk *q = &intel_quirks[i];
12823
12824 if (d->device == q->device &&
12825 (d->subsystem_vendor == q->subsystem_vendor ||
12826 q->subsystem_vendor == PCI_ANY_ID) &&
12827 (d->subsystem_device == q->subsystem_device ||
12828 q->subsystem_device == PCI_ANY_ID))
12829 q->hook(dev);
12830 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012831 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12832 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12833 intel_dmi_quirks[i].hook(dev);
12834 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012835}
12836
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012837/* Disable the VGA plane that we never use */
12838static void i915_disable_vga(struct drm_device *dev)
12839{
12840 struct drm_i915_private *dev_priv = dev->dev_private;
12841 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012842 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012843
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012844 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012845 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012846 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012847 sr1 = inb(VGA_SR_DATA);
12848 outb(sr1 | 1<<5, VGA_SR_DATA);
12849 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12850 udelay(300);
12851
Ville Syrjälä69769f92014-08-15 01:22:08 +030012852 /*
12853 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12854 * from S3 without preserving (some of?) the other bits.
12855 */
12856 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012857 POSTING_READ(vga_reg);
12858}
12859
Daniel Vetterf8175862012-04-10 15:50:11 +020012860void intel_modeset_init_hw(struct drm_device *dev)
12861{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012862 intel_prepare_ddi(dev);
12863
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012864 if (IS_VALLEYVIEW(dev))
12865 vlv_update_cdclk(dev);
12866
Daniel Vetterf8175862012-04-10 15:50:11 +020012867 intel_init_clock_gating(dev);
12868
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012869 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012870}
12871
Jesse Barnes79e53942008-11-07 14:24:08 -080012872void intel_modeset_init(struct drm_device *dev)
12873{
Jesse Barnes652c3932009-08-17 13:31:43 -070012874 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012875 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012876 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012877 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012878
12879 drm_mode_config_init(dev);
12880
12881 dev->mode_config.min_width = 0;
12882 dev->mode_config.min_height = 0;
12883
Dave Airlie019d96c2011-09-29 16:20:42 +010012884 dev->mode_config.preferred_depth = 24;
12885 dev->mode_config.prefer_shadow = 1;
12886
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012887 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012888
Jesse Barnesb690e962010-07-19 13:53:12 -070012889 intel_init_quirks(dev);
12890
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012891 intel_init_pm(dev);
12892
Ben Widawskye3c74752013-04-05 13:12:39 -070012893 if (INTEL_INFO(dev)->num_pipes == 0)
12894 return;
12895
Jesse Barnese70236a2009-09-21 10:42:27 -070012896 intel_init_display(dev);
12897
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012898 if (IS_GEN2(dev)) {
12899 dev->mode_config.max_width = 2048;
12900 dev->mode_config.max_height = 2048;
12901 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012902 dev->mode_config.max_width = 4096;
12903 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012904 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012905 dev->mode_config.max_width = 8192;
12906 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012907 }
Damien Lespiau068be562014-03-28 14:17:49 +000012908
Ville Syrjälädc41c152014-08-13 11:57:05 +030012909 if (IS_845G(dev) || IS_I865G(dev)) {
12910 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12911 dev->mode_config.cursor_height = 1023;
12912 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012913 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12914 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12915 } else {
12916 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12917 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12918 }
12919
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012920 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012921
Zhao Yakui28c97732009-10-09 11:39:41 +080012922 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012923 INTEL_INFO(dev)->num_pipes,
12924 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012925
Damien Lespiau055e3932014-08-18 13:49:10 +010012926 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012927 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012928 for_each_sprite(pipe, sprite) {
12929 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012930 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012931 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012932 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012933 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012934 }
12935
Jesse Barnesf42bb702013-12-16 16:34:23 -080012936 intel_init_dpio(dev);
12937
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012938 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012939
Ville Syrjälä69769f92014-08-15 01:22:08 +030012940 /* save the BIOS value before clobbering it */
12941 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012942 /* Just disable it once at startup */
12943 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012944 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012945
12946 /* Just in case the BIOS is doing something questionable. */
12947 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012948
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012949 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012950 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012951 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012952
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012953 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012954 if (!crtc->active)
12955 continue;
12956
Jesse Barnes46f297f2014-03-07 08:57:48 -080012957 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012958 * Note that reserving the BIOS fb up front prevents us
12959 * from stuffing other stolen allocations like the ring
12960 * on top. This prevents some ugliness at boot time, and
12961 * can even allow for smooth boot transitions if the BIOS
12962 * fb is large enough for the active pipe configuration.
12963 */
12964 if (dev_priv->display.get_plane_config) {
12965 dev_priv->display.get_plane_config(crtc,
12966 &crtc->plane_config);
12967 /*
12968 * If the fb is shared between multiple heads, we'll
12969 * just get the first one.
12970 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012971 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012972 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012973 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012974}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012975
Daniel Vetter7fad7982012-07-04 17:51:47 +020012976static void intel_enable_pipe_a(struct drm_device *dev)
12977{
12978 struct intel_connector *connector;
12979 struct drm_connector *crt = NULL;
12980 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012981 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012982
12983 /* We can't just switch on the pipe A, we need to set things up with a
12984 * proper mode and output configuration. As a gross hack, enable pipe A
12985 * by enabling the load detect pipe once. */
12986 list_for_each_entry(connector,
12987 &dev->mode_config.connector_list,
12988 base.head) {
12989 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12990 crt = &connector->base;
12991 break;
12992 }
12993 }
12994
12995 if (!crt)
12996 return;
12997
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012998 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12999 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013000}
13001
Daniel Vetterfa555832012-10-10 23:14:00 +020013002static bool
13003intel_check_plane_mapping(struct intel_crtc *crtc)
13004{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013005 struct drm_device *dev = crtc->base.dev;
13006 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013007 u32 reg, val;
13008
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013009 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013010 return true;
13011
13012 reg = DSPCNTR(!crtc->plane);
13013 val = I915_READ(reg);
13014
13015 if ((val & DISPLAY_PLANE_ENABLE) &&
13016 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13017 return false;
13018
13019 return true;
13020}
13021
Daniel Vetter24929352012-07-02 20:28:59 +020013022static void intel_sanitize_crtc(struct intel_crtc *crtc)
13023{
13024 struct drm_device *dev = crtc->base.dev;
13025 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013026 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013027
Daniel Vetter24929352012-07-02 20:28:59 +020013028 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013029 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013030 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13031
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013032 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013033 if (crtc->active) {
13034 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013035 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013036 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013037 drm_vblank_off(dev, crtc->pipe);
13038
Daniel Vetter24929352012-07-02 20:28:59 +020013039 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013040 * disable the crtc (and hence change the state) if it is wrong. Note
13041 * that gen4+ has a fixed plane -> pipe mapping. */
13042 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013043 struct intel_connector *connector;
13044 bool plane;
13045
Daniel Vetter24929352012-07-02 20:28:59 +020013046 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13047 crtc->base.base.id);
13048
13049 /* Pipe has the wrong plane attached and the plane is active.
13050 * Temporarily change the plane mapping and disable everything
13051 * ... */
13052 plane = crtc->plane;
13053 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013054 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013055 dev_priv->display.crtc_disable(&crtc->base);
13056 crtc->plane = plane;
13057
13058 /* ... and break all links. */
13059 list_for_each_entry(connector, &dev->mode_config.connector_list,
13060 base.head) {
13061 if (connector->encoder->base.crtc != &crtc->base)
13062 continue;
13063
Egbert Eich7f1950f2014-04-25 10:56:22 +020013064 connector->base.dpms = DRM_MODE_DPMS_OFF;
13065 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013066 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013067 /* multiple connectors may have the same encoder:
13068 * handle them and break crtc link separately */
13069 list_for_each_entry(connector, &dev->mode_config.connector_list,
13070 base.head)
13071 if (connector->encoder->base.crtc == &crtc->base) {
13072 connector->encoder->base.crtc = NULL;
13073 connector->encoder->connectors_active = false;
13074 }
Daniel Vetter24929352012-07-02 20:28:59 +020013075
13076 WARN_ON(crtc->active);
13077 crtc->base.enabled = false;
13078 }
Daniel Vetter24929352012-07-02 20:28:59 +020013079
Daniel Vetter7fad7982012-07-04 17:51:47 +020013080 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13081 crtc->pipe == PIPE_A && !crtc->active) {
13082 /* BIOS forgot to enable pipe A, this mostly happens after
13083 * resume. Force-enable the pipe to fix this, the update_dpms
13084 * call below we restore the pipe to the right state, but leave
13085 * the required bits on. */
13086 intel_enable_pipe_a(dev);
13087 }
13088
Daniel Vetter24929352012-07-02 20:28:59 +020013089 /* Adjust the state of the output pipe according to whether we
13090 * have active connectors/encoders. */
13091 intel_crtc_update_dpms(&crtc->base);
13092
13093 if (crtc->active != crtc->base.enabled) {
13094 struct intel_encoder *encoder;
13095
13096 /* This can happen either due to bugs in the get_hw_state
13097 * functions or because the pipe is force-enabled due to the
13098 * pipe A quirk. */
13099 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13100 crtc->base.base.id,
13101 crtc->base.enabled ? "enabled" : "disabled",
13102 crtc->active ? "enabled" : "disabled");
13103
13104 crtc->base.enabled = crtc->active;
13105
13106 /* Because we only establish the connector -> encoder ->
13107 * crtc links if something is active, this means the
13108 * crtc is now deactivated. Break the links. connector
13109 * -> encoder links are only establish when things are
13110 * actually up, hence no need to break them. */
13111 WARN_ON(crtc->active);
13112
13113 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13114 WARN_ON(encoder->connectors_active);
13115 encoder->base.crtc = NULL;
13116 }
13117 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013118
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013119 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013120 /*
13121 * We start out with underrun reporting disabled to avoid races.
13122 * For correct bookkeeping mark this on active crtcs.
13123 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013124 * Also on gmch platforms we dont have any hardware bits to
13125 * disable the underrun reporting. Which means we need to start
13126 * out with underrun reporting disabled also on inactive pipes,
13127 * since otherwise we'll complain about the garbage we read when
13128 * e.g. coming up after runtime pm.
13129 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013130 * No protection against concurrent access is required - at
13131 * worst a fifo underrun happens which also sets this to false.
13132 */
13133 crtc->cpu_fifo_underrun_disabled = true;
13134 crtc->pch_fifo_underrun_disabled = true;
13135 }
Daniel Vetter24929352012-07-02 20:28:59 +020013136}
13137
13138static void intel_sanitize_encoder(struct intel_encoder *encoder)
13139{
13140 struct intel_connector *connector;
13141 struct drm_device *dev = encoder->base.dev;
13142
13143 /* We need to check both for a crtc link (meaning that the
13144 * encoder is active and trying to read from a pipe) and the
13145 * pipe itself being active. */
13146 bool has_active_crtc = encoder->base.crtc &&
13147 to_intel_crtc(encoder->base.crtc)->active;
13148
13149 if (encoder->connectors_active && !has_active_crtc) {
13150 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13151 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013152 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013153
13154 /* Connector is active, but has no active pipe. This is
13155 * fallout from our resume register restoring. Disable
13156 * the encoder manually again. */
13157 if (encoder->base.crtc) {
13158 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13159 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013160 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013161 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013162 if (encoder->post_disable)
13163 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013164 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013165 encoder->base.crtc = NULL;
13166 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013167
13168 /* Inconsistent output/port/pipe state happens presumably due to
13169 * a bug in one of the get_hw_state functions. Or someplace else
13170 * in our code, like the register restore mess on resume. Clamp
13171 * things to off as a safer default. */
13172 list_for_each_entry(connector,
13173 &dev->mode_config.connector_list,
13174 base.head) {
13175 if (connector->encoder != encoder)
13176 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013177 connector->base.dpms = DRM_MODE_DPMS_OFF;
13178 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013179 }
13180 }
13181 /* Enabled encoders without active connectors will be fixed in
13182 * the crtc fixup. */
13183}
13184
Imre Deak04098752014-02-18 00:02:16 +020013185void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013186{
13187 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013188 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013189
Imre Deak04098752014-02-18 00:02:16 +020013190 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13191 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13192 i915_disable_vga(dev);
13193 }
13194}
13195
13196void i915_redisable_vga(struct drm_device *dev)
13197{
13198 struct drm_i915_private *dev_priv = dev->dev_private;
13199
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013200 /* This function can be called both from intel_modeset_setup_hw_state or
13201 * at a very early point in our resume sequence, where the power well
13202 * structures are not yet restored. Since this function is at a very
13203 * paranoid "someone might have enabled VGA while we were not looking"
13204 * level, just check if the power well is enabled instead of trying to
13205 * follow the "don't touch the power well if we don't need it" policy
13206 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013207 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013208 return;
13209
Imre Deak04098752014-02-18 00:02:16 +020013210 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013211}
13212
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013213static bool primary_get_hw_state(struct intel_crtc *crtc)
13214{
13215 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13216
13217 if (!crtc->active)
13218 return false;
13219
13220 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13221}
13222
Daniel Vetter30e984d2013-06-05 13:34:17 +020013223static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013224{
13225 struct drm_i915_private *dev_priv = dev->dev_private;
13226 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013227 struct intel_crtc *crtc;
13228 struct intel_encoder *encoder;
13229 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013230 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013231
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013232 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013233 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013234
Daniel Vetter99535992014-04-13 12:00:33 +020013235 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13236
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013237 crtc->active = dev_priv->display.get_pipe_config(crtc,
13238 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013239
13240 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013241 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013242
13243 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13244 crtc->base.base.id,
13245 crtc->active ? "enabled" : "disabled");
13246 }
13247
Daniel Vetter53589012013-06-05 13:34:16 +020013248 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13249 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13250
13251 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13252 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013253 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013254 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13255 pll->active++;
13256 }
13257 pll->refcount = pll->active;
13258
Daniel Vetter35c95372013-07-17 06:55:04 +020013259 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13260 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013261
13262 if (pll->refcount)
13263 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013264 }
13265
Damien Lespiaub2784e12014-08-05 11:29:37 +010013266 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013267 pipe = 0;
13268
13269 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013270 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13271 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013272 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013273 } else {
13274 encoder->base.crtc = NULL;
13275 }
13276
13277 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013278 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013279 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013280 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013281 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013282 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013283 }
13284
13285 list_for_each_entry(connector, &dev->mode_config.connector_list,
13286 base.head) {
13287 if (connector->get_hw_state(connector)) {
13288 connector->base.dpms = DRM_MODE_DPMS_ON;
13289 connector->encoder->connectors_active = true;
13290 connector->base.encoder = &connector->encoder->base;
13291 } else {
13292 connector->base.dpms = DRM_MODE_DPMS_OFF;
13293 connector->base.encoder = NULL;
13294 }
13295 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13296 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013297 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013298 connector->base.encoder ? "enabled" : "disabled");
13299 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013300}
13301
13302/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13303 * and i915 state tracking structures. */
13304void intel_modeset_setup_hw_state(struct drm_device *dev,
13305 bool force_restore)
13306{
13307 struct drm_i915_private *dev_priv = dev->dev_private;
13308 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013309 struct intel_crtc *crtc;
13310 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013311 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013312
13313 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013314
Jesse Barnesbabea612013-06-26 18:57:38 +030013315 /*
13316 * Now that we have the config, copy it to each CRTC struct
13317 * Note that this could go away if we move to using crtc_config
13318 * checking everywhere.
13319 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013320 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013321 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013322 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013323 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13324 crtc->base.base.id);
13325 drm_mode_debug_printmodeline(&crtc->base.mode);
13326 }
13327 }
13328
Daniel Vetter24929352012-07-02 20:28:59 +020013329 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013330 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013331 intel_sanitize_encoder(encoder);
13332 }
13333
Damien Lespiau055e3932014-08-18 13:49:10 +010013334 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013335 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13336 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013337 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013338 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013339
Daniel Vetter35c95372013-07-17 06:55:04 +020013340 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13341 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13342
13343 if (!pll->on || pll->active)
13344 continue;
13345
13346 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13347
13348 pll->disable(dev_priv, pll);
13349 pll->on = false;
13350 }
13351
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013352 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013353 ilk_wm_get_hw_state(dev);
13354
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013355 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013356 i915_redisable_vga(dev);
13357
Daniel Vetterf30da182013-04-11 20:22:50 +020013358 /*
13359 * We need to use raw interfaces for restoring state to avoid
13360 * checking (bogus) intermediate states.
13361 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013362 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013363 struct drm_crtc *crtc =
13364 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013365
13366 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013367 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013368 }
13369 } else {
13370 intel_modeset_update_staged_output_state(dev);
13371 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013372
13373 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013374}
13375
13376void intel_modeset_gem_init(struct drm_device *dev)
13377{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013378 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013379 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013380
Imre Deakae484342014-03-31 15:10:44 +030013381 mutex_lock(&dev->struct_mutex);
13382 intel_init_gt_powersave(dev);
13383 mutex_unlock(&dev->struct_mutex);
13384
Chris Wilson1833b132012-05-09 11:56:28 +010013385 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013386
13387 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013388
13389 /*
13390 * Make sure any fbs we allocated at startup are properly
13391 * pinned & fenced. When we do the allocation it's too early
13392 * for this.
13393 */
13394 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013395 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013396 obj = intel_fb_obj(c->primary->fb);
13397 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013398 continue;
13399
Matt Roper2ff8fde2014-07-08 07:50:07 -070013400 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013401 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13402 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013403 drm_framebuffer_unreference(c->primary->fb);
13404 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013405 }
13406 }
13407 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013408}
13409
Imre Deak4932e2c2014-02-11 17:12:48 +020013410void intel_connector_unregister(struct intel_connector *intel_connector)
13411{
13412 struct drm_connector *connector = &intel_connector->base;
13413
13414 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013415 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013416}
13417
Jesse Barnes79e53942008-11-07 14:24:08 -080013418void intel_modeset_cleanup(struct drm_device *dev)
13419{
Jesse Barnes652c3932009-08-17 13:31:43 -070013420 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013421 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013422
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013423 /*
13424 * Interrupts and polling as the first thing to avoid creating havoc.
13425 * Too much stuff here (turning of rps, connectors, ...) would
13426 * experience fancy races otherwise.
13427 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013428 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013429
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013430 /*
13431 * Due to the hpd irq storm handling the hotplug work can re-arm the
13432 * poll handlers. Hence disable polling after hpd handling is shut down.
13433 */
Keith Packardf87ea762010-10-03 19:36:26 -070013434 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013435
Jesse Barnes652c3932009-08-17 13:31:43 -070013436 mutex_lock(&dev->struct_mutex);
13437
Jesse Barnes723bfd72010-10-07 16:01:13 -070013438 intel_unregister_dsm_handler();
13439
Chris Wilson973d04f2011-07-08 12:22:37 +010013440 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013441
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013442 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013443
Daniel Vetter930ebb42012-06-29 23:32:16 +020013444 ironlake_teardown_rc6(dev);
13445
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013446 mutex_unlock(&dev->struct_mutex);
13447
Chris Wilson1630fe72011-07-08 12:22:42 +010013448 /* flush any delayed tasks or pending work */
13449 flush_scheduled_work();
13450
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013451 /* destroy the backlight and sysfs files before encoders/connectors */
13452 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013453 struct intel_connector *intel_connector;
13454
13455 intel_connector = to_intel_connector(connector);
13456 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013457 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013458
Jesse Barnes79e53942008-11-07 14:24:08 -080013459 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013460
13461 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013462
13463 mutex_lock(&dev->struct_mutex);
13464 intel_cleanup_gt_powersave(dev);
13465 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013466}
13467
Dave Airlie28d52042009-09-21 14:33:58 +100013468/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013469 * Return which encoder is currently attached for connector.
13470 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013471struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013472{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013473 return &intel_attached_encoder(connector)->base;
13474}
Jesse Barnes79e53942008-11-07 14:24:08 -080013475
Chris Wilsondf0e9242010-09-09 16:20:55 +010013476void intel_connector_attach_encoder(struct intel_connector *connector,
13477 struct intel_encoder *encoder)
13478{
13479 connector->encoder = encoder;
13480 drm_mode_connector_attach_encoder(&connector->base,
13481 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013482}
Dave Airlie28d52042009-09-21 14:33:58 +100013483
13484/*
13485 * set vga decode state - true == enable VGA decode
13486 */
13487int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13488{
13489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013490 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013491 u16 gmch_ctrl;
13492
Chris Wilson75fa0412014-02-07 18:37:02 -020013493 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13494 DRM_ERROR("failed to read control word\n");
13495 return -EIO;
13496 }
13497
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013498 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13499 return 0;
13500
Dave Airlie28d52042009-09-21 14:33:58 +100013501 if (state)
13502 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13503 else
13504 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013505
13506 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13507 DRM_ERROR("failed to write control word\n");
13508 return -EIO;
13509 }
13510
Dave Airlie28d52042009-09-21 14:33:58 +100013511 return 0;
13512}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013513
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013514struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013515
13516 u32 power_well_driver;
13517
Chris Wilson63b66e52013-08-08 15:12:06 +020013518 int num_transcoders;
13519
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013520 struct intel_cursor_error_state {
13521 u32 control;
13522 u32 position;
13523 u32 base;
13524 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013525 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013526
13527 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013528 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013529 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030013530 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013531 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013532
13533 struct intel_plane_error_state {
13534 u32 control;
13535 u32 stride;
13536 u32 size;
13537 u32 pos;
13538 u32 addr;
13539 u32 surface;
13540 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013541 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013542
13543 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013544 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013545 enum transcoder cpu_transcoder;
13546
13547 u32 conf;
13548
13549 u32 htotal;
13550 u32 hblank;
13551 u32 hsync;
13552 u32 vtotal;
13553 u32 vblank;
13554 u32 vsync;
13555 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013556};
13557
13558struct intel_display_error_state *
13559intel_display_capture_error_state(struct drm_device *dev)
13560{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013562 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013563 int transcoders[] = {
13564 TRANSCODER_A,
13565 TRANSCODER_B,
13566 TRANSCODER_C,
13567 TRANSCODER_EDP,
13568 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013569 int i;
13570
Chris Wilson63b66e52013-08-08 15:12:06 +020013571 if (INTEL_INFO(dev)->num_pipes == 0)
13572 return NULL;
13573
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013574 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013575 if (error == NULL)
13576 return NULL;
13577
Imre Deak190be112013-11-25 17:15:31 +020013578 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013579 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13580
Damien Lespiau055e3932014-08-18 13:49:10 +010013581 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013582 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013583 __intel_display_power_is_enabled(dev_priv,
13584 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013585 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013586 continue;
13587
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013588 error->cursor[i].control = I915_READ(CURCNTR(i));
13589 error->cursor[i].position = I915_READ(CURPOS(i));
13590 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013591
13592 error->plane[i].control = I915_READ(DSPCNTR(i));
13593 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013594 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013595 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013596 error->plane[i].pos = I915_READ(DSPPOS(i));
13597 }
Paulo Zanonica291362013-03-06 20:03:14 -030013598 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13599 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013600 if (INTEL_INFO(dev)->gen >= 4) {
13601 error->plane[i].surface = I915_READ(DSPSURF(i));
13602 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13603 }
13604
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013605 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030013606
Sonika Jindal3abfce72014-07-21 15:23:43 +053013607 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030013608 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013609 }
13610
13611 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13612 if (HAS_DDI(dev_priv->dev))
13613 error->num_transcoders++; /* Account for eDP. */
13614
13615 for (i = 0; i < error->num_transcoders; i++) {
13616 enum transcoder cpu_transcoder = transcoders[i];
13617
Imre Deakddf9c532013-11-27 22:02:02 +020013618 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013619 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013620 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013621 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013622 continue;
13623
Chris Wilson63b66e52013-08-08 15:12:06 +020013624 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13625
13626 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13627 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13628 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13629 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13630 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13631 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13632 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013633 }
13634
13635 return error;
13636}
13637
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013638#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13639
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013640void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013641intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013642 struct drm_device *dev,
13643 struct intel_display_error_state *error)
13644{
Damien Lespiau055e3932014-08-18 13:49:10 +010013645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013646 int i;
13647
Chris Wilson63b66e52013-08-08 15:12:06 +020013648 if (!error)
13649 return;
13650
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013651 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013652 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013653 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013654 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013655 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013656 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013657 err_printf(m, " Power: %s\n",
13658 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013659 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030013660 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013661
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013662 err_printf(m, "Plane [%d]:\n", i);
13663 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13664 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013665 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013666 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13667 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013668 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013669 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013670 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013671 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013672 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13673 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013674 }
13675
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013676 err_printf(m, "Cursor [%d]:\n", i);
13677 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13678 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13679 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013680 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013681
13682 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013683 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013684 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013685 err_printf(m, " Power: %s\n",
13686 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013687 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13688 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13689 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13690 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13691 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13692 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13693 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13694 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013695}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013696
13697void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13698{
13699 struct intel_crtc *crtc;
13700
13701 for_each_intel_crtc(dev, crtc) {
13702 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013703
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013704 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013705
13706 work = crtc->unpin_work;
13707
13708 if (work && work->event &&
13709 work->event->base.file_priv == file) {
13710 kfree(work->event);
13711 work->event = NULL;
13712 }
13713
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013714 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013715 }
13716}