blob: 6396318cf73ce56001942f1131ab299111945b7f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Chris Wilson51c18bf2018-06-09 12:10:58 +010076
77bool i915_error_injected(void)
78{
79 return i915_load_fail_count && !i915_modparams.inject_load_failure;
80}
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010083
84#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
87
88void
89__i915_printk(struct drm_i915_private *dev_priv, const char *level,
90 const char *fmt, ...)
91{
92 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030093 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 bool is_error = level[1] <= KERN_ERR[1];
95 bool is_debug = level[1] == KERN_DEBUG[1];
96 struct va_format vaf;
97 va_list args;
98
99 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
100 return;
101
102 va_start(args, fmt);
103
104 vaf.fmt = fmt;
105 vaf.va = &args;
106
Chris Wilson8cff1f42018-07-09 14:48:58 +0100107 if (is_error)
108 dev_printk(level, kdev, "%pV", &vaf);
109 else
110 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
111 __builtin_return_address(0), &vaf);
112
113 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100114
115 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100116 /*
117 * Ask the user to file a bug report for the error, except
118 * if they may have caused the bug by fiddling with unsafe
119 * module parameters.
120 */
121 if (!test_taint(TAINT_USER))
122 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100123 shown_bug_once = true;
124 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Jani Nikulada6c10c22018-02-05 19:31:36 +0200127/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
128static enum intel_pch
129intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
130{
131 switch (id) {
132 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
133 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
134 WARN_ON(!IS_GEN5(dev_priv));
135 return PCH_IBX;
136 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
137 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
138 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
139 return PCH_CPT;
140 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
141 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
142 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
143 /* PantherPoint is CPT compatible */
144 return PCH_CPT;
145 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
147 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
148 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
149 return PCH_LPT;
150 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
159 /* WildcatPoint is LPT compatible */
160 return PCH_LPT;
161 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
162 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
163 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
164 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
165 /* WildcatPoint is LPT compatible */
166 return PCH_LPT;
167 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
168 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
169 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
170 return PCH_SPT;
171 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
174 return PCH_SPT;
175 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
176 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
178 !IS_COFFEELAKE(dev_priv));
179 return PCH_KBP;
180 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
182 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
183 return PCH_CNP;
184 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
187 return PCH_CNP;
188 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
189 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
190 WARN_ON(!IS_ICELAKE(dev_priv));
191 return PCH_ICP;
192 default:
193 return PCH_NONE;
194 }
195}
Chris Wilson0673ad42016-06-24 14:00:22 +0100196
Jani Nikula435ad2c2018-02-05 19:31:37 +0200197static bool intel_is_virt_pch(unsigned short id,
198 unsigned short svendor, unsigned short sdevice)
199{
200 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
201 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
202 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
203 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
204 sdevice == PCI_SUBDEVICE_ID_QEMU));
205}
206
Jani Nikula40ace642018-02-05 19:31:38 +0200207static unsigned short
208intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100209{
Jani Nikula40ace642018-02-05 19:31:38 +0200210 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100211
212 /*
213 * In a virtualized passthrough environment we can be in a
214 * setup where the ISA bridge is not able to be passed through.
215 * In this case, a south bridge can be emulated and we have to
216 * make an educated guess as to which PCH is really there.
217 */
218
Jani Nikula40ace642018-02-05 19:31:38 +0200219 if (IS_GEN5(dev_priv))
220 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
221 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
222 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
223 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
224 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
225 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
226 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
227 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
228 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
229 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
230 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700231 else if (IS_ICELAKE(dev_priv))
232 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100233
Jani Nikula40ace642018-02-05 19:31:38 +0200234 if (id)
235 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
236 else
237 DRM_DEBUG_KMS("Assuming no PCH\n");
238
239 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100240}
241
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000242static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800243{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800245
246 /*
247 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
248 * make graphics device passthrough work easy for VMM, that only
249 * need to expose ISA bridge to let driver know the real hardware
250 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800251 *
252 * In some virtualized environments (e.g. XEN), there is irrelevant
253 * ISA bridge in the system. To work reliably, we should scan trhough
254 * all the ISA bridge devices and check for the first match, instead
255 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800256 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200257 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200258 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200259 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300260
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200261 if (pch->vendor != PCI_VENDOR_ID_INTEL)
262 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700263
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200264 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200265
Jani Nikulada6c10c22018-02-05 19:31:36 +0200266 pch_type = intel_pch_type(dev_priv, id);
267 if (pch_type != PCH_NONE) {
268 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200269 dev_priv->pch_id = id;
270 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200271 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200272 pch->subsystem_device)) {
273 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300274 pch_type = intel_pch_type(dev_priv, id);
275
276 /* Sanity check virtual PCH id */
277 if (WARN_ON(id && pch_type == PCH_NONE))
278 id = 0;
279
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_type = pch_type;
281 dev_priv->pch_id = id;
282 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800283 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800284 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300285
286 /*
287 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
288 * display.
289 */
290 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
291 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
292 dev_priv->pch_type = PCH_NOP;
293 dev_priv->pch_id = 0;
294 }
295
Rui Guo6a9c4b32013-06-19 21:10:23 +0800296 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200297 DRM_DEBUG_KMS("No PCH found.\n");
298
299 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800300}
301
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200302static int i915_getparam_ioctl(struct drm_device *dev, void *data,
303 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100304{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100305 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300306 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 drm_i915_getparam_t *param = data;
308 int value;
309
310 switch (param->param) {
311 case I915_PARAM_IRQ_ACTIVE:
312 case I915_PARAM_ALLOW_BATCHBUFFER:
313 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800314 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 /* Reject all old ums/dri params. */
316 return -ENODEV;
317 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300318 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300321 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 case I915_PARAM_NUM_FENCES_AVAIL:
324 value = dev_priv->num_fence_regs;
325 break;
326 case I915_PARAM_HAS_OVERLAY:
327 value = dev_priv->overlay ? 1 : 0;
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530339 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300348 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000351 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_HAS_SECURE_BATCHES:
354 value = capable(CAP_SYS_ADMIN);
355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_CMD_PARSER_VERSION:
357 value = i915_cmd_parser_get_version(dev_priv);
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300360 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300365 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 if (!value)
367 return -ENODEV;
368 break;
369 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000370 value = i915_modparams.enable_hangcheck &&
371 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100372 if (value && intel_has_reset_engine(dev_priv))
373 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 break;
375 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700376 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300379 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100380 break;
381 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300382 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800384 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000385 value = intel_huc_check_status(&dev_priv->huc);
386 if (value < 0)
387 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800388 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100389 case I915_PARAM_MMAP_GTT_VERSION:
390 /* Though we've started our numbering from 1, and so class all
391 * earlier versions as 0, in effect their value is undefined as
392 * the ioctl will report EINVAL for the unknown param!
393 */
394 value = i915_gem_mmap_gtt_version();
395 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000396 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000397 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000398 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100399
David Weinehall16162472016-09-02 13:46:17 +0300400 case I915_PARAM_MMAP_VERSION:
401 /* Remember to bump this if the version changes! */
402 case I915_PARAM_HAS_GEM:
403 case I915_PARAM_HAS_PAGEFLIPPING:
404 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
405 case I915_PARAM_HAS_RELAXED_FENCING:
406 case I915_PARAM_HAS_COHERENT_RINGS:
407 case I915_PARAM_HAS_RELAXED_DELTA:
408 case I915_PARAM_HAS_GEN7_SOL_RESET:
409 case I915_PARAM_HAS_WAIT_TIMEOUT:
410 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
411 case I915_PARAM_HAS_PINNED_BATCHES:
412 case I915_PARAM_HAS_EXEC_NO_RELOC:
413 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
414 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
415 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000416 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000417 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100418 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100419 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100420 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300421 /* For the time being all of these are always true;
422 * if some supported hardware does not have one of these
423 * features this value needs to be provided from
424 * INTEL_INFO(), a feature macro, or similar.
425 */
426 value = 1;
427 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000428 case I915_PARAM_HAS_CONTEXT_ISOLATION:
429 value = intel_engines_has_context_isolation(dev_priv);
430 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100431 case I915_PARAM_SLICE_MASK:
432 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
433 if (!value)
434 return -ENODEV;
435 break;
Robert Braggf5320232017-06-13 12:23:00 +0100436 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000437 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100438 if (!value)
439 return -ENODEV;
440 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000441 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000442 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000443 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100444 case I915_PARAM_MMAP_GTT_COHERENT:
445 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
446 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 default:
448 DRM_DEBUG("Unknown parameter %d\n", param->param);
449 return -EINVAL;
450 }
451
Chris Wilsondda33002016-06-24 14:00:23 +0100452 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100454
455 return 0;
456}
457
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000458static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100459{
Sinan Kaya57b296462017-11-27 11:57:46 -0500460 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
461
462 dev_priv->bridge_dev =
463 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100464 if (!dev_priv->bridge_dev) {
465 DRM_ERROR("bridge device not found\n");
466 return -1;
467 }
468 return 0;
469}
470
471/* Allocate space for the MCH regs if needed, return nonzero on error */
472static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000473intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100474{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000475 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 temp_lo, temp_hi = 0;
477 u64 mchbar_addr;
478 int ret;
479
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000480 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100481 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
482 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
483 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
484
485 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
486#ifdef CONFIG_PNP
487 if (mchbar_addr &&
488 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
489 return 0;
490#endif
491
492 /* Get some space for it */
493 dev_priv->mch_res.name = "i915 MCHBAR";
494 dev_priv->mch_res.flags = IORESOURCE_MEM;
495 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
496 &dev_priv->mch_res,
497 MCHBAR_SIZE, MCHBAR_SIZE,
498 PCIBIOS_MIN_MEM,
499 0, pcibios_align_resource,
500 dev_priv->bridge_dev);
501 if (ret) {
502 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
503 dev_priv->mch_res.start = 0;
504 return ret;
505 }
506
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000507 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
509 upper_32_bits(dev_priv->mch_res.start));
510
511 pci_write_config_dword(dev_priv->bridge_dev, reg,
512 lower_32_bits(dev_priv->mch_res.start));
513 return 0;
514}
515
516/* Setup MCHBAR if possible, return true if we should disable it again */
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp;
522 bool enabled;
523
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 return;
526
527 dev_priv->mchbar_need_disable = false;
528
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100529 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
531 enabled = !!(temp & DEVEN_MCHBAR_EN);
532 } else {
533 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
534 enabled = temp & 1;
535 }
536
537 /* If it's already enabled, don't have to do anything */
538 if (enabled)
539 return;
540
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000541 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100542 return;
543
544 dev_priv->mchbar_need_disable = true;
545
546 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100547 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100548 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
549 temp | DEVEN_MCHBAR_EN);
550 } else {
551 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
552 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
553 }
554}
555
556static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000557intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100558{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000559 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100560
561 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100562 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 u32 deven_val;
564
565 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
566 &deven_val);
567 deven_val &= ~DEVEN_MCHBAR_EN;
568 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
569 deven_val);
570 } else {
571 u32 mchbar_val;
572
573 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
574 &mchbar_val);
575 mchbar_val &= ~1;
576 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
577 mchbar_val);
578 }
579 }
580
581 if (dev_priv->mch_res.start)
582 release_resource(&dev_priv->mch_res);
583}
584
585/* true = enable decode, false = disable decoder */
586static unsigned int i915_vga_set_decode(void *cookie, bool state)
587{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100589
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (state)
592 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
593 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594 else
595 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596}
597
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000598static int i915_resume_switcheroo(struct drm_device *dev);
599static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
600
Chris Wilson0673ad42016-06-24 14:00:22 +0100601static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
602{
603 struct drm_device *dev = pci_get_drvdata(pdev);
604 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
605
606 if (state == VGA_SWITCHEROO_ON) {
607 pr_info("switched on\n");
608 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
609 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300610 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611 i915_resume_switcheroo(dev);
612 dev->switch_power_state = DRM_SWITCH_POWER_ON;
613 } else {
614 pr_info("switched off\n");
615 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
616 i915_suspend_switcheroo(dev, pmm);
617 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
618 }
619}
620
621static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
622{
623 struct drm_device *dev = pci_get_drvdata(pdev);
624
625 /*
626 * FIXME: open_count is protected by drm_global_mutex but that would lead to
627 * locking inversion with the driver load path. And the access here is
628 * completely racy anyway. So don't bother with locking for now.
629 */
630 return dev->open_count == 0;
631}
632
633static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
634 .set_gpu_state = i915_switcheroo_set_state,
635 .reprobe = NULL,
636 .can_switch = i915_switcheroo_can_switch,
637};
638
Chris Wilson0673ad42016-06-24 14:00:22 +0100639static int i915_load_modeset_init(struct drm_device *dev)
640{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100641 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300642 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 int ret;
644
645 if (i915_inject_load_failure())
646 return -ENODEV;
647
Jani Nikula66578852017-03-10 15:27:57 +0200648 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649
650 /* If we have > 1 VGA cards, then we need to arbitrate access
651 * to the common VGA resources.
652 *
653 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
654 * then we do not take part in VGA arbitration and the
655 * vga_client_register() fails with -ENODEV.
656 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000657 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 if (ret && ret != -ENODEV)
659 goto out;
660
661 intel_register_dsm_handler();
662
David Weinehall52a05c32016-08-22 13:32:44 +0300663 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664 if (ret)
665 goto cleanup_vga_client;
666
667 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
668 intel_update_rawclk(dev_priv);
669
670 intel_power_domains_init_hw(dev_priv, false);
671
672 intel_csr_ucode_init(dev_priv);
673
674 ret = intel_irq_install(dev_priv);
675 if (ret)
676 goto cleanup_csr;
677
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000678 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680 /* Important: The output setup functions called by modeset_init need
681 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300682 ret = intel_modeset_init(dev);
683 if (ret)
684 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000686 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100688 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100689
Chris Wilsond378a3e2017-11-10 14:26:31 +0000690 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000692 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 return 0;
694
695 ret = intel_fbdev_init(dev);
696 if (ret)
697 goto cleanup_gem;
698
699 /* Only enable hotplug handling once the fbdev is fully set up. */
700 intel_hpd_init(dev_priv);
701
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 return 0;
703
704cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000705 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300706 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100708cleanup_modeset:
709 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000712 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713cleanup_csr:
714 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300715 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300716 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300718 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719out:
720 return ret;
721}
722
Chris Wilson0673ad42016-06-24 14:00:22 +0100723static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
724{
725 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100726 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 struct i915_ggtt *ggtt = &dev_priv->ggtt;
728 bool primary;
729 int ret;
730
731 ap = alloc_apertures(1);
732 if (!ap)
733 return -ENOMEM;
734
Matthew Auld73ebd502017-12-11 15:18:20 +0000735 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 ap->ranges[0].size = ggtt->mappable_end;
737
738 primary =
739 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
740
Daniel Vetter44adece2016-08-10 18:52:34 +0200741 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100742
743 kfree(ap);
744
745 return ret;
746}
Chris Wilson0673ad42016-06-24 14:00:22 +0100747
748#if !defined(CONFIG_VGA_CONSOLE)
749static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
750{
751 return 0;
752}
753#elif !defined(CONFIG_DUMMY_CONSOLE)
754static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
755{
756 return -ENODEV;
757}
758#else
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 int ret = 0;
762
763 DRM_INFO("Replacing VGA console driver\n");
764
765 console_lock();
766 if (con_is_bound(&vga_con))
767 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
768 if (ret == 0) {
769 ret = do_unregister_con_driver(&vga_con);
770
771 /* Ignore "already unregistered". */
772 if (ret == -ENODEV)
773 ret = 0;
774 }
775 console_unlock();
776
777 return ret;
778}
779#endif
780
Chris Wilson0673ad42016-06-24 14:00:22 +0100781static void intel_init_dpio(struct drm_i915_private *dev_priv)
782{
783 /*
784 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
785 * CHV x1 PHY (DP/HDMI D)
786 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
787 */
788 if (IS_CHERRYVIEW(dev_priv)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
790 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
791 } else if (IS_VALLEYVIEW(dev_priv)) {
792 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
793 }
794}
795
796static int i915_workqueues_init(struct drm_i915_private *dev_priv)
797{
798 /*
799 * The i915 workqueue is primarily used for batched retirement of
800 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000801 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 * need high-priority retirement, such as waiting for an explicit
803 * bo.
804 *
805 * It is also used for periodic low-priority events, such as
806 * idle-timers and recording error state.
807 *
808 * All tasks on the workqueue are expected to acquire the dev mutex
809 * so there is no point in running more than one instance of the
810 * workqueue at any time. Use an ordered one.
811 */
812 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
813 if (dev_priv->wq == NULL)
814 goto out_err;
815
816 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
817 if (dev_priv->hotplug.dp_wq == NULL)
818 goto out_free_wq;
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 return 0;
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822out_free_wq:
823 destroy_workqueue(dev_priv->wq);
824out_err:
825 DRM_ERROR("Failed to allocate workqueues.\n");
826
827 return -ENOMEM;
828}
829
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000830static void i915_engines_cleanup(struct drm_i915_private *i915)
831{
832 struct intel_engine_cs *engine;
833 enum intel_engine_id id;
834
835 for_each_engine(engine, i915, id)
836 kfree(engine);
837}
838
Chris Wilson0673ad42016-06-24 14:00:22 +0100839static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
840{
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 destroy_workqueue(dev_priv->hotplug.dp_wq);
842 destroy_workqueue(dev_priv->wq);
843}
844
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845/*
846 * We don't keep the workarounds for pre-production hardware, so we expect our
847 * driver to fail on these machines in one way or another. A little warning on
848 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000849 *
850 * Our policy for removing pre-production workarounds is to keep the
851 * current gen workarounds as a guide to the bring-up of the next gen
852 * (workarounds have a habit of persisting!). Anything older than that
853 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300854 */
855static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
856{
Chris Wilson248a1242017-01-30 10:44:56 +0000857 bool pre = false;
858
859 pre |= IS_HSW_EARLY_SDV(dev_priv);
860 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000861 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000862
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000863 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 DRM_ERROR("This is a pre-production stepping. "
865 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000866 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
867 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300868}
869
Chris Wilson0673ad42016-06-24 14:00:22 +0100870/**
871 * i915_driver_init_early - setup state not requiring device access
872 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000873 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 *
875 * Initialize everything that is a "SW-only" state, that is state not
876 * requiring accessing the device or exposing the driver via kernel internal
877 * or userspace interfaces. Example steps belonging here: lock initialization,
878 * system memory allocation, setting up device specific attributes and
879 * function hooks not requiring accessing the device.
880 */
881static int i915_driver_init_early(struct drm_i915_private *dev_priv,
882 const struct pci_device_id *ent)
883{
884 const struct intel_device_info *match_info =
885 (struct intel_device_info *)ent->driver_data;
886 struct intel_device_info *device_info;
887 int ret = 0;
888
889 if (i915_inject_load_failure())
890 return -ENODEV;
891
892 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100893 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 memcpy(device_info, match_info, sizeof(*device_info));
895 device_info->device_id = dev_priv->drm.pdev->device;
896
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100897 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
898 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 spin_lock_init(&dev_priv->irq_lock);
901 spin_lock_init(&dev_priv->gpu_error.lock);
902 mutex_init(&dev_priv->backlight_lock);
903 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500904
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 mutex_init(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100906 mutex_init(&dev_priv->av_mutex);
907 mutex_init(&dev_priv->wm.wm_mutex);
908 mutex_init(&dev_priv->pps_mutex);
909
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100910 i915_memcpy_init_early(dev_priv);
911
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 ret = i915_workqueues_init(dev_priv);
913 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000914 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100915
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000916 ret = i915_gem_init_early(dev_priv);
917 if (ret < 0)
918 goto err_workqueues;
919
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000921 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100922
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000923 intel_wopcm_init_early(&dev_priv->wopcm);
924 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000925 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100926 intel_init_dpio(dev_priv);
927 intel_power_domains_init(dev_priv);
928 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200929 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100930 intel_init_display_hooks(dev_priv);
931 intel_init_clock_gating_hooks(dev_priv);
932 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300933 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300935 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936
937 return 0;
938
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000939err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000941err_engines:
942 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100943 return ret;
944}
945
946/**
947 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
948 * @dev_priv: device private
949 */
950static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
951{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300952 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000953 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000954 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000956 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100957}
958
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000959static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100960{
David Weinehall52a05c32016-08-22 13:32:44 +0300961 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 int mmio_bar;
963 int mmio_size;
964
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100965 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100966 /*
967 * Before gen4, the registers and the GTT are behind different BARs.
968 * However, from gen4 onwards, the registers and the GTT are shared
969 * in the same BAR, so we want to restrict this ioremap from
970 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
971 * the register BAR remains the same size for all the earlier
972 * generations up to Ironlake.
973 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000974 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100975 mmio_size = 512 * 1024;
976 else
977 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300978 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100979 if (dev_priv->regs == NULL) {
980 DRM_ERROR("failed to map registers\n");
981
982 return -EIO;
983 }
984
985 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000986 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100987
988 return 0;
989}
990
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000991static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100992{
David Weinehall52a05c32016-08-22 13:32:44 +0300993 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100994
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000995 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300996 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997}
998
999/**
1000 * i915_driver_init_mmio - setup device MMIO
1001 * @dev_priv: device private
1002 *
1003 * Setup minimal device state necessary for MMIO accesses later in the
1004 * initialization sequence. The setup here should avoid any other device-wide
1005 * side effects or exposing the driver via kernel internal or user space
1006 * interfaces.
1007 */
1008static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1009{
Chris Wilson0673ad42016-06-24 14:00:22 +01001010 int ret;
1011
1012 if (i915_inject_load_failure())
1013 return -ENODEV;
1014
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001015 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 return -EIO;
1017
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001018 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001019 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001020 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001021
1022 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001023
Oscar Mateo26376a72018-03-16 14:14:49 +02001024 intel_device_info_init_mmio(dev_priv);
1025
1026 intel_uncore_prune(dev_priv);
1027
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001028 intel_uc_init_mmio(dev_priv);
1029
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001030 ret = intel_engines_init_mmio(dev_priv);
1031 if (ret)
1032 goto err_uncore;
1033
Chris Wilson24145512017-01-24 11:01:35 +00001034 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001035
1036 return 0;
1037
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001038err_uncore:
1039 intel_uncore_fini(dev_priv);
1040err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001041 pci_dev_put(dev_priv->bridge_dev);
1042
1043 return ret;
1044}
1045
1046/**
1047 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1048 * @dev_priv: device private
1049 */
1050static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1051{
Chris Wilson0673ad42016-06-24 14:00:22 +01001052 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001053 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001054 pci_dev_put(dev_priv->bridge_dev);
1055}
1056
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001057static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1058{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001059 /*
1060 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1061 * user's requested state against the hardware/driver capabilities. We
1062 * do this now so that we can print out any log messages once rather
1063 * than every time we check intel_enable_ppgtt().
1064 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001065 i915_modparams.enable_ppgtt =
1066 intel_sanitize_enable_ppgtt(dev_priv,
1067 i915_modparams.enable_ppgtt);
1068 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001069
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001070 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001071}
1072
Chris Wilson0673ad42016-06-24 14:00:22 +01001073/**
1074 * i915_driver_init_hw - setup state requiring device access
1075 * @dev_priv: device private
1076 *
1077 * Setup state that requires accessing the device, but doesn't require
1078 * exposing the driver via kernel internal or userspace interfaces.
1079 */
1080static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1081{
David Weinehall52a05c32016-08-22 13:32:44 +03001082 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001083 int ret;
1084
1085 if (i915_inject_load_failure())
1086 return -ENODEV;
1087
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001088 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001089
1090 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001091
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001092 i915_perf_init(dev_priv);
1093
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001094 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001096 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001097
Chris Wilson9f172f62018-04-14 10:12:33 +01001098 /*
1099 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1100 * otherwise the vga fbdev driver falls over.
1101 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001102 ret = i915_kick_out_firmware_fb(dev_priv);
1103 if (ret) {
1104 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001105 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001106 }
1107
1108 ret = i915_kick_out_vgacon(dev_priv);
1109 if (ret) {
1110 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001111 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001112 }
1113
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001114 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001115 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001116 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001117
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001118 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001119 if (ret) {
1120 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001121 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001122 }
1123
David Weinehall52a05c32016-08-22 13:32:44 +03001124 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001125
1126 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001127 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001128 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001129 if (ret) {
1130 DRM_ERROR("failed to set DMA mask\n");
1131
Chris Wilson9f172f62018-04-14 10:12:33 +01001132 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001133 }
1134 }
1135
Chris Wilson0673ad42016-06-24 14:00:22 +01001136 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1137 * using 32bit addressing, overwriting memory if HWS is located
1138 * above 4GB.
1139 *
1140 * The documentation also mentions an issue with undefined
1141 * behaviour if any general state is accessed within a page above 4GB,
1142 * which also needs to be handled carefully.
1143 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001144 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001145 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001146
1147 if (ret) {
1148 DRM_ERROR("failed to set DMA mask\n");
1149
Chris Wilson9f172f62018-04-14 10:12:33 +01001150 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001151 }
1152 }
1153
Chris Wilson0673ad42016-06-24 14:00:22 +01001154 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1155 PM_QOS_DEFAULT_VALUE);
1156
1157 intel_uncore_sanitize(dev_priv);
1158
Chris Wilson0673ad42016-06-24 14:00:22 +01001159 i915_gem_load_init_fences(dev_priv);
1160
1161 /* On the 945G/GM, the chipset reports the MSI capability on the
1162 * integrated graphics even though the support isn't actually there
1163 * according to the published specs. It doesn't appear to function
1164 * correctly in testing on 945G.
1165 * This may be a side effect of MSI having been made available for PEG
1166 * and the registers being closely associated.
1167 *
1168 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001169 * be lost or delayed, and was defeatured. MSI interrupts seem to
1170 * get lost on g4x as well, and interrupt delivery seems to stay
1171 * properly dead afterwards. So we'll just disable them for all
1172 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001173 *
1174 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1175 * interrupts even when in MSI mode. This results in spurious
1176 * interrupt warnings if the legacy irq no. is shared with another
1177 * device. The kernel then disables that interrupt source and so
1178 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001179 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001180 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001181 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001182 DRM_DEBUG_DRIVER("can't enable MSI");
1183 }
1184
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001185 ret = intel_gvt_init(dev_priv);
1186 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001187 goto err_msi;
1188
1189 intel_opregion_setup(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001190
Chris Wilson0673ad42016-06-24 14:00:22 +01001191 return 0;
1192
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001193err_msi:
1194 if (pdev->msi_enabled)
1195 pci_disable_msi(pdev);
1196 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001197err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001198 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001199err_perf:
1200 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001201 return ret;
1202}
1203
1204/**
1205 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1206 * @dev_priv: device private
1207 */
1208static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1209{
David Weinehall52a05c32016-08-22 13:32:44 +03001210 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001211
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001212 i915_perf_fini(dev_priv);
1213
David Weinehall52a05c32016-08-22 13:32:44 +03001214 if (pdev->msi_enabled)
1215 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001216
1217 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001218 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001219}
1220
1221/**
1222 * i915_driver_register - register the driver with the rest of the system
1223 * @dev_priv: device private
1224 *
1225 * Perform any steps necessary to make the driver available via kernel
1226 * internal or userspace interfaces.
1227 */
1228static void i915_driver_register(struct drm_i915_private *dev_priv)
1229{
Chris Wilson91c8a322016-07-05 10:40:23 +01001230 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001231
Chris Wilson848b3652017-11-23 11:53:37 +00001232 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001233 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001234
1235 /*
1236 * Notify a valid surface after modesetting,
1237 * when running inside a VM.
1238 */
1239 if (intel_vgpu_active(dev_priv))
1240 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1241
1242 /* Reveal our presence to userspace */
1243 if (drm_dev_register(dev, 0) == 0) {
1244 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001245 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001246
1247 /* Depends on sysfs having been initialized */
1248 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001249 } else
1250 DRM_ERROR("Failed to register driver for userspace access!\n");
1251
1252 if (INTEL_INFO(dev_priv)->num_pipes) {
1253 /* Must be done after probing outputs */
1254 intel_opregion_register(dev_priv);
1255 acpi_video_register();
1256 }
1257
1258 if (IS_GEN5(dev_priv))
1259 intel_gpu_ips_init(dev_priv);
1260
Jerome Anandeef57322017-01-25 04:27:49 +05301261 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001262
1263 /*
1264 * Some ports require correctly set-up hpd registers for detection to
1265 * work properly (leading to ghost connected connector status), e.g. VGA
1266 * on gm45. Hence we can only set up the initial fbdev config after hpd
1267 * irqs are fully enabled. We do it last so that the async config
1268 * cannot run before the connectors are registered.
1269 */
1270 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001271
1272 /*
1273 * We need to coordinate the hotplugs with the asynchronous fbdev
1274 * configuration, for which we use the fbdev->async_cookie.
1275 */
1276 if (INTEL_INFO(dev_priv)->num_pipes)
1277 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001278}
1279
1280/**
1281 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1282 * @dev_priv: device private
1283 */
1284static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1285{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001286 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301287 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001288
Chris Wilson448aa912017-11-28 11:01:47 +00001289 /*
1290 * After flushing the fbdev (incl. a late async config which will
1291 * have delayed queuing of a hotplug event), then flush the hotplug
1292 * events.
1293 */
1294 drm_kms_helper_poll_fini(&dev_priv->drm);
1295
Chris Wilson0673ad42016-06-24 14:00:22 +01001296 intel_gpu_ips_teardown();
1297 acpi_video_unregister();
1298 intel_opregion_unregister(dev_priv);
1299
Robert Bragg442b8c02016-11-07 19:49:53 +00001300 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001301 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001302
David Weinehall694c2822016-08-22 13:32:43 +03001303 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001304 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001305
Chris Wilson848b3652017-11-23 11:53:37 +00001306 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001307}
1308
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001309static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1310{
1311 if (drm_debug & DRM_UT_DRIVER) {
1312 struct drm_printer p = drm_debug_printer("i915 device info:");
1313
1314 intel_device_info_dump(&dev_priv->info, &p);
1315 intel_device_info_dump_runtime(&dev_priv->info, &p);
1316 }
1317
1318 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1319 DRM_INFO("DRM_I915_DEBUG enabled\n");
1320 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1321 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1322}
1323
Chris Wilson0673ad42016-06-24 14:00:22 +01001324/**
1325 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001326 * @pdev: PCI device
1327 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001328 *
1329 * The driver load routine has to do several things:
1330 * - drive output discovery via intel_modeset_init()
1331 * - initialize the memory manager
1332 * - allocate initial config memory
1333 * - setup the DRM framebuffer with the allocated memory
1334 */
Chris Wilson42f55512016-06-24 14:00:26 +01001335int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001336{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001337 const struct intel_device_info *match_info =
1338 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001339 struct drm_i915_private *dev_priv;
1340 int ret;
1341
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001342 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001343 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001344 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001345
Chris Wilson0673ad42016-06-24 14:00:22 +01001346 ret = -ENOMEM;
1347 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1348 if (dev_priv)
1349 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1350 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001351 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001352 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001353 }
1354
Chris Wilson0673ad42016-06-24 14:00:22 +01001355 dev_priv->drm.pdev = pdev;
1356 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001357
1358 ret = pci_enable_device(pdev);
1359 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001360 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001361
1362 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001363 /*
1364 * Disable the system suspend direct complete optimization, which can
1365 * leave the device suspended skipping the driver's suspend handlers
1366 * if the device was already runtime suspended. This is needed due to
1367 * the difference in our runtime and system suspend sequence and
1368 * becaue the HDA driver may require us to enable the audio power
1369 * domain during system suspend.
1370 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001371 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001372
1373 ret = i915_driver_init_early(dev_priv, ent);
1374 if (ret < 0)
1375 goto out_pci_disable;
1376
1377 intel_runtime_pm_get(dev_priv);
1378
1379 ret = i915_driver_init_mmio(dev_priv);
1380 if (ret < 0)
1381 goto out_runtime_pm_put;
1382
1383 ret = i915_driver_init_hw(dev_priv);
1384 if (ret < 0)
1385 goto out_cleanup_mmio;
1386
1387 /*
1388 * TODO: move the vblank init and parts of modeset init steps into one
1389 * of the i915_driver_init_/i915_driver_register functions according
1390 * to the role/effect of the given init step.
1391 */
1392 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001393 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001394 INTEL_INFO(dev_priv)->num_pipes);
1395 if (ret)
1396 goto out_cleanup_hw;
1397 }
1398
Chris Wilson91c8a322016-07-05 10:40:23 +01001399 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001400 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001401 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001402
1403 i915_driver_register(dev_priv);
1404
1405 intel_runtime_pm_enable(dev_priv);
1406
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301407 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301408
Chris Wilson0673ad42016-06-24 14:00:22 +01001409 intel_runtime_pm_put(dev_priv);
1410
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001411 i915_welcome_messages(dev_priv);
1412
Chris Wilson0673ad42016-06-24 14:00:22 +01001413 return 0;
1414
Chris Wilson0673ad42016-06-24 14:00:22 +01001415out_cleanup_hw:
1416 i915_driver_cleanup_hw(dev_priv);
1417out_cleanup_mmio:
1418 i915_driver_cleanup_mmio(dev_priv);
1419out_runtime_pm_put:
1420 intel_runtime_pm_put(dev_priv);
1421 i915_driver_cleanup_early(dev_priv);
1422out_pci_disable:
1423 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001424out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001425 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001426 drm_dev_fini(&dev_priv->drm);
1427out_free:
1428 kfree(dev_priv);
Chris Wilson159b69b2018-07-16 09:03:31 +01001429 pci_set_drvdata(pdev, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001430 return ret;
1431}
1432
Chris Wilson42f55512016-06-24 14:00:26 +01001433void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001434{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001435 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001436 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001437
Daniel Vetter99c539b2017-07-15 00:46:56 +02001438 i915_driver_unregister(dev_priv);
1439
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001440 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001441 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001442
1443 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1444
Daniel Vetter18dddad2017-03-21 17:41:49 +01001445 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001446
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001447 intel_gvt_cleanup(dev_priv);
1448
Chris Wilson0673ad42016-06-24 14:00:22 +01001449 intel_modeset_cleanup(dev);
1450
Hans de Goede785f0762018-02-14 09:21:49 +01001451 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001452
David Weinehall52a05c32016-08-22 13:32:44 +03001453 vga_switcheroo_unregister_client(pdev);
1454 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001455
1456 intel_csr_ucode_fini(dev_priv);
1457
1458 /* Free error state after interrupts are fully disabled. */
1459 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001460 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001461
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001462 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463 intel_fbc_cleanup_cfb(dev_priv);
1464
Imre Deak48a287e2018-08-06 12:58:35 +03001465 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001466
1467 i915_driver_cleanup_hw(dev_priv);
1468 i915_driver_cleanup_mmio(dev_priv);
1469
1470 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001471}
1472
1473static void i915_driver_release(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001476
1477 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001478 drm_dev_fini(&dev_priv->drm);
1479
1480 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001481}
1482
1483static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1484{
Chris Wilson829a0af2017-06-20 12:05:45 +01001485 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001486 int ret;
1487
Chris Wilson829a0af2017-06-20 12:05:45 +01001488 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001489 if (ret)
1490 return ret;
1491
1492 return 0;
1493}
1494
1495/**
1496 * i915_driver_lastclose - clean up after all DRM clients have exited
1497 * @dev: DRM device
1498 *
1499 * Take care of cleaning up after all DRM clients have exited. In the
1500 * mode setting case, we want to restore the kernel's initial mode (just
1501 * in case the last client left us in a bad state).
1502 *
1503 * Additionally, in the non-mode setting case, we'll tear down the GTT
1504 * and DMA structures, since the kernel won't be using them, and clea
1505 * up any GEM state.
1506 */
1507static void i915_driver_lastclose(struct drm_device *dev)
1508{
1509 intel_fbdev_restore_mode(dev);
1510 vga_switcheroo_process_delayed_switch();
1511}
1512
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001513static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001514{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001515 struct drm_i915_file_private *file_priv = file->driver_priv;
1516
Chris Wilson0673ad42016-06-24 14:00:22 +01001517 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001518 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001519 i915_gem_release(dev, file);
1520 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001521
1522 kfree(file_priv);
1523}
1524
Imre Deak07f9cd02014-08-18 14:42:45 +03001525static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1526{
Chris Wilson91c8a322016-07-05 10:40:23 +01001527 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001528 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001529
1530 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001531 for_each_intel_encoder(dev, encoder)
1532 if (encoder->suspend)
1533 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001534 drm_modeset_unlock_all(dev);
1535}
1536
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001537static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1538 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001539static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301540
Imre Deakbc872292015-11-18 17:32:30 +02001541static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1542{
1543#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1544 if (acpi_target_system_state() < ACPI_STATE_S3)
1545 return true;
1546#endif
1547 return false;
1548}
Sagar Kambleebc32822014-08-13 23:07:05 +05301549
Chris Wilson73b66f82018-05-25 10:26:29 +01001550static int i915_drm_prepare(struct drm_device *dev)
1551{
1552 struct drm_i915_private *i915 = to_i915(dev);
1553 int err;
1554
1555 /*
1556 * NB intel_display_suspend() may issue new requests after we've
1557 * ostensibly marked the GPU as ready-to-sleep here. We need to
1558 * split out that work and pull it forward so that after point,
1559 * the GPU is not woken again.
1560 */
1561 err = i915_gem_suspend(i915);
1562 if (err)
1563 dev_err(&i915->drm.pdev->dev,
1564 "GEM idle failed, suspend/resume might fail\n");
1565
1566 return err;
1567}
1568
Imre Deak5e365c32014-10-23 19:23:25 +03001569static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001570{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001571 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001572 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001573 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001574
Imre Deak1f814da2015-12-16 02:52:19 +02001575 disable_rpm_wakeref_asserts(dev_priv);
1576
Paulo Zanonic67a4702013-08-19 13:18:09 -03001577 /* We do a lot of poking in a lot of registers, make sure they work
1578 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001579 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001580
Dave Airlie5bcf7192010-12-07 09:20:40 +10001581 drm_kms_helper_poll_disable(dev);
1582
David Weinehall52a05c32016-08-22 13:32:44 +03001583 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001584
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001585 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001586
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001587 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001588
1589 intel_runtime_pm_disable_interrupts(dev_priv);
1590 intel_hpd_cancel_work(dev_priv);
1591
1592 intel_suspend_encoders(dev_priv);
1593
Ville Syrjälä712bf362016-10-31 22:37:23 +02001594 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001595
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001596 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001597
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001598 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001599
Imre Deakbc872292015-11-18 17:32:30 +02001600 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001601 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001602
Chris Wilson03d92e42016-05-23 15:08:10 +01001603 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001604
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001605 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001606
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001607 dev_priv->suspend_count++;
1608
Imre Deakf74ed082016-04-18 14:48:21 +03001609 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001610
Imre Deak1f814da2015-12-16 02:52:19 +02001611 enable_rpm_wakeref_asserts(dev_priv);
1612
Chris Wilson73b66f82018-05-25 10:26:29 +01001613 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001614}
1615
David Weinehallc49d13e2016-08-22 13:32:42 +03001616static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001617{
David Weinehallc49d13e2016-08-22 13:32:42 +03001618 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001619 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001620 int ret;
1621
Imre Deak1f814da2015-12-16 02:52:19 +02001622 disable_rpm_wakeref_asserts(dev_priv);
1623
Chris Wilsonec92ad02018-05-31 09:22:46 +01001624 i915_gem_suspend_late(dev_priv);
1625
Imre Deak4c494a52016-10-13 14:34:06 +03001626 intel_display_set_init_power(dev_priv, false);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001627 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001628
Imre Deakbc872292015-11-18 17:32:30 +02001629 /*
1630 * In case of firmware assisted context save/restore don't manually
1631 * deinit the power domains. This also means the CSR/DMC firmware will
1632 * stay active, it will power down any HW resources as required and
1633 * also enable deeper system power states that would be blocked if the
1634 * firmware was inactive.
1635 */
Imre Deak0f906032018-03-22 16:36:42 +02001636 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1637 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001638 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001639 dev_priv->power_domains_suspended = true;
1640 }
Imre Deak73dfc222015-11-17 17:33:53 +02001641
Imre Deak507e1262016-04-20 20:27:54 +03001642 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001643 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001644 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001645 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001646 hsw_enable_pc8(dev_priv);
1647 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1648 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001649
1650 if (ret) {
1651 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001652 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001653 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001654 dev_priv->power_domains_suspended = false;
1655 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001656
Imre Deak1f814da2015-12-16 02:52:19 +02001657 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001658 }
1659
David Weinehall52a05c32016-08-22 13:32:44 +03001660 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001661 /*
Imre Deak54875572015-06-30 17:06:47 +03001662 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001663 * the device even though it's already in D3 and hang the machine. So
1664 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001665 * power down the device properly. The issue was seen on multiple old
1666 * GENs with different BIOS vendors, so having an explicit blacklist
1667 * is inpractical; apply the workaround on everything pre GEN6. The
1668 * platforms where the issue was seen:
1669 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1670 * Fujitsu FSC S7110
1671 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001672 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001673 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001674 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001675
Imre Deak1f814da2015-12-16 02:52:19 +02001676out:
1677 enable_rpm_wakeref_asserts(dev_priv);
1678
1679 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001680}
1681
Matthew Aulda9a251c2016-12-02 10:24:11 +00001682static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001683{
1684 int error;
1685
Chris Wilsonded8b072016-07-05 10:40:22 +01001686 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001687 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001688 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001689 return -ENODEV;
1690 }
1691
Imre Deak0b14cbd2014-09-10 18:16:55 +03001692 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1693 state.event != PM_EVENT_FREEZE))
1694 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001695
1696 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1697 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001698
Imre Deak5e365c32014-10-23 19:23:25 +03001699 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001700 if (error)
1701 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001702
Imre Deakab3be732015-03-02 13:04:41 +02001703 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001704}
1705
Imre Deak5e365c32014-10-23 19:23:25 +03001706static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001707{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001708 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001709 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001710
Imre Deak1f814da2015-12-16 02:52:19 +02001711 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001712 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001713
Chris Wilson12887862018-06-14 10:40:59 +01001714 i915_gem_sanitize(dev_priv);
1715
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001716 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001717 if (ret)
1718 DRM_ERROR("failed to re-enable GGTT\n");
1719
Imre Deakf74ed082016-04-18 14:48:21 +03001720 intel_csr_ucode_resume(dev_priv);
1721
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001722 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001723 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001724 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001725
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001726 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001727
Peter Antoine364aece2015-05-11 08:50:45 +01001728 /*
1729 * Interrupts have to be enabled before any batches are run. If not the
1730 * GPU will hang. i915_gem_init_hw() will initiate batches to
1731 * update/restore the context.
1732 *
Imre Deak908764f2016-11-29 21:40:29 +02001733 * drm_mode_config_reset() needs AUX interrupts.
1734 *
Peter Antoine364aece2015-05-11 08:50:45 +01001735 * Modeset enabling in intel_modeset_init_hw() also needs working
1736 * interrupts.
1737 */
1738 intel_runtime_pm_enable_interrupts(dev_priv);
1739
Imre Deak908764f2016-11-29 21:40:29 +02001740 drm_mode_config_reset(dev);
1741
Chris Wilson37cd3302017-11-12 11:27:38 +00001742 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001743
Daniel Vetterd5818932015-02-23 12:03:26 +01001744 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001745 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001746
1747 spin_lock_irq(&dev_priv->irq_lock);
1748 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001749 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001750 spin_unlock_irq(&dev_priv->irq_lock);
1751
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001752 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001753
Lyudea16b7652016-03-11 10:57:01 -05001754 intel_display_resume(dev);
1755
Lyudee0b70062016-11-01 21:06:30 -04001756 drm_kms_helper_poll_enable(dev);
1757
Daniel Vetterd5818932015-02-23 12:03:26 +01001758 /*
1759 * ... but also need to make sure that hotplug processing
1760 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03001761 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01001762 * notifications.
1763 * */
1764 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001765
Chris Wilson03d92e42016-05-23 15:08:10 +01001766 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001767
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001768 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001769
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001770 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001771
Imre Deak1f814da2015-12-16 02:52:19 +02001772 enable_rpm_wakeref_asserts(dev_priv);
1773
Chris Wilson074c6ad2014-04-09 09:19:43 +01001774 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001775}
1776
Imre Deak5e365c32014-10-23 19:23:25 +03001777static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001778{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001779 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001780 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001781 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001782
Imre Deak76c4b252014-04-01 19:55:22 +03001783 /*
1784 * We have a resume ordering issue with the snd-hda driver also
1785 * requiring our device to be power up. Due to the lack of a
1786 * parent/child relationship we currently solve this with an early
1787 * resume hook.
1788 *
1789 * FIXME: This should be solved with a special hdmi sink device or
1790 * similar so that power domains can be employed.
1791 */
Imre Deak44410cd2016-04-18 14:45:54 +03001792
1793 /*
1794 * Note that we need to set the power state explicitly, since we
1795 * powered off the device during freeze and the PCI core won't power
1796 * it back up for us during thaw. Powering off the device during
1797 * freeze is not a hard requirement though, and during the
1798 * suspend/resume phases the PCI core makes sure we get here with the
1799 * device powered on. So in case we change our freeze logic and keep
1800 * the device powered we can also remove the following set power state
1801 * call.
1802 */
David Weinehall52a05c32016-08-22 13:32:44 +03001803 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001804 if (ret) {
1805 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1806 goto out;
1807 }
1808
1809 /*
1810 * Note that pci_enable_device() first enables any parent bridge
1811 * device and only then sets the power state for this device. The
1812 * bridge enabling is a nop though, since bridge devices are resumed
1813 * first. The order of enabling power and enabling the device is
1814 * imposed by the PCI core as described above, so here we preserve the
1815 * same order for the freeze/thaw phases.
1816 *
1817 * TODO: eventually we should remove pci_disable_device() /
1818 * pci_enable_enable_device() from suspend/resume. Due to how they
1819 * depend on the device enable refcount we can't anyway depend on them
1820 * disabling/enabling the device.
1821 */
David Weinehall52a05c32016-08-22 13:32:44 +03001822 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001823 ret = -EIO;
1824 goto out;
1825 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001826
David Weinehall52a05c32016-08-22 13:32:44 +03001827 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001828
Imre Deak1f814da2015-12-16 02:52:19 +02001829 disable_rpm_wakeref_asserts(dev_priv);
1830
Wayne Boyer666a4532015-12-09 12:29:35 -08001831 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001832 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001833 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001834 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1835 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001836
Hans de Goede68f60942017-02-10 11:28:01 +01001837 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001838
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001839 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001840 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001841 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001842 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001843 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001844 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001845
Chris Wilsondc979972016-05-10 14:10:04 +01001846 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001847
Imre Deak0f906032018-03-22 16:36:42 +02001848 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001849 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001850 else
1851 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001852
Chris Wilson4fdd5b42018-06-16 21:25:34 +01001853 intel_engines_sanitize(dev_priv);
1854
Imre Deak6e35e8a2016-04-18 10:04:19 +03001855 enable_rpm_wakeref_asserts(dev_priv);
1856
Imre Deakbc872292015-11-18 17:32:30 +02001857out:
Imre Deak0f906032018-03-22 16:36:42 +02001858 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001859
1860 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001861}
1862
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001863static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001864{
Imre Deak50a00722014-10-23 19:23:17 +03001865 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001866
Imre Deak097dd832014-10-23 19:23:19 +03001867 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1868 return 0;
1869
Imre Deak5e365c32014-10-23 19:23:25 +03001870 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001871 if (ret)
1872 return ret;
1873
Imre Deak5a175142014-10-23 19:23:18 +03001874 return i915_drm_resume(dev);
1875}
1876
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001878 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001879 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001880 * @stalled_mask: mask of the stalled engines with the guilty requests
1881 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001882 *
Chris Wilson780f2622016-09-09 14:11:52 +01001883 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1884 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001885 *
Chris Wilson221fe792016-09-09 14:11:51 +01001886 * Caller must hold the struct_mutex.
1887 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001888 * Procedure is fairly simple:
1889 * - reset the chip using the reset reg
1890 * - re-init context state
1891 * - re-init hardware status page
1892 * - re-init ring buffer
1893 * - re-init interrupt state
1894 * - re-init display
1895 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001896void i915_reset(struct drm_i915_private *i915,
1897 unsigned int stalled_mask,
1898 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001899{
Chris Wilson535275d2017-07-21 13:32:37 +01001900 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001901 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001902 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001903
Chris Wilson02866672018-03-30 14:18:01 +01001904 GEM_TRACE("flags=%lx\n", error->flags);
1905
Chris Wilsonf7096d42017-12-01 12:20:11 +00001906 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001907 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001908 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001909
Chris Wilson8c185ec2017-03-16 17:13:02 +00001910 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001911 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001912
Chris Wilsond98c52c2016-04-13 17:35:05 +01001913 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001914 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001915 goto wakeup;
1916
Chris Wilsond0667e92018-04-06 23:03:54 +01001917 if (reason)
1918 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001919 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001920
Chris Wilson535275d2017-07-21 13:32:37 +01001921 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001922 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001923 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001924 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001925 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001926
Chris Wilsonf7096d42017-12-01 12:20:11 +00001927 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001928 if (i915_modparams.reset)
1929 dev_err(i915->drm.dev, "GPU reset not supported\n");
1930 else
1931 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001932 goto error;
1933 }
1934
1935 for (i = 0; i < 3; i++) {
1936 ret = intel_gpu_reset(i915, ALL_ENGINES);
1937 if (ret == 0)
1938 break;
1939
1940 msleep(100);
1941 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001942 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001943 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001944 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001945 }
1946
1947 /* Ok, now get things going again... */
1948
1949 /*
1950 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001951 * there.
1952 */
1953 ret = i915_ggtt_enable_hw(i915);
1954 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001955 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1956 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001957 goto error;
1958 }
1959
Chris Wilsond0667e92018-04-06 23:03:54 +01001960 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001961 intel_overlay_reset(i915);
1962
Chris Wilson0db8c962017-09-06 12:14:05 +01001963 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001964 * Next we need to restore the context, but we don't use those
1965 * yet either...
1966 *
1967 * Ring buffer needs to be re-initialized in the KMS case, or if X
1968 * was running at the time of the reset (i.e. we weren't VT
1969 * switched away).
1970 */
Chris Wilson535275d2017-07-21 13:32:37 +01001971 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001972 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001973 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1974 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001975 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001976 }
1977
Chris Wilson535275d2017-07-21 13:32:37 +01001978 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001979
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001980finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001981 i915_gem_reset_finish(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001982wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001983 clear_bit(I915_RESET_HANDOFF, &error->flags);
1984 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001985 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001986
Chris Wilson107783d2017-12-05 17:27:57 +00001987taint:
1988 /*
1989 * History tells us that if we cannot reset the GPU now, we
1990 * never will. This then impacts everything that is run
1991 * subsequently. On failing the reset, we mark the driver
1992 * as wedged, preventing further execution on the GPU.
1993 * We also want to go one step further and add a taint to the
1994 * kernel so that any subsequent faults can be traced back to
1995 * this failure. This is important for CI, where if the
1996 * GPU/driver fails we would like to reboot and restart testing
1997 * rather than continue on into oblivion. For everyone else,
1998 * the system should still plod along, but they have been warned!
1999 */
2000 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002001error:
Chris Wilson535275d2017-07-21 13:32:37 +01002002 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002003 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002004 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002005}
2006
Michel Thierry6acbea82017-10-31 15:53:09 -07002007static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2008 struct intel_engine_cs *engine)
2009{
2010 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2011}
2012
Michel Thierry142bc7d2017-06-20 10:57:46 +01002013/**
2014 * i915_reset_engine - reset GPU engine to recover from a hang
2015 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002016 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002017 *
2018 * Reset a specific GPU engine. Useful if a hang is detected.
2019 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002020 *
2021 * Procedure is:
2022 * - identifies the request that caused the hang and it is dropped
2023 * - reset engine (which will force the engine to idle)
2024 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002025 */
Chris Wilsonce800752018-03-20 10:04:49 +00002026int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002027{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002028 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002029 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002030 int ret;
2031
Chris Wilson02866672018-03-30 14:18:01 +01002032 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002033 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2034
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002035 active_request = i915_gem_reset_prepare_engine(engine);
2036 if (IS_ERR_OR_NULL(active_request)) {
2037 /* Either the previous reset failed, or we pardon the reset. */
2038 ret = PTR_ERR(active_request);
2039 goto out;
2040 }
2041
Chris Wilsonce800752018-03-20 10:04:49 +00002042 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002043 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002044 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002045 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002046
Michel Thierry6acbea82017-10-31 15:53:09 -07002047 if (!engine->i915->guc.execbuf_client)
2048 ret = intel_gt_reset_engine(engine->i915, engine);
2049 else
2050 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002051 if (ret) {
2052 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002053 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2054 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002055 engine->name, ret);
2056 goto out;
2057 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002058
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002059 /*
2060 * The request that caused the hang is stuck on elsp, we know the
2061 * active request and can drop it, adjust head to skip the offending
2062 * request to resume executing remaining requests in the queue.
2063 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002064 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002065
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002066 /*
2067 * The engine and its registers (and workarounds in case of render)
2068 * have been reset to their default values. Follow the init_ring
2069 * process to program RING_MODE, HWSP and re-enable submission.
2070 */
2071 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002072 if (ret)
2073 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002074
2075out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002076 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002077 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002078}
2079
Chris Wilson73b66f82018-05-25 10:26:29 +01002080static int i915_pm_prepare(struct device *kdev)
2081{
2082 struct pci_dev *pdev = to_pci_dev(kdev);
2083 struct drm_device *dev = pci_get_drvdata(pdev);
2084
2085 if (!dev) {
2086 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2087 return -ENODEV;
2088 }
2089
2090 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2091 return 0;
2092
2093 return i915_drm_prepare(dev);
2094}
2095
David Weinehallc49d13e2016-08-22 13:32:42 +03002096static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002097{
David Weinehallc49d13e2016-08-22 13:32:42 +03002098 struct pci_dev *pdev = to_pci_dev(kdev);
2099 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002100
David Weinehallc49d13e2016-08-22 13:32:42 +03002101 if (!dev) {
2102 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002103 return -ENODEV;
2104 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002105
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002107 return 0;
2108
David Weinehallc49d13e2016-08-22 13:32:42 +03002109 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002110}
2111
David Weinehallc49d13e2016-08-22 13:32:42 +03002112static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002113{
David Weinehallc49d13e2016-08-22 13:32:42 +03002114 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002115
2116 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002117 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002118 * requiring our device to be power up. Due to the lack of a
2119 * parent/child relationship we currently solve this with an late
2120 * suspend hook.
2121 *
2122 * FIXME: This should be solved with a special hdmi sink device or
2123 * similar so that power domains can be employed.
2124 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002125 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002126 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002127
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002129}
2130
David Weinehallc49d13e2016-08-22 13:32:42 +03002131static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002132{
David Weinehallc49d13e2016-08-22 13:32:42 +03002133 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002134
David Weinehallc49d13e2016-08-22 13:32:42 +03002135 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002136 return 0;
2137
David Weinehallc49d13e2016-08-22 13:32:42 +03002138 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002139}
2140
David Weinehallc49d13e2016-08-22 13:32:42 +03002141static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002142{
David Weinehallc49d13e2016-08-22 13:32:42 +03002143 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002144
David Weinehallc49d13e2016-08-22 13:32:42 +03002145 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002146 return 0;
2147
David Weinehallc49d13e2016-08-22 13:32:42 +03002148 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002149}
2150
David Weinehallc49d13e2016-08-22 13:32:42 +03002151static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002152{
David Weinehallc49d13e2016-08-22 13:32:42 +03002153 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002154
David Weinehallc49d13e2016-08-22 13:32:42 +03002155 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002156 return 0;
2157
David Weinehallc49d13e2016-08-22 13:32:42 +03002158 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002159}
2160
Chris Wilson1f19ac22016-05-14 07:26:32 +01002161/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002162static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002163{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002164 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002165 int ret;
2166
Imre Deakdd9f31c2017-08-16 17:46:07 +03002167 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2168 ret = i915_drm_suspend(dev);
2169 if (ret)
2170 return ret;
2171 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002172
2173 ret = i915_gem_freeze(kdev_to_i915(kdev));
2174 if (ret)
2175 return ret;
2176
2177 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002178}
2179
David Weinehallc49d13e2016-08-22 13:32:42 +03002180static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002181{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002182 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002183 int ret;
2184
Imre Deakdd9f31c2017-08-16 17:46:07 +03002185 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2186 ret = i915_drm_suspend_late(dev, true);
2187 if (ret)
2188 return ret;
2189 }
Chris Wilson461fb992016-05-14 07:26:33 +01002190
David Weinehallc49d13e2016-08-22 13:32:42 +03002191 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002192 if (ret)
2193 return ret;
2194
2195 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002196}
2197
2198/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002199static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002200{
David Weinehallc49d13e2016-08-22 13:32:42 +03002201 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002202}
2203
David Weinehallc49d13e2016-08-22 13:32:42 +03002204static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002205{
David Weinehallc49d13e2016-08-22 13:32:42 +03002206 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002207}
2208
2209/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002210static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002211{
David Weinehallc49d13e2016-08-22 13:32:42 +03002212 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002213}
2214
David Weinehallc49d13e2016-08-22 13:32:42 +03002215static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002216{
David Weinehallc49d13e2016-08-22 13:32:42 +03002217 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002218}
2219
Imre Deakddeea5b2014-05-05 15:19:56 +03002220/*
2221 * Save all Gunit registers that may be lost after a D3 and a subsequent
2222 * S0i[R123] transition. The list of registers needing a save/restore is
2223 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2224 * registers in the following way:
2225 * - Driver: saved/restored by the driver
2226 * - Punit : saved/restored by the Punit firmware
2227 * - No, w/o marking: no need to save/restore, since the register is R/O or
2228 * used internally by the HW in a way that doesn't depend
2229 * keeping the content across a suspend/resume.
2230 * - Debug : used for debugging
2231 *
2232 * We save/restore all registers marked with 'Driver', with the following
2233 * exceptions:
2234 * - Registers out of use, including also registers marked with 'Debug'.
2235 * These have no effect on the driver's operation, so we don't save/restore
2236 * them to reduce the overhead.
2237 * - Registers that are fully setup by an initialization function called from
2238 * the resume path. For example many clock gating and RPS/RC6 registers.
2239 * - Registers that provide the right functionality with their reset defaults.
2240 *
2241 * TODO: Except for registers that based on the above 3 criteria can be safely
2242 * ignored, we save/restore all others, practically treating the HW context as
2243 * a black-box for the driver. Further investigation is needed to reduce the
2244 * saved/restored registers even further, by following the same 3 criteria.
2245 */
2246static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2247{
2248 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2249 int i;
2250
2251 /* GAM 0x4000-0x4770 */
2252 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2253 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2254 s->arb_mode = I915_READ(ARB_MODE);
2255 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2256 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2257
2258 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002259 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002260
2261 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002262 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002263
2264 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2265 s->ecochk = I915_READ(GAM_ECOCHK);
2266 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2267 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2268
2269 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2270
2271 /* MBC 0x9024-0x91D0, 0x8500 */
2272 s->g3dctl = I915_READ(VLV_G3DCTL);
2273 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2274 s->mbctl = I915_READ(GEN6_MBCTL);
2275
2276 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2277 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2278 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2279 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2280 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2281 s->rstctl = I915_READ(GEN6_RSTCTL);
2282 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2283
2284 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2285 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2286 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2287 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2288 s->ecobus = I915_READ(ECOBUS);
2289 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2290 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2291 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2292 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2293 s->rcedata = I915_READ(VLV_RCEDATA);
2294 s->spare2gh = I915_READ(VLV_SPAREG2H);
2295
2296 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2297 s->gt_imr = I915_READ(GTIMR);
2298 s->gt_ier = I915_READ(GTIER);
2299 s->pm_imr = I915_READ(GEN6_PMIMR);
2300 s->pm_ier = I915_READ(GEN6_PMIER);
2301
2302 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002303 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002304
2305 /* GT SA CZ domain, 0x100000-0x138124 */
2306 s->tilectl = I915_READ(TILECTL);
2307 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2308 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2309 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2310 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2311
2312 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2313 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2314 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002315 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002316 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2317
2318 /*
2319 * Not saving any of:
2320 * DFT, 0x9800-0x9EC0
2321 * SARB, 0xB000-0xB1FC
2322 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2323 * PCI CFG
2324 */
2325}
2326
2327static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2328{
2329 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2330 u32 val;
2331 int i;
2332
2333 /* GAM 0x4000-0x4770 */
2334 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2335 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2336 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2337 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2338 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2339
2340 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002341 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002342
2343 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002344 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002345
2346 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2347 I915_WRITE(GAM_ECOCHK, s->ecochk);
2348 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2349 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2350
2351 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2352
2353 /* MBC 0x9024-0x91D0, 0x8500 */
2354 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2355 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2356 I915_WRITE(GEN6_MBCTL, s->mbctl);
2357
2358 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2359 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2360 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2361 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2362 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2363 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2364 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2365
2366 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2367 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2368 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2369 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2370 I915_WRITE(ECOBUS, s->ecobus);
2371 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2372 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2373 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2374 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2375 I915_WRITE(VLV_RCEDATA, s->rcedata);
2376 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2377
2378 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2379 I915_WRITE(GTIMR, s->gt_imr);
2380 I915_WRITE(GTIER, s->gt_ier);
2381 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2382 I915_WRITE(GEN6_PMIER, s->pm_ier);
2383
2384 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002385 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002386
2387 /* GT SA CZ domain, 0x100000-0x138124 */
2388 I915_WRITE(TILECTL, s->tilectl);
2389 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2390 /*
2391 * Preserve the GT allow wake and GFX force clock bit, they are not
2392 * be restored, as they are used to control the s0ix suspend/resume
2393 * sequence by the caller.
2394 */
2395 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2396 val &= VLV_GTLC_ALLOWWAKEREQ;
2397 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2398 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2399
2400 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2401 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2402 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2403 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2404
2405 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2406
2407 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2408 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2409 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002410 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002411 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2412}
2413
Chris Wilson3dd14c02017-04-21 14:58:15 +01002414static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2415 u32 mask, u32 val)
2416{
2417 /* The HW does not like us polling for PW_STATUS frequently, so
2418 * use the sleeping loop rather than risk the busy spin within
2419 * intel_wait_for_register().
2420 *
2421 * Transitioning between RC6 states should be at most 2ms (see
2422 * valleyview_enable_rps) so use a 3ms timeout.
2423 */
2424 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2425 3);
2426}
2427
Imre Deak650ad972014-04-18 16:35:02 +03002428int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2429{
2430 u32 val;
2431 int err;
2432
Imre Deak650ad972014-04-18 16:35:02 +03002433 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2434 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2435 if (force_on)
2436 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2437 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2438
2439 if (!force_on)
2440 return 0;
2441
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002442 err = intel_wait_for_register(dev_priv,
2443 VLV_GTLC_SURVIVABILITY_REG,
2444 VLV_GFX_CLK_STATUS_BIT,
2445 VLV_GFX_CLK_STATUS_BIT,
2446 20);
Imre Deak650ad972014-04-18 16:35:02 +03002447 if (err)
2448 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2449 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2450
2451 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002452}
2453
Imre Deakddeea5b2014-05-05 15:19:56 +03002454static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2455{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002456 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002457 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002458 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002459
2460 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2461 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2462 if (allow)
2463 val |= VLV_GTLC_ALLOWWAKEREQ;
2464 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2465 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2466
Chris Wilson3dd14c02017-04-21 14:58:15 +01002467 mask = VLV_GTLC_ALLOWWAKEACK;
2468 val = allow ? mask : 0;
2469
2470 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002471 if (err)
2472 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002473
Imre Deakddeea5b2014-05-05 15:19:56 +03002474 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002475}
2476
Chris Wilson3dd14c02017-04-21 14:58:15 +01002477static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2478 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002479{
2480 u32 mask;
2481 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002482
2483 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2484 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002485
2486 /*
2487 * RC6 transitioning can be delayed up to 2 msec (see
2488 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002489 *
2490 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2491 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002492 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002493 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002494 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2495 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002496}
2497
2498static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2499{
2500 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2501 return;
2502
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002503 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002504 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2505}
2506
Sagar Kambleebc32822014-08-13 23:07:05 +05302507static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002508{
2509 u32 mask;
2510 int err;
2511
2512 /*
2513 * Bspec defines the following GT well on flags as debug only, so
2514 * don't treat them as hard failures.
2515 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002516 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002517
2518 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2519 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2520
2521 vlv_check_no_gt_access(dev_priv);
2522
2523 err = vlv_force_gfx_clock(dev_priv, true);
2524 if (err)
2525 goto err1;
2526
2527 err = vlv_allow_gt_wake(dev_priv, false);
2528 if (err)
2529 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302530
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002531 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302532 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002533
2534 err = vlv_force_gfx_clock(dev_priv, false);
2535 if (err)
2536 goto err2;
2537
2538 return 0;
2539
2540err2:
2541 /* For safety always re-enable waking and disable gfx clock forcing */
2542 vlv_allow_gt_wake(dev_priv, true);
2543err1:
2544 vlv_force_gfx_clock(dev_priv, false);
2545
2546 return err;
2547}
2548
Sagar Kamble016970b2014-08-13 23:07:06 +05302549static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2550 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002551{
Imre Deakddeea5b2014-05-05 15:19:56 +03002552 int err;
2553 int ret;
2554
2555 /*
2556 * If any of the steps fail just try to continue, that's the best we
2557 * can do at this point. Return the first error code (which will also
2558 * leave RPM permanently disabled).
2559 */
2560 ret = vlv_force_gfx_clock(dev_priv, true);
2561
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002562 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302563 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002564
2565 err = vlv_allow_gt_wake(dev_priv, true);
2566 if (!ret)
2567 ret = err;
2568
2569 err = vlv_force_gfx_clock(dev_priv, false);
2570 if (!ret)
2571 ret = err;
2572
2573 vlv_check_no_gt_access(dev_priv);
2574
Chris Wilson7c108fd2016-10-24 13:42:18 +01002575 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002576 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002577
2578 return ret;
2579}
2580
David Weinehallc49d13e2016-08-22 13:32:42 +03002581static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002582{
David Weinehallc49d13e2016-08-22 13:32:42 +03002583 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002584 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002585 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002586 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002587
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002588 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002589 return -ENODEV;
2590
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002591 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002592 return -ENODEV;
2593
Paulo Zanoni8a187452013-12-06 20:32:13 -02002594 DRM_DEBUG_KMS("Suspending device\n");
2595
Imre Deak1f814da2015-12-16 02:52:19 +02002596 disable_rpm_wakeref_asserts(dev_priv);
2597
Imre Deakd6102972014-05-07 19:57:49 +03002598 /*
2599 * We are safe here against re-faults, since the fault handler takes
2600 * an RPM reference.
2601 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002602 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002603
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002604 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002605
Imre Deak2eb52522014-11-19 15:30:05 +02002606 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002607
Hans de Goede01c799c2017-11-14 14:55:18 +01002608 intel_uncore_suspend(dev_priv);
2609
Imre Deak507e1262016-04-20 20:27:54 +03002610 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002611 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002612 bxt_display_core_uninit(dev_priv);
2613 bxt_enable_dc9(dev_priv);
2614 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2615 hsw_enable_pc8(dev_priv);
2616 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2617 ret = vlv_suspend_complete(dev_priv);
2618 }
2619
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002620 if (ret) {
2621 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002622 intel_uncore_runtime_resume(dev_priv);
2623
Daniel Vetterb9632912014-09-30 10:56:44 +02002624 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002625
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002626 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302627
2628 i915_gem_init_swizzling(dev_priv);
2629 i915_gem_restore_fences(dev_priv);
2630
Imre Deak1f814da2015-12-16 02:52:19 +02002631 enable_rpm_wakeref_asserts(dev_priv);
2632
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002633 return ret;
2634 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002635
Imre Deak1f814da2015-12-16 02:52:19 +02002636 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002637 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002638
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002639 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002640 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2641
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002642 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002643
2644 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002645 * FIXME: We really should find a document that references the arguments
2646 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002647 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002648 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002649 /*
2650 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2651 * being detected, and the call we do at intel_runtime_resume()
2652 * won't be able to restore them. Since PCI_D3hot matches the
2653 * actual specification and appears to be working, use it.
2654 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002655 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002656 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002657 /*
2658 * current versions of firmware which depend on this opregion
2659 * notification have repurposed the D1 definition to mean
2660 * "runtime suspended" vs. what you would normally expect (D3)
2661 * to distinguish it from notifications that might be sent via
2662 * the suspend path.
2663 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002664 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002665 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002666
Mika Kuoppala59bad942015-01-16 11:34:40 +02002667 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002668
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002669 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002670 intel_hpd_poll_init(dev_priv);
2671
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002672 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002673 return 0;
2674}
2675
David Weinehallc49d13e2016-08-22 13:32:42 +03002676static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002677{
David Weinehallc49d13e2016-08-22 13:32:42 +03002678 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002679 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002680 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002681 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002682
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002683 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002684 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002685
2686 DRM_DEBUG_KMS("Resuming device\n");
2687
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002688 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002689 disable_rpm_wakeref_asserts(dev_priv);
2690
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002691 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002692 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002693 if (intel_uncore_unclaimed_mmio(dev_priv))
2694 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002695
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002696 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002697 bxt_disable_dc9(dev_priv);
2698 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002699 if (dev_priv->csr.dmc_payload &&
2700 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2701 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002702 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002703 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002704 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002705 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002706 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002707
Hans de Goedebedf4d72017-11-14 14:55:17 +01002708 intel_uncore_runtime_resume(dev_priv);
2709
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302710 intel_runtime_pm_enable_interrupts(dev_priv);
2711
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002712 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302713
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002714 /*
2715 * No point of rolling back things in case of an error, as the best
2716 * we can do is to hope that things will still work (and disable RPM).
2717 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002718 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002719 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002720
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002721 /*
2722 * On VLV/CHV display interrupts are part of the display
2723 * power well, so hpd is reinitialized from there. For
2724 * everyone else do it here.
2725 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002726 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002727 intel_hpd_init(dev_priv);
2728
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302729 intel_enable_ipc(dev_priv);
2730
Imre Deak1f814da2015-12-16 02:52:19 +02002731 enable_rpm_wakeref_asserts(dev_priv);
2732
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002733 if (ret)
2734 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2735 else
2736 DRM_DEBUG_KMS("Device resumed\n");
2737
2738 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002739}
2740
Chris Wilson42f55512016-06-24 14:00:26 +01002741const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002742 /*
2743 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2744 * PMSG_RESUME]
2745 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002746 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002747 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002748 .suspend_late = i915_pm_suspend_late,
2749 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002750 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002751
2752 /*
2753 * S4 event handlers
2754 * @freeze, @freeze_late : called (1) before creating the
2755 * hibernation image [PMSG_FREEZE] and
2756 * (2) after rebooting, before restoring
2757 * the image [PMSG_QUIESCE]
2758 * @thaw, @thaw_early : called (1) after creating the hibernation
2759 * image, before writing it [PMSG_THAW]
2760 * and (2) after failing to create or
2761 * restore the image [PMSG_RECOVER]
2762 * @poweroff, @poweroff_late: called after writing the hibernation
2763 * image, before rebooting [PMSG_HIBERNATE]
2764 * @restore, @restore_early : called after rebooting and restoring the
2765 * hibernation image [PMSG_RESTORE]
2766 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002767 .freeze = i915_pm_freeze,
2768 .freeze_late = i915_pm_freeze_late,
2769 .thaw_early = i915_pm_thaw_early,
2770 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002771 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002772 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002773 .restore_early = i915_pm_restore_early,
2774 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002775
2776 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002777 .runtime_suspend = intel_runtime_suspend,
2778 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002779};
2780
Laurent Pinchart78b68552012-05-17 13:27:22 +02002781static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002782 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002783 .open = drm_gem_vm_open,
2784 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002785};
2786
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002787static const struct file_operations i915_driver_fops = {
2788 .owner = THIS_MODULE,
2789 .open = drm_open,
2790 .release = drm_release,
2791 .unlocked_ioctl = drm_ioctl,
2792 .mmap = drm_gem_mmap,
2793 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002794 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002795 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002796 .llseek = noop_llseek,
2797};
2798
Chris Wilson0673ad42016-06-24 14:00:22 +01002799static int
2800i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file)
2802{
2803 return -ENODEV;
2804}
2805
2806static const struct drm_ioctl_desc i915_ioctls[] = {
2807 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2808 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2809 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2810 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2811 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2812 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002813 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002814 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2815 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2816 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2817 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2818 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2819 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2820 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2821 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2822 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2823 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002825 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002827 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002842 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002844 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002845 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002846 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02002847 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
2848 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
2849 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
2850 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Chris Wilson0673ad42016-06-24 14:00:22 +01002851 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2852 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2854 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2855 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2856 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2857 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2858 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002859 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002860 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2861 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002862 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002863};
2864
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002866 /* Don't use MTRRs here; the Xserver or userspace app should
2867 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002868 */
Eric Anholt673a3942008-07-30 12:06:12 -07002869 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002870 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002871 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002872 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002873 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002874 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002875 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002876
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002877 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002878 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002879 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002880
2881 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2882 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2883 .gem_prime_export = i915_gem_prime_export,
2884 .gem_prime_import = i915_gem_prime_import,
2885
Dave Airlieff72145b2011-02-07 12:16:14 +10002886 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002887 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002889 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002890 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002891 .name = DRIVER_NAME,
2892 .desc = DRIVER_DESC,
2893 .date = DRIVER_DATE,
2894 .major = DRIVER_MAJOR,
2895 .minor = DRIVER_MINOR,
2896 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002898
2899#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2900#include "selftests/mock_drm.c"
2901#endif