blob: f62e3397d9363e81185ace4663f14243b3e24855 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Jani Nikuladf0566a2019-06-13 11:44:16 +030050#include "display/intel_acpi.h"
51#include "display/intel_audio.h"
52#include "display/intel_bw.h"
53#include "display/intel_cdclk.h"
Jani Nikula379bc102019-06-13 11:44:15 +030054#include "display/intel_dp.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030055#include "display/intel_fbdev.h"
Jani Nikula379bc102019-06-13 11:44:15 +030056#include "display/intel_gmbus.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030057#include "display/intel_hotplug.h"
58#include "display/intel_overlay.h"
59#include "display/intel_pipe_crc.h"
60#include "display/intel_sprite.h"
Jani Nikula379bc102019-06-13 11:44:15 +030061
Chris Wilson10be98a2019-05-28 10:29:49 +010062#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010063#include "gem/i915_gem_ioctls.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010064#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010065#include "gt/intel_reset.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010066#include "gt/intel_workarounds.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010067
Jani Nikula2126d3e2019-05-02 18:02:43 +030068#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030070#include "i915_irq.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000071#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000072#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030073#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010074#include "i915_vgpu.h"
Jani Nikula174594d2019-04-05 14:00:07 +030075#include "intel_csr.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070076#include "intel_drv.h"
Jani Nikula696173b2019-04-05 14:00:15 +030077#include "intel_pm.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080078#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Kristian Høgsberg112b7152009-01-04 16:55:33 -050080static struct drm_driver driver;
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010083static unsigned int i915_load_fail_count;
84
85bool __i915_inject_load_failure(const char *func, int line)
86{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000087 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010088 return false;
89
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000090 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010091 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000092 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010093 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 return true;
95 }
96
97 return false;
98}
Chris Wilson51c18bf2018-06-09 12:10:58 +010099
100bool i915_error_injected(void)
101{
102 return i915_load_fail_count && !i915_modparams.inject_load_failure;
103}
104
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000105#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100106
107#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
108#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
109 "providing the dmesg log by booting with drm.debug=0xf"
110
111void
112__i915_printk(struct drm_i915_private *dev_priv, const char *level,
113 const char *fmt, ...)
114{
115 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +0300116 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100117 bool is_error = level[1] <= KERN_ERR[1];
118 bool is_debug = level[1] == KERN_DEBUG[1];
119 struct va_format vaf;
120 va_list args;
121
122 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
123 return;
124
125 va_start(args, fmt);
126
127 vaf.fmt = fmt;
128 vaf.va = &args;
129
Chris Wilson8cff1f42018-07-09 14:48:58 +0100130 if (is_error)
131 dev_printk(level, kdev, "%pV", &vaf);
132 else
133 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
134 __builtin_return_address(0), &vaf);
135
136 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100137
138 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100139 /*
140 * Ask the user to file a bug report for the error, except
141 * if they may have caused the bug by fiddling with unsafe
142 * module parameters.
143 */
144 if (!test_taint(TAINT_USER))
145 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100146 shown_bug_once = true;
147 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100148}
149
Jani Nikulada6c10c22018-02-05 19:31:36 +0200150/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
151static enum intel_pch
152intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
153{
154 switch (id) {
155 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800157 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200158 return PCH_IBX;
159 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
160 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800161 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200162 return PCH_CPT;
163 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
164 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800165 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200166 /* PantherPoint is CPT compatible */
167 return PCH_CPT;
168 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
169 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
170 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
171 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
172 return PCH_LPT;
173 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
174 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
175 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
176 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
177 return PCH_LPT;
178 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
179 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
180 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
181 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
182 /* WildcatPoint is LPT compatible */
183 return PCH_LPT;
184 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
186 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
187 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
188 /* WildcatPoint is LPT compatible */
189 return PCH_LPT;
190 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
191 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
192 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
193 return PCH_SPT;
194 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
195 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
196 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
197 return PCH_SPT;
198 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
199 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
200 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
201 !IS_COFFEELAKE(dev_priv));
Ville Syrjälä9ab91a32019-05-06 18:26:27 +0300202 /* KBP is SPT compatible */
203 return PCH_SPT;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200204 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
205 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
206 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
207 return PCH_CNP;
208 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
209 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
210 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
211 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700212 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
213 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
214 WARN_ON(!IS_COFFEELAKE(dev_priv));
215 /* CometPoint is CNP Compatible */
216 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200217 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
218 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
219 WARN_ON(!IS_ICELAKE(dev_priv));
220 return PCH_ICP;
Matt Roperc6f7acb2019-06-14 17:42:10 -0700221 case INTEL_PCH_MCC_DEVICE_ID_TYPE:
222 DRM_DEBUG_KMS("Found Mule Creek Canyon PCH\n");
223 WARN_ON(!IS_ELKHARTLAKE(dev_priv));
224 return PCH_MCC;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200225 default:
226 return PCH_NONE;
227 }
228}
Chris Wilson0673ad42016-06-24 14:00:22 +0100229
Jani Nikula435ad2c2018-02-05 19:31:37 +0200230static bool intel_is_virt_pch(unsigned short id,
231 unsigned short svendor, unsigned short sdevice)
232{
233 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
234 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
235 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
236 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
237 sdevice == PCI_SUBDEVICE_ID_QEMU));
238}
239
Jani Nikula40ace642018-02-05 19:31:38 +0200240static unsigned short
241intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100242{
Jani Nikula40ace642018-02-05 19:31:38 +0200243 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100244
245 /*
246 * In a virtualized passthrough environment we can be in a
247 * setup where the ISA bridge is not able to be passed through.
248 * In this case, a south bridge can be emulated and we have to
249 * make an educated guess as to which PCH is really there.
250 */
251
Matt Roperc6f7acb2019-06-14 17:42:10 -0700252 if (IS_ELKHARTLAKE(dev_priv))
253 id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
254 else if (IS_ICELAKE(dev_priv))
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800255 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
256 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
257 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
258 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
259 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200260 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
261 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
262 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
263 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800264 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
265 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
266 else if (IS_GEN(dev_priv, 5))
267 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100268
Jani Nikula40ace642018-02-05 19:31:38 +0200269 if (id)
270 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
271 else
272 DRM_DEBUG_KMS("Assuming no PCH\n");
273
274 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100275}
276
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000277static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800278{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200279 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800280
281 /*
282 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
283 * make graphics device passthrough work easy for VMM, that only
284 * need to expose ISA bridge to let driver know the real hardware
285 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800286 *
287 * In some virtualized environments (e.g. XEN), there is irrelevant
288 * ISA bridge in the system. To work reliably, we should scan trhough
289 * all the ISA bridge devices and check for the first match, instead
290 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800291 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200292 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200293 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200294 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300295
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200296 if (pch->vendor != PCI_VENDOR_ID_INTEL)
297 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700298
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200299 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200300
Jani Nikulada6c10c22018-02-05 19:31:36 +0200301 pch_type = intel_pch_type(dev_priv, id);
302 if (pch_type != PCH_NONE) {
303 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200304 dev_priv->pch_id = id;
305 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200306 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200307 pch->subsystem_device)) {
308 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300309 pch_type = intel_pch_type(dev_priv, id);
310
311 /* Sanity check virtual PCH id */
312 if (WARN_ON(id && pch_type == PCH_NONE))
313 id = 0;
314
Jani Nikula40ace642018-02-05 19:31:38 +0200315 dev_priv->pch_type = pch_type;
316 dev_priv->pch_id = id;
317 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800318 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800319 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300320
321 /*
322 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
323 * display.
324 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800325 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300326 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
327 dev_priv->pch_type = PCH_NOP;
328 dev_priv->pch_id = 0;
329 }
330
Rui Guo6a9c4b32013-06-19 21:10:23 +0800331 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200332 DRM_DEBUG_KMS("No PCH found.\n");
333
334 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800335}
336
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200337static int i915_getparam_ioctl(struct drm_device *dev, void *data,
338 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100339{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100340 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300341 struct pci_dev *pdev = dev_priv->drm.pdev;
Stuart Summersbd41ca42019-05-24 08:40:18 -0700342 const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 drm_i915_getparam_t *param = data;
Jani Nikulaa10f3612019-05-29 11:21:50 +0300344 int value;
Chris Wilson0673ad42016-06-24 14:00:22 +0100345
346 switch (param->param) {
347 case I915_PARAM_IRQ_ACTIVE:
348 case I915_PARAM_ALLOW_BATCHBUFFER:
349 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800350 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 /* Reject all old ums/dri params. */
352 return -ENODEV;
353 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300354 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 break;
356 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300357 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_NUM_FENCES_AVAIL:
Chris Wilson0cf289b2019-06-13 08:32:54 +0100360 value = dev_priv->ggtt.num_fences;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 break;
362 case I915_PARAM_HAS_OVERLAY:
363 value = dev_priv->overlay ? 1 : 0;
364 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100365 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000366 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 break;
368 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000369 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 break;
371 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000372 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 break;
374 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000375 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100376 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300378 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100379 break;
380 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300381 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100382 break;
383 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000384 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100385 break;
386 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000387 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100388 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100389 case I915_PARAM_HAS_SECURE_BATCHES:
390 value = capable(CAP_SYS_ADMIN);
391 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100392 case I915_PARAM_CMD_PARSER_VERSION:
393 value = i915_cmd_parser_get_version(dev_priv);
394 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100395 case I915_PARAM_SUBSLICE_TOTAL:
Stuart Summers0040fd12019-05-24 08:40:21 -0700396 value = intel_sseu_subslice_total(sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100397 if (!value)
398 return -ENODEV;
399 break;
400 case I915_PARAM_EU_TOTAL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700401 value = sseu->eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100402 if (!value)
403 return -ENODEV;
404 break;
405 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000406 value = i915_modparams.enable_hangcheck &&
407 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100408 if (value && intel_has_reset_engine(dev_priv))
409 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100410 break;
411 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700412 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100413 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100414 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300415 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100416 break;
417 case I915_PARAM_MIN_EU_IN_POOL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700418 value = sseu->min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100419 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800420 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000421 value = intel_huc_check_status(&dev_priv->huc);
422 if (value < 0)
423 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800424 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100425 case I915_PARAM_MMAP_GTT_VERSION:
426 /* Though we've started our numbering from 1, and so class all
427 * earlier versions as 0, in effect their value is undefined as
428 * the ioctl will report EINVAL for the unknown param!
429 */
430 value = i915_gem_mmap_gtt_version();
431 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000432 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000433 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000434 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100435
David Weinehall16162472016-09-02 13:46:17 +0300436 case I915_PARAM_MMAP_VERSION:
437 /* Remember to bump this if the version changes! */
438 case I915_PARAM_HAS_GEM:
439 case I915_PARAM_HAS_PAGEFLIPPING:
440 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
441 case I915_PARAM_HAS_RELAXED_FENCING:
442 case I915_PARAM_HAS_COHERENT_RINGS:
443 case I915_PARAM_HAS_RELAXED_DELTA:
444 case I915_PARAM_HAS_GEN7_SOL_RESET:
445 case I915_PARAM_HAS_WAIT_TIMEOUT:
446 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
447 case I915_PARAM_HAS_PINNED_BATCHES:
448 case I915_PARAM_HAS_EXEC_NO_RELOC:
449 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
450 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
451 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000452 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000453 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100454 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100455 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100456 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
Chris Wilsona88b6e42019-05-21 22:11:34 +0100457 case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300458 /* For the time being all of these are always true;
459 * if some supported hardware does not have one of these
460 * features this value needs to be provided from
461 * INTEL_INFO(), a feature macro, or similar.
462 */
463 value = 1;
464 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000465 case I915_PARAM_HAS_CONTEXT_ISOLATION:
466 value = intel_engines_has_context_isolation(dev_priv);
467 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100468 case I915_PARAM_SLICE_MASK:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700469 value = sseu->slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100470 if (!value)
471 return -ENODEV;
472 break;
Robert Braggf5320232017-06-13 12:23:00 +0100473 case I915_PARAM_SUBSLICE_MASK:
Jani Nikulaa10f3612019-05-29 11:21:50 +0300474 value = sseu->subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100475 if (!value)
476 return -ENODEV;
477 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000478 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200479 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000480 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100481 case I915_PARAM_MMAP_GTT_COHERENT:
482 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
483 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100484 default:
485 DRM_DEBUG("Unknown parameter %d\n", param->param);
486 return -EINVAL;
487 }
488
Chris Wilsondda33002016-06-24 14:00:23 +0100489 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100490 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100491
492 return 0;
493}
494
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000495static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100496{
Sinan Kaya57b296462017-11-27 11:57:46 -0500497 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
498
499 dev_priv->bridge_dev =
500 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100501 if (!dev_priv->bridge_dev) {
502 DRM_ERROR("bridge device not found\n");
503 return -1;
504 }
505 return 0;
506}
507
508/* Allocate space for the MCH regs if needed, return nonzero on error */
509static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000510intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100511{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000512 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100513 u32 temp_lo, temp_hi = 0;
514 u64 mchbar_addr;
515 int ret;
516
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000517 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100518 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
519 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
520 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
521
522 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
523#ifdef CONFIG_PNP
524 if (mchbar_addr &&
525 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
526 return 0;
527#endif
528
529 /* Get some space for it */
530 dev_priv->mch_res.name = "i915 MCHBAR";
531 dev_priv->mch_res.flags = IORESOURCE_MEM;
532 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
533 &dev_priv->mch_res,
534 MCHBAR_SIZE, MCHBAR_SIZE,
535 PCIBIOS_MIN_MEM,
536 0, pcibios_align_resource,
537 dev_priv->bridge_dev);
538 if (ret) {
539 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
540 dev_priv->mch_res.start = 0;
541 return ret;
542 }
543
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000544 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100545 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
546 upper_32_bits(dev_priv->mch_res.start));
547
548 pci_write_config_dword(dev_priv->bridge_dev, reg,
549 lower_32_bits(dev_priv->mch_res.start));
550 return 0;
551}
552
553/* Setup MCHBAR if possible, return true if we should disable it again */
554static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000555intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100556{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000557 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100558 u32 temp;
559 bool enabled;
560
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100561 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100562 return;
563
564 dev_priv->mchbar_need_disable = false;
565
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100566 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100567 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
568 enabled = !!(temp & DEVEN_MCHBAR_EN);
569 } else {
570 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
571 enabled = temp & 1;
572 }
573
574 /* If it's already enabled, don't have to do anything */
575 if (enabled)
576 return;
577
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000578 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100579 return;
580
581 dev_priv->mchbar_need_disable = true;
582
583 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100584 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
586 temp | DEVEN_MCHBAR_EN);
587 } else {
588 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
589 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
590 }
591}
592
593static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000594intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100595{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000596 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100597
598 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100599 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100600 u32 deven_val;
601
602 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
603 &deven_val);
604 deven_val &= ~DEVEN_MCHBAR_EN;
605 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
606 deven_val);
607 } else {
608 u32 mchbar_val;
609
610 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
611 &mchbar_val);
612 mchbar_val &= ~1;
613 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
614 mchbar_val);
615 }
616 }
617
618 if (dev_priv->mch_res.start)
619 release_resource(&dev_priv->mch_res);
620}
621
622/* true = enable decode, false = disable decoder */
623static unsigned int i915_vga_set_decode(void *cookie, bool state)
624{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000625 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100626
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000627 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100628 if (state)
629 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
630 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
631 else
632 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
633}
634
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000635static int i915_resume_switcheroo(struct drm_device *dev);
636static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
637
Chris Wilson0673ad42016-06-24 14:00:22 +0100638static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
639{
640 struct drm_device *dev = pci_get_drvdata(pdev);
641 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
642
643 if (state == VGA_SWITCHEROO_ON) {
644 pr_info("switched on\n");
645 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
646 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300647 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648 i915_resume_switcheroo(dev);
649 dev->switch_power_state = DRM_SWITCH_POWER_ON;
650 } else {
651 pr_info("switched off\n");
652 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
653 i915_suspend_switcheroo(dev, pmm);
654 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
655 }
656}
657
658static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
659{
660 struct drm_device *dev = pci_get_drvdata(pdev);
661
662 /*
663 * FIXME: open_count is protected by drm_global_mutex but that would lead to
664 * locking inversion with the driver load path. And the access here is
665 * completely racy anyway. So don't bother with locking for now.
666 */
667 return dev->open_count == 0;
668}
669
670static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
671 .set_gpu_state = i915_switcheroo_set_state,
672 .reprobe = NULL,
673 .can_switch = i915_switcheroo_can_switch,
674};
675
Chris Wilson0673ad42016-06-24 14:00:22 +0100676static int i915_load_modeset_init(struct drm_device *dev)
677{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100678 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300679 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100680 int ret;
681
682 if (i915_inject_load_failure())
683 return -ENODEV;
684
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800685 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800686 ret = drm_vblank_init(&dev_priv->drm,
687 INTEL_INFO(dev_priv)->num_pipes);
688 if (ret)
689 goto out;
690 }
691
Jani Nikula66578852017-03-10 15:27:57 +0200692 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100693
694 /* If we have > 1 VGA cards, then we need to arbitrate access
695 * to the common VGA resources.
696 *
697 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
698 * then we do not take part in VGA arbitration and the
699 * vga_client_register() fails with -ENODEV.
700 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000701 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 if (ret && ret != -ENODEV)
703 goto out;
704
705 intel_register_dsm_handler();
706
David Weinehall52a05c32016-08-22 13:32:44 +0300707 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100708 if (ret)
709 goto cleanup_vga_client;
710
711 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
712 intel_update_rawclk(dev_priv);
713
714 intel_power_domains_init_hw(dev_priv, false);
715
716 intel_csr_ucode_init(dev_priv);
717
718 ret = intel_irq_install(dev_priv);
719 if (ret)
720 goto cleanup_csr;
721
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300722 intel_gmbus_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100723
724 /* Important: The output setup functions called by modeset_init need
725 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300726 ret = intel_modeset_init(dev);
727 if (ret)
728 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100729
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000730 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100731 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100732 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100733
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800734 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100735
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800736 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100737 return 0;
738
739 ret = intel_fbdev_init(dev);
740 if (ret)
741 goto cleanup_gem;
742
743 /* Only enable hotplug handling once the fbdev is fully set up. */
744 intel_hpd_init(dev_priv);
745
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800746 intel_init_ipc(dev_priv);
747
Chris Wilson0673ad42016-06-24 14:00:22 +0100748 return 0;
749
750cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000751 i915_gem_suspend(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +0200752 i915_gem_fini_hw(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100753 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100754cleanup_modeset:
755 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100756cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100757 drm_irq_uninstall(dev);
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300758 intel_gmbus_teardown(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100759cleanup_csr:
760 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300761 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300762 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100763cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300764 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100765out:
766 return ret;
767}
768
Chris Wilson0673ad42016-06-24 14:00:22 +0100769static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
770{
771 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100772 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100773 struct i915_ggtt *ggtt = &dev_priv->ggtt;
774 bool primary;
775 int ret;
776
777 ap = alloc_apertures(1);
778 if (!ap)
779 return -ENOMEM;
780
Matthew Auld73ebd502017-12-11 15:18:20 +0000781 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100782 ap->ranges[0].size = ggtt->mappable_end;
783
784 primary =
785 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
786
Daniel Vetter44adece2016-08-10 18:52:34 +0200787 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100788
789 kfree(ap);
790
791 return ret;
792}
Chris Wilson0673ad42016-06-24 14:00:22 +0100793
Chris Wilson0673ad42016-06-24 14:00:22 +0100794static void intel_init_dpio(struct drm_i915_private *dev_priv)
795{
796 /*
797 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
798 * CHV x1 PHY (DP/HDMI D)
799 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
800 */
801 if (IS_CHERRYVIEW(dev_priv)) {
802 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
803 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
804 } else if (IS_VALLEYVIEW(dev_priv)) {
805 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
806 }
807}
808
809static int i915_workqueues_init(struct drm_i915_private *dev_priv)
810{
811 /*
812 * The i915 workqueue is primarily used for batched retirement of
813 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000814 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100815 * need high-priority retirement, such as waiting for an explicit
816 * bo.
817 *
818 * It is also used for periodic low-priority events, such as
819 * idle-timers and recording error state.
820 *
821 * All tasks on the workqueue are expected to acquire the dev mutex
822 * so there is no point in running more than one instance of the
823 * workqueue at any time. Use an ordered one.
824 */
825 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
826 if (dev_priv->wq == NULL)
827 goto out_err;
828
829 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
830 if (dev_priv->hotplug.dp_wq == NULL)
831 goto out_free_wq;
832
Chris Wilson0673ad42016-06-24 14:00:22 +0100833 return 0;
834
Chris Wilson0673ad42016-06-24 14:00:22 +0100835out_free_wq:
836 destroy_workqueue(dev_priv->wq);
837out_err:
838 DRM_ERROR("Failed to allocate workqueues.\n");
839
840 return -ENOMEM;
841}
842
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000843static void i915_engines_cleanup(struct drm_i915_private *i915)
844{
845 struct intel_engine_cs *engine;
846 enum intel_engine_id id;
847
848 for_each_engine(engine, i915, id)
849 kfree(engine);
850}
851
Chris Wilson0673ad42016-06-24 14:00:22 +0100852static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
853{
Chris Wilson0673ad42016-06-24 14:00:22 +0100854 destroy_workqueue(dev_priv->hotplug.dp_wq);
855 destroy_workqueue(dev_priv->wq);
856}
857
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300858/*
859 * We don't keep the workarounds for pre-production hardware, so we expect our
860 * driver to fail on these machines in one way or another. A little warning on
861 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000862 *
863 * Our policy for removing pre-production workarounds is to keep the
864 * current gen workarounds as a guide to the bring-up of the next gen
865 * (workarounds have a habit of persisting!). Anything older than that
866 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300867 */
868static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
869{
Chris Wilson248a1242017-01-30 10:44:56 +0000870 bool pre = false;
871
872 pre |= IS_HSW_EARLY_SDV(dev_priv);
873 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000874 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000875 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000876
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000877 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300878 DRM_ERROR("This is a pre-production stepping. "
879 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000880 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
881 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300882}
883
Chris Wilson0673ad42016-06-24 14:00:22 +0100884/**
885 * i915_driver_init_early - setup state not requiring device access
886 * @dev_priv: device private
887 *
888 * Initialize everything that is a "SW-only" state, that is state not
889 * requiring accessing the device or exposing the driver via kernel internal
890 * or userspace interfaces. Example steps belonging here: lock initialization,
891 * system memory allocation, setting up device specific attributes and
892 * function hooks not requiring accessing the device.
893 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100894static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100895{
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 int ret = 0;
897
898 if (i915_inject_load_failure())
899 return -ENODEV;
900
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000901 intel_device_info_subplatform_init(dev_priv);
902
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700903 intel_uncore_init_early(&dev_priv->uncore);
904
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 spin_lock_init(&dev_priv->irq_lock);
906 spin_lock_init(&dev_priv->gpu_error.lock);
907 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500908
Chris Wilson0673ad42016-06-24 14:00:22 +0100909 mutex_init(&dev_priv->sb_lock);
Chris Wilsona75d0352019-04-26 09:17:18 +0100910 pm_qos_add_request(&dev_priv->sb_qos,
911 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
912
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 mutex_init(&dev_priv->av_mutex);
914 mutex_init(&dev_priv->wm.wm_mutex);
915 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530916 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100918 i915_memcpy_init_early(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700919 intel_runtime_pm_init_early(&dev_priv->runtime_pm);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 ret = i915_workqueues_init(dev_priv);
922 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000923 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100924
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000925 ret = i915_gem_init_early(dev_priv);
926 if (ret < 0)
927 goto err_workqueues;
928
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000930 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100931
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000932 intel_wopcm_init_early(&dev_priv->wopcm);
933 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000934 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300936 ret = intel_power_domains_init(dev_priv);
937 if (ret < 0)
938 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100939 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200940 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 intel_init_display_hooks(dev_priv);
942 intel_init_clock_gating_hooks(dev_priv);
943 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300944 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100945
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300946 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947
948 return 0;
949
Imre Deakf28ec6f2018-08-06 12:58:37 +0300950err_uc:
951 intel_uc_cleanup_early(dev_priv);
952 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000953err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000955err_engines:
956 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 return ret;
958}
959
960/**
961 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
962 * @dev_priv: device private
963 */
964static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
965{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300966 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300967 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000968 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000969 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100970 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000971 i915_engines_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100972
973 pm_qos_remove_request(&dev_priv->sb_qos);
974 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100975}
976
Chris Wilson0673ad42016-06-24 14:00:22 +0100977/**
978 * i915_driver_init_mmio - setup device MMIO
979 * @dev_priv: device private
980 *
981 * Setup minimal device state necessary for MMIO accesses later in the
982 * initialization sequence. The setup here should avoid any other device-wide
983 * side effects or exposing the driver via kernel internal or user space
984 * interfaces.
985 */
986static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
987{
Chris Wilson0673ad42016-06-24 14:00:22 +0100988 int ret;
989
990 if (i915_inject_load_failure())
991 return -ENODEV;
992
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000993 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100994 return -EIO;
995
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700996 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300998 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100999
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001000 /* Try to make sure MCHBAR is enabled before poking at it */
1001 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001002
Oscar Mateo26376a72018-03-16 14:14:49 +02001003 intel_device_info_init_mmio(dev_priv);
1004
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001005 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +02001006
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001007 intel_uc_init_mmio(dev_priv);
1008
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001009 ret = intel_engines_init_mmio(dev_priv);
1010 if (ret)
1011 goto err_uncore;
1012
Chris Wilson24145512017-01-24 11:01:35 +00001013 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014
1015 return 0;
1016
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001017err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001018 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001019 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001020err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001021 pci_dev_put(dev_priv->bridge_dev);
1022
1023 return ret;
1024}
1025
1026/**
1027 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1028 * @dev_priv: device private
1029 */
1030static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1031{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001032 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001033 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001034 pci_dev_put(dev_priv->bridge_dev);
1035}
1036
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001037static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1038{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001039 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001040}
1041
Ville Syrjäläb185a352019-03-06 22:35:51 +02001042#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1043
1044static const char *intel_dram_type_str(enum intel_dram_type type)
1045{
1046 static const char * const str[] = {
1047 DRAM_TYPE_STR(UNKNOWN),
1048 DRAM_TYPE_STR(DDR3),
1049 DRAM_TYPE_STR(DDR4),
1050 DRAM_TYPE_STR(LPDDR3),
1051 DRAM_TYPE_STR(LPDDR4),
1052 };
1053
1054 if (type >= ARRAY_SIZE(str))
1055 type = INTEL_DRAM_UNKNOWN;
1056
1057 return str[type];
1058}
1059
1060#undef DRAM_TYPE_STR
1061
Ville Syrjälä54561b22019-03-06 22:35:42 +02001062static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1063{
1064 return dimm->ranks * 64 / (dimm->width ?: 1);
1065}
1066
Ville Syrjäläea411e62019-03-06 22:35:41 +02001067/* Returns total GB for the whole DIMM */
1068static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301069{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001070 return val & SKL_DRAM_SIZE_MASK;
1071}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301072
Ville Syrjäläea411e62019-03-06 22:35:41 +02001073static int skl_get_dimm_width(u16 val)
1074{
1075 if (skl_get_dimm_size(val) == 0)
1076 return 0;
1077
1078 switch (val & SKL_DRAM_WIDTH_MASK) {
1079 case SKL_DRAM_WIDTH_X8:
1080 case SKL_DRAM_WIDTH_X16:
1081 case SKL_DRAM_WIDTH_X32:
1082 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1083 return 8 << val;
1084 default:
1085 MISSING_CASE(val);
1086 return 0;
1087 }
1088}
1089
1090static int skl_get_dimm_ranks(u16 val)
1091{
1092 if (skl_get_dimm_size(val) == 0)
1093 return 0;
1094
1095 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1096
1097 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301098}
1099
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001100/* Returns total GB for the whole DIMM */
1101static int cnl_get_dimm_size(u16 val)
1102{
1103 return (val & CNL_DRAM_SIZE_MASK) / 2;
1104}
1105
1106static int cnl_get_dimm_width(u16 val)
1107{
1108 if (cnl_get_dimm_size(val) == 0)
1109 return 0;
1110
1111 switch (val & CNL_DRAM_WIDTH_MASK) {
1112 case CNL_DRAM_WIDTH_X8:
1113 case CNL_DRAM_WIDTH_X16:
1114 case CNL_DRAM_WIDTH_X32:
1115 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1116 return 8 << val;
1117 default:
1118 MISSING_CASE(val);
1119 return 0;
1120 }
1121}
1122
1123static int cnl_get_dimm_ranks(u16 val)
1124{
1125 if (cnl_get_dimm_size(val) == 0)
1126 return 0;
1127
1128 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1129
1130 return val + 1;
1131}
1132
Mahesh Kumar86b59282018-08-31 16:39:42 +05301133static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001134skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301135{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001136 /* Convert total GB to Gb per DRAM device */
1137 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301138}
1139
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001140static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001141skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1142 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001143 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301144{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001145 if (INTEL_GEN(dev_priv) >= 10) {
1146 dimm->size = cnl_get_dimm_size(val);
1147 dimm->width = cnl_get_dimm_width(val);
1148 dimm->ranks = cnl_get_dimm_ranks(val);
1149 } else {
1150 dimm->size = skl_get_dimm_size(val);
1151 dimm->width = skl_get_dimm_width(val);
1152 dimm->ranks = skl_get_dimm_ranks(val);
1153 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301154
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001155 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1156 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1157 yesno(skl_is_16gb_dimm(dimm)));
1158}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001159
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001160static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001161skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1162 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001163 int channel, u32 val)
1164{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001165 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1166 channel, 'L', val & 0xffff);
1167 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1168 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001169
Ville Syrjälä1d559672019-03-06 22:35:48 +02001170 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001171 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301172 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001173 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301174
Ville Syrjälä1d559672019-03-06 22:35:48 +02001175 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001176 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001177 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001178 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301179 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001180 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301181
Ville Syrjälä54561b22019-03-06 22:35:42 +02001182 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001183 skl_is_16gb_dimm(&ch->dimm_l) ||
1184 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301185
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001186 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1187 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301188
1189 return 0;
1190}
1191
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301192static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001193intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1194 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301195{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001196 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001197 (ch0->dimm_s.size == 0 ||
1198 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301199}
1200
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301201static int
1202skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1203{
1204 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001205 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001206 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301207 int ret;
1208
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001209 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001210 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301211 if (ret == 0)
1212 dram_info->num_channels++;
1213
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001214 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001215 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301216 if (ret == 0)
1217 dram_info->num_channels++;
1218
1219 if (dram_info->num_channels == 0) {
1220 DRM_INFO("Number of memory channels is zero\n");
1221 return -EINVAL;
1222 }
1223
1224 /*
1225 * If any of the channel is single rank channel, worst case output
1226 * will be same as if single rank memory, so consider single rank
1227 * memory.
1228 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001229 if (ch0.ranks == 1 || ch1.ranks == 1)
1230 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301231 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001232 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301233
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001234 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301235 DRM_INFO("couldn't get memory rank information\n");
1236 return -EINVAL;
1237 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301238
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001239 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301240
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001241 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301242
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001243 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1244 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301245 return 0;
1246}
1247
Ville Syrjäläb185a352019-03-06 22:35:51 +02001248static enum intel_dram_type
1249skl_get_dram_type(struct drm_i915_private *dev_priv)
1250{
1251 u32 val;
1252
1253 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1254
1255 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1256 case SKL_DRAM_DDR_TYPE_DDR3:
1257 return INTEL_DRAM_DDR3;
1258 case SKL_DRAM_DDR_TYPE_DDR4:
1259 return INTEL_DRAM_DDR4;
1260 case SKL_DRAM_DDR_TYPE_LPDDR3:
1261 return INTEL_DRAM_LPDDR3;
1262 case SKL_DRAM_DDR_TYPE_LPDDR4:
1263 return INTEL_DRAM_LPDDR4;
1264 default:
1265 MISSING_CASE(val);
1266 return INTEL_DRAM_UNKNOWN;
1267 }
1268}
1269
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301270static int
1271skl_get_dram_info(struct drm_i915_private *dev_priv)
1272{
1273 struct dram_info *dram_info = &dev_priv->dram_info;
1274 u32 mem_freq_khz, val;
1275 int ret;
1276
Ville Syrjäläb185a352019-03-06 22:35:51 +02001277 dram_info->type = skl_get_dram_type(dev_priv);
1278 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1279
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301280 ret = skl_dram_get_channels_info(dev_priv);
1281 if (ret)
1282 return ret;
1283
1284 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1285 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1286 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1287
1288 dram_info->bandwidth_kbps = dram_info->num_channels *
1289 mem_freq_khz * 8;
1290
1291 if (dram_info->bandwidth_kbps == 0) {
1292 DRM_INFO("Couldn't get system memory bandwidth\n");
1293 return -EINVAL;
1294 }
1295
1296 dram_info->valid = true;
1297 return 0;
1298}
1299
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001300/* Returns Gb per DRAM device */
1301static int bxt_get_dimm_size(u32 val)
1302{
1303 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001304 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001305 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001306 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001307 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001308 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001309 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001310 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001311 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001312 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001313 return 16;
1314 default:
1315 MISSING_CASE(val);
1316 return 0;
1317 }
1318}
1319
1320static int bxt_get_dimm_width(u32 val)
1321{
1322 if (!bxt_get_dimm_size(val))
1323 return 0;
1324
1325 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1326
1327 return 8 << val;
1328}
1329
1330static int bxt_get_dimm_ranks(u32 val)
1331{
1332 if (!bxt_get_dimm_size(val))
1333 return 0;
1334
1335 switch (val & BXT_DRAM_RANK_MASK) {
1336 case BXT_DRAM_RANK_SINGLE:
1337 return 1;
1338 case BXT_DRAM_RANK_DUAL:
1339 return 2;
1340 default:
1341 MISSING_CASE(val);
1342 return 0;
1343 }
1344}
1345
Ville Syrjäläb185a352019-03-06 22:35:51 +02001346static enum intel_dram_type bxt_get_dimm_type(u32 val)
1347{
1348 if (!bxt_get_dimm_size(val))
1349 return INTEL_DRAM_UNKNOWN;
1350
1351 switch (val & BXT_DRAM_TYPE_MASK) {
1352 case BXT_DRAM_TYPE_DDR3:
1353 return INTEL_DRAM_DDR3;
1354 case BXT_DRAM_TYPE_LPDDR3:
1355 return INTEL_DRAM_LPDDR3;
1356 case BXT_DRAM_TYPE_DDR4:
1357 return INTEL_DRAM_DDR4;
1358 case BXT_DRAM_TYPE_LPDDR4:
1359 return INTEL_DRAM_LPDDR4;
1360 default:
1361 MISSING_CASE(val);
1362 return INTEL_DRAM_UNKNOWN;
1363 }
1364}
1365
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001366static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1367 u32 val)
1368{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001369 dimm->width = bxt_get_dimm_width(val);
1370 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001371
1372 /*
1373 * Size in register is Gb per DRAM device. Convert to total
1374 * GB to match the way we report this for non-LP platforms.
1375 */
1376 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001377}
1378
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301379static int
1380bxt_get_dram_info(struct drm_i915_private *dev_priv)
1381{
1382 struct dram_info *dram_info = &dev_priv->dram_info;
1383 u32 dram_channels;
1384 u32 mem_freq_khz, val;
1385 u8 num_active_channels;
1386 int i;
1387
1388 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1389 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1390 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1391
1392 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1393 num_active_channels = hweight32(dram_channels);
1394
1395 /* Each active bit represents 4-byte channel */
1396 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1397
1398 if (dram_info->bandwidth_kbps == 0) {
1399 DRM_INFO("Couldn't get system memory bandwidth\n");
1400 return -EINVAL;
1401 }
1402
1403 /*
1404 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1405 */
1406 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001407 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001408 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301409
1410 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1411 if (val == 0xFFFFFFFF)
1412 continue;
1413
1414 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301415
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001416 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001417 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301418
Ville Syrjäläb185a352019-03-06 22:35:51 +02001419 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1420 dram_info->type != INTEL_DRAM_UNKNOWN &&
1421 dram_info->type != type);
1422
1423 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001424 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001425 dimm.size, dimm.width, dimm.ranks,
1426 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301427
1428 /*
1429 * If any of the channel is single rank channel,
1430 * worst case output will be same as if single rank
1431 * memory, so consider single rank memory.
1432 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001433 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001434 dram_info->ranks = dimm.ranks;
1435 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001436 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001437
1438 if (type != INTEL_DRAM_UNKNOWN)
1439 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301440 }
1441
Ville Syrjäläb185a352019-03-06 22:35:51 +02001442 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1443 dram_info->ranks == 0) {
1444 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301445 return -EINVAL;
1446 }
1447
1448 dram_info->valid = true;
1449 return 0;
1450}
1451
1452static void
1453intel_get_dram_info(struct drm_i915_private *dev_priv)
1454{
1455 struct dram_info *dram_info = &dev_priv->dram_info;
1456 int ret;
1457
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001458 /*
1459 * Assume 16Gb DIMMs are present until proven otherwise.
1460 * This is only used for the level 0 watermark latency
1461 * w/a which does not apply to bxt/glk.
1462 */
1463 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1464
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001465 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301466 return;
1467
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001468 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301469 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301470 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001471 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301472 if (ret)
1473 return;
1474
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001475 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1476 dram_info->bandwidth_kbps,
1477 dram_info->num_channels);
1478
Ville Syrjälä54561b22019-03-06 22:35:42 +02001479 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001480 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301481}
1482
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001483static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1484{
1485 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1486 const unsigned int sets[4] = { 1, 1, 2, 2 };
1487
1488 return EDRAM_NUM_BANKS(cap) *
1489 ways[EDRAM_WAYS_IDX(cap)] *
1490 sets[EDRAM_SETS_IDX(cap)];
1491}
1492
1493static void edram_detect(struct drm_i915_private *dev_priv)
1494{
1495 u32 edram_cap = 0;
1496
1497 if (!(IS_HASWELL(dev_priv) ||
1498 IS_BROADWELL(dev_priv) ||
1499 INTEL_GEN(dev_priv) >= 9))
1500 return;
1501
1502 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1503
1504 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1505
1506 if (!(edram_cap & EDRAM_ENABLED))
1507 return;
1508
1509 /*
1510 * The needed capability bits for size calculation are not there with
1511 * pre gen9 so return 128MB always.
1512 */
1513 if (INTEL_GEN(dev_priv) < 9)
1514 dev_priv->edram_size_mb = 128;
1515 else
1516 dev_priv->edram_size_mb =
1517 gen9_edram_size_mb(dev_priv, edram_cap);
1518
1519 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1520}
1521
Chris Wilson0673ad42016-06-24 14:00:22 +01001522/**
1523 * i915_driver_init_hw - setup state requiring device access
1524 * @dev_priv: device private
1525 *
1526 * Setup state that requires accessing the device, but doesn't require
1527 * exposing the driver via kernel internal or userspace interfaces.
1528 */
1529static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1530{
David Weinehall52a05c32016-08-22 13:32:44 +03001531 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001532 int ret;
1533
1534 if (i915_inject_load_failure())
1535 return -ENODEV;
1536
Jani Nikula1400cc72018-12-31 16:56:43 +02001537 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001538
Chris Wilson4bdafb92018-09-26 21:12:22 +01001539 if (HAS_PPGTT(dev_priv)) {
1540 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001541 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001542 i915_report_error(dev_priv,
1543 "incompatible vGPU found, support for isolated ppGTT required\n");
1544 return -ENXIO;
1545 }
1546 }
1547
Chris Wilson46592892018-11-30 12:59:54 +00001548 if (HAS_EXECLISTS(dev_priv)) {
1549 /*
1550 * Older GVT emulation depends upon intercepting CSB mmio,
1551 * which we no longer use, preferring to use the HWSP cache
1552 * instead.
1553 */
1554 if (intel_vgpu_active(dev_priv) &&
1555 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1556 i915_report_error(dev_priv,
1557 "old vGPU host found, support for HWSP emulation required\n");
1558 return -ENXIO;
1559 }
1560 }
1561
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001562 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001563
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001564 /* needs to be done before ggtt probe */
1565 edram_detect(dev_priv);
1566
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001567 i915_perf_init(dev_priv);
1568
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001569 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001570 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001571 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001572
Chris Wilson9f172f62018-04-14 10:12:33 +01001573 /*
1574 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1575 * otherwise the vga fbdev driver falls over.
1576 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001577 ret = i915_kick_out_firmware_fb(dev_priv);
1578 if (ret) {
1579 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001580 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001581 }
1582
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001583 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001584 if (ret) {
1585 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001586 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001587 }
1588
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001589 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001590 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001591 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001592
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001593 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001594 if (ret) {
1595 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001596 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001597 }
1598
David Weinehall52a05c32016-08-22 13:32:44 +03001599 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001600
1601 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001602 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001603 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001604 if (ret) {
1605 DRM_ERROR("failed to set DMA mask\n");
1606
Chris Wilson9f172f62018-04-14 10:12:33 +01001607 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001608 }
1609 }
1610
Chris Wilson0673ad42016-06-24 14:00:22 +01001611 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1612 * using 32bit addressing, overwriting memory if HWS is located
1613 * above 4GB.
1614 *
1615 * The documentation also mentions an issue with undefined
1616 * behaviour if any general state is accessed within a page above 4GB,
1617 * which also needs to be handled carefully.
1618 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001619 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001620 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001621
1622 if (ret) {
1623 DRM_ERROR("failed to set DMA mask\n");
1624
Chris Wilson9f172f62018-04-14 10:12:33 +01001625 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001626 }
1627 }
1628
Chris Wilson0673ad42016-06-24 14:00:22 +01001629 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1630 PM_QOS_DEFAULT_VALUE);
1631
1632 intel_uncore_sanitize(dev_priv);
1633
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001634 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001635
1636 /* On the 945G/GM, the chipset reports the MSI capability on the
1637 * integrated graphics even though the support isn't actually there
1638 * according to the published specs. It doesn't appear to function
1639 * correctly in testing on 945G.
1640 * This may be a side effect of MSI having been made available for PEG
1641 * and the registers being closely associated.
1642 *
1643 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001644 * be lost or delayed, and was defeatured. MSI interrupts seem to
1645 * get lost on g4x as well, and interrupt delivery seems to stay
1646 * properly dead afterwards. So we'll just disable them for all
1647 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001648 *
1649 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1650 * interrupts even when in MSI mode. This results in spurious
1651 * interrupt warnings if the legacy irq no. is shared with another
1652 * device. The kernel then disables that interrupt source and so
1653 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001654 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001655 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001656 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001657 DRM_DEBUG_DRIVER("can't enable MSI");
1658 }
1659
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001660 ret = intel_gvt_init(dev_priv);
1661 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001662 goto err_msi;
1663
1664 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301665 /*
1666 * Fill the dram structure to get the system raw bandwidth and
1667 * dram info. This will be used for memory latency calculation.
1668 */
1669 intel_get_dram_info(dev_priv);
1670
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001671 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001672
Chris Wilson0673ad42016-06-24 14:00:22 +01001673 return 0;
1674
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001675err_msi:
1676 if (pdev->msi_enabled)
1677 pci_disable_msi(pdev);
1678 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001679err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001680 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001681err_perf:
1682 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001683 return ret;
1684}
1685
1686/**
1687 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1688 * @dev_priv: device private
1689 */
1690static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1691{
David Weinehall52a05c32016-08-22 13:32:44 +03001692 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001693
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001694 i915_perf_fini(dev_priv);
1695
David Weinehall52a05c32016-08-22 13:32:44 +03001696 if (pdev->msi_enabled)
1697 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001698
1699 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson0673ad42016-06-24 14:00:22 +01001700}
1701
1702/**
1703 * i915_driver_register - register the driver with the rest of the system
1704 * @dev_priv: device private
1705 *
1706 * Perform any steps necessary to make the driver available via kernel
1707 * internal or userspace interfaces.
1708 */
1709static void i915_driver_register(struct drm_i915_private *dev_priv)
1710{
Chris Wilson91c8a322016-07-05 10:40:23 +01001711 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001712
Chris Wilson848b3652017-11-23 11:53:37 +00001713 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001714 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001715
1716 /*
1717 * Notify a valid surface after modesetting,
1718 * when running inside a VM.
1719 */
1720 if (intel_vgpu_active(dev_priv))
1721 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1722
1723 /* Reveal our presence to userspace */
1724 if (drm_dev_register(dev, 0) == 0) {
1725 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001726 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001727
1728 /* Depends on sysfs having been initialized */
1729 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001730 } else
1731 DRM_ERROR("Failed to register driver for userspace access!\n");
1732
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001733 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001734 /* Must be done after probing outputs */
1735 intel_opregion_register(dev_priv);
1736 acpi_video_register();
1737 }
1738
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001739 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001740 intel_gpu_ips_init(dev_priv);
1741
Jerome Anandeef57322017-01-25 04:27:49 +05301742 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001743
1744 /*
1745 * Some ports require correctly set-up hpd registers for detection to
1746 * work properly (leading to ghost connected connector status), e.g. VGA
1747 * on gm45. Hence we can only set up the initial fbdev config after hpd
1748 * irqs are fully enabled. We do it last so that the async config
1749 * cannot run before the connectors are registered.
1750 */
1751 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001752
1753 /*
1754 * We need to coordinate the hotplugs with the asynchronous fbdev
1755 * configuration, for which we use the fbdev->async_cookie.
1756 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001757 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001758 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001759
Imre Deak2cd9a682018-08-16 15:37:57 +03001760 intel_power_domains_enable(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001761 intel_runtime_pm_enable(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001762}
1763
1764/**
1765 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1766 * @dev_priv: device private
1767 */
1768static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1769{
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001770 intel_runtime_pm_disable(&dev_priv->runtime_pm);
Imre Deak2cd9a682018-08-16 15:37:57 +03001771 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001772
Daniel Vetter4f256d82017-07-15 00:46:55 +02001773 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301774 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001775
Chris Wilson448aa912017-11-28 11:01:47 +00001776 /*
1777 * After flushing the fbdev (incl. a late async config which will
1778 * have delayed queuing of a hotplug event), then flush the hotplug
1779 * events.
1780 */
1781 drm_kms_helper_poll_fini(&dev_priv->drm);
1782
Chris Wilson0673ad42016-06-24 14:00:22 +01001783 intel_gpu_ips_teardown();
1784 acpi_video_unregister();
1785 intel_opregion_unregister(dev_priv);
1786
Robert Bragg442b8c02016-11-07 19:49:53 +00001787 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001788 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001789
David Weinehall694c2822016-08-22 13:32:43 +03001790 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +02001791 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001792
Chris Wilson848b3652017-11-23 11:53:37 +00001793 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001794}
1795
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001796static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1797{
1798 if (drm_debug & DRM_UT_DRIVER) {
1799 struct drm_printer p = drm_debug_printer("i915 device info:");
1800
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001801 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001802 INTEL_DEVID(dev_priv),
1803 INTEL_REVID(dev_priv),
1804 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001805 intel_subplatform(RUNTIME_INFO(dev_priv),
1806 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001807 INTEL_GEN(dev_priv));
1808
1809 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001810 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001811 }
1812
1813 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1814 DRM_INFO("DRM_I915_DEBUG enabled\n");
1815 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1816 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001817 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1818 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001819}
1820
Chris Wilson55ac5a12018-09-05 15:09:20 +01001821static struct drm_i915_private *
1822i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1823{
1824 const struct intel_device_info *match_info =
1825 (struct intel_device_info *)ent->driver_data;
1826 struct intel_device_info *device_info;
1827 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001828 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001829
1830 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1831 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001832 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001833
Andi Shyti2ddcc982018-10-02 12:20:47 +03001834 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1835 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001836 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001837 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001838 }
1839
1840 i915->drm.pdev = pdev;
1841 i915->drm.dev_private = i915;
1842 pci_set_drvdata(pdev, &i915->drm);
1843
1844 /* Setup the write-once "constant" device info */
1845 device_info = mkwrite_device_info(i915);
1846 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001847 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001848
Chris Wilson74f6e182018-09-26 11:47:07 +01001849 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001850
1851 return i915;
1852}
1853
Chris Wilson31962ca2018-09-05 15:09:21 +01001854static void i915_driver_destroy(struct drm_i915_private *i915)
1855{
1856 struct pci_dev *pdev = i915->drm.pdev;
1857
1858 drm_dev_fini(&i915->drm);
1859 kfree(i915);
1860
1861 /* And make sure we never chase our dangling pointer from pci_dev */
1862 pci_set_drvdata(pdev, NULL);
1863}
1864
Chris Wilson0673ad42016-06-24 14:00:22 +01001865/**
1866 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001867 * @pdev: PCI device
1868 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001869 *
1870 * The driver load routine has to do several things:
1871 * - drive output discovery via intel_modeset_init()
1872 * - initialize the memory manager
1873 * - allocate initial config memory
1874 * - setup the DRM framebuffer with the allocated memory
1875 */
Chris Wilson42f55512016-06-24 14:00:26 +01001876int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001877{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001878 const struct intel_device_info *match_info =
1879 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001880 struct drm_i915_private *dev_priv;
1881 int ret;
1882
Chris Wilson55ac5a12018-09-05 15:09:20 +01001883 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001884 if (IS_ERR(dev_priv))
1885 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001886
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001887 /* Disable nuclear pageflip by default on pre-ILK */
1888 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1889 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1890
Chris Wilson0673ad42016-06-24 14:00:22 +01001891 ret = pci_enable_device(pdev);
1892 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001893 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001894
Chris Wilson55ac5a12018-09-05 15:09:20 +01001895 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001896 if (ret < 0)
1897 goto out_pci_disable;
1898
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001899 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001900
1901 ret = i915_driver_init_mmio(dev_priv);
1902 if (ret < 0)
1903 goto out_runtime_pm_put;
1904
1905 ret = i915_driver_init_hw(dev_priv);
1906 if (ret < 0)
1907 goto out_cleanup_mmio;
1908
Chris Wilson91c8a322016-07-05 10:40:23 +01001909 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001910 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001911 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001912
1913 i915_driver_register(dev_priv);
1914
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001915 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001916
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001917 i915_welcome_messages(dev_priv);
1918
Chris Wilson0673ad42016-06-24 14:00:22 +01001919 return 0;
1920
Chris Wilson0673ad42016-06-24 14:00:22 +01001921out_cleanup_hw:
1922 i915_driver_cleanup_hw(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001923 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001924out_cleanup_mmio:
1925 i915_driver_cleanup_mmio(dev_priv);
1926out_runtime_pm_put:
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001927 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001928 i915_driver_cleanup_early(dev_priv);
1929out_pci_disable:
1930 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001931out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001932 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001933 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001934 return ret;
1935}
1936
Chris Wilson42f55512016-06-24 14:00:26 +01001937void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001938{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001939 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001940 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001941
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001942 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson07d80572018-08-16 15:37:56 +03001943
Daniel Vetter99c539b2017-07-15 00:46:56 +02001944 i915_driver_unregister(dev_priv);
1945
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001946 /*
1947 * After unregistering the device to prevent any new users, cancel
1948 * all in-flight requests so that we can quickly unbind the active
1949 * resources.
1950 */
1951 i915_gem_set_wedged(dev_priv);
1952
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001953 /* Flush any external code that still may be under the RCU lock */
1954 synchronize_rcu();
1955
Chris Wilson5861b012019-03-08 09:36:54 +00001956 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001957
Daniel Vetter18dddad2017-03-21 17:41:49 +01001958 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001959
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001960 intel_gvt_cleanup(dev_priv);
1961
Chris Wilson0673ad42016-06-24 14:00:22 +01001962 intel_modeset_cleanup(dev);
1963
Hans de Goede785f0762018-02-14 09:21:49 +01001964 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001965
David Weinehall52a05c32016-08-22 13:32:44 +03001966 vga_switcheroo_unregister_client(pdev);
1967 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001968
1969 intel_csr_ucode_fini(dev_priv);
1970
1971 /* Free error state after interrupts are fully disabled. */
1972 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001973 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001974
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001975 i915_gem_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001976
Imre Deak48a287e2018-08-06 12:58:35 +03001977 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001978
1979 i915_driver_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001980
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001981 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsoncad36882017-02-10 16:35:21 +00001982}
1983
1984static void i915_driver_release(struct drm_device *dev)
1985{
1986 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001987 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001988
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001989 disable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001990
1991 i915_gem_fini(dev_priv);
1992
1993 i915_ggtt_cleanup_hw(dev_priv);
1994 i915_driver_cleanup_mmio(dev_priv);
1995
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001996 enable_rpm_wakeref_asserts(rpm);
1997 intel_runtime_pm_cleanup(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001998
Chris Wilson0673ad42016-06-24 14:00:22 +01001999 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01002000 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01002001}
2002
2003static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2004{
Chris Wilson829a0af2017-06-20 12:05:45 +01002005 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01002006 int ret;
2007
Chris Wilson829a0af2017-06-20 12:05:45 +01002008 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002009 if (ret)
2010 return ret;
2011
2012 return 0;
2013}
2014
2015/**
2016 * i915_driver_lastclose - clean up after all DRM clients have exited
2017 * @dev: DRM device
2018 *
2019 * Take care of cleaning up after all DRM clients have exited. In the
2020 * mode setting case, we want to restore the kernel's initial mode (just
2021 * in case the last client left us in a bad state).
2022 *
2023 * Additionally, in the non-mode setting case, we'll tear down the GTT
2024 * and DMA structures, since the kernel won't be using them, and clea
2025 * up any GEM state.
2026 */
2027static void i915_driver_lastclose(struct drm_device *dev)
2028{
2029 intel_fbdev_restore_mode(dev);
2030 vga_switcheroo_process_delayed_switch();
2031}
2032
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002033static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01002034{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002035 struct drm_i915_file_private *file_priv = file->driver_priv;
2036
Chris Wilson0673ad42016-06-24 14:00:22 +01002037 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01002038 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002039 i915_gem_release(dev, file);
2040 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01002041
2042 kfree(file_priv);
2043}
2044
Imre Deak07f9cd02014-08-18 14:42:45 +03002045static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2046{
Chris Wilson91c8a322016-07-05 10:40:23 +01002047 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002048 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002049
2050 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002051 for_each_intel_encoder(dev, encoder)
2052 if (encoder->suspend)
2053 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002054 drm_modeset_unlock_all(dev);
2055}
2056
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002057static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2058 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002059static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302060
Imre Deakbc872292015-11-18 17:32:30 +02002061static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2062{
2063#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2064 if (acpi_target_system_state() < ACPI_STATE_S3)
2065 return true;
2066#endif
2067 return false;
2068}
Sagar Kambleebc32822014-08-13 23:07:05 +05302069
Chris Wilson73b66f82018-05-25 10:26:29 +01002070static int i915_drm_prepare(struct drm_device *dev)
2071{
2072 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002073
2074 /*
2075 * NB intel_display_suspend() may issue new requests after we've
2076 * ostensibly marked the GPU as ready-to-sleep here. We need to
2077 * split out that work and pull it forward so that after point,
2078 * the GPU is not woken again.
2079 */
Chris Wilson5861b012019-03-08 09:36:54 +00002080 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002081
Chris Wilson5861b012019-03-08 09:36:54 +00002082 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002083}
2084
Imre Deak5e365c32014-10-23 19:23:25 +03002085static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002086{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002087 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002088 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002089 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002090
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002091 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002092
Paulo Zanonic67a4702013-08-19 13:18:09 -03002093 /* We do a lot of poking in a lot of registers, make sure they work
2094 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002095 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002096
Dave Airlie5bcf7192010-12-07 09:20:40 +10002097 drm_kms_helper_poll_disable(dev);
2098
David Weinehall52a05c32016-08-22 13:32:44 +03002099 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002100
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002101 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002102
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002103 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002104
2105 intel_runtime_pm_disable_interrupts(dev_priv);
2106 intel_hpd_cancel_work(dev_priv);
2107
2108 intel_suspend_encoders(dev_priv);
2109
Ville Syrjälä712bf362016-10-31 22:37:23 +02002110 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002111
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002112 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002113
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002114 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002115
Imre Deakbc872292015-11-18 17:32:30 +02002116 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002117 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002118
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002119 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002120
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002121 dev_priv->suspend_count++;
2122
Imre Deakf74ed082016-04-18 14:48:21 +03002123 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002124
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002125 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002126
Chris Wilson73b66f82018-05-25 10:26:29 +01002127 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002128}
2129
Imre Deak2cd9a682018-08-16 15:37:57 +03002130static enum i915_drm_suspend_mode
2131get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2132{
2133 if (hibernate)
2134 return I915_DRM_SUSPEND_HIBERNATE;
2135
2136 if (suspend_to_idle(dev_priv))
2137 return I915_DRM_SUSPEND_IDLE;
2138
2139 return I915_DRM_SUSPEND_MEM;
2140}
2141
David Weinehallc49d13e2016-08-22 13:32:42 +03002142static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002143{
David Weinehallc49d13e2016-08-22 13:32:42 +03002144 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002145 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002146 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deakc3c09c92014-10-23 19:23:15 +03002147 int ret;
2148
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002149 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002150
Chris Wilsonec92ad02018-05-31 09:22:46 +01002151 i915_gem_suspend_late(dev_priv);
2152
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002153 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002154
Imre Deak2cd9a682018-08-16 15:37:57 +03002155 intel_power_domains_suspend(dev_priv,
2156 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002157
Imre Deak507e1262016-04-20 20:27:54 +03002158 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002159 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002160 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002161 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002162 hsw_enable_pc8(dev_priv);
2163 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2164 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002165
2166 if (ret) {
2167 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002168 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002169
Imre Deak1f814da2015-12-16 02:52:19 +02002170 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002171 }
2172
David Weinehall52a05c32016-08-22 13:32:44 +03002173 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002174 /*
Imre Deak54875572015-06-30 17:06:47 +03002175 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002176 * the device even though it's already in D3 and hang the machine. So
2177 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002178 * power down the device properly. The issue was seen on multiple old
2179 * GENs with different BIOS vendors, so having an explicit blacklist
2180 * is inpractical; apply the workaround on everything pre GEN6. The
2181 * platforms where the issue was seen:
2182 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2183 * Fujitsu FSC S7110
2184 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002185 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002186 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002187 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002188
Imre Deak1f814da2015-12-16 02:52:19 +02002189out:
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002190 enable_rpm_wakeref_asserts(rpm);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002191 if (!dev_priv->uncore.user_forcewake.count)
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002192 intel_runtime_pm_cleanup(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002193
2194 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002195}
2196
Matthew Aulda9a251c2016-12-02 10:24:11 +00002197static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002198{
2199 int error;
2200
Chris Wilsonded8b072016-07-05 10:40:22 +01002201 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002202 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002203 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002204 return -ENODEV;
2205 }
2206
Imre Deak0b14cbd2014-09-10 18:16:55 +03002207 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2208 state.event != PM_EVENT_FREEZE))
2209 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002210
2211 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2212 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002213
Imre Deak5e365c32014-10-23 19:23:25 +03002214 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002215 if (error)
2216 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002217
Imre Deakab3be732015-03-02 13:04:41 +02002218 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002219}
2220
Imre Deak5e365c32014-10-23 19:23:25 +03002221static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002222{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002223 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002224 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002225
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002226 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002227 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002228
Chris Wilson12887862018-06-14 10:40:59 +01002229 i915_gem_sanitize(dev_priv);
2230
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002231 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002232 if (ret)
2233 DRM_ERROR("failed to re-enable GGTT\n");
2234
Imre Deakf74ed082016-04-18 14:48:21 +03002235 intel_csr_ucode_resume(dev_priv);
2236
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002237 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002238 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002239
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002240 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002241
Peter Antoine364aece2015-05-11 08:50:45 +01002242 /*
2243 * Interrupts have to be enabled before any batches are run. If not the
2244 * GPU will hang. i915_gem_init_hw() will initiate batches to
2245 * update/restore the context.
2246 *
Imre Deak908764f2016-11-29 21:40:29 +02002247 * drm_mode_config_reset() needs AUX interrupts.
2248 *
Peter Antoine364aece2015-05-11 08:50:45 +01002249 * Modeset enabling in intel_modeset_init_hw() also needs working
2250 * interrupts.
2251 */
2252 intel_runtime_pm_enable_interrupts(dev_priv);
2253
Imre Deak908764f2016-11-29 21:40:29 +02002254 drm_mode_config_reset(dev);
2255
Chris Wilson37cd3302017-11-12 11:27:38 +00002256 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002257
Daniel Vetterd5818932015-02-23 12:03:26 +01002258 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002259 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002260
2261 spin_lock_irq(&dev_priv->irq_lock);
2262 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002263 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002264 spin_unlock_irq(&dev_priv->irq_lock);
2265
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002266 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002267
Lyudea16b7652016-03-11 10:57:01 -05002268 intel_display_resume(dev);
2269
Lyudee0b70062016-11-01 21:06:30 -04002270 drm_kms_helper_poll_enable(dev);
2271
Daniel Vetterd5818932015-02-23 12:03:26 +01002272 /*
2273 * ... but also need to make sure that hotplug processing
2274 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002275 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002276 * notifications.
2277 * */
2278 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002279
Chris Wilsona950adc2018-10-30 11:05:54 +00002280 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002281
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002282 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002283
Imre Deak2cd9a682018-08-16 15:37:57 +03002284 intel_power_domains_enable(dev_priv);
2285
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002286 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002287
Chris Wilson074c6ad2014-04-09 09:19:43 +01002288 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002289}
2290
Imre Deak5e365c32014-10-23 19:23:25 +03002291static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002292{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002293 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002294 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002295 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002296
Imre Deak76c4b252014-04-01 19:55:22 +03002297 /*
2298 * We have a resume ordering issue with the snd-hda driver also
2299 * requiring our device to be power up. Due to the lack of a
2300 * parent/child relationship we currently solve this with an early
2301 * resume hook.
2302 *
2303 * FIXME: This should be solved with a special hdmi sink device or
2304 * similar so that power domains can be employed.
2305 */
Imre Deak44410cd2016-04-18 14:45:54 +03002306
2307 /*
2308 * Note that we need to set the power state explicitly, since we
2309 * powered off the device during freeze and the PCI core won't power
2310 * it back up for us during thaw. Powering off the device during
2311 * freeze is not a hard requirement though, and during the
2312 * suspend/resume phases the PCI core makes sure we get here with the
2313 * device powered on. So in case we change our freeze logic and keep
2314 * the device powered we can also remove the following set power state
2315 * call.
2316 */
David Weinehall52a05c32016-08-22 13:32:44 +03002317 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002318 if (ret) {
2319 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002320 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002321 }
2322
2323 /*
2324 * Note that pci_enable_device() first enables any parent bridge
2325 * device and only then sets the power state for this device. The
2326 * bridge enabling is a nop though, since bridge devices are resumed
2327 * first. The order of enabling power and enabling the device is
2328 * imposed by the PCI core as described above, so here we preserve the
2329 * same order for the freeze/thaw phases.
2330 *
2331 * TODO: eventually we should remove pci_disable_device() /
2332 * pci_enable_enable_device() from suspend/resume. Due to how they
2333 * depend on the device enable refcount we can't anyway depend on them
2334 * disabling/enabling the device.
2335 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002336 if (pci_enable_device(pdev))
2337 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002338
David Weinehall52a05c32016-08-22 13:32:44 +03002339 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002340
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002341 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002342
Wayne Boyer666a4532015-12-09 12:29:35 -08002343 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002344 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002345 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002346 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2347 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002348
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002349 intel_uncore_resume_early(&dev_priv->uncore);
2350
2351 i915_check_and_clear_faults(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002352
Animesh Manna3e689282018-10-29 15:14:10 -07002353 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002354 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002355 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002356 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002357 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002358 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002359
Chris Wilsondc979972016-05-10 14:10:04 +01002360 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002361
Imre Deak2cd9a682018-08-16 15:37:57 +03002362 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002363
Chris Wilson79ffac852019-04-24 21:07:17 +01002364 intel_gt_sanitize(dev_priv, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002365
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002366 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak6e35e8a2016-04-18 10:04:19 +03002367
Imre Deak36d61e62014-10-23 19:23:24 +03002368 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002369}
2370
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002371static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002372{
Imre Deak50a00722014-10-23 19:23:17 +03002373 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002374
Imre Deak097dd832014-10-23 19:23:19 +03002375 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2376 return 0;
2377
Imre Deak5e365c32014-10-23 19:23:25 +03002378 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002379 if (ret)
2380 return ret;
2381
Imre Deak5a175142014-10-23 19:23:18 +03002382 return i915_drm_resume(dev);
2383}
2384
Chris Wilson73b66f82018-05-25 10:26:29 +01002385static int i915_pm_prepare(struct device *kdev)
2386{
2387 struct pci_dev *pdev = to_pci_dev(kdev);
2388 struct drm_device *dev = pci_get_drvdata(pdev);
2389
2390 if (!dev) {
2391 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2392 return -ENODEV;
2393 }
2394
2395 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2396 return 0;
2397
2398 return i915_drm_prepare(dev);
2399}
2400
David Weinehallc49d13e2016-08-22 13:32:42 +03002401static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002402{
David Weinehallc49d13e2016-08-22 13:32:42 +03002403 struct pci_dev *pdev = to_pci_dev(kdev);
2404 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002405
David Weinehallc49d13e2016-08-22 13:32:42 +03002406 if (!dev) {
2407 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002408 return -ENODEV;
2409 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002410
David Weinehallc49d13e2016-08-22 13:32:42 +03002411 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002412 return 0;
2413
David Weinehallc49d13e2016-08-22 13:32:42 +03002414 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002415}
2416
David Weinehallc49d13e2016-08-22 13:32:42 +03002417static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002418{
David Weinehallc49d13e2016-08-22 13:32:42 +03002419 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002420
2421 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002422 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002423 * requiring our device to be power up. Due to the lack of a
2424 * parent/child relationship we currently solve this with an late
2425 * suspend hook.
2426 *
2427 * FIXME: This should be solved with a special hdmi sink device or
2428 * similar so that power domains can be employed.
2429 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002430 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002431 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002432
David Weinehallc49d13e2016-08-22 13:32:42 +03002433 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002434}
2435
David Weinehallc49d13e2016-08-22 13:32:42 +03002436static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002437{
David Weinehallc49d13e2016-08-22 13:32:42 +03002438 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002439
David Weinehallc49d13e2016-08-22 13:32:42 +03002440 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002441 return 0;
2442
David Weinehallc49d13e2016-08-22 13:32:42 +03002443 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002444}
2445
David Weinehallc49d13e2016-08-22 13:32:42 +03002446static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002447{
David Weinehallc49d13e2016-08-22 13:32:42 +03002448 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002449
David Weinehallc49d13e2016-08-22 13:32:42 +03002450 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002451 return 0;
2452
David Weinehallc49d13e2016-08-22 13:32:42 +03002453 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002454}
2455
David Weinehallc49d13e2016-08-22 13:32:42 +03002456static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002457{
David Weinehallc49d13e2016-08-22 13:32:42 +03002458 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002459
David Weinehallc49d13e2016-08-22 13:32:42 +03002460 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002461 return 0;
2462
David Weinehallc49d13e2016-08-22 13:32:42 +03002463 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002464}
2465
Chris Wilson1f19ac22016-05-14 07:26:32 +01002466/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002467static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002468{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002469 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002470 int ret;
2471
Imre Deakdd9f31c2017-08-16 17:46:07 +03002472 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2473 ret = i915_drm_suspend(dev);
2474 if (ret)
2475 return ret;
2476 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002477
2478 ret = i915_gem_freeze(kdev_to_i915(kdev));
2479 if (ret)
2480 return ret;
2481
2482 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002483}
2484
David Weinehallc49d13e2016-08-22 13:32:42 +03002485static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002486{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002487 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002488 int ret;
2489
Imre Deakdd9f31c2017-08-16 17:46:07 +03002490 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2491 ret = i915_drm_suspend_late(dev, true);
2492 if (ret)
2493 return ret;
2494 }
Chris Wilson461fb992016-05-14 07:26:33 +01002495
David Weinehallc49d13e2016-08-22 13:32:42 +03002496 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002497 if (ret)
2498 return ret;
2499
2500 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002501}
2502
2503/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002504static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002505{
David Weinehallc49d13e2016-08-22 13:32:42 +03002506 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002507}
2508
David Weinehallc49d13e2016-08-22 13:32:42 +03002509static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002510{
David Weinehallc49d13e2016-08-22 13:32:42 +03002511 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002512}
2513
2514/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002515static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002516{
David Weinehallc49d13e2016-08-22 13:32:42 +03002517 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002518}
2519
David Weinehallc49d13e2016-08-22 13:32:42 +03002520static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002521{
David Weinehallc49d13e2016-08-22 13:32:42 +03002522 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002523}
2524
Imre Deakddeea5b2014-05-05 15:19:56 +03002525/*
2526 * Save all Gunit registers that may be lost after a D3 and a subsequent
2527 * S0i[R123] transition. The list of registers needing a save/restore is
2528 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2529 * registers in the following way:
2530 * - Driver: saved/restored by the driver
2531 * - Punit : saved/restored by the Punit firmware
2532 * - No, w/o marking: no need to save/restore, since the register is R/O or
2533 * used internally by the HW in a way that doesn't depend
2534 * keeping the content across a suspend/resume.
2535 * - Debug : used for debugging
2536 *
2537 * We save/restore all registers marked with 'Driver', with the following
2538 * exceptions:
2539 * - Registers out of use, including also registers marked with 'Debug'.
2540 * These have no effect on the driver's operation, so we don't save/restore
2541 * them to reduce the overhead.
2542 * - Registers that are fully setup by an initialization function called from
2543 * the resume path. For example many clock gating and RPS/RC6 registers.
2544 * - Registers that provide the right functionality with their reset defaults.
2545 *
2546 * TODO: Except for registers that based on the above 3 criteria can be safely
2547 * ignored, we save/restore all others, practically treating the HW context as
2548 * a black-box for the driver. Further investigation is needed to reduce the
2549 * saved/restored registers even further, by following the same 3 criteria.
2550 */
2551static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2552{
2553 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2554 int i;
2555
2556 /* GAM 0x4000-0x4770 */
2557 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2558 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2559 s->arb_mode = I915_READ(ARB_MODE);
2560 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2561 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2562
2563 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002564 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002565
2566 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002567 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002568
2569 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2570 s->ecochk = I915_READ(GAM_ECOCHK);
2571 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2572 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2573
2574 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2575
2576 /* MBC 0x9024-0x91D0, 0x8500 */
2577 s->g3dctl = I915_READ(VLV_G3DCTL);
2578 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2579 s->mbctl = I915_READ(GEN6_MBCTL);
2580
2581 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2582 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2583 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2584 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2585 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2586 s->rstctl = I915_READ(GEN6_RSTCTL);
2587 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2588
2589 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2590 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2591 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2592 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2593 s->ecobus = I915_READ(ECOBUS);
2594 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2595 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2596 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2597 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2598 s->rcedata = I915_READ(VLV_RCEDATA);
2599 s->spare2gh = I915_READ(VLV_SPAREG2H);
2600
2601 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2602 s->gt_imr = I915_READ(GTIMR);
2603 s->gt_ier = I915_READ(GTIER);
2604 s->pm_imr = I915_READ(GEN6_PMIMR);
2605 s->pm_ier = I915_READ(GEN6_PMIER);
2606
2607 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002608 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002609
2610 /* GT SA CZ domain, 0x100000-0x138124 */
2611 s->tilectl = I915_READ(TILECTL);
2612 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2613 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2614 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2615 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2616
2617 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2618 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2619 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002620 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002621 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2622
2623 /*
2624 * Not saving any of:
2625 * DFT, 0x9800-0x9EC0
2626 * SARB, 0xB000-0xB1FC
2627 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2628 * PCI CFG
2629 */
2630}
2631
2632static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2633{
2634 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2635 u32 val;
2636 int i;
2637
2638 /* GAM 0x4000-0x4770 */
2639 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2640 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2641 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2642 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2643 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2644
2645 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002646 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002647
2648 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002649 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002650
2651 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2652 I915_WRITE(GAM_ECOCHK, s->ecochk);
2653 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2654 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2655
2656 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2657
2658 /* MBC 0x9024-0x91D0, 0x8500 */
2659 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2660 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2661 I915_WRITE(GEN6_MBCTL, s->mbctl);
2662
2663 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2664 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2665 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2666 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2667 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2668 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2669 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2670
2671 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2672 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2673 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2674 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2675 I915_WRITE(ECOBUS, s->ecobus);
2676 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2677 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2678 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2679 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2680 I915_WRITE(VLV_RCEDATA, s->rcedata);
2681 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2682
2683 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2684 I915_WRITE(GTIMR, s->gt_imr);
2685 I915_WRITE(GTIER, s->gt_ier);
2686 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2687 I915_WRITE(GEN6_PMIER, s->pm_ier);
2688
2689 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002690 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002691
2692 /* GT SA CZ domain, 0x100000-0x138124 */
2693 I915_WRITE(TILECTL, s->tilectl);
2694 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2695 /*
2696 * Preserve the GT allow wake and GFX force clock bit, they are not
2697 * be restored, as they are used to control the s0ix suspend/resume
2698 * sequence by the caller.
2699 */
2700 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2701 val &= VLV_GTLC_ALLOWWAKEREQ;
2702 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2703 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2704
2705 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2706 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2707 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2708 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2709
2710 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2711
2712 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2713 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2714 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002715 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002716 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2717}
2718
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002719static int vlv_wait_for_pw_status(struct drm_i915_private *i915,
Chris Wilson3dd14c02017-04-21 14:58:15 +01002720 u32 mask, u32 val)
2721{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002722 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2723 u32 reg_value;
2724 int ret;
2725
Chris Wilson3dd14c02017-04-21 14:58:15 +01002726 /* The HW does not like us polling for PW_STATUS frequently, so
2727 * use the sleeping loop rather than risk the busy spin within
2728 * intel_wait_for_register().
2729 *
2730 * Transitioning between RC6 states should be at most 2ms (see
2731 * valleyview_enable_rps) so use a 3ms timeout.
2732 */
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002733 ret = wait_for(((reg_value =
2734 intel_uncore_read_notrace(&i915->uncore, reg)) & mask)
2735 == val, 3);
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002736
2737 /* just trace the final value */
2738 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2739
2740 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002741}
2742
Imre Deak650ad972014-04-18 16:35:02 +03002743int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2744{
2745 u32 val;
2746 int err;
2747
Imre Deak650ad972014-04-18 16:35:02 +03002748 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2749 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2750 if (force_on)
2751 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2752 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2753
2754 if (!force_on)
2755 return 0;
2756
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002757 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002758 VLV_GTLC_SURVIVABILITY_REG,
2759 VLV_GFX_CLK_STATUS_BIT,
2760 VLV_GFX_CLK_STATUS_BIT,
2761 20);
Imre Deak650ad972014-04-18 16:35:02 +03002762 if (err)
2763 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2764 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2765
2766 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002767}
2768
Imre Deakddeea5b2014-05-05 15:19:56 +03002769static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2770{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002771 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002772 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002773 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002774
2775 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2776 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2777 if (allow)
2778 val |= VLV_GTLC_ALLOWWAKEREQ;
2779 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2780 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2781
Chris Wilson3dd14c02017-04-21 14:58:15 +01002782 mask = VLV_GTLC_ALLOWWAKEACK;
2783 val = allow ? mask : 0;
2784
2785 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002786 if (err)
2787 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002788
Imre Deakddeea5b2014-05-05 15:19:56 +03002789 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002790}
2791
Chris Wilson3dd14c02017-04-21 14:58:15 +01002792static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2793 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002794{
2795 u32 mask;
2796 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002797
2798 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2799 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002800
2801 /*
2802 * RC6 transitioning can be delayed up to 2 msec (see
2803 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002804 *
2805 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2806 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002807 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002808 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002809 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2810 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002811}
2812
2813static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2814{
2815 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2816 return;
2817
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002818 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002819 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2820}
2821
Sagar Kambleebc32822014-08-13 23:07:05 +05302822static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002823{
2824 u32 mask;
2825 int err;
2826
2827 /*
2828 * Bspec defines the following GT well on flags as debug only, so
2829 * don't treat them as hard failures.
2830 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002831 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002832
2833 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2834 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2835
2836 vlv_check_no_gt_access(dev_priv);
2837
2838 err = vlv_force_gfx_clock(dev_priv, true);
2839 if (err)
2840 goto err1;
2841
2842 err = vlv_allow_gt_wake(dev_priv, false);
2843 if (err)
2844 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302845
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002846 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302847 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002848
2849 err = vlv_force_gfx_clock(dev_priv, false);
2850 if (err)
2851 goto err2;
2852
2853 return 0;
2854
2855err2:
2856 /* For safety always re-enable waking and disable gfx clock forcing */
2857 vlv_allow_gt_wake(dev_priv, true);
2858err1:
2859 vlv_force_gfx_clock(dev_priv, false);
2860
2861 return err;
2862}
2863
Sagar Kamble016970b2014-08-13 23:07:06 +05302864static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2865 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002866{
Imre Deakddeea5b2014-05-05 15:19:56 +03002867 int err;
2868 int ret;
2869
2870 /*
2871 * If any of the steps fail just try to continue, that's the best we
2872 * can do at this point. Return the first error code (which will also
2873 * leave RPM permanently disabled).
2874 */
2875 ret = vlv_force_gfx_clock(dev_priv, true);
2876
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002877 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302878 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002879
2880 err = vlv_allow_gt_wake(dev_priv, true);
2881 if (!ret)
2882 ret = err;
2883
2884 err = vlv_force_gfx_clock(dev_priv, false);
2885 if (!ret)
2886 ret = err;
2887
2888 vlv_check_no_gt_access(dev_priv);
2889
Chris Wilson7c108fd2016-10-24 13:42:18 +01002890 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002891 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002892
2893 return ret;
2894}
2895
David Weinehallc49d13e2016-08-22 13:32:42 +03002896static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002897{
David Weinehallc49d13e2016-08-22 13:32:42 +03002898 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002899 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002900 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07002901 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002902 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002903
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002904 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002905 return -ENODEV;
2906
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002907 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002908 return -ENODEV;
2909
Paulo Zanoni8a187452013-12-06 20:32:13 -02002910 DRM_DEBUG_KMS("Suspending device\n");
2911
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002912 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002913
Imre Deakd6102972014-05-07 19:57:49 +03002914 /*
2915 * We are safe here against re-faults, since the fault handler takes
2916 * an RPM reference.
2917 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002918 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002919
Chris Wilson818f5cb2019-05-02 21:30:09 +01002920 intel_uc_runtime_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002921
Imre Deak2eb52522014-11-19 15:30:05 +02002922 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002923
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002924 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002925
Imre Deak507e1262016-04-20 20:27:54 +03002926 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002927 if (INTEL_GEN(dev_priv) >= 11) {
2928 icl_display_core_uninit(dev_priv);
2929 bxt_enable_dc9(dev_priv);
2930 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002931 bxt_display_core_uninit(dev_priv);
2932 bxt_enable_dc9(dev_priv);
2933 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2934 hsw_enable_pc8(dev_priv);
2935 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2936 ret = vlv_suspend_complete(dev_priv);
2937 }
2938
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002939 if (ret) {
2940 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002941 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002942
Daniel Vetterb9632912014-09-30 10:56:44 +02002943 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002944
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002945 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302946
2947 i915_gem_init_swizzling(dev_priv);
2948 i915_gem_restore_fences(dev_priv);
2949
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002950 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002951
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002952 return ret;
2953 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002954
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002955 enable_rpm_wakeref_asserts(rpm);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002956 intel_runtime_pm_cleanup(rpm);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002957
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002958 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002959 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2960
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002961 rpm->suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002962
2963 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002964 * FIXME: We really should find a document that references the arguments
2965 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002966 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002967 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002968 /*
2969 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2970 * being detected, and the call we do at intel_runtime_resume()
2971 * won't be able to restore them. Since PCI_D3hot matches the
2972 * actual specification and appears to be working, use it.
2973 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002974 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002975 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002976 /*
2977 * current versions of firmware which depend on this opregion
2978 * notification have repurposed the D1 definition to mean
2979 * "runtime suspended" vs. what you would normally expect (D3)
2980 * to distinguish it from notifications that might be sent via
2981 * the suspend path.
2982 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002983 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002984 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002985
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002986 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002987
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002988 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002989 intel_hpd_poll_init(dev_priv);
2990
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002991 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002992 return 0;
2993}
2994
David Weinehallc49d13e2016-08-22 13:32:42 +03002995static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002996{
David Weinehallc49d13e2016-08-22 13:32:42 +03002997 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002998 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002999 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07003000 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003001 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003002
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003003 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03003004 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003005
3006 DRM_DEBUG_KMS("Resuming device\n");
3007
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003008 WARN_ON_ONCE(atomic_read(&rpm->wakeref_count));
3009 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003010
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003011 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003012 rpm->suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07003013 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003014 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003015
Animesh Manna3e689282018-10-29 15:14:10 -07003016 if (INTEL_GEN(dev_priv) >= 11) {
3017 bxt_disable_dc9(dev_priv);
3018 icl_display_core_init(dev_priv, true);
3019 if (dev_priv->csr.dmc_payload) {
3020 if (dev_priv->csr.allowed_dc_mask &
3021 DC_STATE_EN_UPTO_DC6)
3022 skl_enable_dc6(dev_priv);
3023 else if (dev_priv->csr.allowed_dc_mask &
3024 DC_STATE_EN_UPTO_DC5)
3025 gen9_enable_dc5(dev_priv);
3026 }
3027 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003028 bxt_disable_dc9(dev_priv);
3029 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003030 if (dev_priv->csr.dmc_payload &&
3031 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3032 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003033 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003034 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003035 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003036 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003037 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003038
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07003039 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01003040
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303041 intel_runtime_pm_enable_interrupts(dev_priv);
3042
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00003043 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303044
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003045 /*
3046 * No point of rolling back things in case of an error, as the best
3047 * we can do is to hope that things will still work (and disable RPM).
3048 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003049 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003050 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003051
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003052 /*
3053 * On VLV/CHV display interrupts are part of the display
3054 * power well, so hpd is reinitialized from there. For
3055 * everyone else do it here.
3056 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003057 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003058 intel_hpd_init(dev_priv);
3059
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303060 intel_enable_ipc(dev_priv);
3061
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003062 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003063
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003064 if (ret)
3065 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3066 else
3067 DRM_DEBUG_KMS("Device resumed\n");
3068
3069 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003070}
3071
Chris Wilson42f55512016-06-24 14:00:26 +01003072const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003073 /*
3074 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3075 * PMSG_RESUME]
3076 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003077 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003078 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003079 .suspend_late = i915_pm_suspend_late,
3080 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003081 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003082
3083 /*
3084 * S4 event handlers
3085 * @freeze, @freeze_late : called (1) before creating the
3086 * hibernation image [PMSG_FREEZE] and
3087 * (2) after rebooting, before restoring
3088 * the image [PMSG_QUIESCE]
3089 * @thaw, @thaw_early : called (1) after creating the hibernation
3090 * image, before writing it [PMSG_THAW]
3091 * and (2) after failing to create or
3092 * restore the image [PMSG_RECOVER]
3093 * @poweroff, @poweroff_late: called after writing the hibernation
3094 * image, before rebooting [PMSG_HIBERNATE]
3095 * @restore, @restore_early : called after rebooting and restoring the
3096 * hibernation image [PMSG_RESTORE]
3097 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003098 .freeze = i915_pm_freeze,
3099 .freeze_late = i915_pm_freeze_late,
3100 .thaw_early = i915_pm_thaw_early,
3101 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003102 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003103 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003104 .restore_early = i915_pm_restore_early,
3105 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003106
3107 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003108 .runtime_suspend = intel_runtime_suspend,
3109 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003110};
3111
Laurent Pinchart78b68552012-05-17 13:27:22 +02003112static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003113 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003114 .open = drm_gem_vm_open,
3115 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003116};
3117
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003118static const struct file_operations i915_driver_fops = {
3119 .owner = THIS_MODULE,
3120 .open = drm_open,
3121 .release = drm_release,
3122 .unlocked_ioctl = drm_ioctl,
3123 .mmap = drm_gem_mmap,
3124 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003125 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003126 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003127 .llseek = noop_llseek,
3128};
3129
Chris Wilson0673ad42016-06-24 14:00:22 +01003130static int
3131i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file)
3133{
3134 return -ENODEV;
3135}
3136
3137static const struct drm_ioctl_desc i915_ioctls[] = {
3138 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3139 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3140 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3141 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3142 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3143 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003144 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003145 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3146 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3147 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3148 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3149 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3150 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3151 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3152 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3153 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3154 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3155 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003156 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003157 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003158 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3159 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02003160 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003161 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3162 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02003163 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003164 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3165 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3166 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3167 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3168 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3169 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3170 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3171 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3172 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003173 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3174 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003175 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003176 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003177 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003178 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3179 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3180 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3181 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02003182 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003183 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003184 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3185 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3186 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3187 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3188 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3189 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003190 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003191 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3192 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003193 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01003194 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
3195 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003196};
3197
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003199 /* Don't use MTRRs here; the Xserver or userspace app should
3200 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003201 */
Eric Anholt673a3942008-07-30 12:06:12 -07003202 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003203 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003204 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003205 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003206 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003207 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003208 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003209
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003210 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003211 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003212 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003213
3214 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3215 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3216 .gem_prime_export = i915_gem_prime_export,
3217 .gem_prime_import = i915_gem_prime_import,
3218
Dave Airlieff72145b2011-02-07 12:16:14 +10003219 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003220 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003222 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003223 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003224 .name = DRIVER_NAME,
3225 .desc = DRIVER_DESC,
3226 .date = DRIVER_DATE,
3227 .major = DRIVER_MAJOR,
3228 .minor = DRIVER_MINOR,
3229 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003231
3232#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3233#include "selftests/mock_drm.c"
3234#endif